blob: 2a13a9535ec78bfe36359d40fa77deddb3274e49 [file] [log] [blame]
bellardd4e81642003-05-25 16:46:15 +00001/*
2 * internal execution defines for qemu
ths5fafdf22007-09-16 21:08:06 +00003 *
bellardd4e81642003-05-25 16:46:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellardd4e81642003-05-25 16:46:15 +000018 */
19
aliguori875cdcf2008-10-23 13:52:00 +000020#ifndef _EXEC_ALL_H_
21#define _EXEC_ALL_H_
blueswir17d99a002009-01-14 19:00:36 +000022
23#include "qemu-common.h"
24
bellardb346ff42003-06-15 20:05:50 +000025/* allow to see translation results - the slowdown should be negligible, so we leave it */
aurel32de9a95f2008-11-11 13:41:01 +000026#define DEBUG_DISAS
bellardb346ff42003-06-15 20:05:50 +000027
Paul Brook41c1b1c2010-03-12 16:54:58 +000028/* Page tracking code uses ram addresses in system mode, and virtual
29 addresses in userspace mode. Define tb_page_addr_t to be an appropriate
30 type. */
31#if defined(CONFIG_USER_ONLY)
Paul Brookb480d9b2010-03-12 23:23:29 +000032typedef abi_ulong tb_page_addr_t;
Paul Brook41c1b1c2010-03-12 16:54:58 +000033#else
34typedef ram_addr_t tb_page_addr_t;
35#endif
36
bellardb346ff42003-06-15 20:05:50 +000037/* is_jmp field values */
38#define DISAS_NEXT 0 /* next instruction can be analyzed */
39#define DISAS_JUMP 1 /* only pc was modified dynamically */
40#define DISAS_UPDATE 2 /* cpu state was modified dynamically */
41#define DISAS_TB_JUMP 3 /* only pc was modified statically */
42
pbrook2e70f6e2008-06-29 01:03:05 +000043typedef struct TranslationBlock TranslationBlock;
bellardb346ff42003-06-15 20:05:50 +000044
45/* XXX: make safe guess about sizes */
Alexander Graf7a86d292011-04-13 13:08:44 +020046#if (HOST_LONG_BITS == 32) && (TARGET_LONG_BITS == 64)
47#define MAX_OP_PER_INSTR 128
48#else
Aurelien Jarnob689c622009-09-22 23:26:21 +020049#define MAX_OP_PER_INSTR 96
Alexander Graf7a86d292011-04-13 13:08:44 +020050#endif
Stuart Brady4d0e4ac2010-04-27 22:23:35 +010051
52#if HOST_LONG_BITS == 32
53#define MAX_OPC_PARAM_PER_ARG 2
54#else
55#define MAX_OPC_PARAM_PER_ARG 1
56#endif
57#define MAX_OPC_PARAM_IARGS 4
58#define MAX_OPC_PARAM_OARGS 1
59#define MAX_OPC_PARAM_ARGS (MAX_OPC_PARAM_IARGS + MAX_OPC_PARAM_OARGS)
60
61/* A Call op needs up to 4 + 2N parameters on 32-bit archs,
62 * and up to 4 + N parameters on 64-bit archs
63 * (N = number of input arguments + output arguments). */
64#define MAX_OPC_PARAM (4 + (MAX_OPC_PARAM_PER_ARG * MAX_OPC_PARAM_ARGS))
Aurelien Jarno6db73502009-09-22 23:31:04 +020065#define OPC_BUF_SIZE 640
bellardb346ff42003-06-15 20:05:50 +000066#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)
67
pbrooka208e542008-03-31 17:07:36 +000068/* Maximum size a TCG op can expand to. This is complicated because a
Aurelien Jarno0cbfcd22009-10-22 02:36:27 +020069 single op may require several host instructions and register reloads.
70 For now take a wild guess at 192 bytes, which should allow at least
pbrooka208e542008-03-31 17:07:36 +000071 a couple of fixup instructions per argument. */
Aurelien Jarno0cbfcd22009-10-22 02:36:27 +020072#define TCG_MAX_OP_SIZE 192
pbrooka208e542008-03-31 17:07:36 +000073
pbrook0115be32008-02-03 17:35:41 +000074#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM)
bellardb346ff42003-06-15 20:05:50 +000075
bellardc27004e2005-01-03 23:35:10 +000076extern target_ulong gen_opc_pc[OPC_BUF_SIZE];
bellardb346ff42003-06-15 20:05:50 +000077extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
pbrook2e70f6e2008-06-29 01:03:05 +000078extern uint16_t gen_opc_icount[OPC_BUF_SIZE];
bellardb346ff42003-06-15 20:05:50 +000079
blueswir179383c92008-08-30 09:51:20 +000080#include "qemu-log.h"
bellardb346ff42003-06-15 20:05:50 +000081
ths2cfc5f12008-07-18 18:01:29 +000082void gen_intermediate_code(CPUState *env, struct TranslationBlock *tb);
83void gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb);
Stefan Weile87b7cb2011-04-18 06:39:52 +000084void restore_state_to_opc(CPUState *env, struct TranslationBlock *tb,
85 int pc_pos);
aurel32d2856f12008-04-28 00:32:32 +000086
bellard57fec1f2008-02-01 10:50:11 +000087void cpu_gen_init(void);
bellard4c3a88a2003-07-26 12:06:08 +000088int cpu_gen_code(CPUState *env, struct TranslationBlock *tb,
blueswir1d07bde82007-12-11 19:35:45 +000089 int *gen_code_size_ptr);
ths5fafdf22007-09-16 21:08:06 +000090int cpu_restore_state(struct TranslationBlock *tb,
Stefan Weil618ba8e2011-04-18 06:39:53 +000091 CPUState *env, unsigned long searched_pc);
bellard2e126692004-04-25 21:28:44 +000092void cpu_resume_from_signal(CPUState *env1, void *puc);
pbrook2e70f6e2008-06-29 01:03:05 +000093void cpu_io_recompile(CPUState *env, void *retaddr);
94TranslationBlock *tb_gen_code(CPUState *env,
95 target_ulong pc, target_ulong cs_base, int flags,
96 int cflags);
bellard6a00d602005-11-21 23:25:50 +000097void cpu_exec_init(CPUState *env);
malca5e50b22009-02-01 22:19:27 +000098void QEMU_NORETURN cpu_loop_exit(void);
pbrook53a59602006-03-25 19:31:22 +000099int page_unprotect(target_ulong address, unsigned long pc, void *puc);
Paul Brook41c1b1c2010-03-12 16:54:58 +0000100void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
bellard2e126692004-04-25 21:28:44 +0000101 int is_cpu_write_access);
bellard2e126692004-04-25 21:28:44 +0000102void tlb_flush_page(CPUState *env, target_ulong addr);
bellardee8b7022004-02-03 23:35:10 +0000103void tlb_flush(CPUState *env, int flush_global);
Paul Brookc527ee82010-03-01 03:31:14 +0000104#if !defined(CONFIG_USER_ONLY)
Paul Brookd4c430a2010-03-17 02:14:28 +0000105void tlb_set_page(CPUState *env, target_ulong vaddr,
106 target_phys_addr_t paddr, int prot,
107 int mmu_idx, target_ulong size);
Paul Brookc527ee82010-03-01 03:31:14 +0000108#endif
bellardd4e81642003-05-25 16:46:15 +0000109
bellardd4e81642003-05-25 16:46:15 +0000110#define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */
111
bellard4390df52004-01-04 18:03:10 +0000112#define CODE_GEN_PHYS_HASH_BITS 15
113#define CODE_GEN_PHYS_HASH_SIZE (1 << CODE_GEN_PHYS_HASH_BITS)
114
bellard26a5f132008-05-28 12:30:31 +0000115#define MIN_CODE_GEN_BUFFER_SIZE (1024 * 1024)
bellardd4e81642003-05-25 16:46:15 +0000116
bellard4390df52004-01-04 18:03:10 +0000117/* estimated block size for TB allocation */
118/* XXX: use a per code average code fragment size and modulate it
119 according to the host CPU */
120#if defined(CONFIG_SOFTMMU)
121#define CODE_GEN_AVG_BLOCK_SIZE 128
122#else
123#define CODE_GEN_AVG_BLOCK_SIZE 64
124#endif
125
Filip Navaraa8cd70f2009-07-27 10:02:07 -0500126#if defined(_ARCH_PPC) || defined(__x86_64__) || defined(__arm__) || defined(__i386__)
bellardd4e81642003-05-25 16:46:15 +0000127#define USE_DIRECT_JUMP
128#endif
129
pbrook2e70f6e2008-06-29 01:03:05 +0000130struct TranslationBlock {
bellard2e126692004-04-25 21:28:44 +0000131 target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */
132 target_ulong cs_base; /* CS base for this block */
j_mayerc0686882007-09-20 22:47:42 +0000133 uint64_t flags; /* flags defining in which context the code was generated */
bellardd4e81642003-05-25 16:46:15 +0000134 uint16_t size; /* size of target code for this block (1 <=
135 size <= TARGET_PAGE_SIZE) */
bellard58fe2f12004-02-16 22:11:32 +0000136 uint16_t cflags; /* compile flags */
pbrook2e70f6e2008-06-29 01:03:05 +0000137#define CF_COUNT_MASK 0x7fff
138#define CF_LAST_IO 0x8000 /* Last insn may be an IO access. */
bellard58fe2f12004-02-16 22:11:32 +0000139
bellardd4e81642003-05-25 16:46:15 +0000140 uint8_t *tc_ptr; /* pointer to the translated code */
bellard4390df52004-01-04 18:03:10 +0000141 /* next matching tb for physical address. */
ths5fafdf22007-09-16 21:08:06 +0000142 struct TranslationBlock *phys_hash_next;
bellard4390df52004-01-04 18:03:10 +0000143 /* first and second physical page containing code. The lower bit
144 of the pointer tells the index in page_next[] */
ths5fafdf22007-09-16 21:08:06 +0000145 struct TranslationBlock *page_next[2];
Paul Brook41c1b1c2010-03-12 16:54:58 +0000146 tb_page_addr_t page_addr[2];
bellard4390df52004-01-04 18:03:10 +0000147
bellardd4e81642003-05-25 16:46:15 +0000148 /* the following data are used to directly call another TB from
149 the code of this one. */
150 uint16_t tb_next_offset[2]; /* offset of original jump target */
151#ifdef USE_DIRECT_JUMP
Filip Navaraefc0a512010-03-26 16:06:28 +0000152 uint16_t tb_jmp_offset[2]; /* offset of jump instruction */
bellardd4e81642003-05-25 16:46:15 +0000153#else
bellard57fec1f2008-02-01 10:50:11 +0000154 unsigned long tb_next[2]; /* address of jump generated code */
bellardd4e81642003-05-25 16:46:15 +0000155#endif
156 /* list of TBs jumping to this one. This is a circular list using
157 the two least significant bits of the pointers to tell what is
158 the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
159 jmp_first */
ths5fafdf22007-09-16 21:08:06 +0000160 struct TranslationBlock *jmp_next[2];
bellardd4e81642003-05-25 16:46:15 +0000161 struct TranslationBlock *jmp_first;
pbrook2e70f6e2008-06-29 01:03:05 +0000162 uint32_t icount;
163};
bellardd4e81642003-05-25 16:46:15 +0000164
pbrookb362e5e2006-11-12 20:40:55 +0000165static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc)
166{
167 target_ulong tmp;
168 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
edgar_iglb5e19d42008-05-06 08:38:22 +0000169 return (tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK;
pbrookb362e5e2006-11-12 20:40:55 +0000170}
171
bellard8a40a182005-11-20 10:35:40 +0000172static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc)
bellardd4e81642003-05-25 16:46:15 +0000173{
pbrookb362e5e2006-11-12 20:40:55 +0000174 target_ulong tmp;
175 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
edgar_iglb5e19d42008-05-06 08:38:22 +0000176 return (((tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK)
177 | (tmp & TB_JMP_ADDR_MASK));
bellardd4e81642003-05-25 16:46:15 +0000178}
179
Paul Brook41c1b1c2010-03-12 16:54:58 +0000180static inline unsigned int tb_phys_hash_func(tb_page_addr_t pc)
bellard4390df52004-01-04 18:03:10 +0000181{
Aurelien Jarnof96a3832010-12-28 17:46:59 +0100182 return (pc >> 2) & (CODE_GEN_PHYS_HASH_SIZE - 1);
bellard4390df52004-01-04 18:03:10 +0000183}
184
pbrook2e70f6e2008-06-29 01:03:05 +0000185void tb_free(TranslationBlock *tb);
bellard01243112004-01-04 15:48:17 +0000186void tb_flush(CPUState *env);
Paul Brook41c1b1c2010-03-12 16:54:58 +0000187void tb_link_page(TranslationBlock *tb,
188 tb_page_addr_t phys_pc, tb_page_addr_t phys_page2);
189void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr);
bellardd4e81642003-05-25 16:46:15 +0000190
bellard4390df52004-01-04 18:03:10 +0000191extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
bellardd4e81642003-05-25 16:46:15 +0000192
bellard4390df52004-01-04 18:03:10 +0000193#if defined(USE_DIRECT_JUMP)
194
malce58ffeb2009-01-14 18:39:49 +0000195#if defined(_ARCH_PPC)
Blue Swirl64b85a82011-01-23 16:21:20 +0000196void ppc_tb_set_jmp_target(unsigned long jmp_addr, unsigned long addr);
malc810260a2008-07-23 19:17:46 +0000197#define tb_set_jmp_target1 ppc_tb_set_jmp_target
bellard57fec1f2008-02-01 10:50:11 +0000198#elif defined(__i386__) || defined(__x86_64__)
bellard4390df52004-01-04 18:03:10 +0000199static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
200{
201 /* patch the branch destination */
202 *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
ths1235fc02008-06-03 19:51:57 +0000203 /* no need to flush icache explicitly */
bellard4390df52004-01-04 18:03:10 +0000204}
balrog811d4cf2008-05-19 23:59:38 +0000205#elif defined(__arm__)
206static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
207{
Aurelien Jarno4a1e19a2010-12-21 19:32:49 +0100208#if !QEMU_GNUC_PREREQ(4, 1)
balrog811d4cf2008-05-19 23:59:38 +0000209 register unsigned long _beg __asm ("a1");
210 register unsigned long _end __asm ("a2");
211 register unsigned long _flg __asm ("a3");
balrog3233f0d2008-12-01 02:02:37 +0000212#endif
balrog811d4cf2008-05-19 23:59:38 +0000213
214 /* we could use a ldr pc, [pc, #-4] kind of branch and avoid the flush */
Laurent Desnogues87b78ad2009-09-21 14:27:59 +0200215 *(uint32_t *)jmp_addr =
216 (*(uint32_t *)jmp_addr & ~0xffffff)
217 | (((addr - (jmp_addr + 8)) >> 2) & 0xffffff);
balrog811d4cf2008-05-19 23:59:38 +0000218
balrog3233f0d2008-12-01 02:02:37 +0000219#if QEMU_GNUC_PREREQ(4, 1)
Aurelien Jarno4a1e19a2010-12-21 19:32:49 +0100220 __builtin___clear_cache((char *) jmp_addr, (char *) jmp_addr + 4);
balrog3233f0d2008-12-01 02:02:37 +0000221#else
balrog811d4cf2008-05-19 23:59:38 +0000222 /* flush icache */
223 _beg = jmp_addr;
224 _end = jmp_addr + 4;
225 _flg = 0;
226 __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg));
balrog3233f0d2008-12-01 02:02:37 +0000227#endif
balrog811d4cf2008-05-19 23:59:38 +0000228}
bellard4390df52004-01-04 18:03:10 +0000229#endif
bellardd4e81642003-05-25 16:46:15 +0000230
ths5fafdf22007-09-16 21:08:06 +0000231static inline void tb_set_jmp_target(TranslationBlock *tb,
bellard4cbb86e2003-09-17 22:53:29 +0000232 int n, unsigned long addr)
233{
234 unsigned long offset;
235
236 offset = tb->tb_jmp_offset[n];
237 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
bellard4cbb86e2003-09-17 22:53:29 +0000238}
239
bellardd4e81642003-05-25 16:46:15 +0000240#else
241
242/* set the jump target */
ths5fafdf22007-09-16 21:08:06 +0000243static inline void tb_set_jmp_target(TranslationBlock *tb,
bellardd4e81642003-05-25 16:46:15 +0000244 int n, unsigned long addr)
245{
bellard95f76522003-06-05 00:54:44 +0000246 tb->tb_next[n] = addr;
bellardd4e81642003-05-25 16:46:15 +0000247}
248
249#endif
250
ths5fafdf22007-09-16 21:08:06 +0000251static inline void tb_add_jump(TranslationBlock *tb, int n,
bellardd4e81642003-05-25 16:46:15 +0000252 TranslationBlock *tb_next)
253{
bellardcf256292003-05-25 19:20:31 +0000254 /* NOTE: this test is only needed for thread safety */
255 if (!tb->jmp_next[n]) {
256 /* patch the native jump address */
257 tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr);
ths3b46e622007-09-17 08:09:54 +0000258
bellardcf256292003-05-25 19:20:31 +0000259 /* add in TB jmp circular list */
260 tb->jmp_next[n] = tb_next->jmp_first;
261 tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n));
262 }
bellardd4e81642003-05-25 16:46:15 +0000263}
264
bellarda513fe12003-05-27 23:29:48 +0000265TranslationBlock *tb_find_pc(unsigned long pc_ptr);
266
pbrookd5975362008-06-07 20:50:51 +0000267#include "qemu-lock.h"
bellardd4e81642003-05-25 16:46:15 +0000268
Anthony Liguoric227f092009-10-01 16:12:16 -0500269extern spinlock_t tb_lock;
bellardd4e81642003-05-25 16:46:15 +0000270
bellard36bdbe52003-11-19 22:12:02 +0000271extern int tb_invalidated_flag;
bellard6e59c1d2003-10-27 21:24:54 +0000272
bellarde95c8d52004-09-30 22:22:08 +0000273#if !defined(CONFIG_USER_ONLY)
bellard6e59c1d2003-10-27 21:24:54 +0000274
Paul Brookb3755a92010-03-12 16:54:58 +0000275extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
276extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
277extern void *io_mem_opaque[IO_MEM_NB_ENTRIES];
278
j_mayer6ebbf392007-10-14 07:07:08 +0000279void tlb_fill(target_ulong addr, int is_write, int mmu_idx,
bellard6e59c1d2003-10-27 21:24:54 +0000280 void *retaddr);
281
blueswir179383c92008-08-30 09:51:20 +0000282#include "softmmu_defs.h"
283
j_mayer6ebbf392007-10-14 07:07:08 +0000284#define ACCESS_TYPE (NB_MMU_MODES + 1)
bellard6e59c1d2003-10-27 21:24:54 +0000285#define MEMSUFFIX _code
286#define env cpu_single_env
287
288#define DATA_SIZE 1
289#include "softmmu_header.h"
290
291#define DATA_SIZE 2
292#include "softmmu_header.h"
293
294#define DATA_SIZE 4
295#include "softmmu_header.h"
296
bellardc27004e2005-01-03 23:35:10 +0000297#define DATA_SIZE 8
298#include "softmmu_header.h"
299
bellard6e59c1d2003-10-27 21:24:54 +0000300#undef ACCESS_TYPE
301#undef MEMSUFFIX
302#undef env
303
304#endif
bellard4390df52004-01-04 18:03:10 +0000305
306#if defined(CONFIG_USER_ONLY)
Paul Brook41c1b1c2010-03-12 16:54:58 +0000307static inline tb_page_addr_t get_page_addr_code(CPUState *env1, target_ulong addr)
bellard4390df52004-01-04 18:03:10 +0000308{
309 return addr;
310}
311#else
312/* NOTE: this function can trigger an exception */
bellard1ccde1c2004-02-06 19:46:14 +0000313/* NOTE2: the returned address is not exactly the physical address: it
314 is the offset relative to phys_ram_base */
Paul Brook41c1b1c2010-03-12 16:54:58 +0000315static inline tb_page_addr_t get_page_addr_code(CPUState *env1, target_ulong addr)
bellard4390df52004-01-04 18:03:10 +0000316{
blueswir14d7a0882008-05-10 10:14:22 +0000317 int mmu_idx, page_index, pd;
pbrook5579c7f2009-04-11 14:47:08 +0000318 void *p;
bellard4390df52004-01-04 18:03:10 +0000319
blueswir14d7a0882008-05-10 10:14:22 +0000320 page_index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
321 mmu_idx = cpu_mmu_index(env1);
ths551bd272008-07-03 17:57:36 +0000322 if (unlikely(env1->tlb_table[mmu_idx][page_index].addr_code !=
323 (addr & TARGET_PAGE_MASK))) {
bellardc27004e2005-01-03 23:35:10 +0000324 ldub_code(addr);
325 }
blueswir14d7a0882008-05-10 10:14:22 +0000326 pd = env1->tlb_table[mmu_idx][page_index].addr_code & ~TARGET_PAGE_MASK;
bellard2a4188a2006-06-25 21:54:59 +0000327 if (pd > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
Richard Henderson5b450402011-04-18 16:13:12 -0700328#if defined(TARGET_ALPHA) || defined(TARGET_MIPS) || defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +0000329 do_unassigned_access(addr, 0, 1, 0, 4);
blueswir16c36d3f2007-05-17 19:30:10 +0000330#else
blueswir14d7a0882008-05-10 10:14:22 +0000331 cpu_abort(env1, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr);
blueswir16c36d3f2007-05-17 19:30:10 +0000332#endif
bellard4390df52004-01-04 18:03:10 +0000333 }
pbrook5579c7f2009-04-11 14:47:08 +0000334 p = (void *)(unsigned long)addr
335 + env1->tlb_table[mmu_idx][page_index].addend;
Marcelo Tosattie8902612010-10-11 15:31:19 -0300336 return qemu_ram_addr_from_host_nofail(p);
bellard4390df52004-01-04 18:03:10 +0000337}
338#endif
bellard9df217a2005-02-10 22:05:51 +0000339
aliguoridde23672008-11-18 20:50:36 +0000340typedef void (CPUDebugExcpHandler)(CPUState *env);
341
342CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler);
aurel321b530a62009-04-05 20:08:59 +0000343
344/* vl.c */
345extern int singlestep;
346
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300347/* cpu-exec.c */
348extern volatile sig_atomic_t exit_request;
349
aliguori875cdcf2008-10-23 13:52:00 +0000350#endif