bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 1 | /* |
| 2 | * internal execution defines for qemu |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 3 | * |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 4 | * Copyright (c) 2003 Fabrice Bellard |
| 5 | * |
| 6 | * This library is free software; you can redistribute it and/or |
| 7 | * modify it under the terms of the GNU Lesser General Public |
| 8 | * License as published by the Free Software Foundation; either |
| 9 | * version 2 of the License, or (at your option) any later version. |
| 10 | * |
| 11 | * This library is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 14 | * Lesser General Public License for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU Lesser General Public |
| 17 | * License along with this library; if not, write to the Free Software |
| 18 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA |
| 19 | */ |
| 20 | |
bellard | b346ff4 | 2003-06-15 20:05:50 +0000 | [diff] [blame] | 21 | /* allow to see translation results - the slowdown should be negligible, so we leave it */ |
aurel32 | cb7cca1 | 2008-05-05 21:33:45 +0000 | [diff] [blame] | 22 | #define DEBUG_DISAS |
bellard | b346ff4 | 2003-06-15 20:05:50 +0000 | [diff] [blame] | 23 | |
| 24 | /* is_jmp field values */ |
| 25 | #define DISAS_NEXT 0 /* next instruction can be analyzed */ |
| 26 | #define DISAS_JUMP 1 /* only pc was modified dynamically */ |
| 27 | #define DISAS_UPDATE 2 /* cpu state was modified dynamically */ |
| 28 | #define DISAS_TB_JUMP 3 /* only pc was modified statically */ |
| 29 | |
| 30 | struct TranslationBlock; |
| 31 | |
| 32 | /* XXX: make safe guess about sizes */ |
edgar_igl | e83a867 | 2008-05-09 05:55:18 +0000 | [diff] [blame] | 33 | #define MAX_OP_PER_INSTR 64 |
pbrook | 0115be3 | 2008-02-03 17:35:41 +0000 | [diff] [blame] | 34 | /* A Call op needs up to 6 + 2N parameters (N = number of arguments). */ |
| 35 | #define MAX_OPC_PARAM 10 |
bellard | b346ff4 | 2003-06-15 20:05:50 +0000 | [diff] [blame] | 36 | #define OPC_BUF_SIZE 512 |
| 37 | #define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR) |
| 38 | |
pbrook | a208e54 | 2008-03-31 17:07:36 +0000 | [diff] [blame] | 39 | /* Maximum size a TCG op can expand to. This is complicated because a |
| 40 | single op may require several host instructions and regirster reloads. |
| 41 | For now take a wild guess at 128 bytes, which should allow at least |
| 42 | a couple of fixup instructions per argument. */ |
| 43 | #define TCG_MAX_OP_SIZE 128 |
| 44 | |
pbrook | 0115be3 | 2008-02-03 17:35:41 +0000 | [diff] [blame] | 45 | #define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM) |
bellard | b346ff4 | 2003-06-15 20:05:50 +0000 | [diff] [blame] | 46 | |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 47 | extern target_ulong gen_opc_pc[OPC_BUF_SIZE]; |
| 48 | extern target_ulong gen_opc_npc[OPC_BUF_SIZE]; |
bellard | 66e85a2 | 2003-06-24 13:28:12 +0000 | [diff] [blame] | 49 | extern uint8_t gen_opc_cc_op[OPC_BUF_SIZE]; |
bellard | b346ff4 | 2003-06-15 20:05:50 +0000 | [diff] [blame] | 50 | extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE]; |
bellard | c3278b7 | 2005-03-20 12:43:29 +0000 | [diff] [blame] | 51 | extern target_ulong gen_opc_jump_pc[2]; |
bellard | 30d6cb8 | 2005-12-05 19:56:07 +0000 | [diff] [blame] | 52 | extern uint32_t gen_opc_hflags[OPC_BUF_SIZE]; |
bellard | b346ff4 | 2003-06-15 20:05:50 +0000 | [diff] [blame] | 53 | |
bellard | 9886cc1 | 2004-01-04 23:53:54 +0000 | [diff] [blame] | 54 | typedef void (GenOpFunc)(void); |
| 55 | typedef void (GenOpFunc1)(long); |
| 56 | typedef void (GenOpFunc2)(long, long); |
| 57 | typedef void (GenOpFunc3)(long, long, long); |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 58 | |
bellard | b346ff4 | 2003-06-15 20:05:50 +0000 | [diff] [blame] | 59 | extern FILE *logfile; |
| 60 | extern int loglevel; |
| 61 | |
bellard | 4c3a88a | 2003-07-26 12:06:08 +0000 | [diff] [blame] | 62 | int gen_intermediate_code(CPUState *env, struct TranslationBlock *tb); |
| 63 | int gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb); |
aurel32 | d2856f1 | 2008-04-28 00:32:32 +0000 | [diff] [blame] | 64 | void gen_pc_load(CPUState *env, struct TranslationBlock *tb, |
| 65 | unsigned long searched_pc, int pc_pos, void *puc); |
| 66 | |
blueswir1 | d07bde8 | 2007-12-11 19:35:45 +0000 | [diff] [blame] | 67 | unsigned long code_gen_max_block_size(void); |
bellard | 57fec1f | 2008-02-01 10:50:11 +0000 | [diff] [blame] | 68 | void cpu_gen_init(void); |
bellard | 4c3a88a | 2003-07-26 12:06:08 +0000 | [diff] [blame] | 69 | int cpu_gen_code(CPUState *env, struct TranslationBlock *tb, |
blueswir1 | d07bde8 | 2007-12-11 19:35:45 +0000 | [diff] [blame] | 70 | int *gen_code_size_ptr); |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 71 | int cpu_restore_state(struct TranslationBlock *tb, |
bellard | 58fe2f1 | 2004-02-16 22:11:32 +0000 | [diff] [blame] | 72 | CPUState *env, unsigned long searched_pc, |
| 73 | void *puc); |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 74 | int cpu_restore_state_copy(struct TranslationBlock *tb, |
bellard | 58fe2f1 | 2004-02-16 22:11:32 +0000 | [diff] [blame] | 75 | CPUState *env, unsigned long searched_pc, |
| 76 | void *puc); |
bellard | 2e12669 | 2004-04-25 21:28:44 +0000 | [diff] [blame] | 77 | void cpu_resume_from_signal(CPUState *env1, void *puc); |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 78 | void cpu_exec_init(CPUState *env); |
pbrook | 53a5960 | 2006-03-25 19:31:22 +0000 | [diff] [blame] | 79 | int page_unprotect(target_ulong address, unsigned long pc, void *puc); |
aurel32 | 00f82b8 | 2008-04-27 21:12:55 +0000 | [diff] [blame] | 80 | void tb_invalidate_phys_page_range(target_phys_addr_t start, target_phys_addr_t end, |
bellard | 2e12669 | 2004-04-25 21:28:44 +0000 | [diff] [blame] | 81 | int is_cpu_write_access); |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 82 | void tb_invalidate_page_range(target_ulong start, target_ulong end); |
bellard | 2e12669 | 2004-04-25 21:28:44 +0000 | [diff] [blame] | 83 | void tlb_flush_page(CPUState *env, target_ulong addr); |
bellard | ee8b702 | 2004-02-03 23:35:10 +0000 | [diff] [blame] | 84 | void tlb_flush(CPUState *env, int flush_global); |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 85 | int tlb_set_page_exec(CPUState *env, target_ulong vaddr, |
| 86 | target_phys_addr_t paddr, int prot, |
j_mayer | 6ebbf39 | 2007-10-14 07:07:08 +0000 | [diff] [blame] | 87 | int mmu_idx, int is_softmmu); |
blueswir1 | 4d7a088 | 2008-05-10 10:14:22 +0000 | [diff] [blame] | 88 | static inline int tlb_set_page(CPUState *env1, target_ulong vaddr, |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 89 | target_phys_addr_t paddr, int prot, |
j_mayer | 6ebbf39 | 2007-10-14 07:07:08 +0000 | [diff] [blame] | 90 | int mmu_idx, int is_softmmu) |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 91 | { |
| 92 | if (prot & PAGE_READ) |
| 93 | prot |= PAGE_EXEC; |
blueswir1 | 4d7a088 | 2008-05-10 10:14:22 +0000 | [diff] [blame] | 94 | return tlb_set_page_exec(env1, vaddr, paddr, prot, mmu_idx, is_softmmu); |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 95 | } |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 96 | |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 97 | #define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */ |
| 98 | |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 99 | #define CODE_GEN_PHYS_HASH_BITS 15 |
| 100 | #define CODE_GEN_PHYS_HASH_SIZE (1 << CODE_GEN_PHYS_HASH_BITS) |
| 101 | |
bellard | 26a5f13 | 2008-05-28 12:30:31 +0000 | [diff] [blame] | 102 | #define MIN_CODE_GEN_BUFFER_SIZE (1024 * 1024) |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 103 | |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 104 | /* estimated block size for TB allocation */ |
| 105 | /* XXX: use a per code average code fragment size and modulate it |
| 106 | according to the host CPU */ |
| 107 | #if defined(CONFIG_SOFTMMU) |
| 108 | #define CODE_GEN_AVG_BLOCK_SIZE 128 |
| 109 | #else |
| 110 | #define CODE_GEN_AVG_BLOCK_SIZE 64 |
| 111 | #endif |
| 112 | |
balrog | 811d4cf | 2008-05-19 23:59:38 +0000 | [diff] [blame] | 113 | #if defined(__powerpc__) || defined(__x86_64__) || defined(__arm__) |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 114 | #define USE_DIRECT_JUMP |
| 115 | #endif |
bellard | 67b915a | 2004-03-31 23:37:16 +0000 | [diff] [blame] | 116 | #if defined(__i386__) && !defined(_WIN32) |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 117 | #define USE_DIRECT_JUMP |
| 118 | #endif |
| 119 | |
| 120 | typedef struct TranslationBlock { |
bellard | 2e12669 | 2004-04-25 21:28:44 +0000 | [diff] [blame] | 121 | target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */ |
| 122 | target_ulong cs_base; /* CS base for this block */ |
j_mayer | c068688 | 2007-09-20 22:47:42 +0000 | [diff] [blame] | 123 | uint64_t flags; /* flags defining in which context the code was generated */ |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 124 | uint16_t size; /* size of target code for this block (1 <= |
| 125 | size <= TARGET_PAGE_SIZE) */ |
bellard | 58fe2f1 | 2004-02-16 22:11:32 +0000 | [diff] [blame] | 126 | uint16_t cflags; /* compile flags */ |
bellard | bf08806 | 2004-02-25 23:33:36 +0000 | [diff] [blame] | 127 | #define CF_TB_FP_USED 0x0002 /* fp ops are used in the TB */ |
| 128 | #define CF_FP_USED 0x0004 /* fp ops are used in the TB or in a chained TB */ |
bellard | 2e12669 | 2004-04-25 21:28:44 +0000 | [diff] [blame] | 129 | #define CF_SINGLE_INSN 0x0008 /* compile only a single instruction */ |
bellard | 58fe2f1 | 2004-02-16 22:11:32 +0000 | [diff] [blame] | 130 | |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 131 | uint8_t *tc_ptr; /* pointer to the translated code */ |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 132 | /* next matching tb for physical address. */ |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 133 | struct TranslationBlock *phys_hash_next; |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 134 | /* first and second physical page containing code. The lower bit |
| 135 | of the pointer tells the index in page_next[] */ |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 136 | struct TranslationBlock *page_next[2]; |
| 137 | target_ulong page_addr[2]; |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 138 | |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 139 | /* the following data are used to directly call another TB from |
| 140 | the code of this one. */ |
| 141 | uint16_t tb_next_offset[2]; /* offset of original jump target */ |
| 142 | #ifdef USE_DIRECT_JUMP |
bellard | 4cbb86e | 2003-09-17 22:53:29 +0000 | [diff] [blame] | 143 | uint16_t tb_jmp_offset[4]; /* offset of jump instruction */ |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 144 | #else |
bellard | 57fec1f | 2008-02-01 10:50:11 +0000 | [diff] [blame] | 145 | unsigned long tb_next[2]; /* address of jump generated code */ |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 146 | #endif |
| 147 | /* list of TBs jumping to this one. This is a circular list using |
| 148 | the two least significant bits of the pointers to tell what is |
| 149 | the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 = |
| 150 | jmp_first */ |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 151 | struct TranslationBlock *jmp_next[2]; |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 152 | struct TranslationBlock *jmp_first; |
| 153 | } TranslationBlock; |
| 154 | |
pbrook | b362e5e | 2006-11-12 20:40:55 +0000 | [diff] [blame] | 155 | static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc) |
| 156 | { |
| 157 | target_ulong tmp; |
| 158 | tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)); |
edgar_igl | b5e19d4 | 2008-05-06 08:38:22 +0000 | [diff] [blame] | 159 | return (tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK; |
pbrook | b362e5e | 2006-11-12 20:40:55 +0000 | [diff] [blame] | 160 | } |
| 161 | |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 162 | static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc) |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 163 | { |
pbrook | b362e5e | 2006-11-12 20:40:55 +0000 | [diff] [blame] | 164 | target_ulong tmp; |
| 165 | tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)); |
edgar_igl | b5e19d4 | 2008-05-06 08:38:22 +0000 | [diff] [blame] | 166 | return (((tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK) |
| 167 | | (tmp & TB_JMP_ADDR_MASK)); |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 168 | } |
| 169 | |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 170 | static inline unsigned int tb_phys_hash_func(unsigned long pc) |
| 171 | { |
| 172 | return pc & (CODE_GEN_PHYS_HASH_SIZE - 1); |
| 173 | } |
| 174 | |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 175 | TranslationBlock *tb_alloc(target_ulong pc); |
bellard | 0124311 | 2004-01-04 15:48:17 +0000 | [diff] [blame] | 176 | void tb_flush(CPUState *env); |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 177 | void tb_link_phys(TranslationBlock *tb, |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 178 | target_ulong phys_pc, target_ulong phys_page2); |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 179 | |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 180 | extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE]; |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 181 | extern uint8_t *code_gen_ptr; |
bellard | 26a5f13 | 2008-05-28 12:30:31 +0000 | [diff] [blame] | 182 | extern int code_gen_max_blocks; |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 183 | |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 184 | #if defined(USE_DIRECT_JUMP) |
| 185 | |
| 186 | #if defined(__powerpc__) |
bellard | 4cbb86e | 2003-09-17 22:53:29 +0000 | [diff] [blame] | 187 | static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr) |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 188 | { |
| 189 | uint32_t val, *ptr; |
bellard | 932a690 | 2008-05-30 20:56:52 +0000 | [diff] [blame] | 190 | long disp = addr - jmp_addr; |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 191 | |
bellard | 4cbb86e | 2003-09-17 22:53:29 +0000 | [diff] [blame] | 192 | ptr = (uint32_t *)jmp_addr; |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 193 | val = *ptr; |
bellard | 932a690 | 2008-05-30 20:56:52 +0000 | [diff] [blame] | 194 | |
| 195 | if ((disp << 6) >> 6 != disp) { |
| 196 | uint16_t *p1; |
| 197 | |
| 198 | p1 = (uint16_t *) ptr; |
| 199 | *ptr = (val & ~0x03fffffc) | 4; |
| 200 | p1[3] = addr >> 16; |
| 201 | p1[5] = addr & 0xffff; |
| 202 | } else { |
| 203 | /* patch the branch destination */ |
| 204 | val = (val & ~0x03fffffc) | (disp & 0x03fffffc); |
| 205 | *ptr = val; |
| 206 | } |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 207 | /* flush icache */ |
| 208 | asm volatile ("dcbst 0,%0" : : "r"(ptr) : "memory"); |
| 209 | asm volatile ("sync" : : : "memory"); |
| 210 | asm volatile ("icbi 0,%0" : : "r"(ptr) : "memory"); |
| 211 | asm volatile ("sync" : : : "memory"); |
| 212 | asm volatile ("isync" : : : "memory"); |
| 213 | } |
bellard | 57fec1f | 2008-02-01 10:50:11 +0000 | [diff] [blame] | 214 | #elif defined(__i386__) || defined(__x86_64__) |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 215 | static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr) |
| 216 | { |
| 217 | /* patch the branch destination */ |
| 218 | *(uint32_t *)jmp_addr = addr - (jmp_addr + 4); |
ths | 1235fc0 | 2008-06-03 19:51:57 +0000 | [diff] [blame^] | 219 | /* no need to flush icache explicitly */ |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 220 | } |
balrog | 811d4cf | 2008-05-19 23:59:38 +0000 | [diff] [blame] | 221 | #elif defined(__arm__) |
| 222 | static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr) |
| 223 | { |
| 224 | register unsigned long _beg __asm ("a1"); |
| 225 | register unsigned long _end __asm ("a2"); |
| 226 | register unsigned long _flg __asm ("a3"); |
| 227 | |
| 228 | /* we could use a ldr pc, [pc, #-4] kind of branch and avoid the flush */ |
| 229 | *(uint32_t *)jmp_addr |= ((addr - (jmp_addr + 8)) >> 2) & 0xffffff; |
| 230 | |
| 231 | /* flush icache */ |
| 232 | _beg = jmp_addr; |
| 233 | _end = jmp_addr + 4; |
| 234 | _flg = 0; |
| 235 | __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg)); |
| 236 | } |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 237 | #endif |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 238 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 239 | static inline void tb_set_jmp_target(TranslationBlock *tb, |
bellard | 4cbb86e | 2003-09-17 22:53:29 +0000 | [diff] [blame] | 240 | int n, unsigned long addr) |
| 241 | { |
| 242 | unsigned long offset; |
| 243 | |
| 244 | offset = tb->tb_jmp_offset[n]; |
| 245 | tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr); |
| 246 | offset = tb->tb_jmp_offset[n + 2]; |
| 247 | if (offset != 0xffff) |
| 248 | tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr); |
| 249 | } |
| 250 | |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 251 | #else |
| 252 | |
| 253 | /* set the jump target */ |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 254 | static inline void tb_set_jmp_target(TranslationBlock *tb, |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 255 | int n, unsigned long addr) |
| 256 | { |
bellard | 95f7652 | 2003-06-05 00:54:44 +0000 | [diff] [blame] | 257 | tb->tb_next[n] = addr; |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 258 | } |
| 259 | |
| 260 | #endif |
| 261 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 262 | static inline void tb_add_jump(TranslationBlock *tb, int n, |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 263 | TranslationBlock *tb_next) |
| 264 | { |
bellard | cf25629 | 2003-05-25 19:20:31 +0000 | [diff] [blame] | 265 | /* NOTE: this test is only needed for thread safety */ |
| 266 | if (!tb->jmp_next[n]) { |
| 267 | /* patch the native jump address */ |
| 268 | tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr); |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 269 | |
bellard | cf25629 | 2003-05-25 19:20:31 +0000 | [diff] [blame] | 270 | /* add in TB jmp circular list */ |
| 271 | tb->jmp_next[n] = tb_next->jmp_first; |
| 272 | tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n)); |
| 273 | } |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 274 | } |
| 275 | |
bellard | a513fe1 | 2003-05-27 23:29:48 +0000 | [diff] [blame] | 276 | TranslationBlock *tb_find_pc(unsigned long pc_ptr); |
| 277 | |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 278 | #ifndef offsetof |
| 279 | #define offsetof(type, field) ((size_t) &((type *)0)->field) |
| 280 | #endif |
| 281 | |
bellard | d549f7d | 2004-07-05 21:47:44 +0000 | [diff] [blame] | 282 | #if defined(_WIN32) |
| 283 | #define ASM_DATA_SECTION ".section \".data\"\n" |
| 284 | #define ASM_PREVIOUS_SECTION ".section .text\n" |
| 285 | #elif defined(__APPLE__) |
| 286 | #define ASM_DATA_SECTION ".data\n" |
| 287 | #define ASM_PREVIOUS_SECTION ".text\n" |
bellard | d549f7d | 2004-07-05 21:47:44 +0000 | [diff] [blame] | 288 | #else |
| 289 | #define ASM_DATA_SECTION ".section \".data\"\n" |
| 290 | #define ASM_PREVIOUS_SECTION ".previous\n" |
bellard | d549f7d | 2004-07-05 21:47:44 +0000 | [diff] [blame] | 291 | #endif |
| 292 | |
bellard | 75913b7 | 2005-08-21 15:19:36 +0000 | [diff] [blame] | 293 | #define ASM_OP_LABEL_NAME(n, opname) \ |
| 294 | ASM_NAME(__op_label) #n "." ASM_NAME(opname) |
| 295 | |
bellard | 33417e7 | 2003-08-10 21:47:01 +0000 | [diff] [blame] | 296 | extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4]; |
| 297 | extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4]; |
bellard | a4193c8 | 2004-06-03 14:01:43 +0000 | [diff] [blame] | 298 | extern void *io_mem_opaque[IO_MEM_NB_ENTRIES]; |
bellard | 33417e7 | 2003-08-10 21:47:01 +0000 | [diff] [blame] | 299 | |
aurel32 | 15a5115 | 2008-03-28 22:29:15 +0000 | [diff] [blame] | 300 | #if defined(__hppa__) |
| 301 | |
| 302 | typedef int spinlock_t[4]; |
| 303 | |
| 304 | #define SPIN_LOCK_UNLOCKED { 1, 1, 1, 1 } |
| 305 | |
| 306 | static inline void resetlock (spinlock_t *p) |
| 307 | { |
| 308 | (*p)[0] = (*p)[1] = (*p)[2] = (*p)[3] = 1; |
| 309 | } |
| 310 | |
| 311 | #else |
| 312 | |
| 313 | typedef int spinlock_t; |
| 314 | |
| 315 | #define SPIN_LOCK_UNLOCKED 0 |
| 316 | |
| 317 | static inline void resetlock (spinlock_t *p) |
| 318 | { |
| 319 | *p = SPIN_LOCK_UNLOCKED; |
| 320 | } |
| 321 | |
| 322 | #endif |
| 323 | |
ths | 204a1b8 | 2007-05-08 23:40:45 +0000 | [diff] [blame] | 324 | #if defined(__powerpc__) |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 325 | static inline int testandset (int *p) |
| 326 | { |
| 327 | int ret; |
| 328 | __asm__ __volatile__ ( |
bellard | 02e1ec9 | 2004-07-10 15:15:39 +0000 | [diff] [blame] | 329 | "0: lwarx %0,0,%1\n" |
| 330 | " xor. %0,%3,%0\n" |
| 331 | " bne 1f\n" |
| 332 | " stwcx. %2,0,%1\n" |
| 333 | " bne- 0b\n" |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 334 | "1: " |
| 335 | : "=&r" (ret) |
| 336 | : "r" (p), "r" (1), "r" (0) |
| 337 | : "cr0", "memory"); |
| 338 | return ret; |
| 339 | } |
ths | 204a1b8 | 2007-05-08 23:40:45 +0000 | [diff] [blame] | 340 | #elif defined(__i386__) |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 341 | static inline int testandset (int *p) |
| 342 | { |
bellard | 4955a2c | 2005-02-07 14:09:05 +0000 | [diff] [blame] | 343 | long int readval = 0; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 344 | |
bellard | 4955a2c | 2005-02-07 14:09:05 +0000 | [diff] [blame] | 345 | __asm__ __volatile__ ("lock; cmpxchgl %2, %0" |
| 346 | : "+m" (*p), "+a" (readval) |
| 347 | : "r" (1) |
| 348 | : "cc"); |
| 349 | return readval; |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 350 | } |
ths | 204a1b8 | 2007-05-08 23:40:45 +0000 | [diff] [blame] | 351 | #elif defined(__x86_64__) |
bellard | bc51c5c | 2004-03-17 23:46:04 +0000 | [diff] [blame] | 352 | static inline int testandset (int *p) |
| 353 | { |
bellard | 4955a2c | 2005-02-07 14:09:05 +0000 | [diff] [blame] | 354 | long int readval = 0; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 355 | |
bellard | 4955a2c | 2005-02-07 14:09:05 +0000 | [diff] [blame] | 356 | __asm__ __volatile__ ("lock; cmpxchgl %2, %0" |
| 357 | : "+m" (*p), "+a" (readval) |
| 358 | : "r" (1) |
| 359 | : "cc"); |
| 360 | return readval; |
bellard | bc51c5c | 2004-03-17 23:46:04 +0000 | [diff] [blame] | 361 | } |
ths | 204a1b8 | 2007-05-08 23:40:45 +0000 | [diff] [blame] | 362 | #elif defined(__s390__) |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 363 | static inline int testandset (int *p) |
| 364 | { |
| 365 | int ret; |
| 366 | |
| 367 | __asm__ __volatile__ ("0: cs %0,%1,0(%2)\n" |
| 368 | " jl 0b" |
| 369 | : "=&d" (ret) |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 370 | : "r" (1), "a" (p), "0" (*p) |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 371 | : "cc", "memory" ); |
| 372 | return ret; |
| 373 | } |
ths | 204a1b8 | 2007-05-08 23:40:45 +0000 | [diff] [blame] | 374 | #elif defined(__alpha__) |
bellard | 2f87c60 | 2003-06-02 20:38:09 +0000 | [diff] [blame] | 375 | static inline int testandset (int *p) |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 376 | { |
| 377 | int ret; |
| 378 | unsigned long one; |
| 379 | |
| 380 | __asm__ __volatile__ ("0: mov 1,%2\n" |
| 381 | " ldl_l %0,%1\n" |
| 382 | " stl_c %2,%1\n" |
| 383 | " beq %2,1f\n" |
| 384 | ".subsection 2\n" |
| 385 | "1: br 0b\n" |
| 386 | ".previous" |
| 387 | : "=r" (ret), "=m" (*p), "=r" (one) |
| 388 | : "m" (*p)); |
| 389 | return ret; |
| 390 | } |
ths | 204a1b8 | 2007-05-08 23:40:45 +0000 | [diff] [blame] | 391 | #elif defined(__sparc__) |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 392 | static inline int testandset (int *p) |
| 393 | { |
| 394 | int ret; |
| 395 | |
| 396 | __asm__ __volatile__("ldstub [%1], %0" |
| 397 | : "=r" (ret) |
| 398 | : "r" (p) |
| 399 | : "memory"); |
| 400 | |
| 401 | return (ret ? 1 : 0); |
| 402 | } |
ths | 204a1b8 | 2007-05-08 23:40:45 +0000 | [diff] [blame] | 403 | #elif defined(__arm__) |
bellard | a95c679 | 2003-06-09 15:29:55 +0000 | [diff] [blame] | 404 | static inline int testandset (int *spinlock) |
| 405 | { |
| 406 | register unsigned int ret; |
| 407 | __asm__ __volatile__("swp %0, %1, [%2]" |
| 408 | : "=r"(ret) |
| 409 | : "0"(1), "r"(spinlock)); |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 410 | |
bellard | a95c679 | 2003-06-09 15:29:55 +0000 | [diff] [blame] | 411 | return ret; |
| 412 | } |
ths | 204a1b8 | 2007-05-08 23:40:45 +0000 | [diff] [blame] | 413 | #elif defined(__mc68000) |
bellard | 38e584a | 2003-08-10 22:14:22 +0000 | [diff] [blame] | 414 | static inline int testandset (int *p) |
| 415 | { |
| 416 | char ret; |
| 417 | __asm__ __volatile__("tas %1; sne %0" |
| 418 | : "=r" (ret) |
| 419 | : "m" (p) |
| 420 | : "cc","memory"); |
bellard | 4955a2c | 2005-02-07 14:09:05 +0000 | [diff] [blame] | 421 | return ret; |
bellard | 38e584a | 2003-08-10 22:14:22 +0000 | [diff] [blame] | 422 | } |
aurel32 | 15a5115 | 2008-03-28 22:29:15 +0000 | [diff] [blame] | 423 | #elif defined(__hppa__) |
| 424 | |
| 425 | /* Because malloc only guarantees 8-byte alignment for malloc'd data, |
| 426 | and GCC only guarantees 8-byte alignment for stack locals, we can't |
| 427 | be assured of 16-byte alignment for atomic lock data even if we |
| 428 | specify "__attribute ((aligned(16)))" in the type declaration. So, |
| 429 | we use a struct containing an array of four ints for the atomic lock |
| 430 | type and dynamically select the 16-byte aligned int from the array |
| 431 | for the semaphore. */ |
| 432 | #define __PA_LDCW_ALIGNMENT 16 |
| 433 | static inline void *ldcw_align (void *p) { |
| 434 | unsigned long a = (unsigned long)p; |
| 435 | a = (a + __PA_LDCW_ALIGNMENT - 1) & ~(__PA_LDCW_ALIGNMENT - 1); |
| 436 | return (void *)a; |
| 437 | } |
| 438 | |
| 439 | static inline int testandset (spinlock_t *p) |
| 440 | { |
| 441 | unsigned int ret; |
| 442 | p = ldcw_align(p); |
| 443 | __asm__ __volatile__("ldcw 0(%1),%0" |
| 444 | : "=r" (ret) |
| 445 | : "r" (p) |
| 446 | : "memory" ); |
| 447 | return !ret; |
| 448 | } |
| 449 | |
ths | 204a1b8 | 2007-05-08 23:40:45 +0000 | [diff] [blame] | 450 | #elif defined(__ia64) |
bellard | 38e584a | 2003-08-10 22:14:22 +0000 | [diff] [blame] | 451 | |
bellard | b8076a7 | 2005-04-07 22:20:31 +0000 | [diff] [blame] | 452 | #include <ia64intrin.h> |
| 453 | |
| 454 | static inline int testandset (int *p) |
| 455 | { |
| 456 | return __sync_lock_test_and_set (p, 1); |
| 457 | } |
ths | 204a1b8 | 2007-05-08 23:40:45 +0000 | [diff] [blame] | 458 | #elif defined(__mips__) |
ths | c4b89d1 | 2007-05-05 19:23:11 +0000 | [diff] [blame] | 459 | static inline int testandset (int *p) |
| 460 | { |
| 461 | int ret; |
| 462 | |
| 463 | __asm__ __volatile__ ( |
| 464 | " .set push \n" |
| 465 | " .set noat \n" |
| 466 | " .set mips2 \n" |
| 467 | "1: li $1, 1 \n" |
| 468 | " ll %0, %1 \n" |
| 469 | " sc $1, %1 \n" |
ths | 976a0d0 | 2007-05-10 00:33:40 +0000 | [diff] [blame] | 470 | " beqz $1, 1b \n" |
ths | c4b89d1 | 2007-05-05 19:23:11 +0000 | [diff] [blame] | 471 | " .set pop " |
| 472 | : "=r" (ret), "+R" (*p) |
| 473 | : |
| 474 | : "memory"); |
| 475 | |
| 476 | return ret; |
| 477 | } |
ths | 204a1b8 | 2007-05-08 23:40:45 +0000 | [diff] [blame] | 478 | #else |
| 479 | #error unimplemented CPU support |
ths | c4b89d1 | 2007-05-05 19:23:11 +0000 | [diff] [blame] | 480 | #endif |
| 481 | |
bellard | aebcb60 | 2003-10-30 01:08:17 +0000 | [diff] [blame] | 482 | #if defined(CONFIG_USER_ONLY) |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 483 | static inline void spin_lock(spinlock_t *lock) |
| 484 | { |
| 485 | while (testandset(lock)); |
| 486 | } |
| 487 | |
| 488 | static inline void spin_unlock(spinlock_t *lock) |
| 489 | { |
aurel32 | 15a5115 | 2008-03-28 22:29:15 +0000 | [diff] [blame] | 490 | resetlock(lock); |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 491 | } |
| 492 | |
| 493 | static inline int spin_trylock(spinlock_t *lock) |
| 494 | { |
| 495 | return !testandset(lock); |
| 496 | } |
bellard | 3c1cf9f | 2003-07-07 11:30:47 +0000 | [diff] [blame] | 497 | #else |
| 498 | static inline void spin_lock(spinlock_t *lock) |
| 499 | { |
| 500 | } |
| 501 | |
| 502 | static inline void spin_unlock(spinlock_t *lock) |
| 503 | { |
| 504 | } |
| 505 | |
| 506 | static inline int spin_trylock(spinlock_t *lock) |
| 507 | { |
| 508 | return 1; |
| 509 | } |
| 510 | #endif |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 511 | |
| 512 | extern spinlock_t tb_lock; |
| 513 | |
bellard | 36bdbe5 | 2003-11-19 22:12:02 +0000 | [diff] [blame] | 514 | extern int tb_invalidated_flag; |
bellard | 6e59c1d | 2003-10-27 21:24:54 +0000 | [diff] [blame] | 515 | |
bellard | e95c8d5 | 2004-09-30 22:22:08 +0000 | [diff] [blame] | 516 | #if !defined(CONFIG_USER_ONLY) |
bellard | 6e59c1d | 2003-10-27 21:24:54 +0000 | [diff] [blame] | 517 | |
j_mayer | 6ebbf39 | 2007-10-14 07:07:08 +0000 | [diff] [blame] | 518 | void tlb_fill(target_ulong addr, int is_write, int mmu_idx, |
bellard | 6e59c1d | 2003-10-27 21:24:54 +0000 | [diff] [blame] | 519 | void *retaddr); |
| 520 | |
j_mayer | 6ebbf39 | 2007-10-14 07:07:08 +0000 | [diff] [blame] | 521 | #define ACCESS_TYPE (NB_MMU_MODES + 1) |
bellard | 6e59c1d | 2003-10-27 21:24:54 +0000 | [diff] [blame] | 522 | #define MEMSUFFIX _code |
| 523 | #define env cpu_single_env |
| 524 | |
| 525 | #define DATA_SIZE 1 |
| 526 | #include "softmmu_header.h" |
| 527 | |
| 528 | #define DATA_SIZE 2 |
| 529 | #include "softmmu_header.h" |
| 530 | |
| 531 | #define DATA_SIZE 4 |
| 532 | #include "softmmu_header.h" |
| 533 | |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 534 | #define DATA_SIZE 8 |
| 535 | #include "softmmu_header.h" |
| 536 | |
bellard | 6e59c1d | 2003-10-27 21:24:54 +0000 | [diff] [blame] | 537 | #undef ACCESS_TYPE |
| 538 | #undef MEMSUFFIX |
| 539 | #undef env |
| 540 | |
| 541 | #endif |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 542 | |
| 543 | #if defined(CONFIG_USER_ONLY) |
blueswir1 | 4d7a088 | 2008-05-10 10:14:22 +0000 | [diff] [blame] | 544 | static inline target_ulong get_phys_addr_code(CPUState *env1, target_ulong addr) |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 545 | { |
| 546 | return addr; |
| 547 | } |
| 548 | #else |
| 549 | /* NOTE: this function can trigger an exception */ |
bellard | 1ccde1c | 2004-02-06 19:46:14 +0000 | [diff] [blame] | 550 | /* NOTE2: the returned address is not exactly the physical address: it |
| 551 | is the offset relative to phys_ram_base */ |
blueswir1 | 4d7a088 | 2008-05-10 10:14:22 +0000 | [diff] [blame] | 552 | static inline target_ulong get_phys_addr_code(CPUState *env1, target_ulong addr) |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 553 | { |
blueswir1 | 4d7a088 | 2008-05-10 10:14:22 +0000 | [diff] [blame] | 554 | int mmu_idx, page_index, pd; |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 555 | |
blueswir1 | 4d7a088 | 2008-05-10 10:14:22 +0000 | [diff] [blame] | 556 | page_index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1); |
| 557 | mmu_idx = cpu_mmu_index(env1); |
| 558 | if (__builtin_expect(env1->tlb_table[mmu_idx][page_index].addr_code != |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 559 | (addr & TARGET_PAGE_MASK), 0)) { |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 560 | ldub_code(addr); |
| 561 | } |
blueswir1 | 4d7a088 | 2008-05-10 10:14:22 +0000 | [diff] [blame] | 562 | pd = env1->tlb_table[mmu_idx][page_index].addr_code & ~TARGET_PAGE_MASK; |
bellard | 2a4188a | 2006-06-25 21:54:59 +0000 | [diff] [blame] | 563 | if (pd > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) { |
ths | 647de6c | 2007-10-20 19:45:44 +0000 | [diff] [blame] | 564 | #if defined(TARGET_SPARC) || defined(TARGET_MIPS) |
blueswir1 | 6c36d3f | 2007-05-17 19:30:10 +0000 | [diff] [blame] | 565 | do_unassigned_access(addr, 0, 1, 0); |
| 566 | #else |
blueswir1 | 4d7a088 | 2008-05-10 10:14:22 +0000 | [diff] [blame] | 567 | cpu_abort(env1, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr); |
blueswir1 | 6c36d3f | 2007-05-17 19:30:10 +0000 | [diff] [blame] | 568 | #endif |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 569 | } |
blueswir1 | 4d7a088 | 2008-05-10 10:14:22 +0000 | [diff] [blame] | 570 | return addr + env1->tlb_table[mmu_idx][page_index].addend - (unsigned long)phys_ram_base; |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 571 | } |
| 572 | #endif |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 573 | |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 574 | #ifdef USE_KQEMU |
bellard | f32fc64 | 2006-02-08 22:43:39 +0000 | [diff] [blame] | 575 | #define KQEMU_MODIFY_PAGE_MASK (0xff & ~(VGA_DIRTY_FLAG | CODE_DIRTY_FLAG)) |
| 576 | |
bellard | da26024 | 2008-05-30 20:48:25 +0000 | [diff] [blame] | 577 | #define MSR_QPI_COMMBASE 0xfabe0010 |
| 578 | |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 579 | int kqemu_init(CPUState *env); |
| 580 | int kqemu_cpu_exec(CPUState *env); |
| 581 | void kqemu_flush_page(CPUState *env, target_ulong addr); |
| 582 | void kqemu_flush(CPUState *env, int global); |
bellard | 4b7df22 | 2005-08-21 09:37:35 +0000 | [diff] [blame] | 583 | void kqemu_set_notdirty(CPUState *env, ram_addr_t ram_addr); |
bellard | f32fc64 | 2006-02-08 22:43:39 +0000 | [diff] [blame] | 584 | void kqemu_modify_page(CPUState *env, ram_addr_t ram_addr); |
bellard | da26024 | 2008-05-30 20:48:25 +0000 | [diff] [blame] | 585 | void kqemu_set_phys_mem(uint64_t start_addr, ram_addr_t size, |
| 586 | ram_addr_t phys_offset); |
bellard | a332e11 | 2005-09-03 17:55:47 +0000 | [diff] [blame] | 587 | void kqemu_cpu_interrupt(CPUState *env); |
bellard | f32fc64 | 2006-02-08 22:43:39 +0000 | [diff] [blame] | 588 | void kqemu_record_dump(void); |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 589 | |
bellard | da26024 | 2008-05-30 20:48:25 +0000 | [diff] [blame] | 590 | extern uint32_t kqemu_comm_base; |
| 591 | |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 592 | static inline int kqemu_is_ok(CPUState *env) |
| 593 | { |
| 594 | return(env->kqemu_enabled && |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 595 | (env->cr[0] & CR0_PE_MASK) && |
bellard | f32fc64 | 2006-02-08 22:43:39 +0000 | [diff] [blame] | 596 | !(env->hflags & HF_INHIBIT_IRQ_MASK) && |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 597 | (env->eflags & IF_MASK) && |
bellard | f32fc64 | 2006-02-08 22:43:39 +0000 | [diff] [blame] | 598 | !(env->eflags & VM_MASK) && |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 599 | (env->kqemu_enabled == 2 || |
bellard | f32fc64 | 2006-02-08 22:43:39 +0000 | [diff] [blame] | 600 | ((env->hflags & HF_CPL_MASK) == 3 && |
| 601 | (env->eflags & IOPL_MASK) != IOPL_MASK))); |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 602 | } |
| 603 | |
| 604 | #endif |