blob: 8c52b796a58c60bb4da337e6d1eae043175a6dd2 [file] [log] [blame]
bellardd4e81642003-05-25 16:46:15 +00001/*
2 * internal execution defines for qemu
ths5fafdf22007-09-16 21:08:06 +00003 *
bellardd4e81642003-05-25 16:46:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20
bellardb346ff42003-06-15 20:05:50 +000021/* allow to see translation results - the slowdown should be negligible, so we leave it */
aurel32cb7cca12008-05-05 21:33:45 +000022#define DEBUG_DISAS
bellardb346ff42003-06-15 20:05:50 +000023
24/* is_jmp field values */
25#define DISAS_NEXT 0 /* next instruction can be analyzed */
26#define DISAS_JUMP 1 /* only pc was modified dynamically */
27#define DISAS_UPDATE 2 /* cpu state was modified dynamically */
28#define DISAS_TB_JUMP 3 /* only pc was modified statically */
29
30struct TranslationBlock;
31
32/* XXX: make safe guess about sizes */
edgar_igle83a8672008-05-09 05:55:18 +000033#define MAX_OP_PER_INSTR 64
pbrook0115be32008-02-03 17:35:41 +000034/* A Call op needs up to 6 + 2N parameters (N = number of arguments). */
35#define MAX_OPC_PARAM 10
bellardb346ff42003-06-15 20:05:50 +000036#define OPC_BUF_SIZE 512
37#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)
38
pbrooka208e542008-03-31 17:07:36 +000039/* Maximum size a TCG op can expand to. This is complicated because a
40 single op may require several host instructions and regirster reloads.
41 For now take a wild guess at 128 bytes, which should allow at least
42 a couple of fixup instructions per argument. */
43#define TCG_MAX_OP_SIZE 128
44
pbrook0115be32008-02-03 17:35:41 +000045#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM)
bellardb346ff42003-06-15 20:05:50 +000046
bellardc27004e2005-01-03 23:35:10 +000047extern target_ulong gen_opc_pc[OPC_BUF_SIZE];
48extern target_ulong gen_opc_npc[OPC_BUF_SIZE];
bellard66e85a22003-06-24 13:28:12 +000049extern uint8_t gen_opc_cc_op[OPC_BUF_SIZE];
bellardb346ff42003-06-15 20:05:50 +000050extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
bellardc3278b72005-03-20 12:43:29 +000051extern target_ulong gen_opc_jump_pc[2];
bellard30d6cb82005-12-05 19:56:07 +000052extern uint32_t gen_opc_hflags[OPC_BUF_SIZE];
bellardb346ff42003-06-15 20:05:50 +000053
bellard9886cc12004-01-04 23:53:54 +000054typedef void (GenOpFunc)(void);
55typedef void (GenOpFunc1)(long);
56typedef void (GenOpFunc2)(long, long);
57typedef void (GenOpFunc3)(long, long, long);
ths3b46e622007-09-17 08:09:54 +000058
bellardb346ff42003-06-15 20:05:50 +000059extern FILE *logfile;
60extern int loglevel;
61
bellard4c3a88a2003-07-26 12:06:08 +000062int gen_intermediate_code(CPUState *env, struct TranslationBlock *tb);
63int gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb);
aurel32d2856f12008-04-28 00:32:32 +000064void gen_pc_load(CPUState *env, struct TranslationBlock *tb,
65 unsigned long searched_pc, int pc_pos, void *puc);
66
blueswir1d07bde82007-12-11 19:35:45 +000067unsigned long code_gen_max_block_size(void);
bellard57fec1f2008-02-01 10:50:11 +000068void cpu_gen_init(void);
bellard4c3a88a2003-07-26 12:06:08 +000069int cpu_gen_code(CPUState *env, struct TranslationBlock *tb,
blueswir1d07bde82007-12-11 19:35:45 +000070 int *gen_code_size_ptr);
ths5fafdf22007-09-16 21:08:06 +000071int cpu_restore_state(struct TranslationBlock *tb,
bellard58fe2f12004-02-16 22:11:32 +000072 CPUState *env, unsigned long searched_pc,
73 void *puc);
ths5fafdf22007-09-16 21:08:06 +000074int cpu_restore_state_copy(struct TranslationBlock *tb,
bellard58fe2f12004-02-16 22:11:32 +000075 CPUState *env, unsigned long searched_pc,
76 void *puc);
bellard2e126692004-04-25 21:28:44 +000077void cpu_resume_from_signal(CPUState *env1, void *puc);
bellard6a00d602005-11-21 23:25:50 +000078void cpu_exec_init(CPUState *env);
pbrook53a59602006-03-25 19:31:22 +000079int page_unprotect(target_ulong address, unsigned long pc, void *puc);
aurel3200f82b82008-04-27 21:12:55 +000080void tb_invalidate_phys_page_range(target_phys_addr_t start, target_phys_addr_t end,
bellard2e126692004-04-25 21:28:44 +000081 int is_cpu_write_access);
bellard4390df52004-01-04 18:03:10 +000082void tb_invalidate_page_range(target_ulong start, target_ulong end);
bellard2e126692004-04-25 21:28:44 +000083void tlb_flush_page(CPUState *env, target_ulong addr);
bellardee8b7022004-02-03 23:35:10 +000084void tlb_flush(CPUState *env, int flush_global);
ths5fafdf22007-09-16 21:08:06 +000085int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
86 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +000087 int mmu_idx, int is_softmmu);
blueswir14d7a0882008-05-10 10:14:22 +000088static inline int tlb_set_page(CPUState *env1, target_ulong vaddr,
ths5fafdf22007-09-16 21:08:06 +000089 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +000090 int mmu_idx, int is_softmmu)
bellard84b7b8e2005-11-28 21:19:04 +000091{
92 if (prot & PAGE_READ)
93 prot |= PAGE_EXEC;
blueswir14d7a0882008-05-10 10:14:22 +000094 return tlb_set_page_exec(env1, vaddr, paddr, prot, mmu_idx, is_softmmu);
bellard84b7b8e2005-11-28 21:19:04 +000095}
bellardd4e81642003-05-25 16:46:15 +000096
bellardd4e81642003-05-25 16:46:15 +000097#define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */
98
bellard4390df52004-01-04 18:03:10 +000099#define CODE_GEN_PHYS_HASH_BITS 15
100#define CODE_GEN_PHYS_HASH_SIZE (1 << CODE_GEN_PHYS_HASH_BITS)
101
bellard26a5f132008-05-28 12:30:31 +0000102#define MIN_CODE_GEN_BUFFER_SIZE (1024 * 1024)
bellardd4e81642003-05-25 16:46:15 +0000103
bellard4390df52004-01-04 18:03:10 +0000104/* estimated block size for TB allocation */
105/* XXX: use a per code average code fragment size and modulate it
106 according to the host CPU */
107#if defined(CONFIG_SOFTMMU)
108#define CODE_GEN_AVG_BLOCK_SIZE 128
109#else
110#define CODE_GEN_AVG_BLOCK_SIZE 64
111#endif
112
balrog811d4cf2008-05-19 23:59:38 +0000113#if defined(__powerpc__) || defined(__x86_64__) || defined(__arm__)
bellard4390df52004-01-04 18:03:10 +0000114#define USE_DIRECT_JUMP
115#endif
bellard67b915a2004-03-31 23:37:16 +0000116#if defined(__i386__) && !defined(_WIN32)
bellardd4e81642003-05-25 16:46:15 +0000117#define USE_DIRECT_JUMP
118#endif
119
120typedef struct TranslationBlock {
bellard2e126692004-04-25 21:28:44 +0000121 target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */
122 target_ulong cs_base; /* CS base for this block */
j_mayerc0686882007-09-20 22:47:42 +0000123 uint64_t flags; /* flags defining in which context the code was generated */
bellardd4e81642003-05-25 16:46:15 +0000124 uint16_t size; /* size of target code for this block (1 <=
125 size <= TARGET_PAGE_SIZE) */
bellard58fe2f12004-02-16 22:11:32 +0000126 uint16_t cflags; /* compile flags */
bellardbf088062004-02-25 23:33:36 +0000127#define CF_TB_FP_USED 0x0002 /* fp ops are used in the TB */
128#define CF_FP_USED 0x0004 /* fp ops are used in the TB or in a chained TB */
bellard2e126692004-04-25 21:28:44 +0000129#define CF_SINGLE_INSN 0x0008 /* compile only a single instruction */
bellard58fe2f12004-02-16 22:11:32 +0000130
bellardd4e81642003-05-25 16:46:15 +0000131 uint8_t *tc_ptr; /* pointer to the translated code */
bellard4390df52004-01-04 18:03:10 +0000132 /* next matching tb for physical address. */
ths5fafdf22007-09-16 21:08:06 +0000133 struct TranslationBlock *phys_hash_next;
bellard4390df52004-01-04 18:03:10 +0000134 /* first and second physical page containing code. The lower bit
135 of the pointer tells the index in page_next[] */
ths5fafdf22007-09-16 21:08:06 +0000136 struct TranslationBlock *page_next[2];
137 target_ulong page_addr[2];
bellard4390df52004-01-04 18:03:10 +0000138
bellardd4e81642003-05-25 16:46:15 +0000139 /* the following data are used to directly call another TB from
140 the code of this one. */
141 uint16_t tb_next_offset[2]; /* offset of original jump target */
142#ifdef USE_DIRECT_JUMP
bellard4cbb86e2003-09-17 22:53:29 +0000143 uint16_t tb_jmp_offset[4]; /* offset of jump instruction */
bellardd4e81642003-05-25 16:46:15 +0000144#else
bellard57fec1f2008-02-01 10:50:11 +0000145 unsigned long tb_next[2]; /* address of jump generated code */
bellardd4e81642003-05-25 16:46:15 +0000146#endif
147 /* list of TBs jumping to this one. This is a circular list using
148 the two least significant bits of the pointers to tell what is
149 the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
150 jmp_first */
ths5fafdf22007-09-16 21:08:06 +0000151 struct TranslationBlock *jmp_next[2];
bellardd4e81642003-05-25 16:46:15 +0000152 struct TranslationBlock *jmp_first;
153} TranslationBlock;
154
pbrookb362e5e2006-11-12 20:40:55 +0000155static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc)
156{
157 target_ulong tmp;
158 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
edgar_iglb5e19d42008-05-06 08:38:22 +0000159 return (tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK;
pbrookb362e5e2006-11-12 20:40:55 +0000160}
161
bellard8a40a182005-11-20 10:35:40 +0000162static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc)
bellardd4e81642003-05-25 16:46:15 +0000163{
pbrookb362e5e2006-11-12 20:40:55 +0000164 target_ulong tmp;
165 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
edgar_iglb5e19d42008-05-06 08:38:22 +0000166 return (((tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK)
167 | (tmp & TB_JMP_ADDR_MASK));
bellardd4e81642003-05-25 16:46:15 +0000168}
169
bellard4390df52004-01-04 18:03:10 +0000170static inline unsigned int tb_phys_hash_func(unsigned long pc)
171{
172 return pc & (CODE_GEN_PHYS_HASH_SIZE - 1);
173}
174
bellardc27004e2005-01-03 23:35:10 +0000175TranslationBlock *tb_alloc(target_ulong pc);
bellard01243112004-01-04 15:48:17 +0000176void tb_flush(CPUState *env);
ths5fafdf22007-09-16 21:08:06 +0000177void tb_link_phys(TranslationBlock *tb,
bellard4390df52004-01-04 18:03:10 +0000178 target_ulong phys_pc, target_ulong phys_page2);
bellardd4e81642003-05-25 16:46:15 +0000179
bellard4390df52004-01-04 18:03:10 +0000180extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
bellardd4e81642003-05-25 16:46:15 +0000181extern uint8_t *code_gen_ptr;
bellard26a5f132008-05-28 12:30:31 +0000182extern int code_gen_max_blocks;
bellardd4e81642003-05-25 16:46:15 +0000183
bellard4390df52004-01-04 18:03:10 +0000184#if defined(USE_DIRECT_JUMP)
185
186#if defined(__powerpc__)
bellard4cbb86e2003-09-17 22:53:29 +0000187static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
bellardd4e81642003-05-25 16:46:15 +0000188{
189 uint32_t val, *ptr;
bellard932a6902008-05-30 20:56:52 +0000190 long disp = addr - jmp_addr;
bellardd4e81642003-05-25 16:46:15 +0000191
bellard4cbb86e2003-09-17 22:53:29 +0000192 ptr = (uint32_t *)jmp_addr;
bellardd4e81642003-05-25 16:46:15 +0000193 val = *ptr;
bellard932a6902008-05-30 20:56:52 +0000194
195 if ((disp << 6) >> 6 != disp) {
196 uint16_t *p1;
197
198 p1 = (uint16_t *) ptr;
199 *ptr = (val & ~0x03fffffc) | 4;
200 p1[3] = addr >> 16;
201 p1[5] = addr & 0xffff;
202 } else {
203 /* patch the branch destination */
204 val = (val & ~0x03fffffc) | (disp & 0x03fffffc);
205 *ptr = val;
206 }
bellardd4e81642003-05-25 16:46:15 +0000207 /* flush icache */
208 asm volatile ("dcbst 0,%0" : : "r"(ptr) : "memory");
209 asm volatile ("sync" : : : "memory");
210 asm volatile ("icbi 0,%0" : : "r"(ptr) : "memory");
211 asm volatile ("sync" : : : "memory");
212 asm volatile ("isync" : : : "memory");
213}
bellard57fec1f2008-02-01 10:50:11 +0000214#elif defined(__i386__) || defined(__x86_64__)
bellard4390df52004-01-04 18:03:10 +0000215static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
216{
217 /* patch the branch destination */
218 *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
ths1235fc02008-06-03 19:51:57 +0000219 /* no need to flush icache explicitly */
bellard4390df52004-01-04 18:03:10 +0000220}
balrog811d4cf2008-05-19 23:59:38 +0000221#elif defined(__arm__)
222static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
223{
224 register unsigned long _beg __asm ("a1");
225 register unsigned long _end __asm ("a2");
226 register unsigned long _flg __asm ("a3");
227
228 /* we could use a ldr pc, [pc, #-4] kind of branch and avoid the flush */
229 *(uint32_t *)jmp_addr |= ((addr - (jmp_addr + 8)) >> 2) & 0xffffff;
230
231 /* flush icache */
232 _beg = jmp_addr;
233 _end = jmp_addr + 4;
234 _flg = 0;
235 __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg));
236}
bellard4390df52004-01-04 18:03:10 +0000237#endif
bellardd4e81642003-05-25 16:46:15 +0000238
ths5fafdf22007-09-16 21:08:06 +0000239static inline void tb_set_jmp_target(TranslationBlock *tb,
bellard4cbb86e2003-09-17 22:53:29 +0000240 int n, unsigned long addr)
241{
242 unsigned long offset;
243
244 offset = tb->tb_jmp_offset[n];
245 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
246 offset = tb->tb_jmp_offset[n + 2];
247 if (offset != 0xffff)
248 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
249}
250
bellardd4e81642003-05-25 16:46:15 +0000251#else
252
253/* set the jump target */
ths5fafdf22007-09-16 21:08:06 +0000254static inline void tb_set_jmp_target(TranslationBlock *tb,
bellardd4e81642003-05-25 16:46:15 +0000255 int n, unsigned long addr)
256{
bellard95f76522003-06-05 00:54:44 +0000257 tb->tb_next[n] = addr;
bellardd4e81642003-05-25 16:46:15 +0000258}
259
260#endif
261
ths5fafdf22007-09-16 21:08:06 +0000262static inline void tb_add_jump(TranslationBlock *tb, int n,
bellardd4e81642003-05-25 16:46:15 +0000263 TranslationBlock *tb_next)
264{
bellardcf256292003-05-25 19:20:31 +0000265 /* NOTE: this test is only needed for thread safety */
266 if (!tb->jmp_next[n]) {
267 /* patch the native jump address */
268 tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr);
ths3b46e622007-09-17 08:09:54 +0000269
bellardcf256292003-05-25 19:20:31 +0000270 /* add in TB jmp circular list */
271 tb->jmp_next[n] = tb_next->jmp_first;
272 tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n));
273 }
bellardd4e81642003-05-25 16:46:15 +0000274}
275
bellarda513fe12003-05-27 23:29:48 +0000276TranslationBlock *tb_find_pc(unsigned long pc_ptr);
277
bellardd4e81642003-05-25 16:46:15 +0000278#ifndef offsetof
279#define offsetof(type, field) ((size_t) &((type *)0)->field)
280#endif
281
bellardd549f7d2004-07-05 21:47:44 +0000282#if defined(_WIN32)
283#define ASM_DATA_SECTION ".section \".data\"\n"
284#define ASM_PREVIOUS_SECTION ".section .text\n"
285#elif defined(__APPLE__)
286#define ASM_DATA_SECTION ".data\n"
287#define ASM_PREVIOUS_SECTION ".text\n"
bellardd549f7d2004-07-05 21:47:44 +0000288#else
289#define ASM_DATA_SECTION ".section \".data\"\n"
290#define ASM_PREVIOUS_SECTION ".previous\n"
bellardd549f7d2004-07-05 21:47:44 +0000291#endif
292
bellard75913b72005-08-21 15:19:36 +0000293#define ASM_OP_LABEL_NAME(n, opname) \
294 ASM_NAME(__op_label) #n "." ASM_NAME(opname)
295
bellard33417e72003-08-10 21:47:01 +0000296extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
297extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000298extern void *io_mem_opaque[IO_MEM_NB_ENTRIES];
bellard33417e72003-08-10 21:47:01 +0000299
aurel3215a51152008-03-28 22:29:15 +0000300#if defined(__hppa__)
301
302typedef int spinlock_t[4];
303
304#define SPIN_LOCK_UNLOCKED { 1, 1, 1, 1 }
305
306static inline void resetlock (spinlock_t *p)
307{
308 (*p)[0] = (*p)[1] = (*p)[2] = (*p)[3] = 1;
309}
310
311#else
312
313typedef int spinlock_t;
314
315#define SPIN_LOCK_UNLOCKED 0
316
317static inline void resetlock (spinlock_t *p)
318{
319 *p = SPIN_LOCK_UNLOCKED;
320}
321
322#endif
323
ths204a1b82007-05-08 23:40:45 +0000324#if defined(__powerpc__)
bellardd4e81642003-05-25 16:46:15 +0000325static inline int testandset (int *p)
326{
327 int ret;
328 __asm__ __volatile__ (
bellard02e1ec92004-07-10 15:15:39 +0000329 "0: lwarx %0,0,%1\n"
330 " xor. %0,%3,%0\n"
331 " bne 1f\n"
332 " stwcx. %2,0,%1\n"
333 " bne- 0b\n"
bellardd4e81642003-05-25 16:46:15 +0000334 "1: "
335 : "=&r" (ret)
336 : "r" (p), "r" (1), "r" (0)
337 : "cr0", "memory");
338 return ret;
339}
ths204a1b82007-05-08 23:40:45 +0000340#elif defined(__i386__)
bellardd4e81642003-05-25 16:46:15 +0000341static inline int testandset (int *p)
342{
bellard4955a2c2005-02-07 14:09:05 +0000343 long int readval = 0;
ths3b46e622007-09-17 08:09:54 +0000344
bellard4955a2c2005-02-07 14:09:05 +0000345 __asm__ __volatile__ ("lock; cmpxchgl %2, %0"
346 : "+m" (*p), "+a" (readval)
347 : "r" (1)
348 : "cc");
349 return readval;
bellardd4e81642003-05-25 16:46:15 +0000350}
ths204a1b82007-05-08 23:40:45 +0000351#elif defined(__x86_64__)
bellardbc51c5c2004-03-17 23:46:04 +0000352static inline int testandset (int *p)
353{
bellard4955a2c2005-02-07 14:09:05 +0000354 long int readval = 0;
ths3b46e622007-09-17 08:09:54 +0000355
bellard4955a2c2005-02-07 14:09:05 +0000356 __asm__ __volatile__ ("lock; cmpxchgl %2, %0"
357 : "+m" (*p), "+a" (readval)
358 : "r" (1)
359 : "cc");
360 return readval;
bellardbc51c5c2004-03-17 23:46:04 +0000361}
ths204a1b82007-05-08 23:40:45 +0000362#elif defined(__s390__)
bellardd4e81642003-05-25 16:46:15 +0000363static inline int testandset (int *p)
364{
365 int ret;
366
367 __asm__ __volatile__ ("0: cs %0,%1,0(%2)\n"
368 " jl 0b"
369 : "=&d" (ret)
ths5fafdf22007-09-16 21:08:06 +0000370 : "r" (1), "a" (p), "0" (*p)
bellardd4e81642003-05-25 16:46:15 +0000371 : "cc", "memory" );
372 return ret;
373}
ths204a1b82007-05-08 23:40:45 +0000374#elif defined(__alpha__)
bellard2f87c602003-06-02 20:38:09 +0000375static inline int testandset (int *p)
bellardd4e81642003-05-25 16:46:15 +0000376{
377 int ret;
378 unsigned long one;
379
380 __asm__ __volatile__ ("0: mov 1,%2\n"
381 " ldl_l %0,%1\n"
382 " stl_c %2,%1\n"
383 " beq %2,1f\n"
384 ".subsection 2\n"
385 "1: br 0b\n"
386 ".previous"
387 : "=r" (ret), "=m" (*p), "=r" (one)
388 : "m" (*p));
389 return ret;
390}
ths204a1b82007-05-08 23:40:45 +0000391#elif defined(__sparc__)
bellardd4e81642003-05-25 16:46:15 +0000392static inline int testandset (int *p)
393{
394 int ret;
395
396 __asm__ __volatile__("ldstub [%1], %0"
397 : "=r" (ret)
398 : "r" (p)
399 : "memory");
400
401 return (ret ? 1 : 0);
402}
ths204a1b82007-05-08 23:40:45 +0000403#elif defined(__arm__)
bellarda95c6792003-06-09 15:29:55 +0000404static inline int testandset (int *spinlock)
405{
406 register unsigned int ret;
407 __asm__ __volatile__("swp %0, %1, [%2]"
408 : "=r"(ret)
409 : "0"(1), "r"(spinlock));
ths3b46e622007-09-17 08:09:54 +0000410
bellarda95c6792003-06-09 15:29:55 +0000411 return ret;
412}
ths204a1b82007-05-08 23:40:45 +0000413#elif defined(__mc68000)
bellard38e584a2003-08-10 22:14:22 +0000414static inline int testandset (int *p)
415{
416 char ret;
417 __asm__ __volatile__("tas %1; sne %0"
418 : "=r" (ret)
419 : "m" (p)
420 : "cc","memory");
bellard4955a2c2005-02-07 14:09:05 +0000421 return ret;
bellard38e584a2003-08-10 22:14:22 +0000422}
aurel3215a51152008-03-28 22:29:15 +0000423#elif defined(__hppa__)
424
425/* Because malloc only guarantees 8-byte alignment for malloc'd data,
426 and GCC only guarantees 8-byte alignment for stack locals, we can't
427 be assured of 16-byte alignment for atomic lock data even if we
428 specify "__attribute ((aligned(16)))" in the type declaration. So,
429 we use a struct containing an array of four ints for the atomic lock
430 type and dynamically select the 16-byte aligned int from the array
431 for the semaphore. */
432#define __PA_LDCW_ALIGNMENT 16
433static inline void *ldcw_align (void *p) {
434 unsigned long a = (unsigned long)p;
435 a = (a + __PA_LDCW_ALIGNMENT - 1) & ~(__PA_LDCW_ALIGNMENT - 1);
436 return (void *)a;
437}
438
439static inline int testandset (spinlock_t *p)
440{
441 unsigned int ret;
442 p = ldcw_align(p);
443 __asm__ __volatile__("ldcw 0(%1),%0"
444 : "=r" (ret)
445 : "r" (p)
446 : "memory" );
447 return !ret;
448}
449
ths204a1b82007-05-08 23:40:45 +0000450#elif defined(__ia64)
bellard38e584a2003-08-10 22:14:22 +0000451
bellardb8076a72005-04-07 22:20:31 +0000452#include <ia64intrin.h>
453
454static inline int testandset (int *p)
455{
456 return __sync_lock_test_and_set (p, 1);
457}
ths204a1b82007-05-08 23:40:45 +0000458#elif defined(__mips__)
thsc4b89d12007-05-05 19:23:11 +0000459static inline int testandset (int *p)
460{
461 int ret;
462
463 __asm__ __volatile__ (
464 " .set push \n"
465 " .set noat \n"
466 " .set mips2 \n"
467 "1: li $1, 1 \n"
468 " ll %0, %1 \n"
469 " sc $1, %1 \n"
ths976a0d02007-05-10 00:33:40 +0000470 " beqz $1, 1b \n"
thsc4b89d12007-05-05 19:23:11 +0000471 " .set pop "
472 : "=r" (ret), "+R" (*p)
473 :
474 : "memory");
475
476 return ret;
477}
ths204a1b82007-05-08 23:40:45 +0000478#else
479#error unimplemented CPU support
thsc4b89d12007-05-05 19:23:11 +0000480#endif
481
bellardaebcb602003-10-30 01:08:17 +0000482#if defined(CONFIG_USER_ONLY)
bellardd4e81642003-05-25 16:46:15 +0000483static inline void spin_lock(spinlock_t *lock)
484{
485 while (testandset(lock));
486}
487
488static inline void spin_unlock(spinlock_t *lock)
489{
aurel3215a51152008-03-28 22:29:15 +0000490 resetlock(lock);
bellardd4e81642003-05-25 16:46:15 +0000491}
492
493static inline int spin_trylock(spinlock_t *lock)
494{
495 return !testandset(lock);
496}
bellard3c1cf9f2003-07-07 11:30:47 +0000497#else
498static inline void spin_lock(spinlock_t *lock)
499{
500}
501
502static inline void spin_unlock(spinlock_t *lock)
503{
504}
505
506static inline int spin_trylock(spinlock_t *lock)
507{
508 return 1;
509}
510#endif
bellardd4e81642003-05-25 16:46:15 +0000511
512extern spinlock_t tb_lock;
513
bellard36bdbe52003-11-19 22:12:02 +0000514extern int tb_invalidated_flag;
bellard6e59c1d2003-10-27 21:24:54 +0000515
bellarde95c8d52004-09-30 22:22:08 +0000516#if !defined(CONFIG_USER_ONLY)
bellard6e59c1d2003-10-27 21:24:54 +0000517
j_mayer6ebbf392007-10-14 07:07:08 +0000518void tlb_fill(target_ulong addr, int is_write, int mmu_idx,
bellard6e59c1d2003-10-27 21:24:54 +0000519 void *retaddr);
520
j_mayer6ebbf392007-10-14 07:07:08 +0000521#define ACCESS_TYPE (NB_MMU_MODES + 1)
bellard6e59c1d2003-10-27 21:24:54 +0000522#define MEMSUFFIX _code
523#define env cpu_single_env
524
525#define DATA_SIZE 1
526#include "softmmu_header.h"
527
528#define DATA_SIZE 2
529#include "softmmu_header.h"
530
531#define DATA_SIZE 4
532#include "softmmu_header.h"
533
bellardc27004e2005-01-03 23:35:10 +0000534#define DATA_SIZE 8
535#include "softmmu_header.h"
536
bellard6e59c1d2003-10-27 21:24:54 +0000537#undef ACCESS_TYPE
538#undef MEMSUFFIX
539#undef env
540
541#endif
bellard4390df52004-01-04 18:03:10 +0000542
543#if defined(CONFIG_USER_ONLY)
blueswir14d7a0882008-05-10 10:14:22 +0000544static inline target_ulong get_phys_addr_code(CPUState *env1, target_ulong addr)
bellard4390df52004-01-04 18:03:10 +0000545{
546 return addr;
547}
548#else
549/* NOTE: this function can trigger an exception */
bellard1ccde1c2004-02-06 19:46:14 +0000550/* NOTE2: the returned address is not exactly the physical address: it
551 is the offset relative to phys_ram_base */
blueswir14d7a0882008-05-10 10:14:22 +0000552static inline target_ulong get_phys_addr_code(CPUState *env1, target_ulong addr)
bellard4390df52004-01-04 18:03:10 +0000553{
blueswir14d7a0882008-05-10 10:14:22 +0000554 int mmu_idx, page_index, pd;
bellard4390df52004-01-04 18:03:10 +0000555
blueswir14d7a0882008-05-10 10:14:22 +0000556 page_index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
557 mmu_idx = cpu_mmu_index(env1);
558 if (__builtin_expect(env1->tlb_table[mmu_idx][page_index].addr_code !=
bellard4390df52004-01-04 18:03:10 +0000559 (addr & TARGET_PAGE_MASK), 0)) {
bellardc27004e2005-01-03 23:35:10 +0000560 ldub_code(addr);
561 }
blueswir14d7a0882008-05-10 10:14:22 +0000562 pd = env1->tlb_table[mmu_idx][page_index].addr_code & ~TARGET_PAGE_MASK;
bellard2a4188a2006-06-25 21:54:59 +0000563 if (pd > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
ths647de6c2007-10-20 19:45:44 +0000564#if defined(TARGET_SPARC) || defined(TARGET_MIPS)
blueswir16c36d3f2007-05-17 19:30:10 +0000565 do_unassigned_access(addr, 0, 1, 0);
566#else
blueswir14d7a0882008-05-10 10:14:22 +0000567 cpu_abort(env1, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr);
blueswir16c36d3f2007-05-17 19:30:10 +0000568#endif
bellard4390df52004-01-04 18:03:10 +0000569 }
blueswir14d7a0882008-05-10 10:14:22 +0000570 return addr + env1->tlb_table[mmu_idx][page_index].addend - (unsigned long)phys_ram_base;
bellard4390df52004-01-04 18:03:10 +0000571}
572#endif
bellard9df217a2005-02-10 22:05:51 +0000573
bellard9df217a2005-02-10 22:05:51 +0000574#ifdef USE_KQEMU
bellardf32fc642006-02-08 22:43:39 +0000575#define KQEMU_MODIFY_PAGE_MASK (0xff & ~(VGA_DIRTY_FLAG | CODE_DIRTY_FLAG))
576
bellardda260242008-05-30 20:48:25 +0000577#define MSR_QPI_COMMBASE 0xfabe0010
578
bellard9df217a2005-02-10 22:05:51 +0000579int kqemu_init(CPUState *env);
580int kqemu_cpu_exec(CPUState *env);
581void kqemu_flush_page(CPUState *env, target_ulong addr);
582void kqemu_flush(CPUState *env, int global);
bellard4b7df222005-08-21 09:37:35 +0000583void kqemu_set_notdirty(CPUState *env, ram_addr_t ram_addr);
bellardf32fc642006-02-08 22:43:39 +0000584void kqemu_modify_page(CPUState *env, ram_addr_t ram_addr);
bellardda260242008-05-30 20:48:25 +0000585void kqemu_set_phys_mem(uint64_t start_addr, ram_addr_t size,
586 ram_addr_t phys_offset);
bellarda332e112005-09-03 17:55:47 +0000587void kqemu_cpu_interrupt(CPUState *env);
bellardf32fc642006-02-08 22:43:39 +0000588void kqemu_record_dump(void);
bellard9df217a2005-02-10 22:05:51 +0000589
bellardda260242008-05-30 20:48:25 +0000590extern uint32_t kqemu_comm_base;
591
bellard9df217a2005-02-10 22:05:51 +0000592static inline int kqemu_is_ok(CPUState *env)
593{
594 return(env->kqemu_enabled &&
ths5fafdf22007-09-16 21:08:06 +0000595 (env->cr[0] & CR0_PE_MASK) &&
bellardf32fc642006-02-08 22:43:39 +0000596 !(env->hflags & HF_INHIBIT_IRQ_MASK) &&
bellard9df217a2005-02-10 22:05:51 +0000597 (env->eflags & IF_MASK) &&
bellardf32fc642006-02-08 22:43:39 +0000598 !(env->eflags & VM_MASK) &&
ths5fafdf22007-09-16 21:08:06 +0000599 (env->kqemu_enabled == 2 ||
bellardf32fc642006-02-08 22:43:39 +0000600 ((env->hflags & HF_CPL_MASK) == 3 &&
601 (env->eflags & IOPL_MASK) != IOPL_MASK)));
bellard9df217a2005-02-10 22:05:51 +0000602}
603
604#endif