blob: a4b75bdbcb7c04f1ed5af0284ac5a4e64132623e [file] [log] [blame]
bellardd4e81642003-05-25 16:46:15 +00001/*
2 * internal execution defines for qemu
ths5fafdf22007-09-16 21:08:06 +00003 *
bellardd4e81642003-05-25 16:46:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellardd4e81642003-05-25 16:46:15 +000018 */
19
aliguori875cdcf2008-10-23 13:52:00 +000020#ifndef _EXEC_ALL_H_
21#define _EXEC_ALL_H_
blueswir17d99a002009-01-14 19:00:36 +000022
23#include "qemu-common.h"
24
bellardb346ff42003-06-15 20:05:50 +000025/* allow to see translation results - the slowdown should be negligible, so we leave it */
aurel32de9a95f2008-11-11 13:41:01 +000026#define DEBUG_DISAS
bellardb346ff42003-06-15 20:05:50 +000027
Paul Brook41c1b1c2010-03-12 16:54:58 +000028/* Page tracking code uses ram addresses in system mode, and virtual
29 addresses in userspace mode. Define tb_page_addr_t to be an appropriate
30 type. */
31#if defined(CONFIG_USER_ONLY)
Paul Brookb480d9b2010-03-12 23:23:29 +000032typedef abi_ulong tb_page_addr_t;
Paul Brook41c1b1c2010-03-12 16:54:58 +000033#else
34typedef ram_addr_t tb_page_addr_t;
35#endif
36
bellardb346ff42003-06-15 20:05:50 +000037/* is_jmp field values */
38#define DISAS_NEXT 0 /* next instruction can be analyzed */
39#define DISAS_JUMP 1 /* only pc was modified dynamically */
40#define DISAS_UPDATE 2 /* cpu state was modified dynamically */
41#define DISAS_TB_JUMP 3 /* only pc was modified statically */
42
pbrook2e70f6e2008-06-29 01:03:05 +000043typedef struct TranslationBlock TranslationBlock;
bellardb346ff42003-06-15 20:05:50 +000044
45/* XXX: make safe guess about sizes */
Aurelien Jarnob689c622009-09-22 23:26:21 +020046#define MAX_OP_PER_INSTR 96
Stuart Brady4d0e4ac2010-04-27 22:23:35 +010047
48#if HOST_LONG_BITS == 32
49#define MAX_OPC_PARAM_PER_ARG 2
50#else
51#define MAX_OPC_PARAM_PER_ARG 1
52#endif
53#define MAX_OPC_PARAM_IARGS 4
54#define MAX_OPC_PARAM_OARGS 1
55#define MAX_OPC_PARAM_ARGS (MAX_OPC_PARAM_IARGS + MAX_OPC_PARAM_OARGS)
56
57/* A Call op needs up to 4 + 2N parameters on 32-bit archs,
58 * and up to 4 + N parameters on 64-bit archs
59 * (N = number of input arguments + output arguments). */
60#define MAX_OPC_PARAM (4 + (MAX_OPC_PARAM_PER_ARG * MAX_OPC_PARAM_ARGS))
Aurelien Jarno6db73502009-09-22 23:31:04 +020061#define OPC_BUF_SIZE 640
bellardb346ff42003-06-15 20:05:50 +000062#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)
63
pbrooka208e542008-03-31 17:07:36 +000064/* Maximum size a TCG op can expand to. This is complicated because a
Aurelien Jarno0cbfcd22009-10-22 02:36:27 +020065 single op may require several host instructions and register reloads.
66 For now take a wild guess at 192 bytes, which should allow at least
pbrooka208e542008-03-31 17:07:36 +000067 a couple of fixup instructions per argument. */
Aurelien Jarno0cbfcd22009-10-22 02:36:27 +020068#define TCG_MAX_OP_SIZE 192
pbrooka208e542008-03-31 17:07:36 +000069
pbrook0115be32008-02-03 17:35:41 +000070#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM)
bellardb346ff42003-06-15 20:05:50 +000071
bellardc27004e2005-01-03 23:35:10 +000072extern target_ulong gen_opc_pc[OPC_BUF_SIZE];
bellardb346ff42003-06-15 20:05:50 +000073extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
pbrook2e70f6e2008-06-29 01:03:05 +000074extern uint16_t gen_opc_icount[OPC_BUF_SIZE];
bellardb346ff42003-06-15 20:05:50 +000075
blueswir179383c92008-08-30 09:51:20 +000076#include "qemu-log.h"
bellardb346ff42003-06-15 20:05:50 +000077
ths2cfc5f12008-07-18 18:01:29 +000078void gen_intermediate_code(CPUState *env, struct TranslationBlock *tb);
79void gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb);
aurel32d2856f12008-04-28 00:32:32 +000080void gen_pc_load(CPUState *env, struct TranslationBlock *tb,
81 unsigned long searched_pc, int pc_pos, void *puc);
82
bellard57fec1f2008-02-01 10:50:11 +000083void cpu_gen_init(void);
bellard4c3a88a2003-07-26 12:06:08 +000084int cpu_gen_code(CPUState *env, struct TranslationBlock *tb,
blueswir1d07bde82007-12-11 19:35:45 +000085 int *gen_code_size_ptr);
ths5fafdf22007-09-16 21:08:06 +000086int cpu_restore_state(struct TranslationBlock *tb,
bellard58fe2f12004-02-16 22:11:32 +000087 CPUState *env, unsigned long searched_pc,
88 void *puc);
bellard2e126692004-04-25 21:28:44 +000089void cpu_resume_from_signal(CPUState *env1, void *puc);
pbrook2e70f6e2008-06-29 01:03:05 +000090void cpu_io_recompile(CPUState *env, void *retaddr);
91TranslationBlock *tb_gen_code(CPUState *env,
92 target_ulong pc, target_ulong cs_base, int flags,
93 int cflags);
bellard6a00d602005-11-21 23:25:50 +000094void cpu_exec_init(CPUState *env);
malca5e50b22009-02-01 22:19:27 +000095void QEMU_NORETURN cpu_loop_exit(void);
pbrook53a59602006-03-25 19:31:22 +000096int page_unprotect(target_ulong address, unsigned long pc, void *puc);
Paul Brook41c1b1c2010-03-12 16:54:58 +000097void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
bellard2e126692004-04-25 21:28:44 +000098 int is_cpu_write_access);
bellard4390df52004-01-04 18:03:10 +000099void tb_invalidate_page_range(target_ulong start, target_ulong end);
bellard2e126692004-04-25 21:28:44 +0000100void tlb_flush_page(CPUState *env, target_ulong addr);
bellardee8b7022004-02-03 23:35:10 +0000101void tlb_flush(CPUState *env, int flush_global);
Paul Brookc527ee82010-03-01 03:31:14 +0000102#if !defined(CONFIG_USER_ONLY)
Paul Brookd4c430a2010-03-17 02:14:28 +0000103void tlb_set_page(CPUState *env, target_ulong vaddr,
104 target_phys_addr_t paddr, int prot,
105 int mmu_idx, target_ulong size);
Paul Brookc527ee82010-03-01 03:31:14 +0000106#endif
bellardd4e81642003-05-25 16:46:15 +0000107
bellardd4e81642003-05-25 16:46:15 +0000108#define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */
109
bellard4390df52004-01-04 18:03:10 +0000110#define CODE_GEN_PHYS_HASH_BITS 15
111#define CODE_GEN_PHYS_HASH_SIZE (1 << CODE_GEN_PHYS_HASH_BITS)
112
bellard26a5f132008-05-28 12:30:31 +0000113#define MIN_CODE_GEN_BUFFER_SIZE (1024 * 1024)
bellardd4e81642003-05-25 16:46:15 +0000114
bellard4390df52004-01-04 18:03:10 +0000115/* estimated block size for TB allocation */
116/* XXX: use a per code average code fragment size and modulate it
117 according to the host CPU */
118#if defined(CONFIG_SOFTMMU)
119#define CODE_GEN_AVG_BLOCK_SIZE 128
120#else
121#define CODE_GEN_AVG_BLOCK_SIZE 64
122#endif
123
Filip Navaraa8cd70f2009-07-27 10:02:07 -0500124#if defined(_ARCH_PPC) || defined(__x86_64__) || defined(__arm__) || defined(__i386__)
bellardd4e81642003-05-25 16:46:15 +0000125#define USE_DIRECT_JUMP
126#endif
127
pbrook2e70f6e2008-06-29 01:03:05 +0000128struct TranslationBlock {
bellard2e126692004-04-25 21:28:44 +0000129 target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */
130 target_ulong cs_base; /* CS base for this block */
j_mayerc0686882007-09-20 22:47:42 +0000131 uint64_t flags; /* flags defining in which context the code was generated */
bellardd4e81642003-05-25 16:46:15 +0000132 uint16_t size; /* size of target code for this block (1 <=
133 size <= TARGET_PAGE_SIZE) */
bellard58fe2f12004-02-16 22:11:32 +0000134 uint16_t cflags; /* compile flags */
pbrook2e70f6e2008-06-29 01:03:05 +0000135#define CF_COUNT_MASK 0x7fff
136#define CF_LAST_IO 0x8000 /* Last insn may be an IO access. */
bellard58fe2f12004-02-16 22:11:32 +0000137
bellardd4e81642003-05-25 16:46:15 +0000138 uint8_t *tc_ptr; /* pointer to the translated code */
bellard4390df52004-01-04 18:03:10 +0000139 /* next matching tb for physical address. */
ths5fafdf22007-09-16 21:08:06 +0000140 struct TranslationBlock *phys_hash_next;
bellard4390df52004-01-04 18:03:10 +0000141 /* first and second physical page containing code. The lower bit
142 of the pointer tells the index in page_next[] */
ths5fafdf22007-09-16 21:08:06 +0000143 struct TranslationBlock *page_next[2];
Paul Brook41c1b1c2010-03-12 16:54:58 +0000144 tb_page_addr_t page_addr[2];
bellard4390df52004-01-04 18:03:10 +0000145
bellardd4e81642003-05-25 16:46:15 +0000146 /* the following data are used to directly call another TB from
147 the code of this one. */
148 uint16_t tb_next_offset[2]; /* offset of original jump target */
149#ifdef USE_DIRECT_JUMP
Filip Navaraefc0a512010-03-26 16:06:28 +0000150 uint16_t tb_jmp_offset[2]; /* offset of jump instruction */
bellardd4e81642003-05-25 16:46:15 +0000151#else
bellard57fec1f2008-02-01 10:50:11 +0000152 unsigned long tb_next[2]; /* address of jump generated code */
bellardd4e81642003-05-25 16:46:15 +0000153#endif
154 /* list of TBs jumping to this one. This is a circular list using
155 the two least significant bits of the pointers to tell what is
156 the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
157 jmp_first */
ths5fafdf22007-09-16 21:08:06 +0000158 struct TranslationBlock *jmp_next[2];
bellardd4e81642003-05-25 16:46:15 +0000159 struct TranslationBlock *jmp_first;
pbrook2e70f6e2008-06-29 01:03:05 +0000160 uint32_t icount;
161};
bellardd4e81642003-05-25 16:46:15 +0000162
pbrookb362e5e2006-11-12 20:40:55 +0000163static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc)
164{
165 target_ulong tmp;
166 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
edgar_iglb5e19d42008-05-06 08:38:22 +0000167 return (tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK;
pbrookb362e5e2006-11-12 20:40:55 +0000168}
169
bellard8a40a182005-11-20 10:35:40 +0000170static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc)
bellardd4e81642003-05-25 16:46:15 +0000171{
pbrookb362e5e2006-11-12 20:40:55 +0000172 target_ulong tmp;
173 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
edgar_iglb5e19d42008-05-06 08:38:22 +0000174 return (((tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK)
175 | (tmp & TB_JMP_ADDR_MASK));
bellardd4e81642003-05-25 16:46:15 +0000176}
177
Paul Brook41c1b1c2010-03-12 16:54:58 +0000178static inline unsigned int tb_phys_hash_func(tb_page_addr_t pc)
bellard4390df52004-01-04 18:03:10 +0000179{
Aurelien Jarnof96a3832010-12-28 17:46:59 +0100180 return (pc >> 2) & (CODE_GEN_PHYS_HASH_SIZE - 1);
bellard4390df52004-01-04 18:03:10 +0000181}
182
bellardc27004e2005-01-03 23:35:10 +0000183TranslationBlock *tb_alloc(target_ulong pc);
pbrook2e70f6e2008-06-29 01:03:05 +0000184void tb_free(TranslationBlock *tb);
bellard01243112004-01-04 15:48:17 +0000185void tb_flush(CPUState *env);
Paul Brook41c1b1c2010-03-12 16:54:58 +0000186void tb_link_page(TranslationBlock *tb,
187 tb_page_addr_t phys_pc, tb_page_addr_t phys_page2);
188void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr);
bellardd4e81642003-05-25 16:46:15 +0000189
bellard4390df52004-01-04 18:03:10 +0000190extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
bellardd4e81642003-05-25 16:46:15 +0000191
bellard4390df52004-01-04 18:03:10 +0000192#if defined(USE_DIRECT_JUMP)
193
malce58ffeb2009-01-14 18:39:49 +0000194#if defined(_ARCH_PPC)
malc810260a2008-07-23 19:17:46 +0000195extern void ppc_tb_set_jmp_target(unsigned long jmp_addr, unsigned long addr);
196#define tb_set_jmp_target1 ppc_tb_set_jmp_target
bellard57fec1f2008-02-01 10:50:11 +0000197#elif defined(__i386__) || defined(__x86_64__)
bellard4390df52004-01-04 18:03:10 +0000198static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
199{
200 /* patch the branch destination */
201 *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
ths1235fc02008-06-03 19:51:57 +0000202 /* no need to flush icache explicitly */
bellard4390df52004-01-04 18:03:10 +0000203}
balrog811d4cf2008-05-19 23:59:38 +0000204#elif defined(__arm__)
205static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
206{
Aurelien Jarno4a1e19a2010-12-21 19:32:49 +0100207#if !QEMU_GNUC_PREREQ(4, 1)
balrog811d4cf2008-05-19 23:59:38 +0000208 register unsigned long _beg __asm ("a1");
209 register unsigned long _end __asm ("a2");
210 register unsigned long _flg __asm ("a3");
balrog3233f0d2008-12-01 02:02:37 +0000211#endif
balrog811d4cf2008-05-19 23:59:38 +0000212
213 /* we could use a ldr pc, [pc, #-4] kind of branch and avoid the flush */
Laurent Desnogues87b78ad2009-09-21 14:27:59 +0200214 *(uint32_t *)jmp_addr =
215 (*(uint32_t *)jmp_addr & ~0xffffff)
216 | (((addr - (jmp_addr + 8)) >> 2) & 0xffffff);
balrog811d4cf2008-05-19 23:59:38 +0000217
balrog3233f0d2008-12-01 02:02:37 +0000218#if QEMU_GNUC_PREREQ(4, 1)
Aurelien Jarno4a1e19a2010-12-21 19:32:49 +0100219 __builtin___clear_cache((char *) jmp_addr, (char *) jmp_addr + 4);
balrog3233f0d2008-12-01 02:02:37 +0000220#else
balrog811d4cf2008-05-19 23:59:38 +0000221 /* flush icache */
222 _beg = jmp_addr;
223 _end = jmp_addr + 4;
224 _flg = 0;
225 __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg));
balrog3233f0d2008-12-01 02:02:37 +0000226#endif
balrog811d4cf2008-05-19 23:59:38 +0000227}
bellard4390df52004-01-04 18:03:10 +0000228#endif
bellardd4e81642003-05-25 16:46:15 +0000229
ths5fafdf22007-09-16 21:08:06 +0000230static inline void tb_set_jmp_target(TranslationBlock *tb,
bellard4cbb86e2003-09-17 22:53:29 +0000231 int n, unsigned long addr)
232{
233 unsigned long offset;
234
235 offset = tb->tb_jmp_offset[n];
236 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
bellard4cbb86e2003-09-17 22:53:29 +0000237}
238
bellardd4e81642003-05-25 16:46:15 +0000239#else
240
241/* set the jump target */
ths5fafdf22007-09-16 21:08:06 +0000242static inline void tb_set_jmp_target(TranslationBlock *tb,
bellardd4e81642003-05-25 16:46:15 +0000243 int n, unsigned long addr)
244{
bellard95f76522003-06-05 00:54:44 +0000245 tb->tb_next[n] = addr;
bellardd4e81642003-05-25 16:46:15 +0000246}
247
248#endif
249
ths5fafdf22007-09-16 21:08:06 +0000250static inline void tb_add_jump(TranslationBlock *tb, int n,
bellardd4e81642003-05-25 16:46:15 +0000251 TranslationBlock *tb_next)
252{
bellardcf256292003-05-25 19:20:31 +0000253 /* NOTE: this test is only needed for thread safety */
254 if (!tb->jmp_next[n]) {
255 /* patch the native jump address */
256 tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr);
ths3b46e622007-09-17 08:09:54 +0000257
bellardcf256292003-05-25 19:20:31 +0000258 /* add in TB jmp circular list */
259 tb->jmp_next[n] = tb_next->jmp_first;
260 tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n));
261 }
bellardd4e81642003-05-25 16:46:15 +0000262}
263
bellarda513fe12003-05-27 23:29:48 +0000264TranslationBlock *tb_find_pc(unsigned long pc_ptr);
265
pbrookd5975362008-06-07 20:50:51 +0000266#include "qemu-lock.h"
bellardd4e81642003-05-25 16:46:15 +0000267
Anthony Liguoric227f092009-10-01 16:12:16 -0500268extern spinlock_t tb_lock;
bellardd4e81642003-05-25 16:46:15 +0000269
bellard36bdbe52003-11-19 22:12:02 +0000270extern int tb_invalidated_flag;
bellard6e59c1d2003-10-27 21:24:54 +0000271
bellarde95c8d52004-09-30 22:22:08 +0000272#if !defined(CONFIG_USER_ONLY)
bellard6e59c1d2003-10-27 21:24:54 +0000273
Paul Brookb3755a92010-03-12 16:54:58 +0000274extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
275extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
276extern void *io_mem_opaque[IO_MEM_NB_ENTRIES];
277
j_mayer6ebbf392007-10-14 07:07:08 +0000278void tlb_fill(target_ulong addr, int is_write, int mmu_idx,
bellard6e59c1d2003-10-27 21:24:54 +0000279 void *retaddr);
280
blueswir179383c92008-08-30 09:51:20 +0000281#include "softmmu_defs.h"
282
j_mayer6ebbf392007-10-14 07:07:08 +0000283#define ACCESS_TYPE (NB_MMU_MODES + 1)
bellard6e59c1d2003-10-27 21:24:54 +0000284#define MEMSUFFIX _code
285#define env cpu_single_env
286
287#define DATA_SIZE 1
288#include "softmmu_header.h"
289
290#define DATA_SIZE 2
291#include "softmmu_header.h"
292
293#define DATA_SIZE 4
294#include "softmmu_header.h"
295
bellardc27004e2005-01-03 23:35:10 +0000296#define DATA_SIZE 8
297#include "softmmu_header.h"
298
bellard6e59c1d2003-10-27 21:24:54 +0000299#undef ACCESS_TYPE
300#undef MEMSUFFIX
301#undef env
302
303#endif
bellard4390df52004-01-04 18:03:10 +0000304
305#if defined(CONFIG_USER_ONLY)
Paul Brook41c1b1c2010-03-12 16:54:58 +0000306static inline tb_page_addr_t get_page_addr_code(CPUState *env1, target_ulong addr)
bellard4390df52004-01-04 18:03:10 +0000307{
308 return addr;
309}
310#else
311/* NOTE: this function can trigger an exception */
bellard1ccde1c2004-02-06 19:46:14 +0000312/* NOTE2: the returned address is not exactly the physical address: it
313 is the offset relative to phys_ram_base */
Paul Brook41c1b1c2010-03-12 16:54:58 +0000314static inline tb_page_addr_t get_page_addr_code(CPUState *env1, target_ulong addr)
bellard4390df52004-01-04 18:03:10 +0000315{
blueswir14d7a0882008-05-10 10:14:22 +0000316 int mmu_idx, page_index, pd;
pbrook5579c7f2009-04-11 14:47:08 +0000317 void *p;
bellard4390df52004-01-04 18:03:10 +0000318
blueswir14d7a0882008-05-10 10:14:22 +0000319 page_index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
320 mmu_idx = cpu_mmu_index(env1);
ths551bd272008-07-03 17:57:36 +0000321 if (unlikely(env1->tlb_table[mmu_idx][page_index].addr_code !=
322 (addr & TARGET_PAGE_MASK))) {
bellardc27004e2005-01-03 23:35:10 +0000323 ldub_code(addr);
324 }
blueswir14d7a0882008-05-10 10:14:22 +0000325 pd = env1->tlb_table[mmu_idx][page_index].addr_code & ~TARGET_PAGE_MASK;
bellard2a4188a2006-06-25 21:54:59 +0000326 if (pd > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
ths647de6c2007-10-20 19:45:44 +0000327#if defined(TARGET_SPARC) || defined(TARGET_MIPS)
blueswir1e18231a2008-10-06 18:46:28 +0000328 do_unassigned_access(addr, 0, 1, 0, 4);
blueswir16c36d3f2007-05-17 19:30:10 +0000329#else
blueswir14d7a0882008-05-10 10:14:22 +0000330 cpu_abort(env1, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr);
blueswir16c36d3f2007-05-17 19:30:10 +0000331#endif
bellard4390df52004-01-04 18:03:10 +0000332 }
pbrook5579c7f2009-04-11 14:47:08 +0000333 p = (void *)(unsigned long)addr
334 + env1->tlb_table[mmu_idx][page_index].addend;
Marcelo Tosattie8902612010-10-11 15:31:19 -0300335 return qemu_ram_addr_from_host_nofail(p);
bellard4390df52004-01-04 18:03:10 +0000336}
337#endif
bellard9df217a2005-02-10 22:05:51 +0000338
aliguoridde23672008-11-18 20:50:36 +0000339typedef void (CPUDebugExcpHandler)(CPUState *env);
340
341CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler);
aurel321b530a62009-04-05 20:08:59 +0000342
343/* vl.c */
344extern int singlestep;
345
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300346/* cpu-exec.c */
347extern volatile sig_atomic_t exit_request;
348
aliguori875cdcf2008-10-23 13:52:00 +0000349#endif