blob: e3da98a7fc98cbc12dceb6bc63926410a768e9b8 [file] [log] [blame]
bellardd4e81642003-05-25 16:46:15 +00001/*
2 * internal execution defines for qemu
ths5fafdf22007-09-16 21:08:06 +00003 *
bellardd4e81642003-05-25 16:46:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20
aliguori875cdcf2008-10-23 13:52:00 +000021#ifndef _EXEC_ALL_H_
22#define _EXEC_ALL_H_
bellardb346ff42003-06-15 20:05:50 +000023/* allow to see translation results - the slowdown should be negligible, so we leave it */
aurel32de9a95f2008-11-11 13:41:01 +000024#define DEBUG_DISAS
bellardb346ff42003-06-15 20:05:50 +000025
26/* is_jmp field values */
27#define DISAS_NEXT 0 /* next instruction can be analyzed */
28#define DISAS_JUMP 1 /* only pc was modified dynamically */
29#define DISAS_UPDATE 2 /* cpu state was modified dynamically */
30#define DISAS_TB_JUMP 3 /* only pc was modified statically */
31
pbrook2e70f6e2008-06-29 01:03:05 +000032typedef struct TranslationBlock TranslationBlock;
bellardb346ff42003-06-15 20:05:50 +000033
34/* XXX: make safe guess about sizes */
edgar_igle83a8672008-05-09 05:55:18 +000035#define MAX_OP_PER_INSTR 64
pbrook0115be32008-02-03 17:35:41 +000036/* A Call op needs up to 6 + 2N parameters (N = number of arguments). */
37#define MAX_OPC_PARAM 10
bellardb346ff42003-06-15 20:05:50 +000038#define OPC_BUF_SIZE 512
39#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)
40
pbrooka208e542008-03-31 17:07:36 +000041/* Maximum size a TCG op can expand to. This is complicated because a
42 single op may require several host instructions and regirster reloads.
43 For now take a wild guess at 128 bytes, which should allow at least
44 a couple of fixup instructions per argument. */
45#define TCG_MAX_OP_SIZE 128
46
pbrook0115be32008-02-03 17:35:41 +000047#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM)
bellardb346ff42003-06-15 20:05:50 +000048
bellardc27004e2005-01-03 23:35:10 +000049extern target_ulong gen_opc_pc[OPC_BUF_SIZE];
50extern target_ulong gen_opc_npc[OPC_BUF_SIZE];
bellard66e85a22003-06-24 13:28:12 +000051extern uint8_t gen_opc_cc_op[OPC_BUF_SIZE];
bellardb346ff42003-06-15 20:05:50 +000052extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
pbrook2e70f6e2008-06-29 01:03:05 +000053extern uint16_t gen_opc_icount[OPC_BUF_SIZE];
bellardc3278b72005-03-20 12:43:29 +000054extern target_ulong gen_opc_jump_pc[2];
bellard30d6cb82005-12-05 19:56:07 +000055extern uint32_t gen_opc_hflags[OPC_BUF_SIZE];
bellardb346ff42003-06-15 20:05:50 +000056
bellard9886cc12004-01-04 23:53:54 +000057typedef void (GenOpFunc)(void);
58typedef void (GenOpFunc1)(long);
59typedef void (GenOpFunc2)(long, long);
60typedef void (GenOpFunc3)(long, long, long);
ths3b46e622007-09-17 08:09:54 +000061
blueswir179383c92008-08-30 09:51:20 +000062#include "qemu-log.h"
bellardb346ff42003-06-15 20:05:50 +000063
ths2cfc5f12008-07-18 18:01:29 +000064void gen_intermediate_code(CPUState *env, struct TranslationBlock *tb);
65void gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb);
aurel32d2856f12008-04-28 00:32:32 +000066void gen_pc_load(CPUState *env, struct TranslationBlock *tb,
67 unsigned long searched_pc, int pc_pos, void *puc);
68
blueswir1d07bde82007-12-11 19:35:45 +000069unsigned long code_gen_max_block_size(void);
bellard57fec1f2008-02-01 10:50:11 +000070void cpu_gen_init(void);
bellard4c3a88a2003-07-26 12:06:08 +000071int cpu_gen_code(CPUState *env, struct TranslationBlock *tb,
blueswir1d07bde82007-12-11 19:35:45 +000072 int *gen_code_size_ptr);
ths5fafdf22007-09-16 21:08:06 +000073int cpu_restore_state(struct TranslationBlock *tb,
bellard58fe2f12004-02-16 22:11:32 +000074 CPUState *env, unsigned long searched_pc,
75 void *puc);
ths5fafdf22007-09-16 21:08:06 +000076int cpu_restore_state_copy(struct TranslationBlock *tb,
bellard58fe2f12004-02-16 22:11:32 +000077 CPUState *env, unsigned long searched_pc,
78 void *puc);
bellard2e126692004-04-25 21:28:44 +000079void cpu_resume_from_signal(CPUState *env1, void *puc);
pbrook2e70f6e2008-06-29 01:03:05 +000080void cpu_io_recompile(CPUState *env, void *retaddr);
81TranslationBlock *tb_gen_code(CPUState *env,
82 target_ulong pc, target_ulong cs_base, int flags,
83 int cflags);
bellard6a00d602005-11-21 23:25:50 +000084void cpu_exec_init(CPUState *env);
pbrook53a59602006-03-25 19:31:22 +000085int page_unprotect(target_ulong address, unsigned long pc, void *puc);
aurel3200f82b82008-04-27 21:12:55 +000086void tb_invalidate_phys_page_range(target_phys_addr_t start, target_phys_addr_t end,
bellard2e126692004-04-25 21:28:44 +000087 int is_cpu_write_access);
bellard4390df52004-01-04 18:03:10 +000088void tb_invalidate_page_range(target_ulong start, target_ulong end);
bellard2e126692004-04-25 21:28:44 +000089void tlb_flush_page(CPUState *env, target_ulong addr);
bellardee8b7022004-02-03 23:35:10 +000090void tlb_flush(CPUState *env, int flush_global);
ths5fafdf22007-09-16 21:08:06 +000091int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
92 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +000093 int mmu_idx, int is_softmmu);
blueswir14d7a0882008-05-10 10:14:22 +000094static inline int tlb_set_page(CPUState *env1, target_ulong vaddr,
ths5fafdf22007-09-16 21:08:06 +000095 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +000096 int mmu_idx, int is_softmmu)
bellard84b7b8e2005-11-28 21:19:04 +000097{
98 if (prot & PAGE_READ)
99 prot |= PAGE_EXEC;
blueswir14d7a0882008-05-10 10:14:22 +0000100 return tlb_set_page_exec(env1, vaddr, paddr, prot, mmu_idx, is_softmmu);
bellard84b7b8e2005-11-28 21:19:04 +0000101}
bellardd4e81642003-05-25 16:46:15 +0000102
bellardd4e81642003-05-25 16:46:15 +0000103#define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */
104
bellard4390df52004-01-04 18:03:10 +0000105#define CODE_GEN_PHYS_HASH_BITS 15
106#define CODE_GEN_PHYS_HASH_SIZE (1 << CODE_GEN_PHYS_HASH_BITS)
107
bellard26a5f132008-05-28 12:30:31 +0000108#define MIN_CODE_GEN_BUFFER_SIZE (1024 * 1024)
bellardd4e81642003-05-25 16:46:15 +0000109
bellard4390df52004-01-04 18:03:10 +0000110/* estimated block size for TB allocation */
111/* XXX: use a per code average code fragment size and modulate it
112 according to the host CPU */
113#if defined(CONFIG_SOFTMMU)
114#define CODE_GEN_AVG_BLOCK_SIZE 128
115#else
116#define CODE_GEN_AVG_BLOCK_SIZE 64
117#endif
118
balrog811d4cf2008-05-19 23:59:38 +0000119#if defined(__powerpc__) || defined(__x86_64__) || defined(__arm__)
bellard4390df52004-01-04 18:03:10 +0000120#define USE_DIRECT_JUMP
121#endif
bellard67b915a2004-03-31 23:37:16 +0000122#if defined(__i386__) && !defined(_WIN32)
bellardd4e81642003-05-25 16:46:15 +0000123#define USE_DIRECT_JUMP
124#endif
125
pbrook2e70f6e2008-06-29 01:03:05 +0000126struct TranslationBlock {
bellard2e126692004-04-25 21:28:44 +0000127 target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */
128 target_ulong cs_base; /* CS base for this block */
j_mayerc0686882007-09-20 22:47:42 +0000129 uint64_t flags; /* flags defining in which context the code was generated */
bellardd4e81642003-05-25 16:46:15 +0000130 uint16_t size; /* size of target code for this block (1 <=
131 size <= TARGET_PAGE_SIZE) */
bellard58fe2f12004-02-16 22:11:32 +0000132 uint16_t cflags; /* compile flags */
pbrook2e70f6e2008-06-29 01:03:05 +0000133#define CF_COUNT_MASK 0x7fff
134#define CF_LAST_IO 0x8000 /* Last insn may be an IO access. */
bellard58fe2f12004-02-16 22:11:32 +0000135
bellardd4e81642003-05-25 16:46:15 +0000136 uint8_t *tc_ptr; /* pointer to the translated code */
bellard4390df52004-01-04 18:03:10 +0000137 /* next matching tb for physical address. */
ths5fafdf22007-09-16 21:08:06 +0000138 struct TranslationBlock *phys_hash_next;
bellard4390df52004-01-04 18:03:10 +0000139 /* first and second physical page containing code. The lower bit
140 of the pointer tells the index in page_next[] */
ths5fafdf22007-09-16 21:08:06 +0000141 struct TranslationBlock *page_next[2];
142 target_ulong page_addr[2];
bellard4390df52004-01-04 18:03:10 +0000143
bellardd4e81642003-05-25 16:46:15 +0000144 /* the following data are used to directly call another TB from
145 the code of this one. */
146 uint16_t tb_next_offset[2]; /* offset of original jump target */
147#ifdef USE_DIRECT_JUMP
bellard4cbb86e2003-09-17 22:53:29 +0000148 uint16_t tb_jmp_offset[4]; /* offset of jump instruction */
bellardd4e81642003-05-25 16:46:15 +0000149#else
bellard57fec1f2008-02-01 10:50:11 +0000150 unsigned long tb_next[2]; /* address of jump generated code */
bellardd4e81642003-05-25 16:46:15 +0000151#endif
152 /* list of TBs jumping to this one. This is a circular list using
153 the two least significant bits of the pointers to tell what is
154 the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
155 jmp_first */
ths5fafdf22007-09-16 21:08:06 +0000156 struct TranslationBlock *jmp_next[2];
bellardd4e81642003-05-25 16:46:15 +0000157 struct TranslationBlock *jmp_first;
pbrook2e70f6e2008-06-29 01:03:05 +0000158 uint32_t icount;
159};
bellardd4e81642003-05-25 16:46:15 +0000160
pbrookb362e5e2006-11-12 20:40:55 +0000161static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc)
162{
163 target_ulong tmp;
164 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
edgar_iglb5e19d42008-05-06 08:38:22 +0000165 return (tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK;
pbrookb362e5e2006-11-12 20:40:55 +0000166}
167
bellard8a40a182005-11-20 10:35:40 +0000168static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc)
bellardd4e81642003-05-25 16:46:15 +0000169{
pbrookb362e5e2006-11-12 20:40:55 +0000170 target_ulong tmp;
171 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
edgar_iglb5e19d42008-05-06 08:38:22 +0000172 return (((tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK)
173 | (tmp & TB_JMP_ADDR_MASK));
bellardd4e81642003-05-25 16:46:15 +0000174}
175
bellard4390df52004-01-04 18:03:10 +0000176static inline unsigned int tb_phys_hash_func(unsigned long pc)
177{
178 return pc & (CODE_GEN_PHYS_HASH_SIZE - 1);
179}
180
bellardc27004e2005-01-03 23:35:10 +0000181TranslationBlock *tb_alloc(target_ulong pc);
pbrook2e70f6e2008-06-29 01:03:05 +0000182void tb_free(TranslationBlock *tb);
bellard01243112004-01-04 15:48:17 +0000183void tb_flush(CPUState *env);
ths5fafdf22007-09-16 21:08:06 +0000184void tb_link_phys(TranslationBlock *tb,
bellard4390df52004-01-04 18:03:10 +0000185 target_ulong phys_pc, target_ulong phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +0000186void tb_phys_invalidate(TranslationBlock *tb, target_ulong page_addr);
bellardd4e81642003-05-25 16:46:15 +0000187
bellard4390df52004-01-04 18:03:10 +0000188extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
bellardd4e81642003-05-25 16:46:15 +0000189extern uint8_t *code_gen_ptr;
bellard26a5f132008-05-28 12:30:31 +0000190extern int code_gen_max_blocks;
bellardd4e81642003-05-25 16:46:15 +0000191
bellard4390df52004-01-04 18:03:10 +0000192#if defined(USE_DIRECT_JUMP)
193
194#if defined(__powerpc__)
malc810260a2008-07-23 19:17:46 +0000195extern void ppc_tb_set_jmp_target(unsigned long jmp_addr, unsigned long addr);
196#define tb_set_jmp_target1 ppc_tb_set_jmp_target
bellard57fec1f2008-02-01 10:50:11 +0000197#elif defined(__i386__) || defined(__x86_64__)
bellard4390df52004-01-04 18:03:10 +0000198static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
199{
200 /* patch the branch destination */
201 *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
ths1235fc02008-06-03 19:51:57 +0000202 /* no need to flush icache explicitly */
bellard4390df52004-01-04 18:03:10 +0000203}
balrog811d4cf2008-05-19 23:59:38 +0000204#elif defined(__arm__)
205static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
206{
207 register unsigned long _beg __asm ("a1");
208 register unsigned long _end __asm ("a2");
209 register unsigned long _flg __asm ("a3");
210
211 /* we could use a ldr pc, [pc, #-4] kind of branch and avoid the flush */
212 *(uint32_t *)jmp_addr |= ((addr - (jmp_addr + 8)) >> 2) & 0xffffff;
213
214 /* flush icache */
215 _beg = jmp_addr;
216 _end = jmp_addr + 4;
217 _flg = 0;
218 __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg));
219}
bellard4390df52004-01-04 18:03:10 +0000220#endif
bellardd4e81642003-05-25 16:46:15 +0000221
ths5fafdf22007-09-16 21:08:06 +0000222static inline void tb_set_jmp_target(TranslationBlock *tb,
bellard4cbb86e2003-09-17 22:53:29 +0000223 int n, unsigned long addr)
224{
225 unsigned long offset;
226
227 offset = tb->tb_jmp_offset[n];
228 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
229 offset = tb->tb_jmp_offset[n + 2];
230 if (offset != 0xffff)
231 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
232}
233
bellardd4e81642003-05-25 16:46:15 +0000234#else
235
236/* set the jump target */
ths5fafdf22007-09-16 21:08:06 +0000237static inline void tb_set_jmp_target(TranslationBlock *tb,
bellardd4e81642003-05-25 16:46:15 +0000238 int n, unsigned long addr)
239{
bellard95f76522003-06-05 00:54:44 +0000240 tb->tb_next[n] = addr;
bellardd4e81642003-05-25 16:46:15 +0000241}
242
243#endif
244
ths5fafdf22007-09-16 21:08:06 +0000245static inline void tb_add_jump(TranslationBlock *tb, int n,
bellardd4e81642003-05-25 16:46:15 +0000246 TranslationBlock *tb_next)
247{
bellardcf256292003-05-25 19:20:31 +0000248 /* NOTE: this test is only needed for thread safety */
249 if (!tb->jmp_next[n]) {
250 /* patch the native jump address */
251 tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr);
ths3b46e622007-09-17 08:09:54 +0000252
bellardcf256292003-05-25 19:20:31 +0000253 /* add in TB jmp circular list */
254 tb->jmp_next[n] = tb_next->jmp_first;
255 tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n));
256 }
bellardd4e81642003-05-25 16:46:15 +0000257}
258
bellarda513fe12003-05-27 23:29:48 +0000259TranslationBlock *tb_find_pc(unsigned long pc_ptr);
260
bellardd549f7d2004-07-05 21:47:44 +0000261#if defined(_WIN32)
262#define ASM_DATA_SECTION ".section \".data\"\n"
263#define ASM_PREVIOUS_SECTION ".section .text\n"
264#elif defined(__APPLE__)
265#define ASM_DATA_SECTION ".data\n"
266#define ASM_PREVIOUS_SECTION ".text\n"
bellardd549f7d2004-07-05 21:47:44 +0000267#else
268#define ASM_DATA_SECTION ".section \".data\"\n"
269#define ASM_PREVIOUS_SECTION ".previous\n"
bellardd549f7d2004-07-05 21:47:44 +0000270#endif
271
bellard75913b72005-08-21 15:19:36 +0000272#define ASM_OP_LABEL_NAME(n, opname) \
273 ASM_NAME(__op_label) #n "." ASM_NAME(opname)
274
bellard33417e72003-08-10 21:47:01 +0000275extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
276extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000277extern void *io_mem_opaque[IO_MEM_NB_ENTRIES];
bellard33417e72003-08-10 21:47:01 +0000278
pbrookd5975362008-06-07 20:50:51 +0000279#include "qemu-lock.h"
bellardd4e81642003-05-25 16:46:15 +0000280
281extern spinlock_t tb_lock;
282
bellard36bdbe52003-11-19 22:12:02 +0000283extern int tb_invalidated_flag;
bellard6e59c1d2003-10-27 21:24:54 +0000284
bellarde95c8d52004-09-30 22:22:08 +0000285#if !defined(CONFIG_USER_ONLY)
bellard6e59c1d2003-10-27 21:24:54 +0000286
j_mayer6ebbf392007-10-14 07:07:08 +0000287void tlb_fill(target_ulong addr, int is_write, int mmu_idx,
bellard6e59c1d2003-10-27 21:24:54 +0000288 void *retaddr);
289
blueswir179383c92008-08-30 09:51:20 +0000290#include "softmmu_defs.h"
291
j_mayer6ebbf392007-10-14 07:07:08 +0000292#define ACCESS_TYPE (NB_MMU_MODES + 1)
bellard6e59c1d2003-10-27 21:24:54 +0000293#define MEMSUFFIX _code
294#define env cpu_single_env
295
296#define DATA_SIZE 1
297#include "softmmu_header.h"
298
299#define DATA_SIZE 2
300#include "softmmu_header.h"
301
302#define DATA_SIZE 4
303#include "softmmu_header.h"
304
bellardc27004e2005-01-03 23:35:10 +0000305#define DATA_SIZE 8
306#include "softmmu_header.h"
307
bellard6e59c1d2003-10-27 21:24:54 +0000308#undef ACCESS_TYPE
309#undef MEMSUFFIX
310#undef env
311
312#endif
bellard4390df52004-01-04 18:03:10 +0000313
314#if defined(CONFIG_USER_ONLY)
blueswir14d7a0882008-05-10 10:14:22 +0000315static inline target_ulong get_phys_addr_code(CPUState *env1, target_ulong addr)
bellard4390df52004-01-04 18:03:10 +0000316{
317 return addr;
318}
319#else
320/* NOTE: this function can trigger an exception */
bellard1ccde1c2004-02-06 19:46:14 +0000321/* NOTE2: the returned address is not exactly the physical address: it
322 is the offset relative to phys_ram_base */
blueswir14d7a0882008-05-10 10:14:22 +0000323static inline target_ulong get_phys_addr_code(CPUState *env1, target_ulong addr)
bellard4390df52004-01-04 18:03:10 +0000324{
blueswir14d7a0882008-05-10 10:14:22 +0000325 int mmu_idx, page_index, pd;
bellard4390df52004-01-04 18:03:10 +0000326
blueswir14d7a0882008-05-10 10:14:22 +0000327 page_index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
328 mmu_idx = cpu_mmu_index(env1);
ths551bd272008-07-03 17:57:36 +0000329 if (unlikely(env1->tlb_table[mmu_idx][page_index].addr_code !=
330 (addr & TARGET_PAGE_MASK))) {
bellardc27004e2005-01-03 23:35:10 +0000331 ldub_code(addr);
332 }
blueswir14d7a0882008-05-10 10:14:22 +0000333 pd = env1->tlb_table[mmu_idx][page_index].addr_code & ~TARGET_PAGE_MASK;
bellard2a4188a2006-06-25 21:54:59 +0000334 if (pd > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
ths647de6c2007-10-20 19:45:44 +0000335#if defined(TARGET_SPARC) || defined(TARGET_MIPS)
blueswir1e18231a2008-10-06 18:46:28 +0000336 do_unassigned_access(addr, 0, 1, 0, 4);
blueswir16c36d3f2007-05-17 19:30:10 +0000337#else
blueswir14d7a0882008-05-10 10:14:22 +0000338 cpu_abort(env1, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr);
blueswir16c36d3f2007-05-17 19:30:10 +0000339#endif
bellard4390df52004-01-04 18:03:10 +0000340 }
blueswir14d7a0882008-05-10 10:14:22 +0000341 return addr + env1->tlb_table[mmu_idx][page_index].addend - (unsigned long)phys_ram_base;
bellard4390df52004-01-04 18:03:10 +0000342}
pbrook2e70f6e2008-06-29 01:03:05 +0000343
thsbf20dc02008-06-30 17:22:19 +0000344/* Deterministic execution requires that IO only be performed on the last
pbrook2e70f6e2008-06-29 01:03:05 +0000345 instruction of a TB so that interrupts take effect immediately. */
346static inline int can_do_io(CPUState *env)
347{
348 if (!use_icount)
349 return 1;
350
351 /* If not executing code then assume we are ok. */
352 if (!env->current_tb)
353 return 1;
354
355 return env->can_do_io != 0;
356}
bellard4390df52004-01-04 18:03:10 +0000357#endif
bellard9df217a2005-02-10 22:05:51 +0000358
bellard9df217a2005-02-10 22:05:51 +0000359#ifdef USE_KQEMU
bellardf32fc642006-02-08 22:43:39 +0000360#define KQEMU_MODIFY_PAGE_MASK (0xff & ~(VGA_DIRTY_FLAG | CODE_DIRTY_FLAG))
361
bellardda260242008-05-30 20:48:25 +0000362#define MSR_QPI_COMMBASE 0xfabe0010
363
bellard9df217a2005-02-10 22:05:51 +0000364int kqemu_init(CPUState *env);
365int kqemu_cpu_exec(CPUState *env);
366void kqemu_flush_page(CPUState *env, target_ulong addr);
367void kqemu_flush(CPUState *env, int global);
bellard4b7df222005-08-21 09:37:35 +0000368void kqemu_set_notdirty(CPUState *env, ram_addr_t ram_addr);
bellardf32fc642006-02-08 22:43:39 +0000369void kqemu_modify_page(CPUState *env, ram_addr_t ram_addr);
bellardda260242008-05-30 20:48:25 +0000370void kqemu_set_phys_mem(uint64_t start_addr, ram_addr_t size,
371 ram_addr_t phys_offset);
bellarda332e112005-09-03 17:55:47 +0000372void kqemu_cpu_interrupt(CPUState *env);
bellardf32fc642006-02-08 22:43:39 +0000373void kqemu_record_dump(void);
bellard9df217a2005-02-10 22:05:51 +0000374
bellardda260242008-05-30 20:48:25 +0000375extern uint32_t kqemu_comm_base;
376
bellard9df217a2005-02-10 22:05:51 +0000377static inline int kqemu_is_ok(CPUState *env)
378{
379 return(env->kqemu_enabled &&
ths5fafdf22007-09-16 21:08:06 +0000380 (env->cr[0] & CR0_PE_MASK) &&
bellardf32fc642006-02-08 22:43:39 +0000381 !(env->hflags & HF_INHIBIT_IRQ_MASK) &&
bellard9df217a2005-02-10 22:05:51 +0000382 (env->eflags & IF_MASK) &&
bellardf32fc642006-02-08 22:43:39 +0000383 !(env->eflags & VM_MASK) &&
ths5fafdf22007-09-16 21:08:06 +0000384 (env->kqemu_enabled == 2 ||
bellardf32fc642006-02-08 22:43:39 +0000385 ((env->hflags & HF_CPL_MASK) == 3 &&
386 (env->eflags & IOPL_MASK) != IOPL_MASK)));
bellard9df217a2005-02-10 22:05:51 +0000387}
388
389#endif
aliguori875cdcf2008-10-23 13:52:00 +0000390#endif