blob: 33ccb7b445cd2fcb33b5383b84eb5bc15bc736f3 [file] [log] [blame]
bellardd4e81642003-05-25 16:46:15 +00001/*
2 * internal execution defines for qemu
ths5fafdf22007-09-16 21:08:06 +00003 *
bellardd4e81642003-05-25 16:46:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
aurel32fad6cb12009-01-04 22:05:52 +000018 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA 02110-1301 USA
bellardd4e81642003-05-25 16:46:15 +000019 */
20
aliguori875cdcf2008-10-23 13:52:00 +000021#ifndef _EXEC_ALL_H_
22#define _EXEC_ALL_H_
blueswir17d99a002009-01-14 19:00:36 +000023
24#include "qemu-common.h"
25
bellardb346ff42003-06-15 20:05:50 +000026/* allow to see translation results - the slowdown should be negligible, so we leave it */
aurel32de9a95f2008-11-11 13:41:01 +000027#define DEBUG_DISAS
bellardb346ff42003-06-15 20:05:50 +000028
29/* is_jmp field values */
30#define DISAS_NEXT 0 /* next instruction can be analyzed */
31#define DISAS_JUMP 1 /* only pc was modified dynamically */
32#define DISAS_UPDATE 2 /* cpu state was modified dynamically */
33#define DISAS_TB_JUMP 3 /* only pc was modified statically */
34
pbrook2e70f6e2008-06-29 01:03:05 +000035typedef struct TranslationBlock TranslationBlock;
bellardb346ff42003-06-15 20:05:50 +000036
37/* XXX: make safe guess about sizes */
edgar_igle83a8672008-05-09 05:55:18 +000038#define MAX_OP_PER_INSTR 64
pbrook0115be32008-02-03 17:35:41 +000039/* A Call op needs up to 6 + 2N parameters (N = number of arguments). */
40#define MAX_OPC_PARAM 10
bellardb346ff42003-06-15 20:05:50 +000041#define OPC_BUF_SIZE 512
42#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)
43
pbrooka208e542008-03-31 17:07:36 +000044/* Maximum size a TCG op can expand to. This is complicated because a
45 single op may require several host instructions and regirster reloads.
46 For now take a wild guess at 128 bytes, which should allow at least
47 a couple of fixup instructions per argument. */
48#define TCG_MAX_OP_SIZE 128
49
pbrook0115be32008-02-03 17:35:41 +000050#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM)
bellardb346ff42003-06-15 20:05:50 +000051
bellardc27004e2005-01-03 23:35:10 +000052extern target_ulong gen_opc_pc[OPC_BUF_SIZE];
53extern target_ulong gen_opc_npc[OPC_BUF_SIZE];
bellard66e85a22003-06-24 13:28:12 +000054extern uint8_t gen_opc_cc_op[OPC_BUF_SIZE];
bellardb346ff42003-06-15 20:05:50 +000055extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
pbrook2e70f6e2008-06-29 01:03:05 +000056extern uint16_t gen_opc_icount[OPC_BUF_SIZE];
bellardc3278b72005-03-20 12:43:29 +000057extern target_ulong gen_opc_jump_pc[2];
bellard30d6cb82005-12-05 19:56:07 +000058extern uint32_t gen_opc_hflags[OPC_BUF_SIZE];
bellardb346ff42003-06-15 20:05:50 +000059
blueswir179383c92008-08-30 09:51:20 +000060#include "qemu-log.h"
bellardb346ff42003-06-15 20:05:50 +000061
ths2cfc5f12008-07-18 18:01:29 +000062void gen_intermediate_code(CPUState *env, struct TranslationBlock *tb);
63void gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb);
aurel32d2856f12008-04-28 00:32:32 +000064void gen_pc_load(CPUState *env, struct TranslationBlock *tb,
65 unsigned long searched_pc, int pc_pos, void *puc);
66
blueswir1d07bde82007-12-11 19:35:45 +000067unsigned long code_gen_max_block_size(void);
bellard57fec1f2008-02-01 10:50:11 +000068void cpu_gen_init(void);
bellard4c3a88a2003-07-26 12:06:08 +000069int cpu_gen_code(CPUState *env, struct TranslationBlock *tb,
blueswir1d07bde82007-12-11 19:35:45 +000070 int *gen_code_size_ptr);
ths5fafdf22007-09-16 21:08:06 +000071int cpu_restore_state(struct TranslationBlock *tb,
bellard58fe2f12004-02-16 22:11:32 +000072 CPUState *env, unsigned long searched_pc,
73 void *puc);
ths5fafdf22007-09-16 21:08:06 +000074int cpu_restore_state_copy(struct TranslationBlock *tb,
bellard58fe2f12004-02-16 22:11:32 +000075 CPUState *env, unsigned long searched_pc,
76 void *puc);
bellard2e126692004-04-25 21:28:44 +000077void cpu_resume_from_signal(CPUState *env1, void *puc);
pbrook2e70f6e2008-06-29 01:03:05 +000078void cpu_io_recompile(CPUState *env, void *retaddr);
79TranslationBlock *tb_gen_code(CPUState *env,
80 target_ulong pc, target_ulong cs_base, int flags,
81 int cflags);
bellard6a00d602005-11-21 23:25:50 +000082void cpu_exec_init(CPUState *env);
malca5e50b22009-02-01 22:19:27 +000083void QEMU_NORETURN cpu_loop_exit(void);
pbrook53a59602006-03-25 19:31:22 +000084int page_unprotect(target_ulong address, unsigned long pc, void *puc);
aurel3200f82b82008-04-27 21:12:55 +000085void tb_invalidate_phys_page_range(target_phys_addr_t start, target_phys_addr_t end,
bellard2e126692004-04-25 21:28:44 +000086 int is_cpu_write_access);
bellard4390df52004-01-04 18:03:10 +000087void tb_invalidate_page_range(target_ulong start, target_ulong end);
bellard2e126692004-04-25 21:28:44 +000088void tlb_flush_page(CPUState *env, target_ulong addr);
bellardee8b7022004-02-03 23:35:10 +000089void tlb_flush(CPUState *env, int flush_global);
ths5fafdf22007-09-16 21:08:06 +000090int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
91 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +000092 int mmu_idx, int is_softmmu);
blueswir14d7a0882008-05-10 10:14:22 +000093static inline int tlb_set_page(CPUState *env1, target_ulong vaddr,
ths5fafdf22007-09-16 21:08:06 +000094 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +000095 int mmu_idx, int is_softmmu)
bellard84b7b8e2005-11-28 21:19:04 +000096{
97 if (prot & PAGE_READ)
98 prot |= PAGE_EXEC;
blueswir14d7a0882008-05-10 10:14:22 +000099 return tlb_set_page_exec(env1, vaddr, paddr, prot, mmu_idx, is_softmmu);
bellard84b7b8e2005-11-28 21:19:04 +0000100}
bellardd4e81642003-05-25 16:46:15 +0000101
bellardd4e81642003-05-25 16:46:15 +0000102#define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */
103
bellard4390df52004-01-04 18:03:10 +0000104#define CODE_GEN_PHYS_HASH_BITS 15
105#define CODE_GEN_PHYS_HASH_SIZE (1 << CODE_GEN_PHYS_HASH_BITS)
106
bellard26a5f132008-05-28 12:30:31 +0000107#define MIN_CODE_GEN_BUFFER_SIZE (1024 * 1024)
bellardd4e81642003-05-25 16:46:15 +0000108
bellard4390df52004-01-04 18:03:10 +0000109/* estimated block size for TB allocation */
110/* XXX: use a per code average code fragment size and modulate it
111 according to the host CPU */
112#if defined(CONFIG_SOFTMMU)
113#define CODE_GEN_AVG_BLOCK_SIZE 128
114#else
115#define CODE_GEN_AVG_BLOCK_SIZE 64
116#endif
117
malce58ffeb2009-01-14 18:39:49 +0000118#if defined(_ARCH_PPC) || defined(__x86_64__) || defined(__arm__)
bellard4390df52004-01-04 18:03:10 +0000119#define USE_DIRECT_JUMP
120#endif
bellard67b915a2004-03-31 23:37:16 +0000121#if defined(__i386__) && !defined(_WIN32)
bellardd4e81642003-05-25 16:46:15 +0000122#define USE_DIRECT_JUMP
123#endif
124
pbrook2e70f6e2008-06-29 01:03:05 +0000125struct TranslationBlock {
bellard2e126692004-04-25 21:28:44 +0000126 target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */
127 target_ulong cs_base; /* CS base for this block */
j_mayerc0686882007-09-20 22:47:42 +0000128 uint64_t flags; /* flags defining in which context the code was generated */
bellardd4e81642003-05-25 16:46:15 +0000129 uint16_t size; /* size of target code for this block (1 <=
130 size <= TARGET_PAGE_SIZE) */
bellard58fe2f12004-02-16 22:11:32 +0000131 uint16_t cflags; /* compile flags */
pbrook2e70f6e2008-06-29 01:03:05 +0000132#define CF_COUNT_MASK 0x7fff
133#define CF_LAST_IO 0x8000 /* Last insn may be an IO access. */
bellard58fe2f12004-02-16 22:11:32 +0000134
bellardd4e81642003-05-25 16:46:15 +0000135 uint8_t *tc_ptr; /* pointer to the translated code */
bellard4390df52004-01-04 18:03:10 +0000136 /* next matching tb for physical address. */
ths5fafdf22007-09-16 21:08:06 +0000137 struct TranslationBlock *phys_hash_next;
bellard4390df52004-01-04 18:03:10 +0000138 /* first and second physical page containing code. The lower bit
139 of the pointer tells the index in page_next[] */
ths5fafdf22007-09-16 21:08:06 +0000140 struct TranslationBlock *page_next[2];
141 target_ulong page_addr[2];
bellard4390df52004-01-04 18:03:10 +0000142
bellardd4e81642003-05-25 16:46:15 +0000143 /* the following data are used to directly call another TB from
144 the code of this one. */
145 uint16_t tb_next_offset[2]; /* offset of original jump target */
146#ifdef USE_DIRECT_JUMP
bellard4cbb86e2003-09-17 22:53:29 +0000147 uint16_t tb_jmp_offset[4]; /* offset of jump instruction */
bellardd4e81642003-05-25 16:46:15 +0000148#else
bellard57fec1f2008-02-01 10:50:11 +0000149 unsigned long tb_next[2]; /* address of jump generated code */
bellardd4e81642003-05-25 16:46:15 +0000150#endif
151 /* list of TBs jumping to this one. This is a circular list using
152 the two least significant bits of the pointers to tell what is
153 the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
154 jmp_first */
ths5fafdf22007-09-16 21:08:06 +0000155 struct TranslationBlock *jmp_next[2];
bellardd4e81642003-05-25 16:46:15 +0000156 struct TranslationBlock *jmp_first;
pbrook2e70f6e2008-06-29 01:03:05 +0000157 uint32_t icount;
158};
bellardd4e81642003-05-25 16:46:15 +0000159
pbrookb362e5e2006-11-12 20:40:55 +0000160static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc)
161{
162 target_ulong tmp;
163 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
edgar_iglb5e19d42008-05-06 08:38:22 +0000164 return (tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK;
pbrookb362e5e2006-11-12 20:40:55 +0000165}
166
bellard8a40a182005-11-20 10:35:40 +0000167static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc)
bellardd4e81642003-05-25 16:46:15 +0000168{
pbrookb362e5e2006-11-12 20:40:55 +0000169 target_ulong tmp;
170 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
edgar_iglb5e19d42008-05-06 08:38:22 +0000171 return (((tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK)
172 | (tmp & TB_JMP_ADDR_MASK));
bellardd4e81642003-05-25 16:46:15 +0000173}
174
bellard4390df52004-01-04 18:03:10 +0000175static inline unsigned int tb_phys_hash_func(unsigned long pc)
176{
177 return pc & (CODE_GEN_PHYS_HASH_SIZE - 1);
178}
179
bellardc27004e2005-01-03 23:35:10 +0000180TranslationBlock *tb_alloc(target_ulong pc);
pbrook2e70f6e2008-06-29 01:03:05 +0000181void tb_free(TranslationBlock *tb);
bellard01243112004-01-04 15:48:17 +0000182void tb_flush(CPUState *env);
ths5fafdf22007-09-16 21:08:06 +0000183void tb_link_phys(TranslationBlock *tb,
bellard4390df52004-01-04 18:03:10 +0000184 target_ulong phys_pc, target_ulong phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +0000185void tb_phys_invalidate(TranslationBlock *tb, target_ulong page_addr);
bellardd4e81642003-05-25 16:46:15 +0000186
bellard4390df52004-01-04 18:03:10 +0000187extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
bellardd4e81642003-05-25 16:46:15 +0000188extern uint8_t *code_gen_ptr;
bellard26a5f132008-05-28 12:30:31 +0000189extern int code_gen_max_blocks;
bellardd4e81642003-05-25 16:46:15 +0000190
bellard4390df52004-01-04 18:03:10 +0000191#if defined(USE_DIRECT_JUMP)
192
malce58ffeb2009-01-14 18:39:49 +0000193#if defined(_ARCH_PPC)
malc810260a2008-07-23 19:17:46 +0000194extern void ppc_tb_set_jmp_target(unsigned long jmp_addr, unsigned long addr);
195#define tb_set_jmp_target1 ppc_tb_set_jmp_target
bellard57fec1f2008-02-01 10:50:11 +0000196#elif defined(__i386__) || defined(__x86_64__)
bellard4390df52004-01-04 18:03:10 +0000197static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
198{
199 /* patch the branch destination */
200 *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
ths1235fc02008-06-03 19:51:57 +0000201 /* no need to flush icache explicitly */
bellard4390df52004-01-04 18:03:10 +0000202}
balrog811d4cf2008-05-19 23:59:38 +0000203#elif defined(__arm__)
204static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
205{
balrog3233f0d2008-12-01 02:02:37 +0000206#if QEMU_GNUC_PREREQ(4, 1)
207 void __clear_cache(char *beg, char *end);
208#else
balrog811d4cf2008-05-19 23:59:38 +0000209 register unsigned long _beg __asm ("a1");
210 register unsigned long _end __asm ("a2");
211 register unsigned long _flg __asm ("a3");
balrog3233f0d2008-12-01 02:02:37 +0000212#endif
balrog811d4cf2008-05-19 23:59:38 +0000213
214 /* we could use a ldr pc, [pc, #-4] kind of branch and avoid the flush */
215 *(uint32_t *)jmp_addr |= ((addr - (jmp_addr + 8)) >> 2) & 0xffffff;
216
balrog3233f0d2008-12-01 02:02:37 +0000217#if QEMU_GNUC_PREREQ(4, 1)
218 __clear_cache((char *) jmp_addr, (char *) jmp_addr + 4);
219#else
balrog811d4cf2008-05-19 23:59:38 +0000220 /* flush icache */
221 _beg = jmp_addr;
222 _end = jmp_addr + 4;
223 _flg = 0;
224 __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg));
balrog3233f0d2008-12-01 02:02:37 +0000225#endif
balrog811d4cf2008-05-19 23:59:38 +0000226}
bellard4390df52004-01-04 18:03:10 +0000227#endif
bellardd4e81642003-05-25 16:46:15 +0000228
ths5fafdf22007-09-16 21:08:06 +0000229static inline void tb_set_jmp_target(TranslationBlock *tb,
bellard4cbb86e2003-09-17 22:53:29 +0000230 int n, unsigned long addr)
231{
232 unsigned long offset;
233
234 offset = tb->tb_jmp_offset[n];
235 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
236 offset = tb->tb_jmp_offset[n + 2];
237 if (offset != 0xffff)
238 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
239}
240
bellardd4e81642003-05-25 16:46:15 +0000241#else
242
243/* set the jump target */
ths5fafdf22007-09-16 21:08:06 +0000244static inline void tb_set_jmp_target(TranslationBlock *tb,
bellardd4e81642003-05-25 16:46:15 +0000245 int n, unsigned long addr)
246{
bellard95f76522003-06-05 00:54:44 +0000247 tb->tb_next[n] = addr;
bellardd4e81642003-05-25 16:46:15 +0000248}
249
250#endif
251
ths5fafdf22007-09-16 21:08:06 +0000252static inline void tb_add_jump(TranslationBlock *tb, int n,
bellardd4e81642003-05-25 16:46:15 +0000253 TranslationBlock *tb_next)
254{
bellardcf256292003-05-25 19:20:31 +0000255 /* NOTE: this test is only needed for thread safety */
256 if (!tb->jmp_next[n]) {
257 /* patch the native jump address */
258 tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr);
ths3b46e622007-09-17 08:09:54 +0000259
bellardcf256292003-05-25 19:20:31 +0000260 /* add in TB jmp circular list */
261 tb->jmp_next[n] = tb_next->jmp_first;
262 tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n));
263 }
bellardd4e81642003-05-25 16:46:15 +0000264}
265
bellarda513fe12003-05-27 23:29:48 +0000266TranslationBlock *tb_find_pc(unsigned long pc_ptr);
267
bellard33417e72003-08-10 21:47:01 +0000268extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
269extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000270extern void *io_mem_opaque[IO_MEM_NB_ENTRIES];
bellard33417e72003-08-10 21:47:01 +0000271
pbrookd5975362008-06-07 20:50:51 +0000272#include "qemu-lock.h"
bellardd4e81642003-05-25 16:46:15 +0000273
274extern spinlock_t tb_lock;
275
bellard36bdbe52003-11-19 22:12:02 +0000276extern int tb_invalidated_flag;
bellard6e59c1d2003-10-27 21:24:54 +0000277
bellarde95c8d52004-09-30 22:22:08 +0000278#if !defined(CONFIG_USER_ONLY)
bellard6e59c1d2003-10-27 21:24:54 +0000279
j_mayer6ebbf392007-10-14 07:07:08 +0000280void tlb_fill(target_ulong addr, int is_write, int mmu_idx,
bellard6e59c1d2003-10-27 21:24:54 +0000281 void *retaddr);
282
blueswir179383c92008-08-30 09:51:20 +0000283#include "softmmu_defs.h"
284
j_mayer6ebbf392007-10-14 07:07:08 +0000285#define ACCESS_TYPE (NB_MMU_MODES + 1)
bellard6e59c1d2003-10-27 21:24:54 +0000286#define MEMSUFFIX _code
287#define env cpu_single_env
288
289#define DATA_SIZE 1
290#include "softmmu_header.h"
291
292#define DATA_SIZE 2
293#include "softmmu_header.h"
294
295#define DATA_SIZE 4
296#include "softmmu_header.h"
297
bellardc27004e2005-01-03 23:35:10 +0000298#define DATA_SIZE 8
299#include "softmmu_header.h"
300
bellard6e59c1d2003-10-27 21:24:54 +0000301#undef ACCESS_TYPE
302#undef MEMSUFFIX
303#undef env
304
305#endif
bellard4390df52004-01-04 18:03:10 +0000306
307#if defined(CONFIG_USER_ONLY)
blueswir14d7a0882008-05-10 10:14:22 +0000308static inline target_ulong get_phys_addr_code(CPUState *env1, target_ulong addr)
bellard4390df52004-01-04 18:03:10 +0000309{
310 return addr;
311}
312#else
313/* NOTE: this function can trigger an exception */
bellard1ccde1c2004-02-06 19:46:14 +0000314/* NOTE2: the returned address is not exactly the physical address: it
315 is the offset relative to phys_ram_base */
blueswir14d7a0882008-05-10 10:14:22 +0000316static inline target_ulong get_phys_addr_code(CPUState *env1, target_ulong addr)
bellard4390df52004-01-04 18:03:10 +0000317{
blueswir14d7a0882008-05-10 10:14:22 +0000318 int mmu_idx, page_index, pd;
bellard4390df52004-01-04 18:03:10 +0000319
blueswir14d7a0882008-05-10 10:14:22 +0000320 page_index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
321 mmu_idx = cpu_mmu_index(env1);
ths551bd272008-07-03 17:57:36 +0000322 if (unlikely(env1->tlb_table[mmu_idx][page_index].addr_code !=
323 (addr & TARGET_PAGE_MASK))) {
bellardc27004e2005-01-03 23:35:10 +0000324 ldub_code(addr);
325 }
blueswir14d7a0882008-05-10 10:14:22 +0000326 pd = env1->tlb_table[mmu_idx][page_index].addr_code & ~TARGET_PAGE_MASK;
bellard2a4188a2006-06-25 21:54:59 +0000327 if (pd > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
ths647de6c2007-10-20 19:45:44 +0000328#if defined(TARGET_SPARC) || defined(TARGET_MIPS)
blueswir1e18231a2008-10-06 18:46:28 +0000329 do_unassigned_access(addr, 0, 1, 0, 4);
blueswir16c36d3f2007-05-17 19:30:10 +0000330#else
blueswir14d7a0882008-05-10 10:14:22 +0000331 cpu_abort(env1, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr);
blueswir16c36d3f2007-05-17 19:30:10 +0000332#endif
bellard4390df52004-01-04 18:03:10 +0000333 }
blueswir14d7a0882008-05-10 10:14:22 +0000334 return addr + env1->tlb_table[mmu_idx][page_index].addend - (unsigned long)phys_ram_base;
bellard4390df52004-01-04 18:03:10 +0000335}
pbrook2e70f6e2008-06-29 01:03:05 +0000336
thsbf20dc02008-06-30 17:22:19 +0000337/* Deterministic execution requires that IO only be performed on the last
pbrook2e70f6e2008-06-29 01:03:05 +0000338 instruction of a TB so that interrupts take effect immediately. */
339static inline int can_do_io(CPUState *env)
340{
341 if (!use_icount)
342 return 1;
343
344 /* If not executing code then assume we are ok. */
345 if (!env->current_tb)
346 return 1;
347
348 return env->can_do_io != 0;
349}
bellard4390df52004-01-04 18:03:10 +0000350#endif
bellard9df217a2005-02-10 22:05:51 +0000351
bellard9df217a2005-02-10 22:05:51 +0000352#ifdef USE_KQEMU
bellardf32fc642006-02-08 22:43:39 +0000353#define KQEMU_MODIFY_PAGE_MASK (0xff & ~(VGA_DIRTY_FLAG | CODE_DIRTY_FLAG))
354
bellardda260242008-05-30 20:48:25 +0000355#define MSR_QPI_COMMBASE 0xfabe0010
356
bellard9df217a2005-02-10 22:05:51 +0000357int kqemu_init(CPUState *env);
358int kqemu_cpu_exec(CPUState *env);
359void kqemu_flush_page(CPUState *env, target_ulong addr);
360void kqemu_flush(CPUState *env, int global);
bellard4b7df222005-08-21 09:37:35 +0000361void kqemu_set_notdirty(CPUState *env, ram_addr_t ram_addr);
bellardf32fc642006-02-08 22:43:39 +0000362void kqemu_modify_page(CPUState *env, ram_addr_t ram_addr);
bellardda260242008-05-30 20:48:25 +0000363void kqemu_set_phys_mem(uint64_t start_addr, ram_addr_t size,
364 ram_addr_t phys_offset);
bellarda332e112005-09-03 17:55:47 +0000365void kqemu_cpu_interrupt(CPUState *env);
bellardf32fc642006-02-08 22:43:39 +0000366void kqemu_record_dump(void);
bellard9df217a2005-02-10 22:05:51 +0000367
bellardda260242008-05-30 20:48:25 +0000368extern uint32_t kqemu_comm_base;
369
bellard9df217a2005-02-10 22:05:51 +0000370static inline int kqemu_is_ok(CPUState *env)
371{
372 return(env->kqemu_enabled &&
ths5fafdf22007-09-16 21:08:06 +0000373 (env->cr[0] & CR0_PE_MASK) &&
bellardf32fc642006-02-08 22:43:39 +0000374 !(env->hflags & HF_INHIBIT_IRQ_MASK) &&
bellard9df217a2005-02-10 22:05:51 +0000375 (env->eflags & IF_MASK) &&
bellardf32fc642006-02-08 22:43:39 +0000376 !(env->eflags & VM_MASK) &&
ths5fafdf22007-09-16 21:08:06 +0000377 (env->kqemu_enabled == 2 ||
bellardf32fc642006-02-08 22:43:39 +0000378 ((env->hflags & HF_CPL_MASK) == 3 &&
379 (env->eflags & IOPL_MASK) != IOPL_MASK)));
bellard9df217a2005-02-10 22:05:51 +0000380}
381
382#endif
aliguoridde23672008-11-18 20:50:36 +0000383
384typedef void (CPUDebugExcpHandler)(CPUState *env);
385
386CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler);
aurel321b530a62009-04-05 20:08:59 +0000387
388/* vl.c */
389extern int singlestep;
390
aliguori875cdcf2008-10-23 13:52:00 +0000391#endif