blob: a35b7d6c2e65beac4a36eae1e1d7e5f48ec2befc [file] [log] [blame]
bellardd4e81642003-05-25 16:46:15 +00001/*
2 * internal execution defines for qemu
ths5fafdf22007-09-16 21:08:06 +00003 *
bellardd4e81642003-05-25 16:46:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20
bellardb346ff42003-06-15 20:05:50 +000021/* allow to see translation results - the slowdown should be negligible, so we leave it */
22#define DEBUG_DISAS
23
24/* is_jmp field values */
25#define DISAS_NEXT 0 /* next instruction can be analyzed */
26#define DISAS_JUMP 1 /* only pc was modified dynamically */
27#define DISAS_UPDATE 2 /* cpu state was modified dynamically */
28#define DISAS_TB_JUMP 3 /* only pc was modified statically */
29
30struct TranslationBlock;
31
32/* XXX: make safe guess about sizes */
33#define MAX_OP_PER_INSTR 32
pbrook0115be32008-02-03 17:35:41 +000034/* A Call op needs up to 6 + 2N parameters (N = number of arguments). */
35#define MAX_OPC_PARAM 10
bellardb346ff42003-06-15 20:05:50 +000036#define OPC_BUF_SIZE 512
37#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)
38
pbrook0115be32008-02-03 17:35:41 +000039#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM)
bellardb346ff42003-06-15 20:05:50 +000040
bellardc27004e2005-01-03 23:35:10 +000041extern target_ulong gen_opc_pc[OPC_BUF_SIZE];
42extern target_ulong gen_opc_npc[OPC_BUF_SIZE];
bellard66e85a22003-06-24 13:28:12 +000043extern uint8_t gen_opc_cc_op[OPC_BUF_SIZE];
bellardb346ff42003-06-15 20:05:50 +000044extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
bellardc3278b72005-03-20 12:43:29 +000045extern target_ulong gen_opc_jump_pc[2];
bellard30d6cb82005-12-05 19:56:07 +000046extern uint32_t gen_opc_hflags[OPC_BUF_SIZE];
bellardb346ff42003-06-15 20:05:50 +000047
bellard9886cc12004-01-04 23:53:54 +000048typedef void (GenOpFunc)(void);
49typedef void (GenOpFunc1)(long);
50typedef void (GenOpFunc2)(long, long);
51typedef void (GenOpFunc3)(long, long, long);
ths3b46e622007-09-17 08:09:54 +000052
bellardb346ff42003-06-15 20:05:50 +000053#if defined(TARGET_I386)
54
bellard33417e72003-08-10 21:47:01 +000055void optimize_flags_init(void);
bellardd4e81642003-05-25 16:46:15 +000056
bellardb346ff42003-06-15 20:05:50 +000057#endif
58
59extern FILE *logfile;
60extern int loglevel;
61
bellard4c3a88a2003-07-26 12:06:08 +000062int gen_intermediate_code(CPUState *env, struct TranslationBlock *tb);
63int gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb);
blueswir1d07bde82007-12-11 19:35:45 +000064unsigned long code_gen_max_block_size(void);
bellard57fec1f2008-02-01 10:50:11 +000065void cpu_gen_init(void);
bellard4c3a88a2003-07-26 12:06:08 +000066int cpu_gen_code(CPUState *env, struct TranslationBlock *tb,
blueswir1d07bde82007-12-11 19:35:45 +000067 int *gen_code_size_ptr);
ths5fafdf22007-09-16 21:08:06 +000068int cpu_restore_state(struct TranslationBlock *tb,
bellard58fe2f12004-02-16 22:11:32 +000069 CPUState *env, unsigned long searched_pc,
70 void *puc);
71int cpu_gen_code_copy(CPUState *env, struct TranslationBlock *tb,
72 int max_code_size, int *gen_code_size_ptr);
ths5fafdf22007-09-16 21:08:06 +000073int cpu_restore_state_copy(struct TranslationBlock *tb,
bellard58fe2f12004-02-16 22:11:32 +000074 CPUState *env, unsigned long searched_pc,
75 void *puc);
bellard2e126692004-04-25 21:28:44 +000076void cpu_resume_from_signal(CPUState *env1, void *puc);
bellard6a00d602005-11-21 23:25:50 +000077void cpu_exec_init(CPUState *env);
pbrook53a59602006-03-25 19:31:22 +000078int page_unprotect(target_ulong address, unsigned long pc, void *puc);
ths5fafdf22007-09-16 21:08:06 +000079void tb_invalidate_phys_page_range(target_ulong start, target_ulong end,
bellard2e126692004-04-25 21:28:44 +000080 int is_cpu_write_access);
bellard4390df52004-01-04 18:03:10 +000081void tb_invalidate_page_range(target_ulong start, target_ulong end);
bellard2e126692004-04-25 21:28:44 +000082void tlb_flush_page(CPUState *env, target_ulong addr);
bellardee8b7022004-02-03 23:35:10 +000083void tlb_flush(CPUState *env, int flush_global);
ths5fafdf22007-09-16 21:08:06 +000084int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
85 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +000086 int mmu_idx, int is_softmmu);
ths5fafdf22007-09-16 21:08:06 +000087static inline int tlb_set_page(CPUState *env, target_ulong vaddr,
88 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +000089 int mmu_idx, int is_softmmu)
bellard84b7b8e2005-11-28 21:19:04 +000090{
91 if (prot & PAGE_READ)
92 prot |= PAGE_EXEC;
j_mayer6ebbf392007-10-14 07:07:08 +000093 return tlb_set_page_exec(env, vaddr, paddr, prot, mmu_idx, is_softmmu);
bellard84b7b8e2005-11-28 21:19:04 +000094}
bellardd4e81642003-05-25 16:46:15 +000095
bellardd4e81642003-05-25 16:46:15 +000096#define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */
97
bellard4390df52004-01-04 18:03:10 +000098#define CODE_GEN_PHYS_HASH_BITS 15
99#define CODE_GEN_PHYS_HASH_SIZE (1 << CODE_GEN_PHYS_HASH_BITS)
100
bellardd4e81642003-05-25 16:46:15 +0000101/* maximum total translate dcode allocated */
bellard4390df52004-01-04 18:03:10 +0000102
103/* NOTE: the translated code area cannot be too big because on some
bellardc4c7e3e2004-01-18 21:50:28 +0000104 archs the range of "fast" function calls is limited. Here is a
bellard4390df52004-01-04 18:03:10 +0000105 summary of the ranges:
106
107 i386 : signed 32 bits
108 arm : signed 26 bits
109 ppc : signed 24 bits
110 sparc : signed 32 bits
111 alpha : signed 23 bits
112*/
113
114#if defined(__alpha__)
115#define CODE_GEN_BUFFER_SIZE (2 * 1024 * 1024)
bellardb8076a72005-04-07 22:20:31 +0000116#elif defined(__ia64)
117#define CODE_GEN_BUFFER_SIZE (4 * 1024 * 1024) /* range of addl */
bellard4390df52004-01-04 18:03:10 +0000118#elif defined(__powerpc__)
bellardc4c7e3e2004-01-18 21:50:28 +0000119#define CODE_GEN_BUFFER_SIZE (6 * 1024 * 1024)
bellard4390df52004-01-04 18:03:10 +0000120#else
bellard57fec1f2008-02-01 10:50:11 +0000121/* XXX: make it dynamic on x86 */
bellardc98baaa2005-07-02 13:31:24 +0000122#define CODE_GEN_BUFFER_SIZE (16 * 1024 * 1024)
bellard4390df52004-01-04 18:03:10 +0000123#endif
124
bellardd4e81642003-05-25 16:46:15 +0000125//#define CODE_GEN_BUFFER_SIZE (128 * 1024)
126
bellard4390df52004-01-04 18:03:10 +0000127/* estimated block size for TB allocation */
128/* XXX: use a per code average code fragment size and modulate it
129 according to the host CPU */
130#if defined(CONFIG_SOFTMMU)
131#define CODE_GEN_AVG_BLOCK_SIZE 128
132#else
133#define CODE_GEN_AVG_BLOCK_SIZE 64
134#endif
135
136#define CODE_GEN_MAX_BLOCKS (CODE_GEN_BUFFER_SIZE / CODE_GEN_AVG_BLOCK_SIZE)
137
bellard57fec1f2008-02-01 10:50:11 +0000138#if defined(__powerpc__) || defined(__x86_64__)
bellard4390df52004-01-04 18:03:10 +0000139#define USE_DIRECT_JUMP
140#endif
bellard67b915a2004-03-31 23:37:16 +0000141#if defined(__i386__) && !defined(_WIN32)
bellardd4e81642003-05-25 16:46:15 +0000142#define USE_DIRECT_JUMP
143#endif
144
145typedef struct TranslationBlock {
bellard2e126692004-04-25 21:28:44 +0000146 target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */
147 target_ulong cs_base; /* CS base for this block */
j_mayerc0686882007-09-20 22:47:42 +0000148 uint64_t flags; /* flags defining in which context the code was generated */
bellardd4e81642003-05-25 16:46:15 +0000149 uint16_t size; /* size of target code for this block (1 <=
150 size <= TARGET_PAGE_SIZE) */
bellard58fe2f12004-02-16 22:11:32 +0000151 uint16_t cflags; /* compile flags */
bellardbf088062004-02-25 23:33:36 +0000152#define CF_CODE_COPY 0x0001 /* block was generated in code copy mode */
153#define CF_TB_FP_USED 0x0002 /* fp ops are used in the TB */
154#define CF_FP_USED 0x0004 /* fp ops are used in the TB or in a chained TB */
bellard2e126692004-04-25 21:28:44 +0000155#define CF_SINGLE_INSN 0x0008 /* compile only a single instruction */
bellard58fe2f12004-02-16 22:11:32 +0000156
bellardd4e81642003-05-25 16:46:15 +0000157 uint8_t *tc_ptr; /* pointer to the translated code */
bellard4390df52004-01-04 18:03:10 +0000158 /* next matching tb for physical address. */
ths5fafdf22007-09-16 21:08:06 +0000159 struct TranslationBlock *phys_hash_next;
bellard4390df52004-01-04 18:03:10 +0000160 /* first and second physical page containing code. The lower bit
161 of the pointer tells the index in page_next[] */
ths5fafdf22007-09-16 21:08:06 +0000162 struct TranslationBlock *page_next[2];
163 target_ulong page_addr[2];
bellard4390df52004-01-04 18:03:10 +0000164
bellardd4e81642003-05-25 16:46:15 +0000165 /* the following data are used to directly call another TB from
166 the code of this one. */
167 uint16_t tb_next_offset[2]; /* offset of original jump target */
168#ifdef USE_DIRECT_JUMP
bellard4cbb86e2003-09-17 22:53:29 +0000169 uint16_t tb_jmp_offset[4]; /* offset of jump instruction */
bellardd4e81642003-05-25 16:46:15 +0000170#else
bellard57fec1f2008-02-01 10:50:11 +0000171 unsigned long tb_next[2]; /* address of jump generated code */
bellardd4e81642003-05-25 16:46:15 +0000172#endif
173 /* list of TBs jumping to this one. This is a circular list using
174 the two least significant bits of the pointers to tell what is
175 the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
176 jmp_first */
ths5fafdf22007-09-16 21:08:06 +0000177 struct TranslationBlock *jmp_next[2];
bellardd4e81642003-05-25 16:46:15 +0000178 struct TranslationBlock *jmp_first;
179} TranslationBlock;
180
pbrookb362e5e2006-11-12 20:40:55 +0000181static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc)
182{
183 target_ulong tmp;
184 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
185 return (tmp >> TB_JMP_PAGE_BITS) & TB_JMP_PAGE_MASK;
186}
187
bellard8a40a182005-11-20 10:35:40 +0000188static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc)
bellardd4e81642003-05-25 16:46:15 +0000189{
pbrookb362e5e2006-11-12 20:40:55 +0000190 target_ulong tmp;
191 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
192 return (((tmp >> TB_JMP_PAGE_BITS) & TB_JMP_PAGE_MASK) |
193 (tmp & TB_JMP_ADDR_MASK));
bellardd4e81642003-05-25 16:46:15 +0000194}
195
bellard4390df52004-01-04 18:03:10 +0000196static inline unsigned int tb_phys_hash_func(unsigned long pc)
197{
198 return pc & (CODE_GEN_PHYS_HASH_SIZE - 1);
199}
200
bellardc27004e2005-01-03 23:35:10 +0000201TranslationBlock *tb_alloc(target_ulong pc);
bellard01243112004-01-04 15:48:17 +0000202void tb_flush(CPUState *env);
ths5fafdf22007-09-16 21:08:06 +0000203void tb_link_phys(TranslationBlock *tb,
bellard4390df52004-01-04 18:03:10 +0000204 target_ulong phys_pc, target_ulong phys_page2);
bellardd4e81642003-05-25 16:46:15 +0000205
bellard4390df52004-01-04 18:03:10 +0000206extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
bellardd4e81642003-05-25 16:46:15 +0000207
208extern uint8_t code_gen_buffer[CODE_GEN_BUFFER_SIZE];
209extern uint8_t *code_gen_ptr;
210
bellard4390df52004-01-04 18:03:10 +0000211#if defined(USE_DIRECT_JUMP)
212
213#if defined(__powerpc__)
bellard4cbb86e2003-09-17 22:53:29 +0000214static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
bellardd4e81642003-05-25 16:46:15 +0000215{
216 uint32_t val, *ptr;
bellardd4e81642003-05-25 16:46:15 +0000217
218 /* patch the branch destination */
bellard4cbb86e2003-09-17 22:53:29 +0000219 ptr = (uint32_t *)jmp_addr;
bellardd4e81642003-05-25 16:46:15 +0000220 val = *ptr;
bellard4cbb86e2003-09-17 22:53:29 +0000221 val = (val & ~0x03fffffc) | ((addr - jmp_addr) & 0x03fffffc);
bellardd4e81642003-05-25 16:46:15 +0000222 *ptr = val;
223 /* flush icache */
224 asm volatile ("dcbst 0,%0" : : "r"(ptr) : "memory");
225 asm volatile ("sync" : : : "memory");
226 asm volatile ("icbi 0,%0" : : "r"(ptr) : "memory");
227 asm volatile ("sync" : : : "memory");
228 asm volatile ("isync" : : : "memory");
229}
bellard57fec1f2008-02-01 10:50:11 +0000230#elif defined(__i386__) || defined(__x86_64__)
bellard4390df52004-01-04 18:03:10 +0000231static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
232{
233 /* patch the branch destination */
234 *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
235 /* no need to flush icache explicitely */
236}
237#endif
bellardd4e81642003-05-25 16:46:15 +0000238
ths5fafdf22007-09-16 21:08:06 +0000239static inline void tb_set_jmp_target(TranslationBlock *tb,
bellard4cbb86e2003-09-17 22:53:29 +0000240 int n, unsigned long addr)
241{
242 unsigned long offset;
243
244 offset = tb->tb_jmp_offset[n];
245 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
246 offset = tb->tb_jmp_offset[n + 2];
247 if (offset != 0xffff)
248 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
249}
250
bellardd4e81642003-05-25 16:46:15 +0000251#else
252
253/* set the jump target */
ths5fafdf22007-09-16 21:08:06 +0000254static inline void tb_set_jmp_target(TranslationBlock *tb,
bellardd4e81642003-05-25 16:46:15 +0000255 int n, unsigned long addr)
256{
bellard95f76522003-06-05 00:54:44 +0000257 tb->tb_next[n] = addr;
bellardd4e81642003-05-25 16:46:15 +0000258}
259
260#endif
261
ths5fafdf22007-09-16 21:08:06 +0000262static inline void tb_add_jump(TranslationBlock *tb, int n,
bellardd4e81642003-05-25 16:46:15 +0000263 TranslationBlock *tb_next)
264{
bellardcf256292003-05-25 19:20:31 +0000265 /* NOTE: this test is only needed for thread safety */
266 if (!tb->jmp_next[n]) {
267 /* patch the native jump address */
268 tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr);
ths3b46e622007-09-17 08:09:54 +0000269
bellardcf256292003-05-25 19:20:31 +0000270 /* add in TB jmp circular list */
271 tb->jmp_next[n] = tb_next->jmp_first;
272 tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n));
273 }
bellardd4e81642003-05-25 16:46:15 +0000274}
275
bellarda513fe12003-05-27 23:29:48 +0000276TranslationBlock *tb_find_pc(unsigned long pc_ptr);
277
bellardd4e81642003-05-25 16:46:15 +0000278#ifndef offsetof
279#define offsetof(type, field) ((size_t) &((type *)0)->field)
280#endif
281
bellardd549f7d2004-07-05 21:47:44 +0000282#if defined(_WIN32)
283#define ASM_DATA_SECTION ".section \".data\"\n"
284#define ASM_PREVIOUS_SECTION ".section .text\n"
285#elif defined(__APPLE__)
286#define ASM_DATA_SECTION ".data\n"
287#define ASM_PREVIOUS_SECTION ".text\n"
bellardd549f7d2004-07-05 21:47:44 +0000288#else
289#define ASM_DATA_SECTION ".section \".data\"\n"
290#define ASM_PREVIOUS_SECTION ".previous\n"
bellardd549f7d2004-07-05 21:47:44 +0000291#endif
292
bellard75913b72005-08-21 15:19:36 +0000293#define ASM_OP_LABEL_NAME(n, opname) \
294 ASM_NAME(__op_label) #n "." ASM_NAME(opname)
295
bellard33417e72003-08-10 21:47:01 +0000296extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
297extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000298extern void *io_mem_opaque[IO_MEM_NB_ENTRIES];
bellard33417e72003-08-10 21:47:01 +0000299
ths204a1b82007-05-08 23:40:45 +0000300#if defined(__powerpc__)
bellardd4e81642003-05-25 16:46:15 +0000301static inline int testandset (int *p)
302{
303 int ret;
304 __asm__ __volatile__ (
bellard02e1ec92004-07-10 15:15:39 +0000305 "0: lwarx %0,0,%1\n"
306 " xor. %0,%3,%0\n"
307 " bne 1f\n"
308 " stwcx. %2,0,%1\n"
309 " bne- 0b\n"
bellardd4e81642003-05-25 16:46:15 +0000310 "1: "
311 : "=&r" (ret)
312 : "r" (p), "r" (1), "r" (0)
313 : "cr0", "memory");
314 return ret;
315}
ths204a1b82007-05-08 23:40:45 +0000316#elif defined(__i386__)
bellardd4e81642003-05-25 16:46:15 +0000317static inline int testandset (int *p)
318{
bellard4955a2c2005-02-07 14:09:05 +0000319 long int readval = 0;
ths3b46e622007-09-17 08:09:54 +0000320
bellard4955a2c2005-02-07 14:09:05 +0000321 __asm__ __volatile__ ("lock; cmpxchgl %2, %0"
322 : "+m" (*p), "+a" (readval)
323 : "r" (1)
324 : "cc");
325 return readval;
bellardd4e81642003-05-25 16:46:15 +0000326}
ths204a1b82007-05-08 23:40:45 +0000327#elif defined(__x86_64__)
bellardbc51c5c2004-03-17 23:46:04 +0000328static inline int testandset (int *p)
329{
bellard4955a2c2005-02-07 14:09:05 +0000330 long int readval = 0;
ths3b46e622007-09-17 08:09:54 +0000331
bellard4955a2c2005-02-07 14:09:05 +0000332 __asm__ __volatile__ ("lock; cmpxchgl %2, %0"
333 : "+m" (*p), "+a" (readval)
334 : "r" (1)
335 : "cc");
336 return readval;
bellardbc51c5c2004-03-17 23:46:04 +0000337}
ths204a1b82007-05-08 23:40:45 +0000338#elif defined(__s390__)
bellardd4e81642003-05-25 16:46:15 +0000339static inline int testandset (int *p)
340{
341 int ret;
342
343 __asm__ __volatile__ ("0: cs %0,%1,0(%2)\n"
344 " jl 0b"
345 : "=&d" (ret)
ths5fafdf22007-09-16 21:08:06 +0000346 : "r" (1), "a" (p), "0" (*p)
bellardd4e81642003-05-25 16:46:15 +0000347 : "cc", "memory" );
348 return ret;
349}
ths204a1b82007-05-08 23:40:45 +0000350#elif defined(__alpha__)
bellard2f87c602003-06-02 20:38:09 +0000351static inline int testandset (int *p)
bellardd4e81642003-05-25 16:46:15 +0000352{
353 int ret;
354 unsigned long one;
355
356 __asm__ __volatile__ ("0: mov 1,%2\n"
357 " ldl_l %0,%1\n"
358 " stl_c %2,%1\n"
359 " beq %2,1f\n"
360 ".subsection 2\n"
361 "1: br 0b\n"
362 ".previous"
363 : "=r" (ret), "=m" (*p), "=r" (one)
364 : "m" (*p));
365 return ret;
366}
ths204a1b82007-05-08 23:40:45 +0000367#elif defined(__sparc__)
bellardd4e81642003-05-25 16:46:15 +0000368static inline int testandset (int *p)
369{
370 int ret;
371
372 __asm__ __volatile__("ldstub [%1], %0"
373 : "=r" (ret)
374 : "r" (p)
375 : "memory");
376
377 return (ret ? 1 : 0);
378}
ths204a1b82007-05-08 23:40:45 +0000379#elif defined(__arm__)
bellarda95c6792003-06-09 15:29:55 +0000380static inline int testandset (int *spinlock)
381{
382 register unsigned int ret;
383 __asm__ __volatile__("swp %0, %1, [%2]"
384 : "=r"(ret)
385 : "0"(1), "r"(spinlock));
ths3b46e622007-09-17 08:09:54 +0000386
bellarda95c6792003-06-09 15:29:55 +0000387 return ret;
388}
ths204a1b82007-05-08 23:40:45 +0000389#elif defined(__mc68000)
bellard38e584a2003-08-10 22:14:22 +0000390static inline int testandset (int *p)
391{
392 char ret;
393 __asm__ __volatile__("tas %1; sne %0"
394 : "=r" (ret)
395 : "m" (p)
396 : "cc","memory");
bellard4955a2c2005-02-07 14:09:05 +0000397 return ret;
bellard38e584a2003-08-10 22:14:22 +0000398}
ths204a1b82007-05-08 23:40:45 +0000399#elif defined(__ia64)
bellard38e584a2003-08-10 22:14:22 +0000400
bellardb8076a72005-04-07 22:20:31 +0000401#include <ia64intrin.h>
402
403static inline int testandset (int *p)
404{
405 return __sync_lock_test_and_set (p, 1);
406}
ths204a1b82007-05-08 23:40:45 +0000407#elif defined(__mips__)
thsc4b89d12007-05-05 19:23:11 +0000408static inline int testandset (int *p)
409{
410 int ret;
411
412 __asm__ __volatile__ (
413 " .set push \n"
414 " .set noat \n"
415 " .set mips2 \n"
416 "1: li $1, 1 \n"
417 " ll %0, %1 \n"
418 " sc $1, %1 \n"
ths976a0d02007-05-10 00:33:40 +0000419 " beqz $1, 1b \n"
thsc4b89d12007-05-05 19:23:11 +0000420 " .set pop "
421 : "=r" (ret), "+R" (*p)
422 :
423 : "memory");
424
425 return ret;
426}
ths204a1b82007-05-08 23:40:45 +0000427#else
428#error unimplemented CPU support
thsc4b89d12007-05-05 19:23:11 +0000429#endif
430
bellardd4e81642003-05-25 16:46:15 +0000431typedef int spinlock_t;
432
433#define SPIN_LOCK_UNLOCKED 0
434
bellardaebcb602003-10-30 01:08:17 +0000435#if defined(CONFIG_USER_ONLY)
bellardd4e81642003-05-25 16:46:15 +0000436static inline void spin_lock(spinlock_t *lock)
437{
438 while (testandset(lock));
439}
440
441static inline void spin_unlock(spinlock_t *lock)
442{
443 *lock = 0;
444}
445
446static inline int spin_trylock(spinlock_t *lock)
447{
448 return !testandset(lock);
449}
bellard3c1cf9f2003-07-07 11:30:47 +0000450#else
451static inline void spin_lock(spinlock_t *lock)
452{
453}
454
455static inline void spin_unlock(spinlock_t *lock)
456{
457}
458
459static inline int spin_trylock(spinlock_t *lock)
460{
461 return 1;
462}
463#endif
bellardd4e81642003-05-25 16:46:15 +0000464
465extern spinlock_t tb_lock;
466
bellard36bdbe52003-11-19 22:12:02 +0000467extern int tb_invalidated_flag;
bellard6e59c1d2003-10-27 21:24:54 +0000468
bellarde95c8d52004-09-30 22:22:08 +0000469#if !defined(CONFIG_USER_ONLY)
bellard6e59c1d2003-10-27 21:24:54 +0000470
j_mayer6ebbf392007-10-14 07:07:08 +0000471void tlb_fill(target_ulong addr, int is_write, int mmu_idx,
bellard6e59c1d2003-10-27 21:24:54 +0000472 void *retaddr);
473
j_mayer6ebbf392007-10-14 07:07:08 +0000474#define ACCESS_TYPE (NB_MMU_MODES + 1)
bellard6e59c1d2003-10-27 21:24:54 +0000475#define MEMSUFFIX _code
476#define env cpu_single_env
477
478#define DATA_SIZE 1
479#include "softmmu_header.h"
480
481#define DATA_SIZE 2
482#include "softmmu_header.h"
483
484#define DATA_SIZE 4
485#include "softmmu_header.h"
486
bellardc27004e2005-01-03 23:35:10 +0000487#define DATA_SIZE 8
488#include "softmmu_header.h"
489
bellard6e59c1d2003-10-27 21:24:54 +0000490#undef ACCESS_TYPE
491#undef MEMSUFFIX
492#undef env
493
494#endif
bellard4390df52004-01-04 18:03:10 +0000495
496#if defined(CONFIG_USER_ONLY)
497static inline target_ulong get_phys_addr_code(CPUState *env, target_ulong addr)
498{
499 return addr;
500}
501#else
502/* NOTE: this function can trigger an exception */
bellard1ccde1c2004-02-06 19:46:14 +0000503/* NOTE2: the returned address is not exactly the physical address: it
504 is the offset relative to phys_ram_base */
bellard4390df52004-01-04 18:03:10 +0000505static inline target_ulong get_phys_addr_code(CPUState *env, target_ulong addr)
506{
j_mayer6ebbf392007-10-14 07:07:08 +0000507 int mmu_idx, index, pd;
bellard4390df52004-01-04 18:03:10 +0000508
509 index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
j_mayer6ebbf392007-10-14 07:07:08 +0000510 mmu_idx = cpu_mmu_index(env);
511 if (__builtin_expect(env->tlb_table[mmu_idx][index].addr_code !=
bellard4390df52004-01-04 18:03:10 +0000512 (addr & TARGET_PAGE_MASK), 0)) {
bellardc27004e2005-01-03 23:35:10 +0000513 ldub_code(addr);
514 }
j_mayer6ebbf392007-10-14 07:07:08 +0000515 pd = env->tlb_table[mmu_idx][index].addr_code & ~TARGET_PAGE_MASK;
bellard2a4188a2006-06-25 21:54:59 +0000516 if (pd > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
ths647de6c2007-10-20 19:45:44 +0000517#if defined(TARGET_SPARC) || defined(TARGET_MIPS)
blueswir16c36d3f2007-05-17 19:30:10 +0000518 do_unassigned_access(addr, 0, 1, 0);
519#else
ths36d23952007-02-28 22:37:42 +0000520 cpu_abort(env, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr);
blueswir16c36d3f2007-05-17 19:30:10 +0000521#endif
bellard4390df52004-01-04 18:03:10 +0000522 }
j_mayer6ebbf392007-10-14 07:07:08 +0000523 return addr + env->tlb_table[mmu_idx][index].addend - (unsigned long)phys_ram_base;
bellard4390df52004-01-04 18:03:10 +0000524}
525#endif
bellard9df217a2005-02-10 22:05:51 +0000526
bellard9df217a2005-02-10 22:05:51 +0000527#ifdef USE_KQEMU
bellardf32fc642006-02-08 22:43:39 +0000528#define KQEMU_MODIFY_PAGE_MASK (0xff & ~(VGA_DIRTY_FLAG | CODE_DIRTY_FLAG))
529
bellard9df217a2005-02-10 22:05:51 +0000530int kqemu_init(CPUState *env);
531int kqemu_cpu_exec(CPUState *env);
532void kqemu_flush_page(CPUState *env, target_ulong addr);
533void kqemu_flush(CPUState *env, int global);
bellard4b7df222005-08-21 09:37:35 +0000534void kqemu_set_notdirty(CPUState *env, ram_addr_t ram_addr);
bellardf32fc642006-02-08 22:43:39 +0000535void kqemu_modify_page(CPUState *env, ram_addr_t ram_addr);
bellarda332e112005-09-03 17:55:47 +0000536void kqemu_cpu_interrupt(CPUState *env);
bellardf32fc642006-02-08 22:43:39 +0000537void kqemu_record_dump(void);
bellard9df217a2005-02-10 22:05:51 +0000538
539static inline int kqemu_is_ok(CPUState *env)
540{
541 return(env->kqemu_enabled &&
ths5fafdf22007-09-16 21:08:06 +0000542 (env->cr[0] & CR0_PE_MASK) &&
bellardf32fc642006-02-08 22:43:39 +0000543 !(env->hflags & HF_INHIBIT_IRQ_MASK) &&
bellard9df217a2005-02-10 22:05:51 +0000544 (env->eflags & IF_MASK) &&
bellardf32fc642006-02-08 22:43:39 +0000545 !(env->eflags & VM_MASK) &&
ths5fafdf22007-09-16 21:08:06 +0000546 (env->kqemu_enabled == 2 ||
bellardf32fc642006-02-08 22:43:39 +0000547 ((env->hflags & HF_CPL_MASK) == 3 &&
548 (env->eflags & IOPL_MASK) != IOPL_MASK)));
bellard9df217a2005-02-10 22:05:51 +0000549}
550
551#endif