bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 1 | /* |
| 2 | * internal execution defines for qemu |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 3 | * |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 4 | * Copyright (c) 2003 Fabrice Bellard |
| 5 | * |
| 6 | * This library is free software; you can redistribute it and/or |
| 7 | * modify it under the terms of the GNU Lesser General Public |
| 8 | * License as published by the Free Software Foundation; either |
| 9 | * version 2 of the License, or (at your option) any later version. |
| 10 | * |
| 11 | * This library is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 14 | * Lesser General Public License for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU Lesser General Public |
Blue Swirl | 8167ee8 | 2009-07-16 20:47:01 +0000 | [diff] [blame^] | 17 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 18 | */ |
| 19 | |
aliguori | 875cdcf | 2008-10-23 13:52:00 +0000 | [diff] [blame] | 20 | #ifndef _EXEC_ALL_H_ |
| 21 | #define _EXEC_ALL_H_ |
blueswir1 | 7d99a00 | 2009-01-14 19:00:36 +0000 | [diff] [blame] | 22 | |
| 23 | #include "qemu-common.h" |
| 24 | |
bellard | b346ff4 | 2003-06-15 20:05:50 +0000 | [diff] [blame] | 25 | /* allow to see translation results - the slowdown should be negligible, so we leave it */ |
aurel32 | de9a95f | 2008-11-11 13:41:01 +0000 | [diff] [blame] | 26 | #define DEBUG_DISAS |
bellard | b346ff4 | 2003-06-15 20:05:50 +0000 | [diff] [blame] | 27 | |
| 28 | /* is_jmp field values */ |
| 29 | #define DISAS_NEXT 0 /* next instruction can be analyzed */ |
| 30 | #define DISAS_JUMP 1 /* only pc was modified dynamically */ |
| 31 | #define DISAS_UPDATE 2 /* cpu state was modified dynamically */ |
| 32 | #define DISAS_TB_JUMP 3 /* only pc was modified statically */ |
| 33 | |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 34 | typedef struct TranslationBlock TranslationBlock; |
bellard | b346ff4 | 2003-06-15 20:05:50 +0000 | [diff] [blame] | 35 | |
| 36 | /* XXX: make safe guess about sizes */ |
edgar_igl | e83a867 | 2008-05-09 05:55:18 +0000 | [diff] [blame] | 37 | #define MAX_OP_PER_INSTR 64 |
pbrook | 0115be3 | 2008-02-03 17:35:41 +0000 | [diff] [blame] | 38 | /* A Call op needs up to 6 + 2N parameters (N = number of arguments). */ |
| 39 | #define MAX_OPC_PARAM 10 |
bellard | b346ff4 | 2003-06-15 20:05:50 +0000 | [diff] [blame] | 40 | #define OPC_BUF_SIZE 512 |
| 41 | #define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR) |
| 42 | |
pbrook | a208e54 | 2008-03-31 17:07:36 +0000 | [diff] [blame] | 43 | /* Maximum size a TCG op can expand to. This is complicated because a |
| 44 | single op may require several host instructions and regirster reloads. |
| 45 | For now take a wild guess at 128 bytes, which should allow at least |
| 46 | a couple of fixup instructions per argument. */ |
| 47 | #define TCG_MAX_OP_SIZE 128 |
| 48 | |
pbrook | 0115be3 | 2008-02-03 17:35:41 +0000 | [diff] [blame] | 49 | #define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM) |
bellard | b346ff4 | 2003-06-15 20:05:50 +0000 | [diff] [blame] | 50 | |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 51 | extern target_ulong gen_opc_pc[OPC_BUF_SIZE]; |
| 52 | extern target_ulong gen_opc_npc[OPC_BUF_SIZE]; |
bellard | 66e85a2 | 2003-06-24 13:28:12 +0000 | [diff] [blame] | 53 | extern uint8_t gen_opc_cc_op[OPC_BUF_SIZE]; |
bellard | b346ff4 | 2003-06-15 20:05:50 +0000 | [diff] [blame] | 54 | extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE]; |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 55 | extern uint16_t gen_opc_icount[OPC_BUF_SIZE]; |
bellard | c3278b7 | 2005-03-20 12:43:29 +0000 | [diff] [blame] | 56 | extern target_ulong gen_opc_jump_pc[2]; |
bellard | 30d6cb8 | 2005-12-05 19:56:07 +0000 | [diff] [blame] | 57 | extern uint32_t gen_opc_hflags[OPC_BUF_SIZE]; |
bellard | b346ff4 | 2003-06-15 20:05:50 +0000 | [diff] [blame] | 58 | |
blueswir1 | 79383c9 | 2008-08-30 09:51:20 +0000 | [diff] [blame] | 59 | #include "qemu-log.h" |
bellard | b346ff4 | 2003-06-15 20:05:50 +0000 | [diff] [blame] | 60 | |
ths | 2cfc5f1 | 2008-07-18 18:01:29 +0000 | [diff] [blame] | 61 | void gen_intermediate_code(CPUState *env, struct TranslationBlock *tb); |
| 62 | void gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb); |
aurel32 | d2856f1 | 2008-04-28 00:32:32 +0000 | [diff] [blame] | 63 | void gen_pc_load(CPUState *env, struct TranslationBlock *tb, |
| 64 | unsigned long searched_pc, int pc_pos, void *puc); |
| 65 | |
blueswir1 | d07bde8 | 2007-12-11 19:35:45 +0000 | [diff] [blame] | 66 | unsigned long code_gen_max_block_size(void); |
bellard | 57fec1f | 2008-02-01 10:50:11 +0000 | [diff] [blame] | 67 | void cpu_gen_init(void); |
bellard | 4c3a88a | 2003-07-26 12:06:08 +0000 | [diff] [blame] | 68 | int cpu_gen_code(CPUState *env, struct TranslationBlock *tb, |
blueswir1 | d07bde8 | 2007-12-11 19:35:45 +0000 | [diff] [blame] | 69 | int *gen_code_size_ptr); |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 70 | int cpu_restore_state(struct TranslationBlock *tb, |
bellard | 58fe2f1 | 2004-02-16 22:11:32 +0000 | [diff] [blame] | 71 | CPUState *env, unsigned long searched_pc, |
| 72 | void *puc); |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 73 | int cpu_restore_state_copy(struct TranslationBlock *tb, |
bellard | 58fe2f1 | 2004-02-16 22:11:32 +0000 | [diff] [blame] | 74 | CPUState *env, unsigned long searched_pc, |
| 75 | void *puc); |
bellard | 2e12669 | 2004-04-25 21:28:44 +0000 | [diff] [blame] | 76 | void cpu_resume_from_signal(CPUState *env1, void *puc); |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 77 | void cpu_io_recompile(CPUState *env, void *retaddr); |
| 78 | TranslationBlock *tb_gen_code(CPUState *env, |
| 79 | target_ulong pc, target_ulong cs_base, int flags, |
| 80 | int cflags); |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 81 | void cpu_exec_init(CPUState *env); |
malc | a5e50b2 | 2009-02-01 22:19:27 +0000 | [diff] [blame] | 82 | void QEMU_NORETURN cpu_loop_exit(void); |
pbrook | 53a5960 | 2006-03-25 19:31:22 +0000 | [diff] [blame] | 83 | int page_unprotect(target_ulong address, unsigned long pc, void *puc); |
aurel32 | 00f82b8 | 2008-04-27 21:12:55 +0000 | [diff] [blame] | 84 | void tb_invalidate_phys_page_range(target_phys_addr_t start, target_phys_addr_t end, |
bellard | 2e12669 | 2004-04-25 21:28:44 +0000 | [diff] [blame] | 85 | int is_cpu_write_access); |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 86 | void tb_invalidate_page_range(target_ulong start, target_ulong end); |
bellard | 2e12669 | 2004-04-25 21:28:44 +0000 | [diff] [blame] | 87 | void tlb_flush_page(CPUState *env, target_ulong addr); |
bellard | ee8b702 | 2004-02-03 23:35:10 +0000 | [diff] [blame] | 88 | void tlb_flush(CPUState *env, int flush_global); |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 89 | int tlb_set_page_exec(CPUState *env, target_ulong vaddr, |
| 90 | target_phys_addr_t paddr, int prot, |
j_mayer | 6ebbf39 | 2007-10-14 07:07:08 +0000 | [diff] [blame] | 91 | int mmu_idx, int is_softmmu); |
blueswir1 | 4d7a088 | 2008-05-10 10:14:22 +0000 | [diff] [blame] | 92 | static inline int tlb_set_page(CPUState *env1, target_ulong vaddr, |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 93 | target_phys_addr_t paddr, int prot, |
j_mayer | 6ebbf39 | 2007-10-14 07:07:08 +0000 | [diff] [blame] | 94 | int mmu_idx, int is_softmmu) |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 95 | { |
| 96 | if (prot & PAGE_READ) |
| 97 | prot |= PAGE_EXEC; |
blueswir1 | 4d7a088 | 2008-05-10 10:14:22 +0000 | [diff] [blame] | 98 | return tlb_set_page_exec(env1, vaddr, paddr, prot, mmu_idx, is_softmmu); |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 99 | } |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 100 | |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 101 | #define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */ |
| 102 | |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 103 | #define CODE_GEN_PHYS_HASH_BITS 15 |
| 104 | #define CODE_GEN_PHYS_HASH_SIZE (1 << CODE_GEN_PHYS_HASH_BITS) |
| 105 | |
bellard | 26a5f13 | 2008-05-28 12:30:31 +0000 | [diff] [blame] | 106 | #define MIN_CODE_GEN_BUFFER_SIZE (1024 * 1024) |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 107 | |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 108 | /* estimated block size for TB allocation */ |
| 109 | /* XXX: use a per code average code fragment size and modulate it |
| 110 | according to the host CPU */ |
| 111 | #if defined(CONFIG_SOFTMMU) |
| 112 | #define CODE_GEN_AVG_BLOCK_SIZE 128 |
| 113 | #else |
| 114 | #define CODE_GEN_AVG_BLOCK_SIZE 64 |
| 115 | #endif |
| 116 | |
malc | e58ffeb | 2009-01-14 18:39:49 +0000 | [diff] [blame] | 117 | #if defined(_ARCH_PPC) || defined(__x86_64__) || defined(__arm__) |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 118 | #define USE_DIRECT_JUMP |
| 119 | #endif |
bellard | 67b915a | 2004-03-31 23:37:16 +0000 | [diff] [blame] | 120 | #if defined(__i386__) && !defined(_WIN32) |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 121 | #define USE_DIRECT_JUMP |
| 122 | #endif |
| 123 | |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 124 | struct TranslationBlock { |
bellard | 2e12669 | 2004-04-25 21:28:44 +0000 | [diff] [blame] | 125 | target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */ |
| 126 | target_ulong cs_base; /* CS base for this block */ |
j_mayer | c068688 | 2007-09-20 22:47:42 +0000 | [diff] [blame] | 127 | uint64_t flags; /* flags defining in which context the code was generated */ |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 128 | uint16_t size; /* size of target code for this block (1 <= |
| 129 | size <= TARGET_PAGE_SIZE) */ |
bellard | 58fe2f1 | 2004-02-16 22:11:32 +0000 | [diff] [blame] | 130 | uint16_t cflags; /* compile flags */ |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 131 | #define CF_COUNT_MASK 0x7fff |
| 132 | #define CF_LAST_IO 0x8000 /* Last insn may be an IO access. */ |
bellard | 58fe2f1 | 2004-02-16 22:11:32 +0000 | [diff] [blame] | 133 | |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 134 | uint8_t *tc_ptr; /* pointer to the translated code */ |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 135 | /* next matching tb for physical address. */ |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 136 | struct TranslationBlock *phys_hash_next; |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 137 | /* first and second physical page containing code. The lower bit |
| 138 | of the pointer tells the index in page_next[] */ |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 139 | struct TranslationBlock *page_next[2]; |
| 140 | target_ulong page_addr[2]; |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 141 | |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 142 | /* the following data are used to directly call another TB from |
| 143 | the code of this one. */ |
| 144 | uint16_t tb_next_offset[2]; /* offset of original jump target */ |
| 145 | #ifdef USE_DIRECT_JUMP |
bellard | 4cbb86e | 2003-09-17 22:53:29 +0000 | [diff] [blame] | 146 | uint16_t tb_jmp_offset[4]; /* offset of jump instruction */ |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 147 | #else |
bellard | 57fec1f | 2008-02-01 10:50:11 +0000 | [diff] [blame] | 148 | unsigned long tb_next[2]; /* address of jump generated code */ |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 149 | #endif |
| 150 | /* list of TBs jumping to this one. This is a circular list using |
| 151 | the two least significant bits of the pointers to tell what is |
| 152 | the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 = |
| 153 | jmp_first */ |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 154 | struct TranslationBlock *jmp_next[2]; |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 155 | struct TranslationBlock *jmp_first; |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 156 | uint32_t icount; |
| 157 | }; |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 158 | |
pbrook | b362e5e | 2006-11-12 20:40:55 +0000 | [diff] [blame] | 159 | static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc) |
| 160 | { |
| 161 | target_ulong tmp; |
| 162 | tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)); |
edgar_igl | b5e19d4 | 2008-05-06 08:38:22 +0000 | [diff] [blame] | 163 | return (tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK; |
pbrook | b362e5e | 2006-11-12 20:40:55 +0000 | [diff] [blame] | 164 | } |
| 165 | |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 166 | static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc) |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 167 | { |
pbrook | b362e5e | 2006-11-12 20:40:55 +0000 | [diff] [blame] | 168 | target_ulong tmp; |
| 169 | tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)); |
edgar_igl | b5e19d4 | 2008-05-06 08:38:22 +0000 | [diff] [blame] | 170 | return (((tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK) |
| 171 | | (tmp & TB_JMP_ADDR_MASK)); |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 172 | } |
| 173 | |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 174 | static inline unsigned int tb_phys_hash_func(unsigned long pc) |
| 175 | { |
| 176 | return pc & (CODE_GEN_PHYS_HASH_SIZE - 1); |
| 177 | } |
| 178 | |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 179 | TranslationBlock *tb_alloc(target_ulong pc); |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 180 | void tb_free(TranslationBlock *tb); |
bellard | 0124311 | 2004-01-04 15:48:17 +0000 | [diff] [blame] | 181 | void tb_flush(CPUState *env); |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 182 | void tb_link_phys(TranslationBlock *tb, |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 183 | target_ulong phys_pc, target_ulong phys_page2); |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 184 | void tb_phys_invalidate(TranslationBlock *tb, target_ulong page_addr); |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 185 | |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 186 | extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE]; |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 187 | extern uint8_t *code_gen_ptr; |
bellard | 26a5f13 | 2008-05-28 12:30:31 +0000 | [diff] [blame] | 188 | extern int code_gen_max_blocks; |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 189 | |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 190 | #if defined(USE_DIRECT_JUMP) |
| 191 | |
malc | e58ffeb | 2009-01-14 18:39:49 +0000 | [diff] [blame] | 192 | #if defined(_ARCH_PPC) |
malc | 810260a | 2008-07-23 19:17:46 +0000 | [diff] [blame] | 193 | extern void ppc_tb_set_jmp_target(unsigned long jmp_addr, unsigned long addr); |
| 194 | #define tb_set_jmp_target1 ppc_tb_set_jmp_target |
bellard | 57fec1f | 2008-02-01 10:50:11 +0000 | [diff] [blame] | 195 | #elif defined(__i386__) || defined(__x86_64__) |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 196 | static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr) |
| 197 | { |
| 198 | /* patch the branch destination */ |
| 199 | *(uint32_t *)jmp_addr = addr - (jmp_addr + 4); |
ths | 1235fc0 | 2008-06-03 19:51:57 +0000 | [diff] [blame] | 200 | /* no need to flush icache explicitly */ |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 201 | } |
balrog | 811d4cf | 2008-05-19 23:59:38 +0000 | [diff] [blame] | 202 | #elif defined(__arm__) |
| 203 | static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr) |
| 204 | { |
balrog | 3233f0d | 2008-12-01 02:02:37 +0000 | [diff] [blame] | 205 | #if QEMU_GNUC_PREREQ(4, 1) |
| 206 | void __clear_cache(char *beg, char *end); |
| 207 | #else |
balrog | 811d4cf | 2008-05-19 23:59:38 +0000 | [diff] [blame] | 208 | register unsigned long _beg __asm ("a1"); |
| 209 | register unsigned long _end __asm ("a2"); |
| 210 | register unsigned long _flg __asm ("a3"); |
balrog | 3233f0d | 2008-12-01 02:02:37 +0000 | [diff] [blame] | 211 | #endif |
balrog | 811d4cf | 2008-05-19 23:59:38 +0000 | [diff] [blame] | 212 | |
| 213 | /* we could use a ldr pc, [pc, #-4] kind of branch and avoid the flush */ |
| 214 | *(uint32_t *)jmp_addr |= ((addr - (jmp_addr + 8)) >> 2) & 0xffffff; |
| 215 | |
balrog | 3233f0d | 2008-12-01 02:02:37 +0000 | [diff] [blame] | 216 | #if QEMU_GNUC_PREREQ(4, 1) |
| 217 | __clear_cache((char *) jmp_addr, (char *) jmp_addr + 4); |
| 218 | #else |
balrog | 811d4cf | 2008-05-19 23:59:38 +0000 | [diff] [blame] | 219 | /* flush icache */ |
| 220 | _beg = jmp_addr; |
| 221 | _end = jmp_addr + 4; |
| 222 | _flg = 0; |
| 223 | __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg)); |
balrog | 3233f0d | 2008-12-01 02:02:37 +0000 | [diff] [blame] | 224 | #endif |
balrog | 811d4cf | 2008-05-19 23:59:38 +0000 | [diff] [blame] | 225 | } |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 226 | #endif |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 227 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 228 | static inline void tb_set_jmp_target(TranslationBlock *tb, |
bellard | 4cbb86e | 2003-09-17 22:53:29 +0000 | [diff] [blame] | 229 | int n, unsigned long addr) |
| 230 | { |
| 231 | unsigned long offset; |
| 232 | |
| 233 | offset = tb->tb_jmp_offset[n]; |
| 234 | tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr); |
| 235 | offset = tb->tb_jmp_offset[n + 2]; |
| 236 | if (offset != 0xffff) |
| 237 | tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr); |
| 238 | } |
| 239 | |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 240 | #else |
| 241 | |
| 242 | /* set the jump target */ |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 243 | static inline void tb_set_jmp_target(TranslationBlock *tb, |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 244 | int n, unsigned long addr) |
| 245 | { |
bellard | 95f7652 | 2003-06-05 00:54:44 +0000 | [diff] [blame] | 246 | tb->tb_next[n] = addr; |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 247 | } |
| 248 | |
| 249 | #endif |
| 250 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 251 | static inline void tb_add_jump(TranslationBlock *tb, int n, |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 252 | TranslationBlock *tb_next) |
| 253 | { |
bellard | cf25629 | 2003-05-25 19:20:31 +0000 | [diff] [blame] | 254 | /* NOTE: this test is only needed for thread safety */ |
| 255 | if (!tb->jmp_next[n]) { |
| 256 | /* patch the native jump address */ |
| 257 | tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr); |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 258 | |
bellard | cf25629 | 2003-05-25 19:20:31 +0000 | [diff] [blame] | 259 | /* add in TB jmp circular list */ |
| 260 | tb->jmp_next[n] = tb_next->jmp_first; |
| 261 | tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n)); |
| 262 | } |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 263 | } |
| 264 | |
bellard | a513fe1 | 2003-05-27 23:29:48 +0000 | [diff] [blame] | 265 | TranslationBlock *tb_find_pc(unsigned long pc_ptr); |
| 266 | |
bellard | 33417e7 | 2003-08-10 21:47:01 +0000 | [diff] [blame] | 267 | extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4]; |
| 268 | extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4]; |
bellard | a4193c8 | 2004-06-03 14:01:43 +0000 | [diff] [blame] | 269 | extern void *io_mem_opaque[IO_MEM_NB_ENTRIES]; |
bellard | 33417e7 | 2003-08-10 21:47:01 +0000 | [diff] [blame] | 270 | |
pbrook | d597536 | 2008-06-07 20:50:51 +0000 | [diff] [blame] | 271 | #include "qemu-lock.h" |
bellard | d4e8164 | 2003-05-25 16:46:15 +0000 | [diff] [blame] | 272 | |
| 273 | extern spinlock_t tb_lock; |
| 274 | |
bellard | 36bdbe5 | 2003-11-19 22:12:02 +0000 | [diff] [blame] | 275 | extern int tb_invalidated_flag; |
bellard | 6e59c1d | 2003-10-27 21:24:54 +0000 | [diff] [blame] | 276 | |
bellard | e95c8d5 | 2004-09-30 22:22:08 +0000 | [diff] [blame] | 277 | #if !defined(CONFIG_USER_ONLY) |
bellard | 6e59c1d | 2003-10-27 21:24:54 +0000 | [diff] [blame] | 278 | |
j_mayer | 6ebbf39 | 2007-10-14 07:07:08 +0000 | [diff] [blame] | 279 | void tlb_fill(target_ulong addr, int is_write, int mmu_idx, |
bellard | 6e59c1d | 2003-10-27 21:24:54 +0000 | [diff] [blame] | 280 | void *retaddr); |
| 281 | |
blueswir1 | 79383c9 | 2008-08-30 09:51:20 +0000 | [diff] [blame] | 282 | #include "softmmu_defs.h" |
| 283 | |
j_mayer | 6ebbf39 | 2007-10-14 07:07:08 +0000 | [diff] [blame] | 284 | #define ACCESS_TYPE (NB_MMU_MODES + 1) |
bellard | 6e59c1d | 2003-10-27 21:24:54 +0000 | [diff] [blame] | 285 | #define MEMSUFFIX _code |
| 286 | #define env cpu_single_env |
| 287 | |
| 288 | #define DATA_SIZE 1 |
| 289 | #include "softmmu_header.h" |
| 290 | |
| 291 | #define DATA_SIZE 2 |
| 292 | #include "softmmu_header.h" |
| 293 | |
| 294 | #define DATA_SIZE 4 |
| 295 | #include "softmmu_header.h" |
| 296 | |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 297 | #define DATA_SIZE 8 |
| 298 | #include "softmmu_header.h" |
| 299 | |
bellard | 6e59c1d | 2003-10-27 21:24:54 +0000 | [diff] [blame] | 300 | #undef ACCESS_TYPE |
| 301 | #undef MEMSUFFIX |
| 302 | #undef env |
| 303 | |
| 304 | #endif |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 305 | |
| 306 | #if defined(CONFIG_USER_ONLY) |
blueswir1 | 4d7a088 | 2008-05-10 10:14:22 +0000 | [diff] [blame] | 307 | static inline target_ulong get_phys_addr_code(CPUState *env1, target_ulong addr) |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 308 | { |
| 309 | return addr; |
| 310 | } |
| 311 | #else |
| 312 | /* NOTE: this function can trigger an exception */ |
bellard | 1ccde1c | 2004-02-06 19:46:14 +0000 | [diff] [blame] | 313 | /* NOTE2: the returned address is not exactly the physical address: it |
| 314 | is the offset relative to phys_ram_base */ |
blueswir1 | 4d7a088 | 2008-05-10 10:14:22 +0000 | [diff] [blame] | 315 | static inline target_ulong get_phys_addr_code(CPUState *env1, target_ulong addr) |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 316 | { |
blueswir1 | 4d7a088 | 2008-05-10 10:14:22 +0000 | [diff] [blame] | 317 | int mmu_idx, page_index, pd; |
pbrook | 5579c7f | 2009-04-11 14:47:08 +0000 | [diff] [blame] | 318 | void *p; |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 319 | |
blueswir1 | 4d7a088 | 2008-05-10 10:14:22 +0000 | [diff] [blame] | 320 | page_index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1); |
| 321 | mmu_idx = cpu_mmu_index(env1); |
ths | 551bd27 | 2008-07-03 17:57:36 +0000 | [diff] [blame] | 322 | if (unlikely(env1->tlb_table[mmu_idx][page_index].addr_code != |
| 323 | (addr & TARGET_PAGE_MASK))) { |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 324 | ldub_code(addr); |
| 325 | } |
blueswir1 | 4d7a088 | 2008-05-10 10:14:22 +0000 | [diff] [blame] | 326 | pd = env1->tlb_table[mmu_idx][page_index].addr_code & ~TARGET_PAGE_MASK; |
bellard | 2a4188a | 2006-06-25 21:54:59 +0000 | [diff] [blame] | 327 | if (pd > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) { |
ths | 647de6c | 2007-10-20 19:45:44 +0000 | [diff] [blame] | 328 | #if defined(TARGET_SPARC) || defined(TARGET_MIPS) |
blueswir1 | e18231a | 2008-10-06 18:46:28 +0000 | [diff] [blame] | 329 | do_unassigned_access(addr, 0, 1, 0, 4); |
blueswir1 | 6c36d3f | 2007-05-17 19:30:10 +0000 | [diff] [blame] | 330 | #else |
blueswir1 | 4d7a088 | 2008-05-10 10:14:22 +0000 | [diff] [blame] | 331 | cpu_abort(env1, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr); |
blueswir1 | 6c36d3f | 2007-05-17 19:30:10 +0000 | [diff] [blame] | 332 | #endif |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 333 | } |
pbrook | 5579c7f | 2009-04-11 14:47:08 +0000 | [diff] [blame] | 334 | p = (void *)(unsigned long)addr |
| 335 | + env1->tlb_table[mmu_idx][page_index].addend; |
| 336 | return qemu_ram_addr_from_host(p); |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 337 | } |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 338 | |
ths | bf20dc0 | 2008-06-30 17:22:19 +0000 | [diff] [blame] | 339 | /* Deterministic execution requires that IO only be performed on the last |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 340 | instruction of a TB so that interrupts take effect immediately. */ |
| 341 | static inline int can_do_io(CPUState *env) |
| 342 | { |
| 343 | if (!use_icount) |
| 344 | return 1; |
| 345 | |
| 346 | /* If not executing code then assume we are ok. */ |
| 347 | if (!env->current_tb) |
| 348 | return 1; |
| 349 | |
| 350 | return env->can_do_io != 0; |
| 351 | } |
bellard | 4390df5 | 2004-01-04 18:03:10 +0000 | [diff] [blame] | 352 | #endif |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 353 | |
blueswir1 | 640f42e | 2009-04-19 10:18:01 +0000 | [diff] [blame] | 354 | #ifdef CONFIG_KQEMU |
bellard | f32fc64 | 2006-02-08 22:43:39 +0000 | [diff] [blame] | 355 | #define KQEMU_MODIFY_PAGE_MASK (0xff & ~(VGA_DIRTY_FLAG | CODE_DIRTY_FLAG)) |
| 356 | |
bellard | da26024 | 2008-05-30 20:48:25 +0000 | [diff] [blame] | 357 | #define MSR_QPI_COMMBASE 0xfabe0010 |
| 358 | |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 359 | int kqemu_init(CPUState *env); |
| 360 | int kqemu_cpu_exec(CPUState *env); |
| 361 | void kqemu_flush_page(CPUState *env, target_ulong addr); |
| 362 | void kqemu_flush(CPUState *env, int global); |
bellard | 4b7df22 | 2005-08-21 09:37:35 +0000 | [diff] [blame] | 363 | void kqemu_set_notdirty(CPUState *env, ram_addr_t ram_addr); |
bellard | f32fc64 | 2006-02-08 22:43:39 +0000 | [diff] [blame] | 364 | void kqemu_modify_page(CPUState *env, ram_addr_t ram_addr); |
bellard | da26024 | 2008-05-30 20:48:25 +0000 | [diff] [blame] | 365 | void kqemu_set_phys_mem(uint64_t start_addr, ram_addr_t size, |
| 366 | ram_addr_t phys_offset); |
bellard | a332e11 | 2005-09-03 17:55:47 +0000 | [diff] [blame] | 367 | void kqemu_cpu_interrupt(CPUState *env); |
bellard | f32fc64 | 2006-02-08 22:43:39 +0000 | [diff] [blame] | 368 | void kqemu_record_dump(void); |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 369 | |
bellard | da26024 | 2008-05-30 20:48:25 +0000 | [diff] [blame] | 370 | extern uint32_t kqemu_comm_base; |
| 371 | |
pbrook | 94a6b54 | 2009-04-11 17:15:54 +0000 | [diff] [blame] | 372 | extern ram_addr_t kqemu_phys_ram_size; |
| 373 | extern uint8_t *kqemu_phys_ram_base; |
| 374 | |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 375 | static inline int kqemu_is_ok(CPUState *env) |
| 376 | { |
| 377 | return(env->kqemu_enabled && |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 378 | (env->cr[0] & CR0_PE_MASK) && |
bellard | f32fc64 | 2006-02-08 22:43:39 +0000 | [diff] [blame] | 379 | !(env->hflags & HF_INHIBIT_IRQ_MASK) && |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 380 | (env->eflags & IF_MASK) && |
bellard | f32fc64 | 2006-02-08 22:43:39 +0000 | [diff] [blame] | 381 | !(env->eflags & VM_MASK) && |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 382 | (env->kqemu_enabled == 2 || |
bellard | f32fc64 | 2006-02-08 22:43:39 +0000 | [diff] [blame] | 383 | ((env->hflags & HF_CPL_MASK) == 3 && |
| 384 | (env->eflags & IOPL_MASK) != IOPL_MASK))); |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 385 | } |
| 386 | |
| 387 | #endif |
aliguori | dde2367 | 2008-11-18 20:50:36 +0000 | [diff] [blame] | 388 | |
| 389 | typedef void (CPUDebugExcpHandler)(CPUState *env); |
| 390 | |
| 391 | CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler); |
aurel32 | 1b530a6 | 2009-04-05 20:08:59 +0000 | [diff] [blame] | 392 | |
| 393 | /* vl.c */ |
| 394 | extern int singlestep; |
| 395 | |
aliguori | 875cdcf | 2008-10-23 13:52:00 +0000 | [diff] [blame] | 396 | #endif |