blob: 434605d8d1bc10cdc9baf1d3fc8623d64f8b2da1 [file] [log] [blame]
bellardd4e81642003-05-25 16:46:15 +00001/*
2 * internal execution defines for qemu
ths5fafdf22007-09-16 21:08:06 +00003 *
bellardd4e81642003-05-25 16:46:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20
bellardb346ff42003-06-15 20:05:50 +000021/* allow to see translation results - the slowdown should be negligible, so we leave it */
22#define DEBUG_DISAS
23
bellard33417e72003-08-10 21:47:01 +000024#ifndef glue
25#define xglue(x, y) x ## y
26#define glue(x, y) xglue(x, y)
27#define stringify(s) tostring(s)
28#define tostring(s) #s
29#endif
30
bellardc98baaa2005-07-02 13:31:24 +000031#if __GNUC__ < 3
bellard33417e72003-08-10 21:47:01 +000032#define __builtin_expect(x, n) (x)
33#endif
34
bellarde2222c32003-08-10 23:39:03 +000035#ifdef __i386__
36#define REGPARM(n) __attribute((regparm(n)))
37#else
38#define REGPARM(n)
39#endif
40
bellardb346ff42003-06-15 20:05:50 +000041/* is_jmp field values */
42#define DISAS_NEXT 0 /* next instruction can be analyzed */
43#define DISAS_JUMP 1 /* only pc was modified dynamically */
44#define DISAS_UPDATE 2 /* cpu state was modified dynamically */
45#define DISAS_TB_JUMP 3 /* only pc was modified statically */
46
47struct TranslationBlock;
48
49/* XXX: make safe guess about sizes */
50#define MAX_OP_PER_INSTR 32
51#define OPC_BUF_SIZE 512
52#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)
53
54#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * 3)
55
56extern uint16_t gen_opc_buf[OPC_BUF_SIZE];
57extern uint32_t gen_opparam_buf[OPPARAM_BUF_SIZE];
bellardc27004e2005-01-03 23:35:10 +000058extern long gen_labels[OPC_BUF_SIZE];
59extern int nb_gen_labels;
60extern target_ulong gen_opc_pc[OPC_BUF_SIZE];
61extern target_ulong gen_opc_npc[OPC_BUF_SIZE];
bellard66e85a22003-06-24 13:28:12 +000062extern uint8_t gen_opc_cc_op[OPC_BUF_SIZE];
bellardb346ff42003-06-15 20:05:50 +000063extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
bellardc3278b72005-03-20 12:43:29 +000064extern target_ulong gen_opc_jump_pc[2];
bellard30d6cb82005-12-05 19:56:07 +000065extern uint32_t gen_opc_hflags[OPC_BUF_SIZE];
bellardb346ff42003-06-15 20:05:50 +000066
bellard9886cc12004-01-04 23:53:54 +000067typedef void (GenOpFunc)(void);
68typedef void (GenOpFunc1)(long);
69typedef void (GenOpFunc2)(long, long);
70typedef void (GenOpFunc3)(long, long, long);
ths3b46e622007-09-17 08:09:54 +000071
bellardb346ff42003-06-15 20:05:50 +000072#if defined(TARGET_I386)
73
bellard33417e72003-08-10 21:47:01 +000074void optimize_flags_init(void);
bellardd4e81642003-05-25 16:46:15 +000075
bellardb346ff42003-06-15 20:05:50 +000076#endif
77
78extern FILE *logfile;
79extern int loglevel;
80
ths69d35722007-05-16 11:59:40 +000081void muls64(int64_t *phigh, int64_t *plow, int64_t a, int64_t b);
82void mulu64(uint64_t *phigh, uint64_t *plow, uint64_t a, uint64_t b);
83
bellard4c3a88a2003-07-26 12:06:08 +000084int gen_intermediate_code(CPUState *env, struct TranslationBlock *tb);
85int gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb);
bellardb346ff42003-06-15 20:05:50 +000086void dump_ops(const uint16_t *opc_buf, const uint32_t *opparam_buf);
bellard4c3a88a2003-07-26 12:06:08 +000087int cpu_gen_code(CPUState *env, struct TranslationBlock *tb,
bellardb346ff42003-06-15 20:05:50 +000088 int max_code_size, int *gen_code_size_ptr);
ths5fafdf22007-09-16 21:08:06 +000089int cpu_restore_state(struct TranslationBlock *tb,
bellard58fe2f12004-02-16 22:11:32 +000090 CPUState *env, unsigned long searched_pc,
91 void *puc);
92int cpu_gen_code_copy(CPUState *env, struct TranslationBlock *tb,
93 int max_code_size, int *gen_code_size_ptr);
ths5fafdf22007-09-16 21:08:06 +000094int cpu_restore_state_copy(struct TranslationBlock *tb,
bellard58fe2f12004-02-16 22:11:32 +000095 CPUState *env, unsigned long searched_pc,
96 void *puc);
bellard2e126692004-04-25 21:28:44 +000097void cpu_resume_from_signal(CPUState *env1, void *puc);
bellard6a00d602005-11-21 23:25:50 +000098void cpu_exec_init(CPUState *env);
pbrook53a59602006-03-25 19:31:22 +000099int page_unprotect(target_ulong address, unsigned long pc, void *puc);
ths5fafdf22007-09-16 21:08:06 +0000100void tb_invalidate_phys_page_range(target_ulong start, target_ulong end,
bellard2e126692004-04-25 21:28:44 +0000101 int is_cpu_write_access);
bellard4390df52004-01-04 18:03:10 +0000102void tb_invalidate_page_range(target_ulong start, target_ulong end);
bellard2e126692004-04-25 21:28:44 +0000103void tlb_flush_page(CPUState *env, target_ulong addr);
bellardee8b7022004-02-03 23:35:10 +0000104void tlb_flush(CPUState *env, int flush_global);
ths5fafdf22007-09-16 21:08:06 +0000105int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
106 target_phys_addr_t paddr, int prot,
bellard84b7b8e2005-11-28 21:19:04 +0000107 int is_user, int is_softmmu);
ths5fafdf22007-09-16 21:08:06 +0000108static inline int tlb_set_page(CPUState *env, target_ulong vaddr,
109 target_phys_addr_t paddr, int prot,
bellard84b7b8e2005-11-28 21:19:04 +0000110 int is_user, int is_softmmu)
111{
112 if (prot & PAGE_READ)
113 prot |= PAGE_EXEC;
114 return tlb_set_page_exec(env, vaddr, paddr, prot, is_user, is_softmmu);
115}
bellardd4e81642003-05-25 16:46:15 +0000116
117#define CODE_GEN_MAX_SIZE 65536
118#define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */
119
bellard4390df52004-01-04 18:03:10 +0000120#define CODE_GEN_PHYS_HASH_BITS 15
121#define CODE_GEN_PHYS_HASH_SIZE (1 << CODE_GEN_PHYS_HASH_BITS)
122
bellardd4e81642003-05-25 16:46:15 +0000123/* maximum total translate dcode allocated */
bellard4390df52004-01-04 18:03:10 +0000124
125/* NOTE: the translated code area cannot be too big because on some
bellardc4c7e3e2004-01-18 21:50:28 +0000126 archs the range of "fast" function calls is limited. Here is a
bellard4390df52004-01-04 18:03:10 +0000127 summary of the ranges:
128
129 i386 : signed 32 bits
130 arm : signed 26 bits
131 ppc : signed 24 bits
132 sparc : signed 32 bits
133 alpha : signed 23 bits
134*/
135
136#if defined(__alpha__)
137#define CODE_GEN_BUFFER_SIZE (2 * 1024 * 1024)
bellardb8076a72005-04-07 22:20:31 +0000138#elif defined(__ia64)
139#define CODE_GEN_BUFFER_SIZE (4 * 1024 * 1024) /* range of addl */
bellard4390df52004-01-04 18:03:10 +0000140#elif defined(__powerpc__)
bellardc4c7e3e2004-01-18 21:50:28 +0000141#define CODE_GEN_BUFFER_SIZE (6 * 1024 * 1024)
bellard4390df52004-01-04 18:03:10 +0000142#else
bellardc98baaa2005-07-02 13:31:24 +0000143#define CODE_GEN_BUFFER_SIZE (16 * 1024 * 1024)
bellard4390df52004-01-04 18:03:10 +0000144#endif
145
bellardd4e81642003-05-25 16:46:15 +0000146//#define CODE_GEN_BUFFER_SIZE (128 * 1024)
147
bellard4390df52004-01-04 18:03:10 +0000148/* estimated block size for TB allocation */
149/* XXX: use a per code average code fragment size and modulate it
150 according to the host CPU */
151#if defined(CONFIG_SOFTMMU)
152#define CODE_GEN_AVG_BLOCK_SIZE 128
153#else
154#define CODE_GEN_AVG_BLOCK_SIZE 64
155#endif
156
157#define CODE_GEN_MAX_BLOCKS (CODE_GEN_BUFFER_SIZE / CODE_GEN_AVG_BLOCK_SIZE)
158
ths5fafdf22007-09-16 21:08:06 +0000159#if defined(__powerpc__)
bellard4390df52004-01-04 18:03:10 +0000160#define USE_DIRECT_JUMP
161#endif
bellard67b915a2004-03-31 23:37:16 +0000162#if defined(__i386__) && !defined(_WIN32)
bellardd4e81642003-05-25 16:46:15 +0000163#define USE_DIRECT_JUMP
164#endif
165
166typedef struct TranslationBlock {
bellard2e126692004-04-25 21:28:44 +0000167 target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */
168 target_ulong cs_base; /* CS base for this block */
bellardd4e81642003-05-25 16:46:15 +0000169 unsigned int flags; /* flags defining in which context the code was generated */
170 uint16_t size; /* size of target code for this block (1 <=
171 size <= TARGET_PAGE_SIZE) */
bellard58fe2f12004-02-16 22:11:32 +0000172 uint16_t cflags; /* compile flags */
bellardbf088062004-02-25 23:33:36 +0000173#define CF_CODE_COPY 0x0001 /* block was generated in code copy mode */
174#define CF_TB_FP_USED 0x0002 /* fp ops are used in the TB */
175#define CF_FP_USED 0x0004 /* fp ops are used in the TB or in a chained TB */
bellard2e126692004-04-25 21:28:44 +0000176#define CF_SINGLE_INSN 0x0008 /* compile only a single instruction */
bellard58fe2f12004-02-16 22:11:32 +0000177
bellardd4e81642003-05-25 16:46:15 +0000178 uint8_t *tc_ptr; /* pointer to the translated code */
bellard4390df52004-01-04 18:03:10 +0000179 /* next matching tb for physical address. */
ths5fafdf22007-09-16 21:08:06 +0000180 struct TranslationBlock *phys_hash_next;
bellard4390df52004-01-04 18:03:10 +0000181 /* first and second physical page containing code. The lower bit
182 of the pointer tells the index in page_next[] */
ths5fafdf22007-09-16 21:08:06 +0000183 struct TranslationBlock *page_next[2];
184 target_ulong page_addr[2];
bellard4390df52004-01-04 18:03:10 +0000185
bellardd4e81642003-05-25 16:46:15 +0000186 /* the following data are used to directly call another TB from
187 the code of this one. */
188 uint16_t tb_next_offset[2]; /* offset of original jump target */
189#ifdef USE_DIRECT_JUMP
bellard4cbb86e2003-09-17 22:53:29 +0000190 uint16_t tb_jmp_offset[4]; /* offset of jump instruction */
bellardd4e81642003-05-25 16:46:15 +0000191#else
bellard95f76522003-06-05 00:54:44 +0000192 uint32_t tb_next[2]; /* address of jump generated code */
bellardd4e81642003-05-25 16:46:15 +0000193#endif
194 /* list of TBs jumping to this one. This is a circular list using
195 the two least significant bits of the pointers to tell what is
196 the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
197 jmp_first */
ths5fafdf22007-09-16 21:08:06 +0000198 struct TranslationBlock *jmp_next[2];
bellardd4e81642003-05-25 16:46:15 +0000199 struct TranslationBlock *jmp_first;
200} TranslationBlock;
201
pbrookb362e5e2006-11-12 20:40:55 +0000202static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc)
203{
204 target_ulong tmp;
205 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
206 return (tmp >> TB_JMP_PAGE_BITS) & TB_JMP_PAGE_MASK;
207}
208
bellard8a40a182005-11-20 10:35:40 +0000209static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc)
bellardd4e81642003-05-25 16:46:15 +0000210{
pbrookb362e5e2006-11-12 20:40:55 +0000211 target_ulong tmp;
212 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
213 return (((tmp >> TB_JMP_PAGE_BITS) & TB_JMP_PAGE_MASK) |
214 (tmp & TB_JMP_ADDR_MASK));
bellardd4e81642003-05-25 16:46:15 +0000215}
216
bellard4390df52004-01-04 18:03:10 +0000217static inline unsigned int tb_phys_hash_func(unsigned long pc)
218{
219 return pc & (CODE_GEN_PHYS_HASH_SIZE - 1);
220}
221
bellardc27004e2005-01-03 23:35:10 +0000222TranslationBlock *tb_alloc(target_ulong pc);
bellard01243112004-01-04 15:48:17 +0000223void tb_flush(CPUState *env);
ths5fafdf22007-09-16 21:08:06 +0000224void tb_link_phys(TranslationBlock *tb,
bellard4390df52004-01-04 18:03:10 +0000225 target_ulong phys_pc, target_ulong phys_page2);
bellardd4e81642003-05-25 16:46:15 +0000226
bellard4390df52004-01-04 18:03:10 +0000227extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
bellardd4e81642003-05-25 16:46:15 +0000228
229extern uint8_t code_gen_buffer[CODE_GEN_BUFFER_SIZE];
230extern uint8_t *code_gen_ptr;
231
bellard4390df52004-01-04 18:03:10 +0000232#if defined(USE_DIRECT_JUMP)
233
234#if defined(__powerpc__)
bellard4cbb86e2003-09-17 22:53:29 +0000235static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
bellardd4e81642003-05-25 16:46:15 +0000236{
237 uint32_t val, *ptr;
bellardd4e81642003-05-25 16:46:15 +0000238
239 /* patch the branch destination */
bellard4cbb86e2003-09-17 22:53:29 +0000240 ptr = (uint32_t *)jmp_addr;
bellardd4e81642003-05-25 16:46:15 +0000241 val = *ptr;
bellard4cbb86e2003-09-17 22:53:29 +0000242 val = (val & ~0x03fffffc) | ((addr - jmp_addr) & 0x03fffffc);
bellardd4e81642003-05-25 16:46:15 +0000243 *ptr = val;
244 /* flush icache */
245 asm volatile ("dcbst 0,%0" : : "r"(ptr) : "memory");
246 asm volatile ("sync" : : : "memory");
247 asm volatile ("icbi 0,%0" : : "r"(ptr) : "memory");
248 asm volatile ("sync" : : : "memory");
249 asm volatile ("isync" : : : "memory");
250}
bellard4390df52004-01-04 18:03:10 +0000251#elif defined(__i386__)
252static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
253{
254 /* patch the branch destination */
255 *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
256 /* no need to flush icache explicitely */
257}
258#endif
bellardd4e81642003-05-25 16:46:15 +0000259
ths5fafdf22007-09-16 21:08:06 +0000260static inline void tb_set_jmp_target(TranslationBlock *tb,
bellard4cbb86e2003-09-17 22:53:29 +0000261 int n, unsigned long addr)
262{
263 unsigned long offset;
264
265 offset = tb->tb_jmp_offset[n];
266 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
267 offset = tb->tb_jmp_offset[n + 2];
268 if (offset != 0xffff)
269 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
270}
271
bellardd4e81642003-05-25 16:46:15 +0000272#else
273
274/* set the jump target */
ths5fafdf22007-09-16 21:08:06 +0000275static inline void tb_set_jmp_target(TranslationBlock *tb,
bellardd4e81642003-05-25 16:46:15 +0000276 int n, unsigned long addr)
277{
bellard95f76522003-06-05 00:54:44 +0000278 tb->tb_next[n] = addr;
bellardd4e81642003-05-25 16:46:15 +0000279}
280
281#endif
282
ths5fafdf22007-09-16 21:08:06 +0000283static inline void tb_add_jump(TranslationBlock *tb, int n,
bellardd4e81642003-05-25 16:46:15 +0000284 TranslationBlock *tb_next)
285{
bellardcf256292003-05-25 19:20:31 +0000286 /* NOTE: this test is only needed for thread safety */
287 if (!tb->jmp_next[n]) {
288 /* patch the native jump address */
289 tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr);
ths3b46e622007-09-17 08:09:54 +0000290
bellardcf256292003-05-25 19:20:31 +0000291 /* add in TB jmp circular list */
292 tb->jmp_next[n] = tb_next->jmp_first;
293 tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n));
294 }
bellardd4e81642003-05-25 16:46:15 +0000295}
296
bellarda513fe12003-05-27 23:29:48 +0000297TranslationBlock *tb_find_pc(unsigned long pc_ptr);
298
bellardd4e81642003-05-25 16:46:15 +0000299#ifndef offsetof
300#define offsetof(type, field) ((size_t) &((type *)0)->field)
301#endif
302
bellardd549f7d2004-07-05 21:47:44 +0000303#if defined(_WIN32)
304#define ASM_DATA_SECTION ".section \".data\"\n"
305#define ASM_PREVIOUS_SECTION ".section .text\n"
306#elif defined(__APPLE__)
307#define ASM_DATA_SECTION ".data\n"
308#define ASM_PREVIOUS_SECTION ".text\n"
bellardd549f7d2004-07-05 21:47:44 +0000309#else
310#define ASM_DATA_SECTION ".section \".data\"\n"
311#define ASM_PREVIOUS_SECTION ".previous\n"
bellardd549f7d2004-07-05 21:47:44 +0000312#endif
313
bellard75913b72005-08-21 15:19:36 +0000314#define ASM_OP_LABEL_NAME(n, opname) \
315 ASM_NAME(__op_label) #n "." ASM_NAME(opname)
316
bellardb346ff42003-06-15 20:05:50 +0000317#if defined(__powerpc__)
318
bellard4390df52004-01-04 18:03:10 +0000319/* we patch the jump instruction directly */
bellardae063a62005-01-09 00:07:04 +0000320#define GOTO_TB(opname, tbparam, n)\
bellardb346ff42003-06-15 20:05:50 +0000321do {\
bellardd549f7d2004-07-05 21:47:44 +0000322 asm volatile (ASM_DATA_SECTION\
bellard75913b72005-08-21 15:19:36 +0000323 ASM_OP_LABEL_NAME(n, opname) ":\n"\
bellard9257a9e2003-08-11 22:21:18 +0000324 ".long 1f\n"\
bellardd549f7d2004-07-05 21:47:44 +0000325 ASM_PREVIOUS_SECTION \
326 "b " ASM_NAME(__op_jmp) #n "\n"\
bellard9257a9e2003-08-11 22:21:18 +0000327 "1:\n");\
bellard4390df52004-01-04 18:03:10 +0000328} while (0)
329
330#elif defined(__i386__) && defined(USE_DIRECT_JUMP)
331
332/* we patch the jump instruction directly */
bellardae063a62005-01-09 00:07:04 +0000333#define GOTO_TB(opname, tbparam, n)\
bellardc27004e2005-01-03 23:35:10 +0000334do {\
335 asm volatile (".section .data\n"\
bellard75913b72005-08-21 15:19:36 +0000336 ASM_OP_LABEL_NAME(n, opname) ":\n"\
bellardc27004e2005-01-03 23:35:10 +0000337 ".long 1f\n"\
338 ASM_PREVIOUS_SECTION \
339 "jmp " ASM_NAME(__op_jmp) #n "\n"\
340 "1:\n");\
341} while (0)
342
ths9bbc5cc2007-07-31 23:46:55 +0000343#elif defined(__s390__)
344/* GCC spills R13, so we have to restore it before branching away */
345
346#define GOTO_TB(opname, tbparam, n)\
347do {\
348 static void __attribute__((used)) *dummy ## n = &&dummy_label ## n;\
349 static void __attribute__((used)) *__op_label ## n \
350 __asm__(ASM_OP_LABEL_NAME(n, opname)) = &&label ## n;\
351 __asm__ __volatile__ ( \
352 "l %%r13,52(%%r15)\n" \
353 "br %0\n" \
354 : : "r" (((TranslationBlock*)tbparam)->tb_next[n]));\
355 \
356 for(;*((int*)0);); /* just to keep GCC busy */ \
357label ## n: ;\
358dummy_label ## n: ;\
359} while(0)
360
bellardb346ff42003-06-15 20:05:50 +0000361#else
362
363/* jump to next block operations (more portable code, does not need
364 cache flushing, but slower because of indirect jump) */
bellardae063a62005-01-09 00:07:04 +0000365#define GOTO_TB(opname, tbparam, n)\
bellardb346ff42003-06-15 20:05:50 +0000366do {\
balrog6d8aa3b2007-07-02 14:06:26 +0000367 static void __attribute__((used)) *dummy ## n = &&dummy_label ## n;\
368 static void __attribute__((used)) *__op_label ## n \
bellard75913b72005-08-21 15:19:36 +0000369 __asm__(ASM_OP_LABEL_NAME(n, opname)) = &&label ## n;\
bellardb346ff42003-06-15 20:05:50 +0000370 goto *(void *)(((TranslationBlock *)tbparam)->tb_next[n]);\
bellardae063a62005-01-09 00:07:04 +0000371label ## n: ;\
372dummy_label ## n: ;\
bellard4cbb86e2003-09-17 22:53:29 +0000373} while (0)
374
bellardb346ff42003-06-15 20:05:50 +0000375#endif
376
bellard33417e72003-08-10 21:47:01 +0000377extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
378extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000379extern void *io_mem_opaque[IO_MEM_NB_ENTRIES];
bellard33417e72003-08-10 21:47:01 +0000380
ths204a1b82007-05-08 23:40:45 +0000381#if defined(__powerpc__)
bellardd4e81642003-05-25 16:46:15 +0000382static inline int testandset (int *p)
383{
384 int ret;
385 __asm__ __volatile__ (
bellard02e1ec92004-07-10 15:15:39 +0000386 "0: lwarx %0,0,%1\n"
387 " xor. %0,%3,%0\n"
388 " bne 1f\n"
389 " stwcx. %2,0,%1\n"
390 " bne- 0b\n"
bellardd4e81642003-05-25 16:46:15 +0000391 "1: "
392 : "=&r" (ret)
393 : "r" (p), "r" (1), "r" (0)
394 : "cr0", "memory");
395 return ret;
396}
ths204a1b82007-05-08 23:40:45 +0000397#elif defined(__i386__)
bellardd4e81642003-05-25 16:46:15 +0000398static inline int testandset (int *p)
399{
bellard4955a2c2005-02-07 14:09:05 +0000400 long int readval = 0;
ths3b46e622007-09-17 08:09:54 +0000401
bellard4955a2c2005-02-07 14:09:05 +0000402 __asm__ __volatile__ ("lock; cmpxchgl %2, %0"
403 : "+m" (*p), "+a" (readval)
404 : "r" (1)
405 : "cc");
406 return readval;
bellardd4e81642003-05-25 16:46:15 +0000407}
ths204a1b82007-05-08 23:40:45 +0000408#elif defined(__x86_64__)
bellardbc51c5c2004-03-17 23:46:04 +0000409static inline int testandset (int *p)
410{
bellard4955a2c2005-02-07 14:09:05 +0000411 long int readval = 0;
ths3b46e622007-09-17 08:09:54 +0000412
bellard4955a2c2005-02-07 14:09:05 +0000413 __asm__ __volatile__ ("lock; cmpxchgl %2, %0"
414 : "+m" (*p), "+a" (readval)
415 : "r" (1)
416 : "cc");
417 return readval;
bellardbc51c5c2004-03-17 23:46:04 +0000418}
ths204a1b82007-05-08 23:40:45 +0000419#elif defined(__s390__)
bellardd4e81642003-05-25 16:46:15 +0000420static inline int testandset (int *p)
421{
422 int ret;
423
424 __asm__ __volatile__ ("0: cs %0,%1,0(%2)\n"
425 " jl 0b"
426 : "=&d" (ret)
ths5fafdf22007-09-16 21:08:06 +0000427 : "r" (1), "a" (p), "0" (*p)
bellardd4e81642003-05-25 16:46:15 +0000428 : "cc", "memory" );
429 return ret;
430}
ths204a1b82007-05-08 23:40:45 +0000431#elif defined(__alpha__)
bellard2f87c602003-06-02 20:38:09 +0000432static inline int testandset (int *p)
bellardd4e81642003-05-25 16:46:15 +0000433{
434 int ret;
435 unsigned long one;
436
437 __asm__ __volatile__ ("0: mov 1,%2\n"
438 " ldl_l %0,%1\n"
439 " stl_c %2,%1\n"
440 " beq %2,1f\n"
441 ".subsection 2\n"
442 "1: br 0b\n"
443 ".previous"
444 : "=r" (ret), "=m" (*p), "=r" (one)
445 : "m" (*p));
446 return ret;
447}
ths204a1b82007-05-08 23:40:45 +0000448#elif defined(__sparc__)
bellardd4e81642003-05-25 16:46:15 +0000449static inline int testandset (int *p)
450{
451 int ret;
452
453 __asm__ __volatile__("ldstub [%1], %0"
454 : "=r" (ret)
455 : "r" (p)
456 : "memory");
457
458 return (ret ? 1 : 0);
459}
ths204a1b82007-05-08 23:40:45 +0000460#elif defined(__arm__)
bellarda95c6792003-06-09 15:29:55 +0000461static inline int testandset (int *spinlock)
462{
463 register unsigned int ret;
464 __asm__ __volatile__("swp %0, %1, [%2]"
465 : "=r"(ret)
466 : "0"(1), "r"(spinlock));
ths3b46e622007-09-17 08:09:54 +0000467
bellarda95c6792003-06-09 15:29:55 +0000468 return ret;
469}
ths204a1b82007-05-08 23:40:45 +0000470#elif defined(__mc68000)
bellard38e584a2003-08-10 22:14:22 +0000471static inline int testandset (int *p)
472{
473 char ret;
474 __asm__ __volatile__("tas %1; sne %0"
475 : "=r" (ret)
476 : "m" (p)
477 : "cc","memory");
bellard4955a2c2005-02-07 14:09:05 +0000478 return ret;
bellard38e584a2003-08-10 22:14:22 +0000479}
ths204a1b82007-05-08 23:40:45 +0000480#elif defined(__ia64)
bellard38e584a2003-08-10 22:14:22 +0000481
bellardb8076a72005-04-07 22:20:31 +0000482#include <ia64intrin.h>
483
484static inline int testandset (int *p)
485{
486 return __sync_lock_test_and_set (p, 1);
487}
ths204a1b82007-05-08 23:40:45 +0000488#elif defined(__mips__)
thsc4b89d12007-05-05 19:23:11 +0000489static inline int testandset (int *p)
490{
491 int ret;
492
493 __asm__ __volatile__ (
494 " .set push \n"
495 " .set noat \n"
496 " .set mips2 \n"
497 "1: li $1, 1 \n"
498 " ll %0, %1 \n"
499 " sc $1, %1 \n"
ths976a0d02007-05-10 00:33:40 +0000500 " beqz $1, 1b \n"
thsc4b89d12007-05-05 19:23:11 +0000501 " .set pop "
502 : "=r" (ret), "+R" (*p)
503 :
504 : "memory");
505
506 return ret;
507}
ths204a1b82007-05-08 23:40:45 +0000508#else
509#error unimplemented CPU support
thsc4b89d12007-05-05 19:23:11 +0000510#endif
511
bellardd4e81642003-05-25 16:46:15 +0000512typedef int spinlock_t;
513
514#define SPIN_LOCK_UNLOCKED 0
515
bellardaebcb602003-10-30 01:08:17 +0000516#if defined(CONFIG_USER_ONLY)
bellardd4e81642003-05-25 16:46:15 +0000517static inline void spin_lock(spinlock_t *lock)
518{
519 while (testandset(lock));
520}
521
522static inline void spin_unlock(spinlock_t *lock)
523{
524 *lock = 0;
525}
526
527static inline int spin_trylock(spinlock_t *lock)
528{
529 return !testandset(lock);
530}
bellard3c1cf9f2003-07-07 11:30:47 +0000531#else
532static inline void spin_lock(spinlock_t *lock)
533{
534}
535
536static inline void spin_unlock(spinlock_t *lock)
537{
538}
539
540static inline int spin_trylock(spinlock_t *lock)
541{
542 return 1;
543}
544#endif
bellardd4e81642003-05-25 16:46:15 +0000545
546extern spinlock_t tb_lock;
547
bellard36bdbe52003-11-19 22:12:02 +0000548extern int tb_invalidated_flag;
bellard6e59c1d2003-10-27 21:24:54 +0000549
bellarde95c8d52004-09-30 22:22:08 +0000550#if !defined(CONFIG_USER_ONLY)
bellard6e59c1d2003-10-27 21:24:54 +0000551
ths5fafdf22007-09-16 21:08:06 +0000552void tlb_fill(target_ulong addr, int is_write, int is_user,
bellard6e59c1d2003-10-27 21:24:54 +0000553 void *retaddr);
554
555#define ACCESS_TYPE 3
556#define MEMSUFFIX _code
557#define env cpu_single_env
558
559#define DATA_SIZE 1
560#include "softmmu_header.h"
561
562#define DATA_SIZE 2
563#include "softmmu_header.h"
564
565#define DATA_SIZE 4
566#include "softmmu_header.h"
567
bellardc27004e2005-01-03 23:35:10 +0000568#define DATA_SIZE 8
569#include "softmmu_header.h"
570
bellard6e59c1d2003-10-27 21:24:54 +0000571#undef ACCESS_TYPE
572#undef MEMSUFFIX
573#undef env
574
575#endif
bellard4390df52004-01-04 18:03:10 +0000576
577#if defined(CONFIG_USER_ONLY)
578static inline target_ulong get_phys_addr_code(CPUState *env, target_ulong addr)
579{
580 return addr;
581}
582#else
583/* NOTE: this function can trigger an exception */
bellard1ccde1c2004-02-06 19:46:14 +0000584/* NOTE2: the returned address is not exactly the physical address: it
585 is the offset relative to phys_ram_base */
bellard4390df52004-01-04 18:03:10 +0000586static inline target_ulong get_phys_addr_code(CPUState *env, target_ulong addr)
587{
bellardc27004e2005-01-03 23:35:10 +0000588 int is_user, index, pd;
bellard4390df52004-01-04 18:03:10 +0000589
590 index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
bellard3f5dcc32004-01-18 22:44:01 +0000591#if defined(TARGET_I386)
bellard4390df52004-01-04 18:03:10 +0000592 is_user = ((env->hflags & HF_CPL_MASK) == 3);
bellard3f5dcc32004-01-18 22:44:01 +0000593#elif defined (TARGET_PPC)
594 is_user = msr_pr;
bellard6af0bf92005-07-02 14:58:51 +0000595#elif defined (TARGET_MIPS)
596 is_user = ((env->hflags & MIPS_HFLAG_MODE) == MIPS_HFLAG_UM);
bellarde95c8d52004-09-30 22:22:08 +0000597#elif defined (TARGET_SPARC)
598 is_user = (env->psrs == 0);
bellardb5ff1b32005-11-26 10:38:39 +0000599#elif defined (TARGET_ARM)
600 is_user = ((env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_USR);
bellardfdf9b3e2006-04-27 21:07:38 +0000601#elif defined (TARGET_SH4)
602 is_user = ((env->sr & SR_MD) == 0);
j_mayereddf68a2007-04-05 07:22:49 +0000603#elif defined (TARGET_ALPHA)
604 is_user = ((env->ps >> 3) & 3);
pbrook06338792007-05-23 19:58:11 +0000605#elif defined (TARGET_M68K)
606 is_user = ((env->sr & SR_S) == 0);
bellard3f5dcc32004-01-18 22:44:01 +0000607#else
bellardb5ff1b32005-11-26 10:38:39 +0000608#error unimplemented CPU
bellard3f5dcc32004-01-18 22:44:01 +0000609#endif
ths5fafdf22007-09-16 21:08:06 +0000610 if (__builtin_expect(env->tlb_table[is_user][index].addr_code !=
bellard4390df52004-01-04 18:03:10 +0000611 (addr & TARGET_PAGE_MASK), 0)) {
bellardc27004e2005-01-03 23:35:10 +0000612 ldub_code(addr);
613 }
bellard84b7b8e2005-11-28 21:19:04 +0000614 pd = env->tlb_table[is_user][index].addr_code & ~TARGET_PAGE_MASK;
bellard2a4188a2006-06-25 21:54:59 +0000615 if (pd > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
blueswir16c36d3f2007-05-17 19:30:10 +0000616#ifdef TARGET_SPARC
617 do_unassigned_access(addr, 0, 1, 0);
618#else
ths36d23952007-02-28 22:37:42 +0000619 cpu_abort(env, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr);
blueswir16c36d3f2007-05-17 19:30:10 +0000620#endif
bellard4390df52004-01-04 18:03:10 +0000621 }
bellard84b7b8e2005-11-28 21:19:04 +0000622 return addr + env->tlb_table[is_user][index].addend - (unsigned long)phys_ram_base;
bellard4390df52004-01-04 18:03:10 +0000623}
624#endif
bellard9df217a2005-02-10 22:05:51 +0000625
bellard9df217a2005-02-10 22:05:51 +0000626#ifdef USE_KQEMU
bellardf32fc642006-02-08 22:43:39 +0000627#define KQEMU_MODIFY_PAGE_MASK (0xff & ~(VGA_DIRTY_FLAG | CODE_DIRTY_FLAG))
628
bellard9df217a2005-02-10 22:05:51 +0000629int kqemu_init(CPUState *env);
630int kqemu_cpu_exec(CPUState *env);
631void kqemu_flush_page(CPUState *env, target_ulong addr);
632void kqemu_flush(CPUState *env, int global);
bellard4b7df222005-08-21 09:37:35 +0000633void kqemu_set_notdirty(CPUState *env, ram_addr_t ram_addr);
bellardf32fc642006-02-08 22:43:39 +0000634void kqemu_modify_page(CPUState *env, ram_addr_t ram_addr);
bellarda332e112005-09-03 17:55:47 +0000635void kqemu_cpu_interrupt(CPUState *env);
bellardf32fc642006-02-08 22:43:39 +0000636void kqemu_record_dump(void);
bellard9df217a2005-02-10 22:05:51 +0000637
638static inline int kqemu_is_ok(CPUState *env)
639{
640 return(env->kqemu_enabled &&
ths5fafdf22007-09-16 21:08:06 +0000641 (env->cr[0] & CR0_PE_MASK) &&
bellardf32fc642006-02-08 22:43:39 +0000642 !(env->hflags & HF_INHIBIT_IRQ_MASK) &&
bellard9df217a2005-02-10 22:05:51 +0000643 (env->eflags & IF_MASK) &&
bellardf32fc642006-02-08 22:43:39 +0000644 !(env->eflags & VM_MASK) &&
ths5fafdf22007-09-16 21:08:06 +0000645 (env->kqemu_enabled == 2 ||
bellardf32fc642006-02-08 22:43:39 +0000646 ((env->hflags & HF_CPL_MASK) == 3 &&
647 (env->eflags & IOPL_MASK) != IOPL_MASK)));
bellard9df217a2005-02-10 22:05:51 +0000648}
649
650#endif