blob: fdf8c9f5cd6b5f6a0f7778078ad2c37e00b7836e [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnes23b2f8b2011-06-28 13:04:16 -070028#include <linux/cpufreq.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070029#include <linux/module.h>
30#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080031#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080032#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070034#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080035#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "drmP.h"
37#include "intel_drv.h"
38#include "i915_drm.h"
39#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070040#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100041#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080042#include "drm_crtc_helper.h"
Keith Packardc0f372b32011-11-16 22:24:52 -080043#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080044
Zhenyu Wang32f9d652009-07-24 01:00:32 +080045#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
46
Akshay Joshi0206e352011-08-16 15:34:10 -040047bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020048static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010049static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080050
51typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040052 /* given values */
53 int n;
54 int m1, m2;
55 int p1, p2;
56 /* derived values */
57 int dot;
58 int vco;
59 int m;
60 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080061} intel_clock_t;
62
63typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040064 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080065} intel_range_t;
66
67typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040068 int dot_limit;
69 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080070} intel_p2_t;
71
72#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080073typedef struct intel_limit intel_limit_t;
74struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040075 intel_range_t dot, vco, n, m, m1, m2, p, p1;
76 intel_p2_t p2;
77 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
Sean Paulcec2f352012-01-10 15:09:36 -080078 int, int, intel_clock_t *, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080079};
Jesse Barnes79e53942008-11-07 14:24:08 -080080
Jesse Barnes2377b742010-07-07 14:06:43 -070081/* FDI */
82#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
83
Ma Lingd4906092009-03-18 20:13:27 +080084static bool
85intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080086 int target, int refclk, intel_clock_t *match_clock,
87 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080088static bool
89intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080090 int target, int refclk, intel_clock_t *match_clock,
91 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080092
Keith Packarda4fc5ed2009-04-07 16:16:42 -070093static bool
94intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080095 int target, int refclk, intel_clock_t *match_clock,
96 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080097static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -050098intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080099 int target, int refclk, intel_clock_t *match_clock,
100 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700101
Chris Wilson021357a2010-09-07 20:54:59 +0100102static inline u32 /* units of 100MHz */
103intel_fdi_link_freq(struct drm_device *dev)
104{
Chris Wilson8b99e682010-10-13 09:59:17 +0100105 if (IS_GEN5(dev)) {
106 struct drm_i915_private *dev_priv = dev->dev_private;
107 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
108 } else
109 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100110}
111
Keith Packarde4b36692009-06-05 19:22:17 -0700112static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400113 .dot = { .min = 25000, .max = 350000 },
114 .vco = { .min = 930000, .max = 1400000 },
115 .n = { .min = 3, .max = 16 },
116 .m = { .min = 96, .max = 140 },
117 .m1 = { .min = 18, .max = 26 },
118 .m2 = { .min = 6, .max = 16 },
119 .p = { .min = 4, .max = 128 },
120 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700121 .p2 = { .dot_limit = 165000,
122 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800123 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700124};
125
126static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .dot = { .min = 25000, .max = 350000 },
128 .vco = { .min = 930000, .max = 1400000 },
129 .n = { .min = 3, .max = 16 },
130 .m = { .min = 96, .max = 140 },
131 .m1 = { .min = 18, .max = 26 },
132 .m2 = { .min = 6, .max = 16 },
133 .p = { .min = 4, .max = 128 },
134 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700135 .p2 = { .dot_limit = 165000,
136 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800137 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700138};
Eric Anholt273e27c2011-03-30 13:01:10 -0700139
Keith Packarde4b36692009-06-05 19:22:17 -0700140static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400141 .dot = { .min = 20000, .max = 400000 },
142 .vco = { .min = 1400000, .max = 2800000 },
143 .n = { .min = 1, .max = 6 },
144 .m = { .min = 70, .max = 120 },
145 .m1 = { .min = 10, .max = 22 },
146 .m2 = { .min = 5, .max = 9 },
147 .p = { .min = 5, .max = 80 },
148 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700149 .p2 = { .dot_limit = 200000,
150 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800151 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700152};
153
154static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400155 .dot = { .min = 20000, .max = 400000 },
156 .vco = { .min = 1400000, .max = 2800000 },
157 .n = { .min = 1, .max = 6 },
158 .m = { .min = 70, .max = 120 },
159 .m1 = { .min = 10, .max = 22 },
160 .m2 = { .min = 5, .max = 9 },
161 .p = { .min = 7, .max = 98 },
162 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700163 .p2 = { .dot_limit = 112000,
164 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800165 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
167
Eric Anholt273e27c2011-03-30 13:01:10 -0700168
Keith Packarde4b36692009-06-05 19:22:17 -0700169static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700170 .dot = { .min = 25000, .max = 270000 },
171 .vco = { .min = 1750000, .max = 3500000},
172 .n = { .min = 1, .max = 4 },
173 .m = { .min = 104, .max = 138 },
174 .m1 = { .min = 17, .max = 23 },
175 .m2 = { .min = 5, .max = 11 },
176 .p = { .min = 10, .max = 30 },
177 .p1 = { .min = 1, .max = 3},
178 .p2 = { .dot_limit = 270000,
179 .p2_slow = 10,
180 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800181 },
Ma Lingd4906092009-03-18 20:13:27 +0800182 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700183};
184
185static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700186 .dot = { .min = 22000, .max = 400000 },
187 .vco = { .min = 1750000, .max = 3500000},
188 .n = { .min = 1, .max = 4 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 16, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 5, .max = 80 },
193 .p1 = { .min = 1, .max = 8},
194 .p2 = { .dot_limit = 165000,
195 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800196 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 20000, .max = 115000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 28, .max = 112 },
207 .p1 = { .min = 2, .max = 8 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800210 },
Ma Lingd4906092009-03-18 20:13:27 +0800211 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700212};
213
214static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700215 .dot = { .min = 80000, .max = 224000 },
216 .vco = { .min = 1750000, .max = 3500000 },
217 .n = { .min = 1, .max = 3 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 14, .max = 42 },
222 .p1 = { .min = 2, .max = 6 },
223 .p2 = { .dot_limit = 0,
224 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800225 },
Ma Lingd4906092009-03-18 20:13:27 +0800226 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
229static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .dot = { .min = 161670, .max = 227000 },
231 .vco = { .min = 1750000, .max = 3500000},
232 .n = { .min = 1, .max = 2 },
233 .m = { .min = 97, .max = 108 },
234 .m1 = { .min = 0x10, .max = 0x12 },
235 .m2 = { .min = 0x05, .max = 0x06 },
236 .p = { .min = 10, .max = 20 },
237 .p1 = { .min = 1, .max = 2},
238 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700239 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700241};
242
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400244 .dot = { .min = 20000, .max = 400000},
245 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700246 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400247 .n = { .min = 3, .max = 6 },
248 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700249 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400250 .m1 = { .min = 0, .max = 0 },
251 .m2 = { .min = 0, .max = 254 },
252 .p = { .min = 5, .max = 80 },
253 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700254 .p2 = { .dot_limit = 200000,
255 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800256 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700257};
258
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500259static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400260 .dot = { .min = 20000, .max = 400000 },
261 .vco = { .min = 1700000, .max = 3500000 },
262 .n = { .min = 3, .max = 6 },
263 .m = { .min = 2, .max = 256 },
264 .m1 = { .min = 0, .max = 0 },
265 .m2 = { .min = 0, .max = 254 },
266 .p = { .min = 7, .max = 112 },
267 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700268 .p2 = { .dot_limit = 112000,
269 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800270 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700271};
272
Eric Anholt273e27c2011-03-30 13:01:10 -0700273/* Ironlake / Sandybridge
274 *
275 * We calculate clock using (register_value + 2) for N/M1/M2, so here
276 * the range value for them is (actual_value - 2).
277 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800278static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700279 .dot = { .min = 25000, .max = 350000 },
280 .vco = { .min = 1760000, .max = 3510000 },
281 .n = { .min = 1, .max = 5 },
282 .m = { .min = 79, .max = 127 },
283 .m1 = { .min = 12, .max = 22 },
284 .m2 = { .min = 5, .max = 9 },
285 .p = { .min = 5, .max = 80 },
286 .p1 = { .min = 1, .max = 8 },
287 .p2 = { .dot_limit = 225000,
288 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800289 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700290};
291
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800292static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .dot = { .min = 25000, .max = 350000 },
294 .vco = { .min = 1760000, .max = 3510000 },
295 .n = { .min = 1, .max = 3 },
296 .m = { .min = 79, .max = 118 },
297 .m1 = { .min = 12, .max = 22 },
298 .m2 = { .min = 5, .max = 9 },
299 .p = { .min = 28, .max = 112 },
300 .p1 = { .min = 2, .max = 8 },
301 .p2 = { .dot_limit = 225000,
302 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303 .find_pll = intel_g4x_find_best_PLL,
304};
305
306static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700307 .dot = { .min = 25000, .max = 350000 },
308 .vco = { .min = 1760000, .max = 3510000 },
309 .n = { .min = 1, .max = 3 },
310 .m = { .min = 79, .max = 127 },
311 .m1 = { .min = 12, .max = 22 },
312 .m2 = { .min = 5, .max = 9 },
313 .p = { .min = 14, .max = 56 },
314 .p1 = { .min = 2, .max = 8 },
315 .p2 = { .dot_limit = 225000,
316 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800317 .find_pll = intel_g4x_find_best_PLL,
318};
319
Eric Anholt273e27c2011-03-30 13:01:10 -0700320/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800321static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700322 .dot = { .min = 25000, .max = 350000 },
323 .vco = { .min = 1760000, .max = 3510000 },
324 .n = { .min = 1, .max = 2 },
325 .m = { .min = 79, .max = 126 },
326 .m1 = { .min = 12, .max = 22 },
327 .m2 = { .min = 5, .max = 9 },
328 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400329 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .p2 = { .dot_limit = 225000,
331 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800332 .find_pll = intel_g4x_find_best_PLL,
333};
334
335static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700336 .dot = { .min = 25000, .max = 350000 },
337 .vco = { .min = 1760000, .max = 3510000 },
338 .n = { .min = 1, .max = 3 },
339 .m = { .min = 79, .max = 126 },
340 .m1 = { .min = 12, .max = 22 },
341 .m2 = { .min = 5, .max = 9 },
342 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400343 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .p2 = { .dot_limit = 225000,
345 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800346 .find_pll = intel_g4x_find_best_PLL,
347};
348
349static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400350 .dot = { .min = 25000, .max = 350000 },
351 .vco = { .min = 1760000, .max = 3510000},
352 .n = { .min = 1, .max = 2 },
353 .m = { .min = 81, .max = 90 },
354 .m1 = { .min = 12, .max = 22 },
355 .m2 = { .min = 5, .max = 9 },
356 .p = { .min = 10, .max = 20 },
357 .p1 = { .min = 1, .max = 2},
358 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400360 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800361};
362
Jesse Barnes57f350b2012-03-28 13:39:25 -0700363u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
364{
365 unsigned long flags;
366 u32 val = 0;
367
368 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
369 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
370 DRM_ERROR("DPIO idle wait timed out\n");
371 goto out_unlock;
372 }
373
374 I915_WRITE(DPIO_REG, reg);
375 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
376 DPIO_BYTE);
377 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
378 DRM_ERROR("DPIO read wait timed out\n");
379 goto out_unlock;
380 }
381 val = I915_READ(DPIO_DATA);
382
383out_unlock:
384 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
385 return val;
386}
387
388static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
389 u32 val)
390{
391 unsigned long flags;
392
393 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
394 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
395 DRM_ERROR("DPIO idle wait timed out\n");
396 goto out_unlock;
397 }
398
399 I915_WRITE(DPIO_DATA, val);
400 I915_WRITE(DPIO_REG, reg);
401 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
402 DPIO_BYTE);
403 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
404 DRM_ERROR("DPIO write wait timed out\n");
405
406out_unlock:
407 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
408}
409
410static void vlv_init_dpio(struct drm_device *dev)
411{
412 struct drm_i915_private *dev_priv = dev->dev_private;
413
414 /* Reset the DPIO config */
415 I915_WRITE(DPIO_CTL, 0);
416 POSTING_READ(DPIO_CTL);
417 I915_WRITE(DPIO_CTL, 1);
418 POSTING_READ(DPIO_CTL);
419}
420
Daniel Vetter618563e2012-04-01 13:38:50 +0200421static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
422{
423 DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
424 return 1;
425}
426
427static const struct dmi_system_id intel_dual_link_lvds[] = {
428 {
429 .callback = intel_dual_link_lvds_callback,
430 .ident = "Apple MacBook Pro (Core i5/i7 Series)",
431 .matches = {
432 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
433 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
434 },
435 },
436 { } /* terminating entry */
437};
438
Takashi Iwaib0354382012-03-20 13:07:05 +0100439static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
440 unsigned int reg)
441{
442 unsigned int val;
443
Takashi Iwai121d5272012-03-20 13:07:06 +0100444 /* use the module option value if specified */
445 if (i915_lvds_channel_mode > 0)
446 return i915_lvds_channel_mode == 2;
447
Daniel Vetter618563e2012-04-01 13:38:50 +0200448 if (dmi_check_system(intel_dual_link_lvds))
449 return true;
450
Takashi Iwaib0354382012-03-20 13:07:05 +0100451 if (dev_priv->lvds_val)
452 val = dev_priv->lvds_val;
453 else {
454 /* BIOS should set the proper LVDS register value at boot, but
455 * in reality, it doesn't set the value when the lid is closed;
456 * we need to check "the value to be set" in VBT when LVDS
457 * register is uninitialized.
458 */
459 val = I915_READ(reg);
460 if (!(val & ~LVDS_DETECTED))
461 val = dev_priv->bios_lvds_val;
462 dev_priv->lvds_val = val;
463 }
464 return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
465}
466
Chris Wilson1b894b52010-12-14 20:04:54 +0000467static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
468 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800469{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800470 struct drm_device *dev = crtc->dev;
471 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800472 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800473
474 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100475 if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800476 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000477 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800478 limit = &intel_limits_ironlake_dual_lvds_100m;
479 else
480 limit = &intel_limits_ironlake_dual_lvds;
481 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000482 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800483 limit = &intel_limits_ironlake_single_lvds_100m;
484 else
485 limit = &intel_limits_ironlake_single_lvds;
486 }
487 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800488 HAS_eDP)
489 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800490 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800491 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800492
493 return limit;
494}
495
Ma Ling044c7c42009-03-18 20:13:23 +0800496static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
497{
498 struct drm_device *dev = crtc->dev;
499 struct drm_i915_private *dev_priv = dev->dev_private;
500 const intel_limit_t *limit;
501
502 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100503 if (is_dual_link_lvds(dev_priv, LVDS))
Ma Ling044c7c42009-03-18 20:13:23 +0800504 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700505 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800506 else
507 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700508 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800509 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
510 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700511 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800512 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700513 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400514 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700515 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800516 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700517 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800518
519 return limit;
520}
521
Chris Wilson1b894b52010-12-14 20:04:54 +0000522static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800523{
524 struct drm_device *dev = crtc->dev;
525 const intel_limit_t *limit;
526
Eric Anholtbad720f2009-10-22 16:11:14 -0700527 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000528 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800529 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800530 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500531 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800532 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500533 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800534 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500535 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100536 } else if (!IS_GEN2(dev)) {
537 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
538 limit = &intel_limits_i9xx_lvds;
539 else
540 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800541 } else {
542 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700543 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800544 else
Keith Packarde4b36692009-06-05 19:22:17 -0700545 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800546 }
547 return limit;
548}
549
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500550/* m1 is reserved as 0 in Pineview, n is a ring counter */
551static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800552{
Shaohua Li21778322009-02-23 15:19:16 +0800553 clock->m = clock->m2 + 2;
554 clock->p = clock->p1 * clock->p2;
555 clock->vco = refclk * clock->m / clock->n;
556 clock->dot = clock->vco / clock->p;
557}
558
559static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
560{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500561 if (IS_PINEVIEW(dev)) {
562 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800563 return;
564 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800565 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
566 clock->p = clock->p1 * clock->p2;
567 clock->vco = refclk * clock->m / (clock->n + 2);
568 clock->dot = clock->vco / clock->p;
569}
570
Jesse Barnes79e53942008-11-07 14:24:08 -0800571/**
572 * Returns whether any output on the specified pipe is of the specified type
573 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100574bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800575{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100576 struct drm_device *dev = crtc->dev;
577 struct drm_mode_config *mode_config = &dev->mode_config;
578 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800579
Chris Wilson4ef69c72010-09-09 15:14:28 +0100580 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
581 if (encoder->base.crtc == crtc && encoder->type == type)
582 return true;
583
584 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800585}
586
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800587#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800588/**
589 * Returns whether the given set of divisors are valid for a given refclk with
590 * the given connectors.
591 */
592
Chris Wilson1b894b52010-12-14 20:04:54 +0000593static bool intel_PLL_is_valid(struct drm_device *dev,
594 const intel_limit_t *limit,
595 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800596{
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400598 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800599 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400600 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800601 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400602 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800603 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400604 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500605 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400606 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800607 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400608 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400610 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400612 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800613 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
614 * connector, etc., rather than just a single range.
615 */
616 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400617 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800618
619 return true;
620}
621
Ma Lingd4906092009-03-18 20:13:27 +0800622static bool
623intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800624 int target, int refclk, intel_clock_t *match_clock,
625 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800626
Jesse Barnes79e53942008-11-07 14:24:08 -0800627{
628 struct drm_device *dev = crtc->dev;
629 struct drm_i915_private *dev_priv = dev->dev_private;
630 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 int err = target;
632
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200633 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800634 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800635 /*
636 * For LVDS, if the panel is on, just rely on its current
637 * settings for dual-channel. We haven't figured out how to
638 * reliably set up different single/dual channel state, if we
639 * even can.
640 */
Takashi Iwaib0354382012-03-20 13:07:05 +0100641 if (is_dual_link_lvds(dev_priv, LVDS))
Jesse Barnes79e53942008-11-07 14:24:08 -0800642 clock.p2 = limit->p2.p2_fast;
643 else
644 clock.p2 = limit->p2.p2_slow;
645 } else {
646 if (target < limit->p2.dot_limit)
647 clock.p2 = limit->p2.p2_slow;
648 else
649 clock.p2 = limit->p2.p2_fast;
650 }
651
Akshay Joshi0206e352011-08-16 15:34:10 -0400652 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800653
Zhao Yakui42158662009-11-20 11:24:18 +0800654 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
655 clock.m1++) {
656 for (clock.m2 = limit->m2.min;
657 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500658 /* m1 is always 0 in Pineview */
659 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800660 break;
661 for (clock.n = limit->n.min;
662 clock.n <= limit->n.max; clock.n++) {
663 for (clock.p1 = limit->p1.min;
664 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 int this_err;
666
Shaohua Li21778322009-02-23 15:19:16 +0800667 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000668 if (!intel_PLL_is_valid(dev, limit,
669 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800670 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800671 if (match_clock &&
672 clock.p != match_clock->p)
673 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800674
675 this_err = abs(clock.dot - target);
676 if (this_err < err) {
677 *best_clock = clock;
678 err = this_err;
679 }
680 }
681 }
682 }
683 }
684
685 return (err != target);
686}
687
Ma Lingd4906092009-03-18 20:13:27 +0800688static bool
689intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800690 int target, int refclk, intel_clock_t *match_clock,
691 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800692{
693 struct drm_device *dev = crtc->dev;
694 struct drm_i915_private *dev_priv = dev->dev_private;
695 intel_clock_t clock;
696 int max_n;
697 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400698 /* approximately equals target * 0.00585 */
699 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800700 found = false;
701
702 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800703 int lvds_reg;
704
Eric Anholtc619eed2010-01-28 16:45:52 -0800705 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800706 lvds_reg = PCH_LVDS;
707 else
708 lvds_reg = LVDS;
709 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800710 LVDS_CLKB_POWER_UP)
711 clock.p2 = limit->p2.p2_fast;
712 else
713 clock.p2 = limit->p2.p2_slow;
714 } else {
715 if (target < limit->p2.dot_limit)
716 clock.p2 = limit->p2.p2_slow;
717 else
718 clock.p2 = limit->p2.p2_fast;
719 }
720
721 memset(best_clock, 0, sizeof(*best_clock));
722 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200723 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800724 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200725 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800726 for (clock.m1 = limit->m1.max;
727 clock.m1 >= limit->m1.min; clock.m1--) {
728 for (clock.m2 = limit->m2.max;
729 clock.m2 >= limit->m2.min; clock.m2--) {
730 for (clock.p1 = limit->p1.max;
731 clock.p1 >= limit->p1.min; clock.p1--) {
732 int this_err;
733
Shaohua Li21778322009-02-23 15:19:16 +0800734 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000735 if (!intel_PLL_is_valid(dev, limit,
736 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800737 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800738 if (match_clock &&
739 clock.p != match_clock->p)
740 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000741
742 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800743 if (this_err < err_most) {
744 *best_clock = clock;
745 err_most = this_err;
746 max_n = clock.n;
747 found = true;
748 }
749 }
750 }
751 }
752 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800753 return found;
754}
Ma Lingd4906092009-03-18 20:13:27 +0800755
Zhenyu Wang2c072452009-06-05 15:38:42 +0800756static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500757intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800758 int target, int refclk, intel_clock_t *match_clock,
759 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800760{
761 struct drm_device *dev = crtc->dev;
762 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800763
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800764 if (target < 200000) {
765 clock.n = 1;
766 clock.p1 = 2;
767 clock.p2 = 10;
768 clock.m1 = 12;
769 clock.m2 = 9;
770 } else {
771 clock.n = 2;
772 clock.p1 = 1;
773 clock.p2 = 10;
774 clock.m1 = 14;
775 clock.m2 = 8;
776 }
777 intel_clock(dev, refclk, &clock);
778 memcpy(best_clock, &clock, sizeof(intel_clock_t));
779 return true;
780}
781
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700782/* DisplayPort has only two frequencies, 162MHz and 270MHz */
783static bool
784intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800785 int target, int refclk, intel_clock_t *match_clock,
786 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700787{
Chris Wilson5eddb702010-09-11 13:48:45 +0100788 intel_clock_t clock;
789 if (target < 200000) {
790 clock.p1 = 2;
791 clock.p2 = 10;
792 clock.n = 2;
793 clock.m1 = 23;
794 clock.m2 = 8;
795 } else {
796 clock.p1 = 1;
797 clock.p2 = 10;
798 clock.n = 1;
799 clock.m1 = 14;
800 clock.m2 = 2;
801 }
802 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
803 clock.p = (clock.p1 * clock.p2);
804 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
805 clock.vco = 0;
806 memcpy(best_clock, &clock, sizeof(intel_clock_t));
807 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700808}
809
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700810/**
811 * intel_wait_for_vblank - wait for vblank on a given pipe
812 * @dev: drm device
813 * @pipe: pipe to wait for
814 *
815 * Wait for vblank to occur on a given pipe. Needed for various bits of
816 * mode setting code.
817 */
818void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800819{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700820 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800821 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700822
Chris Wilson300387c2010-09-05 20:25:43 +0100823 /* Clear existing vblank status. Note this will clear any other
824 * sticky status fields as well.
825 *
826 * This races with i915_driver_irq_handler() with the result
827 * that either function could miss a vblank event. Here it is not
828 * fatal, as we will either wait upon the next vblank interrupt or
829 * timeout. Generally speaking intel_wait_for_vblank() is only
830 * called during modeset at which time the GPU should be idle and
831 * should *not* be performing page flips and thus not waiting on
832 * vblanks...
833 * Currently, the result of us stealing a vblank from the irq
834 * handler is that a single frame will be skipped during swapbuffers.
835 */
836 I915_WRITE(pipestat_reg,
837 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
838
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700839 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100840 if (wait_for(I915_READ(pipestat_reg) &
841 PIPE_VBLANK_INTERRUPT_STATUS,
842 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700843 DRM_DEBUG_KMS("vblank wait timed out\n");
844}
845
Keith Packardab7ad7f2010-10-03 00:33:06 -0700846/*
847 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700848 * @dev: drm device
849 * @pipe: pipe to wait for
850 *
851 * After disabling a pipe, we can't wait for vblank in the usual way,
852 * spinning on the vblank interrupt status bit, since we won't actually
853 * see an interrupt when the pipe is disabled.
854 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700855 * On Gen4 and above:
856 * wait for the pipe register state bit to turn off
857 *
858 * Otherwise:
859 * wait for the display line value to settle (it usually
860 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100861 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700862 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100863void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700864{
865 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700866
Keith Packardab7ad7f2010-10-03 00:33:06 -0700867 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100868 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700869
Keith Packardab7ad7f2010-10-03 00:33:06 -0700870 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100871 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
872 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -0700873 DRM_DEBUG_KMS("pipe_off wait timed out\n");
874 } else {
875 u32 last_line;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100876 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700877 unsigned long timeout = jiffies + msecs_to_jiffies(100);
878
879 /* Wait for the display line to settle */
880 do {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100881 last_line = I915_READ(reg) & DSL_LINEMASK;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700882 mdelay(5);
Chris Wilson58e10eb2010-10-03 10:56:11 +0100883 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700884 time_after(timeout, jiffies));
885 if (time_after(jiffies, timeout))
886 DRM_DEBUG_KMS("pipe_off wait timed out\n");
887 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800888}
889
Jesse Barnesb24e7172011-01-04 15:09:30 -0800890static const char *state_string(bool enabled)
891{
892 return enabled ? "on" : "off";
893}
894
895/* Only for pre-ILK configs */
896static void assert_pll(struct drm_i915_private *dev_priv,
897 enum pipe pipe, bool state)
898{
899 int reg;
900 u32 val;
901 bool cur_state;
902
903 reg = DPLL(pipe);
904 val = I915_READ(reg);
905 cur_state = !!(val & DPLL_VCO_ENABLE);
906 WARN(cur_state != state,
907 "PLL state assertion failure (expected %s, current %s)\n",
908 state_string(state), state_string(cur_state));
909}
910#define assert_pll_enabled(d, p) assert_pll(d, p, true)
911#define assert_pll_disabled(d, p) assert_pll(d, p, false)
912
Jesse Barnes040484a2011-01-03 12:14:26 -0800913/* For ILK+ */
914static void assert_pch_pll(struct drm_i915_private *dev_priv,
915 enum pipe pipe, bool state)
916{
917 int reg;
918 u32 val;
919 bool cur_state;
920
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700921 if (HAS_PCH_CPT(dev_priv->dev)) {
922 u32 pch_dpll;
923
924 pch_dpll = I915_READ(PCH_DPLL_SEL);
925
926 /* Make sure the selected PLL is enabled to the transcoder */
927 WARN(!((pch_dpll >> (4 * pipe)) & 8),
928 "transcoder %d PLL not enabled\n", pipe);
929
930 /* Convert the transcoder pipe number to a pll pipe number */
931 pipe = (pch_dpll >> (4 * pipe)) & 1;
932 }
933
Jesse Barnes040484a2011-01-03 12:14:26 -0800934 reg = PCH_DPLL(pipe);
935 val = I915_READ(reg);
936 cur_state = !!(val & DPLL_VCO_ENABLE);
937 WARN(cur_state != state,
938 "PCH PLL state assertion failure (expected %s, current %s)\n",
939 state_string(state), state_string(cur_state));
940}
941#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
942#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
943
944static void assert_fdi_tx(struct drm_i915_private *dev_priv,
945 enum pipe pipe, bool state)
946{
947 int reg;
948 u32 val;
949 bool cur_state;
950
951 reg = FDI_TX_CTL(pipe);
952 val = I915_READ(reg);
953 cur_state = !!(val & FDI_TX_ENABLE);
954 WARN(cur_state != state,
955 "FDI TX state assertion failure (expected %s, current %s)\n",
956 state_string(state), state_string(cur_state));
957}
958#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
959#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
960
961static void assert_fdi_rx(struct drm_i915_private *dev_priv,
962 enum pipe pipe, bool state)
963{
964 int reg;
965 u32 val;
966 bool cur_state;
967
968 reg = FDI_RX_CTL(pipe);
969 val = I915_READ(reg);
970 cur_state = !!(val & FDI_RX_ENABLE);
971 WARN(cur_state != state,
972 "FDI RX state assertion failure (expected %s, current %s)\n",
973 state_string(state), state_string(cur_state));
974}
975#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
976#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
977
978static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
979 enum pipe pipe)
980{
981 int reg;
982 u32 val;
983
984 /* ILK FDI PLL is always enabled */
985 if (dev_priv->info->gen == 5)
986 return;
987
988 reg = FDI_TX_CTL(pipe);
989 val = I915_READ(reg);
990 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
991}
992
993static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
994 enum pipe pipe)
995{
996 int reg;
997 u32 val;
998
999 reg = FDI_RX_CTL(pipe);
1000 val = I915_READ(reg);
1001 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1002}
1003
Jesse Barnesea0760c2011-01-04 15:09:32 -08001004static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1005 enum pipe pipe)
1006{
1007 int pp_reg, lvds_reg;
1008 u32 val;
1009 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001010 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001011
1012 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1013 pp_reg = PCH_PP_CONTROL;
1014 lvds_reg = PCH_LVDS;
1015 } else {
1016 pp_reg = PP_CONTROL;
1017 lvds_reg = LVDS;
1018 }
1019
1020 val = I915_READ(pp_reg);
1021 if (!(val & PANEL_POWER_ON) ||
1022 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1023 locked = false;
1024
1025 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1026 panel_pipe = PIPE_B;
1027
1028 WARN(panel_pipe == pipe && locked,
1029 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001030 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001031}
1032
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001033void assert_pipe(struct drm_i915_private *dev_priv,
1034 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001035{
1036 int reg;
1037 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001038 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001039
Daniel Vetter8e636782012-01-22 01:36:48 +01001040 /* if we need the pipe A quirk it must be always on */
1041 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1042 state = true;
1043
Jesse Barnesb24e7172011-01-04 15:09:30 -08001044 reg = PIPECONF(pipe);
1045 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001046 cur_state = !!(val & PIPECONF_ENABLE);
1047 WARN(cur_state != state,
1048 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001049 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001050}
1051
Chris Wilson931872f2012-01-16 23:01:13 +00001052static void assert_plane(struct drm_i915_private *dev_priv,
1053 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001054{
1055 int reg;
1056 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001057 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001058
1059 reg = DSPCNTR(plane);
1060 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001061 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1062 WARN(cur_state != state,
1063 "plane %c assertion failure (expected %s, current %s)\n",
1064 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001065}
1066
Chris Wilson931872f2012-01-16 23:01:13 +00001067#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1068#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1069
Jesse Barnesb24e7172011-01-04 15:09:30 -08001070static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1071 enum pipe pipe)
1072{
1073 int reg, i;
1074 u32 val;
1075 int cur_pipe;
1076
Jesse Barnes19ec1352011-02-02 12:28:02 -08001077 /* Planes are fixed to pipes on ILK+ */
Adam Jackson28c057942011-10-07 14:38:42 -04001078 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1079 reg = DSPCNTR(pipe);
1080 val = I915_READ(reg);
1081 WARN((val & DISPLAY_PLANE_ENABLE),
1082 "plane %c assertion failure, should be disabled but not\n",
1083 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001084 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001085 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001086
Jesse Barnesb24e7172011-01-04 15:09:30 -08001087 /* Need to check both planes against the pipe */
1088 for (i = 0; i < 2; i++) {
1089 reg = DSPCNTR(i);
1090 val = I915_READ(reg);
1091 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1092 DISPPLANE_SEL_PIPE_SHIFT;
1093 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001094 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1095 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001096 }
1097}
1098
Jesse Barnes92f25842011-01-04 15:09:34 -08001099static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1100{
1101 u32 val;
1102 bool enabled;
1103
1104 val = I915_READ(PCH_DREF_CONTROL);
1105 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1106 DREF_SUPERSPREAD_SOURCE_MASK));
1107 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1108}
1109
1110static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1111 enum pipe pipe)
1112{
1113 int reg;
1114 u32 val;
1115 bool enabled;
1116
1117 reg = TRANSCONF(pipe);
1118 val = I915_READ(reg);
1119 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001120 WARN(enabled,
1121 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1122 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001123}
1124
Keith Packard4e634382011-08-06 10:39:45 -07001125static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1126 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001127{
1128 if ((val & DP_PORT_EN) == 0)
1129 return false;
1130
1131 if (HAS_PCH_CPT(dev_priv->dev)) {
1132 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1133 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1134 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1135 return false;
1136 } else {
1137 if ((val & DP_PIPE_MASK) != (pipe << 30))
1138 return false;
1139 }
1140 return true;
1141}
1142
Keith Packard1519b992011-08-06 10:35:34 -07001143static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1144 enum pipe pipe, u32 val)
1145{
1146 if ((val & PORT_ENABLE) == 0)
1147 return false;
1148
1149 if (HAS_PCH_CPT(dev_priv->dev)) {
1150 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1151 return false;
1152 } else {
1153 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1154 return false;
1155 }
1156 return true;
1157}
1158
1159static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1160 enum pipe pipe, u32 val)
1161{
1162 if ((val & LVDS_PORT_EN) == 0)
1163 return false;
1164
1165 if (HAS_PCH_CPT(dev_priv->dev)) {
1166 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1167 return false;
1168 } else {
1169 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1170 return false;
1171 }
1172 return true;
1173}
1174
1175static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1176 enum pipe pipe, u32 val)
1177{
1178 if ((val & ADPA_DAC_ENABLE) == 0)
1179 return false;
1180 if (HAS_PCH_CPT(dev_priv->dev)) {
1181 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1182 return false;
1183 } else {
1184 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1185 return false;
1186 }
1187 return true;
1188}
1189
Jesse Barnes291906f2011-02-02 12:28:03 -08001190static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001191 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001192{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001193 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001194 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001195 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001196 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001197}
1198
1199static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1200 enum pipe pipe, int reg)
1201{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001202 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001203 WARN(hdmi_pipe_enabled(dev_priv, val, pipe),
Adam Jackson23c99e72011-10-07 14:38:43 -04001204 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001205 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001206}
1207
1208static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1209 enum pipe pipe)
1210{
1211 int reg;
1212 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001213
Keith Packardf0575e92011-07-25 22:12:43 -07001214 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1215 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1216 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001217
1218 reg = PCH_ADPA;
1219 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001220 WARN(adpa_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001221 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001222 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001223
1224 reg = PCH_LVDS;
1225 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001226 WARN(lvds_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001227 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001228 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001229
1230 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1231 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1232 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1233}
1234
Jesse Barnesb24e7172011-01-04 15:09:30 -08001235/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001236 * intel_enable_pll - enable a PLL
1237 * @dev_priv: i915 private structure
1238 * @pipe: pipe PLL to enable
1239 *
1240 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1241 * make sure the PLL reg is writable first though, since the panel write
1242 * protect mechanism may be enabled.
1243 *
1244 * Note! This is for pre-ILK only.
1245 */
1246static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1247{
1248 int reg;
1249 u32 val;
1250
1251 /* No really, not for ILK+ */
1252 BUG_ON(dev_priv->info->gen >= 5);
1253
1254 /* PLL is protected by panel, make sure we can write it */
1255 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1256 assert_panel_unlocked(dev_priv, pipe);
1257
1258 reg = DPLL(pipe);
1259 val = I915_READ(reg);
1260 val |= DPLL_VCO_ENABLE;
1261
1262 /* We do this three times for luck */
1263 I915_WRITE(reg, val);
1264 POSTING_READ(reg);
1265 udelay(150); /* wait for warmup */
1266 I915_WRITE(reg, val);
1267 POSTING_READ(reg);
1268 udelay(150); /* wait for warmup */
1269 I915_WRITE(reg, val);
1270 POSTING_READ(reg);
1271 udelay(150); /* wait for warmup */
1272}
1273
1274/**
1275 * intel_disable_pll - disable a PLL
1276 * @dev_priv: i915 private structure
1277 * @pipe: pipe PLL to disable
1278 *
1279 * Disable the PLL for @pipe, making sure the pipe is off first.
1280 *
1281 * Note! This is for pre-ILK only.
1282 */
1283static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1284{
1285 int reg;
1286 u32 val;
1287
1288 /* Don't disable pipe A or pipe A PLLs if needed */
1289 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1290 return;
1291
1292 /* Make sure the pipe isn't still relying on us */
1293 assert_pipe_disabled(dev_priv, pipe);
1294
1295 reg = DPLL(pipe);
1296 val = I915_READ(reg);
1297 val &= ~DPLL_VCO_ENABLE;
1298 I915_WRITE(reg, val);
1299 POSTING_READ(reg);
1300}
1301
1302/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001303 * intel_enable_pch_pll - enable PCH PLL
1304 * @dev_priv: i915 private structure
1305 * @pipe: pipe PLL to enable
1306 *
1307 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1308 * drives the transcoder clock.
1309 */
1310static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
1311 enum pipe pipe)
1312{
1313 int reg;
1314 u32 val;
1315
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001316 if (pipe > 1)
1317 return;
1318
Jesse Barnes92f25842011-01-04 15:09:34 -08001319 /* PCH only available on ILK+ */
1320 BUG_ON(dev_priv->info->gen < 5);
1321
1322 /* PCH refclock must be enabled first */
1323 assert_pch_refclk_enabled(dev_priv);
1324
1325 reg = PCH_DPLL(pipe);
1326 val = I915_READ(reg);
1327 val |= DPLL_VCO_ENABLE;
1328 I915_WRITE(reg, val);
1329 POSTING_READ(reg);
1330 udelay(200);
1331}
1332
1333static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
1334 enum pipe pipe)
1335{
1336 int reg;
Jesse Barnes7a419862011-11-15 10:28:53 -08001337 u32 val, pll_mask = TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL,
1338 pll_sel = TRANSC_DPLL_ENABLE;
Jesse Barnes92f25842011-01-04 15:09:34 -08001339
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001340 if (pipe > 1)
1341 return;
1342
Jesse Barnes92f25842011-01-04 15:09:34 -08001343 /* PCH only available on ILK+ */
1344 BUG_ON(dev_priv->info->gen < 5);
1345
1346 /* Make sure transcoder isn't still depending on us */
1347 assert_transcoder_disabled(dev_priv, pipe);
1348
Jesse Barnes7a419862011-11-15 10:28:53 -08001349 if (pipe == 0)
1350 pll_sel |= TRANSC_DPLLA_SEL;
1351 else if (pipe == 1)
1352 pll_sel |= TRANSC_DPLLB_SEL;
1353
1354
1355 if ((I915_READ(PCH_DPLL_SEL) & pll_mask) == pll_sel)
1356 return;
1357
Jesse Barnes92f25842011-01-04 15:09:34 -08001358 reg = PCH_DPLL(pipe);
1359 val = I915_READ(reg);
1360 val &= ~DPLL_VCO_ENABLE;
1361 I915_WRITE(reg, val);
1362 POSTING_READ(reg);
1363 udelay(200);
1364}
1365
Jesse Barnes040484a2011-01-03 12:14:26 -08001366static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1367 enum pipe pipe)
1368{
1369 int reg;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001370 u32 val, pipeconf_val;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001371 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Jesse Barnes040484a2011-01-03 12:14:26 -08001372
1373 /* PCH only available on ILK+ */
1374 BUG_ON(dev_priv->info->gen < 5);
1375
1376 /* Make sure PCH DPLL is enabled */
1377 assert_pch_pll_enabled(dev_priv, pipe);
1378
1379 /* FDI must be feeding us bits for PCH ports */
1380 assert_fdi_tx_enabled(dev_priv, pipe);
1381 assert_fdi_rx_enabled(dev_priv, pipe);
1382
1383 reg = TRANSCONF(pipe);
1384 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001385 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001386
1387 if (HAS_PCH_IBX(dev_priv->dev)) {
1388 /*
1389 * make the BPC in transcoder be consistent with
1390 * that in pipeconf reg.
1391 */
1392 val &= ~PIPE_BPC_MASK;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001393 val |= pipeconf_val & PIPE_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001394 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001395
1396 val &= ~TRANS_INTERLACE_MASK;
1397 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001398 if (HAS_PCH_IBX(dev_priv->dev) &&
1399 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1400 val |= TRANS_LEGACY_INTERLACED_ILK;
1401 else
1402 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001403 else
1404 val |= TRANS_PROGRESSIVE;
1405
Jesse Barnes040484a2011-01-03 12:14:26 -08001406 I915_WRITE(reg, val | TRANS_ENABLE);
1407 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1408 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1409}
1410
1411static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1412 enum pipe pipe)
1413{
1414 int reg;
1415 u32 val;
1416
1417 /* FDI relies on the transcoder */
1418 assert_fdi_tx_disabled(dev_priv, pipe);
1419 assert_fdi_rx_disabled(dev_priv, pipe);
1420
Jesse Barnes291906f2011-02-02 12:28:03 -08001421 /* Ports must be off as well */
1422 assert_pch_ports_disabled(dev_priv, pipe);
1423
Jesse Barnes040484a2011-01-03 12:14:26 -08001424 reg = TRANSCONF(pipe);
1425 val = I915_READ(reg);
1426 val &= ~TRANS_ENABLE;
1427 I915_WRITE(reg, val);
1428 /* wait for PCH transcoder off, transcoder state */
1429 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001430 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001431}
1432
Jesse Barnes92f25842011-01-04 15:09:34 -08001433/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001434 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001435 * @dev_priv: i915 private structure
1436 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001437 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001438 *
1439 * Enable @pipe, making sure that various hardware specific requirements
1440 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1441 *
1442 * @pipe should be %PIPE_A or %PIPE_B.
1443 *
1444 * Will wait until the pipe is actually running (i.e. first vblank) before
1445 * returning.
1446 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001447static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1448 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001449{
1450 int reg;
1451 u32 val;
1452
1453 /*
1454 * A pipe without a PLL won't actually be able to drive bits from
1455 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1456 * need the check.
1457 */
1458 if (!HAS_PCH_SPLIT(dev_priv->dev))
1459 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001460 else {
1461 if (pch_port) {
1462 /* if driving the PCH, we need FDI enabled */
1463 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1464 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1465 }
1466 /* FIXME: assert CPU port conditions for SNB+ */
1467 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001468
1469 reg = PIPECONF(pipe);
1470 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001471 if (val & PIPECONF_ENABLE)
1472 return;
1473
1474 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001475 intel_wait_for_vblank(dev_priv->dev, pipe);
1476}
1477
1478/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001479 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001480 * @dev_priv: i915 private structure
1481 * @pipe: pipe to disable
1482 *
1483 * Disable @pipe, making sure that various hardware specific requirements
1484 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1485 *
1486 * @pipe should be %PIPE_A or %PIPE_B.
1487 *
1488 * Will wait until the pipe has shut down before returning.
1489 */
1490static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1491 enum pipe pipe)
1492{
1493 int reg;
1494 u32 val;
1495
1496 /*
1497 * Make sure planes won't keep trying to pump pixels to us,
1498 * or we might hang the display.
1499 */
1500 assert_planes_disabled(dev_priv, pipe);
1501
1502 /* Don't disable pipe A or pipe A PLLs if needed */
1503 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1504 return;
1505
1506 reg = PIPECONF(pipe);
1507 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001508 if ((val & PIPECONF_ENABLE) == 0)
1509 return;
1510
1511 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001512 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1513}
1514
Keith Packardd74362c2011-07-28 14:47:14 -07001515/*
1516 * Plane regs are double buffered, going from enabled->disabled needs a
1517 * trigger in order to latch. The display address reg provides this.
1518 */
1519static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1520 enum plane plane)
1521{
1522 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1523 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1524}
1525
Jesse Barnesb24e7172011-01-04 15:09:30 -08001526/**
1527 * intel_enable_plane - enable a display plane on a given pipe
1528 * @dev_priv: i915 private structure
1529 * @plane: plane to enable
1530 * @pipe: pipe being fed
1531 *
1532 * Enable @plane on @pipe, making sure that @pipe is running first.
1533 */
1534static void intel_enable_plane(struct drm_i915_private *dev_priv,
1535 enum plane plane, enum pipe pipe)
1536{
1537 int reg;
1538 u32 val;
1539
1540 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1541 assert_pipe_enabled(dev_priv, pipe);
1542
1543 reg = DSPCNTR(plane);
1544 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001545 if (val & DISPLAY_PLANE_ENABLE)
1546 return;
1547
1548 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001549 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001550 intel_wait_for_vblank(dev_priv->dev, pipe);
1551}
1552
Jesse Barnesb24e7172011-01-04 15:09:30 -08001553/**
1554 * intel_disable_plane - disable a display plane
1555 * @dev_priv: i915 private structure
1556 * @plane: plane to disable
1557 * @pipe: pipe consuming the data
1558 *
1559 * Disable @plane; should be an independent operation.
1560 */
1561static void intel_disable_plane(struct drm_i915_private *dev_priv,
1562 enum plane plane, enum pipe pipe)
1563{
1564 int reg;
1565 u32 val;
1566
1567 reg = DSPCNTR(plane);
1568 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001569 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1570 return;
1571
1572 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001573 intel_flush_display_plane(dev_priv, plane);
1574 intel_wait_for_vblank(dev_priv->dev, pipe);
1575}
1576
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001577static void disable_pch_dp(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001578 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001579{
1580 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001581 if (dp_pipe_enabled(dev_priv, pipe, port_sel, val)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001582 DRM_DEBUG_KMS("Disabling pch dp %x on pipe %d\n", reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001583 I915_WRITE(reg, val & ~DP_PORT_EN);
Keith Packardf0575e92011-07-25 22:12:43 -07001584 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001585}
1586
1587static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
1588 enum pipe pipe, int reg)
1589{
1590 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001591 if (hdmi_pipe_enabled(dev_priv, val, pipe)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001592 DRM_DEBUG_KMS("Disabling pch HDMI %x on pipe %d\n",
1593 reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001594 I915_WRITE(reg, val & ~PORT_ENABLE);
Keith Packardf0575e92011-07-25 22:12:43 -07001595 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001596}
1597
1598/* Disable any ports connected to this transcoder */
1599static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
1600 enum pipe pipe)
1601{
1602 u32 reg, val;
1603
1604 val = I915_READ(PCH_PP_CONTROL);
1605 I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
1606
Keith Packardf0575e92011-07-25 22:12:43 -07001607 disable_pch_dp(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1608 disable_pch_dp(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1609 disable_pch_dp(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001610
1611 reg = PCH_ADPA;
1612 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001613 if (adpa_pipe_enabled(dev_priv, val, pipe))
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001614 I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
1615
1616 reg = PCH_LVDS;
1617 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001618 if (lvds_pipe_enabled(dev_priv, val, pipe)) {
1619 DRM_DEBUG_KMS("disable lvds on pipe %d val 0x%08x\n", pipe, val);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001620 I915_WRITE(reg, val & ~LVDS_PORT_EN);
1621 POSTING_READ(reg);
1622 udelay(100);
1623 }
1624
1625 disable_pch_hdmi(dev_priv, pipe, HDMIB);
1626 disable_pch_hdmi(dev_priv, pipe, HDMIC);
1627 disable_pch_hdmi(dev_priv, pipe, HDMID);
1628}
1629
Chris Wilson43a95392011-07-08 12:22:36 +01001630static void i8xx_disable_fbc(struct drm_device *dev)
1631{
1632 struct drm_i915_private *dev_priv = dev->dev_private;
1633 u32 fbc_ctl;
1634
1635 /* Disable compression */
1636 fbc_ctl = I915_READ(FBC_CONTROL);
1637 if ((fbc_ctl & FBC_CTL_EN) == 0)
1638 return;
1639
1640 fbc_ctl &= ~FBC_CTL_EN;
1641 I915_WRITE(FBC_CONTROL, fbc_ctl);
1642
1643 /* Wait for compressing bit to clear */
1644 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
1645 DRM_DEBUG_KMS("FBC idle timed out\n");
1646 return;
1647 }
1648
1649 DRM_DEBUG_KMS("disabled FBC\n");
1650}
1651
Jesse Barnes80824002009-09-10 15:28:06 -07001652static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1653{
1654 struct drm_device *dev = crtc->dev;
1655 struct drm_i915_private *dev_priv = dev->dev_private;
1656 struct drm_framebuffer *fb = crtc->fb;
1657 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001658 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes80824002009-09-10 15:28:06 -07001659 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson016b9b62011-07-08 12:22:43 +01001660 int cfb_pitch;
Jesse Barnes80824002009-09-10 15:28:06 -07001661 int plane, i;
1662 u32 fbc_ctl, fbc_ctl2;
1663
Chris Wilson016b9b62011-07-08 12:22:43 +01001664 cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001665 if (fb->pitches[0] < cfb_pitch)
1666 cfb_pitch = fb->pitches[0];
Jesse Barnes80824002009-09-10 15:28:06 -07001667
1668 /* FBC_CTL wants 64B units */
Chris Wilson016b9b62011-07-08 12:22:43 +01001669 cfb_pitch = (cfb_pitch / 64) - 1;
1670 plane = intel_crtc->plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
Jesse Barnes80824002009-09-10 15:28:06 -07001671
1672 /* Clear old tags */
1673 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1674 I915_WRITE(FBC_TAG + (i * 4), 0);
1675
1676 /* Set it up... */
Chris Wilsonde568512011-07-08 12:22:39 +01001677 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
1678 fbc_ctl2 |= plane;
Jesse Barnes80824002009-09-10 15:28:06 -07001679 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1680 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1681
1682 /* enable it... */
1683 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001684 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001685 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Chris Wilson016b9b62011-07-08 12:22:43 +01001686 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Jesse Barnes80824002009-09-10 15:28:06 -07001687 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
Chris Wilson016b9b62011-07-08 12:22:43 +01001688 fbc_ctl |= obj->fence_reg;
Jesse Barnes80824002009-09-10 15:28:06 -07001689 I915_WRITE(FBC_CONTROL, fbc_ctl);
1690
Chris Wilson016b9b62011-07-08 12:22:43 +01001691 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %d, ",
1692 cfb_pitch, crtc->y, intel_crtc->plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001693}
1694
Adam Jacksonee5382a2010-04-23 11:17:39 -04001695static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001696{
Jesse Barnes80824002009-09-10 15:28:06 -07001697 struct drm_i915_private *dev_priv = dev->dev_private;
1698
1699 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1700}
1701
Jesse Barnes74dff282009-09-14 15:39:40 -07001702static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1703{
1704 struct drm_device *dev = crtc->dev;
1705 struct drm_i915_private *dev_priv = dev->dev_private;
1706 struct drm_framebuffer *fb = crtc->fb;
1707 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001708 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes74dff282009-09-14 15:39:40 -07001709 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001710 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001711 unsigned long stall_watermark = 200;
1712 u32 dpfc_ctl;
1713
Jesse Barnes74dff282009-09-14 15:39:40 -07001714 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
Chris Wilson016b9b62011-07-08 12:22:43 +01001715 dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
Chris Wilsonde568512011-07-08 12:22:39 +01001716 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
Jesse Barnes74dff282009-09-14 15:39:40 -07001717
Jesse Barnes74dff282009-09-14 15:39:40 -07001718 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1719 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1720 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1721 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1722
1723 /* enable it... */
1724 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1725
Zhao Yakui28c97732009-10-09 11:39:41 +08001726 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001727}
1728
Chris Wilson43a95392011-07-08 12:22:36 +01001729static void g4x_disable_fbc(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001730{
1731 struct drm_i915_private *dev_priv = dev->dev_private;
1732 u32 dpfc_ctl;
1733
1734 /* Disable compression */
1735 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001736 if (dpfc_ctl & DPFC_CTL_EN) {
1737 dpfc_ctl &= ~DPFC_CTL_EN;
1738 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001739
Chris Wilsonbed4a672010-09-11 10:47:47 +01001740 DRM_DEBUG_KMS("disabled FBC\n");
1741 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001742}
1743
Adam Jacksonee5382a2010-04-23 11:17:39 -04001744static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001745{
Jesse Barnes74dff282009-09-14 15:39:40 -07001746 struct drm_i915_private *dev_priv = dev->dev_private;
1747
1748 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1749}
1750
Jesse Barnes4efe0702011-01-18 11:25:41 -08001751static void sandybridge_blit_fbc_update(struct drm_device *dev)
1752{
1753 struct drm_i915_private *dev_priv = dev->dev_private;
1754 u32 blt_ecoskpd;
1755
1756 /* Make sure blitter notifies FBC of writes */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001757 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001758 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
1759 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
1760 GEN6_BLITTER_LOCK_SHIFT;
1761 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1762 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
1763 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1764 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
1765 GEN6_BLITTER_LOCK_SHIFT);
1766 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1767 POSTING_READ(GEN6_BLITTER_ECOSKPD);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001768 gen6_gt_force_wake_put(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001769}
1770
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001771static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1772{
1773 struct drm_device *dev = crtc->dev;
1774 struct drm_i915_private *dev_priv = dev->dev_private;
1775 struct drm_framebuffer *fb = crtc->fb;
1776 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001777 struct drm_i915_gem_object *obj = intel_fb->obj;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001778 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001779 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001780 unsigned long stall_watermark = 200;
1781 u32 dpfc_ctl;
1782
Chris Wilsonbed4a672010-09-11 10:47:47 +01001783 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001784 dpfc_ctl &= DPFC_RESERVED;
1785 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
Chris Wilson9ce9d062011-07-08 12:22:40 +01001786 /* Set persistent mode for front-buffer rendering, ala X. */
1787 dpfc_ctl |= DPFC_CTL_PERSISTENT_MODE;
Chris Wilson016b9b62011-07-08 12:22:43 +01001788 dpfc_ctl |= (DPFC_CTL_FENCE_EN | obj->fence_reg);
Chris Wilsonde568512011-07-08 12:22:39 +01001789 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001790
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001791 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1792 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1793 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1794 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Chris Wilson05394f32010-11-08 19:18:58 +00001795 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001796 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001797 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001798
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001799 if (IS_GEN6(dev)) {
1800 I915_WRITE(SNB_DPFC_CTL_SA,
Chris Wilson016b9b62011-07-08 12:22:43 +01001801 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001802 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001803 sandybridge_blit_fbc_update(dev);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001804 }
1805
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001806 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1807}
1808
Chris Wilson43a95392011-07-08 12:22:36 +01001809static void ironlake_disable_fbc(struct drm_device *dev)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001810{
1811 struct drm_i915_private *dev_priv = dev->dev_private;
1812 u32 dpfc_ctl;
1813
1814 /* Disable compression */
1815 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001816 if (dpfc_ctl & DPFC_CTL_EN) {
1817 dpfc_ctl &= ~DPFC_CTL_EN;
1818 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001819
Chris Wilsonbed4a672010-09-11 10:47:47 +01001820 DRM_DEBUG_KMS("disabled FBC\n");
1821 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001822}
1823
1824static bool ironlake_fbc_enabled(struct drm_device *dev)
1825{
1826 struct drm_i915_private *dev_priv = dev->dev_private;
1827
1828 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1829}
1830
Adam Jacksonee5382a2010-04-23 11:17:39 -04001831bool intel_fbc_enabled(struct drm_device *dev)
1832{
1833 struct drm_i915_private *dev_priv = dev->dev_private;
1834
1835 if (!dev_priv->display.fbc_enabled)
1836 return false;
1837
1838 return dev_priv->display.fbc_enabled(dev);
1839}
1840
Chris Wilson1630fe72011-07-08 12:22:42 +01001841static void intel_fbc_work_fn(struct work_struct *__work)
1842{
1843 struct intel_fbc_work *work =
1844 container_of(to_delayed_work(__work),
1845 struct intel_fbc_work, work);
1846 struct drm_device *dev = work->crtc->dev;
1847 struct drm_i915_private *dev_priv = dev->dev_private;
1848
1849 mutex_lock(&dev->struct_mutex);
1850 if (work == dev_priv->fbc_work) {
1851 /* Double check that we haven't switched fb without cancelling
1852 * the prior work.
1853 */
Chris Wilson016b9b62011-07-08 12:22:43 +01001854 if (work->crtc->fb == work->fb) {
Chris Wilson1630fe72011-07-08 12:22:42 +01001855 dev_priv->display.enable_fbc(work->crtc,
1856 work->interval);
1857
Chris Wilson016b9b62011-07-08 12:22:43 +01001858 dev_priv->cfb_plane = to_intel_crtc(work->crtc)->plane;
1859 dev_priv->cfb_fb = work->crtc->fb->base.id;
1860 dev_priv->cfb_y = work->crtc->y;
1861 }
1862
Chris Wilson1630fe72011-07-08 12:22:42 +01001863 dev_priv->fbc_work = NULL;
1864 }
1865 mutex_unlock(&dev->struct_mutex);
1866
1867 kfree(work);
1868}
1869
1870static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
1871{
1872 if (dev_priv->fbc_work == NULL)
1873 return;
1874
1875 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
1876
1877 /* Synchronisation is provided by struct_mutex and checking of
1878 * dev_priv->fbc_work, so we can perform the cancellation
1879 * entirely asynchronously.
1880 */
1881 if (cancel_delayed_work(&dev_priv->fbc_work->work))
1882 /* tasklet was killed before being run, clean up */
1883 kfree(dev_priv->fbc_work);
1884
1885 /* Mark the work as no longer wanted so that if it does
1886 * wake-up (because the work was already running and waiting
1887 * for our mutex), it will discover that is no longer
1888 * necessary to run.
1889 */
1890 dev_priv->fbc_work = NULL;
1891}
1892
Chris Wilson43a95392011-07-08 12:22:36 +01001893static void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
Adam Jacksonee5382a2010-04-23 11:17:39 -04001894{
Chris Wilson1630fe72011-07-08 12:22:42 +01001895 struct intel_fbc_work *work;
1896 struct drm_device *dev = crtc->dev;
1897 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jacksonee5382a2010-04-23 11:17:39 -04001898
1899 if (!dev_priv->display.enable_fbc)
1900 return;
1901
Chris Wilson1630fe72011-07-08 12:22:42 +01001902 intel_cancel_fbc_work(dev_priv);
1903
1904 work = kzalloc(sizeof *work, GFP_KERNEL);
1905 if (work == NULL) {
1906 dev_priv->display.enable_fbc(crtc, interval);
1907 return;
1908 }
1909
1910 work->crtc = crtc;
1911 work->fb = crtc->fb;
1912 work->interval = interval;
1913 INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
1914
1915 dev_priv->fbc_work = work;
1916
1917 DRM_DEBUG_KMS("scheduling delayed FBC enable\n");
1918
1919 /* Delay the actual enabling to let pageflipping cease and the
Chris Wilson016b9b62011-07-08 12:22:43 +01001920 * display to settle before starting the compression. Note that
1921 * this delay also serves a second purpose: it allows for a
1922 * vblank to pass after disabling the FBC before we attempt
1923 * to modify the control registers.
Chris Wilson1630fe72011-07-08 12:22:42 +01001924 *
1925 * A more complicated solution would involve tracking vblanks
1926 * following the termination of the page-flipping sequence
1927 * and indeed performing the enable as a co-routine and not
1928 * waiting synchronously upon the vblank.
1929 */
1930 schedule_delayed_work(&work->work, msecs_to_jiffies(50));
Adam Jacksonee5382a2010-04-23 11:17:39 -04001931}
1932
1933void intel_disable_fbc(struct drm_device *dev)
1934{
1935 struct drm_i915_private *dev_priv = dev->dev_private;
1936
Chris Wilson1630fe72011-07-08 12:22:42 +01001937 intel_cancel_fbc_work(dev_priv);
1938
Adam Jacksonee5382a2010-04-23 11:17:39 -04001939 if (!dev_priv->display.disable_fbc)
1940 return;
1941
1942 dev_priv->display.disable_fbc(dev);
Chris Wilson016b9b62011-07-08 12:22:43 +01001943 dev_priv->cfb_plane = -1;
Adam Jacksonee5382a2010-04-23 11:17:39 -04001944}
1945
Jesse Barnes80824002009-09-10 15:28:06 -07001946/**
1947 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001948 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001949 *
1950 * Set up the framebuffer compression hardware at mode set time. We
1951 * enable it if possible:
1952 * - plane A only (on pre-965)
1953 * - no pixel mulitply/line duplication
1954 * - no alpha buffer discard
1955 * - no dual wide
1956 * - framebuffer <= 2048 in width, 1536 in height
1957 *
1958 * We can't assume that any compression will take place (worst case),
1959 * so the compressed buffer has to be the same size as the uncompressed
1960 * one. It also must reside (along with the line length buffer) in
1961 * stolen memory.
1962 *
1963 * We need to enable/disable FBC on a global basis.
1964 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001965static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001966{
Jesse Barnes80824002009-09-10 15:28:06 -07001967 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001968 struct drm_crtc *crtc = NULL, *tmp_crtc;
1969 struct intel_crtc *intel_crtc;
1970 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001971 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001972 struct drm_i915_gem_object *obj;
Keith Packardcd0de032011-09-19 21:34:19 -07001973 int enable_fbc;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001974
1975 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001976
1977 if (!i915_powersave)
1978 return;
1979
Adam Jacksonee5382a2010-04-23 11:17:39 -04001980 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001981 return;
1982
Jesse Barnes80824002009-09-10 15:28:06 -07001983 /*
1984 * If FBC is already on, we just have to verify that we can
1985 * keep it that way...
1986 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001987 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001988 * - changing FBC params (stride, fence, mode)
1989 * - new fb is too large to fit in compressed buffer
1990 * - going to an unsupported config (interlace, pixel multiply, etc.)
1991 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001992 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsond2102462011-01-24 17:43:27 +00001993 if (tmp_crtc->enabled && tmp_crtc->fb) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001994 if (crtc) {
1995 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1996 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1997 goto out_disable;
1998 }
1999 crtc = tmp_crtc;
2000 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07002001 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01002002
2003 if (!crtc || crtc->fb == NULL) {
2004 DRM_DEBUG_KMS("no output, disabling\n");
2005 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07002006 goto out_disable;
2007 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01002008
2009 intel_crtc = to_intel_crtc(crtc);
2010 fb = crtc->fb;
2011 intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00002012 obj = intel_fb->obj;
Chris Wilsonbed4a672010-09-11 10:47:47 +01002013
Keith Packardcd0de032011-09-19 21:34:19 -07002014 enable_fbc = i915_enable_fbc;
2015 if (enable_fbc < 0) {
2016 DRM_DEBUG_KMS("fbc set to per-chip default\n");
2017 enable_fbc = 1;
Chris Wilsond56d8b22011-11-08 23:17:34 +00002018 if (INTEL_INFO(dev)->gen <= 6)
Keith Packardcd0de032011-09-19 21:34:19 -07002019 enable_fbc = 0;
2020 }
2021 if (!enable_fbc) {
2022 DRM_DEBUG_KMS("fbc disabled per module param\n");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07002023 dev_priv->no_fbc_reason = FBC_MODULE_PARAM;
2024 goto out_disable;
2025 }
Chris Wilson05394f32010-11-08 19:18:58 +00002026 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002027 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01002028 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002029 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07002030 goto out_disable;
2031 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01002032 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
2033 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002034 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01002035 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002036 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07002037 goto out_disable;
2038 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01002039 if ((crtc->mode.hdisplay > 2048) ||
2040 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002041 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002042 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07002043 goto out_disable;
2044 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01002045 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002046 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002047 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07002048 goto out_disable;
2049 }
Chris Wilsonde568512011-07-08 12:22:39 +01002050
2051 /* The use of a CPU fence is mandatory in order to detect writes
2052 * by the CPU to the scanout and trigger updates to the FBC.
2053 */
2054 if (obj->tiling_mode != I915_TILING_X ||
2055 obj->fence_reg == I915_FENCE_REG_NONE) {
2056 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002057 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07002058 goto out_disable;
2059 }
2060
Jason Wesselc924b932010-08-05 09:22:32 -05002061 /* If the kernel debugger is active, always disable compression */
2062 if (in_dbg_master())
2063 goto out_disable;
2064
Chris Wilson016b9b62011-07-08 12:22:43 +01002065 /* If the scanout has not changed, don't modify the FBC settings.
2066 * Note that we make the fundamental assumption that the fb->obj
2067 * cannot be unpinned (and have its GTT offset and fence revoked)
2068 * without first being decoupled from the scanout and FBC disabled.
2069 */
2070 if (dev_priv->cfb_plane == intel_crtc->plane &&
2071 dev_priv->cfb_fb == fb->base.id &&
2072 dev_priv->cfb_y == crtc->y)
2073 return;
2074
2075 if (intel_fbc_enabled(dev)) {
2076 /* We update FBC along two paths, after changing fb/crtc
2077 * configuration (modeswitching) and after page-flipping
2078 * finishes. For the latter, we know that not only did
2079 * we disable the FBC at the start of the page-flip
2080 * sequence, but also more than one vblank has passed.
2081 *
2082 * For the former case of modeswitching, it is possible
2083 * to switch between two FBC valid configurations
2084 * instantaneously so we do need to disable the FBC
2085 * before we can modify its control registers. We also
2086 * have to wait for the next vblank for that to take
2087 * effect. However, since we delay enabling FBC we can
2088 * assume that a vblank has passed since disabling and
2089 * that we can safely alter the registers in the deferred
2090 * callback.
2091 *
2092 * In the scenario that we go from a valid to invalid
2093 * and then back to valid FBC configuration we have
2094 * no strict enforcement that a vblank occurred since
2095 * disabling the FBC. However, along all current pipe
2096 * disabling paths we do need to wait for a vblank at
2097 * some point. And we wait before enabling FBC anyway.
2098 */
2099 DRM_DEBUG_KMS("disabling active FBC for update\n");
2100 intel_disable_fbc(dev);
2101 }
2102
Chris Wilsonbed4a672010-09-11 10:47:47 +01002103 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07002104 return;
2105
2106out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07002107 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01002108 if (intel_fbc_enabled(dev)) {
2109 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04002110 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01002111 }
Jesse Barnes80824002009-09-10 15:28:06 -07002112}
2113
Chris Wilson127bd2a2010-07-23 23:32:05 +01002114int
Chris Wilson48b956c2010-09-14 12:50:34 +01002115intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002116 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002117 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002118{
Chris Wilsonce453d82011-02-21 14:43:56 +00002119 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002120 u32 alignment;
2121 int ret;
2122
Chris Wilson05394f32010-11-08 19:18:58 +00002123 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002124 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002125 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2126 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002127 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002128 alignment = 4 * 1024;
2129 else
2130 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002131 break;
2132 case I915_TILING_X:
2133 /* pin() will align the object as required by fence */
2134 alignment = 0;
2135 break;
2136 case I915_TILING_Y:
2137 /* FIXME: Is this true? */
2138 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
2139 return -EINVAL;
2140 default:
2141 BUG();
2142 }
2143
Chris Wilsonce453d82011-02-21 14:43:56 +00002144 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002145 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002146 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002147 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002148
2149 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2150 * fence, whereas 965+ only requires a fence if using
2151 * framebuffer compression. For simplicity, we always install
2152 * a fence as the cost is not that onerous.
2153 */
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002154 ret = i915_gem_object_get_fence(obj, pipelined);
2155 if (ret)
2156 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002157
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002158 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002159
Chris Wilsonce453d82011-02-21 14:43:56 +00002160 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002161 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002162
2163err_unpin:
2164 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002165err_interruptible:
2166 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002167 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002168}
2169
Chris Wilson1690e1e2011-12-14 13:57:08 +01002170void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2171{
2172 i915_gem_object_unpin_fence(obj);
2173 i915_gem_object_unpin(obj);
2174}
2175
Jesse Barnes17638cd2011-06-24 12:19:23 -07002176static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2177 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002178{
2179 struct drm_device *dev = crtc->dev;
2180 struct drm_i915_private *dev_priv = dev->dev_private;
2181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2182 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002183 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002184 int plane = intel_crtc->plane;
2185 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002186 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002187 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002188
2189 switch (plane) {
2190 case 0:
2191 case 1:
2192 break;
2193 default:
2194 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2195 return -EINVAL;
2196 }
2197
2198 intel_fb = to_intel_framebuffer(fb);
2199 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002200
Chris Wilson5eddb702010-09-11 13:48:45 +01002201 reg = DSPCNTR(plane);
2202 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002203 /* Mask out pixel format bits in case we change it */
2204 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2205 switch (fb->bits_per_pixel) {
2206 case 8:
2207 dspcntr |= DISPPLANE_8BPP;
2208 break;
2209 case 16:
2210 if (fb->depth == 15)
2211 dspcntr |= DISPPLANE_15_16BPP;
2212 else
2213 dspcntr |= DISPPLANE_16BPP;
2214 break;
2215 case 24:
2216 case 32:
2217 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2218 break;
2219 default:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002220 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
Jesse Barnes81255562010-08-02 12:07:50 -07002221 return -EINVAL;
2222 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002223 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002224 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002225 dspcntr |= DISPPLANE_TILED;
2226 else
2227 dspcntr &= ~DISPPLANE_TILED;
2228 }
2229
Chris Wilson5eddb702010-09-11 13:48:45 +01002230 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002231
Chris Wilson05394f32010-11-08 19:18:58 +00002232 Start = obj->gtt_offset;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002233 Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002234
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002235 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002236 Start, Offset, x, y, fb->pitches[0]);
2237 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002238 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002239 I915_WRITE(DSPSURF(plane), Start);
2240 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2241 I915_WRITE(DSPADDR(plane), Offset);
2242 } else
2243 I915_WRITE(DSPADDR(plane), Start + Offset);
2244 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002245
Jesse Barnes17638cd2011-06-24 12:19:23 -07002246 return 0;
2247}
2248
2249static int ironlake_update_plane(struct drm_crtc *crtc,
2250 struct drm_framebuffer *fb, int x, int y)
2251{
2252 struct drm_device *dev = crtc->dev;
2253 struct drm_i915_private *dev_priv = dev->dev_private;
2254 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2255 struct intel_framebuffer *intel_fb;
2256 struct drm_i915_gem_object *obj;
2257 int plane = intel_crtc->plane;
2258 unsigned long Start, Offset;
2259 u32 dspcntr;
2260 u32 reg;
2261
2262 switch (plane) {
2263 case 0:
2264 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002265 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002266 break;
2267 default:
2268 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2269 return -EINVAL;
2270 }
2271
2272 intel_fb = to_intel_framebuffer(fb);
2273 obj = intel_fb->obj;
2274
2275 reg = DSPCNTR(plane);
2276 dspcntr = I915_READ(reg);
2277 /* Mask out pixel format bits in case we change it */
2278 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2279 switch (fb->bits_per_pixel) {
2280 case 8:
2281 dspcntr |= DISPPLANE_8BPP;
2282 break;
2283 case 16:
2284 if (fb->depth != 16)
2285 return -EINVAL;
2286
2287 dspcntr |= DISPPLANE_16BPP;
2288 break;
2289 case 24:
2290 case 32:
2291 if (fb->depth == 24)
2292 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2293 else if (fb->depth == 30)
2294 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
2295 else
2296 return -EINVAL;
2297 break;
2298 default:
2299 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
2300 return -EINVAL;
2301 }
2302
2303 if (obj->tiling_mode != I915_TILING_NONE)
2304 dspcntr |= DISPPLANE_TILED;
2305 else
2306 dspcntr &= ~DISPPLANE_TILED;
2307
2308 /* must disable */
2309 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2310
2311 I915_WRITE(reg, dspcntr);
2312
2313 Start = obj->gtt_offset;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002314 Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002315
2316 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002317 Start, Offset, x, y, fb->pitches[0]);
2318 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002319 I915_WRITE(DSPSURF(plane), Start);
2320 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2321 I915_WRITE(DSPADDR(plane), Offset);
2322 POSTING_READ(reg);
2323
2324 return 0;
2325}
2326
2327/* Assume fb object is pinned & idle & fenced and just update base pointers */
2328static int
2329intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2330 int x, int y, enum mode_set_atomic state)
2331{
2332 struct drm_device *dev = crtc->dev;
2333 struct drm_i915_private *dev_priv = dev->dev_private;
2334 int ret;
2335
2336 ret = dev_priv->display.update_plane(crtc, fb, x, y);
2337 if (ret)
2338 return ret;
2339
Chris Wilsonbed4a672010-09-11 10:47:47 +01002340 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002341 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002342
2343 return 0;
2344}
2345
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002346static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002347intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2348 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002349{
2350 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002351 struct drm_i915_master_private *master_priv;
2352 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002353 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002354
2355 /* no fb bound */
2356 if (!crtc->fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002357 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002358 return 0;
2359 }
2360
Chris Wilson265db952010-09-20 15:41:01 +01002361 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002362 case 0:
2363 case 1:
2364 break;
Jesse Barnes27f82272011-09-02 12:54:37 -07002365 case 2:
2366 if (IS_IVYBRIDGE(dev))
2367 break;
2368 /* fall through otherwise */
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002369 default:
Jesse Barnesa5071c22011-07-19 15:38:56 -07002370 DRM_ERROR("no plane for crtc\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002371 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002372 }
2373
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002374 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002375 ret = intel_pin_and_fence_fb_obj(dev,
2376 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002377 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002378 if (ret != 0) {
2379 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002380 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002381 return ret;
2382 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002383
Chris Wilson265db952010-09-20 15:41:01 +01002384 if (old_fb) {
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002385 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002386 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
Chris Wilson265db952010-09-20 15:41:01 +01002387
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002388 wait_event(dev_priv->pending_flip_queue,
Chris Wilson01eec722011-02-11 20:47:45 +00002389 atomic_read(&dev_priv->mm.wedged) ||
Chris Wilson05394f32010-11-08 19:18:58 +00002390 atomic_read(&obj->pending_flip) == 0);
Chris Wilson85345512010-11-13 09:49:11 +00002391
2392 /* Big Hammer, we also need to ensure that any pending
2393 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2394 * current scanout is retired before unpinning the old
2395 * framebuffer.
Chris Wilson01eec722011-02-11 20:47:45 +00002396 *
2397 * This should only fail upon a hung GPU, in which case we
2398 * can safely continue.
Chris Wilson85345512010-11-13 09:49:11 +00002399 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002400 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson01eec722011-02-11 20:47:45 +00002401 (void) ret;
Chris Wilson265db952010-09-20 15:41:01 +01002402 }
2403
Jason Wessel21c74a82010-10-13 14:09:44 -05002404 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
2405 LEAVE_ATOMIC_MODE_SET);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002406 if (ret) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002407 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002408 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002409 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002410 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002411 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002412
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002413 if (old_fb) {
2414 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002415 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002416 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002417
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002418 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002419
2420 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002421 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002422
2423 master_priv = dev->primary->master->driver_priv;
2424 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002425 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002426
Chris Wilson265db952010-09-20 15:41:01 +01002427 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002428 master_priv->sarea_priv->pipeB_x = x;
2429 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002430 } else {
2431 master_priv->sarea_priv->pipeA_x = x;
2432 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002433 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002434
2435 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002436}
2437
Chris Wilson5eddb702010-09-11 13:48:45 +01002438static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002439{
2440 struct drm_device *dev = crtc->dev;
2441 struct drm_i915_private *dev_priv = dev->dev_private;
2442 u32 dpa_ctl;
2443
Zhao Yakui28c97732009-10-09 11:39:41 +08002444 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002445 dpa_ctl = I915_READ(DP_A);
2446 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2447
2448 if (clock < 200000) {
2449 u32 temp;
2450 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2451 /* workaround for 160Mhz:
2452 1) program 0x4600c bits 15:0 = 0x8124
2453 2) program 0x46010 bit 0 = 1
2454 3) program 0x46034 bit 24 = 1
2455 4) program 0x64000 bit 14 = 1
2456 */
2457 temp = I915_READ(0x4600c);
2458 temp &= 0xffff0000;
2459 I915_WRITE(0x4600c, temp | 0x8124);
2460
2461 temp = I915_READ(0x46010);
2462 I915_WRITE(0x46010, temp | 1);
2463
2464 temp = I915_READ(0x46034);
2465 I915_WRITE(0x46034, temp | (1 << 24));
2466 } else {
2467 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2468 }
2469 I915_WRITE(DP_A, dpa_ctl);
2470
Chris Wilson5eddb702010-09-11 13:48:45 +01002471 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002472 udelay(500);
2473}
2474
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002475static void intel_fdi_normal_train(struct drm_crtc *crtc)
2476{
2477 struct drm_device *dev = crtc->dev;
2478 struct drm_i915_private *dev_priv = dev->dev_private;
2479 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2480 int pipe = intel_crtc->pipe;
2481 u32 reg, temp;
2482
2483 /* enable normal train */
2484 reg = FDI_TX_CTL(pipe);
2485 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002486 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002487 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2488 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002489 } else {
2490 temp &= ~FDI_LINK_TRAIN_NONE;
2491 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002492 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002493 I915_WRITE(reg, temp);
2494
2495 reg = FDI_RX_CTL(pipe);
2496 temp = I915_READ(reg);
2497 if (HAS_PCH_CPT(dev)) {
2498 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2499 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2500 } else {
2501 temp &= ~FDI_LINK_TRAIN_NONE;
2502 temp |= FDI_LINK_TRAIN_NONE;
2503 }
2504 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2505
2506 /* wait one idle pattern time */
2507 POSTING_READ(reg);
2508 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002509
2510 /* IVB wants error correction enabled */
2511 if (IS_IVYBRIDGE(dev))
2512 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2513 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002514}
2515
Jesse Barnes291427f2011-07-29 12:42:37 -07002516static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2517{
2518 struct drm_i915_private *dev_priv = dev->dev_private;
2519 u32 flags = I915_READ(SOUTH_CHICKEN1);
2520
2521 flags |= FDI_PHASE_SYNC_OVR(pipe);
2522 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2523 flags |= FDI_PHASE_SYNC_EN(pipe);
2524 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2525 POSTING_READ(SOUTH_CHICKEN1);
2526}
2527
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002528/* The FDI link training functions for ILK/Ibexpeak. */
2529static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2530{
2531 struct drm_device *dev = crtc->dev;
2532 struct drm_i915_private *dev_priv = dev->dev_private;
2533 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2534 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002535 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002536 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002537
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002538 /* FDI needs bits from pipe & plane first */
2539 assert_pipe_enabled(dev_priv, pipe);
2540 assert_plane_enabled(dev_priv, plane);
2541
Adam Jacksone1a44742010-06-25 15:32:14 -04002542 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2543 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002544 reg = FDI_RX_IMR(pipe);
2545 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002546 temp &= ~FDI_RX_SYMBOL_LOCK;
2547 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002548 I915_WRITE(reg, temp);
2549 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002550 udelay(150);
2551
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002552 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002553 reg = FDI_TX_CTL(pipe);
2554 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002555 temp &= ~(7 << 19);
2556 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002557 temp &= ~FDI_LINK_TRAIN_NONE;
2558 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002559 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002560
Chris Wilson5eddb702010-09-11 13:48:45 +01002561 reg = FDI_RX_CTL(pipe);
2562 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002563 temp &= ~FDI_LINK_TRAIN_NONE;
2564 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002565 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2566
2567 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002568 udelay(150);
2569
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002570 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002571 if (HAS_PCH_IBX(dev)) {
2572 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2573 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2574 FDI_RX_PHASE_SYNC_POINTER_EN);
2575 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002576
Chris Wilson5eddb702010-09-11 13:48:45 +01002577 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002578 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002579 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002580 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2581
2582 if ((temp & FDI_RX_BIT_LOCK)) {
2583 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002584 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002585 break;
2586 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002587 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002588 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002589 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002590
2591 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002592 reg = FDI_TX_CTL(pipe);
2593 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002594 temp &= ~FDI_LINK_TRAIN_NONE;
2595 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002596 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002597
Chris Wilson5eddb702010-09-11 13:48:45 +01002598 reg = FDI_RX_CTL(pipe);
2599 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002600 temp &= ~FDI_LINK_TRAIN_NONE;
2601 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002602 I915_WRITE(reg, temp);
2603
2604 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002605 udelay(150);
2606
Chris Wilson5eddb702010-09-11 13:48:45 +01002607 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002608 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002609 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002610 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2611
2612 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002613 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002614 DRM_DEBUG_KMS("FDI train 2 done.\n");
2615 break;
2616 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002617 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002618 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002619 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002620
2621 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002622
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002623}
2624
Akshay Joshi0206e352011-08-16 15:34:10 -04002625static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002626 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2627 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2628 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2629 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2630};
2631
2632/* The FDI link training functions for SNB/Cougarpoint. */
2633static void gen6_fdi_link_train(struct drm_crtc *crtc)
2634{
2635 struct drm_device *dev = crtc->dev;
2636 struct drm_i915_private *dev_priv = dev->dev_private;
2637 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2638 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002639 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002640
Adam Jacksone1a44742010-06-25 15:32:14 -04002641 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2642 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002643 reg = FDI_RX_IMR(pipe);
2644 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002645 temp &= ~FDI_RX_SYMBOL_LOCK;
2646 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002647 I915_WRITE(reg, temp);
2648
2649 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002650 udelay(150);
2651
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002652 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002653 reg = FDI_TX_CTL(pipe);
2654 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002655 temp &= ~(7 << 19);
2656 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002657 temp &= ~FDI_LINK_TRAIN_NONE;
2658 temp |= FDI_LINK_TRAIN_PATTERN_1;
2659 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2660 /* SNB-B */
2661 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002662 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002663
Chris Wilson5eddb702010-09-11 13:48:45 +01002664 reg = FDI_RX_CTL(pipe);
2665 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002666 if (HAS_PCH_CPT(dev)) {
2667 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2668 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2669 } else {
2670 temp &= ~FDI_LINK_TRAIN_NONE;
2671 temp |= FDI_LINK_TRAIN_PATTERN_1;
2672 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002673 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2674
2675 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002676 udelay(150);
2677
Jesse Barnes291427f2011-07-29 12:42:37 -07002678 if (HAS_PCH_CPT(dev))
2679 cpt_phase_pointer_enable(dev, pipe);
2680
Akshay Joshi0206e352011-08-16 15:34:10 -04002681 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002682 reg = FDI_TX_CTL(pipe);
2683 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002684 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2685 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002686 I915_WRITE(reg, temp);
2687
2688 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002689 udelay(500);
2690
Sean Paulfa37d392012-03-02 12:53:39 -05002691 for (retry = 0; retry < 5; retry++) {
2692 reg = FDI_RX_IIR(pipe);
2693 temp = I915_READ(reg);
2694 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2695 if (temp & FDI_RX_BIT_LOCK) {
2696 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2697 DRM_DEBUG_KMS("FDI train 1 done.\n");
2698 break;
2699 }
2700 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002701 }
Sean Paulfa37d392012-03-02 12:53:39 -05002702 if (retry < 5)
2703 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002704 }
2705 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002706 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002707
2708 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002709 reg = FDI_TX_CTL(pipe);
2710 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002711 temp &= ~FDI_LINK_TRAIN_NONE;
2712 temp |= FDI_LINK_TRAIN_PATTERN_2;
2713 if (IS_GEN6(dev)) {
2714 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2715 /* SNB-B */
2716 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2717 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002718 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002719
Chris Wilson5eddb702010-09-11 13:48:45 +01002720 reg = FDI_RX_CTL(pipe);
2721 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002722 if (HAS_PCH_CPT(dev)) {
2723 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2724 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2725 } else {
2726 temp &= ~FDI_LINK_TRAIN_NONE;
2727 temp |= FDI_LINK_TRAIN_PATTERN_2;
2728 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002729 I915_WRITE(reg, temp);
2730
2731 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002732 udelay(150);
2733
Akshay Joshi0206e352011-08-16 15:34:10 -04002734 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002735 reg = FDI_TX_CTL(pipe);
2736 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002737 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2738 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002739 I915_WRITE(reg, temp);
2740
2741 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002742 udelay(500);
2743
Sean Paulfa37d392012-03-02 12:53:39 -05002744 for (retry = 0; retry < 5; retry++) {
2745 reg = FDI_RX_IIR(pipe);
2746 temp = I915_READ(reg);
2747 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2748 if (temp & FDI_RX_SYMBOL_LOCK) {
2749 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2750 DRM_DEBUG_KMS("FDI train 2 done.\n");
2751 break;
2752 }
2753 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002754 }
Sean Paulfa37d392012-03-02 12:53:39 -05002755 if (retry < 5)
2756 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002757 }
2758 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002759 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002760
2761 DRM_DEBUG_KMS("FDI train done.\n");
2762}
2763
Jesse Barnes357555c2011-04-28 15:09:55 -07002764/* Manual link training for Ivy Bridge A0 parts */
2765static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2766{
2767 struct drm_device *dev = crtc->dev;
2768 struct drm_i915_private *dev_priv = dev->dev_private;
2769 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2770 int pipe = intel_crtc->pipe;
2771 u32 reg, temp, i;
2772
2773 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2774 for train result */
2775 reg = FDI_RX_IMR(pipe);
2776 temp = I915_READ(reg);
2777 temp &= ~FDI_RX_SYMBOL_LOCK;
2778 temp &= ~FDI_RX_BIT_LOCK;
2779 I915_WRITE(reg, temp);
2780
2781 POSTING_READ(reg);
2782 udelay(150);
2783
2784 /* enable CPU FDI TX and PCH FDI RX */
2785 reg = FDI_TX_CTL(pipe);
2786 temp = I915_READ(reg);
2787 temp &= ~(7 << 19);
2788 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2789 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2790 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2791 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2792 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002793 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002794 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2795
2796 reg = FDI_RX_CTL(pipe);
2797 temp = I915_READ(reg);
2798 temp &= ~FDI_LINK_TRAIN_AUTO;
2799 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2800 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002801 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002802 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2803
2804 POSTING_READ(reg);
2805 udelay(150);
2806
Jesse Barnes291427f2011-07-29 12:42:37 -07002807 if (HAS_PCH_CPT(dev))
2808 cpt_phase_pointer_enable(dev, pipe);
2809
Akshay Joshi0206e352011-08-16 15:34:10 -04002810 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002811 reg = FDI_TX_CTL(pipe);
2812 temp = I915_READ(reg);
2813 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2814 temp |= snb_b_fdi_train_param[i];
2815 I915_WRITE(reg, temp);
2816
2817 POSTING_READ(reg);
2818 udelay(500);
2819
2820 reg = FDI_RX_IIR(pipe);
2821 temp = I915_READ(reg);
2822 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2823
2824 if (temp & FDI_RX_BIT_LOCK ||
2825 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2826 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2827 DRM_DEBUG_KMS("FDI train 1 done.\n");
2828 break;
2829 }
2830 }
2831 if (i == 4)
2832 DRM_ERROR("FDI train 1 fail!\n");
2833
2834 /* Train 2 */
2835 reg = FDI_TX_CTL(pipe);
2836 temp = I915_READ(reg);
2837 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2838 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2839 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2840 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2841 I915_WRITE(reg, temp);
2842
2843 reg = FDI_RX_CTL(pipe);
2844 temp = I915_READ(reg);
2845 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2846 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2847 I915_WRITE(reg, temp);
2848
2849 POSTING_READ(reg);
2850 udelay(150);
2851
Akshay Joshi0206e352011-08-16 15:34:10 -04002852 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002853 reg = FDI_TX_CTL(pipe);
2854 temp = I915_READ(reg);
2855 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2856 temp |= snb_b_fdi_train_param[i];
2857 I915_WRITE(reg, temp);
2858
2859 POSTING_READ(reg);
2860 udelay(500);
2861
2862 reg = FDI_RX_IIR(pipe);
2863 temp = I915_READ(reg);
2864 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2865
2866 if (temp & FDI_RX_SYMBOL_LOCK) {
2867 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2868 DRM_DEBUG_KMS("FDI train 2 done.\n");
2869 break;
2870 }
2871 }
2872 if (i == 4)
2873 DRM_ERROR("FDI train 2 fail!\n");
2874
2875 DRM_DEBUG_KMS("FDI train done.\n");
2876}
2877
2878static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002879{
2880 struct drm_device *dev = crtc->dev;
2881 struct drm_i915_private *dev_priv = dev->dev_private;
2882 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2883 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002884 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002885
Jesse Barnesc64e3112010-09-10 11:27:03 -07002886 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002887 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2888 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002889
Jesse Barnes0e23b992010-09-10 11:10:00 -07002890 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002891 reg = FDI_RX_CTL(pipe);
2892 temp = I915_READ(reg);
2893 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002894 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002895 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2896 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2897
2898 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002899 udelay(200);
2900
2901 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002902 temp = I915_READ(reg);
2903 I915_WRITE(reg, temp | FDI_PCDCLK);
2904
2905 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002906 udelay(200);
2907
2908 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01002909 reg = FDI_TX_CTL(pipe);
2910 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002911 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002912 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2913
2914 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002915 udelay(100);
2916 }
2917}
2918
Jesse Barnes291427f2011-07-29 12:42:37 -07002919static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2920{
2921 struct drm_i915_private *dev_priv = dev->dev_private;
2922 u32 flags = I915_READ(SOUTH_CHICKEN1);
2923
2924 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2925 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2926 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2927 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2928 POSTING_READ(SOUTH_CHICKEN1);
2929}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002930static void ironlake_fdi_disable(struct drm_crtc *crtc)
2931{
2932 struct drm_device *dev = crtc->dev;
2933 struct drm_i915_private *dev_priv = dev->dev_private;
2934 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2935 int pipe = intel_crtc->pipe;
2936 u32 reg, temp;
2937
2938 /* disable CPU FDI tx and PCH FDI rx */
2939 reg = FDI_TX_CTL(pipe);
2940 temp = I915_READ(reg);
2941 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2942 POSTING_READ(reg);
2943
2944 reg = FDI_RX_CTL(pipe);
2945 temp = I915_READ(reg);
2946 temp &= ~(0x7 << 16);
2947 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2948 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2949
2950 POSTING_READ(reg);
2951 udelay(100);
2952
2953 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002954 if (HAS_PCH_IBX(dev)) {
2955 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002956 I915_WRITE(FDI_RX_CHICKEN(pipe),
2957 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002958 ~FDI_RX_PHASE_SYNC_POINTER_EN));
Jesse Barnes291427f2011-07-29 12:42:37 -07002959 } else if (HAS_PCH_CPT(dev)) {
2960 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002961 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002962
2963 /* still set train pattern 1 */
2964 reg = FDI_TX_CTL(pipe);
2965 temp = I915_READ(reg);
2966 temp &= ~FDI_LINK_TRAIN_NONE;
2967 temp |= FDI_LINK_TRAIN_PATTERN_1;
2968 I915_WRITE(reg, temp);
2969
2970 reg = FDI_RX_CTL(pipe);
2971 temp = I915_READ(reg);
2972 if (HAS_PCH_CPT(dev)) {
2973 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2974 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2975 } else {
2976 temp &= ~FDI_LINK_TRAIN_NONE;
2977 temp |= FDI_LINK_TRAIN_PATTERN_1;
2978 }
2979 /* BPC in FDI rx is consistent with that in PIPECONF */
2980 temp &= ~(0x07 << 16);
2981 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2982 I915_WRITE(reg, temp);
2983
2984 POSTING_READ(reg);
2985 udelay(100);
2986}
2987
Chris Wilson6b383a72010-09-13 13:54:26 +01002988/*
2989 * When we disable a pipe, we need to clear any pending scanline wait events
2990 * to avoid hanging the ring, which we assume we are waiting on.
2991 */
2992static void intel_clear_scanline_wait(struct drm_device *dev)
2993{
2994 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8168bd42010-11-11 17:54:52 +00002995 struct intel_ring_buffer *ring;
Chris Wilson6b383a72010-09-13 13:54:26 +01002996 u32 tmp;
2997
2998 if (IS_GEN2(dev))
2999 /* Can't break the hang on i8xx */
3000 return;
3001
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003002 ring = LP_RING(dev_priv);
Chris Wilson8168bd42010-11-11 17:54:52 +00003003 tmp = I915_READ_CTL(ring);
3004 if (tmp & RING_WAIT)
3005 I915_WRITE_CTL(ring, tmp);
Chris Wilson6b383a72010-09-13 13:54:26 +01003006}
3007
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003008static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3009{
Chris Wilson05394f32010-11-08 19:18:58 +00003010 struct drm_i915_gem_object *obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003011 struct drm_i915_private *dev_priv;
3012
3013 if (crtc->fb == NULL)
3014 return;
3015
Chris Wilson05394f32010-11-08 19:18:58 +00003016 obj = to_intel_framebuffer(crtc->fb)->obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003017 dev_priv = crtc->dev->dev_private;
3018 wait_event(dev_priv->pending_flip_queue,
Chris Wilson05394f32010-11-08 19:18:58 +00003019 atomic_read(&obj->pending_flip) == 0);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003020}
3021
Jesse Barnes040484a2011-01-03 12:14:26 -08003022static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
3023{
3024 struct drm_device *dev = crtc->dev;
3025 struct drm_mode_config *mode_config = &dev->mode_config;
3026 struct intel_encoder *encoder;
3027
3028 /*
3029 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
3030 * must be driven by its own crtc; no sharing is possible.
3031 */
3032 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
3033 if (encoder->base.crtc != crtc)
3034 continue;
3035
3036 switch (encoder->type) {
3037 case INTEL_OUTPUT_EDP:
3038 if (!intel_encoder_is_pch_edp(&encoder->base))
3039 return false;
3040 continue;
3041 }
3042 }
3043
3044 return true;
3045}
3046
Jesse Barnesf67a5592011-01-05 10:31:48 -08003047/*
3048 * Enable PCH resources required for PCH ports:
3049 * - PCH PLLs
3050 * - FDI training & RX/TX
3051 * - update transcoder timings
3052 * - DP transcoding bits
3053 * - transcoder
3054 */
3055static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003056{
3057 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003058 struct drm_i915_private *dev_priv = dev->dev_private;
3059 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3060 int pipe = intel_crtc->pipe;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003061 u32 reg, temp, transc_sel;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003062
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003063 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003064 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003065
Jesse Barnes92f25842011-01-04 15:09:34 -08003066 intel_enable_pch_pll(dev_priv, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003067
3068 if (HAS_PCH_CPT(dev)) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07003069 transc_sel = intel_crtc->use_pll_a ? TRANSC_DPLLA_SEL :
3070 TRANSC_DPLLB_SEL;
3071
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003072 /* Be sure PCH DPLL SEL is set */
3073 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesd64311a2011-10-12 15:01:33 -07003074 if (pipe == 0) {
3075 temp &= ~(TRANSA_DPLLB_SEL);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003076 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Jesse Barnesd64311a2011-10-12 15:01:33 -07003077 } else if (pipe == 1) {
3078 temp &= ~(TRANSB_DPLLB_SEL);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003079 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnesd64311a2011-10-12 15:01:33 -07003080 } else if (pipe == 2) {
3081 temp &= ~(TRANSC_DPLLB_SEL);
Jesse Barnes4b645f12011-10-12 09:51:31 -07003082 temp |= (TRANSC_DPLL_ENABLE | transc_sel);
Jesse Barnesd64311a2011-10-12 15:01:33 -07003083 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003084 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003085 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003086
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003087 /* set transcoder timing, panel must allow it */
3088 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01003089 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3090 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3091 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
3092
3093 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3094 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3095 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003096 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003097
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003098 intel_fdi_normal_train(crtc);
3099
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003100 /* For PCH DP, enable TRANS_DP_CTL */
3101 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003102 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3103 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003104 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003105 reg = TRANS_DP_CTL(pipe);
3106 temp = I915_READ(reg);
3107 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003108 TRANS_DP_SYNC_MASK |
3109 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003110 temp |= (TRANS_DP_OUTPUT_ENABLE |
3111 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003112 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003113
3114 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003115 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003116 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003117 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003118
3119 switch (intel_trans_dp_port_sel(crtc)) {
3120 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003121 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003122 break;
3123 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003124 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003125 break;
3126 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003127 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003128 break;
3129 default:
3130 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003131 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003132 break;
3133 }
3134
Chris Wilson5eddb702010-09-11 13:48:45 +01003135 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003136 }
3137
Jesse Barnes040484a2011-01-03 12:14:26 -08003138 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003139}
3140
Jesse Barnesd4270e52011-10-11 10:43:02 -07003141void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3142{
3143 struct drm_i915_private *dev_priv = dev->dev_private;
3144 int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
3145 u32 temp;
3146
3147 temp = I915_READ(dslreg);
3148 udelay(500);
3149 if (wait_for(I915_READ(dslreg) != temp, 5)) {
3150 /* Without this, mode sets may fail silently on FDI */
3151 I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
3152 udelay(250);
3153 I915_WRITE(tc2reg, 0);
3154 if (wait_for(I915_READ(dslreg) != temp, 5))
3155 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
3156 }
3157}
3158
Jesse Barnesf67a5592011-01-05 10:31:48 -08003159static void ironlake_crtc_enable(struct drm_crtc *crtc)
3160{
3161 struct drm_device *dev = crtc->dev;
3162 struct drm_i915_private *dev_priv = dev->dev_private;
3163 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3164 int pipe = intel_crtc->pipe;
3165 int plane = intel_crtc->plane;
3166 u32 temp;
3167 bool is_pch_port;
3168
3169 if (intel_crtc->active)
3170 return;
3171
3172 intel_crtc->active = true;
3173 intel_update_watermarks(dev);
3174
3175 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3176 temp = I915_READ(PCH_LVDS);
3177 if ((temp & LVDS_PORT_EN) == 0)
3178 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3179 }
3180
3181 is_pch_port = intel_crtc_driving_pch(crtc);
3182
3183 if (is_pch_port)
Jesse Barnes357555c2011-04-28 15:09:55 -07003184 ironlake_fdi_pll_enable(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003185 else
3186 ironlake_fdi_disable(crtc);
3187
3188 /* Enable panel fitting for LVDS */
3189 if (dev_priv->pch_pf_size &&
3190 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
3191 /* Force use of hard-coded filter coefficients
3192 * as some pre-programmed values are broken,
3193 * e.g. x201.
3194 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003195 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3196 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3197 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003198 }
3199
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003200 /*
3201 * On ILK+ LUT must be loaded before the pipe is running but with
3202 * clocks enabled
3203 */
3204 intel_crtc_load_lut(crtc);
3205
Jesse Barnesf67a5592011-01-05 10:31:48 -08003206 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3207 intel_enable_plane(dev_priv, plane, pipe);
3208
3209 if (is_pch_port)
3210 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003211
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003212 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003213 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003214 mutex_unlock(&dev->struct_mutex);
3215
Chris Wilson6b383a72010-09-13 13:54:26 +01003216 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003217}
3218
3219static void ironlake_crtc_disable(struct drm_crtc *crtc)
3220{
3221 struct drm_device *dev = crtc->dev;
3222 struct drm_i915_private *dev_priv = dev->dev_private;
3223 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3224 int pipe = intel_crtc->pipe;
3225 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003226 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003227
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003228 if (!intel_crtc->active)
3229 return;
3230
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003231 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003232 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003233 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003234
Jesse Barnesb24e7172011-01-04 15:09:30 -08003235 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003236
Chris Wilson973d04f2011-07-08 12:22:37 +01003237 if (dev_priv->cfb_plane == plane)
3238 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003239
Jesse Barnesb24e7172011-01-04 15:09:30 -08003240 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003241
Jesse Barnes6be4a602010-09-10 10:26:01 -07003242 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003243 I915_WRITE(PF_CTL(pipe), 0);
3244 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003245
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003246 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003247
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003248 /* This is a horrible layering violation; we should be doing this in
3249 * the connector/encoder ->prepare instead, but we don't always have
3250 * enough information there about the config to know whether it will
3251 * actually be necessary or just cause undesired flicker.
3252 */
3253 intel_disable_pch_ports(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003254
Jesse Barnes040484a2011-01-03 12:14:26 -08003255 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003256
Jesse Barnes6be4a602010-09-10 10:26:01 -07003257 if (HAS_PCH_CPT(dev)) {
3258 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003259 reg = TRANS_DP_CTL(pipe);
3260 temp = I915_READ(reg);
3261 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003262 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003263 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003264
3265 /* disable DPLL_SEL */
3266 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003267 switch (pipe) {
3268 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003269 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003270 break;
3271 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003272 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003273 break;
3274 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003275 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003276 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003277 break;
3278 default:
3279 BUG(); /* wtf */
3280 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003281 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003282 }
3283
3284 /* disable PCH DPLL */
Jesse Barnes4b645f12011-10-12 09:51:31 -07003285 if (!intel_crtc->no_pll)
3286 intel_disable_pch_pll(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003287
3288 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003289 reg = FDI_RX_CTL(pipe);
3290 temp = I915_READ(reg);
3291 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003292
3293 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003294 reg = FDI_TX_CTL(pipe);
3295 temp = I915_READ(reg);
3296 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3297
3298 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003299 udelay(100);
3300
Chris Wilson5eddb702010-09-11 13:48:45 +01003301 reg = FDI_RX_CTL(pipe);
3302 temp = I915_READ(reg);
3303 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003304
3305 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01003306 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003307 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01003308
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003309 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003310 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003311
3312 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003313 intel_update_fbc(dev);
3314 intel_clear_scanline_wait(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003315 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003316}
3317
3318static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
3319{
3320 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3321 int pipe = intel_crtc->pipe;
3322 int plane = intel_crtc->plane;
3323
Zhenyu Wang2c072452009-06-05 15:38:42 +08003324 /* XXX: When our outputs are all unaware of DPMS modes other than off
3325 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3326 */
3327 switch (mode) {
3328 case DRM_MODE_DPMS_ON:
3329 case DRM_MODE_DPMS_STANDBY:
3330 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01003331 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003332 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01003333 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003334
Zhenyu Wang2c072452009-06-05 15:38:42 +08003335 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01003336 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003337 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08003338 break;
3339 }
3340}
3341
Daniel Vetter02e792f2009-09-15 22:57:34 +02003342static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3343{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003344 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003345 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003346 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003347
Chris Wilson23f09ce2010-08-12 13:53:37 +01003348 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003349 dev_priv->mm.interruptible = false;
3350 (void) intel_overlay_switch_off(intel_crtc->overlay);
3351 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003352 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003353 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003354
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003355 /* Let userspace switch the overlay on again. In most cases userspace
3356 * has to recompute where to put it anyway.
3357 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003358}
3359
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003360static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003361{
3362 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003363 struct drm_i915_private *dev_priv = dev->dev_private;
3364 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3365 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003366 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003367
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003368 if (intel_crtc->active)
3369 return;
3370
3371 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003372 intel_update_watermarks(dev);
3373
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003374 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003375 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003376 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003377
3378 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003379 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003380
3381 /* Give the overlay scaler a chance to enable if it's on this pipe */
3382 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003383 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003384}
3385
3386static void i9xx_crtc_disable(struct drm_crtc *crtc)
3387{
3388 struct drm_device *dev = crtc->dev;
3389 struct drm_i915_private *dev_priv = dev->dev_private;
3390 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3391 int pipe = intel_crtc->pipe;
3392 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003393
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003394 if (!intel_crtc->active)
3395 return;
3396
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003397 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003398 intel_crtc_wait_for_pending_flips(crtc);
3399 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003400 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003401 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003402
Chris Wilson973d04f2011-07-08 12:22:37 +01003403 if (dev_priv->cfb_plane == plane)
3404 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003405
Jesse Barnesb24e7172011-01-04 15:09:30 -08003406 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003407 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003408 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003409
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003410 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003411 intel_update_fbc(dev);
3412 intel_update_watermarks(dev);
3413 intel_clear_scanline_wait(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003414}
3415
3416static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
3417{
Jesse Barnes79e53942008-11-07 14:24:08 -08003418 /* XXX: When our outputs are all unaware of DPMS modes other than off
3419 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3420 */
3421 switch (mode) {
3422 case DRM_MODE_DPMS_ON:
3423 case DRM_MODE_DPMS_STANDBY:
3424 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003425 i9xx_crtc_enable(crtc);
3426 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003427 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003428 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003429 break;
3430 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003431}
3432
3433/**
3434 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08003435 */
3436static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
3437{
3438 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07003439 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003440 struct drm_i915_master_private *master_priv;
3441 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3442 int pipe = intel_crtc->pipe;
3443 bool enabled;
3444
Chris Wilson032d2a02010-09-06 16:17:22 +01003445 if (intel_crtc->dpms_mode == mode)
3446 return;
3447
Chris Wilsondebcadd2010-08-07 11:01:33 +01003448 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01003449
Jesse Barnese70236a2009-09-21 10:42:27 -07003450 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08003451
3452 if (!dev->primary->master)
3453 return;
3454
3455 master_priv = dev->primary->master->driver_priv;
3456 if (!master_priv->sarea_priv)
3457 return;
3458
3459 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3460
3461 switch (pipe) {
3462 case 0:
3463 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3464 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3465 break;
3466 case 1:
3467 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3468 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3469 break;
3470 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003471 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003472 break;
3473 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003474}
3475
Chris Wilsoncdd59982010-09-08 16:30:16 +01003476static void intel_crtc_disable(struct drm_crtc *crtc)
3477{
3478 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3479 struct drm_device *dev = crtc->dev;
3480
3481 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
Chris Wilson931872f2012-01-16 23:01:13 +00003482 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3483 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003484
3485 if (crtc->fb) {
3486 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003487 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003488 mutex_unlock(&dev->struct_mutex);
3489 }
3490}
3491
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003492/* Prepare for a mode set.
3493 *
3494 * Note we could be a lot smarter here. We need to figure out which outputs
3495 * will be enabled, which disabled (in short, how the config will changes)
3496 * and perform the minimum necessary steps to accomplish that, e.g. updating
3497 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3498 * panel fitting is in the proper state, etc.
3499 */
3500static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003501{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003502 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003503}
3504
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003505static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003506{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003507 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003508}
3509
3510static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3511{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003512 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003513}
3514
3515static void ironlake_crtc_commit(struct drm_crtc *crtc)
3516{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003517 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003518}
3519
Akshay Joshi0206e352011-08-16 15:34:10 -04003520void intel_encoder_prepare(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003521{
3522 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3523 /* lvds has its own version of prepare see intel_lvds_prepare */
3524 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3525}
3526
Akshay Joshi0206e352011-08-16 15:34:10 -04003527void intel_encoder_commit(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003528{
3529 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
Jesse Barnesd4270e52011-10-11 10:43:02 -07003530 struct drm_device *dev = encoder->dev;
3531 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
3532 struct intel_crtc *intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
3533
Jesse Barnes79e53942008-11-07 14:24:08 -08003534 /* lvds has its own version of commit see intel_lvds_commit */
3535 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003536
3537 if (HAS_PCH_CPT(dev))
3538 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08003539}
3540
Chris Wilsonea5b2132010-08-04 13:50:23 +01003541void intel_encoder_destroy(struct drm_encoder *encoder)
3542{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003543 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003544
Chris Wilsonea5b2132010-08-04 13:50:23 +01003545 drm_encoder_cleanup(encoder);
3546 kfree(intel_encoder);
3547}
3548
Jesse Barnes79e53942008-11-07 14:24:08 -08003549static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3550 struct drm_display_mode *mode,
3551 struct drm_display_mode *adjusted_mode)
3552{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003553 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003554
Eric Anholtbad720f2009-10-22 16:11:14 -07003555 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003556 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003557 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3558 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003559 }
Chris Wilson89749352010-09-12 18:25:19 +01003560
Daniel Vetterca9bfa72012-01-28 14:49:20 +01003561 /* All interlaced capable intel hw wants timings in frames. */
3562 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003563
Jesse Barnes79e53942008-11-07 14:24:08 -08003564 return true;
3565}
3566
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003567static int valleyview_get_display_clock_speed(struct drm_device *dev)
3568{
3569 return 400000; /* FIXME */
3570}
3571
Jesse Barnese70236a2009-09-21 10:42:27 -07003572static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003573{
Jesse Barnese70236a2009-09-21 10:42:27 -07003574 return 400000;
3575}
Jesse Barnes79e53942008-11-07 14:24:08 -08003576
Jesse Barnese70236a2009-09-21 10:42:27 -07003577static int i915_get_display_clock_speed(struct drm_device *dev)
3578{
3579 return 333000;
3580}
Jesse Barnes79e53942008-11-07 14:24:08 -08003581
Jesse Barnese70236a2009-09-21 10:42:27 -07003582static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3583{
3584 return 200000;
3585}
Jesse Barnes79e53942008-11-07 14:24:08 -08003586
Jesse Barnese70236a2009-09-21 10:42:27 -07003587static int i915gm_get_display_clock_speed(struct drm_device *dev)
3588{
3589 u16 gcfgc = 0;
3590
3591 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3592
3593 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003594 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003595 else {
3596 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3597 case GC_DISPLAY_CLOCK_333_MHZ:
3598 return 333000;
3599 default:
3600 case GC_DISPLAY_CLOCK_190_200_MHZ:
3601 return 190000;
3602 }
3603 }
3604}
Jesse Barnes79e53942008-11-07 14:24:08 -08003605
Jesse Barnese70236a2009-09-21 10:42:27 -07003606static int i865_get_display_clock_speed(struct drm_device *dev)
3607{
3608 return 266000;
3609}
3610
3611static int i855_get_display_clock_speed(struct drm_device *dev)
3612{
3613 u16 hpllcc = 0;
3614 /* Assume that the hardware is in the high speed state. This
3615 * should be the default.
3616 */
3617 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3618 case GC_CLOCK_133_200:
3619 case GC_CLOCK_100_200:
3620 return 200000;
3621 case GC_CLOCK_166_250:
3622 return 250000;
3623 case GC_CLOCK_100_133:
3624 return 133000;
3625 }
3626
3627 /* Shouldn't happen */
3628 return 0;
3629}
3630
3631static int i830_get_display_clock_speed(struct drm_device *dev)
3632{
3633 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003634}
3635
Zhenyu Wang2c072452009-06-05 15:38:42 +08003636struct fdi_m_n {
3637 u32 tu;
3638 u32 gmch_m;
3639 u32 gmch_n;
3640 u32 link_m;
3641 u32 link_n;
3642};
3643
3644static void
3645fdi_reduce_ratio(u32 *num, u32 *den)
3646{
3647 while (*num > 0xffffff || *den > 0xffffff) {
3648 *num >>= 1;
3649 *den >>= 1;
3650 }
3651}
3652
Zhenyu Wang2c072452009-06-05 15:38:42 +08003653static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003654ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3655 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003656{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003657 m_n->tu = 64; /* default size */
3658
Chris Wilson22ed1112010-12-04 01:01:29 +00003659 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3660 m_n->gmch_m = bits_per_pixel * pixel_clock;
3661 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003662 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3663
Chris Wilson22ed1112010-12-04 01:01:29 +00003664 m_n->link_m = pixel_clock;
3665 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003666 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3667}
3668
3669
Shaohua Li7662c8b2009-06-26 11:23:55 +08003670struct intel_watermark_params {
3671 unsigned long fifo_size;
3672 unsigned long max_wm;
3673 unsigned long default_wm;
3674 unsigned long guard_size;
3675 unsigned long cacheline_size;
3676};
3677
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003678/* Pineview has different values for various configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003679static const struct intel_watermark_params pineview_display_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003680 PINEVIEW_DISPLAY_FIFO,
3681 PINEVIEW_MAX_WM,
3682 PINEVIEW_DFT_WM,
3683 PINEVIEW_GUARD_WM,
3684 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003685};
Chris Wilsond2102462011-01-24 17:43:27 +00003686static const struct intel_watermark_params pineview_display_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003687 PINEVIEW_DISPLAY_FIFO,
3688 PINEVIEW_MAX_WM,
3689 PINEVIEW_DFT_HPLLOFF_WM,
3690 PINEVIEW_GUARD_WM,
3691 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003692};
Chris Wilsond2102462011-01-24 17:43:27 +00003693static const struct intel_watermark_params pineview_cursor_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003694 PINEVIEW_CURSOR_FIFO,
3695 PINEVIEW_CURSOR_MAX_WM,
3696 PINEVIEW_CURSOR_DFT_WM,
3697 PINEVIEW_CURSOR_GUARD_WM,
3698 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003699};
Chris Wilsond2102462011-01-24 17:43:27 +00003700static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003701 PINEVIEW_CURSOR_FIFO,
3702 PINEVIEW_CURSOR_MAX_WM,
3703 PINEVIEW_CURSOR_DFT_WM,
3704 PINEVIEW_CURSOR_GUARD_WM,
3705 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003706};
Chris Wilsond2102462011-01-24 17:43:27 +00003707static const struct intel_watermark_params g4x_wm_info = {
Jesse Barnes0e442c62009-10-19 10:09:33 +09003708 G4X_FIFO_SIZE,
3709 G4X_MAX_WM,
3710 G4X_MAX_WM,
3711 2,
3712 G4X_FIFO_LINE_SIZE,
3713};
Chris Wilsond2102462011-01-24 17:43:27 +00003714static const struct intel_watermark_params g4x_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003715 I965_CURSOR_FIFO,
3716 I965_CURSOR_MAX_WM,
3717 I965_CURSOR_DFT_WM,
3718 2,
3719 G4X_FIFO_LINE_SIZE,
3720};
Jesse Barnesceb04242012-03-28 13:39:22 -07003721static const struct intel_watermark_params valleyview_wm_info = {
3722 VALLEYVIEW_FIFO_SIZE,
3723 VALLEYVIEW_MAX_WM,
3724 VALLEYVIEW_MAX_WM,
3725 2,
3726 G4X_FIFO_LINE_SIZE,
3727};
3728static const struct intel_watermark_params valleyview_cursor_wm_info = {
3729 I965_CURSOR_FIFO,
3730 VALLEYVIEW_CURSOR_MAX_WM,
3731 I965_CURSOR_DFT_WM,
3732 2,
3733 G4X_FIFO_LINE_SIZE,
3734};
Chris Wilsond2102462011-01-24 17:43:27 +00003735static const struct intel_watermark_params i965_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003736 I965_CURSOR_FIFO,
3737 I965_CURSOR_MAX_WM,
3738 I965_CURSOR_DFT_WM,
3739 2,
3740 I915_FIFO_LINE_SIZE,
3741};
Chris Wilsond2102462011-01-24 17:43:27 +00003742static const struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003743 I945_FIFO_SIZE,
3744 I915_MAX_WM,
3745 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003746 2,
3747 I915_FIFO_LINE_SIZE
3748};
Chris Wilsond2102462011-01-24 17:43:27 +00003749static const struct intel_watermark_params i915_wm_info = {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003750 I915_FIFO_SIZE,
3751 I915_MAX_WM,
3752 1,
3753 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003754 I915_FIFO_LINE_SIZE
3755};
Chris Wilsond2102462011-01-24 17:43:27 +00003756static const struct intel_watermark_params i855_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003757 I855GM_FIFO_SIZE,
3758 I915_MAX_WM,
3759 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003760 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003761 I830_FIFO_LINE_SIZE
3762};
Chris Wilsond2102462011-01-24 17:43:27 +00003763static const struct intel_watermark_params i830_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003764 I830_FIFO_SIZE,
3765 I915_MAX_WM,
3766 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003767 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003768 I830_FIFO_LINE_SIZE
3769};
3770
Chris Wilsond2102462011-01-24 17:43:27 +00003771static const struct intel_watermark_params ironlake_display_wm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003772 ILK_DISPLAY_FIFO,
3773 ILK_DISPLAY_MAXWM,
3774 ILK_DISPLAY_DFTWM,
3775 2,
3776 ILK_FIFO_LINE_SIZE
3777};
Chris Wilsond2102462011-01-24 17:43:27 +00003778static const struct intel_watermark_params ironlake_cursor_wm_info = {
Zhao Yakuic936f442010-06-12 14:32:26 +08003779 ILK_CURSOR_FIFO,
3780 ILK_CURSOR_MAXWM,
3781 ILK_CURSOR_DFTWM,
3782 2,
3783 ILK_FIFO_LINE_SIZE
3784};
Chris Wilsond2102462011-01-24 17:43:27 +00003785static const struct intel_watermark_params ironlake_display_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003786 ILK_DISPLAY_SR_FIFO,
3787 ILK_DISPLAY_MAX_SRWM,
3788 ILK_DISPLAY_DFT_SRWM,
3789 2,
3790 ILK_FIFO_LINE_SIZE
3791};
Chris Wilsond2102462011-01-24 17:43:27 +00003792static const struct intel_watermark_params ironlake_cursor_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003793 ILK_CURSOR_SR_FIFO,
3794 ILK_CURSOR_MAX_SRWM,
3795 ILK_CURSOR_DFT_SRWM,
3796 2,
3797 ILK_FIFO_LINE_SIZE
3798};
3799
Chris Wilsond2102462011-01-24 17:43:27 +00003800static const struct intel_watermark_params sandybridge_display_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003801 SNB_DISPLAY_FIFO,
3802 SNB_DISPLAY_MAXWM,
3803 SNB_DISPLAY_DFTWM,
3804 2,
3805 SNB_FIFO_LINE_SIZE
3806};
Chris Wilsond2102462011-01-24 17:43:27 +00003807static const struct intel_watermark_params sandybridge_cursor_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003808 SNB_CURSOR_FIFO,
3809 SNB_CURSOR_MAXWM,
3810 SNB_CURSOR_DFTWM,
3811 2,
3812 SNB_FIFO_LINE_SIZE
3813};
Chris Wilsond2102462011-01-24 17:43:27 +00003814static const struct intel_watermark_params sandybridge_display_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003815 SNB_DISPLAY_SR_FIFO,
3816 SNB_DISPLAY_MAX_SRWM,
3817 SNB_DISPLAY_DFT_SRWM,
3818 2,
3819 SNB_FIFO_LINE_SIZE
3820};
Chris Wilsond2102462011-01-24 17:43:27 +00003821static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003822 SNB_CURSOR_SR_FIFO,
3823 SNB_CURSOR_MAX_SRWM,
3824 SNB_CURSOR_DFT_SRWM,
3825 2,
3826 SNB_FIFO_LINE_SIZE
3827};
3828
3829
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003830/**
3831 * intel_calculate_wm - calculate watermark level
3832 * @clock_in_khz: pixel clock
3833 * @wm: chip FIFO params
3834 * @pixel_size: display pixel size
3835 * @latency_ns: memory latency for the platform
3836 *
3837 * Calculate the watermark level (the level at which the display plane will
3838 * start fetching from memory again). Each chip has a different display
3839 * FIFO size and allocation, so the caller needs to figure that out and pass
3840 * in the correct intel_watermark_params structure.
3841 *
3842 * As the pixel clock runs, the FIFO will be drained at a rate that depends
3843 * on the pixel size. When it reaches the watermark level, it'll start
3844 * fetching FIFO line sized based chunks from memory until the FIFO fills
3845 * past the watermark point. If the FIFO drains completely, a FIFO underrun
3846 * will occur, and a display engine hang could result.
3847 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003848static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
Chris Wilsond2102462011-01-24 17:43:27 +00003849 const struct intel_watermark_params *wm,
3850 int fifo_size,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003851 int pixel_size,
3852 unsigned long latency_ns)
3853{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003854 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003855
Jesse Barnesd6604672009-09-11 12:25:56 -07003856 /*
3857 * Note: we need to make sure we don't overflow for various clock &
3858 * latency values.
3859 * clocks go from a few thousand to several hundred thousand.
3860 * latency is usually a few thousand
3861 */
3862 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
3863 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003864 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003865
Joe Perchesbbb0aef52011-04-17 20:35:52 -07003866 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003867
Chris Wilsond2102462011-01-24 17:43:27 +00003868 wm_size = fifo_size - (entries_required + wm->guard_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003869
Joe Perchesbbb0aef52011-04-17 20:35:52 -07003870 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003871
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003872 /* Don't promote wm_size to unsigned... */
3873 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003874 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01003875 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003876 wm_size = wm->default_wm;
3877 return wm_size;
3878}
3879
3880struct cxsr_latency {
3881 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08003882 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003883 unsigned long fsb_freq;
3884 unsigned long mem_freq;
3885 unsigned long display_sr;
3886 unsigned long display_hpll_disable;
3887 unsigned long cursor_sr;
3888 unsigned long cursor_hpll_disable;
3889};
3890
Chris Wilson403c89f2010-08-04 15:25:31 +01003891static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08003892 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
3893 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
3894 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
3895 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
3896 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003897
Li Peng95534262010-05-18 18:58:44 +08003898 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
3899 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
3900 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
3901 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
3902 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003903
Li Peng95534262010-05-18 18:58:44 +08003904 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
3905 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
3906 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
3907 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
3908 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003909
Li Peng95534262010-05-18 18:58:44 +08003910 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
3911 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
3912 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
3913 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
3914 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003915
Li Peng95534262010-05-18 18:58:44 +08003916 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
3917 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
3918 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
3919 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
3920 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003921
Li Peng95534262010-05-18 18:58:44 +08003922 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
3923 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
3924 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
3925 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
3926 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003927};
3928
Chris Wilson403c89f2010-08-04 15:25:31 +01003929static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
3930 int is_ddr3,
3931 int fsb,
3932 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003933{
Chris Wilson403c89f2010-08-04 15:25:31 +01003934 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003935 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003936
3937 if (fsb == 0 || mem == 0)
3938 return NULL;
3939
3940 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
3941 latency = &cxsr_latency_table[i];
3942 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08003943 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303944 fsb == latency->fsb_freq && mem == latency->mem_freq)
3945 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003946 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303947
Zhao Yakui28c97732009-10-09 11:39:41 +08003948 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303949
3950 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003951}
3952
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003953static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003954{
3955 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003956
3957 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003958 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003959}
3960
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07003961/*
3962 * Latency for FIFO fetches is dependent on several factors:
3963 * - memory configuration (speed, channels)
3964 * - chipset
3965 * - current MCH state
3966 * It can be fairly high in some situations, so here we assume a fairly
3967 * pessimal value. It's a tradeoff between extra memory fetches (if we
3968 * set this value too high, the FIFO will fetch frequently to stay full)
3969 * and power consumption (set it too low to save power and we might see
3970 * FIFO underruns and display "flicker").
3971 *
3972 * A value of 5us seems to be a good balance; safe for very low end
3973 * platforms but not overly aggressive on lower latency configs.
3974 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003975static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003976
Jesse Barnese70236a2009-09-21 10:42:27 -07003977static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003978{
3979 struct drm_i915_private *dev_priv = dev->dev_private;
3980 uint32_t dsparb = I915_READ(DSPARB);
3981 int size;
3982
Chris Wilson8de9b312010-07-19 19:59:52 +01003983 size = dsparb & 0x7f;
3984 if (plane)
3985 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003986
Zhao Yakui28c97732009-10-09 11:39:41 +08003987 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003988 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003989
3990 return size;
3991}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003992
Jesse Barnese70236a2009-09-21 10:42:27 -07003993static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3994{
3995 struct drm_i915_private *dev_priv = dev->dev_private;
3996 uint32_t dsparb = I915_READ(DSPARB);
3997 int size;
3998
Chris Wilson8de9b312010-07-19 19:59:52 +01003999 size = dsparb & 0x1ff;
4000 if (plane)
4001 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07004002 size >>= 1; /* Convert to cachelines */
4003
Zhao Yakui28c97732009-10-09 11:39:41 +08004004 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01004005 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07004006
4007 return size;
4008}
4009
4010static int i845_get_fifo_size(struct drm_device *dev, int plane)
4011{
4012 struct drm_i915_private *dev_priv = dev->dev_private;
4013 uint32_t dsparb = I915_READ(DSPARB);
4014 int size;
4015
4016 size = dsparb & 0x7f;
4017 size >>= 2; /* Convert to cachelines */
4018
Zhao Yakui28c97732009-10-09 11:39:41 +08004019 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01004020 plane ? "B" : "A",
4021 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07004022
4023 return size;
4024}
4025
4026static int i830_get_fifo_size(struct drm_device *dev, int plane)
4027{
4028 struct drm_i915_private *dev_priv = dev->dev_private;
4029 uint32_t dsparb = I915_READ(DSPARB);
4030 int size;
4031
4032 size = dsparb & 0x7f;
4033 size >>= 1; /* Convert to cachelines */
4034
Zhao Yakui28c97732009-10-09 11:39:41 +08004035 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01004036 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07004037
4038 return size;
4039}
4040
Chris Wilsond2102462011-01-24 17:43:27 +00004041static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
4042{
4043 struct drm_crtc *crtc, *enabled = NULL;
4044
4045 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4046 if (crtc->enabled && crtc->fb) {
4047 if (enabled)
4048 return NULL;
4049 enabled = crtc;
4050 }
4051 }
4052
4053 return enabled;
4054}
4055
4056static void pineview_update_wm(struct drm_device *dev)
Zhao Yakuid4294342010-03-22 22:45:36 +08004057{
4058 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004059 struct drm_crtc *crtc;
Chris Wilson403c89f2010-08-04 15:25:31 +01004060 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08004061 u32 reg;
4062 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08004063
Chris Wilson403c89f2010-08-04 15:25:31 +01004064 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08004065 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08004066 if (!latency) {
4067 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
4068 pineview_disable_cxsr(dev);
4069 return;
4070 }
4071
Chris Wilsond2102462011-01-24 17:43:27 +00004072 crtc = single_enabled_crtc(dev);
4073 if (crtc) {
4074 int clock = crtc->mode.clock;
4075 int pixel_size = crtc->fb->bits_per_pixel / 8;
Zhao Yakuid4294342010-03-22 22:45:36 +08004076
4077 /* Display SR */
Chris Wilsond2102462011-01-24 17:43:27 +00004078 wm = intel_calculate_wm(clock, &pineview_display_wm,
4079 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08004080 pixel_size, latency->display_sr);
4081 reg = I915_READ(DSPFW1);
4082 reg &= ~DSPFW_SR_MASK;
4083 reg |= wm << DSPFW_SR_SHIFT;
4084 I915_WRITE(DSPFW1, reg);
4085 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
4086
4087 /* cursor SR */
Chris Wilsond2102462011-01-24 17:43:27 +00004088 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
4089 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08004090 pixel_size, latency->cursor_sr);
4091 reg = I915_READ(DSPFW3);
4092 reg &= ~DSPFW_CURSOR_SR_MASK;
4093 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
4094 I915_WRITE(DSPFW3, reg);
4095
4096 /* Display HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00004097 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
4098 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08004099 pixel_size, latency->display_hpll_disable);
4100 reg = I915_READ(DSPFW3);
4101 reg &= ~DSPFW_HPLL_SR_MASK;
4102 reg |= wm & DSPFW_HPLL_SR_MASK;
4103 I915_WRITE(DSPFW3, reg);
4104
4105 /* cursor HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00004106 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
4107 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08004108 pixel_size, latency->cursor_hpll_disable);
4109 reg = I915_READ(DSPFW3);
4110 reg &= ~DSPFW_HPLL_CURSOR_MASK;
4111 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
4112 I915_WRITE(DSPFW3, reg);
4113 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
4114
4115 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01004116 I915_WRITE(DSPFW3,
4117 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08004118 DRM_DEBUG_KMS("Self-refresh is enabled\n");
4119 } else {
4120 pineview_disable_cxsr(dev);
4121 DRM_DEBUG_KMS("Self-refresh is disabled\n");
4122 }
4123}
4124
Chris Wilson417ae142011-01-19 15:04:42 +00004125static bool g4x_compute_wm0(struct drm_device *dev,
4126 int plane,
4127 const struct intel_watermark_params *display,
4128 int display_latency_ns,
4129 const struct intel_watermark_params *cursor,
4130 int cursor_latency_ns,
4131 int *plane_wm,
4132 int *cursor_wm)
Jesse Barnes652c3932009-08-17 13:31:43 -07004133{
Chris Wilson417ae142011-01-19 15:04:42 +00004134 struct drm_crtc *crtc;
4135 int htotal, hdisplay, clock, pixel_size;
4136 int line_time_us, line_count;
4137 int entries, tlb_miss;
Jesse Barnes652c3932009-08-17 13:31:43 -07004138
Chris Wilson417ae142011-01-19 15:04:42 +00004139 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson5c72d062011-04-13 09:28:23 +01004140 if (crtc->fb == NULL || !crtc->enabled) {
4141 *cursor_wm = cursor->guard_size;
4142 *plane_wm = display->guard_size;
Chris Wilson417ae142011-01-19 15:04:42 +00004143 return false;
Chris Wilson5c72d062011-04-13 09:28:23 +01004144 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09004145
Chris Wilson417ae142011-01-19 15:04:42 +00004146 htotal = crtc->mode.htotal;
4147 hdisplay = crtc->mode.hdisplay;
4148 clock = crtc->mode.clock;
4149 pixel_size = crtc->fb->bits_per_pixel / 8;
Jesse Barnes0e442c62009-10-19 10:09:33 +09004150
Chris Wilson417ae142011-01-19 15:04:42 +00004151 /* Use the small buffer method to calculate plane watermark */
4152 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
4153 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
4154 if (tlb_miss > 0)
4155 entries += tlb_miss;
4156 entries = DIV_ROUND_UP(entries, display->cacheline_size);
4157 *plane_wm = entries + display->guard_size;
4158 if (*plane_wm > (int)display->max_wm)
4159 *plane_wm = display->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09004160
Chris Wilson417ae142011-01-19 15:04:42 +00004161 /* Use the large buffer method to calculate cursor watermark */
4162 line_time_us = ((htotal * 1000) / clock);
4163 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
4164 entries = line_count * 64 * pixel_size;
4165 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
4166 if (tlb_miss > 0)
4167 entries += tlb_miss;
4168 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4169 *cursor_wm = entries + cursor->guard_size;
4170 if (*cursor_wm > (int)cursor->max_wm)
4171 *cursor_wm = (int)cursor->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09004172
Chris Wilson417ae142011-01-19 15:04:42 +00004173 return true;
4174}
Jesse Barnes0e442c62009-10-19 10:09:33 +09004175
Chris Wilson417ae142011-01-19 15:04:42 +00004176/*
4177 * Check the wm result.
4178 *
4179 * If any calculated watermark values is larger than the maximum value that
4180 * can be programmed into the associated watermark register, that watermark
4181 * must be disabled.
4182 */
4183static bool g4x_check_srwm(struct drm_device *dev,
4184 int display_wm, int cursor_wm,
4185 const struct intel_watermark_params *display,
4186 const struct intel_watermark_params *cursor)
4187{
4188 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
4189 display_wm, cursor_wm);
Jesse Barnes0e442c62009-10-19 10:09:33 +09004190
Chris Wilson417ae142011-01-19 15:04:42 +00004191 if (display_wm > display->max_wm) {
Joe Perchesbbb0aef52011-04-17 20:35:52 -07004192 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00004193 display_wm, display->max_wm);
4194 return false;
Jesse Barnes0e442c62009-10-19 10:09:33 +09004195 }
4196
Chris Wilson417ae142011-01-19 15:04:42 +00004197 if (cursor_wm > cursor->max_wm) {
Joe Perchesbbb0aef52011-04-17 20:35:52 -07004198 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00004199 cursor_wm, cursor->max_wm);
4200 return false;
4201 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09004202
Chris Wilson417ae142011-01-19 15:04:42 +00004203 if (!(display_wm || cursor_wm)) {
4204 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
4205 return false;
4206 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09004207
Chris Wilson417ae142011-01-19 15:04:42 +00004208 return true;
4209}
4210
4211static bool g4x_compute_srwm(struct drm_device *dev,
Chris Wilsond2102462011-01-24 17:43:27 +00004212 int plane,
4213 int latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00004214 const struct intel_watermark_params *display,
4215 const struct intel_watermark_params *cursor,
4216 int *display_wm, int *cursor_wm)
4217{
Chris Wilsond2102462011-01-24 17:43:27 +00004218 struct drm_crtc *crtc;
4219 int hdisplay, htotal, pixel_size, clock;
Chris Wilson417ae142011-01-19 15:04:42 +00004220 unsigned long line_time_us;
4221 int line_count, line_size;
4222 int small, large;
4223 int entries;
4224
4225 if (!latency_ns) {
4226 *display_wm = *cursor_wm = 0;
4227 return false;
4228 }
4229
Chris Wilsond2102462011-01-24 17:43:27 +00004230 crtc = intel_get_crtc_for_plane(dev, plane);
4231 hdisplay = crtc->mode.hdisplay;
4232 htotal = crtc->mode.htotal;
4233 clock = crtc->mode.clock;
4234 pixel_size = crtc->fb->bits_per_pixel / 8;
4235
Chris Wilson417ae142011-01-19 15:04:42 +00004236 line_time_us = (htotal * 1000) / clock;
4237 line_count = (latency_ns / line_time_us + 1000) / 1000;
4238 line_size = hdisplay * pixel_size;
4239
4240 /* Use the minimum of the small and large buffer method for primary */
4241 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4242 large = line_count * line_size;
4243
4244 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4245 *display_wm = entries + display->guard_size;
4246
4247 /* calculate the self-refresh watermark for display cursor */
4248 entries = line_count * pixel_size * 64;
4249 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4250 *cursor_wm = entries + cursor->guard_size;
4251
4252 return g4x_check_srwm(dev,
4253 *display_wm, *cursor_wm,
4254 display, cursor);
4255}
4256
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004257static bool vlv_compute_drain_latency(struct drm_device *dev,
4258 int plane,
4259 int *plane_prec_mult,
4260 int *plane_dl,
4261 int *cursor_prec_mult,
4262 int *cursor_dl)
4263{
4264 struct drm_crtc *crtc;
4265 int clock, pixel_size;
4266 int entries;
4267
4268 crtc = intel_get_crtc_for_plane(dev, plane);
4269 if (crtc->fb == NULL || !crtc->enabled)
4270 return false;
4271
4272 clock = crtc->mode.clock; /* VESA DOT Clock */
4273 pixel_size = crtc->fb->bits_per_pixel / 8; /* BPP */
4274
4275 entries = (clock / 1000) * pixel_size;
4276 *plane_prec_mult = (entries > 256) ?
4277 DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
4278 *plane_dl = (64 * (*plane_prec_mult) * 4) / ((clock / 1000) *
4279 pixel_size);
4280
4281 entries = (clock / 1000) * 4; /* BPP is always 4 for cursor */
4282 *cursor_prec_mult = (entries > 256) ?
4283 DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
4284 *cursor_dl = (64 * (*cursor_prec_mult) * 4) / ((clock / 1000) * 4);
4285
4286 return true;
4287}
4288
4289/*
4290 * Update drain latency registers of memory arbiter
4291 *
4292 * Valleyview SoC has a new memory arbiter and needs drain latency registers
4293 * to be programmed. Each plane has a drain latency multiplier and a drain
4294 * latency value.
4295 */
4296
4297static void vlv_update_drain_latency(struct drm_device *dev)
4298{
4299 struct drm_i915_private *dev_priv = dev->dev_private;
4300 int planea_prec, planea_dl, planeb_prec, planeb_dl;
4301 int cursora_prec, cursora_dl, cursorb_prec, cursorb_dl;
4302 int plane_prec_mult, cursor_prec_mult; /* Precision multiplier is
4303 either 16 or 32 */
4304
4305 /* For plane A, Cursor A */
4306 if (vlv_compute_drain_latency(dev, 0, &plane_prec_mult, &planea_dl,
4307 &cursor_prec_mult, &cursora_dl)) {
4308 cursora_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
4309 DDL_CURSORA_PRECISION_32 : DDL_CURSORA_PRECISION_16;
4310 planea_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
4311 DDL_PLANEA_PRECISION_32 : DDL_PLANEA_PRECISION_16;
4312
4313 I915_WRITE(VLV_DDL1, cursora_prec |
4314 (cursora_dl << DDL_CURSORA_SHIFT) |
4315 planea_prec | planea_dl);
4316 }
4317
4318 /* For plane B, Cursor B */
4319 if (vlv_compute_drain_latency(dev, 1, &plane_prec_mult, &planeb_dl,
4320 &cursor_prec_mult, &cursorb_dl)) {
4321 cursorb_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
4322 DDL_CURSORB_PRECISION_32 : DDL_CURSORB_PRECISION_16;
4323 planeb_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
4324 DDL_PLANEB_PRECISION_32 : DDL_PLANEB_PRECISION_16;
4325
4326 I915_WRITE(VLV_DDL2, cursorb_prec |
4327 (cursorb_dl << DDL_CURSORB_SHIFT) |
4328 planeb_prec | planeb_dl);
4329 }
4330}
4331
Yuanhan Liu7ccb4a52011-03-18 07:37:35 +00004332#define single_plane_enabled(mask) is_power_of_2(mask)
Chris Wilsond2102462011-01-24 17:43:27 +00004333
Jesse Barnesceb04242012-03-28 13:39:22 -07004334static void valleyview_update_wm(struct drm_device *dev)
4335{
4336 static const int sr_latency_ns = 12000;
4337 struct drm_i915_private *dev_priv = dev->dev_private;
4338 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
4339 int plane_sr, cursor_sr;
4340 unsigned int enabled = 0;
4341
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004342 vlv_update_drain_latency(dev);
4343
Jesse Barnesceb04242012-03-28 13:39:22 -07004344 if (g4x_compute_wm0(dev, 0,
4345 &valleyview_wm_info, latency_ns,
4346 &valleyview_cursor_wm_info, latency_ns,
4347 &planea_wm, &cursora_wm))
4348 enabled |= 1;
4349
4350 if (g4x_compute_wm0(dev, 1,
4351 &valleyview_wm_info, latency_ns,
4352 &valleyview_cursor_wm_info, latency_ns,
4353 &planeb_wm, &cursorb_wm))
4354 enabled |= 2;
4355
4356 plane_sr = cursor_sr = 0;
4357 if (single_plane_enabled(enabled) &&
4358 g4x_compute_srwm(dev, ffs(enabled) - 1,
4359 sr_latency_ns,
4360 &valleyview_wm_info,
4361 &valleyview_cursor_wm_info,
4362 &plane_sr, &cursor_sr))
4363 I915_WRITE(FW_BLC_SELF_VLV, FW_CSPWRDWNEN);
4364 else
4365 I915_WRITE(FW_BLC_SELF_VLV,
4366 I915_READ(FW_BLC_SELF_VLV) & ~FW_CSPWRDWNEN);
4367
4368 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
4369 planea_wm, cursora_wm,
4370 planeb_wm, cursorb_wm,
4371 plane_sr, cursor_sr);
4372
4373 I915_WRITE(DSPFW1,
4374 (plane_sr << DSPFW_SR_SHIFT) |
4375 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
4376 (planeb_wm << DSPFW_PLANEB_SHIFT) |
4377 planea_wm);
4378 I915_WRITE(DSPFW2,
4379 (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
4380 (cursora_wm << DSPFW_CURSORA_SHIFT));
4381 I915_WRITE(DSPFW3,
4382 (I915_READ(DSPFW3) | (cursor_sr << DSPFW_CURSOR_SR_SHIFT)));
4383}
4384
Chris Wilsond2102462011-01-24 17:43:27 +00004385static void g4x_update_wm(struct drm_device *dev)
Chris Wilson417ae142011-01-19 15:04:42 +00004386{
4387 static const int sr_latency_ns = 12000;
4388 struct drm_i915_private *dev_priv = dev->dev_private;
4389 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00004390 int plane_sr, cursor_sr;
4391 unsigned int enabled = 0;
Chris Wilson417ae142011-01-19 15:04:42 +00004392
4393 if (g4x_compute_wm0(dev, 0,
4394 &g4x_wm_info, latency_ns,
4395 &g4x_cursor_wm_info, latency_ns,
4396 &planea_wm, &cursora_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00004397 enabled |= 1;
Chris Wilson417ae142011-01-19 15:04:42 +00004398
4399 if (g4x_compute_wm0(dev, 1,
4400 &g4x_wm_info, latency_ns,
4401 &g4x_cursor_wm_info, latency_ns,
4402 &planeb_wm, &cursorb_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00004403 enabled |= 2;
Chris Wilson417ae142011-01-19 15:04:42 +00004404
4405 plane_sr = cursor_sr = 0;
Chris Wilsond2102462011-01-24 17:43:27 +00004406 if (single_plane_enabled(enabled) &&
4407 g4x_compute_srwm(dev, ffs(enabled) - 1,
4408 sr_latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00004409 &g4x_wm_info,
4410 &g4x_cursor_wm_info,
4411 &plane_sr, &cursor_sr))
4412 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
4413 else
4414 I915_WRITE(FW_BLC_SELF,
4415 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
4416
Chris Wilson308977a2011-02-02 10:41:20 +00004417 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
4418 planea_wm, cursora_wm,
4419 planeb_wm, cursorb_wm,
4420 plane_sr, cursor_sr);
Chris Wilson417ae142011-01-19 15:04:42 +00004421
4422 I915_WRITE(DSPFW1,
4423 (plane_sr << DSPFW_SR_SHIFT) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004424 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
Chris Wilson417ae142011-01-19 15:04:42 +00004425 (planeb_wm << DSPFW_PLANEB_SHIFT) |
4426 planea_wm);
4427 I915_WRITE(DSPFW2,
4428 (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004429 (cursora_wm << DSPFW_CURSORA_SHIFT));
4430 /* HPLL off in SR has some issues on G4x... disable it */
Chris Wilson417ae142011-01-19 15:04:42 +00004431 I915_WRITE(DSPFW3,
4432 (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004433 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004434}
4435
Chris Wilsond2102462011-01-24 17:43:27 +00004436static void i965_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004437{
4438 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004439 struct drm_crtc *crtc;
4440 int srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004441 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004442
Jesse Barnes1dc75462009-10-19 10:08:17 +09004443 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00004444 crtc = single_enabled_crtc(dev);
4445 if (crtc) {
Jesse Barnes1dc75462009-10-19 10:08:17 +09004446 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01004447 static const int sr_latency_ns = 12000;
Chris Wilsond2102462011-01-24 17:43:27 +00004448 int clock = crtc->mode.clock;
4449 int htotal = crtc->mode.htotal;
4450 int hdisplay = crtc->mode.hdisplay;
4451 int pixel_size = crtc->fb->bits_per_pixel / 8;
4452 unsigned long line_time_us;
4453 int entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09004454
Chris Wilsond2102462011-01-24 17:43:27 +00004455 line_time_us = ((htotal * 1000) / clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09004456
4457 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00004458 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4459 pixel_size * hdisplay;
4460 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
Chris Wilsond2102462011-01-24 17:43:27 +00004461 srwm = I965_FIFO_SIZE - entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09004462 if (srwm < 0)
4463 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08004464 srwm &= 0x1ff;
Chris Wilson308977a2011-02-02 10:41:20 +00004465 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
4466 entries, srwm);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004467
Chris Wilsond2102462011-01-24 17:43:27 +00004468 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01004469 pixel_size * 64;
Chris Wilsond2102462011-01-24 17:43:27 +00004470 entries = DIV_ROUND_UP(entries,
Chris Wilson8de9b312010-07-19 19:59:52 +01004471 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004472 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilsond2102462011-01-24 17:43:27 +00004473 (entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004474
4475 if (cursor_sr > i965_cursor_wm_info.max_wm)
4476 cursor_sr = i965_cursor_wm_info.max_wm;
4477
4478 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
4479 "cursor %d\n", srwm, cursor_sr);
4480
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004481 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07004482 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05304483 } else {
4484 /* Turn off self refresh if both pipes are enabled */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004485 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07004486 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
4487 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09004488 }
4489
4490 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
4491 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004492
4493 /* 965 has limitations... */
Chris Wilson417ae142011-01-19 15:04:42 +00004494 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
4495 (8 << 16) | (8 << 8) | (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08004496 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004497 /* update cursor SR watermark */
4498 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08004499}
4500
Chris Wilsond2102462011-01-24 17:43:27 +00004501static void i9xx_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004502{
4503 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004504 const struct intel_watermark_params *wm_info;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004505 uint32_t fwater_lo;
4506 uint32_t fwater_hi;
Chris Wilsond2102462011-01-24 17:43:27 +00004507 int cwm, srwm = 1;
4508 int fifo_size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004509 int planea_wm, planeb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00004510 struct drm_crtc *crtc, *enabled = NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004511
Chris Wilson72557b42011-01-31 10:29:55 +00004512 if (IS_I945GM(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00004513 wm_info = &i945_wm_info;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004514 else if (!IS_GEN2(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00004515 wm_info = &i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004516 else
Chris Wilsond2102462011-01-24 17:43:27 +00004517 wm_info = &i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004518
Chris Wilsond2102462011-01-24 17:43:27 +00004519 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
4520 crtc = intel_get_crtc_for_plane(dev, 0);
4521 if (crtc->enabled && crtc->fb) {
4522 planea_wm = intel_calculate_wm(crtc->mode.clock,
4523 wm_info, fifo_size,
4524 crtc->fb->bits_per_pixel / 8,
4525 latency_ns);
4526 enabled = crtc;
4527 } else
4528 planea_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004529
Chris Wilsond2102462011-01-24 17:43:27 +00004530 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
4531 crtc = intel_get_crtc_for_plane(dev, 1);
4532 if (crtc->enabled && crtc->fb) {
4533 planeb_wm = intel_calculate_wm(crtc->mode.clock,
4534 wm_info, fifo_size,
4535 crtc->fb->bits_per_pixel / 8,
4536 latency_ns);
4537 if (enabled == NULL)
4538 enabled = crtc;
4539 else
4540 enabled = NULL;
4541 } else
4542 planeb_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004543
Zhao Yakui28c97732009-10-09 11:39:41 +08004544 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004545
4546 /*
4547 * Overlay gets an aggressive default since video jitter is bad.
4548 */
4549 cwm = 2;
4550
Alexander Lam18b21902011-01-03 13:28:56 -05004551 /* Play safe and disable self-refresh before adjusting watermarks. */
4552 if (IS_I945G(dev) || IS_I945GM(dev))
4553 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
4554 else if (IS_I915GM(dev))
4555 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
4556
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004557 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00004558 if (HAS_FW_BLC(dev) && enabled) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004559 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01004560 static const int sr_latency_ns = 6000;
Chris Wilsond2102462011-01-24 17:43:27 +00004561 int clock = enabled->mode.clock;
4562 int htotal = enabled->mode.htotal;
4563 int hdisplay = enabled->mode.hdisplay;
4564 int pixel_size = enabled->fb->bits_per_pixel / 8;
4565 unsigned long line_time_us;
4566 int entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004567
Chris Wilsond2102462011-01-24 17:43:27 +00004568 line_time_us = (htotal * 1000) / clock;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004569
4570 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00004571 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4572 pixel_size * hdisplay;
4573 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
4574 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
4575 srwm = wm_info->fifo_size - entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004576 if (srwm < 0)
4577 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08004578
4579 if (IS_I945G(dev) || IS_I945GM(dev))
Alexander Lam18b21902011-01-03 13:28:56 -05004580 I915_WRITE(FW_BLC_SELF,
4581 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
4582 else if (IS_I915GM(dev))
Li Pengee980b82010-01-27 19:01:11 +08004583 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004584 }
4585
Zhao Yakui28c97732009-10-09 11:39:41 +08004586 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004587 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004588
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004589 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
4590 fwater_hi = (cwm & 0x1f);
4591
4592 /* Set request length to 8 cachelines per fetch */
4593 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
4594 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004595
4596 I915_WRITE(FW_BLC, fwater_lo);
4597 I915_WRITE(FW_BLC2, fwater_hi);
Alexander Lam18b21902011-01-03 13:28:56 -05004598
Chris Wilsond2102462011-01-24 17:43:27 +00004599 if (HAS_FW_BLC(dev)) {
4600 if (enabled) {
4601 if (IS_I945G(dev) || IS_I945GM(dev))
4602 I915_WRITE(FW_BLC_SELF,
4603 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4604 else if (IS_I915GM(dev))
4605 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
4606 DRM_DEBUG_KMS("memory self refresh enabled\n");
4607 } else
4608 DRM_DEBUG_KMS("memory self refresh disabled\n");
4609 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08004610}
4611
Chris Wilsond2102462011-01-24 17:43:27 +00004612static void i830_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004613{
4614 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004615 struct drm_crtc *crtc;
4616 uint32_t fwater_lo;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004617 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004618
Chris Wilsond2102462011-01-24 17:43:27 +00004619 crtc = single_enabled_crtc(dev);
4620 if (crtc == NULL)
4621 return;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004622
Chris Wilsond2102462011-01-24 17:43:27 +00004623 planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
4624 dev_priv->display.get_fifo_size(dev, 0),
4625 crtc->fb->bits_per_pixel / 8,
4626 latency_ns);
4627 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesf3601322009-07-22 12:54:59 -07004628 fwater_lo |= (3<<8) | planea_wm;
4629
Zhao Yakui28c97732009-10-09 11:39:41 +08004630 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004631
4632 I915_WRITE(FW_BLC, fwater_lo);
4633}
4634
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004635#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08004636#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004637
Jesse Barnesb79d4992010-12-21 13:10:23 -08004638/*
4639 * Check the wm result.
4640 *
4641 * If any calculated watermark values is larger than the maximum value that
4642 * can be programmed into the associated watermark register, that watermark
4643 * must be disabled.
4644 */
4645static bool ironlake_check_srwm(struct drm_device *dev, int level,
4646 int fbc_wm, int display_wm, int cursor_wm,
4647 const struct intel_watermark_params *display,
4648 const struct intel_watermark_params *cursor)
4649{
4650 struct drm_i915_private *dev_priv = dev->dev_private;
4651
4652 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
4653 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
4654
4655 if (fbc_wm > SNB_FBC_MAX_SRWM) {
4656 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
4657 fbc_wm, SNB_FBC_MAX_SRWM, level);
4658
4659 /* fbc has it's own way to disable FBC WM */
4660 I915_WRITE(DISP_ARB_CTL,
4661 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
4662 return false;
4663 }
4664
4665 if (display_wm > display->max_wm) {
4666 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
4667 display_wm, SNB_DISPLAY_MAX_SRWM, level);
4668 return false;
4669 }
4670
4671 if (cursor_wm > cursor->max_wm) {
4672 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
4673 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
4674 return false;
4675 }
4676
4677 if (!(fbc_wm || display_wm || cursor_wm)) {
4678 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
4679 return false;
4680 }
4681
4682 return true;
4683}
4684
4685/*
4686 * Compute watermark values of WM[1-3],
4687 */
Chris Wilsond2102462011-01-24 17:43:27 +00004688static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
4689 int latency_ns,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004690 const struct intel_watermark_params *display,
4691 const struct intel_watermark_params *cursor,
4692 int *fbc_wm, int *display_wm, int *cursor_wm)
4693{
Chris Wilsond2102462011-01-24 17:43:27 +00004694 struct drm_crtc *crtc;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004695 unsigned long line_time_us;
Chris Wilsond2102462011-01-24 17:43:27 +00004696 int hdisplay, htotal, pixel_size, clock;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004697 int line_count, line_size;
4698 int small, large;
4699 int entries;
4700
4701 if (!latency_ns) {
4702 *fbc_wm = *display_wm = *cursor_wm = 0;
4703 return false;
4704 }
4705
Chris Wilsond2102462011-01-24 17:43:27 +00004706 crtc = intel_get_crtc_for_plane(dev, plane);
4707 hdisplay = crtc->mode.hdisplay;
4708 htotal = crtc->mode.htotal;
4709 clock = crtc->mode.clock;
4710 pixel_size = crtc->fb->bits_per_pixel / 8;
4711
Jesse Barnesb79d4992010-12-21 13:10:23 -08004712 line_time_us = (htotal * 1000) / clock;
4713 line_count = (latency_ns / line_time_us + 1000) / 1000;
4714 line_size = hdisplay * pixel_size;
4715
4716 /* Use the minimum of the small and large buffer method for primary */
4717 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4718 large = line_count * line_size;
4719
4720 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4721 *display_wm = entries + display->guard_size;
4722
4723 /*
4724 * Spec says:
4725 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
4726 */
4727 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
4728
4729 /* calculate the self-refresh watermark for display cursor */
4730 entries = line_count * pixel_size * 64;
4731 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4732 *cursor_wm = entries + cursor->guard_size;
4733
4734 return ironlake_check_srwm(dev, level,
4735 *fbc_wm, *display_wm, *cursor_wm,
4736 display, cursor);
4737}
4738
Chris Wilsond2102462011-01-24 17:43:27 +00004739static void ironlake_update_wm(struct drm_device *dev)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004740{
4741 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004742 int fbc_wm, plane_wm, cursor_wm;
4743 unsigned int enabled;
Zhao Yakuic936f442010-06-12 14:32:26 +08004744
Chris Wilson4ed765f2010-09-11 10:46:47 +01004745 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004746 if (g4x_compute_wm0(dev, 0,
4747 &ironlake_display_wm_info,
4748 ILK_LP0_PLANE_LATENCY,
4749 &ironlake_cursor_wm_info,
4750 ILK_LP0_CURSOR_LATENCY,
4751 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004752 I915_WRITE(WM0_PIPEA_ILK,
4753 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4754 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4755 " plane %d, " "cursor: %d\n",
4756 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004757 enabled |= 1;
Zhao Yakuic936f442010-06-12 14:32:26 +08004758 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004759
Chris Wilson9f405102011-05-12 22:17:14 +01004760 if (g4x_compute_wm0(dev, 1,
4761 &ironlake_display_wm_info,
4762 ILK_LP0_PLANE_LATENCY,
4763 &ironlake_cursor_wm_info,
4764 ILK_LP0_CURSOR_LATENCY,
4765 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004766 I915_WRITE(WM0_PIPEB_ILK,
4767 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4768 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4769 " plane %d, cursor: %d\n",
4770 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004771 enabled |= 2;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004772 }
4773
4774 /*
4775 * Calculate and update the self-refresh watermark only when one
4776 * display plane is used.
4777 */
Jesse Barnesb79d4992010-12-21 13:10:23 -08004778 I915_WRITE(WM3_LP_ILK, 0);
4779 I915_WRITE(WM2_LP_ILK, 0);
4780 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004781
Chris Wilsond2102462011-01-24 17:43:27 +00004782 if (!single_plane_enabled(enabled))
Jesse Barnesb79d4992010-12-21 13:10:23 -08004783 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004784 enabled = ffs(enabled) - 1;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004785
Jesse Barnesb79d4992010-12-21 13:10:23 -08004786 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004787 if (!ironlake_compute_srwm(dev, 1, enabled,
4788 ILK_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004789 &ironlake_display_srwm_info,
4790 &ironlake_cursor_srwm_info,
4791 &fbc_wm, &plane_wm, &cursor_wm))
4792 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004793
Jesse Barnesb79d4992010-12-21 13:10:23 -08004794 I915_WRITE(WM1_LP_ILK,
4795 WM1_LP_SR_EN |
4796 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4797 (fbc_wm << WM1_LP_FBC_SHIFT) |
4798 (plane_wm << WM1_LP_SR_SHIFT) |
4799 cursor_wm);
Chris Wilson4ed765f2010-09-11 10:46:47 +01004800
Jesse Barnesb79d4992010-12-21 13:10:23 -08004801 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004802 if (!ironlake_compute_srwm(dev, 2, enabled,
4803 ILK_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004804 &ironlake_display_srwm_info,
4805 &ironlake_cursor_srwm_info,
4806 &fbc_wm, &plane_wm, &cursor_wm))
4807 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004808
Jesse Barnesb79d4992010-12-21 13:10:23 -08004809 I915_WRITE(WM2_LP_ILK,
4810 WM2_LP_EN |
4811 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4812 (fbc_wm << WM1_LP_FBC_SHIFT) |
4813 (plane_wm << WM1_LP_SR_SHIFT) |
4814 cursor_wm);
Yuanhan Liu13982612010-12-15 15:42:31 +08004815
4816 /*
Jesse Barnesb79d4992010-12-21 13:10:23 -08004817 * WM3 is unsupported on ILK, probably because we don't have latency
4818 * data for that power state
Yuanhan Liu13982612010-12-15 15:42:31 +08004819 */
Yuanhan Liu13982612010-12-15 15:42:31 +08004820}
4821
Chris Wilsonf681fa22012-04-14 21:56:08 +01004822static void sandybridge_update_wm(struct drm_device *dev)
Yuanhan Liu13982612010-12-15 15:42:31 +08004823{
4824 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004825 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
Jesse Barnes47842642012-01-16 11:57:54 -08004826 u32 val;
Chris Wilsond2102462011-01-24 17:43:27 +00004827 int fbc_wm, plane_wm, cursor_wm;
4828 unsigned int enabled;
Yuanhan Liu13982612010-12-15 15:42:31 +08004829
4830 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004831 if (g4x_compute_wm0(dev, 0,
4832 &sandybridge_display_wm_info, latency,
4833 &sandybridge_cursor_wm_info, latency,
4834 &plane_wm, &cursor_wm)) {
Jesse Barnes47842642012-01-16 11:57:54 -08004835 val = I915_READ(WM0_PIPEA_ILK);
4836 val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
4837 I915_WRITE(WM0_PIPEA_ILK, val |
4838 ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
Yuanhan Liu13982612010-12-15 15:42:31 +08004839 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4840 " plane %d, " "cursor: %d\n",
4841 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004842 enabled |= 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004843 }
4844
Chris Wilson9f405102011-05-12 22:17:14 +01004845 if (g4x_compute_wm0(dev, 1,
4846 &sandybridge_display_wm_info, latency,
4847 &sandybridge_cursor_wm_info, latency,
4848 &plane_wm, &cursor_wm)) {
Jesse Barnes47842642012-01-16 11:57:54 -08004849 val = I915_READ(WM0_PIPEB_ILK);
4850 val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
4851 I915_WRITE(WM0_PIPEB_ILK, val |
4852 ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
Yuanhan Liu13982612010-12-15 15:42:31 +08004853 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4854 " plane %d, cursor: %d\n",
4855 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004856 enabled |= 2;
Yuanhan Liu13982612010-12-15 15:42:31 +08004857 }
4858
Jesse Barnesd6c892d2011-10-12 15:36:42 -07004859 /* IVB has 3 pipes */
4860 if (IS_IVYBRIDGE(dev) &&
4861 g4x_compute_wm0(dev, 2,
4862 &sandybridge_display_wm_info, latency,
4863 &sandybridge_cursor_wm_info, latency,
4864 &plane_wm, &cursor_wm)) {
Jesse Barnes47842642012-01-16 11:57:54 -08004865 val = I915_READ(WM0_PIPEC_IVB);
4866 val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
4867 I915_WRITE(WM0_PIPEC_IVB, val |
4868 ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
Jesse Barnesd6c892d2011-10-12 15:36:42 -07004869 DRM_DEBUG_KMS("FIFO watermarks For pipe C -"
4870 " plane %d, cursor: %d\n",
4871 plane_wm, cursor_wm);
4872 enabled |= 3;
4873 }
4874
Yuanhan Liu13982612010-12-15 15:42:31 +08004875 /*
4876 * Calculate and update the self-refresh watermark only when one
4877 * display plane is used.
4878 *
4879 * SNB support 3 levels of watermark.
4880 *
4881 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
4882 * and disabled in the descending order
4883 *
4884 */
4885 I915_WRITE(WM3_LP_ILK, 0);
4886 I915_WRITE(WM2_LP_ILK, 0);
4887 I915_WRITE(WM1_LP_ILK, 0);
4888
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004889 if (!single_plane_enabled(enabled) ||
4890 dev_priv->sprite_scaling_enabled)
Yuanhan Liu13982612010-12-15 15:42:31 +08004891 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004892 enabled = ffs(enabled) - 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004893
4894 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004895 if (!ironlake_compute_srwm(dev, 1, enabled,
4896 SNB_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004897 &sandybridge_display_srwm_info,
4898 &sandybridge_cursor_srwm_info,
4899 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004900 return;
4901
4902 I915_WRITE(WM1_LP_ILK,
4903 WM1_LP_SR_EN |
4904 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4905 (fbc_wm << WM1_LP_FBC_SHIFT) |
4906 (plane_wm << WM1_LP_SR_SHIFT) |
4907 cursor_wm);
4908
4909 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004910 if (!ironlake_compute_srwm(dev, 2, enabled,
4911 SNB_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004912 &sandybridge_display_srwm_info,
4913 &sandybridge_cursor_srwm_info,
4914 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004915 return;
4916
4917 I915_WRITE(WM2_LP_ILK,
4918 WM2_LP_EN |
4919 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4920 (fbc_wm << WM1_LP_FBC_SHIFT) |
4921 (plane_wm << WM1_LP_SR_SHIFT) |
4922 cursor_wm);
4923
4924 /* WM3 */
Chris Wilsond2102462011-01-24 17:43:27 +00004925 if (!ironlake_compute_srwm(dev, 3, enabled,
4926 SNB_READ_WM3_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004927 &sandybridge_display_srwm_info,
4928 &sandybridge_cursor_srwm_info,
4929 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004930 return;
4931
4932 I915_WRITE(WM3_LP_ILK,
4933 WM3_LP_EN |
4934 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4935 (fbc_wm << WM1_LP_FBC_SHIFT) |
4936 (plane_wm << WM1_LP_SR_SHIFT) |
4937 cursor_wm);
4938}
4939
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004940static bool
4941sandybridge_compute_sprite_wm(struct drm_device *dev, int plane,
4942 uint32_t sprite_width, int pixel_size,
4943 const struct intel_watermark_params *display,
4944 int display_latency_ns, int *sprite_wm)
4945{
4946 struct drm_crtc *crtc;
4947 int clock;
4948 int entries, tlb_miss;
4949
4950 crtc = intel_get_crtc_for_plane(dev, plane);
4951 if (crtc->fb == NULL || !crtc->enabled) {
4952 *sprite_wm = display->guard_size;
4953 return false;
4954 }
4955
4956 clock = crtc->mode.clock;
4957
4958 /* Use the small buffer method to calculate the sprite watermark */
4959 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
4960 tlb_miss = display->fifo_size*display->cacheline_size -
4961 sprite_width * 8;
4962 if (tlb_miss > 0)
4963 entries += tlb_miss;
4964 entries = DIV_ROUND_UP(entries, display->cacheline_size);
4965 *sprite_wm = entries + display->guard_size;
4966 if (*sprite_wm > (int)display->max_wm)
4967 *sprite_wm = display->max_wm;
4968
4969 return true;
4970}
4971
4972static bool
4973sandybridge_compute_sprite_srwm(struct drm_device *dev, int plane,
4974 uint32_t sprite_width, int pixel_size,
4975 const struct intel_watermark_params *display,
4976 int latency_ns, int *sprite_wm)
4977{
4978 struct drm_crtc *crtc;
4979 unsigned long line_time_us;
4980 int clock;
4981 int line_count, line_size;
4982 int small, large;
4983 int entries;
4984
4985 if (!latency_ns) {
4986 *sprite_wm = 0;
4987 return false;
4988 }
4989
4990 crtc = intel_get_crtc_for_plane(dev, plane);
4991 clock = crtc->mode.clock;
Hai Lan4e9bb472012-02-15 19:07:02 +08004992 if (!clock) {
4993 *sprite_wm = 0;
4994 return false;
4995 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004996
4997 line_time_us = (sprite_width * 1000) / clock;
Hai Lan4e9bb472012-02-15 19:07:02 +08004998 if (!line_time_us) {
4999 *sprite_wm = 0;
5000 return false;
5001 }
5002
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005003 line_count = (latency_ns / line_time_us + 1000) / 1000;
5004 line_size = sprite_width * pixel_size;
5005
5006 /* Use the minimum of the small and large buffer method for primary */
5007 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
5008 large = line_count * line_size;
5009
5010 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
5011 *sprite_wm = entries + display->guard_size;
5012
5013 return *sprite_wm > 0x3ff ? false : true;
5014}
5015
5016static void sandybridge_update_sprite_wm(struct drm_device *dev, int pipe,
5017 uint32_t sprite_width, int pixel_size)
5018{
5019 struct drm_i915_private *dev_priv = dev->dev_private;
5020 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
Jesse Barnes47842642012-01-16 11:57:54 -08005021 u32 val;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005022 int sprite_wm, reg;
5023 int ret;
5024
5025 switch (pipe) {
5026 case 0:
5027 reg = WM0_PIPEA_ILK;
5028 break;
5029 case 1:
5030 reg = WM0_PIPEB_ILK;
5031 break;
5032 case 2:
5033 reg = WM0_PIPEC_IVB;
5034 break;
5035 default:
5036 return; /* bad pipe */
5037 }
5038
5039 ret = sandybridge_compute_sprite_wm(dev, pipe, sprite_width, pixel_size,
5040 &sandybridge_display_wm_info,
5041 latency, &sprite_wm);
5042 if (!ret) {
5043 DRM_DEBUG_KMS("failed to compute sprite wm for pipe %d\n",
5044 pipe);
5045 return;
5046 }
5047
Jesse Barnes47842642012-01-16 11:57:54 -08005048 val = I915_READ(reg);
5049 val &= ~WM0_PIPE_SPRITE_MASK;
5050 I915_WRITE(reg, val | (sprite_wm << WM0_PIPE_SPRITE_SHIFT));
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005051 DRM_DEBUG_KMS("sprite watermarks For pipe %d - %d\n", pipe, sprite_wm);
5052
5053
5054 ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
5055 pixel_size,
5056 &sandybridge_display_srwm_info,
5057 SNB_READ_WM1_LATENCY() * 500,
5058 &sprite_wm);
5059 if (!ret) {
5060 DRM_DEBUG_KMS("failed to compute sprite lp1 wm on pipe %d\n",
5061 pipe);
5062 return;
5063 }
5064 I915_WRITE(WM1S_LP_ILK, sprite_wm);
5065
5066 /* Only IVB has two more LP watermarks for sprite */
5067 if (!IS_IVYBRIDGE(dev))
5068 return;
5069
5070 ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
5071 pixel_size,
5072 &sandybridge_display_srwm_info,
5073 SNB_READ_WM2_LATENCY() * 500,
5074 &sprite_wm);
5075 if (!ret) {
5076 DRM_DEBUG_KMS("failed to compute sprite lp2 wm on pipe %d\n",
5077 pipe);
5078 return;
5079 }
5080 I915_WRITE(WM2S_LP_IVB, sprite_wm);
5081
5082 ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
5083 pixel_size,
5084 &sandybridge_display_srwm_info,
5085 SNB_READ_WM3_LATENCY() * 500,
5086 &sprite_wm);
5087 if (!ret) {
5088 DRM_DEBUG_KMS("failed to compute sprite lp3 wm on pipe %d\n",
5089 pipe);
5090 return;
5091 }
5092 I915_WRITE(WM3S_LP_IVB, sprite_wm);
5093}
5094
Shaohua Li7662c8b2009-06-26 11:23:55 +08005095/**
5096 * intel_update_watermarks - update FIFO watermark values based on current modes
5097 *
5098 * Calculate watermark values for the various WM regs based on current mode
5099 * and plane configuration.
5100 *
5101 * There are several cases to deal with here:
5102 * - normal (i.e. non-self-refresh)
5103 * - self-refresh (SR) mode
5104 * - lines are large relative to FIFO size (buffer can hold up to 2)
5105 * - lines are small relative to FIFO size (buffer can hold more than 2
5106 * lines), so need to account for TLB latency
5107 *
5108 * The normal calculation is:
5109 * watermark = dotclock * bytes per pixel * latency
5110 * where latency is platform & configuration dependent (we assume pessimal
5111 * values here).
5112 *
5113 * The SR calculation is:
5114 * watermark = (trunc(latency/line time)+1) * surface width *
5115 * bytes per pixel
5116 * where
5117 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08005118 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08005119 * and latency is assumed to be high, as above.
5120 *
5121 * The final value programmed to the register should always be rounded up,
5122 * and include an extra 2 entries to account for clock crossings.
5123 *
5124 * We don't use the sprite, so we can ignore that. And on Crestline we have
5125 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01005126 */
Chris Wilsonf681fa22012-04-14 21:56:08 +01005127void intel_update_watermarks(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08005128{
Jesse Barnese70236a2009-09-21 10:42:27 -07005129 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08005130
Chris Wilsond2102462011-01-24 17:43:27 +00005131 if (dev_priv->display.update_wm)
5132 dev_priv->display.update_wm(dev);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005133}
5134
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005135void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
5136 uint32_t sprite_width, int pixel_size)
5137{
5138 struct drm_i915_private *dev_priv = dev->dev_private;
5139
5140 if (dev_priv->display.update_sprite_wm)
5141 dev_priv->display.update_sprite_wm(dev, pipe, sprite_width,
5142 pixel_size);
5143}
5144
Chris Wilsona7615032011-01-12 17:04:08 +00005145static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5146{
Keith Packard72bbe582011-09-26 16:09:45 -07005147 if (i915_panel_use_ssc >= 0)
5148 return i915_panel_use_ssc != 0;
5149 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005150 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005151}
5152
Jesse Barnes5a354202011-06-24 12:19:22 -07005153/**
5154 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
5155 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08005156 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07005157 *
5158 * A pipe may be connected to one or more outputs. Based on the depth of the
5159 * attached framebuffer, choose a good color depth to use on the pipe.
5160 *
5161 * If possible, match the pipe depth to the fb depth. In some cases, this
5162 * isn't ideal, because the connected output supports a lesser or restricted
5163 * set of depths. Resolve that here:
5164 * LVDS typically supports only 6bpc, so clamp down in that case
5165 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
5166 * Displays may support a restricted set as well, check EDID and clamp as
5167 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08005168 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07005169 *
5170 * RETURNS:
5171 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
5172 * true if they don't match).
5173 */
5174static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08005175 unsigned int *pipe_bpp,
5176 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07005177{
5178 struct drm_device *dev = crtc->dev;
5179 struct drm_i915_private *dev_priv = dev->dev_private;
5180 struct drm_encoder *encoder;
5181 struct drm_connector *connector;
5182 unsigned int display_bpc = UINT_MAX, bpc;
5183
5184 /* Walk the encoders & connectors on this crtc, get min bpc */
5185 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
5186 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5187
5188 if (encoder->crtc != crtc)
5189 continue;
5190
5191 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
5192 unsigned int lvds_bpc;
5193
5194 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
5195 LVDS_A3_POWER_UP)
5196 lvds_bpc = 8;
5197 else
5198 lvds_bpc = 6;
5199
5200 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04005201 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07005202 display_bpc = lvds_bpc;
5203 }
5204 continue;
5205 }
5206
5207 if (intel_encoder->type == INTEL_OUTPUT_EDP) {
5208 /* Use VBT settings if we have an eDP panel */
5209 unsigned int edp_bpc = dev_priv->edp.bpp / 3;
5210
5211 if (edp_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04005212 DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07005213 display_bpc = edp_bpc;
5214 }
5215 continue;
5216 }
5217
5218 /* Not one of the known troublemakers, check the EDID */
5219 list_for_each_entry(connector, &dev->mode_config.connector_list,
5220 head) {
5221 if (connector->encoder != encoder)
5222 continue;
5223
Jesse Barnes62ac41a2011-07-28 12:55:14 -07005224 /* Don't use an invalid EDID bpc value */
5225 if (connector->display_info.bpc &&
5226 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04005227 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07005228 display_bpc = connector->display_info.bpc;
5229 }
5230 }
5231
5232 /*
5233 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
5234 * through, clamp it down. (Note: >12bpc will be caught below.)
5235 */
5236 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
5237 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04005238 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07005239 display_bpc = 12;
5240 } else {
Adam Jackson82820492011-10-10 16:33:34 -04005241 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07005242 display_bpc = 8;
5243 }
5244 }
5245 }
5246
Adam Jackson3b5c78a2011-12-13 15:41:00 -08005247 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
5248 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
5249 display_bpc = 6;
5250 }
5251
Jesse Barnes5a354202011-06-24 12:19:22 -07005252 /*
5253 * We could just drive the pipe at the highest bpc all the time and
5254 * enable dithering as needed, but that costs bandwidth. So choose
5255 * the minimum value that expresses the full color range of the fb but
5256 * also stays within the max display bpc discovered above.
5257 */
5258
5259 switch (crtc->fb->depth) {
5260 case 8:
5261 bpc = 8; /* since we go through a colormap */
5262 break;
5263 case 15:
5264 case 16:
5265 bpc = 6; /* min is 18bpp */
5266 break;
5267 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07005268 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07005269 break;
5270 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07005271 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07005272 break;
5273 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07005274 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07005275 break;
5276 default:
5277 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
5278 bpc = min((unsigned int)8, display_bpc);
5279 break;
5280 }
5281
Keith Packard578393c2011-09-05 11:53:21 -07005282 display_bpc = min(display_bpc, bpc);
5283
Adam Jackson82820492011-10-10 16:33:34 -04005284 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
5285 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07005286
Keith Packard578393c2011-09-05 11:53:21 -07005287 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07005288
5289 return display_bpc != bpc;
5290}
5291
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005292static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5293{
5294 struct drm_device *dev = crtc->dev;
5295 struct drm_i915_private *dev_priv = dev->dev_private;
5296 int refclk;
5297
5298 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
5299 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5300 refclk = dev_priv->lvds_ssc_freq * 1000;
5301 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5302 refclk / 1000);
5303 } else if (!IS_GEN2(dev)) {
5304 refclk = 96000;
5305 } else {
5306 refclk = 48000;
5307 }
5308
5309 return refclk;
5310}
5311
5312static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
5313 intel_clock_t *clock)
5314{
5315 /* SDVO TV has fixed PLL values depend on its clock range,
5316 this mirrors vbios setting. */
5317 if (adjusted_mode->clock >= 100000
5318 && adjusted_mode->clock < 140500) {
5319 clock->p1 = 2;
5320 clock->p2 = 10;
5321 clock->n = 3;
5322 clock->m1 = 16;
5323 clock->m2 = 8;
5324 } else if (adjusted_mode->clock >= 140500
5325 && adjusted_mode->clock <= 200000) {
5326 clock->p1 = 1;
5327 clock->p2 = 10;
5328 clock->n = 6;
5329 clock->m1 = 12;
5330 clock->m2 = 8;
5331 }
5332}
5333
Jesse Barnesa7516a02011-12-15 12:30:37 -08005334static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
5335 intel_clock_t *clock,
5336 intel_clock_t *reduced_clock)
5337{
5338 struct drm_device *dev = crtc->dev;
5339 struct drm_i915_private *dev_priv = dev->dev_private;
5340 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5341 int pipe = intel_crtc->pipe;
5342 u32 fp, fp2 = 0;
5343
5344 if (IS_PINEVIEW(dev)) {
5345 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
5346 if (reduced_clock)
5347 fp2 = (1 << reduced_clock->n) << 16 |
5348 reduced_clock->m1 << 8 | reduced_clock->m2;
5349 } else {
5350 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
5351 if (reduced_clock)
5352 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
5353 reduced_clock->m2;
5354 }
5355
5356 I915_WRITE(FP0(pipe), fp);
5357
5358 intel_crtc->lowfreq_avail = false;
5359 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
5360 reduced_clock && i915_powersave) {
5361 I915_WRITE(FP1(pipe), fp2);
5362 intel_crtc->lowfreq_avail = true;
5363 } else {
5364 I915_WRITE(FP1(pipe), fp);
5365 }
5366}
5367
Daniel Vetter93e537a2012-03-28 23:11:26 +02005368static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
5369 struct drm_display_mode *adjusted_mode)
5370{
5371 struct drm_device *dev = crtc->dev;
5372 struct drm_i915_private *dev_priv = dev->dev_private;
5373 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5374 int pipe = intel_crtc->pipe;
5375 u32 temp, lvds_sync = 0;
5376
5377 temp = I915_READ(LVDS);
5378 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
5379 if (pipe == 1) {
5380 temp |= LVDS_PIPEB_SELECT;
5381 } else {
5382 temp &= ~LVDS_PIPEB_SELECT;
5383 }
5384 /* set the corresponsding LVDS_BORDER bit */
5385 temp |= dev_priv->lvds_border_bits;
5386 /* Set the B0-B3 data pairs corresponding to whether we're going to
5387 * set the DPLLs for dual-channel mode or not.
5388 */
5389 if (clock->p2 == 7)
5390 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
5391 else
5392 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
5393
5394 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5395 * appropriately here, but we need to look more thoroughly into how
5396 * panels behave in the two modes.
5397 */
5398 /* set the dithering flag on LVDS as needed */
5399 if (INTEL_INFO(dev)->gen >= 4) {
5400 if (dev_priv->lvds_dither)
5401 temp |= LVDS_ENABLE_DITHER;
5402 else
5403 temp &= ~LVDS_ENABLE_DITHER;
5404 }
5405 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5406 lvds_sync |= LVDS_HSYNC_POLARITY;
5407 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5408 lvds_sync |= LVDS_VSYNC_POLARITY;
5409 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
5410 != lvds_sync) {
5411 char flags[2] = "-+";
5412 DRM_INFO("Changing LVDS panel from "
5413 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5414 flags[!(temp & LVDS_HSYNC_POLARITY)],
5415 flags[!(temp & LVDS_VSYNC_POLARITY)],
5416 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5417 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5418 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5419 temp |= lvds_sync;
5420 }
5421 I915_WRITE(LVDS, temp);
5422}
5423
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005424static void i9xx_update_pll(struct drm_crtc *crtc,
5425 struct drm_display_mode *mode,
5426 struct drm_display_mode *adjusted_mode,
5427 intel_clock_t *clock, intel_clock_t *reduced_clock,
5428 int num_connectors)
5429{
5430 struct drm_device *dev = crtc->dev;
5431 struct drm_i915_private *dev_priv = dev->dev_private;
5432 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5433 int pipe = intel_crtc->pipe;
5434 u32 dpll;
5435 bool is_sdvo;
5436
5437 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
5438 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
5439
5440 dpll = DPLL_VGA_MODE_DIS;
5441
5442 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
5443 dpll |= DPLLB_MODE_LVDS;
5444 else
5445 dpll |= DPLLB_MODE_DAC_SERIAL;
5446 if (is_sdvo) {
5447 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5448 if (pixel_multiplier > 1) {
5449 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
5450 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
5451 }
5452 dpll |= DPLL_DVO_HIGH_SPEED;
5453 }
5454 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
5455 dpll |= DPLL_DVO_HIGH_SPEED;
5456
5457 /* compute bitmask from p1 value */
5458 if (IS_PINEVIEW(dev))
5459 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5460 else {
5461 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5462 if (IS_G4X(dev) && reduced_clock)
5463 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5464 }
5465 switch (clock->p2) {
5466 case 5:
5467 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5468 break;
5469 case 7:
5470 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5471 break;
5472 case 10:
5473 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5474 break;
5475 case 14:
5476 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5477 break;
5478 }
5479 if (INTEL_INFO(dev)->gen >= 4)
5480 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5481
5482 if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
5483 dpll |= PLL_REF_INPUT_TVCLKINBC;
5484 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
5485 /* XXX: just matching BIOS for now */
5486 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5487 dpll |= 3;
5488 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
5489 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5490 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5491 else
5492 dpll |= PLL_REF_INPUT_DREFCLK;
5493
5494 dpll |= DPLL_VCO_ENABLE;
5495 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
5496 POSTING_READ(DPLL(pipe));
5497 udelay(150);
5498
5499 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5500 * This is an exception to the general rule that mode_set doesn't turn
5501 * things on.
5502 */
5503 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
5504 intel_update_lvds(crtc, clock, adjusted_mode);
5505
5506 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
5507 intel_dp_set_m_n(crtc, mode, adjusted_mode);
5508
5509 I915_WRITE(DPLL(pipe), dpll);
5510
5511 /* Wait for the clocks to stabilize. */
5512 POSTING_READ(DPLL(pipe));
5513 udelay(150);
5514
5515 if (INTEL_INFO(dev)->gen >= 4) {
5516 u32 temp = 0;
5517 if (is_sdvo) {
5518 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
5519 if (temp > 1)
5520 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5521 else
5522 temp = 0;
5523 }
5524 I915_WRITE(DPLL_MD(pipe), temp);
5525 } else {
5526 /* The pixel multiplier can only be updated once the
5527 * DPLL is enabled and the clocks are stable.
5528 *
5529 * So write it again.
5530 */
5531 I915_WRITE(DPLL(pipe), dpll);
5532 }
5533}
5534
5535static void i8xx_update_pll(struct drm_crtc *crtc,
5536 struct drm_display_mode *adjusted_mode,
5537 intel_clock_t *clock,
5538 int num_connectors)
5539{
5540 struct drm_device *dev = crtc->dev;
5541 struct drm_i915_private *dev_priv = dev->dev_private;
5542 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5543 int pipe = intel_crtc->pipe;
5544 u32 dpll;
5545
5546 dpll = DPLL_VGA_MODE_DIS;
5547
5548 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
5549 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5550 } else {
5551 if (clock->p1 == 2)
5552 dpll |= PLL_P1_DIVIDE_BY_TWO;
5553 else
5554 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5555 if (clock->p2 == 4)
5556 dpll |= PLL_P2_DIVIDE_BY_4;
5557 }
5558
5559 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
5560 /* XXX: just matching BIOS for now */
5561 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5562 dpll |= 3;
5563 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
5564 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5565 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5566 else
5567 dpll |= PLL_REF_INPUT_DREFCLK;
5568
5569 dpll |= DPLL_VCO_ENABLE;
5570 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
5571 POSTING_READ(DPLL(pipe));
5572 udelay(150);
5573
5574 I915_WRITE(DPLL(pipe), dpll);
5575
5576 /* Wait for the clocks to stabilize. */
5577 POSTING_READ(DPLL(pipe));
5578 udelay(150);
5579
5580 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5581 * This is an exception to the general rule that mode_set doesn't turn
5582 * things on.
5583 */
5584 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
5585 intel_update_lvds(crtc, clock, adjusted_mode);
5586
5587 /* The pixel multiplier can only be updated once the
5588 * DPLL is enabled and the clocks are stable.
5589 *
5590 * So write it again.
5591 */
5592 I915_WRITE(DPLL(pipe), dpll);
5593}
5594
Eric Anholtf564048e2011-03-30 13:01:02 -07005595static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
5596 struct drm_display_mode *mode,
5597 struct drm_display_mode *adjusted_mode,
5598 int x, int y,
5599 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005600{
5601 struct drm_device *dev = crtc->dev;
5602 struct drm_i915_private *dev_priv = dev->dev_private;
5603 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5604 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005605 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005606 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005607 intel_clock_t clock, reduced_clock;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005608 u32 dspcntr, pipeconf, vsyncshift;
5609 bool ok, has_reduced_clock = false, is_sdvo = false;
5610 bool is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005611 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01005612 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005613 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005614 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005615
Chris Wilson5eddb702010-09-11 13:48:45 +01005616 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5617 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08005618 continue;
5619
Chris Wilson5eddb702010-09-11 13:48:45 +01005620 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005621 case INTEL_OUTPUT_LVDS:
5622 is_lvds = true;
5623 break;
5624 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08005625 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08005626 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01005627 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08005628 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005629 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005630 case INTEL_OUTPUT_TVOUT:
5631 is_tv = true;
5632 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005633 case INTEL_OUTPUT_DISPLAYPORT:
5634 is_dp = true;
5635 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005636 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005637
Eric Anholtc751ce42010-03-25 11:48:48 -07005638 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005639 }
5640
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005641 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08005642
Ma Lingd4906092009-03-18 20:13:27 +08005643 /*
5644 * Returns a set of divisors for the desired target clock with the given
5645 * refclk, or FALSE. The returned values represent the clock equation:
5646 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5647 */
Chris Wilson1b894b52010-12-14 20:04:54 +00005648 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08005649 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5650 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005651 if (!ok) {
5652 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07005653 return -EINVAL;
5654 }
5655
5656 /* Ensure that the cursor is valid for the new mode before changing... */
5657 intel_crtc_update_cursor(crtc, true);
5658
5659 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08005660 /*
5661 * Ensure we match the reduced clock's P to the target clock.
5662 * If the clocks don't match, we can't switch the display clock
5663 * by using the FP0/FP1. In such case we will disable the LVDS
5664 * downclock feature.
5665 */
Eric Anholtf564048e2011-03-30 13:01:02 -07005666 has_reduced_clock = limit->find_pll(limit, crtc,
5667 dev_priv->lvds_downclock,
5668 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08005669 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07005670 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07005671 }
5672
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005673 if (is_sdvo && is_tv)
5674 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07005675
Jesse Barnesa7516a02011-12-15 12:30:37 -08005676 i9xx_update_pll_dividers(crtc, &clock, has_reduced_clock ?
5677 &reduced_clock : NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07005678
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005679 if (IS_GEN2(dev))
5680 i8xx_update_pll(crtc, adjusted_mode, &clock, num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07005681 else
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005682 i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
5683 has_reduced_clock ? &reduced_clock : NULL,
5684 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07005685
5686 /* setup pipeconf */
5687 pipeconf = I915_READ(PIPECONF(pipe));
5688
5689 /* Set up the display plane register */
5690 dspcntr = DISPPLANE_GAMMA_ENABLE;
5691
Eric Anholt929c77f2011-03-30 13:01:04 -07005692 if (pipe == 0)
5693 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5694 else
5695 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07005696
5697 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
5698 /* Enable pixel doubling when the dot clock is > 90% of the (display)
5699 * core speed.
5700 *
5701 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
5702 * pipe == 0 check?
5703 */
5704 if (mode->clock >
5705 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
5706 pipeconf |= PIPECONF_DOUBLE_WIDE;
5707 else
5708 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
5709 }
5710
Adam Jackson3b5c78a2011-12-13 15:41:00 -08005711 /* default to 8bpc */
5712 pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
5713 if (is_dp) {
5714 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
5715 pipeconf |= PIPECONF_BPP_6 |
5716 PIPECONF_DITHER_EN |
5717 PIPECONF_DITHER_TYPE_SP;
5718 }
5719 }
5720
Eric Anholtf564048e2011-03-30 13:01:02 -07005721 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
5722 drm_mode_debug_printmodeline(mode);
5723
Jesse Barnesa7516a02011-12-15 12:30:37 -08005724 if (HAS_PIPE_CXSR(dev)) {
5725 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07005726 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5727 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005728 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07005729 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
5730 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5731 }
5732 }
5733
Keith Packard617cf882012-02-08 13:53:38 -08005734 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01005735 if (!IS_GEN2(dev) &&
5736 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Eric Anholtf564048e2011-03-30 13:01:02 -07005737 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5738 /* the chip adds 2 halflines automatically */
Eric Anholtf564048e2011-03-30 13:01:02 -07005739 adjusted_mode->crtc_vtotal -= 1;
Eric Anholtf564048e2011-03-30 13:01:02 -07005740 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01005741 vsyncshift = adjusted_mode->crtc_hsync_start
5742 - adjusted_mode->crtc_htotal/2;
5743 } else {
Keith Packard617cf882012-02-08 13:53:38 -08005744 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01005745 vsyncshift = 0;
5746 }
5747
5748 if (!IS_GEN3(dev))
5749 I915_WRITE(VSYNCSHIFT(pipe), vsyncshift);
Eric Anholtf564048e2011-03-30 13:01:02 -07005750
5751 I915_WRITE(HTOTAL(pipe),
5752 (adjusted_mode->crtc_hdisplay - 1) |
5753 ((adjusted_mode->crtc_htotal - 1) << 16));
5754 I915_WRITE(HBLANK(pipe),
5755 (adjusted_mode->crtc_hblank_start - 1) |
5756 ((adjusted_mode->crtc_hblank_end - 1) << 16));
5757 I915_WRITE(HSYNC(pipe),
5758 (adjusted_mode->crtc_hsync_start - 1) |
5759 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5760
5761 I915_WRITE(VTOTAL(pipe),
5762 (adjusted_mode->crtc_vdisplay - 1) |
5763 ((adjusted_mode->crtc_vtotal - 1) << 16));
5764 I915_WRITE(VBLANK(pipe),
5765 (adjusted_mode->crtc_vblank_start - 1) |
5766 ((adjusted_mode->crtc_vblank_end - 1) << 16));
5767 I915_WRITE(VSYNC(pipe),
5768 (adjusted_mode->crtc_vsync_start - 1) |
5769 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5770
5771 /* pipesrc and dspsize control the size that is scaled from,
5772 * which should always be the user's requested size.
5773 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005774 I915_WRITE(DSPSIZE(plane),
5775 ((mode->vdisplay - 1) << 16) |
5776 (mode->hdisplay - 1));
5777 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005778 I915_WRITE(PIPESRC(pipe),
5779 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
5780
Eric Anholtf564048e2011-03-30 13:01:02 -07005781 I915_WRITE(PIPECONF(pipe), pipeconf);
5782 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07005783 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07005784
5785 intel_wait_for_vblank(dev, pipe);
5786
Eric Anholtf564048e2011-03-30 13:01:02 -07005787 I915_WRITE(DSPCNTR(plane), dspcntr);
5788 POSTING_READ(DSPCNTR(plane));
Keith Packard284d9522011-06-06 17:12:49 -07005789 intel_enable_plane(dev_priv, plane, pipe);
Eric Anholtf564048e2011-03-30 13:01:02 -07005790
5791 ret = intel_pipe_set_base(crtc, x, y, old_fb);
5792
5793 intel_update_watermarks(dev);
5794
Eric Anholtf564048e2011-03-30 13:01:02 -07005795 return ret;
5796}
5797
Keith Packard9fb526d2011-09-26 22:24:57 -07005798/*
5799 * Initialize reference clocks when the driver loads
5800 */
5801void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005802{
5803 struct drm_i915_private *dev_priv = dev->dev_private;
5804 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005805 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005806 u32 temp;
5807 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005808 bool has_cpu_edp = false;
5809 bool has_pch_edp = false;
5810 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005811 bool has_ck505 = false;
5812 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005813
5814 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005815 list_for_each_entry(encoder, &mode_config->encoder_list,
5816 base.head) {
5817 switch (encoder->type) {
5818 case INTEL_OUTPUT_LVDS:
5819 has_panel = true;
5820 has_lvds = true;
5821 break;
5822 case INTEL_OUTPUT_EDP:
5823 has_panel = true;
5824 if (intel_encoder_is_pch_edp(&encoder->base))
5825 has_pch_edp = true;
5826 else
5827 has_cpu_edp = true;
5828 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005829 }
5830 }
5831
Keith Packard99eb6a02011-09-26 14:29:12 -07005832 if (HAS_PCH_IBX(dev)) {
5833 has_ck505 = dev_priv->display_clock_mode;
5834 can_ssc = has_ck505;
5835 } else {
5836 has_ck505 = false;
5837 can_ssc = true;
5838 }
5839
5840 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
5841 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
5842 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005843
5844 /* Ironlake: try to setup display ref clock before DPLL
5845 * enabling. This is only under driver's control after
5846 * PCH B stepping, previous chipset stepping should be
5847 * ignoring this setting.
5848 */
5849 temp = I915_READ(PCH_DREF_CONTROL);
5850 /* Always enable nonspread source */
5851 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005852
Keith Packard99eb6a02011-09-26 14:29:12 -07005853 if (has_ck505)
5854 temp |= DREF_NONSPREAD_CK505_ENABLE;
5855 else
5856 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005857
Keith Packard199e5d72011-09-22 12:01:57 -07005858 if (has_panel) {
5859 temp &= ~DREF_SSC_SOURCE_MASK;
5860 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005861
Keith Packard199e5d72011-09-22 12:01:57 -07005862 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005863 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005864 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07005865 temp |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005866 } else
5867 temp &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005868
5869 /* Get SSC going before enabling the outputs */
5870 I915_WRITE(PCH_DREF_CONTROL, temp);
5871 POSTING_READ(PCH_DREF_CONTROL);
5872 udelay(200);
5873
Jesse Barnes13d83a62011-08-03 12:59:20 -07005874 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5875
5876 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005877 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005878 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005879 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07005880 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005881 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005882 else
5883 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005884 } else
5885 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5886
5887 I915_WRITE(PCH_DREF_CONTROL, temp);
5888 POSTING_READ(PCH_DREF_CONTROL);
5889 udelay(200);
5890 } else {
5891 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5892
5893 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5894
5895 /* Turn off CPU output */
5896 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5897
5898 I915_WRITE(PCH_DREF_CONTROL, temp);
5899 POSTING_READ(PCH_DREF_CONTROL);
5900 udelay(200);
5901
5902 /* Turn off the SSC source */
5903 temp &= ~DREF_SSC_SOURCE_MASK;
5904 temp |= DREF_SSC_SOURCE_DISABLE;
5905
5906 /* Turn off SSC1 */
5907 temp &= ~ DREF_SSC1_ENABLE;
5908
Jesse Barnes13d83a62011-08-03 12:59:20 -07005909 I915_WRITE(PCH_DREF_CONTROL, temp);
5910 POSTING_READ(PCH_DREF_CONTROL);
5911 udelay(200);
5912 }
5913}
5914
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005915static int ironlake_get_refclk(struct drm_crtc *crtc)
5916{
5917 struct drm_device *dev = crtc->dev;
5918 struct drm_i915_private *dev_priv = dev->dev_private;
5919 struct intel_encoder *encoder;
5920 struct drm_mode_config *mode_config = &dev->mode_config;
5921 struct intel_encoder *edp_encoder = NULL;
5922 int num_connectors = 0;
5923 bool is_lvds = false;
5924
5925 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5926 if (encoder->base.crtc != crtc)
5927 continue;
5928
5929 switch (encoder->type) {
5930 case INTEL_OUTPUT_LVDS:
5931 is_lvds = true;
5932 break;
5933 case INTEL_OUTPUT_EDP:
5934 edp_encoder = encoder;
5935 break;
5936 }
5937 num_connectors++;
5938 }
5939
5940 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5941 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5942 dev_priv->lvds_ssc_freq);
5943 return dev_priv->lvds_ssc_freq * 1000;
5944 }
5945
5946 return 120000;
5947}
5948
Eric Anholtf564048e2011-03-30 13:01:02 -07005949static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
5950 struct drm_display_mode *mode,
5951 struct drm_display_mode *adjusted_mode,
5952 int x, int y,
5953 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005954{
5955 struct drm_device *dev = crtc->dev;
5956 struct drm_i915_private *dev_priv = dev->dev_private;
5957 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5958 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005959 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08005960 int refclk, num_connectors = 0;
5961 intel_clock_t clock, reduced_clock;
5962 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Eric Anholta07d6782011-03-30 13:01:08 -07005963 bool ok, has_reduced_clock = false, is_sdvo = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005964 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005965 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnese3aef172012-04-10 11:58:03 -07005966 struct intel_encoder *encoder, *edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005967 const intel_limit_t *limit;
5968 int ret;
5969 struct fdi_m_n m_n = {0};
Eric Anholtfae14982011-03-30 13:01:09 -07005970 u32 temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08005971 u32 lvds_sync = 0;
Jesse Barnes5a354202011-06-24 12:19:22 -07005972 int target_clock, pixel_multiplier, lane, link_bw, factor;
5973 unsigned int pipe_bpp;
5974 bool dither;
Jesse Barnese3aef172012-04-10 11:58:03 -07005975 bool is_cpu_edp = false, is_pch_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005976
Jesse Barnes79e53942008-11-07 14:24:08 -08005977 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5978 if (encoder->base.crtc != crtc)
5979 continue;
5980
5981 switch (encoder->type) {
5982 case INTEL_OUTPUT_LVDS:
5983 is_lvds = true;
5984 break;
5985 case INTEL_OUTPUT_SDVO:
5986 case INTEL_OUTPUT_HDMI:
5987 is_sdvo = true;
5988 if (encoder->needs_tv_clock)
5989 is_tv = true;
5990 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005991 case INTEL_OUTPUT_TVOUT:
5992 is_tv = true;
5993 break;
5994 case INTEL_OUTPUT_ANALOG:
5995 is_crt = true;
5996 break;
5997 case INTEL_OUTPUT_DISPLAYPORT:
5998 is_dp = true;
5999 break;
6000 case INTEL_OUTPUT_EDP:
Jesse Barnese3aef172012-04-10 11:58:03 -07006001 is_dp = true;
6002 if (intel_encoder_is_pch_edp(&encoder->base))
6003 is_pch_edp = true;
6004 else
6005 is_cpu_edp = true;
6006 edp_encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006007 break;
6008 }
6009
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006010 num_connectors++;
6011 }
6012
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006013 refclk = ironlake_get_refclk(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006014
6015 /*
6016 * Returns a set of divisors for the desired target clock with the given
6017 * refclk, or FALSE. The returned values represent the clock equation:
6018 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6019 */
6020 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08006021 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
6022 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006023 if (!ok) {
6024 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6025 return -EINVAL;
6026 }
6027
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006028 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006029 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006030
Zhao Yakuiddc90032010-01-06 22:05:56 +08006031 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08006032 /*
6033 * Ensure we match the reduced clock's P to the target clock.
6034 * If the clocks don't match, we can't switch the display clock
6035 * by using the FP0/FP1. In such case we will disable the LVDS
6036 * downclock feature.
6037 */
Zhao Yakuiddc90032010-01-06 22:05:56 +08006038 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01006039 dev_priv->lvds_downclock,
6040 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08006041 &clock,
Chris Wilson5eddb702010-09-11 13:48:45 +01006042 &reduced_clock);
Jesse Barnes652c3932009-08-17 13:31:43 -07006043 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08006044 /* SDVO TV has fixed PLL values depend on its clock range,
6045 this mirrors vbios setting. */
6046 if (is_sdvo && is_tv) {
6047 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01006048 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08006049 clock.p1 = 2;
6050 clock.p2 = 10;
6051 clock.n = 3;
6052 clock.m1 = 16;
6053 clock.m2 = 8;
6054 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01006055 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08006056 clock.p1 = 1;
6057 clock.p2 = 10;
6058 clock.n = 6;
6059 clock.m1 = 12;
6060 clock.m2 = 8;
6061 }
6062 }
6063
Zhenyu Wang2c072452009-06-05 15:38:42 +08006064 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07006065 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
6066 lane = 0;
6067 /* CPU eDP doesn't require FDI link, so just set DP M/N
6068 according to current link config */
Jesse Barnese3aef172012-04-10 11:58:03 -07006069 if (is_cpu_edp) {
Eric Anholt8febb292011-03-30 13:01:07 -07006070 target_clock = mode->clock;
Jesse Barnese3aef172012-04-10 11:58:03 -07006071 intel_edp_link_config(edp_encoder, &lane, &link_bw);
Eric Anholt8febb292011-03-30 13:01:07 -07006072 } else {
6073 /* [e]DP over FDI requires target mode clock
6074 instead of link clock */
Jesse Barnese3aef172012-04-10 11:58:03 -07006075 if (is_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006076 target_clock = mode->clock;
Eric Anholt8febb292011-03-30 13:01:07 -07006077 else
6078 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01006079
Eric Anholt8febb292011-03-30 13:01:07 -07006080 /* FDI is a binary signal running at ~2.7GHz, encoding
6081 * each output octet as 10 bits. The actual frequency
6082 * is stored as a divider into a 100MHz clock, and the
6083 * mode pixel clock is stored in units of 1KHz.
6084 * Hence the bw of each lane in terms of the mode signal
6085 * is:
6086 */
6087 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006088 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006089
Eric Anholt8febb292011-03-30 13:01:07 -07006090 /* determine panel color depth */
6091 temp = I915_READ(PIPECONF(pipe));
6092 temp &= ~PIPE_BPC_MASK;
Adam Jackson3b5c78a2011-12-13 15:41:00 -08006093 dither = intel_choose_pipe_bpp_dither(crtc, &pipe_bpp, mode);
Jesse Barnes5a354202011-06-24 12:19:22 -07006094 switch (pipe_bpp) {
6095 case 18:
6096 temp |= PIPE_6BPC;
6097 break;
6098 case 24:
Eric Anholt8febb292011-03-30 13:01:07 -07006099 temp |= PIPE_8BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07006100 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07006101 case 30:
6102 temp |= PIPE_10BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07006103 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07006104 case 36:
6105 temp |= PIPE_12BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07006106 break;
6107 default:
Jesse Barnes62ac41a2011-07-28 12:55:14 -07006108 WARN(1, "intel_choose_pipe_bpp returned invalid value %d\n",
6109 pipe_bpp);
Jesse Barnes5a354202011-06-24 12:19:22 -07006110 temp |= PIPE_8BPC;
6111 pipe_bpp = 24;
6112 break;
Eric Anholt8febb292011-03-30 13:01:07 -07006113 }
6114
Jesse Barnes5a354202011-06-24 12:19:22 -07006115 intel_crtc->bpp = pipe_bpp;
6116 I915_WRITE(PIPECONF(pipe), temp);
6117
Eric Anholt8febb292011-03-30 13:01:07 -07006118 if (!lane) {
6119 /*
6120 * Account for spread spectrum to avoid
6121 * oversubscribing the link. Max center spread
6122 * is 2.5%; use 5% for safety's sake.
6123 */
Jesse Barnes5a354202011-06-24 12:19:22 -07006124 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
Eric Anholt8febb292011-03-30 13:01:07 -07006125 lane = bps / (link_bw * 8) + 1;
6126 }
6127
6128 intel_crtc->fdi_lanes = lane;
6129
6130 if (pixel_multiplier > 1)
6131 link_bw *= pixel_multiplier;
Jesse Barnes5a354202011-06-24 12:19:22 -07006132 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
6133 &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07006134
Eric Anholta07d6782011-03-30 13:01:08 -07006135 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
6136 if (has_reduced_clock)
6137 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
6138 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08006139
Chris Wilsonc1858122010-12-03 21:35:48 +00006140 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006141 factor = 21;
6142 if (is_lvds) {
6143 if ((intel_panel_use_ssc(dev_priv) &&
6144 dev_priv->lvds_ssc_freq == 100) ||
6145 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
6146 factor = 25;
6147 } else if (is_sdvo && is_tv)
6148 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006149
Jesse Barnescb0e0932011-07-28 14:50:30 -07006150 if (clock.m < factor * clock.n)
Eric Anholt8febb292011-03-30 13:01:07 -07006151 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006152
Chris Wilson5eddb702010-09-11 13:48:45 +01006153 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006154
Eric Anholta07d6782011-03-30 13:01:08 -07006155 if (is_lvds)
6156 dpll |= DPLLB_MODE_LVDS;
6157 else
6158 dpll |= DPLLB_MODE_DAC_SERIAL;
6159 if (is_sdvo) {
6160 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
6161 if (pixel_multiplier > 1) {
6162 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08006163 }
Eric Anholta07d6782011-03-30 13:01:08 -07006164 dpll |= DPLL_DVO_HIGH_SPEED;
6165 }
Jesse Barnese3aef172012-04-10 11:58:03 -07006166 if (is_dp && !is_cpu_edp)
Eric Anholta07d6782011-03-30 13:01:08 -07006167 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006168
Eric Anholta07d6782011-03-30 13:01:08 -07006169 /* compute bitmask from p1 value */
6170 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6171 /* also FPA1 */
6172 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6173
6174 switch (clock.p2) {
6175 case 5:
6176 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6177 break;
6178 case 7:
6179 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6180 break;
6181 case 10:
6182 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6183 break;
6184 case 14:
6185 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6186 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006187 }
6188
6189 if (is_sdvo && is_tv)
6190 dpll |= PLL_REF_INPUT_TVCLKINBC;
6191 else if (is_tv)
6192 /* XXX: just matching BIOS for now */
6193 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
6194 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00006195 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Jesse Barnes79e53942008-11-07 14:24:08 -08006196 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6197 else
6198 dpll |= PLL_REF_INPUT_DREFCLK;
6199
6200 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01006201 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006202
6203 /* Set up the display plane register */
6204 dspcntr = DISPPLANE_GAMMA_ENABLE;
6205
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07006206 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006207 drm_mode_debug_printmodeline(mode);
6208
Jesse Barnes5c5313c2010-10-07 16:01:11 -07006209 /* PCH eDP needs FDI, but CPU eDP does not */
Jesse Barnes4b645f12011-10-12 09:51:31 -07006210 if (!intel_crtc->no_pll) {
Jesse Barnese3aef172012-04-10 11:58:03 -07006211 if (!is_cpu_edp) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07006212 I915_WRITE(PCH_FP0(pipe), fp);
6213 I915_WRITE(PCH_DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01006214
Jesse Barnes4b645f12011-10-12 09:51:31 -07006215 POSTING_READ(PCH_DPLL(pipe));
6216 udelay(150);
6217 }
6218 } else {
6219 if (dpll == (I915_READ(PCH_DPLL(0)) & 0x7fffffff) &&
6220 fp == I915_READ(PCH_FP0(0))) {
6221 intel_crtc->use_pll_a = true;
6222 DRM_DEBUG_KMS("using pipe a dpll\n");
6223 } else if (dpll == (I915_READ(PCH_DPLL(1)) & 0x7fffffff) &&
6224 fp == I915_READ(PCH_FP0(1))) {
6225 intel_crtc->use_pll_a = false;
6226 DRM_DEBUG_KMS("using pipe b dpll\n");
6227 } else {
6228 DRM_DEBUG_KMS("no matching PLL configuration for pipe 2\n");
6229 return -EINVAL;
6230 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006231 }
6232
6233 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
6234 * This is an exception to the general rule that mode_set doesn't turn
6235 * things on.
6236 */
6237 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07006238 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01006239 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes7885d202012-01-12 14:51:17 -08006240 if (HAS_PCH_CPT(dev)) {
6241 temp &= ~PORT_TRANS_SEL_MASK;
Jesse Barnes4b645f12011-10-12 09:51:31 -07006242 temp |= PORT_TRANS_SEL_CPT(pipe);
Jesse Barnes7885d202012-01-12 14:51:17 -08006243 } else {
6244 if (pipe == 1)
6245 temp |= LVDS_PIPEB_SELECT;
6246 else
6247 temp &= ~LVDS_PIPEB_SELECT;
6248 }
Jesse Barnes4b645f12011-10-12 09:51:31 -07006249
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08006250 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01006251 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08006252 /* Set the B0-B3 data pairs corresponding to whether we're going to
6253 * set the DPLLs for dual-channel mode or not.
6254 */
6255 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01006256 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08006257 else
Chris Wilson5eddb702010-09-11 13:48:45 +01006258 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08006259
6260 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
6261 * appropriately here, but we need to look more thoroughly into how
6262 * panels behave in the two modes.
6263 */
Bryan Freedaa9b5002011-01-12 13:43:19 -08006264 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
6265 lvds_sync |= LVDS_HSYNC_POLARITY;
6266 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
6267 lvds_sync |= LVDS_VSYNC_POLARITY;
6268 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
6269 != lvds_sync) {
6270 char flags[2] = "-+";
6271 DRM_INFO("Changing LVDS panel from "
6272 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
6273 flags[!(temp & LVDS_HSYNC_POLARITY)],
6274 flags[!(temp & LVDS_VSYNC_POLARITY)],
6275 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
6276 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
6277 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
6278 temp |= lvds_sync;
6279 }
Eric Anholtfae14982011-03-30 13:01:09 -07006280 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08006281 }
Jesse Barnes434ed092010-09-07 14:48:06 -07006282
Eric Anholt8febb292011-03-30 13:01:07 -07006283 pipeconf &= ~PIPECONF_DITHER_EN;
6284 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
Jesse Barnes5a354202011-06-24 12:19:22 -07006285 if ((is_lvds && dev_priv->lvds_dither) || dither) {
Eric Anholt8febb292011-03-30 13:01:07 -07006286 pipeconf |= PIPECONF_DITHER_EN;
Daniel Vetterf74974c2011-10-11 17:27:51 +02006287 pipeconf |= PIPECONF_DITHER_TYPE_SP;
Jesse Barnes434ed092010-09-07 14:48:06 -07006288 }
Jesse Barnese3aef172012-04-10 11:58:03 -07006289 if (is_dp && !is_cpu_edp) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006290 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07006291 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006292 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006293 I915_WRITE(TRANSDATA_M1(pipe), 0);
6294 I915_WRITE(TRANSDATA_N1(pipe), 0);
6295 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
6296 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006297 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006298
Jesse Barnese3aef172012-04-10 11:58:03 -07006299 if (!intel_crtc->no_pll && (!edp_encoder || is_pch_edp)) {
Eric Anholtfae14982011-03-30 13:01:09 -07006300 I915_WRITE(PCH_DPLL(pipe), dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01006301
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006302 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07006303 POSTING_READ(PCH_DPLL(pipe));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006304 udelay(150);
6305
Eric Anholt8febb292011-03-30 13:01:07 -07006306 /* The pixel multiplier can only be updated once the
6307 * DPLL is enabled and the clocks are stable.
6308 *
6309 * So write it again.
6310 */
Eric Anholtfae14982011-03-30 13:01:09 -07006311 I915_WRITE(PCH_DPLL(pipe), dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08006312 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006313
Chris Wilson5eddb702010-09-11 13:48:45 +01006314 intel_crtc->lowfreq_avail = false;
Jesse Barnes4b645f12011-10-12 09:51:31 -07006315 if (!intel_crtc->no_pll) {
6316 if (is_lvds && has_reduced_clock && i915_powersave) {
6317 I915_WRITE(PCH_FP1(pipe), fp2);
6318 intel_crtc->lowfreq_avail = true;
6319 if (HAS_PIPE_CXSR(dev)) {
6320 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6321 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6322 }
6323 } else {
6324 I915_WRITE(PCH_FP1(pipe), fp);
6325 if (HAS_PIPE_CXSR(dev)) {
6326 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
6327 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
6328 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006329 }
6330 }
6331
Keith Packard617cf882012-02-08 13:53:38 -08006332 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006333 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Daniel Vetter5def4742012-01-28 14:49:22 +01006334 pipeconf |= PIPECONF_INTERLACED_ILK;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006335 /* the chip adds 2 halflines automatically */
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006336 adjusted_mode->crtc_vtotal -= 1;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006337 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01006338 I915_WRITE(VSYNCSHIFT(pipe),
6339 adjusted_mode->crtc_hsync_start
6340 - adjusted_mode->crtc_htotal/2);
6341 } else {
Keith Packard617cf882012-02-08 13:53:38 -08006342 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01006343 I915_WRITE(VSYNCSHIFT(pipe), 0);
6344 }
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006345
Chris Wilson5eddb702010-09-11 13:48:45 +01006346 I915_WRITE(HTOTAL(pipe),
6347 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08006348 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01006349 I915_WRITE(HBLANK(pipe),
6350 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08006351 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01006352 I915_WRITE(HSYNC(pipe),
6353 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08006354 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01006355
6356 I915_WRITE(VTOTAL(pipe),
6357 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08006358 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01006359 I915_WRITE(VBLANK(pipe),
6360 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08006361 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01006362 I915_WRITE(VSYNC(pipe),
6363 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08006364 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01006365
Eric Anholt8febb292011-03-30 13:01:07 -07006366 /* pipesrc controls the size that is scaled from, which should
6367 * always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08006368 */
Chris Wilson5eddb702010-09-11 13:48:45 +01006369 I915_WRITE(PIPESRC(pipe),
6370 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08006371
Eric Anholt8febb292011-03-30 13:01:07 -07006372 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
6373 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
6374 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
6375 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006376
Jesse Barnese3aef172012-04-10 11:58:03 -07006377 if (is_cpu_edp)
Eric Anholt8febb292011-03-30 13:01:07 -07006378 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006379
Chris Wilson5eddb702010-09-11 13:48:45 +01006380 I915_WRITE(PIPECONF(pipe), pipeconf);
6381 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006382
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006383 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006384
Chris Wilson5eddb702010-09-11 13:48:45 +01006385 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006386 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006387
Chris Wilson5c3b82e2009-02-11 13:25:09 +00006388 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006389
6390 intel_update_watermarks(dev);
6391
Chris Wilson1f803ee2009-06-06 09:45:59 +01006392 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006393}
6394
Eric Anholtf564048e2011-03-30 13:01:02 -07006395static int intel_crtc_mode_set(struct drm_crtc *crtc,
6396 struct drm_display_mode *mode,
6397 struct drm_display_mode *adjusted_mode,
6398 int x, int y,
6399 struct drm_framebuffer *old_fb)
6400{
6401 struct drm_device *dev = crtc->dev;
6402 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07006403 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6404 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07006405 int ret;
6406
Eric Anholt0b701d22011-03-30 13:01:03 -07006407 drm_vblank_pre_modeset(dev, pipe);
6408
Eric Anholtf564048e2011-03-30 13:01:02 -07006409 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
6410 x, y, old_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08006411 drm_vblank_post_modeset(dev, pipe);
6412
Jesse Barnesd8e70a22011-11-15 10:28:54 -08006413 if (ret)
6414 intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
6415 else
6416 intel_crtc->dpms_mode = DRM_MODE_DPMS_ON;
Keith Packard120eced2011-07-27 01:21:40 -07006417
Jesse Barnes79e53942008-11-07 14:24:08 -08006418 return ret;
6419}
6420
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006421static bool intel_eld_uptodate(struct drm_connector *connector,
6422 int reg_eldv, uint32_t bits_eldv,
6423 int reg_elda, uint32_t bits_elda,
6424 int reg_edid)
6425{
6426 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6427 uint8_t *eld = connector->eld;
6428 uint32_t i;
6429
6430 i = I915_READ(reg_eldv);
6431 i &= bits_eldv;
6432
6433 if (!eld[0])
6434 return !i;
6435
6436 if (!i)
6437 return false;
6438
6439 i = I915_READ(reg_elda);
6440 i &= ~bits_elda;
6441 I915_WRITE(reg_elda, i);
6442
6443 for (i = 0; i < eld[2]; i++)
6444 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6445 return false;
6446
6447 return true;
6448}
6449
Wu Fengguange0dac652011-09-05 14:25:34 +08006450static void g4x_write_eld(struct drm_connector *connector,
6451 struct drm_crtc *crtc)
6452{
6453 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6454 uint8_t *eld = connector->eld;
6455 uint32_t eldv;
6456 uint32_t len;
6457 uint32_t i;
6458
6459 i = I915_READ(G4X_AUD_VID_DID);
6460
6461 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6462 eldv = G4X_ELDV_DEVCL_DEVBLC;
6463 else
6464 eldv = G4X_ELDV_DEVCTG;
6465
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006466 if (intel_eld_uptodate(connector,
6467 G4X_AUD_CNTL_ST, eldv,
6468 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6469 G4X_HDMIW_HDMIEDID))
6470 return;
6471
Wu Fengguange0dac652011-09-05 14:25:34 +08006472 i = I915_READ(G4X_AUD_CNTL_ST);
6473 i &= ~(eldv | G4X_ELD_ADDR);
6474 len = (i >> 9) & 0x1f; /* ELD buffer size */
6475 I915_WRITE(G4X_AUD_CNTL_ST, i);
6476
6477 if (!eld[0])
6478 return;
6479
6480 len = min_t(uint8_t, eld[2], len);
6481 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6482 for (i = 0; i < len; i++)
6483 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6484
6485 i = I915_READ(G4X_AUD_CNTL_ST);
6486 i |= eldv;
6487 I915_WRITE(G4X_AUD_CNTL_ST, i);
6488}
6489
6490static void ironlake_write_eld(struct drm_connector *connector,
6491 struct drm_crtc *crtc)
6492{
6493 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6494 uint8_t *eld = connector->eld;
6495 uint32_t eldv;
6496 uint32_t i;
6497 int len;
6498 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006499 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006500 int aud_cntl_st;
6501 int aud_cntrl_st2;
6502
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006503 if (HAS_PCH_IBX(connector->dev)) {
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006504 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID_A;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006505 aud_config = IBX_AUD_CONFIG_A;
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006506 aud_cntl_st = IBX_AUD_CNTL_ST_A;
6507 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006508 } else {
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006509 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID_A;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006510 aud_config = CPT_AUD_CONFIG_A;
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006511 aud_cntl_st = CPT_AUD_CNTL_ST_A;
6512 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006513 }
6514
6515 i = to_intel_crtc(crtc)->pipe;
6516 hdmiw_hdmiedid += i * 0x100;
6517 aud_cntl_st += i * 0x100;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006518 aud_config += i * 0x100;
Wu Fengguange0dac652011-09-05 14:25:34 +08006519
6520 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(i));
6521
6522 i = I915_READ(aud_cntl_st);
6523 i = (i >> 29) & 0x3; /* DIP_Port_Select, 0x1 = PortB */
6524 if (!i) {
6525 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6526 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006527 eldv = IBX_ELD_VALIDB;
6528 eldv |= IBX_ELD_VALIDB << 4;
6529 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006530 } else {
6531 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006532 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006533 }
6534
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006535 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6536 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6537 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006538 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6539 } else
6540 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006541
6542 if (intel_eld_uptodate(connector,
6543 aud_cntrl_st2, eldv,
6544 aud_cntl_st, IBX_ELD_ADDRESS,
6545 hdmiw_hdmiedid))
6546 return;
6547
Wu Fengguange0dac652011-09-05 14:25:34 +08006548 i = I915_READ(aud_cntrl_st2);
6549 i &= ~eldv;
6550 I915_WRITE(aud_cntrl_st2, i);
6551
6552 if (!eld[0])
6553 return;
6554
Wu Fengguange0dac652011-09-05 14:25:34 +08006555 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006556 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006557 I915_WRITE(aud_cntl_st, i);
6558
6559 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6560 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6561 for (i = 0; i < len; i++)
6562 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6563
6564 i = I915_READ(aud_cntrl_st2);
6565 i |= eldv;
6566 I915_WRITE(aud_cntrl_st2, i);
6567}
6568
6569void intel_write_eld(struct drm_encoder *encoder,
6570 struct drm_display_mode *mode)
6571{
6572 struct drm_crtc *crtc = encoder->crtc;
6573 struct drm_connector *connector;
6574 struct drm_device *dev = encoder->dev;
6575 struct drm_i915_private *dev_priv = dev->dev_private;
6576
6577 connector = drm_select_eld(encoder, mode);
6578 if (!connector)
6579 return;
6580
6581 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6582 connector->base.id,
6583 drm_get_connector_name(connector),
6584 connector->encoder->base.id,
6585 drm_get_encoder_name(connector->encoder));
6586
6587 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6588
6589 if (dev_priv->display.write_eld)
6590 dev_priv->display.write_eld(connector, crtc);
6591}
6592
Jesse Barnes79e53942008-11-07 14:24:08 -08006593/** Loads the palette/gamma unit for the CRTC with the prepared values */
6594void intel_crtc_load_lut(struct drm_crtc *crtc)
6595{
6596 struct drm_device *dev = crtc->dev;
6597 struct drm_i915_private *dev_priv = dev->dev_private;
6598 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006599 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006600 int i;
6601
6602 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006603 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006604 return;
6605
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006606 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006607 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006608 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006609
Jesse Barnes79e53942008-11-07 14:24:08 -08006610 for (i = 0; i < 256; i++) {
6611 I915_WRITE(palreg + 4 * i,
6612 (intel_crtc->lut_r[i] << 16) |
6613 (intel_crtc->lut_g[i] << 8) |
6614 intel_crtc->lut_b[i]);
6615 }
6616}
6617
Chris Wilson560b85b2010-08-07 11:01:38 +01006618static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6619{
6620 struct drm_device *dev = crtc->dev;
6621 struct drm_i915_private *dev_priv = dev->dev_private;
6622 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6623 bool visible = base != 0;
6624 u32 cntl;
6625
6626 if (intel_crtc->cursor_visible == visible)
6627 return;
6628
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006629 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006630 if (visible) {
6631 /* On these chipsets we can only modify the base whilst
6632 * the cursor is disabled.
6633 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006634 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006635
6636 cntl &= ~(CURSOR_FORMAT_MASK);
6637 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6638 cntl |= CURSOR_ENABLE |
6639 CURSOR_GAMMA_ENABLE |
6640 CURSOR_FORMAT_ARGB;
6641 } else
6642 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006643 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006644
6645 intel_crtc->cursor_visible = visible;
6646}
6647
6648static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6649{
6650 struct drm_device *dev = crtc->dev;
6651 struct drm_i915_private *dev_priv = dev->dev_private;
6652 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6653 int pipe = intel_crtc->pipe;
6654 bool visible = base != 0;
6655
6656 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006657 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006658 if (base) {
6659 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6660 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6661 cntl |= pipe << 28; /* Connect to correct pipe */
6662 } else {
6663 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6664 cntl |= CURSOR_MODE_DISABLE;
6665 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006666 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006667
6668 intel_crtc->cursor_visible = visible;
6669 }
6670 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006671 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006672}
6673
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006674static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6675{
6676 struct drm_device *dev = crtc->dev;
6677 struct drm_i915_private *dev_priv = dev->dev_private;
6678 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6679 int pipe = intel_crtc->pipe;
6680 bool visible = base != 0;
6681
6682 if (intel_crtc->cursor_visible != visible) {
6683 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6684 if (base) {
6685 cntl &= ~CURSOR_MODE;
6686 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6687 } else {
6688 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6689 cntl |= CURSOR_MODE_DISABLE;
6690 }
6691 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6692
6693 intel_crtc->cursor_visible = visible;
6694 }
6695 /* and commit changes on next vblank */
6696 I915_WRITE(CURBASE_IVB(pipe), base);
6697}
6698
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006699/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006700static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6701 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006702{
6703 struct drm_device *dev = crtc->dev;
6704 struct drm_i915_private *dev_priv = dev->dev_private;
6705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6706 int pipe = intel_crtc->pipe;
6707 int x = intel_crtc->cursor_x;
6708 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006709 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006710 bool visible;
6711
6712 pos = 0;
6713
Chris Wilson6b383a72010-09-13 13:54:26 +01006714 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006715 base = intel_crtc->cursor_addr;
6716 if (x > (int) crtc->fb->width)
6717 base = 0;
6718
6719 if (y > (int) crtc->fb->height)
6720 base = 0;
6721 } else
6722 base = 0;
6723
6724 if (x < 0) {
6725 if (x + intel_crtc->cursor_width < 0)
6726 base = 0;
6727
6728 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6729 x = -x;
6730 }
6731 pos |= x << CURSOR_X_SHIFT;
6732
6733 if (y < 0) {
6734 if (y + intel_crtc->cursor_height < 0)
6735 base = 0;
6736
6737 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6738 y = -y;
6739 }
6740 pos |= y << CURSOR_Y_SHIFT;
6741
6742 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006743 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006744 return;
6745
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006746 if (IS_IVYBRIDGE(dev)) {
6747 I915_WRITE(CURPOS_IVB(pipe), pos);
6748 ivb_update_cursor(crtc, base);
6749 } else {
6750 I915_WRITE(CURPOS(pipe), pos);
6751 if (IS_845G(dev) || IS_I865G(dev))
6752 i845_update_cursor(crtc, base);
6753 else
6754 i9xx_update_cursor(crtc, base);
6755 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006756
6757 if (visible)
6758 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
6759}
6760
Jesse Barnes79e53942008-11-07 14:24:08 -08006761static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006762 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006763 uint32_t handle,
6764 uint32_t width, uint32_t height)
6765{
6766 struct drm_device *dev = crtc->dev;
6767 struct drm_i915_private *dev_priv = dev->dev_private;
6768 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006769 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006770 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006771 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006772
Zhao Yakui28c97732009-10-09 11:39:41 +08006773 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08006774
6775 /* if we want to turn off the cursor ignore width and height */
6776 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006777 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006778 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006779 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006780 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006781 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006782 }
6783
6784 /* Currently we only support 64x64 cursors */
6785 if (width != 64 || height != 64) {
6786 DRM_ERROR("we currently only support 64x64 cursors\n");
6787 return -EINVAL;
6788 }
6789
Chris Wilson05394f32010-11-08 19:18:58 +00006790 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006791 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006792 return -ENOENT;
6793
Chris Wilson05394f32010-11-08 19:18:58 +00006794 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006795 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006796 ret = -ENOMEM;
6797 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006798 }
6799
Dave Airlie71acb5e2008-12-30 20:31:46 +10006800 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006801 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006802 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00006803 if (obj->tiling_mode) {
6804 DRM_ERROR("cursor cannot be tiled\n");
6805 ret = -EINVAL;
6806 goto fail_locked;
6807 }
6808
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006809 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006810 if (ret) {
6811 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006812 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006813 }
6814
Chris Wilsond9e86c02010-11-10 16:40:20 +00006815 ret = i915_gem_object_put_fence(obj);
6816 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006817 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006818 goto fail_unpin;
6819 }
6820
Chris Wilson05394f32010-11-08 19:18:58 +00006821 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006822 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006823 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006824 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006825 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6826 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006827 if (ret) {
6828 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006829 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006830 }
Chris Wilson05394f32010-11-08 19:18:58 +00006831 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006832 }
6833
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006834 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006835 I915_WRITE(CURSIZE, (height << 12) | width);
6836
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006837 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006838 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006839 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006840 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006841 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6842 } else
6843 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006844 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006845 }
Jesse Barnes80824002009-09-10 15:28:06 -07006846
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006847 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006848
6849 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006850 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006851 intel_crtc->cursor_width = width;
6852 intel_crtc->cursor_height = height;
6853
Chris Wilson6b383a72010-09-13 13:54:26 +01006854 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006855
Jesse Barnes79e53942008-11-07 14:24:08 -08006856 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006857fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006858 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006859fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006860 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006861fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006862 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006863 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006864}
6865
6866static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6867{
Jesse Barnes79e53942008-11-07 14:24:08 -08006868 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006869
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006870 intel_crtc->cursor_x = x;
6871 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006872
Chris Wilson6b383a72010-09-13 13:54:26 +01006873 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006874
6875 return 0;
6876}
6877
6878/** Sets the color ramps on behalf of RandR */
6879void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6880 u16 blue, int regno)
6881{
6882 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6883
6884 intel_crtc->lut_r[regno] = red >> 8;
6885 intel_crtc->lut_g[regno] = green >> 8;
6886 intel_crtc->lut_b[regno] = blue >> 8;
6887}
6888
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006889void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6890 u16 *blue, int regno)
6891{
6892 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6893
6894 *red = intel_crtc->lut_r[regno] << 8;
6895 *green = intel_crtc->lut_g[regno] << 8;
6896 *blue = intel_crtc->lut_b[regno] << 8;
6897}
6898
Jesse Barnes79e53942008-11-07 14:24:08 -08006899static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006900 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006901{
James Simmons72034252010-08-03 01:33:19 +01006902 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006903 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006904
James Simmons72034252010-08-03 01:33:19 +01006905 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006906 intel_crtc->lut_r[i] = red[i] >> 8;
6907 intel_crtc->lut_g[i] = green[i] >> 8;
6908 intel_crtc->lut_b[i] = blue[i] >> 8;
6909 }
6910
6911 intel_crtc_load_lut(crtc);
6912}
6913
6914/**
6915 * Get a pipe with a simple mode set on it for doing load-based monitor
6916 * detection.
6917 *
6918 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07006919 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08006920 *
Eric Anholtc751ce42010-03-25 11:48:48 -07006921 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08006922 * configured for it. In the future, it could choose to temporarily disable
6923 * some outputs to free up a pipe for its use.
6924 *
6925 * \return crtc, or NULL if no pipes are available.
6926 */
6927
6928/* VESA 640x480x72Hz mode to set on the pipe */
6929static struct drm_display_mode load_detect_mode = {
6930 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6931 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6932};
6933
Chris Wilsond2dff872011-04-19 08:36:26 +01006934static struct drm_framebuffer *
6935intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006936 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006937 struct drm_i915_gem_object *obj)
6938{
6939 struct intel_framebuffer *intel_fb;
6940 int ret;
6941
6942 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6943 if (!intel_fb) {
6944 drm_gem_object_unreference_unlocked(&obj->base);
6945 return ERR_PTR(-ENOMEM);
6946 }
6947
6948 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6949 if (ret) {
6950 drm_gem_object_unreference_unlocked(&obj->base);
6951 kfree(intel_fb);
6952 return ERR_PTR(ret);
6953 }
6954
6955 return &intel_fb->base;
6956}
6957
6958static u32
6959intel_framebuffer_pitch_for_width(int width, int bpp)
6960{
6961 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6962 return ALIGN(pitch, 64);
6963}
6964
6965static u32
6966intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6967{
6968 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6969 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6970}
6971
6972static struct drm_framebuffer *
6973intel_framebuffer_create_for_mode(struct drm_device *dev,
6974 struct drm_display_mode *mode,
6975 int depth, int bpp)
6976{
6977 struct drm_i915_gem_object *obj;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006978 struct drm_mode_fb_cmd2 mode_cmd;
Chris Wilsond2dff872011-04-19 08:36:26 +01006979
6980 obj = i915_gem_alloc_object(dev,
6981 intel_framebuffer_size_for_mode(mode, bpp));
6982 if (obj == NULL)
6983 return ERR_PTR(-ENOMEM);
6984
6985 mode_cmd.width = mode->hdisplay;
6986 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006987 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6988 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006989 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006990
6991 return intel_framebuffer_create(dev, &mode_cmd, obj);
6992}
6993
6994static struct drm_framebuffer *
6995mode_fits_in_fbdev(struct drm_device *dev,
6996 struct drm_display_mode *mode)
6997{
6998 struct drm_i915_private *dev_priv = dev->dev_private;
6999 struct drm_i915_gem_object *obj;
7000 struct drm_framebuffer *fb;
7001
7002 if (dev_priv->fbdev == NULL)
7003 return NULL;
7004
7005 obj = dev_priv->fbdev->ifb.obj;
7006 if (obj == NULL)
7007 return NULL;
7008
7009 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007010 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7011 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007012 return NULL;
7013
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007014 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007015 return NULL;
7016
7017 return fb;
7018}
7019
Chris Wilson71731882011-04-19 23:10:58 +01007020bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
7021 struct drm_connector *connector,
7022 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007023 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007024{
7025 struct intel_crtc *intel_crtc;
7026 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007027 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007028 struct drm_crtc *crtc = NULL;
7029 struct drm_device *dev = encoder->dev;
Chris Wilsond2dff872011-04-19 08:36:26 +01007030 struct drm_framebuffer *old_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007031 int i = -1;
7032
Chris Wilsond2dff872011-04-19 08:36:26 +01007033 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7034 connector->base.id, drm_get_connector_name(connector),
7035 encoder->base.id, drm_get_encoder_name(encoder));
7036
Jesse Barnes79e53942008-11-07 14:24:08 -08007037 /*
7038 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007039 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007040 * - if the connector already has an assigned crtc, use it (but make
7041 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007042 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007043 * - try to find the first unused crtc that can drive this connector,
7044 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007045 */
7046
7047 /* See if we already have a CRTC for this connector */
7048 if (encoder->crtc) {
7049 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007050
Jesse Barnes79e53942008-11-07 14:24:08 -08007051 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01007052 old->dpms_mode = intel_crtc->dpms_mode;
7053 old->load_detect_temp = false;
7054
7055 /* Make sure the crtc and connector are running */
Jesse Barnes79e53942008-11-07 14:24:08 -08007056 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
Chris Wilson64927112011-04-20 07:25:26 +01007057 struct drm_encoder_helper_funcs *encoder_funcs;
7058 struct drm_crtc_helper_funcs *crtc_funcs;
7059
Jesse Barnes79e53942008-11-07 14:24:08 -08007060 crtc_funcs = crtc->helper_private;
7061 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
Chris Wilson64927112011-04-20 07:25:26 +01007062
7063 encoder_funcs = encoder->helper_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007064 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
7065 }
Chris Wilson8261b192011-04-19 23:18:09 +01007066
Chris Wilson71731882011-04-19 23:10:58 +01007067 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007068 }
7069
7070 /* Find an unused one (if possible) */
7071 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7072 i++;
7073 if (!(encoder->possible_crtcs & (1 << i)))
7074 continue;
7075 if (!possible_crtc->enabled) {
7076 crtc = possible_crtc;
7077 break;
7078 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007079 }
7080
7081 /*
7082 * If we didn't find an unused CRTC, don't use any.
7083 */
7084 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01007085 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7086 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007087 }
7088
7089 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08007090 connector->encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007091
7092 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01007093 old->dpms_mode = intel_crtc->dpms_mode;
7094 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007095 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007096
Chris Wilson64927112011-04-20 07:25:26 +01007097 if (!mode)
7098 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007099
Chris Wilsond2dff872011-04-19 08:36:26 +01007100 old_fb = crtc->fb;
7101
7102 /* We need a framebuffer large enough to accommodate all accesses
7103 * that the plane may generate whilst we perform load detection.
7104 * We can not rely on the fbcon either being present (we get called
7105 * during its initialisation to detect all boot displays, or it may
7106 * not even exist) or that it is large enough to satisfy the
7107 * requested mode.
7108 */
7109 crtc->fb = mode_fits_in_fbdev(dev, mode);
7110 if (crtc->fb == NULL) {
7111 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
7112 crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7113 old->release_fb = crtc->fb;
7114 } else
7115 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
7116 if (IS_ERR(crtc->fb)) {
7117 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
7118 crtc->fb = old_fb;
7119 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007120 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007121
7122 if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007123 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007124 if (old->release_fb)
7125 old->release_fb->funcs->destroy(old->release_fb);
7126 crtc->fb = old_fb;
Chris Wilson64927112011-04-20 07:25:26 +01007127 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007128 }
Chris Wilson71731882011-04-19 23:10:58 +01007129
Jesse Barnes79e53942008-11-07 14:24:08 -08007130 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007131 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08007132
Chris Wilson71731882011-04-19 23:10:58 +01007133 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007134}
7135
Zhenyu Wangc1c43972010-03-30 14:39:30 +08007136void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
Chris Wilson8261b192011-04-19 23:18:09 +01007137 struct drm_connector *connector,
7138 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007139{
Chris Wilson4ef69c72010-09-09 15:14:28 +01007140 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007141 struct drm_device *dev = encoder->dev;
7142 struct drm_crtc *crtc = encoder->crtc;
7143 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
7144 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
7145
Chris Wilsond2dff872011-04-19 08:36:26 +01007146 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7147 connector->base.id, drm_get_connector_name(connector),
7148 encoder->base.id, drm_get_encoder_name(encoder));
7149
Chris Wilson8261b192011-04-19 23:18:09 +01007150 if (old->load_detect_temp) {
Zhenyu Wangc1c43972010-03-30 14:39:30 +08007151 connector->encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007152 drm_helper_disable_unused_functions(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01007153
7154 if (old->release_fb)
7155 old->release_fb->funcs->destroy(old->release_fb);
7156
Chris Wilson0622a532011-04-21 09:32:11 +01007157 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007158 }
7159
Eric Anholtc751ce42010-03-25 11:48:48 -07007160 /* Switch crtc and encoder back off if necessary */
Chris Wilson0622a532011-04-21 09:32:11 +01007161 if (old->dpms_mode != DRM_MODE_DPMS_ON) {
7162 encoder_funcs->dpms(encoder, old->dpms_mode);
Chris Wilson8261b192011-04-19 23:18:09 +01007163 crtc_funcs->dpms(crtc, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007164 }
7165}
7166
7167/* Returns the clock of the currently programmed mode of the given pipe. */
7168static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
7169{
7170 struct drm_i915_private *dev_priv = dev->dev_private;
7171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7172 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08007173 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007174 u32 fp;
7175 intel_clock_t clock;
7176
7177 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01007178 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007179 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01007180 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007181
7182 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007183 if (IS_PINEVIEW(dev)) {
7184 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7185 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007186 } else {
7187 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7188 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7189 }
7190
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007191 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007192 if (IS_PINEVIEW(dev))
7193 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7194 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08007195 else
7196 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08007197 DPLL_FPA01_P1_POST_DIV_SHIFT);
7198
7199 switch (dpll & DPLL_MODE_MASK) {
7200 case DPLLB_MODE_DAC_SERIAL:
7201 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7202 5 : 10;
7203 break;
7204 case DPLLB_MODE_LVDS:
7205 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7206 7 : 14;
7207 break;
7208 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08007209 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08007210 "mode\n", (int)(dpll & DPLL_MODE_MASK));
7211 return 0;
7212 }
7213
7214 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08007215 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007216 } else {
7217 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
7218
7219 if (is_lvds) {
7220 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
7221 DPLL_FPA01_P1_POST_DIV_SHIFT);
7222 clock.p2 = 14;
7223
7224 if ((dpll & PLL_REF_INPUT_MASK) ==
7225 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7226 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08007227 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007228 } else
Shaohua Li21778322009-02-23 15:19:16 +08007229 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007230 } else {
7231 if (dpll & PLL_P1_DIVIDE_BY_TWO)
7232 clock.p1 = 2;
7233 else {
7234 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
7235 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
7236 }
7237 if (dpll & PLL_P2_DIVIDE_BY_4)
7238 clock.p2 = 4;
7239 else
7240 clock.p2 = 2;
7241
Shaohua Li21778322009-02-23 15:19:16 +08007242 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007243 }
7244 }
7245
7246 /* XXX: It would be nice to validate the clocks, but we can't reuse
7247 * i830PllIsValid() because it relies on the xf86_config connector
7248 * configuration being accurate, which it isn't necessarily.
7249 */
7250
7251 return clock.dot;
7252}
7253
7254/** Returns the currently programmed mode of the given pipe. */
7255struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
7256 struct drm_crtc *crtc)
7257{
Jesse Barnes548f2452011-02-17 10:40:53 -08007258 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007259 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7260 int pipe = intel_crtc->pipe;
7261 struct drm_display_mode *mode;
Jesse Barnes548f2452011-02-17 10:40:53 -08007262 int htot = I915_READ(HTOTAL(pipe));
7263 int hsync = I915_READ(HSYNC(pipe));
7264 int vtot = I915_READ(VTOTAL(pipe));
7265 int vsync = I915_READ(VSYNC(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007266
7267 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
7268 if (!mode)
7269 return NULL;
7270
7271 mode->clock = intel_crtc_clock_get(dev, crtc);
7272 mode->hdisplay = (htot & 0xffff) + 1;
7273 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
7274 mode->hsync_start = (hsync & 0xffff) + 1;
7275 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
7276 mode->vdisplay = (vtot & 0xffff) + 1;
7277 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
7278 mode->vsync_start = (vsync & 0xffff) + 1;
7279 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7280
7281 drm_mode_set_name(mode);
7282 drm_mode_set_crtcinfo(mode, 0);
7283
7284 return mode;
7285}
7286
Jesse Barnes652c3932009-08-17 13:31:43 -07007287#define GPU_IDLE_TIMEOUT 500 /* ms */
7288
7289/* When this timer fires, we've been idle for awhile */
7290static void intel_gpu_idle_timer(unsigned long arg)
7291{
7292 struct drm_device *dev = (struct drm_device *)arg;
7293 drm_i915_private_t *dev_priv = dev->dev_private;
7294
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00007295 if (!list_empty(&dev_priv->mm.active_list)) {
7296 /* Still processing requests, so just re-arm the timer. */
7297 mod_timer(&dev_priv->idle_timer, jiffies +
7298 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
7299 return;
7300 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007301
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00007302 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07007303 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07007304}
7305
Jesse Barnes652c3932009-08-17 13:31:43 -07007306#define CRTC_IDLE_TIMEOUT 1000 /* ms */
7307
7308static void intel_crtc_idle_timer(unsigned long arg)
7309{
7310 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
7311 struct drm_crtc *crtc = &intel_crtc->base;
7312 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00007313 struct intel_framebuffer *intel_fb;
7314
7315 intel_fb = to_intel_framebuffer(crtc->fb);
7316 if (intel_fb && intel_fb->obj->active) {
7317 /* The framebuffer is still being accessed by the GPU. */
7318 mod_timer(&intel_crtc->idle_timer, jiffies +
7319 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
7320 return;
7321 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007322
Jesse Barnes652c3932009-08-17 13:31:43 -07007323 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07007324 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07007325}
7326
Daniel Vetter3dec0092010-08-20 21:40:52 +02007327static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007328{
7329 struct drm_device *dev = crtc->dev;
7330 drm_i915_private_t *dev_priv = dev->dev_private;
7331 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7332 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007333 int dpll_reg = DPLL(pipe);
7334 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007335
Eric Anholtbad720f2009-10-22 16:11:14 -07007336 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007337 return;
7338
7339 if (!dev_priv->lvds_downclock_avail)
7340 return;
7341
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007342 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007343 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007344 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007345
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007346 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007347
7348 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7349 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007350 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007351
Jesse Barnes652c3932009-08-17 13:31:43 -07007352 dpll = I915_READ(dpll_reg);
7353 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007354 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007355 }
7356
7357 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02007358 mod_timer(&intel_crtc->idle_timer, jiffies +
7359 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07007360}
7361
7362static void intel_decrease_pllclock(struct drm_crtc *crtc)
7363{
7364 struct drm_device *dev = crtc->dev;
7365 drm_i915_private_t *dev_priv = dev->dev_private;
7366 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7367 int pipe = intel_crtc->pipe;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007368 int dpll_reg = DPLL(pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007369 int dpll = I915_READ(dpll_reg);
7370
Eric Anholtbad720f2009-10-22 16:11:14 -07007371 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007372 return;
7373
7374 if (!dev_priv->lvds_downclock_avail)
7375 return;
7376
7377 /*
7378 * Since this is called by a timer, we should never get here in
7379 * the manual case.
7380 */
7381 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007382 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007383
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007384 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007385
7386 dpll |= DISPLAY_RATE_SELECT_FPA1;
7387 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007388 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007389 dpll = I915_READ(dpll_reg);
7390 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007391 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007392 }
7393
7394}
7395
7396/**
7397 * intel_idle_update - adjust clocks for idleness
7398 * @work: work struct
7399 *
7400 * Either the GPU or display (or both) went idle. Check the busy status
7401 * here and adjust the CRTC and GPU clocks as necessary.
7402 */
7403static void intel_idle_update(struct work_struct *work)
7404{
7405 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
7406 idle_work);
7407 struct drm_device *dev = dev_priv->dev;
7408 struct drm_crtc *crtc;
7409 struct intel_crtc *intel_crtc;
7410
7411 if (!i915_powersave)
7412 return;
7413
7414 mutex_lock(&dev->struct_mutex);
7415
Jesse Barnes7648fa92010-05-20 14:28:11 -07007416 i915_update_gfx_val(dev_priv);
7417
Jesse Barnes652c3932009-08-17 13:31:43 -07007418 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7419 /* Skip inactive CRTCs */
7420 if (!crtc->fb)
7421 continue;
7422
7423 intel_crtc = to_intel_crtc(crtc);
7424 if (!intel_crtc->busy)
7425 intel_decrease_pllclock(crtc);
7426 }
7427
Li Peng45ac22c2010-06-12 23:38:35 +08007428
Jesse Barnes652c3932009-08-17 13:31:43 -07007429 mutex_unlock(&dev->struct_mutex);
7430}
7431
7432/**
7433 * intel_mark_busy - mark the GPU and possibly the display busy
7434 * @dev: drm device
7435 * @obj: object we're operating on
7436 *
7437 * Callers can use this function to indicate that the GPU is busy processing
7438 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
7439 * buffer), we'll also mark the display as busy, so we know to increase its
7440 * clock frequency.
7441 */
Chris Wilson05394f32010-11-08 19:18:58 +00007442void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07007443{
7444 drm_i915_private_t *dev_priv = dev->dev_private;
7445 struct drm_crtc *crtc = NULL;
7446 struct intel_framebuffer *intel_fb;
7447 struct intel_crtc *intel_crtc;
7448
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08007449 if (!drm_core_check_feature(dev, DRIVER_MODESET))
7450 return;
7451
Alexander Lam18b21902011-01-03 13:28:56 -05007452 if (!dev_priv->busy)
Chris Wilson28cf7982009-11-30 01:08:56 +00007453 dev_priv->busy = true;
Alexander Lam18b21902011-01-03 13:28:56 -05007454 else
Chris Wilson28cf7982009-11-30 01:08:56 +00007455 mod_timer(&dev_priv->idle_timer, jiffies +
7456 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07007457
7458 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7459 if (!crtc->fb)
7460 continue;
7461
7462 intel_crtc = to_intel_crtc(crtc);
7463 intel_fb = to_intel_framebuffer(crtc->fb);
7464 if (intel_fb->obj == obj) {
7465 if (!intel_crtc->busy) {
7466 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02007467 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007468 intel_crtc->busy = true;
7469 } else {
7470 /* Busy -> busy, put off timer */
7471 mod_timer(&intel_crtc->idle_timer, jiffies +
7472 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
7473 }
7474 }
7475 }
7476}
7477
Jesse Barnes79e53942008-11-07 14:24:08 -08007478static void intel_crtc_destroy(struct drm_crtc *crtc)
7479{
7480 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007481 struct drm_device *dev = crtc->dev;
7482 struct intel_unpin_work *work;
7483 unsigned long flags;
7484
7485 spin_lock_irqsave(&dev->event_lock, flags);
7486 work = intel_crtc->unpin_work;
7487 intel_crtc->unpin_work = NULL;
7488 spin_unlock_irqrestore(&dev->event_lock, flags);
7489
7490 if (work) {
7491 cancel_work_sync(&work->work);
7492 kfree(work);
7493 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007494
7495 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007496
Jesse Barnes79e53942008-11-07 14:24:08 -08007497 kfree(intel_crtc);
7498}
7499
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007500static void intel_unpin_work_fn(struct work_struct *__work)
7501{
7502 struct intel_unpin_work *work =
7503 container_of(__work, struct intel_unpin_work, work);
7504
7505 mutex_lock(&work->dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007506 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007507 drm_gem_object_unreference(&work->pending_flip_obj->base);
7508 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007509
Chris Wilson7782de32011-07-08 12:22:41 +01007510 intel_update_fbc(work->dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007511 mutex_unlock(&work->dev->struct_mutex);
7512 kfree(work);
7513}
7514
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007515static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007516 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007517{
7518 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007519 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7520 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00007521 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007522 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01007523 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007524 unsigned long flags;
7525
7526 /* Ignore early vblank irqs */
7527 if (intel_crtc == NULL)
7528 return;
7529
Mario Kleiner49b14a52010-12-09 07:00:07 +01007530 do_gettimeofday(&tnow);
7531
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007532 spin_lock_irqsave(&dev->event_lock, flags);
7533 work = intel_crtc->unpin_work;
7534 if (work == NULL || !work->pending) {
7535 spin_unlock_irqrestore(&dev->event_lock, flags);
7536 return;
7537 }
7538
7539 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007540
7541 if (work->event) {
7542 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01007543 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007544
7545 /* Called before vblank count and timestamps have
7546 * been updated for the vblank interval of flip
7547 * completion? Need to increment vblank count and
7548 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01007549 * to account for this. We assume this happened if we
7550 * get called over 0.9 frame durations after the last
7551 * timestamped vblank.
7552 *
7553 * This calculation can not be used with vrefresh rates
7554 * below 5Hz (10Hz to be on the safe side) without
7555 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007556 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01007557 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
7558 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007559 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01007560 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
7561 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007562 }
7563
Mario Kleiner49b14a52010-12-09 07:00:07 +01007564 e->event.tv_sec = tvbl.tv_sec;
7565 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007566
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007567 list_add_tail(&e->base.link,
7568 &e->base.file_priv->event_list);
7569 wake_up_interruptible(&e->base.file_priv->event_wait);
7570 }
7571
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007572 drm_vblank_put(dev, intel_crtc->pipe);
7573
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007574 spin_unlock_irqrestore(&dev->event_lock, flags);
7575
Chris Wilson05394f32010-11-08 19:18:58 +00007576 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00007577
Chris Wilsone59f2ba2010-10-07 17:28:15 +01007578 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00007579 &obj->pending_flip.counter);
7580 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01007581 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007582
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007583 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007584
7585 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007586}
7587
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007588void intel_finish_page_flip(struct drm_device *dev, int pipe)
7589{
7590 drm_i915_private_t *dev_priv = dev->dev_private;
7591 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7592
Mario Kleiner49b14a52010-12-09 07:00:07 +01007593 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007594}
7595
7596void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7597{
7598 drm_i915_private_t *dev_priv = dev->dev_private;
7599 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7600
Mario Kleiner49b14a52010-12-09 07:00:07 +01007601 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007602}
7603
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007604void intel_prepare_page_flip(struct drm_device *dev, int plane)
7605{
7606 drm_i915_private_t *dev_priv = dev->dev_private;
7607 struct intel_crtc *intel_crtc =
7608 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7609 unsigned long flags;
7610
7611 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08007612 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007613 if ((++intel_crtc->unpin_work->pending) > 1)
7614 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08007615 } else {
7616 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
7617 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007618 spin_unlock_irqrestore(&dev->event_lock, flags);
7619}
7620
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007621static int intel_gen2_queue_flip(struct drm_device *dev,
7622 struct drm_crtc *crtc,
7623 struct drm_framebuffer *fb,
7624 struct drm_i915_gem_object *obj)
7625{
7626 struct drm_i915_private *dev_priv = dev->dev_private;
7627 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7628 unsigned long offset;
7629 u32 flip_mask;
7630 int ret;
7631
7632 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7633 if (ret)
7634 goto out;
7635
7636 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007637 offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007638
7639 ret = BEGIN_LP_RING(6);
7640 if (ret)
7641 goto out;
7642
7643 /* Can't queue multiple flips, so wait for the previous
7644 * one to finish before executing the next.
7645 */
7646 if (intel_crtc->plane)
7647 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7648 else
7649 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7650 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
7651 OUT_RING(MI_NOOP);
7652 OUT_RING(MI_DISPLAY_FLIP |
7653 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007654 OUT_RING(fb->pitches[0]);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007655 OUT_RING(obj->gtt_offset + offset);
Daniel Vetterc6a32fc2012-01-20 10:43:44 +01007656 OUT_RING(0); /* aux display base address, unused */
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007657 ADVANCE_LP_RING();
7658out:
7659 return ret;
7660}
7661
7662static int intel_gen3_queue_flip(struct drm_device *dev,
7663 struct drm_crtc *crtc,
7664 struct drm_framebuffer *fb,
7665 struct drm_i915_gem_object *obj)
7666{
7667 struct drm_i915_private *dev_priv = dev->dev_private;
7668 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7669 unsigned long offset;
7670 u32 flip_mask;
7671 int ret;
7672
7673 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7674 if (ret)
7675 goto out;
7676
7677 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007678 offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007679
7680 ret = BEGIN_LP_RING(6);
7681 if (ret)
7682 goto out;
7683
7684 if (intel_crtc->plane)
7685 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7686 else
7687 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7688 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
7689 OUT_RING(MI_NOOP);
7690 OUT_RING(MI_DISPLAY_FLIP_I915 |
7691 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007692 OUT_RING(fb->pitches[0]);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007693 OUT_RING(obj->gtt_offset + offset);
7694 OUT_RING(MI_NOOP);
7695
7696 ADVANCE_LP_RING();
7697out:
7698 return ret;
7699}
7700
7701static int intel_gen4_queue_flip(struct drm_device *dev,
7702 struct drm_crtc *crtc,
7703 struct drm_framebuffer *fb,
7704 struct drm_i915_gem_object *obj)
7705{
7706 struct drm_i915_private *dev_priv = dev->dev_private;
7707 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7708 uint32_t pf, pipesrc;
7709 int ret;
7710
7711 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7712 if (ret)
7713 goto out;
7714
7715 ret = BEGIN_LP_RING(4);
7716 if (ret)
7717 goto out;
7718
7719 /* i965+ uses the linear or tiled offsets from the
7720 * Display Registers (which do not change across a page-flip)
7721 * so we need only reprogram the base address.
7722 */
7723 OUT_RING(MI_DISPLAY_FLIP |
7724 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007725 OUT_RING(fb->pitches[0]);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007726 OUT_RING(obj->gtt_offset | obj->tiling_mode);
7727
7728 /* XXX Enabling the panel-fitter across page-flip is so far
7729 * untested on non-native modes, so ignore it for now.
7730 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7731 */
7732 pf = 0;
7733 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7734 OUT_RING(pf | pipesrc);
7735 ADVANCE_LP_RING();
7736out:
7737 return ret;
7738}
7739
7740static int intel_gen6_queue_flip(struct drm_device *dev,
7741 struct drm_crtc *crtc,
7742 struct drm_framebuffer *fb,
7743 struct drm_i915_gem_object *obj)
7744{
7745 struct drm_i915_private *dev_priv = dev->dev_private;
7746 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7747 uint32_t pf, pipesrc;
7748 int ret;
7749
7750 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7751 if (ret)
7752 goto out;
7753
7754 ret = BEGIN_LP_RING(4);
7755 if (ret)
7756 goto out;
7757
7758 OUT_RING(MI_DISPLAY_FLIP |
7759 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007760 OUT_RING(fb->pitches[0] | obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007761 OUT_RING(obj->gtt_offset);
7762
7763 pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7764 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7765 OUT_RING(pf | pipesrc);
7766 ADVANCE_LP_RING();
7767out:
7768 return ret;
7769}
7770
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007771/*
7772 * On gen7 we currently use the blit ring because (in early silicon at least)
7773 * the render ring doesn't give us interrpts for page flip completion, which
7774 * means clients will hang after the first flip is queued. Fortunately the
7775 * blit ring generates interrupts properly, so use it instead.
7776 */
7777static int intel_gen7_queue_flip(struct drm_device *dev,
7778 struct drm_crtc *crtc,
7779 struct drm_framebuffer *fb,
7780 struct drm_i915_gem_object *obj)
7781{
7782 struct drm_i915_private *dev_priv = dev->dev_private;
7783 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7784 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
7785 int ret;
7786
7787 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7788 if (ret)
7789 goto out;
7790
7791 ret = intel_ring_begin(ring, 4);
7792 if (ret)
7793 goto out;
7794
7795 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | (intel_crtc->plane << 19));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007796 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007797 intel_ring_emit(ring, (obj->gtt_offset));
7798 intel_ring_emit(ring, (MI_NOOP));
7799 intel_ring_advance(ring);
7800out:
7801 return ret;
7802}
7803
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007804static int intel_default_queue_flip(struct drm_device *dev,
7805 struct drm_crtc *crtc,
7806 struct drm_framebuffer *fb,
7807 struct drm_i915_gem_object *obj)
7808{
7809 return -ENODEV;
7810}
7811
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007812static int intel_crtc_page_flip(struct drm_crtc *crtc,
7813 struct drm_framebuffer *fb,
7814 struct drm_pending_vblank_event *event)
7815{
7816 struct drm_device *dev = crtc->dev;
7817 struct drm_i915_private *dev_priv = dev->dev_private;
7818 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007819 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007820 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7821 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007822 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007823 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007824
7825 work = kzalloc(sizeof *work, GFP_KERNEL);
7826 if (work == NULL)
7827 return -ENOMEM;
7828
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007829 work->event = event;
7830 work->dev = crtc->dev;
7831 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08007832 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007833 INIT_WORK(&work->work, intel_unpin_work_fn);
7834
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007835 ret = drm_vblank_get(dev, intel_crtc->pipe);
7836 if (ret)
7837 goto free_work;
7838
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007839 /* We borrow the event spin lock for protecting unpin_work */
7840 spin_lock_irqsave(&dev->event_lock, flags);
7841 if (intel_crtc->unpin_work) {
7842 spin_unlock_irqrestore(&dev->event_lock, flags);
7843 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007844 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007845
7846 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007847 return -EBUSY;
7848 }
7849 intel_crtc->unpin_work = work;
7850 spin_unlock_irqrestore(&dev->event_lock, flags);
7851
7852 intel_fb = to_intel_framebuffer(fb);
7853 obj = intel_fb->obj;
7854
Chris Wilson468f0b42010-05-27 13:18:13 +01007855 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007856
Jesse Barnes75dfca82010-02-10 15:09:44 -08007857 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007858 drm_gem_object_reference(&work->old_fb_obj->base);
7859 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007860
7861 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007862
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007863 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007864
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007865 work->enable_stall_check = true;
7866
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007867 /* Block clients from rendering to the new back buffer until
7868 * the flip occurs and the object is no longer visible.
7869 */
Chris Wilson05394f32010-11-08 19:18:58 +00007870 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007871
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007872 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7873 if (ret)
7874 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007875
Chris Wilson7782de32011-07-08 12:22:41 +01007876 intel_disable_fbc(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007877 mutex_unlock(&dev->struct_mutex);
7878
Jesse Barnese5510fa2010-07-01 16:48:37 -07007879 trace_i915_flip_request(intel_crtc->plane, obj);
7880
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007881 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007882
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007883cleanup_pending:
7884 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson05394f32010-11-08 19:18:58 +00007885 drm_gem_object_unreference(&work->old_fb_obj->base);
7886 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007887 mutex_unlock(&dev->struct_mutex);
7888
7889 spin_lock_irqsave(&dev->event_lock, flags);
7890 intel_crtc->unpin_work = NULL;
7891 spin_unlock_irqrestore(&dev->event_lock, flags);
7892
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007893 drm_vblank_put(dev, intel_crtc->pipe);
7894free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007895 kfree(work);
7896
7897 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007898}
7899
Chris Wilson47f1c6c2010-12-03 15:37:31 +00007900static void intel_sanitize_modesetting(struct drm_device *dev,
7901 int pipe, int plane)
7902{
7903 struct drm_i915_private *dev_priv = dev->dev_private;
7904 u32 reg, val;
7905
Chris Wilsonf47166d2012-03-22 15:00:50 +00007906 /* Clear any frame start delays used for debugging left by the BIOS */
7907 for_each_pipe(pipe) {
7908 reg = PIPECONF(pipe);
7909 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
7910 }
7911
Chris Wilson47f1c6c2010-12-03 15:37:31 +00007912 if (HAS_PCH_SPLIT(dev))
7913 return;
7914
7915 /* Who knows what state these registers were left in by the BIOS or
7916 * grub?
7917 *
7918 * If we leave the registers in a conflicting state (e.g. with the
7919 * display plane reading from the other pipe than the one we intend
7920 * to use) then when we attempt to teardown the active mode, we will
7921 * not disable the pipes and planes in the correct order -- leaving
7922 * a plane reading from a disabled pipe and possibly leading to
7923 * undefined behaviour.
7924 */
7925
7926 reg = DSPCNTR(plane);
7927 val = I915_READ(reg);
7928
7929 if ((val & DISPLAY_PLANE_ENABLE) == 0)
7930 return;
7931 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
7932 return;
7933
7934 /* This display plane is active and attached to the other CPU pipe. */
7935 pipe = !pipe;
7936
7937 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08007938 intel_disable_plane(dev_priv, plane, pipe);
7939 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00007940}
Jesse Barnes79e53942008-11-07 14:24:08 -08007941
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007942static void intel_crtc_reset(struct drm_crtc *crtc)
7943{
7944 struct drm_device *dev = crtc->dev;
7945 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7946
7947 /* Reset flags back to the 'unknown' status so that they
7948 * will be correctly set on the initial modeset.
7949 */
7950 intel_crtc->dpms_mode = -1;
7951
7952 /* We need to fix up any BIOS configuration that conflicts with
7953 * our expectations.
7954 */
7955 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
7956}
7957
7958static struct drm_crtc_helper_funcs intel_helper_funcs = {
7959 .dpms = intel_crtc_dpms,
7960 .mode_fixup = intel_crtc_mode_fixup,
7961 .mode_set = intel_crtc_mode_set,
7962 .mode_set_base = intel_pipe_set_base,
7963 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7964 .load_lut = intel_crtc_load_lut,
7965 .disable = intel_crtc_disable,
7966};
7967
7968static const struct drm_crtc_funcs intel_crtc_funcs = {
7969 .reset = intel_crtc_reset,
7970 .cursor_set = intel_crtc_cursor_set,
7971 .cursor_move = intel_crtc_cursor_move,
7972 .gamma_set = intel_crtc_gamma_set,
7973 .set_config = drm_crtc_helper_set_config,
7974 .destroy = intel_crtc_destroy,
7975 .page_flip = intel_crtc_page_flip,
7976};
7977
Hannes Ederb358d0a2008-12-18 21:18:47 +01007978static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08007979{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08007980 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007981 struct intel_crtc *intel_crtc;
7982 int i;
7983
7984 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
7985 if (intel_crtc == NULL)
7986 return;
7987
7988 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
7989
7990 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08007991 for (i = 0; i < 256; i++) {
7992 intel_crtc->lut_r[i] = i;
7993 intel_crtc->lut_g[i] = i;
7994 intel_crtc->lut_b[i] = i;
7995 }
7996
Jesse Barnes80824002009-09-10 15:28:06 -07007997 /* Swap pipes & planes for FBC on pre-965 */
7998 intel_crtc->pipe = pipe;
7999 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008000 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008001 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008002 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008003 }
8004
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008005 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8006 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8007 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8008 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8009
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00008010 intel_crtc_reset(&intel_crtc->base);
Chris Wilson04dbff52011-02-10 17:38:35 +00008011 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes5a354202011-06-24 12:19:22 -07008012 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07008013
8014 if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07008015 if (pipe == 2 && IS_IVYBRIDGE(dev))
8016 intel_crtc->no_pll = true;
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07008017 intel_helper_funcs.prepare = ironlake_crtc_prepare;
8018 intel_helper_funcs.commit = ironlake_crtc_commit;
8019 } else {
8020 intel_helper_funcs.prepare = i9xx_crtc_prepare;
8021 intel_helper_funcs.commit = i9xx_crtc_commit;
8022 }
8023
Jesse Barnes79e53942008-11-07 14:24:08 -08008024 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
8025
Jesse Barnes652c3932009-08-17 13:31:43 -07008026 intel_crtc->busy = false;
8027
8028 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
8029 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008030}
8031
Carl Worth08d7b3d2009-04-29 14:43:54 -07008032int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008033 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008034{
8035 drm_i915_private_t *dev_priv = dev->dev_private;
8036 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008037 struct drm_mode_object *drmmode_obj;
8038 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008039
8040 if (!dev_priv) {
8041 DRM_ERROR("called with no initialization\n");
8042 return -EINVAL;
8043 }
8044
Daniel Vetterc05422d2009-08-11 16:05:30 +02008045 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8046 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008047
Daniel Vetterc05422d2009-08-11 16:05:30 +02008048 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008049 DRM_ERROR("no such CRTC id\n");
8050 return -EINVAL;
8051 }
8052
Daniel Vetterc05422d2009-08-11 16:05:30 +02008053 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8054 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008055
Daniel Vetterc05422d2009-08-11 16:05:30 +02008056 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008057}
8058
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08008059static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08008060{
Chris Wilson4ef69c72010-09-09 15:14:28 +01008061 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008062 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008063 int entry = 0;
8064
Chris Wilson4ef69c72010-09-09 15:14:28 +01008065 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8066 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08008067 index_mask |= (1 << entry);
8068 entry++;
8069 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008070
Jesse Barnes79e53942008-11-07 14:24:08 -08008071 return index_mask;
8072}
8073
Chris Wilson4d302442010-12-14 19:21:29 +00008074static bool has_edp_a(struct drm_device *dev)
8075{
8076 struct drm_i915_private *dev_priv = dev->dev_private;
8077
8078 if (!IS_MOBILE(dev))
8079 return false;
8080
8081 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8082 return false;
8083
8084 if (IS_GEN5(dev) &&
8085 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8086 return false;
8087
8088 return true;
8089}
8090
Jesse Barnes79e53942008-11-07 14:24:08 -08008091static void intel_setup_outputs(struct drm_device *dev)
8092{
Eric Anholt725e30a2009-01-22 13:01:02 -08008093 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008094 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008095 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008096 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008097
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008098 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008099 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8100 /* disable the panel fitter on everything but LVDS */
8101 I915_WRITE(PFIT_CONTROL, 0);
8102 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008103
Eric Anholtbad720f2009-10-22 16:11:14 -07008104 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008105 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008106
Chris Wilson4d302442010-12-14 19:21:29 +00008107 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08008108 intel_dp_init(dev, DP_A);
8109
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008110 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
8111 intel_dp_init(dev, PCH_DP_D);
8112 }
8113
8114 intel_crt_init(dev);
8115
8116 if (HAS_PCH_SPLIT(dev)) {
8117 int found;
8118
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008119 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008120 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008121 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008122 if (!found)
8123 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008124 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
8125 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008126 }
8127
8128 if (I915_READ(HDMIC) & PORT_DETECTED)
8129 intel_hdmi_init(dev, HDMIC);
8130
8131 if (I915_READ(HDMID) & PORT_DETECTED)
8132 intel_hdmi_init(dev, HDMID);
8133
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008134 if (I915_READ(PCH_DP_C) & DP_DETECTED)
8135 intel_dp_init(dev, PCH_DP_C);
8136
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008137 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008138 intel_dp_init(dev, PCH_DP_D);
8139
Zhenyu Wang103a1962009-11-27 11:44:36 +08008140 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008141 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008142
Eric Anholt725e30a2009-01-22 13:01:02 -08008143 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008144 DRM_DEBUG_KMS("probing SDVOB\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01008145 found = intel_sdvo_init(dev, SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008146 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8147 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08008148 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008149 }
Ma Ling27185ae2009-08-24 13:50:23 +08008150
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008151 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
8152 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07008153 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008154 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008155 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008156
8157 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008158
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008159 if (I915_READ(SDVOB) & SDVO_DETECTED) {
8160 DRM_DEBUG_KMS("probing SDVOC\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01008161 found = intel_sdvo_init(dev, SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008162 }
Ma Ling27185ae2009-08-24 13:50:23 +08008163
8164 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
8165
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008166 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8167 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08008168 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008169 }
8170 if (SUPPORTS_INTEGRATED_DP(dev)) {
8171 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07008172 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008173 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008174 }
Ma Ling27185ae2009-08-24 13:50:23 +08008175
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008176 if (SUPPORTS_INTEGRATED_DP(dev) &&
8177 (I915_READ(DP_D) & DP_DETECTED)) {
8178 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07008179 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008180 }
Eric Anholtbad720f2009-10-22 16:11:14 -07008181 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008182 intel_dvo_init(dev);
8183
Zhenyu Wang103a1962009-11-27 11:44:36 +08008184 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008185 intel_tv_init(dev);
8186
Chris Wilson4ef69c72010-09-09 15:14:28 +01008187 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8188 encoder->base.possible_crtcs = encoder->crtc_mask;
8189 encoder->base.possible_clones =
8190 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08008191 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008192
Chris Wilson2c7111d2011-03-29 10:40:27 +01008193 /* disable all the possible outputs/crtcs before entering KMS mode */
8194 drm_helper_disable_unused_functions(dev);
Keith Packard9fb526d2011-09-26 22:24:57 -07008195
8196 if (HAS_PCH_SPLIT(dev))
8197 ironlake_init_pch_refclk(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008198}
8199
8200static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8201{
8202 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008203
8204 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008205 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008206
8207 kfree(intel_fb);
8208}
8209
8210static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008211 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008212 unsigned int *handle)
8213{
8214 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008215 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008216
Chris Wilson05394f32010-11-08 19:18:58 +00008217 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008218}
8219
8220static const struct drm_framebuffer_funcs intel_fb_funcs = {
8221 .destroy = intel_user_framebuffer_destroy,
8222 .create_handle = intel_user_framebuffer_create_handle,
8223};
8224
Dave Airlie38651672010-03-30 05:34:13 +00008225int intel_framebuffer_init(struct drm_device *dev,
8226 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008227 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008228 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008229{
Jesse Barnes79e53942008-11-07 14:24:08 -08008230 int ret;
8231
Chris Wilson05394f32010-11-08 19:18:58 +00008232 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01008233 return -EINVAL;
8234
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008235 if (mode_cmd->pitches[0] & 63)
Chris Wilson57cd6502010-08-08 12:34:44 +01008236 return -EINVAL;
8237
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008238 switch (mode_cmd->pixel_format) {
Ville Syrjälä04b39242011-11-17 18:05:13 +02008239 case DRM_FORMAT_RGB332:
8240 case DRM_FORMAT_RGB565:
8241 case DRM_FORMAT_XRGB8888:
Jesse Barnesb250da72012-03-07 08:49:29 -08008242 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008243 case DRM_FORMAT_ARGB8888:
8244 case DRM_FORMAT_XRGB2101010:
8245 case DRM_FORMAT_ARGB2101010:
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008246 /* RGB formats are common across chipsets */
Jesse Barnesb5626742011-06-24 12:19:27 -07008247 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008248 case DRM_FORMAT_YUYV:
8249 case DRM_FORMAT_UYVY:
8250 case DRM_FORMAT_YVYU:
8251 case DRM_FORMAT_VYUY:
Chris Wilson57cd6502010-08-08 12:34:44 +01008252 break;
8253 default:
Eugeni Dodonovaca25842012-01-17 15:25:45 -02008254 DRM_DEBUG_KMS("unsupported pixel format %u\n",
8255 mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008256 return -EINVAL;
8257 }
8258
Jesse Barnes79e53942008-11-07 14:24:08 -08008259 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8260 if (ret) {
8261 DRM_ERROR("framebuffer init failed %d\n", ret);
8262 return ret;
8263 }
8264
8265 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08008266 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008267 return 0;
8268}
8269
Jesse Barnes79e53942008-11-07 14:24:08 -08008270static struct drm_framebuffer *
8271intel_user_framebuffer_create(struct drm_device *dev,
8272 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008273 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08008274{
Chris Wilson05394f32010-11-08 19:18:58 +00008275 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008276
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008277 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
8278 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00008279 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01008280 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08008281
Chris Wilsond2dff872011-04-19 08:36:26 +01008282 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08008283}
8284
Jesse Barnes79e53942008-11-07 14:24:08 -08008285static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08008286 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00008287 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08008288};
8289
Chris Wilson05394f32010-11-08 19:18:58 +00008290static struct drm_i915_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08008291intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00008292{
Chris Wilson05394f32010-11-08 19:18:58 +00008293 struct drm_i915_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00008294 int ret;
8295
Ben Widawsky2c34b852011-03-19 18:14:26 -07008296 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
8297
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08008298 ctx = i915_gem_alloc_object(dev, 4096);
8299 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00008300 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
8301 return NULL;
8302 }
8303
Daniel Vetter75e9e912010-11-04 17:11:09 +01008304 ret = i915_gem_object_pin(ctx, 4096, true);
Chris Wilson9ea8d052010-01-04 18:57:56 +00008305 if (ret) {
8306 DRM_ERROR("failed to pin power context: %d\n", ret);
8307 goto err_unref;
8308 }
8309
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08008310 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00008311 if (ret) {
8312 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
8313 goto err_unpin;
8314 }
Chris Wilson9ea8d052010-01-04 18:57:56 +00008315
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08008316 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00008317
8318err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08008319 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00008320err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00008321 drm_gem_object_unreference(&ctx->base);
Chris Wilson9ea8d052010-01-04 18:57:56 +00008322 mutex_unlock(&dev->struct_mutex);
8323 return NULL;
8324}
8325
Jesse Barnes7648fa92010-05-20 14:28:11 -07008326bool ironlake_set_drps(struct drm_device *dev, u8 val)
8327{
8328 struct drm_i915_private *dev_priv = dev->dev_private;
8329 u16 rgvswctl;
8330
8331 rgvswctl = I915_READ16(MEMSWCTL);
8332 if (rgvswctl & MEMCTL_CMD_STS) {
8333 DRM_DEBUG("gpu busy, RCS change rejected\n");
8334 return false; /* still busy with another command */
8335 }
8336
8337 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
8338 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
8339 I915_WRITE16(MEMSWCTL, rgvswctl);
8340 POSTING_READ16(MEMSWCTL);
8341
8342 rgvswctl |= MEMCTL_CMD_STS;
8343 I915_WRITE16(MEMSWCTL, rgvswctl);
8344
8345 return true;
8346}
8347
Jesse Barnesf97108d2010-01-29 11:27:07 -08008348void ironlake_enable_drps(struct drm_device *dev)
8349{
8350 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07008351 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008352 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08008353
Jesse Barnesea056c12010-09-10 10:02:13 -07008354 /* Enable temp reporting */
8355 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
8356 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
8357
Jesse Barnesf97108d2010-01-29 11:27:07 -08008358 /* 100ms RC evaluation intervals */
8359 I915_WRITE(RCUPEI, 100000);
8360 I915_WRITE(RCDNEI, 100000);
8361
8362 /* Set max/min thresholds to 90ms and 80ms respectively */
8363 I915_WRITE(RCBMAXAVG, 90000);
8364 I915_WRITE(RCBMINAVG, 80000);
8365
8366 I915_WRITE(MEMIHYST, 1);
8367
8368 /* Set up min, max, and cur for interrupt handling */
8369 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
8370 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
8371 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
8372 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07008373
Jesse Barnesf97108d2010-01-29 11:27:07 -08008374 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
8375 PXVFREQ_PX_SHIFT;
8376
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07008377 dev_priv->fmax = fmax; /* IPS callback will increase this */
Jesse Barnes7648fa92010-05-20 14:28:11 -07008378 dev_priv->fstart = fstart;
8379
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07008380 dev_priv->max_delay = fstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08008381 dev_priv->min_delay = fmin;
8382 dev_priv->cur_delay = fstart;
8383
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07008384 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
8385 fmax, fmin, fstart);
Jesse Barnes7648fa92010-05-20 14:28:11 -07008386
Jesse Barnesf97108d2010-01-29 11:27:07 -08008387 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
8388
8389 /*
8390 * Interrupts will be enabled in ironlake_irq_postinstall
8391 */
8392
8393 I915_WRITE(VIDSTART, vstart);
8394 POSTING_READ(VIDSTART);
8395
8396 rgvmodectl |= MEMMODE_SWMODE_EN;
8397 I915_WRITE(MEMMODECTL, rgvmodectl);
8398
Chris Wilson481b6af2010-08-23 17:43:35 +01008399 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01008400 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08008401 msleep(1);
8402
Jesse Barnes7648fa92010-05-20 14:28:11 -07008403 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008404
Jesse Barnes7648fa92010-05-20 14:28:11 -07008405 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
8406 I915_READ(0x112e0);
8407 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
8408 dev_priv->last_count2 = I915_READ(0x112f4);
8409 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008410}
8411
8412void ironlake_disable_drps(struct drm_device *dev)
8413{
8414 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07008415 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008416
8417 /* Ack interrupts, disable EFC interrupt */
8418 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
8419 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
8420 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
8421 I915_WRITE(DEIIR, DE_PCU_EVENT);
8422 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
8423
8424 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07008425 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008426 msleep(1);
8427 rgvswctl |= MEMCTL_CMD_STS;
8428 I915_WRITE(MEMSWCTL, rgvswctl);
8429 msleep(1);
8430
8431}
8432
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008433void gen6_set_rps(struct drm_device *dev, u8 val)
8434{
8435 struct drm_i915_private *dev_priv = dev->dev_private;
8436 u32 swreq;
8437
8438 swreq = (val & 0x3ff) << 25;
8439 I915_WRITE(GEN6_RPNSWREQ, swreq);
8440}
8441
8442void gen6_disable_rps(struct drm_device *dev)
8443{
8444 struct drm_i915_private *dev_priv = dev->dev_private;
8445
8446 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
8447 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
8448 I915_WRITE(GEN6_PMIER, 0);
Daniel Vetter6fdd4d92011-09-08 14:00:22 +02008449 /* Complete PM interrupt masking here doesn't race with the rps work
8450 * item again unmasking PM interrupts because that is using a different
8451 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
8452 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
Ben Widawsky4912d042011-04-25 11:25:20 -07008453
8454 spin_lock_irq(&dev_priv->rps_lock);
8455 dev_priv->pm_iir = 0;
8456 spin_unlock_irq(&dev_priv->rps_lock);
8457
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008458 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
8459}
8460
Jesse Barnes7648fa92010-05-20 14:28:11 -07008461static unsigned long intel_pxfreq(u32 vidfreq)
8462{
8463 unsigned long freq;
8464 int div = (vidfreq & 0x3f0000) >> 16;
8465 int post = (vidfreq & 0x3000) >> 12;
8466 int pre = (vidfreq & 0x7);
8467
8468 if (!pre)
8469 return 0;
8470
8471 freq = ((div * 133333) / ((1<<post) * pre));
8472
8473 return freq;
8474}
8475
8476void intel_init_emon(struct drm_device *dev)
8477{
8478 struct drm_i915_private *dev_priv = dev->dev_private;
8479 u32 lcfuse;
8480 u8 pxw[16];
8481 int i;
8482
8483 /* Disable to program */
8484 I915_WRITE(ECR, 0);
8485 POSTING_READ(ECR);
8486
8487 /* Program energy weights for various events */
8488 I915_WRITE(SDEW, 0x15040d00);
8489 I915_WRITE(CSIEW0, 0x007f0000);
8490 I915_WRITE(CSIEW1, 0x1e220004);
8491 I915_WRITE(CSIEW2, 0x04000004);
8492
8493 for (i = 0; i < 5; i++)
8494 I915_WRITE(PEW + (i * 4), 0);
8495 for (i = 0; i < 3; i++)
8496 I915_WRITE(DEW + (i * 4), 0);
8497
8498 /* Program P-state weights to account for frequency power adjustment */
8499 for (i = 0; i < 16; i++) {
8500 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
8501 unsigned long freq = intel_pxfreq(pxvidfreq);
8502 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
8503 PXVFREQ_PX_SHIFT;
8504 unsigned long val;
8505
8506 val = vid * vid;
8507 val *= (freq / 1000);
8508 val *= 255;
8509 val /= (127*127*900);
8510 if (val > 0xff)
8511 DRM_ERROR("bad pxval: %ld\n", val);
8512 pxw[i] = val;
8513 }
8514 /* Render standby states get 0 weight */
8515 pxw[14] = 0;
8516 pxw[15] = 0;
8517
8518 for (i = 0; i < 4; i++) {
8519 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
8520 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
8521 I915_WRITE(PXW + (i * 4), val);
8522 }
8523
8524 /* Adjust magic regs to magic values (more experimental results) */
8525 I915_WRITE(OGW0, 0);
8526 I915_WRITE(OGW1, 0);
8527 I915_WRITE(EG0, 0x00007f00);
8528 I915_WRITE(EG1, 0x0000000e);
8529 I915_WRITE(EG2, 0x000e0000);
8530 I915_WRITE(EG3, 0x68000300);
8531 I915_WRITE(EG4, 0x42000000);
8532 I915_WRITE(EG5, 0x00140031);
8533 I915_WRITE(EG6, 0);
8534 I915_WRITE(EG7, 0);
8535
8536 for (i = 0; i < 8; i++)
8537 I915_WRITE(PXWL + (i * 4), 0);
8538
8539 /* Enable PMON + select events */
8540 I915_WRITE(ECR, 0x80000019);
8541
8542 lcfuse = I915_READ(LCFUSE02);
8543
8544 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
8545}
8546
Ben Widawsky0136db52012-04-10 21:17:01 -07008547int intel_enable_rc6(const struct drm_device *dev)
Keith Packardc0f372b32011-11-16 22:24:52 -08008548{
8549 /*
8550 * Respect the kernel parameter if it is set
8551 */
8552 if (i915_enable_rc6 >= 0)
8553 return i915_enable_rc6;
8554
8555 /*
8556 * Disable RC6 on Ironlake
8557 */
8558 if (INTEL_INFO(dev)->gen == 5)
8559 return 0;
8560
8561 /*
Keith Packard371de6e2011-12-26 17:02:11 -08008562 * Disable rc6 on Sandybridge
Keith Packardc0f372b32011-11-16 22:24:52 -08008563 */
8564 if (INTEL_INFO(dev)->gen == 6) {
Eugeni Dodonovaa464192012-03-23 11:57:19 -03008565 DRM_DEBUG_DRIVER("Sandybridge: deep RC6 disabled\n");
8566 return INTEL_RC6_ENABLE;
Keith Packardc0f372b32011-11-16 22:24:52 -08008567 }
Eugeni Dodonovaa464192012-03-23 11:57:19 -03008568 DRM_DEBUG_DRIVER("RC6 and deep RC6 enabled\n");
8569 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Keith Packardc0f372b32011-11-16 22:24:52 -08008570}
8571
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008572void gen6_enable_rps(struct drm_i915_private *dev_priv)
Chris Wilson8fd26852010-12-08 18:40:43 +00008573{
Jesse Barnesa6044e22010-12-20 11:34:20 -08008574 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
8575 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
Jesse Barnes7df87212011-03-30 14:08:56 -07008576 u32 pcu_mbox, rc6_mask = 0;
Ben Widawskydd202c62012-02-09 10:15:18 +01008577 u32 gtfifodbg;
Jesse Barnesa6044e22010-12-20 11:34:20 -08008578 int cur_freq, min_freq, max_freq;
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -03008579 int rc6_mode;
Chris Wilson8fd26852010-12-08 18:40:43 +00008580 int i;
8581
8582 /* Here begins a magic sequence of register writes to enable
8583 * auto-downclocking.
8584 *
8585 * Perhaps there might be some value in exposing these to
8586 * userspace...
8587 */
8588 I915_WRITE(GEN6_RC_STATE, 0);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01008589 mutex_lock(&dev_priv->dev->struct_mutex);
Ben Widawskydd202c62012-02-09 10:15:18 +01008590
8591 /* Clear the DBG now so we don't confuse earlier errors */
8592 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
8593 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
8594 I915_WRITE(GTFIFODBG, gtfifodbg);
8595 }
8596
Ben Widawskyfcca7922011-04-25 11:23:07 -07008597 gen6_gt_force_wake_get(dev_priv);
Chris Wilson8fd26852010-12-08 18:40:43 +00008598
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008599 /* disable the counters and set deterministic thresholds */
Chris Wilson8fd26852010-12-08 18:40:43 +00008600 I915_WRITE(GEN6_RC_CONTROL, 0);
8601
8602 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
8603 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
8604 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
8605 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
8606 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
8607
8608 for (i = 0; i < I915_NUM_RINGS; i++)
8609 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
8610
8611 I915_WRITE(GEN6_RC_SLEEP, 0);
8612 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
8613 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
8614 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
8615 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
8616
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -03008617 rc6_mode = intel_enable_rc6(dev_priv->dev);
8618 if (rc6_mode & INTEL_RC6_ENABLE)
8619 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
8620
8621 if (rc6_mode & INTEL_RC6p_ENABLE)
8622 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
8623
8624 if (rc6_mode & INTEL_RC6pp_ENABLE)
8625 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
8626
8627 DRM_INFO("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
8628 (rc6_mode & INTEL_RC6_ENABLE) ? "on" : "off",
8629 (rc6_mode & INTEL_RC6p_ENABLE) ? "on" : "off",
8630 (rc6_mode & INTEL_RC6pp_ENABLE) ? "on" : "off");
Jesse Barnes7df87212011-03-30 14:08:56 -07008631
Chris Wilson8fd26852010-12-08 18:40:43 +00008632 I915_WRITE(GEN6_RC_CONTROL,
Jesse Barnes7df87212011-03-30 14:08:56 -07008633 rc6_mask |
Chris Wilson9c3d2f72010-12-17 10:54:26 +00008634 GEN6_RC_CTL_EI_MODE(1) |
Chris Wilson8fd26852010-12-08 18:40:43 +00008635 GEN6_RC_CTL_HW_ENABLE);
8636
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008637 I915_WRITE(GEN6_RPNSWREQ,
Chris Wilson8fd26852010-12-08 18:40:43 +00008638 GEN6_FREQUENCY(10) |
8639 GEN6_OFFSET(0) |
8640 GEN6_AGGRESSIVE_TURBO);
8641 I915_WRITE(GEN6_RC_VIDEO_FREQ,
8642 GEN6_FREQUENCY(12));
8643
8644 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
8645 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
8646 18 << 24 |
8647 6 << 16);
Jesse Barnesccab5c82011-01-18 15:49:25 -08008648 I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
8649 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00008650 I915_WRITE(GEN6_RP_UP_EI, 100000);
Jesse Barnesccab5c82011-01-18 15:49:25 -08008651 I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00008652 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
8653 I915_WRITE(GEN6_RP_CONTROL,
8654 GEN6_RP_MEDIA_TURBO |
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08008655 GEN6_RP_MEDIA_HW_MODE |
Chris Wilson8fd26852010-12-08 18:40:43 +00008656 GEN6_RP_MEDIA_IS_GFX |
8657 GEN6_RP_ENABLE |
Jesse Barnesccab5c82011-01-18 15:49:25 -08008658 GEN6_RP_UP_BUSY_AVG |
8659 GEN6_RP_DOWN_IDLE_CONT);
Chris Wilson8fd26852010-12-08 18:40:43 +00008660
8661 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8662 500))
8663 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
8664
8665 I915_WRITE(GEN6_PCODE_DATA, 0);
8666 I915_WRITE(GEN6_PCODE_MAILBOX,
8667 GEN6_PCODE_READY |
8668 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
8669 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8670 500))
8671 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
8672
Jesse Barnesa6044e22010-12-20 11:34:20 -08008673 min_freq = (rp_state_cap & 0xff0000) >> 16;
8674 max_freq = rp_state_cap & 0xff;
8675 cur_freq = (gt_perf_status & 0xff00) >> 8;
8676
8677 /* Check for overclock support */
8678 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8679 500))
8680 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
8681 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
8682 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
8683 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8684 500))
8685 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
8686 if (pcu_mbox & (1<<31)) { /* OC supported */
8687 max_freq = pcu_mbox & 0xff;
Jesse Barnese281fca2011-03-18 10:32:07 -07008688 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 50);
Jesse Barnesa6044e22010-12-20 11:34:20 -08008689 }
8690
8691 /* In units of 100MHz */
8692 dev_priv->max_delay = max_freq;
8693 dev_priv->min_delay = min_freq;
8694 dev_priv->cur_delay = cur_freq;
8695
Chris Wilson8fd26852010-12-08 18:40:43 +00008696 /* requires MSI enabled */
8697 I915_WRITE(GEN6_PMIER,
8698 GEN6_PM_MBOX_EVENT |
8699 GEN6_PM_THERMAL_EVENT |
8700 GEN6_PM_RP_DOWN_TIMEOUT |
8701 GEN6_PM_RP_UP_THRESHOLD |
8702 GEN6_PM_RP_DOWN_THRESHOLD |
8703 GEN6_PM_RP_UP_EI_EXPIRED |
8704 GEN6_PM_RP_DOWN_EI_EXPIRED);
Ben Widawsky4912d042011-04-25 11:25:20 -07008705 spin_lock_irq(&dev_priv->rps_lock);
8706 WARN_ON(dev_priv->pm_iir != 0);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008707 I915_WRITE(GEN6_PMIMR, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -07008708 spin_unlock_irq(&dev_priv->rps_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008709 /* enable all PM interrupts */
8710 I915_WRITE(GEN6_PMINTRMSK, 0);
Chris Wilson8fd26852010-12-08 18:40:43 +00008711
Ben Widawskyfcca7922011-04-25 11:23:07 -07008712 gen6_gt_force_wake_put(dev_priv);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01008713 mutex_unlock(&dev_priv->dev->struct_mutex);
Chris Wilson8fd26852010-12-08 18:40:43 +00008714}
8715
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008716void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
8717{
8718 int min_freq = 15;
8719 int gpu_freq, ia_freq, max_ia_freq;
8720 int scaling_factor = 180;
8721
8722 max_ia_freq = cpufreq_quick_get_max(0);
8723 /*
8724 * Default to measured freq if none found, PCU will ensure we don't go
8725 * over
8726 */
8727 if (!max_ia_freq)
8728 max_ia_freq = tsc_khz;
8729
8730 /* Convert from kHz to MHz */
8731 max_ia_freq /= 1000;
8732
8733 mutex_lock(&dev_priv->dev->struct_mutex);
8734
8735 /*
8736 * For each potential GPU frequency, load a ring frequency we'd like
8737 * to use for memory access. We do this by specifying the IA frequency
8738 * the PCU should use as a reference to determine the ring frequency.
8739 */
8740 for (gpu_freq = dev_priv->max_delay; gpu_freq >= dev_priv->min_delay;
8741 gpu_freq--) {
8742 int diff = dev_priv->max_delay - gpu_freq;
8743
8744 /*
8745 * For GPU frequencies less than 750MHz, just use the lowest
8746 * ring freq.
8747 */
8748 if (gpu_freq < min_freq)
8749 ia_freq = 800;
8750 else
8751 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
8752 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
8753
8754 I915_WRITE(GEN6_PCODE_DATA,
8755 (ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT) |
8756 gpu_freq);
8757 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
8758 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
8759 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
8760 GEN6_PCODE_READY) == 0, 10)) {
8761 DRM_ERROR("pcode write of freq table timed out\n");
8762 continue;
8763 }
8764 }
8765
8766 mutex_unlock(&dev_priv->dev->struct_mutex);
8767}
8768
Jesse Barnes6067aae2011-04-28 15:04:31 -07008769static void ironlake_init_clock_gating(struct drm_device *dev)
8770{
8771 struct drm_i915_private *dev_priv = dev->dev_private;
8772 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
8773
8774 /* Required for FBC */
8775 dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
8776 DPFCRUNIT_CLOCK_GATE_DISABLE |
8777 DPFDUNIT_CLOCK_GATE_DISABLE;
8778 /* Required for CxSR */
8779 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
8780
8781 I915_WRITE(PCH_3DCGDIS0,
8782 MARIUNIT_CLOCK_GATE_DISABLE |
8783 SVSMUNIT_CLOCK_GATE_DISABLE);
8784 I915_WRITE(PCH_3DCGDIS1,
8785 VFMUNIT_CLOCK_GATE_DISABLE);
8786
8787 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
8788
8789 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07008790 * According to the spec the following bits should be set in
8791 * order to enable memory self-refresh
8792 * The bit 22/21 of 0x42004
8793 * The bit 5 of 0x42020
8794 * The bit 15 of 0x45000
8795 */
8796 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8797 (I915_READ(ILK_DISPLAY_CHICKEN2) |
8798 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
8799 I915_WRITE(ILK_DSPCLK_GATE,
8800 (I915_READ(ILK_DSPCLK_GATE) |
8801 ILK_DPARB_CLK_GATE));
8802 I915_WRITE(DISP_ARB_CTL,
8803 (I915_READ(DISP_ARB_CTL) |
8804 DISP_FBC_WM_DIS));
8805 I915_WRITE(WM3_LP_ILK, 0);
8806 I915_WRITE(WM2_LP_ILK, 0);
8807 I915_WRITE(WM1_LP_ILK, 0);
8808
8809 /*
8810 * Based on the document from hardware guys the following bits
8811 * should be set unconditionally in order to enable FBC.
8812 * The bit 22 of 0x42000
8813 * The bit 22 of 0x42004
8814 * The bit 7,8,9 of 0x42020.
8815 */
8816 if (IS_IRONLAKE_M(dev)) {
8817 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8818 I915_READ(ILK_DISPLAY_CHICKEN1) |
8819 ILK_FBCQ_DIS);
8820 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8821 I915_READ(ILK_DISPLAY_CHICKEN2) |
8822 ILK_DPARB_GATE);
8823 I915_WRITE(ILK_DSPCLK_GATE,
8824 I915_READ(ILK_DSPCLK_GATE) |
8825 ILK_DPFC_DIS1 |
8826 ILK_DPFC_DIS2 |
8827 ILK_CLK_FBC);
8828 }
8829
8830 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8831 I915_READ(ILK_DISPLAY_CHICKEN2) |
8832 ILK_ELPIN_409_SELECT);
8833 I915_WRITE(_3D_CHICKEN2,
8834 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8835 _3D_CHICKEN2_WM_READ_PIPELINED);
8836}
8837
8838static void gen6_init_clock_gating(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008839{
8840 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008841 int pipe;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008842 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
8843
8844 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Jesse Barnes652c3932009-08-17 13:31:43 -07008845
Jesse Barnes6067aae2011-04-28 15:04:31 -07008846 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8847 I915_READ(ILK_DISPLAY_CHICKEN2) |
8848 ILK_ELPIN_409_SELECT);
Eric Anholt8956c8b2010-03-18 13:21:14 -07008849
Jesse Barnes6067aae2011-04-28 15:04:31 -07008850 I915_WRITE(WM3_LP_ILK, 0);
8851 I915_WRITE(WM2_LP_ILK, 0);
8852 I915_WRITE(WM1_LP_ILK, 0);
Eric Anholt8956c8b2010-03-18 13:21:14 -07008853
Eric Anholt406478d2011-11-07 16:07:04 -08008854 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
8855 * gating disable must be set. Failure to set it results in
8856 * flickering pixels due to Z write ordering failures after
8857 * some amount of runtime in the Mesa "fire" demo, and Unigine
8858 * Sanctuary and Tropics, and apparently anything else with
8859 * alpha test or pixel discard.
Eric Anholt9ca1d102011-11-07 16:07:05 -08008860 *
8861 * According to the spec, bit 11 (RCCUNIT) must also be set,
8862 * but we didn't debug actual testcases to find it out.
Eric Anholt406478d2011-11-07 16:07:04 -08008863 */
Eric Anholt9ca1d102011-11-07 16:07:05 -08008864 I915_WRITE(GEN6_UCGCTL2,
8865 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
8866 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
Eric Anholt406478d2011-11-07 16:07:04 -08008867
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008868 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07008869 * According to the spec the following bits should be
8870 * set in order to enable memory self-refresh and fbc:
8871 * The bit21 and bit22 of 0x42000
8872 * The bit21 and bit22 of 0x42004
8873 * The bit5 and bit7 of 0x42020
8874 * The bit14 of 0x70180
8875 * The bit14 of 0x71180
Jesse Barnes382b0932010-10-07 16:01:25 -07008876 */
Jesse Barnes6067aae2011-04-28 15:04:31 -07008877 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8878 I915_READ(ILK_DISPLAY_CHICKEN1) |
8879 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8880 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8881 I915_READ(ILK_DISPLAY_CHICKEN2) |
8882 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
8883 I915_WRITE(ILK_DSPCLK_GATE,
8884 I915_READ(ILK_DSPCLK_GATE) |
8885 ILK_DPARB_CLK_GATE |
8886 ILK_DPFD_CLK_GATE);
Jesse Barnes382b0932010-10-07 16:01:25 -07008887
Keith Packardd74362c2011-07-28 14:47:14 -07008888 for_each_pipe(pipe) {
Jesse Barnes6067aae2011-04-28 15:04:31 -07008889 I915_WRITE(DSPCNTR(pipe),
8890 I915_READ(DSPCNTR(pipe)) |
8891 DISPPLANE_TRICKLE_FEED_DISABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07008892 intel_flush_display_plane(dev_priv, pipe);
8893 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07008894}
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008895
Jesse Barnes28963a32011-05-11 09:42:30 -07008896static void ivybridge_init_clock_gating(struct drm_device *dev)
8897{
8898 struct drm_i915_private *dev_priv = dev->dev_private;
8899 int pipe;
8900 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
Jesse Barnes652c3932009-08-17 13:31:43 -07008901
Jesse Barnes28963a32011-05-11 09:42:30 -07008902 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008903
Jesse Barnes28963a32011-05-11 09:42:30 -07008904 I915_WRITE(WM3_LP_ILK, 0);
8905 I915_WRITE(WM2_LP_ILK, 0);
8906 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008907
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08008908 /* According to the spec, bit 13 (RCZUNIT) must be set on IVB.
8909 * This implements the WaDisableRCZUnitClockGating workaround.
8910 */
8911 I915_WRITE(GEN6_UCGCTL2, GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
8912
Jesse Barnes28963a32011-05-11 09:42:30 -07008913 I915_WRITE(ILK_DSPCLK_GATE, IVB_VRHUNIT_CLK_GATE);
Eric Anholtde6e2ea2010-11-06 14:53:32 -07008914
Eric Anholt116ac8d2011-12-21 10:31:09 -08008915 I915_WRITE(IVB_CHICKEN3,
8916 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
8917 CHICKEN3_DGMG_DONE_FIX_DISABLE);
8918
Kenneth Graunked71de142012-02-08 12:53:52 -08008919 /* Apply the WaDisableRHWOOptimizationForRenderHang workaround. */
8920 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
8921 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
8922
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08008923 /* WaApplyL3ControlAndL3ChickenMode requires those two on Ivy Bridge */
8924 I915_WRITE(GEN7_L3CNTLREG1,
8925 GEN7_WA_FOR_GEN7_L3_CONTROL);
8926 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
8927 GEN7_WA_L3_CHICKEN_MODE);
8928
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08008929 /* This is required by WaCatErrorRejectionIssue */
8930 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8931 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8932 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8933
Keith Packardd74362c2011-07-28 14:47:14 -07008934 for_each_pipe(pipe) {
Jesse Barnes28963a32011-05-11 09:42:30 -07008935 I915_WRITE(DSPCNTR(pipe),
8936 I915_READ(DSPCNTR(pipe)) |
8937 DISPPLANE_TRICKLE_FEED_DISABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07008938 intel_flush_display_plane(dev_priv, pipe);
8939 }
Jesse Barnes28963a32011-05-11 09:42:30 -07008940}
Eric Anholt67e92af2010-11-06 14:53:33 -07008941
Jesse Barnesfb046852012-03-28 13:39:26 -07008942static void valleyview_init_clock_gating(struct drm_device *dev)
8943{
8944 struct drm_i915_private *dev_priv = dev->dev_private;
8945 int pipe;
8946 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
8947
8948 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
8949
8950 I915_WRITE(WM3_LP_ILK, 0);
8951 I915_WRITE(WM2_LP_ILK, 0);
8952 I915_WRITE(WM1_LP_ILK, 0);
8953
8954 /* According to the spec, bit 13 (RCZUNIT) must be set on IVB.
8955 * This implements the WaDisableRCZUnitClockGating workaround.
8956 */
8957 I915_WRITE(GEN6_UCGCTL2, GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
8958
8959 I915_WRITE(ILK_DSPCLK_GATE, IVB_VRHUNIT_CLK_GATE);
8960
8961 I915_WRITE(IVB_CHICKEN3,
8962 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
8963 CHICKEN3_DGMG_DONE_FIX_DISABLE);
8964
8965 /* Apply the WaDisableRHWOOptimizationForRenderHang workaround. */
8966 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
8967 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
8968
8969 /* WaApplyL3ControlAndL3ChickenMode requires those two on Ivy Bridge */
8970 I915_WRITE(GEN7_L3CNTLREG1, GEN7_WA_FOR_GEN7_L3_CONTROL);
8971 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER, GEN7_WA_L3_CHICKEN_MODE);
8972
8973 /* This is required by WaCatErrorRejectionIssue */
8974 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8975 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8976 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8977
8978 for_each_pipe(pipe) {
8979 I915_WRITE(DSPCNTR(pipe),
8980 I915_READ(DSPCNTR(pipe)) |
8981 DISPPLANE_TRICKLE_FEED_DISABLE);
8982 intel_flush_display_plane(dev_priv, pipe);
8983 }
8984
8985 I915_WRITE(CACHE_MODE_1, I915_READ(CACHE_MODE_1) |
8986 (PIXEL_SUBSPAN_COLLECT_OPT_DISABLE << 16) |
8987 PIXEL_SUBSPAN_COLLECT_OPT_DISABLE);
8988}
8989
Jesse Barnes6067aae2011-04-28 15:04:31 -07008990static void g4x_init_clock_gating(struct drm_device *dev)
8991{
8992 struct drm_i915_private *dev_priv = dev->dev_private;
8993 uint32_t dspclk_gate;
Chris Wilson8fd26852010-12-08 18:40:43 +00008994
Jesse Barnes6067aae2011-04-28 15:04:31 -07008995 I915_WRITE(RENCLK_GATE_D1, 0);
8996 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
8997 GS_UNIT_CLOCK_GATE_DISABLE |
8998 CL_UNIT_CLOCK_GATE_DISABLE);
8999 I915_WRITE(RAMCLK_GATE_D, 0);
9000 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
9001 OVRUNIT_CLOCK_GATE_DISABLE |
9002 OVCUNIT_CLOCK_GATE_DISABLE;
9003 if (IS_GM45(dev))
9004 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
9005 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
9006}
Yuanhan Liu13982612010-12-15 15:42:31 +08009007
Jesse Barnes6067aae2011-04-28 15:04:31 -07009008static void crestline_init_clock_gating(struct drm_device *dev)
9009{
9010 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liu13982612010-12-15 15:42:31 +08009011
Jesse Barnes6067aae2011-04-28 15:04:31 -07009012 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
9013 I915_WRITE(RENCLK_GATE_D2, 0);
9014 I915_WRITE(DSPCLK_GATE_D, 0);
9015 I915_WRITE(RAMCLK_GATE_D, 0);
9016 I915_WRITE16(DEUC, 0);
9017}
Jesse Barnes652c3932009-08-17 13:31:43 -07009018
Jesse Barnes6067aae2011-04-28 15:04:31 -07009019static void broadwater_init_clock_gating(struct drm_device *dev)
9020{
9021 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07009022
Jesse Barnes6067aae2011-04-28 15:04:31 -07009023 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
9024 I965_RCC_CLOCK_GATE_DISABLE |
9025 I965_RCPB_CLOCK_GATE_DISABLE |
9026 I965_ISC_CLOCK_GATE_DISABLE |
9027 I965_FBC_CLOCK_GATE_DISABLE);
9028 I915_WRITE(RENCLK_GATE_D2, 0);
9029}
Jesse Barnes652c3932009-08-17 13:31:43 -07009030
Jesse Barnes6067aae2011-04-28 15:04:31 -07009031static void gen3_init_clock_gating(struct drm_device *dev)
9032{
9033 struct drm_i915_private *dev_priv = dev->dev_private;
9034 u32 dstate = I915_READ(D_STATE);
9035
9036 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
9037 DSTATE_DOT_CLOCK_GATING;
9038 I915_WRITE(D_STATE, dstate);
9039}
9040
9041static void i85x_init_clock_gating(struct drm_device *dev)
9042{
9043 struct drm_i915_private *dev_priv = dev->dev_private;
9044
9045 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
9046}
9047
9048static void i830_init_clock_gating(struct drm_device *dev)
9049{
9050 struct drm_i915_private *dev_priv = dev->dev_private;
9051
9052 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes652c3932009-08-17 13:31:43 -07009053}
9054
Jesse Barnes645c62a2011-05-11 09:49:31 -07009055static void ibx_init_clock_gating(struct drm_device *dev)
9056{
9057 struct drm_i915_private *dev_priv = dev->dev_private;
9058
9059 /*
9060 * On Ibex Peak and Cougar Point, we need to disable clock
9061 * gating for the panel power sequencer or it will fail to
9062 * start up when no ports are active.
9063 */
9064 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
9065}
9066
9067static void cpt_init_clock_gating(struct drm_device *dev)
9068{
9069 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes3bcf6032011-07-27 11:51:40 -07009070 int pipe;
Jesse Barnes645c62a2011-05-11 09:49:31 -07009071
9072 /*
9073 * On Ibex Peak and Cougar Point, we need to disable clock
9074 * gating for the panel power sequencer or it will fail to
9075 * start up when no ports are active.
9076 */
9077 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
9078 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
9079 DPLS_EDP_PPS_FIX_DIS);
Jesse Barnes3bcf6032011-07-27 11:51:40 -07009080 /* Without this, mode sets may fail silently on FDI */
9081 for_each_pipe(pipe)
9082 I915_WRITE(TRANS_CHICKEN2(pipe), TRANS_AUTOTRAIN_GEN_STALL_DIS);
Jesse Barnes79e53942008-11-07 14:24:08 -08009083}
9084
Chris Wilsonac668082011-02-09 16:15:32 +00009085static void ironlake_teardown_rc6(struct drm_device *dev)
Chris Wilson0cdab212010-12-05 17:27:06 +00009086{
9087 struct drm_i915_private *dev_priv = dev->dev_private;
9088
9089 if (dev_priv->renderctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00009090 i915_gem_object_unpin(dev_priv->renderctx);
9091 drm_gem_object_unreference(&dev_priv->renderctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00009092 dev_priv->renderctx = NULL;
9093 }
9094
9095 if (dev_priv->pwrctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00009096 i915_gem_object_unpin(dev_priv->pwrctx);
9097 drm_gem_object_unreference(&dev_priv->pwrctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00009098 dev_priv->pwrctx = NULL;
9099 }
9100}
9101
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009102static void ironlake_disable_rc6(struct drm_device *dev)
9103{
9104 struct drm_i915_private *dev_priv = dev->dev_private;
9105
Chris Wilsonac668082011-02-09 16:15:32 +00009106 if (I915_READ(PWRCTXA)) {
9107 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
9108 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
9109 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
9110 50);
9111
9112 I915_WRITE(PWRCTXA, 0);
9113 POSTING_READ(PWRCTXA);
9114
9115 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
9116 POSTING_READ(RSTDBYCTL);
9117 }
9118
Chris Wilson99507302011-02-24 09:42:52 +00009119 ironlake_teardown_rc6(dev);
Chris Wilsonac668082011-02-09 16:15:32 +00009120}
9121
9122static int ironlake_setup_rc6(struct drm_device *dev)
9123{
9124 struct drm_i915_private *dev_priv = dev->dev_private;
9125
9126 if (dev_priv->renderctx == NULL)
9127 dev_priv->renderctx = intel_alloc_context_page(dev);
9128 if (!dev_priv->renderctx)
9129 return -ENOMEM;
9130
9131 if (dev_priv->pwrctx == NULL)
9132 dev_priv->pwrctx = intel_alloc_context_page(dev);
9133 if (!dev_priv->pwrctx) {
9134 ironlake_teardown_rc6(dev);
9135 return -ENOMEM;
9136 }
9137
9138 return 0;
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009139}
9140
9141void ironlake_enable_rc6(struct drm_device *dev)
9142{
9143 struct drm_i915_private *dev_priv = dev->dev_private;
9144 int ret;
9145
Chris Wilsonac668082011-02-09 16:15:32 +00009146 /* rc6 disabled by default due to repeated reports of hanging during
9147 * boot and resume.
9148 */
Keith Packardc0f372b32011-11-16 22:24:52 -08009149 if (!intel_enable_rc6(dev))
Chris Wilsonac668082011-02-09 16:15:32 +00009150 return;
9151
Ben Widawsky2c34b852011-03-19 18:14:26 -07009152 mutex_lock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00009153 ret = ironlake_setup_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07009154 if (ret) {
9155 mutex_unlock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00009156 return;
Ben Widawsky2c34b852011-03-19 18:14:26 -07009157 }
Chris Wilsonac668082011-02-09 16:15:32 +00009158
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009159 /*
9160 * GPU can automatically power down the render unit if given a page
9161 * to save state.
9162 */
9163 ret = BEGIN_LP_RING(6);
9164 if (ret) {
Chris Wilsonac668082011-02-09 16:15:32 +00009165 ironlake_teardown_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07009166 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009167 return;
9168 }
Chris Wilsonac668082011-02-09 16:15:32 +00009169
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009170 OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
9171 OUT_RING(MI_SET_CONTEXT);
9172 OUT_RING(dev_priv->renderctx->gtt_offset |
9173 MI_MM_SPACE_GTT |
9174 MI_SAVE_EXT_STATE_EN |
9175 MI_RESTORE_EXT_STATE_EN |
9176 MI_RESTORE_INHIBIT);
9177 OUT_RING(MI_SUSPEND_FLUSH);
9178 OUT_RING(MI_NOOP);
9179 OUT_RING(MI_FLUSH);
9180 ADVANCE_LP_RING();
9181
Ben Widawsky4a246cf2011-03-19 18:14:28 -07009182 /*
9183 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
9184 * does an implicit flush, combined with MI_FLUSH above, it should be
9185 * safe to assume that renderctx is valid
9186 */
9187 ret = intel_wait_ring_idle(LP_RING(dev_priv));
9188 if (ret) {
9189 DRM_ERROR("failed to enable ironlake power power savings\n");
9190 ironlake_teardown_rc6(dev);
9191 mutex_unlock(&dev->struct_mutex);
9192 return;
9193 }
9194
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009195 I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
9196 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
Ben Widawsky2c34b852011-03-19 18:14:26 -07009197 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009198}
9199
Jesse Barnes645c62a2011-05-11 09:49:31 -07009200void intel_init_clock_gating(struct drm_device *dev)
9201{
9202 struct drm_i915_private *dev_priv = dev->dev_private;
9203
9204 dev_priv->display.init_clock_gating(dev);
9205
9206 if (dev_priv->display.init_pch_clock_gating)
9207 dev_priv->display.init_pch_clock_gating(dev);
9208}
Chris Wilsonac668082011-02-09 16:15:32 +00009209
Jesse Barnese70236a2009-09-21 10:42:27 -07009210/* Set up chip specific display functions */
9211static void intel_init_display(struct drm_device *dev)
9212{
9213 struct drm_i915_private *dev_priv = dev->dev_private;
9214
9215 /* We always want a DPMS function */
Eric Anholtf564048e2011-03-30 13:01:02 -07009216 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009217 dev_priv->display.dpms = ironlake_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07009218 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009219 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009220 } else {
Jesse Barnese70236a2009-09-21 10:42:27 -07009221 dev_priv->display.dpms = i9xx_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07009222 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009223 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009224 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009225
Adam Jacksonee5382a2010-04-23 11:17:39 -04009226 if (I915_HAS_FBC(dev)) {
Yuanhan Liu9c04f012010-12-15 15:42:32 +08009227 if (HAS_PCH_SPLIT(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08009228 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
9229 dev_priv->display.enable_fbc = ironlake_enable_fbc;
9230 dev_priv->display.disable_fbc = ironlake_disable_fbc;
9231 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07009232 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
9233 dev_priv->display.enable_fbc = g4x_enable_fbc;
9234 dev_priv->display.disable_fbc = g4x_disable_fbc;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009235 } else if (IS_CRESTLINE(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07009236 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
9237 dev_priv->display.enable_fbc = i8xx_enable_fbc;
9238 dev_priv->display.disable_fbc = i8xx_disable_fbc;
9239 }
Jesse Barnes74dff282009-09-14 15:39:40 -07009240 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07009241 }
9242
9243 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07009244 if (IS_VALLEYVIEW(dev))
9245 dev_priv->display.get_display_clock_speed =
9246 valleyview_get_display_clock_speed;
9247 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07009248 dev_priv->display.get_display_clock_speed =
9249 i945_get_display_clock_speed;
9250 else if (IS_I915G(dev))
9251 dev_priv->display.get_display_clock_speed =
9252 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009253 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009254 dev_priv->display.get_display_clock_speed =
9255 i9xx_misc_get_display_clock_speed;
9256 else if (IS_I915GM(dev))
9257 dev_priv->display.get_display_clock_speed =
9258 i915gm_get_display_clock_speed;
9259 else if (IS_I865G(dev))
9260 dev_priv->display.get_display_clock_speed =
9261 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02009262 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009263 dev_priv->display.get_display_clock_speed =
9264 i855_get_display_clock_speed;
9265 else /* 852, 830 */
9266 dev_priv->display.get_display_clock_speed =
9267 i830_get_display_clock_speed;
9268
9269 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009270 if (HAS_PCH_SPLIT(dev)) {
Keith Packard8d715f02011-11-18 20:39:01 -08009271 dev_priv->display.force_wake_get = __gen6_gt_force_wake_get;
9272 dev_priv->display.force_wake_put = __gen6_gt_force_wake_put;
9273
9274 /* IVB configs may use multi-threaded forcewake */
9275 if (IS_IVYBRIDGE(dev)) {
9276 u32 ecobus;
9277
Keith Packardc7dffff2011-12-09 11:33:00 -08009278 /* A small trick here - if the bios hasn't configured MT forcewake,
9279 * and if the device is in RC6, then force_wake_mt_get will not wake
9280 * the device and the ECOBUS read will return zero. Which will be
9281 * (correctly) interpreted by the test below as MT forcewake being
9282 * disabled.
9283 */
Keith Packard8d715f02011-11-18 20:39:01 -08009284 mutex_lock(&dev->struct_mutex);
9285 __gen6_gt_force_wake_mt_get(dev_priv);
Keith Packardc7dffff2011-12-09 11:33:00 -08009286 ecobus = I915_READ_NOTRACE(ECOBUS);
Keith Packard8d715f02011-11-18 20:39:01 -08009287 __gen6_gt_force_wake_mt_put(dev_priv);
9288 mutex_unlock(&dev->struct_mutex);
9289
9290 if (ecobus & FORCEWAKE_MT_ENABLE) {
9291 DRM_DEBUG_KMS("Using MT version of forcewake\n");
9292 dev_priv->display.force_wake_get =
9293 __gen6_gt_force_wake_mt_get;
9294 dev_priv->display.force_wake_put =
9295 __gen6_gt_force_wake_mt_put;
9296 }
9297 }
9298
Jesse Barnes645c62a2011-05-11 09:49:31 -07009299 if (HAS_PCH_IBX(dev))
9300 dev_priv->display.init_pch_clock_gating = ibx_init_clock_gating;
9301 else if (HAS_PCH_CPT(dev))
9302 dev_priv->display.init_pch_clock_gating = cpt_init_clock_gating;
9303
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01009304 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009305 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
9306 dev_priv->display.update_wm = ironlake_update_wm;
9307 else {
9308 DRM_DEBUG_KMS("Failed to get proper latency. "
9309 "Disable CxSR\n");
9310 dev_priv->display.update_wm = NULL;
9311 }
Jesse Barnes674cf962011-04-28 14:27:04 -07009312 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07009313 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08009314 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08009315 } else if (IS_GEN6(dev)) {
9316 if (SNB_READ_WM0_LATENCY()) {
9317 dev_priv->display.update_wm = sandybridge_update_wm;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08009318 dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
Yuanhan Liu13982612010-12-15 15:42:31 +08009319 } else {
9320 DRM_DEBUG_KMS("Failed to read display plane latency. "
9321 "Disable CxSR\n");
9322 dev_priv->display.update_wm = NULL;
9323 }
Jesse Barnes674cf962011-04-28 14:27:04 -07009324 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07009325 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08009326 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07009327 } else if (IS_IVYBRIDGE(dev)) {
9328 /* FIXME: detect B0+ stepping and use auto training */
9329 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Jesse Barnesfe100d42011-04-28 14:29:45 -07009330 if (SNB_READ_WM0_LATENCY()) {
9331 dev_priv->display.update_wm = sandybridge_update_wm;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08009332 dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
Jesse Barnesfe100d42011-04-28 14:29:45 -07009333 } else {
9334 DRM_DEBUG_KMS("Failed to read display plane latency. "
9335 "Disable CxSR\n");
9336 dev_priv->display.update_wm = NULL;
9337 }
Jesse Barnes28963a32011-05-11 09:42:30 -07009338 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08009339 dev_priv->display.write_eld = ironlake_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009340 } else
9341 dev_priv->display.update_wm = NULL;
Jesse Barnesceb04242012-03-28 13:39:22 -07009342 } else if (IS_VALLEYVIEW(dev)) {
9343 dev_priv->display.update_wm = valleyview_update_wm;
Jesse Barnesfb046852012-03-28 13:39:26 -07009344 dev_priv->display.init_clock_gating =
9345 valleyview_init_clock_gating;
Jesse Barnes575155a2012-03-28 13:39:37 -07009346 dev_priv->display.force_wake_get = vlv_force_wake_get;
9347 dev_priv->display.force_wake_put = vlv_force_wake_put;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009348 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08009349 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08009350 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08009351 dev_priv->fsb_freq,
9352 dev_priv->mem_freq)) {
9353 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08009354 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08009355 "disabling CxSR\n",
Akshay Joshi0206e352011-08-16 15:34:10 -04009356 (dev_priv->is_ddr3 == 1) ? "3" : "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08009357 dev_priv->fsb_freq, dev_priv->mem_freq);
9358 /* Disable CxSR and never update its watermark again */
9359 pineview_disable_cxsr(dev);
9360 dev_priv->display.update_wm = NULL;
9361 } else
9362 dev_priv->display.update_wm = pineview_update_wm;
Jason Stubbs95e0ee92011-05-28 14:26:48 +10009363 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Jesse Barnes6067aae2011-04-28 15:04:31 -07009364 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08009365 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07009366 dev_priv->display.update_wm = g4x_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07009367 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
9368 } else if (IS_GEN4(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07009369 dev_priv->display.update_wm = i965_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07009370 if (IS_CRESTLINE(dev))
9371 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
9372 else if (IS_BROADWATER(dev))
9373 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
9374 } else if (IS_GEN3(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07009375 dev_priv->display.update_wm = i9xx_update_wm;
9376 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07009377 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
9378 } else if (IS_I865G(dev)) {
9379 dev_priv->display.update_wm = i830_update_wm;
9380 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
9381 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04009382 } else if (IS_I85X(dev)) {
9383 dev_priv->display.update_wm = i9xx_update_wm;
9384 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07009385 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Jesse Barnese70236a2009-09-21 10:42:27 -07009386 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04009387 dev_priv->display.update_wm = i830_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07009388 dev_priv->display.init_clock_gating = i830_init_clock_gating;
Adam Jackson8f4695e2010-04-16 18:20:57 -04009389 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009390 dev_priv->display.get_fifo_size = i845_get_fifo_size;
9391 else
9392 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07009393 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009394
9395 /* Default just returns -ENODEV to indicate unsupported */
9396 dev_priv->display.queue_flip = intel_default_queue_flip;
9397
9398 switch (INTEL_INFO(dev)->gen) {
9399 case 2:
9400 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9401 break;
9402
9403 case 3:
9404 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9405 break;
9406
9407 case 4:
9408 case 5:
9409 dev_priv->display.queue_flip = intel_gen4_queue_flip;
9410 break;
9411
9412 case 6:
9413 dev_priv->display.queue_flip = intel_gen6_queue_flip;
9414 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009415 case 7:
9416 dev_priv->display.queue_flip = intel_gen7_queue_flip;
9417 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009418 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009419}
9420
Jesse Barnesb690e962010-07-19 13:53:12 -07009421/*
9422 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9423 * resume, or other times. This quirk makes sure that's the case for
9424 * affected systems.
9425 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009426static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009427{
9428 struct drm_i915_private *dev_priv = dev->dev_private;
9429
9430 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009431 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009432}
9433
Keith Packard435793d2011-07-12 14:56:22 -07009434/*
9435 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9436 */
9437static void quirk_ssc_force_disable(struct drm_device *dev)
9438{
9439 struct drm_i915_private *dev_priv = dev->dev_private;
9440 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009441 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07009442}
9443
Carsten Emde4dca20e2012-03-15 15:56:26 +01009444/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01009445 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
9446 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01009447 */
9448static void quirk_invert_brightness(struct drm_device *dev)
9449{
9450 struct drm_i915_private *dev_priv = dev->dev_private;
9451 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009452 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009453}
9454
9455struct intel_quirk {
9456 int device;
9457 int subsystem_vendor;
9458 int subsystem_device;
9459 void (*hook)(struct drm_device *dev);
9460};
9461
9462struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07009463 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009464 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009465
9466 /* Thinkpad R31 needs pipe A force quirk */
9467 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
9468 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9469 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9470
9471 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
9472 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
9473 /* ThinkPad X40 needs pipe A force quirk */
9474
9475 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9476 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
9477
9478 /* 855 & before need to leave pipe A & dpll A up */
9479 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
9480 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07009481
9482 /* Lenovo U160 cannot use SSC on LVDS */
9483 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02009484
9485 /* Sony Vaio Y cannot use SSC on LVDS */
9486 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01009487
9488 /* Acer Aspire 5734Z must invert backlight brightness */
9489 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07009490};
9491
9492static void intel_init_quirks(struct drm_device *dev)
9493{
9494 struct pci_dev *d = dev->pdev;
9495 int i;
9496
9497 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
9498 struct intel_quirk *q = &intel_quirks[i];
9499
9500 if (d->device == q->device &&
9501 (d->subsystem_vendor == q->subsystem_vendor ||
9502 q->subsystem_vendor == PCI_ANY_ID) &&
9503 (d->subsystem_device == q->subsystem_device ||
9504 q->subsystem_device == PCI_ANY_ID))
9505 q->hook(dev);
9506 }
9507}
9508
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009509/* Disable the VGA plane that we never use */
9510static void i915_disable_vga(struct drm_device *dev)
9511{
9512 struct drm_i915_private *dev_priv = dev->dev_private;
9513 u8 sr1;
9514 u32 vga_reg;
9515
9516 if (HAS_PCH_SPLIT(dev))
9517 vga_reg = CPU_VGACNTRL;
9518 else
9519 vga_reg = VGACNTRL;
9520
9521 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07009522 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009523 sr1 = inb(VGA_SR_DATA);
9524 outb(sr1 | 1<<5, VGA_SR_DATA);
9525 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9526 udelay(300);
9527
9528 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9529 POSTING_READ(vga_reg);
9530}
9531
Jesse Barnesf82cfb62012-04-11 09:23:35 -07009532static void ivb_pch_pwm_override(struct drm_device *dev)
9533{
9534 struct drm_i915_private *dev_priv = dev->dev_private;
9535
9536 /*
9537 * IVB has CPU eDP backlight regs too, set things up to let the
9538 * PCH regs control the backlight
9539 */
9540 I915_WRITE(BLC_PWM_CPU_CTL2, PWM_ENABLE);
9541 I915_WRITE(BLC_PWM_CPU_CTL, 0);
9542 I915_WRITE(BLC_PWM_PCH_CTL1, PWM_ENABLE | (1<<30));
9543}
9544
Daniel Vetterf8175862012-04-10 15:50:11 +02009545void intel_modeset_init_hw(struct drm_device *dev)
9546{
9547 struct drm_i915_private *dev_priv = dev->dev_private;
9548
9549 intel_init_clock_gating(dev);
9550
9551 if (IS_IRONLAKE_M(dev)) {
9552 ironlake_enable_drps(dev);
9553 intel_init_emon(dev);
9554 }
9555
Jesse Barnesb6834bd2012-04-11 09:23:33 -07009556 if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
Daniel Vetterf8175862012-04-10 15:50:11 +02009557 gen6_enable_rps(dev_priv);
9558 gen6_update_ring_freq(dev_priv);
9559 }
Jesse Barnesf82cfb62012-04-11 09:23:35 -07009560
9561 if (IS_IVYBRIDGE(dev))
9562 ivb_pch_pwm_override(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +02009563}
9564
Jesse Barnes79e53942008-11-07 14:24:08 -08009565void intel_modeset_init(struct drm_device *dev)
9566{
Jesse Barnes652c3932009-08-17 13:31:43 -07009567 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08009568 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009569
9570 drm_mode_config_init(dev);
9571
9572 dev->mode_config.min_width = 0;
9573 dev->mode_config.min_height = 0;
9574
Dave Airlie019d96c2011-09-29 16:20:42 +01009575 dev->mode_config.preferred_depth = 24;
9576 dev->mode_config.prefer_shadow = 1;
9577
Jesse Barnes79e53942008-11-07 14:24:08 -08009578 dev->mode_config.funcs = (void *)&intel_mode_funcs;
9579
Jesse Barnesb690e962010-07-19 13:53:12 -07009580 intel_init_quirks(dev);
9581
Jesse Barnese70236a2009-09-21 10:42:27 -07009582 intel_init_display(dev);
9583
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009584 if (IS_GEN2(dev)) {
9585 dev->mode_config.max_width = 2048;
9586 dev->mode_config.max_height = 2048;
9587 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009588 dev->mode_config.max_width = 4096;
9589 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009590 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009591 dev->mode_config.max_width = 8192;
9592 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009593 }
Chris Wilson35c30472010-12-22 14:07:12 +00009594 dev->mode_config.fb_base = dev->agp->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009595
Zhao Yakui28c97732009-10-09 11:39:41 +08009596 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10009597 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009598
Dave Airliea3524f12010-06-06 18:59:41 +10009599 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009600 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08009601 ret = intel_plane_init(dev, i);
9602 if (ret)
9603 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08009604 }
9605
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009606 /* Just disable it once at startup */
9607 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009608 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07009609
Daniel Vetterf8175862012-04-10 15:50:11 +02009610 intel_modeset_init_hw(dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08009611
Jesse Barnes652c3932009-08-17 13:31:43 -07009612 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
9613 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
9614 (unsigned long)dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009615}
9616
9617void intel_modeset_gem_init(struct drm_device *dev)
9618{
9619 if (IS_IRONLAKE_M(dev))
9620 ironlake_enable_rc6(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009621
9622 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009623}
9624
9625void intel_modeset_cleanup(struct drm_device *dev)
9626{
Jesse Barnes652c3932009-08-17 13:31:43 -07009627 struct drm_i915_private *dev_priv = dev->dev_private;
9628 struct drm_crtc *crtc;
9629 struct intel_crtc *intel_crtc;
9630
Keith Packardf87ea762010-10-03 19:36:26 -07009631 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07009632 mutex_lock(&dev->struct_mutex);
9633
Jesse Barnes723bfd72010-10-07 16:01:13 -07009634 intel_unregister_dsm_handler();
9635
9636
Jesse Barnes652c3932009-08-17 13:31:43 -07009637 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9638 /* Skip inactive CRTCs */
9639 if (!crtc->fb)
9640 continue;
9641
9642 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009643 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009644 }
9645
Chris Wilson973d04f2011-07-08 12:22:37 +01009646 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009647
Jesse Barnesf97108d2010-01-29 11:27:07 -08009648 if (IS_IRONLAKE_M(dev))
9649 ironlake_disable_drps(dev);
Jesse Barnesb6834bd2012-04-11 09:23:33 -07009650 if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev))
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08009651 gen6_disable_rps(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08009652
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009653 if (IS_IRONLAKE_M(dev))
9654 ironlake_disable_rc6(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009655
Jesse Barnes57f350b2012-03-28 13:39:25 -07009656 if (IS_VALLEYVIEW(dev))
9657 vlv_init_dpio(dev);
9658
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009659 mutex_unlock(&dev->struct_mutex);
9660
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009661 /* Disable the irq before mode object teardown, for the irq might
9662 * enqueue unpin/hotplug work. */
9663 drm_irq_uninstall(dev);
9664 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetter6fdd4d92011-09-08 14:00:22 +02009665 cancel_work_sync(&dev_priv->rps_work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009666
Chris Wilson1630fe72011-07-08 12:22:42 +01009667 /* flush any delayed tasks or pending work */
9668 flush_scheduled_work();
9669
Daniel Vetter3dec0092010-08-20 21:40:52 +02009670 /* Shut off idle work before the crtcs get freed. */
9671 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9672 intel_crtc = to_intel_crtc(crtc);
9673 del_timer_sync(&intel_crtc->idle_timer);
9674 }
9675 del_timer_sync(&dev_priv->idle_timer);
9676 cancel_work_sync(&dev_priv->idle_work);
9677
Jesse Barnes79e53942008-11-07 14:24:08 -08009678 drm_mode_config_cleanup(dev);
9679}
9680
Dave Airlie28d52042009-09-21 14:33:58 +10009681/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009682 * Return which encoder is currently attached for connector.
9683 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009684struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009685{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009686 return &intel_attached_encoder(connector)->base;
9687}
Jesse Barnes79e53942008-11-07 14:24:08 -08009688
Chris Wilsondf0e9242010-09-09 16:20:55 +01009689void intel_connector_attach_encoder(struct intel_connector *connector,
9690 struct intel_encoder *encoder)
9691{
9692 connector->encoder = encoder;
9693 drm_mode_connector_attach_encoder(&connector->base,
9694 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009695}
Dave Airlie28d52042009-09-21 14:33:58 +10009696
9697/*
9698 * set vga decode state - true == enable VGA decode
9699 */
9700int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9701{
9702 struct drm_i915_private *dev_priv = dev->dev_private;
9703 u16 gmch_ctrl;
9704
9705 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9706 if (state)
9707 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9708 else
9709 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9710 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9711 return 0;
9712}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009713
9714#ifdef CONFIG_DEBUG_FS
9715#include <linux/seq_file.h>
9716
9717struct intel_display_error_state {
9718 struct intel_cursor_error_state {
9719 u32 control;
9720 u32 position;
9721 u32 base;
9722 u32 size;
9723 } cursor[2];
9724
9725 struct intel_pipe_error_state {
9726 u32 conf;
9727 u32 source;
9728
9729 u32 htotal;
9730 u32 hblank;
9731 u32 hsync;
9732 u32 vtotal;
9733 u32 vblank;
9734 u32 vsync;
9735 } pipe[2];
9736
9737 struct intel_plane_error_state {
9738 u32 control;
9739 u32 stride;
9740 u32 size;
9741 u32 pos;
9742 u32 addr;
9743 u32 surface;
9744 u32 tile_offset;
9745 } plane[2];
9746};
9747
9748struct intel_display_error_state *
9749intel_display_capture_error_state(struct drm_device *dev)
9750{
Akshay Joshi0206e352011-08-16 15:34:10 -04009751 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009752 struct intel_display_error_state *error;
9753 int i;
9754
9755 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9756 if (error == NULL)
9757 return NULL;
9758
9759 for (i = 0; i < 2; i++) {
9760 error->cursor[i].control = I915_READ(CURCNTR(i));
9761 error->cursor[i].position = I915_READ(CURPOS(i));
9762 error->cursor[i].base = I915_READ(CURBASE(i));
9763
9764 error->plane[i].control = I915_READ(DSPCNTR(i));
9765 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
9766 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04009767 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009768 error->plane[i].addr = I915_READ(DSPADDR(i));
9769 if (INTEL_INFO(dev)->gen >= 4) {
9770 error->plane[i].surface = I915_READ(DSPSURF(i));
9771 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9772 }
9773
9774 error->pipe[i].conf = I915_READ(PIPECONF(i));
9775 error->pipe[i].source = I915_READ(PIPESRC(i));
9776 error->pipe[i].htotal = I915_READ(HTOTAL(i));
9777 error->pipe[i].hblank = I915_READ(HBLANK(i));
9778 error->pipe[i].hsync = I915_READ(HSYNC(i));
9779 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
9780 error->pipe[i].vblank = I915_READ(VBLANK(i));
9781 error->pipe[i].vsync = I915_READ(VSYNC(i));
9782 }
9783
9784 return error;
9785}
9786
9787void
9788intel_display_print_error_state(struct seq_file *m,
9789 struct drm_device *dev,
9790 struct intel_display_error_state *error)
9791{
9792 int i;
9793
9794 for (i = 0; i < 2; i++) {
9795 seq_printf(m, "Pipe [%d]:\n", i);
9796 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9797 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9798 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9799 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9800 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9801 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9802 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9803 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9804
9805 seq_printf(m, "Plane [%d]:\n", i);
9806 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9807 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
9808 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
9809 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9810 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
9811 if (INTEL_INFO(dev)->gen >= 4) {
9812 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9813 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9814 }
9815
9816 seq_printf(m, "Cursor [%d]:\n", i);
9817 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9818 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9819 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9820 }
9821}
9822#endif