blob: 53164606918f3420e20094558ac332e88cca308c [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070032#include <linux/vgaarb.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070037#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100038#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
40#include "drm_crtc_helper.h"
41
Zhenyu Wang32f9d652009-07-24 01:00:32 +080042#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
Jesse Barnes79e53942008-11-07 14:24:08 -080044bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080045static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020046static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010047static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080048
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
Jesse Barnes79e53942008-11-07 14:24:08 -080078
Jesse Barnes2377b742010-07-07 14:06:43 -070079/* FDI */
80#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
81
Ma Lingd4906092009-03-18 20:13:27 +080082static bool
83intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
84 int target, int refclk, intel_clock_t *best_clock);
85static bool
86intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
87 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080088
Keith Packarda4fc5ed2009-04-07 16:16:42 -070089static bool
90intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
91 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080092static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -050093intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
94 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070095
Chris Wilson021357a2010-09-07 20:54:59 +010096static inline u32 /* units of 100MHz */
97intel_fdi_link_freq(struct drm_device *dev)
98{
Chris Wilson8b99e682010-10-13 09:59:17 +010099 if (IS_GEN5(dev)) {
100 struct drm_i915_private *dev_priv = dev->dev_private;
101 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
102 } else
103 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100104}
105
Keith Packarde4b36692009-06-05 19:22:17 -0700106static const intel_limit_t intel_limits_i8xx_dvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700107 .dot = { .min = 25000, .max = 350000 },
108 .vco = { .min = 930000, .max = 1400000 },
109 .n = { .min = 3, .max = 16 },
110 .m = { .min = 96, .max = 140 },
111 .m1 = { .min = 18, .max = 26 },
112 .m2 = { .min = 6, .max = 16 },
113 .p = { .min = 4, .max = 128 },
114 .p1 = { .min = 2, .max = 33 },
115 .p2 = { .dot_limit = 165000,
116 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800117 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700118};
119
120static const intel_limit_t intel_limits_i8xx_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700121 .dot = { .min = 25000, .max = 350000 },
122 .vco = { .min = 930000, .max = 1400000 },
123 .n = { .min = 3, .max = 16 },
124 .m = { .min = 96, .max = 140 },
125 .m1 = { .min = 18, .max = 26 },
126 .m2 = { .min = 6, .max = 16 },
127 .p = { .min = 4, .max = 128 },
128 .p1 = { .min = 1, .max = 6 },
129 .p2 = { .dot_limit = 165000,
130 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800131 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700132};
Eric Anholt273e27c2011-03-30 13:01:10 -0700133
Keith Packarde4b36692009-06-05 19:22:17 -0700134static const intel_limit_t intel_limits_i9xx_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700135 .dot = { .min = 20000, .max = 400000 },
136 .vco = { .min = 1400000, .max = 2800000 },
137 .n = { .min = 1, .max = 6 },
138 .m = { .min = 70, .max = 120 },
139 .m1 = { .min = 10, .max = 22 },
140 .m2 = { .min = 5, .max = 9 },
141 .p = { .min = 5, .max = 80 },
142 .p1 = { .min = 1, .max = 8 },
143 .p2 = { .dot_limit = 200000,
144 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800145 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700146};
147
148static const intel_limit_t intel_limits_i9xx_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700149 .dot = { .min = 20000, .max = 400000 },
150 .vco = { .min = 1400000, .max = 2800000 },
151 .n = { .min = 1, .max = 6 },
152 .m = { .min = 70, .max = 120 },
153 .m1 = { .min = 10, .max = 22 },
154 .m2 = { .min = 5, .max = 9 },
155 .p = { .min = 7, .max = 98 },
156 .p1 = { .min = 1, .max = 8 },
157 .p2 = { .dot_limit = 112000,
158 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800159 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700160};
161
Eric Anholt273e27c2011-03-30 13:01:10 -0700162
Keith Packarde4b36692009-06-05 19:22:17 -0700163static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700164 .dot = { .min = 25000, .max = 270000 },
165 .vco = { .min = 1750000, .max = 3500000},
166 .n = { .min = 1, .max = 4 },
167 .m = { .min = 104, .max = 138 },
168 .m1 = { .min = 17, .max = 23 },
169 .m2 = { .min = 5, .max = 11 },
170 .p = { .min = 10, .max = 30 },
171 .p1 = { .min = 1, .max = 3},
172 .p2 = { .dot_limit = 270000,
173 .p2_slow = 10,
174 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800175 },
Ma Lingd4906092009-03-18 20:13:27 +0800176 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700177};
178
179static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700180 .dot = { .min = 22000, .max = 400000 },
181 .vco = { .min = 1750000, .max = 3500000},
182 .n = { .min = 1, .max = 4 },
183 .m = { .min = 104, .max = 138 },
184 .m1 = { .min = 16, .max = 23 },
185 .m2 = { .min = 5, .max = 11 },
186 .p = { .min = 5, .max = 80 },
187 .p1 = { .min = 1, .max = 8},
188 .p2 = { .dot_limit = 165000,
189 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800190 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700191};
192
193static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700194 .dot = { .min = 20000, .max = 115000 },
195 .vco = { .min = 1750000, .max = 3500000 },
196 .n = { .min = 1, .max = 3 },
197 .m = { .min = 104, .max = 138 },
198 .m1 = { .min = 17, .max = 23 },
199 .m2 = { .min = 5, .max = 11 },
200 .p = { .min = 28, .max = 112 },
201 .p1 = { .min = 2, .max = 8 },
202 .p2 = { .dot_limit = 0,
203 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800204 },
Ma Lingd4906092009-03-18 20:13:27 +0800205 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700206};
207
208static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700209 .dot = { .min = 80000, .max = 224000 },
210 .vco = { .min = 1750000, .max = 3500000 },
211 .n = { .min = 1, .max = 3 },
212 .m = { .min = 104, .max = 138 },
213 .m1 = { .min = 17, .max = 23 },
214 .m2 = { .min = 5, .max = 11 },
215 .p = { .min = 14, .max = 42 },
216 .p1 = { .min = 2, .max = 6 },
217 .p2 = { .dot_limit = 0,
218 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800219 },
Ma Lingd4906092009-03-18 20:13:27 +0800220 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700221};
222
223static const intel_limit_t intel_limits_g4x_display_port = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700224 .dot = { .min = 161670, .max = 227000 },
225 .vco = { .min = 1750000, .max = 3500000},
226 .n = { .min = 1, .max = 2 },
227 .m = { .min = 97, .max = 108 },
228 .m1 = { .min = 0x10, .max = 0x12 },
229 .m2 = { .min = 0x05, .max = 0x06 },
230 .p = { .min = 10, .max = 20 },
231 .p1 = { .min = 1, .max = 2},
232 .p2 = { .dot_limit = 0,
233 .p2_slow = 10, .p2_fast = 10 },
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700234 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700235};
236
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500237static const intel_limit_t intel_limits_pineview_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .dot = { .min = 20000, .max = 400000},
239 .vco = { .min = 1700000, .max = 3500000 },
240 /* Pineview's Ncounter is a ring counter */
241 .n = { .min = 3, .max = 6 },
242 .m = { .min = 2, .max = 256 },
243 /* Pineview only has one combined m divider, which we treat as m2. */
244 .m1 = { .min = 0, .max = 0 },
245 .m2 = { .min = 0, .max = 254 },
246 .p = { .min = 5, .max = 80 },
247 .p1 = { .min = 1, .max = 8 },
248 .p2 = { .dot_limit = 200000,
249 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800250 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700251};
252
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500253static const intel_limit_t intel_limits_pineview_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700254 .dot = { .min = 20000, .max = 400000 },
255 .vco = { .min = 1700000, .max = 3500000 },
256 .n = { .min = 3, .max = 6 },
257 .m = { .min = 2, .max = 256 },
258 .m1 = { .min = 0, .max = 0 },
259 .m2 = { .min = 0, .max = 254 },
260 .p = { .min = 7, .max = 112 },
261 .p1 = { .min = 1, .max = 8 },
262 .p2 = { .dot_limit = 112000,
263 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800264 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700265};
266
Eric Anholt273e27c2011-03-30 13:01:10 -0700267/* Ironlake / Sandybridge
268 *
269 * We calculate clock using (register_value + 2) for N/M1/M2, so here
270 * the range value for them is (actual_value - 2).
271 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800272static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 .dot = { .min = 25000, .max = 350000 },
274 .vco = { .min = 1760000, .max = 3510000 },
275 .n = { .min = 1, .max = 5 },
276 .m = { .min = 79, .max = 127 },
277 .m1 = { .min = 12, .max = 22 },
278 .m2 = { .min = 5, .max = 9 },
279 .p = { .min = 5, .max = 80 },
280 .p1 = { .min = 1, .max = 8 },
281 .p2 = { .dot_limit = 225000,
282 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800283 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700284};
285
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .dot = { .min = 25000, .max = 350000 },
288 .vco = { .min = 1760000, .max = 3510000 },
289 .n = { .min = 1, .max = 3 },
290 .m = { .min = 79, .max = 118 },
291 .m1 = { .min = 12, .max = 22 },
292 .m2 = { .min = 5, .max = 9 },
293 .p = { .min = 28, .max = 112 },
294 .p1 = { .min = 2, .max = 8 },
295 .p2 = { .dot_limit = 225000,
296 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800297 .find_pll = intel_g4x_find_best_PLL,
298};
299
300static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700301 .dot = { .min = 25000, .max = 350000 },
302 .vco = { .min = 1760000, .max = 3510000 },
303 .n = { .min = 1, .max = 3 },
304 .m = { .min = 79, .max = 127 },
305 .m1 = { .min = 12, .max = 22 },
306 .m2 = { .min = 5, .max = 9 },
307 .p = { .min = 14, .max = 56 },
308 .p1 = { .min = 2, .max = 8 },
309 .p2 = { .dot_limit = 225000,
310 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800311 .find_pll = intel_g4x_find_best_PLL,
312};
313
Eric Anholt273e27c2011-03-30 13:01:10 -0700314/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800315static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700316 .dot = { .min = 25000, .max = 350000 },
317 .vco = { .min = 1760000, .max = 3510000 },
318 .n = { .min = 1, .max = 2 },
319 .m = { .min = 79, .max = 126 },
320 .m1 = { .min = 12, .max = 22 },
321 .m2 = { .min = 5, .max = 9 },
322 .p = { .min = 28, .max = 112 },
323 .p1 = { .min = 2,.max = 8 },
324 .p2 = { .dot_limit = 225000,
325 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800326 .find_pll = intel_g4x_find_best_PLL,
327};
328
329static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 350000 },
331 .vco = { .min = 1760000, .max = 3510000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 79, .max = 126 },
334 .m1 = { .min = 12, .max = 22 },
335 .m2 = { .min = 5, .max = 9 },
336 .p = { .min = 14, .max = 42 },
337 .p1 = { .min = 2,.max = 6 },
338 .p2 = { .dot_limit = 225000,
339 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800340 .find_pll = intel_g4x_find_best_PLL,
341};
342
343static const intel_limit_t intel_limits_ironlake_display_port = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000},
346 .n = { .min = 1, .max = 2 },
347 .m = { .min = 81, .max = 90 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 10, .max = 20 },
351 .p1 = { .min = 1, .max = 2},
352 .p2 = { .dot_limit = 0,
353 .p2_slow = 10, .p2_fast = 10 },
Zhao Yakui45476682009-12-31 16:06:04 +0800354 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800355};
356
Chris Wilson1b894b52010-12-14 20:04:54 +0000357static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
358 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800359{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800360 struct drm_device *dev = crtc->dev;
361 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800362 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800363
364 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
366 LVDS_CLKB_POWER_UP) {
367 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000368 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800369 limit = &intel_limits_ironlake_dual_lvds_100m;
370 else
371 limit = &intel_limits_ironlake_dual_lvds;
372 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000373 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800374 limit = &intel_limits_ironlake_single_lvds_100m;
375 else
376 limit = &intel_limits_ironlake_single_lvds;
377 }
378 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800379 HAS_eDP)
380 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800381 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800382 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800383
384 return limit;
385}
386
Ma Ling044c7c42009-03-18 20:13:23 +0800387static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
388{
389 struct drm_device *dev = crtc->dev;
390 struct drm_i915_private *dev_priv = dev->dev_private;
391 const intel_limit_t *limit;
392
393 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
394 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
395 LVDS_CLKB_POWER_UP)
396 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700397 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800398 else
399 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700400 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800401 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
402 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700403 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800404 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700405 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700406 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700407 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800408 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700409 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800410
411 return limit;
412}
413
Chris Wilson1b894b52010-12-14 20:04:54 +0000414static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800415{
416 struct drm_device *dev = crtc->dev;
417 const intel_limit_t *limit;
418
Eric Anholtbad720f2009-10-22 16:11:14 -0700419 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000420 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800421 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800422 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500423 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800424 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500425 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800426 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500427 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100428 } else if (!IS_GEN2(dev)) {
429 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
430 limit = &intel_limits_i9xx_lvds;
431 else
432 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800433 } else {
434 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700435 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800436 else
Keith Packarde4b36692009-06-05 19:22:17 -0700437 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800438 }
439 return limit;
440}
441
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500442/* m1 is reserved as 0 in Pineview, n is a ring counter */
443static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800444{
Shaohua Li21778322009-02-23 15:19:16 +0800445 clock->m = clock->m2 + 2;
446 clock->p = clock->p1 * clock->p2;
447 clock->vco = refclk * clock->m / clock->n;
448 clock->dot = clock->vco / clock->p;
449}
450
451static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
452{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500453 if (IS_PINEVIEW(dev)) {
454 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800455 return;
456 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800457 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
458 clock->p = clock->p1 * clock->p2;
459 clock->vco = refclk * clock->m / (clock->n + 2);
460 clock->dot = clock->vco / clock->p;
461}
462
Jesse Barnes79e53942008-11-07 14:24:08 -0800463/**
464 * Returns whether any output on the specified pipe is of the specified type
465 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100466bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800467{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100468 struct drm_device *dev = crtc->dev;
469 struct drm_mode_config *mode_config = &dev->mode_config;
470 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800471
Chris Wilson4ef69c72010-09-09 15:14:28 +0100472 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
473 if (encoder->base.crtc == crtc && encoder->type == type)
474 return true;
475
476 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800477}
478
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800479#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800480/**
481 * Returns whether the given set of divisors are valid for a given refclk with
482 * the given connectors.
483 */
484
Chris Wilson1b894b52010-12-14 20:04:54 +0000485static bool intel_PLL_is_valid(struct drm_device *dev,
486 const intel_limit_t *limit,
487 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800488{
Jesse Barnes79e53942008-11-07 14:24:08 -0800489 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
490 INTELPllInvalid ("p1 out of range\n");
491 if (clock->p < limit->p.min || limit->p.max < clock->p)
492 INTELPllInvalid ("p out of range\n");
493 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
494 INTELPllInvalid ("m2 out of range\n");
495 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
496 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500497 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800498 INTELPllInvalid ("m1 <= m2\n");
499 if (clock->m < limit->m.min || limit->m.max < clock->m)
500 INTELPllInvalid ("m out of range\n");
501 if (clock->n < limit->n.min || limit->n.max < clock->n)
502 INTELPllInvalid ("n out of range\n");
503 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
504 INTELPllInvalid ("vco out of range\n");
505 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
506 * connector, etc., rather than just a single range.
507 */
508 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
509 INTELPllInvalid ("dot out of range\n");
510
511 return true;
512}
513
Ma Lingd4906092009-03-18 20:13:27 +0800514static bool
515intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
516 int target, int refclk, intel_clock_t *best_clock)
517
Jesse Barnes79e53942008-11-07 14:24:08 -0800518{
519 struct drm_device *dev = crtc->dev;
520 struct drm_i915_private *dev_priv = dev->dev_private;
521 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800522 int err = target;
523
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200524 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800525 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800526 /*
527 * For LVDS, if the panel is on, just rely on its current
528 * settings for dual-channel. We haven't figured out how to
529 * reliably set up different single/dual channel state, if we
530 * even can.
531 */
532 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
533 LVDS_CLKB_POWER_UP)
534 clock.p2 = limit->p2.p2_fast;
535 else
536 clock.p2 = limit->p2.p2_slow;
537 } else {
538 if (target < limit->p2.dot_limit)
539 clock.p2 = limit->p2.p2_slow;
540 else
541 clock.p2 = limit->p2.p2_fast;
542 }
543
544 memset (best_clock, 0, sizeof (*best_clock));
545
Zhao Yakui42158662009-11-20 11:24:18 +0800546 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
547 clock.m1++) {
548 for (clock.m2 = limit->m2.min;
549 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500550 /* m1 is always 0 in Pineview */
551 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800552 break;
553 for (clock.n = limit->n.min;
554 clock.n <= limit->n.max; clock.n++) {
555 for (clock.p1 = limit->p1.min;
556 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800557 int this_err;
558
Shaohua Li21778322009-02-23 15:19:16 +0800559 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000560 if (!intel_PLL_is_valid(dev, limit,
561 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800562 continue;
563
564 this_err = abs(clock.dot - target);
565 if (this_err < err) {
566 *best_clock = clock;
567 err = this_err;
568 }
569 }
570 }
571 }
572 }
573
574 return (err != target);
575}
576
Ma Lingd4906092009-03-18 20:13:27 +0800577static bool
578intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
579 int target, int refclk, intel_clock_t *best_clock)
580{
581 struct drm_device *dev = crtc->dev;
582 struct drm_i915_private *dev_priv = dev->dev_private;
583 intel_clock_t clock;
584 int max_n;
585 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400586 /* approximately equals target * 0.00585 */
587 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800588 found = false;
589
590 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800591 int lvds_reg;
592
Eric Anholtc619eed2010-01-28 16:45:52 -0800593 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800594 lvds_reg = PCH_LVDS;
595 else
596 lvds_reg = LVDS;
597 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800598 LVDS_CLKB_POWER_UP)
599 clock.p2 = limit->p2.p2_fast;
600 else
601 clock.p2 = limit->p2.p2_slow;
602 } else {
603 if (target < limit->p2.dot_limit)
604 clock.p2 = limit->p2.p2_slow;
605 else
606 clock.p2 = limit->p2.p2_fast;
607 }
608
609 memset(best_clock, 0, sizeof(*best_clock));
610 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200611 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800612 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200613 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800614 for (clock.m1 = limit->m1.max;
615 clock.m1 >= limit->m1.min; clock.m1--) {
616 for (clock.m2 = limit->m2.max;
617 clock.m2 >= limit->m2.min; clock.m2--) {
618 for (clock.p1 = limit->p1.max;
619 clock.p1 >= limit->p1.min; clock.p1--) {
620 int this_err;
621
Shaohua Li21778322009-02-23 15:19:16 +0800622 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000623 if (!intel_PLL_is_valid(dev, limit,
624 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800625 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000626
627 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800628 if (this_err < err_most) {
629 *best_clock = clock;
630 err_most = this_err;
631 max_n = clock.n;
632 found = true;
633 }
634 }
635 }
636 }
637 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800638 return found;
639}
Ma Lingd4906092009-03-18 20:13:27 +0800640
Zhenyu Wang2c072452009-06-05 15:38:42 +0800641static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500642intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
643 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800644{
645 struct drm_device *dev = crtc->dev;
646 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800647
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800648 if (target < 200000) {
649 clock.n = 1;
650 clock.p1 = 2;
651 clock.p2 = 10;
652 clock.m1 = 12;
653 clock.m2 = 9;
654 } else {
655 clock.n = 2;
656 clock.p1 = 1;
657 clock.p2 = 10;
658 clock.m1 = 14;
659 clock.m2 = 8;
660 }
661 intel_clock(dev, refclk, &clock);
662 memcpy(best_clock, &clock, sizeof(intel_clock_t));
663 return true;
664}
665
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700666/* DisplayPort has only two frequencies, 162MHz and 270MHz */
667static bool
668intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
669 int target, int refclk, intel_clock_t *best_clock)
670{
Chris Wilson5eddb702010-09-11 13:48:45 +0100671 intel_clock_t clock;
672 if (target < 200000) {
673 clock.p1 = 2;
674 clock.p2 = 10;
675 clock.n = 2;
676 clock.m1 = 23;
677 clock.m2 = 8;
678 } else {
679 clock.p1 = 1;
680 clock.p2 = 10;
681 clock.n = 1;
682 clock.m1 = 14;
683 clock.m2 = 2;
684 }
685 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
686 clock.p = (clock.p1 * clock.p2);
687 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
688 clock.vco = 0;
689 memcpy(best_clock, &clock, sizeof(intel_clock_t));
690 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700691}
692
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700693/**
694 * intel_wait_for_vblank - wait for vblank on a given pipe
695 * @dev: drm device
696 * @pipe: pipe to wait for
697 *
698 * Wait for vblank to occur on a given pipe. Needed for various bits of
699 * mode setting code.
700 */
701void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800702{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700703 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800704 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700705
Chris Wilson300387c2010-09-05 20:25:43 +0100706 /* Clear existing vblank status. Note this will clear any other
707 * sticky status fields as well.
708 *
709 * This races with i915_driver_irq_handler() with the result
710 * that either function could miss a vblank event. Here it is not
711 * fatal, as we will either wait upon the next vblank interrupt or
712 * timeout. Generally speaking intel_wait_for_vblank() is only
713 * called during modeset at which time the GPU should be idle and
714 * should *not* be performing page flips and thus not waiting on
715 * vblanks...
716 * Currently, the result of us stealing a vblank from the irq
717 * handler is that a single frame will be skipped during swapbuffers.
718 */
719 I915_WRITE(pipestat_reg,
720 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
721
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700722 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100723 if (wait_for(I915_READ(pipestat_reg) &
724 PIPE_VBLANK_INTERRUPT_STATUS,
725 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700726 DRM_DEBUG_KMS("vblank wait timed out\n");
727}
728
Keith Packardab7ad7f2010-10-03 00:33:06 -0700729/*
730 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700731 * @dev: drm device
732 * @pipe: pipe to wait for
733 *
734 * After disabling a pipe, we can't wait for vblank in the usual way,
735 * spinning on the vblank interrupt status bit, since we won't actually
736 * see an interrupt when the pipe is disabled.
737 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700738 * On Gen4 and above:
739 * wait for the pipe register state bit to turn off
740 *
741 * Otherwise:
742 * wait for the display line value to settle (it usually
743 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100744 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700745 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100746void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700747{
748 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700749
Keith Packardab7ad7f2010-10-03 00:33:06 -0700750 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100751 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700752
Keith Packardab7ad7f2010-10-03 00:33:06 -0700753 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100754 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
755 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -0700756 DRM_DEBUG_KMS("pipe_off wait timed out\n");
757 } else {
758 u32 last_line;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100759 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700760 unsigned long timeout = jiffies + msecs_to_jiffies(100);
761
762 /* Wait for the display line to settle */
763 do {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100764 last_line = I915_READ(reg) & DSL_LINEMASK;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700765 mdelay(5);
Chris Wilson58e10eb2010-10-03 10:56:11 +0100766 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700767 time_after(timeout, jiffies));
768 if (time_after(jiffies, timeout))
769 DRM_DEBUG_KMS("pipe_off wait timed out\n");
770 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800771}
772
Jesse Barnesb24e7172011-01-04 15:09:30 -0800773static const char *state_string(bool enabled)
774{
775 return enabled ? "on" : "off";
776}
777
778/* Only for pre-ILK configs */
779static void assert_pll(struct drm_i915_private *dev_priv,
780 enum pipe pipe, bool state)
781{
782 int reg;
783 u32 val;
784 bool cur_state;
785
786 reg = DPLL(pipe);
787 val = I915_READ(reg);
788 cur_state = !!(val & DPLL_VCO_ENABLE);
789 WARN(cur_state != state,
790 "PLL state assertion failure (expected %s, current %s)\n",
791 state_string(state), state_string(cur_state));
792}
793#define assert_pll_enabled(d, p) assert_pll(d, p, true)
794#define assert_pll_disabled(d, p) assert_pll(d, p, false)
795
Jesse Barnes040484a2011-01-03 12:14:26 -0800796/* For ILK+ */
797static void assert_pch_pll(struct drm_i915_private *dev_priv,
798 enum pipe pipe, bool state)
799{
800 int reg;
801 u32 val;
802 bool cur_state;
803
804 reg = PCH_DPLL(pipe);
805 val = I915_READ(reg);
806 cur_state = !!(val & DPLL_VCO_ENABLE);
807 WARN(cur_state != state,
808 "PCH PLL state assertion failure (expected %s, current %s)\n",
809 state_string(state), state_string(cur_state));
810}
811#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
812#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
813
814static void assert_fdi_tx(struct drm_i915_private *dev_priv,
815 enum pipe pipe, bool state)
816{
817 int reg;
818 u32 val;
819 bool cur_state;
820
821 reg = FDI_TX_CTL(pipe);
822 val = I915_READ(reg);
823 cur_state = !!(val & FDI_TX_ENABLE);
824 WARN(cur_state != state,
825 "FDI TX state assertion failure (expected %s, current %s)\n",
826 state_string(state), state_string(cur_state));
827}
828#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
829#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
830
831static void assert_fdi_rx(struct drm_i915_private *dev_priv,
832 enum pipe pipe, bool state)
833{
834 int reg;
835 u32 val;
836 bool cur_state;
837
838 reg = FDI_RX_CTL(pipe);
839 val = I915_READ(reg);
840 cur_state = !!(val & FDI_RX_ENABLE);
841 WARN(cur_state != state,
842 "FDI RX state assertion failure (expected %s, current %s)\n",
843 state_string(state), state_string(cur_state));
844}
845#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
846#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
847
848static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
849 enum pipe pipe)
850{
851 int reg;
852 u32 val;
853
854 /* ILK FDI PLL is always enabled */
855 if (dev_priv->info->gen == 5)
856 return;
857
858 reg = FDI_TX_CTL(pipe);
859 val = I915_READ(reg);
860 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
861}
862
863static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
864 enum pipe pipe)
865{
866 int reg;
867 u32 val;
868
869 reg = FDI_RX_CTL(pipe);
870 val = I915_READ(reg);
871 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
872}
873
Jesse Barnesea0760c2011-01-04 15:09:32 -0800874static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
875 enum pipe pipe)
876{
877 int pp_reg, lvds_reg;
878 u32 val;
879 enum pipe panel_pipe = PIPE_A;
880 bool locked = locked;
881
882 if (HAS_PCH_SPLIT(dev_priv->dev)) {
883 pp_reg = PCH_PP_CONTROL;
884 lvds_reg = PCH_LVDS;
885 } else {
886 pp_reg = PP_CONTROL;
887 lvds_reg = LVDS;
888 }
889
890 val = I915_READ(pp_reg);
891 if (!(val & PANEL_POWER_ON) ||
892 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
893 locked = false;
894
895 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
896 panel_pipe = PIPE_B;
897
898 WARN(panel_pipe == pipe && locked,
899 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800900 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -0800901}
902
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800903static void assert_pipe(struct drm_i915_private *dev_priv,
904 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800905{
906 int reg;
907 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800908 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -0800909
910 reg = PIPECONF(pipe);
911 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800912 cur_state = !!(val & PIPECONF_ENABLE);
913 WARN(cur_state != state,
914 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800915 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800916}
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800917#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
918#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800919
920static void assert_plane_enabled(struct drm_i915_private *dev_priv,
921 enum plane plane)
922{
923 int reg;
924 u32 val;
925
926 reg = DSPCNTR(plane);
927 val = I915_READ(reg);
928 WARN(!(val & DISPLAY_PLANE_ENABLE),
929 "plane %c assertion failure, should be active but is disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800930 plane_name(plane));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800931}
932
933static void assert_planes_disabled(struct drm_i915_private *dev_priv,
934 enum pipe pipe)
935{
936 int reg, i;
937 u32 val;
938 int cur_pipe;
939
Jesse Barnes19ec1352011-02-02 12:28:02 -0800940 /* Planes are fixed to pipes on ILK+ */
941 if (HAS_PCH_SPLIT(dev_priv->dev))
942 return;
943
Jesse Barnesb24e7172011-01-04 15:09:30 -0800944 /* Need to check both planes against the pipe */
945 for (i = 0; i < 2; i++) {
946 reg = DSPCNTR(i);
947 val = I915_READ(reg);
948 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
949 DISPPLANE_SEL_PIPE_SHIFT;
950 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800951 "plane %c assertion failure, should be off on pipe %c but is still active\n",
952 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800953 }
954}
955
Jesse Barnes92f25842011-01-04 15:09:34 -0800956static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
957{
958 u32 val;
959 bool enabled;
960
961 val = I915_READ(PCH_DREF_CONTROL);
962 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
963 DREF_SUPERSPREAD_SOURCE_MASK));
964 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
965}
966
967static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
968 enum pipe pipe)
969{
970 int reg;
971 u32 val;
972 bool enabled;
973
974 reg = TRANSCONF(pipe);
975 val = I915_READ(reg);
976 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800977 WARN(enabled,
978 "transcoder assertion failed, should be off on pipe %c but is still active\n",
979 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -0800980}
981
Keith Packardf0575e92011-07-25 22:12:43 -0700982static bool dp_pipe_enabled(struct drm_i915_private *dev_priv, enum pipe pipe,
983 int reg, u32 port_sel, u32 val)
984{
985 if ((val & DP_PORT_EN) == 0)
986 return false;
987
988 if (HAS_PCH_CPT(dev_priv->dev)) {
989 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
990 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
991 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
992 return false;
993 } else {
994 if ((val & DP_PIPE_MASK) != (pipe << 30))
995 return false;
996 }
997 return true;
998}
999
Jesse Barnes291906f2011-02-02 12:28:03 -08001000static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001001 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001002{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001003 u32 val = I915_READ(reg);
Keith Packardf0575e92011-07-25 22:12:43 -07001004 WARN(dp_pipe_enabled(dev_priv, pipe, reg, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001005 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001006 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001007}
1008
1009static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1010 enum pipe pipe, int reg)
1011{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001012 u32 val = I915_READ(reg);
1013 WARN(HDMI_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001014 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001015 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001016}
1017
1018static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1019 enum pipe pipe)
1020{
1021 int reg;
1022 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001023
Keith Packardf0575e92011-07-25 22:12:43 -07001024 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1025 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1026 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001027
1028 reg = PCH_ADPA;
1029 val = I915_READ(reg);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001030 WARN(ADPA_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001031 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001032 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001033
1034 reg = PCH_LVDS;
1035 val = I915_READ(reg);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001036 WARN(LVDS_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001037 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001038 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001039
1040 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1041 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1042 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1043}
1044
Jesse Barnesb24e7172011-01-04 15:09:30 -08001045/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001046 * intel_enable_pll - enable a PLL
1047 * @dev_priv: i915 private structure
1048 * @pipe: pipe PLL to enable
1049 *
1050 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1051 * make sure the PLL reg is writable first though, since the panel write
1052 * protect mechanism may be enabled.
1053 *
1054 * Note! This is for pre-ILK only.
1055 */
1056static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1057{
1058 int reg;
1059 u32 val;
1060
1061 /* No really, not for ILK+ */
1062 BUG_ON(dev_priv->info->gen >= 5);
1063
1064 /* PLL is protected by panel, make sure we can write it */
1065 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1066 assert_panel_unlocked(dev_priv, pipe);
1067
1068 reg = DPLL(pipe);
1069 val = I915_READ(reg);
1070 val |= DPLL_VCO_ENABLE;
1071
1072 /* We do this three times for luck */
1073 I915_WRITE(reg, val);
1074 POSTING_READ(reg);
1075 udelay(150); /* wait for warmup */
1076 I915_WRITE(reg, val);
1077 POSTING_READ(reg);
1078 udelay(150); /* wait for warmup */
1079 I915_WRITE(reg, val);
1080 POSTING_READ(reg);
1081 udelay(150); /* wait for warmup */
1082}
1083
1084/**
1085 * intel_disable_pll - disable a PLL
1086 * @dev_priv: i915 private structure
1087 * @pipe: pipe PLL to disable
1088 *
1089 * Disable the PLL for @pipe, making sure the pipe is off first.
1090 *
1091 * Note! This is for pre-ILK only.
1092 */
1093static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1094{
1095 int reg;
1096 u32 val;
1097
1098 /* Don't disable pipe A or pipe A PLLs if needed */
1099 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1100 return;
1101
1102 /* Make sure the pipe isn't still relying on us */
1103 assert_pipe_disabled(dev_priv, pipe);
1104
1105 reg = DPLL(pipe);
1106 val = I915_READ(reg);
1107 val &= ~DPLL_VCO_ENABLE;
1108 I915_WRITE(reg, val);
1109 POSTING_READ(reg);
1110}
1111
1112/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001113 * intel_enable_pch_pll - enable PCH PLL
1114 * @dev_priv: i915 private structure
1115 * @pipe: pipe PLL to enable
1116 *
1117 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1118 * drives the transcoder clock.
1119 */
1120static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
1121 enum pipe pipe)
1122{
1123 int reg;
1124 u32 val;
1125
1126 /* PCH only available on ILK+ */
1127 BUG_ON(dev_priv->info->gen < 5);
1128
1129 /* PCH refclock must be enabled first */
1130 assert_pch_refclk_enabled(dev_priv);
1131
1132 reg = PCH_DPLL(pipe);
1133 val = I915_READ(reg);
1134 val |= DPLL_VCO_ENABLE;
1135 I915_WRITE(reg, val);
1136 POSTING_READ(reg);
1137 udelay(200);
1138}
1139
1140static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
1141 enum pipe pipe)
1142{
1143 int reg;
1144 u32 val;
1145
1146 /* PCH only available on ILK+ */
1147 BUG_ON(dev_priv->info->gen < 5);
1148
1149 /* Make sure transcoder isn't still depending on us */
1150 assert_transcoder_disabled(dev_priv, pipe);
1151
1152 reg = PCH_DPLL(pipe);
1153 val = I915_READ(reg);
1154 val &= ~DPLL_VCO_ENABLE;
1155 I915_WRITE(reg, val);
1156 POSTING_READ(reg);
1157 udelay(200);
1158}
1159
Jesse Barnes040484a2011-01-03 12:14:26 -08001160static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1161 enum pipe pipe)
1162{
1163 int reg;
1164 u32 val;
1165
1166 /* PCH only available on ILK+ */
1167 BUG_ON(dev_priv->info->gen < 5);
1168
1169 /* Make sure PCH DPLL is enabled */
1170 assert_pch_pll_enabled(dev_priv, pipe);
1171
1172 /* FDI must be feeding us bits for PCH ports */
1173 assert_fdi_tx_enabled(dev_priv, pipe);
1174 assert_fdi_rx_enabled(dev_priv, pipe);
1175
1176 reg = TRANSCONF(pipe);
1177 val = I915_READ(reg);
1178 /*
1179 * make the BPC in transcoder be consistent with
1180 * that in pipeconf reg.
1181 */
1182 val &= ~PIPE_BPC_MASK;
1183 val |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
1184 I915_WRITE(reg, val | TRANS_ENABLE);
1185 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1186 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1187}
1188
1189static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1190 enum pipe pipe)
1191{
1192 int reg;
1193 u32 val;
1194
1195 /* FDI relies on the transcoder */
1196 assert_fdi_tx_disabled(dev_priv, pipe);
1197 assert_fdi_rx_disabled(dev_priv, pipe);
1198
Jesse Barnes291906f2011-02-02 12:28:03 -08001199 /* Ports must be off as well */
1200 assert_pch_ports_disabled(dev_priv, pipe);
1201
Jesse Barnes040484a2011-01-03 12:14:26 -08001202 reg = TRANSCONF(pipe);
1203 val = I915_READ(reg);
1204 val &= ~TRANS_ENABLE;
1205 I915_WRITE(reg, val);
1206 /* wait for PCH transcoder off, transcoder state */
1207 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1208 DRM_ERROR("failed to disable transcoder\n");
1209}
1210
Jesse Barnes92f25842011-01-04 15:09:34 -08001211/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001212 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001213 * @dev_priv: i915 private structure
1214 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001215 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001216 *
1217 * Enable @pipe, making sure that various hardware specific requirements
1218 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1219 *
1220 * @pipe should be %PIPE_A or %PIPE_B.
1221 *
1222 * Will wait until the pipe is actually running (i.e. first vblank) before
1223 * returning.
1224 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001225static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1226 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001227{
1228 int reg;
1229 u32 val;
1230
1231 /*
1232 * A pipe without a PLL won't actually be able to drive bits from
1233 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1234 * need the check.
1235 */
1236 if (!HAS_PCH_SPLIT(dev_priv->dev))
1237 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001238 else {
1239 if (pch_port) {
1240 /* if driving the PCH, we need FDI enabled */
1241 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1242 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1243 }
1244 /* FIXME: assert CPU port conditions for SNB+ */
1245 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001246
1247 reg = PIPECONF(pipe);
1248 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001249 if (val & PIPECONF_ENABLE)
1250 return;
1251
1252 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001253 intel_wait_for_vblank(dev_priv->dev, pipe);
1254}
1255
1256/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001257 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001258 * @dev_priv: i915 private structure
1259 * @pipe: pipe to disable
1260 *
1261 * Disable @pipe, making sure that various hardware specific requirements
1262 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1263 *
1264 * @pipe should be %PIPE_A or %PIPE_B.
1265 *
1266 * Will wait until the pipe has shut down before returning.
1267 */
1268static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1269 enum pipe pipe)
1270{
1271 int reg;
1272 u32 val;
1273
1274 /*
1275 * Make sure planes won't keep trying to pump pixels to us,
1276 * or we might hang the display.
1277 */
1278 assert_planes_disabled(dev_priv, pipe);
1279
1280 /* Don't disable pipe A or pipe A PLLs if needed */
1281 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1282 return;
1283
1284 reg = PIPECONF(pipe);
1285 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001286 if ((val & PIPECONF_ENABLE) == 0)
1287 return;
1288
1289 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001290 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1291}
1292
Keith Packardd74362c2011-07-28 14:47:14 -07001293/*
1294 * Plane regs are double buffered, going from enabled->disabled needs a
1295 * trigger in order to latch. The display address reg provides this.
1296 */
1297static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1298 enum plane plane)
1299{
1300 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1301 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1302}
1303
Jesse Barnesb24e7172011-01-04 15:09:30 -08001304/**
1305 * intel_enable_plane - enable a display plane on a given pipe
1306 * @dev_priv: i915 private structure
1307 * @plane: plane to enable
1308 * @pipe: pipe being fed
1309 *
1310 * Enable @plane on @pipe, making sure that @pipe is running first.
1311 */
1312static void intel_enable_plane(struct drm_i915_private *dev_priv,
1313 enum plane plane, enum pipe pipe)
1314{
1315 int reg;
1316 u32 val;
1317
1318 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1319 assert_pipe_enabled(dev_priv, pipe);
1320
1321 reg = DSPCNTR(plane);
1322 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001323 if (val & DISPLAY_PLANE_ENABLE)
1324 return;
1325
1326 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001327 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001328 intel_wait_for_vblank(dev_priv->dev, pipe);
1329}
1330
Jesse Barnesb24e7172011-01-04 15:09:30 -08001331/**
1332 * intel_disable_plane - disable a display plane
1333 * @dev_priv: i915 private structure
1334 * @plane: plane to disable
1335 * @pipe: pipe consuming the data
1336 *
1337 * Disable @plane; should be an independent operation.
1338 */
1339static void intel_disable_plane(struct drm_i915_private *dev_priv,
1340 enum plane plane, enum pipe pipe)
1341{
1342 int reg;
1343 u32 val;
1344
1345 reg = DSPCNTR(plane);
1346 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001347 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1348 return;
1349
1350 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001351 intel_flush_display_plane(dev_priv, plane);
1352 intel_wait_for_vblank(dev_priv->dev, pipe);
1353}
1354
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001355static void disable_pch_dp(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001356 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001357{
1358 u32 val = I915_READ(reg);
Keith Packardf0575e92011-07-25 22:12:43 -07001359 if (dp_pipe_enabled(dev_priv, pipe, reg, port_sel, val)) {
1360 DRM_DEBUG_KMS("Disabling pch dp %x on pipe %d\n", reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001361 I915_WRITE(reg, val & ~DP_PORT_EN);
Keith Packardf0575e92011-07-25 22:12:43 -07001362 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001363}
1364
1365static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
1366 enum pipe pipe, int reg)
1367{
1368 u32 val = I915_READ(reg);
Keith Packardf0575e92011-07-25 22:12:43 -07001369 if (HDMI_PIPE_ENABLED(val, pipe)) {
1370 DRM_DEBUG_KMS("Disabling pch HDMI %x on pipe %d\n",
1371 reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001372 I915_WRITE(reg, val & ~PORT_ENABLE);
Keith Packardf0575e92011-07-25 22:12:43 -07001373 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001374}
1375
1376/* Disable any ports connected to this transcoder */
1377static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
1378 enum pipe pipe)
1379{
1380 u32 reg, val;
1381
1382 val = I915_READ(PCH_PP_CONTROL);
1383 I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
1384
Keith Packardf0575e92011-07-25 22:12:43 -07001385 disable_pch_dp(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1386 disable_pch_dp(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1387 disable_pch_dp(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001388
1389 reg = PCH_ADPA;
1390 val = I915_READ(reg);
1391 if (ADPA_PIPE_ENABLED(val, pipe))
1392 I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
1393
1394 reg = PCH_LVDS;
1395 val = I915_READ(reg);
1396 if (LVDS_PIPE_ENABLED(val, pipe)) {
1397 I915_WRITE(reg, val & ~LVDS_PORT_EN);
1398 POSTING_READ(reg);
1399 udelay(100);
1400 }
1401
1402 disable_pch_hdmi(dev_priv, pipe, HDMIB);
1403 disable_pch_hdmi(dev_priv, pipe, HDMIC);
1404 disable_pch_hdmi(dev_priv, pipe, HDMID);
1405}
1406
Jesse Barnes80824002009-09-10 15:28:06 -07001407static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1408{
1409 struct drm_device *dev = crtc->dev;
1410 struct drm_i915_private *dev_priv = dev->dev_private;
1411 struct drm_framebuffer *fb = crtc->fb;
1412 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001413 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes80824002009-09-10 15:28:06 -07001414 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1415 int plane, i;
1416 u32 fbc_ctl, fbc_ctl2;
1417
Chris Wilsonbed4a672010-09-11 10:47:47 +01001418 if (fb->pitch == dev_priv->cfb_pitch &&
Chris Wilson05394f32010-11-08 19:18:58 +00001419 obj->fence_reg == dev_priv->cfb_fence &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001420 intel_crtc->plane == dev_priv->cfb_plane &&
1421 I915_READ(FBC_CONTROL) & FBC_CTL_EN)
1422 return;
1423
1424 i8xx_disable_fbc(dev);
1425
Jesse Barnes80824002009-09-10 15:28:06 -07001426 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1427
1428 if (fb->pitch < dev_priv->cfb_pitch)
1429 dev_priv->cfb_pitch = fb->pitch;
1430
1431 /* FBC_CTL wants 64B units */
1432 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001433 dev_priv->cfb_fence = obj->fence_reg;
Jesse Barnes80824002009-09-10 15:28:06 -07001434 dev_priv->cfb_plane = intel_crtc->plane;
1435 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1436
1437 /* Clear old tags */
1438 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1439 I915_WRITE(FBC_TAG + (i * 4), 0);
1440
1441 /* Set it up... */
1442 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
Chris Wilson05394f32010-11-08 19:18:58 +00001443 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes80824002009-09-10 15:28:06 -07001444 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1445 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1446 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1447
1448 /* enable it... */
1449 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001450 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001451 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001452 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1453 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
Chris Wilson05394f32010-11-08 19:18:58 +00001454 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes80824002009-09-10 15:28:06 -07001455 fbc_ctl |= dev_priv->cfb_fence;
1456 I915_WRITE(FBC_CONTROL, fbc_ctl);
1457
Zhao Yakui28c97732009-10-09 11:39:41 +08001458 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Chris Wilson5eddb702010-09-11 13:48:45 +01001459 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001460}
1461
1462void i8xx_disable_fbc(struct drm_device *dev)
1463{
1464 struct drm_i915_private *dev_priv = dev->dev_private;
1465 u32 fbc_ctl;
1466
1467 /* Disable compression */
1468 fbc_ctl = I915_READ(FBC_CONTROL);
Chris Wilsona5cad622010-09-22 13:15:10 +01001469 if ((fbc_ctl & FBC_CTL_EN) == 0)
1470 return;
1471
Jesse Barnes80824002009-09-10 15:28:06 -07001472 fbc_ctl &= ~FBC_CTL_EN;
1473 I915_WRITE(FBC_CONTROL, fbc_ctl);
1474
1475 /* Wait for compressing bit to clear */
Chris Wilson481b6af2010-08-23 17:43:35 +01001476 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
Chris Wilson913d8d12010-08-07 11:01:35 +01001477 DRM_DEBUG_KMS("FBC idle timed out\n");
1478 return;
Jesse Barnes9517a922010-05-21 09:40:45 -07001479 }
Jesse Barnes80824002009-09-10 15:28:06 -07001480
Zhao Yakui28c97732009-10-09 11:39:41 +08001481 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001482}
1483
Adam Jacksonee5382a2010-04-23 11:17:39 -04001484static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001485{
Jesse Barnes80824002009-09-10 15:28:06 -07001486 struct drm_i915_private *dev_priv = dev->dev_private;
1487
1488 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1489}
1490
Jesse Barnes74dff282009-09-14 15:39:40 -07001491static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1492{
1493 struct drm_device *dev = crtc->dev;
1494 struct drm_i915_private *dev_priv = dev->dev_private;
1495 struct drm_framebuffer *fb = crtc->fb;
1496 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001497 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes74dff282009-09-14 15:39:40 -07001498 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001499 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001500 unsigned long stall_watermark = 200;
1501 u32 dpfc_ctl;
1502
Chris Wilsonbed4a672010-09-11 10:47:47 +01001503 dpfc_ctl = I915_READ(DPFC_CONTROL);
1504 if (dpfc_ctl & DPFC_CTL_EN) {
1505 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
Chris Wilson05394f32010-11-08 19:18:58 +00001506 dev_priv->cfb_fence == obj->fence_reg &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001507 dev_priv->cfb_plane == intel_crtc->plane &&
1508 dev_priv->cfb_y == crtc->y)
1509 return;
1510
1511 I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001512 intel_wait_for_vblank(dev, intel_crtc->pipe);
1513 }
1514
Jesse Barnes74dff282009-09-14 15:39:40 -07001515 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001516 dev_priv->cfb_fence = obj->fence_reg;
Jesse Barnes74dff282009-09-14 15:39:40 -07001517 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001518 dev_priv->cfb_y = crtc->y;
Jesse Barnes74dff282009-09-14 15:39:40 -07001519
1520 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
Chris Wilson05394f32010-11-08 19:18:58 +00001521 if (obj->tiling_mode != I915_TILING_NONE) {
Jesse Barnes74dff282009-09-14 15:39:40 -07001522 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1523 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1524 } else {
1525 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1526 }
1527
Jesse Barnes74dff282009-09-14 15:39:40 -07001528 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1529 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1530 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1531 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1532
1533 /* enable it... */
1534 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1535
Zhao Yakui28c97732009-10-09 11:39:41 +08001536 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001537}
1538
1539void g4x_disable_fbc(struct drm_device *dev)
1540{
1541 struct drm_i915_private *dev_priv = dev->dev_private;
1542 u32 dpfc_ctl;
1543
1544 /* Disable compression */
1545 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001546 if (dpfc_ctl & DPFC_CTL_EN) {
1547 dpfc_ctl &= ~DPFC_CTL_EN;
1548 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001549
Chris Wilsonbed4a672010-09-11 10:47:47 +01001550 DRM_DEBUG_KMS("disabled FBC\n");
1551 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001552}
1553
Adam Jacksonee5382a2010-04-23 11:17:39 -04001554static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001555{
Jesse Barnes74dff282009-09-14 15:39:40 -07001556 struct drm_i915_private *dev_priv = dev->dev_private;
1557
1558 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1559}
1560
Jesse Barnes4efe0702011-01-18 11:25:41 -08001561static void sandybridge_blit_fbc_update(struct drm_device *dev)
1562{
1563 struct drm_i915_private *dev_priv = dev->dev_private;
1564 u32 blt_ecoskpd;
1565
1566 /* Make sure blitter notifies FBC of writes */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001567 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001568 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
1569 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
1570 GEN6_BLITTER_LOCK_SHIFT;
1571 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1572 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
1573 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1574 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
1575 GEN6_BLITTER_LOCK_SHIFT);
1576 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1577 POSTING_READ(GEN6_BLITTER_ECOSKPD);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001578 gen6_gt_force_wake_put(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001579}
1580
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001581static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1582{
1583 struct drm_device *dev = crtc->dev;
1584 struct drm_i915_private *dev_priv = dev->dev_private;
1585 struct drm_framebuffer *fb = crtc->fb;
1586 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001587 struct drm_i915_gem_object *obj = intel_fb->obj;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001588 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001589 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001590 unsigned long stall_watermark = 200;
1591 u32 dpfc_ctl;
1592
Chris Wilsonbed4a672010-09-11 10:47:47 +01001593 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1594 if (dpfc_ctl & DPFC_CTL_EN) {
1595 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
Chris Wilson05394f32010-11-08 19:18:58 +00001596 dev_priv->cfb_fence == obj->fence_reg &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001597 dev_priv->cfb_plane == intel_crtc->plane &&
Chris Wilson05394f32010-11-08 19:18:58 +00001598 dev_priv->cfb_offset == obj->gtt_offset &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001599 dev_priv->cfb_y == crtc->y)
1600 return;
1601
1602 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001603 intel_wait_for_vblank(dev, intel_crtc->pipe);
1604 }
1605
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001606 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001607 dev_priv->cfb_fence = obj->fence_reg;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001608 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilson05394f32010-11-08 19:18:58 +00001609 dev_priv->cfb_offset = obj->gtt_offset;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001610 dev_priv->cfb_y = crtc->y;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001611
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001612 dpfc_ctl &= DPFC_RESERVED;
1613 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
Chris Wilson05394f32010-11-08 19:18:58 +00001614 if (obj->tiling_mode != I915_TILING_NONE) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001615 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1616 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1617 } else {
1618 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1619 }
1620
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001621 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1622 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1623 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1624 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Chris Wilson05394f32010-11-08 19:18:58 +00001625 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001626 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001627 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001628
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001629 if (IS_GEN6(dev)) {
1630 I915_WRITE(SNB_DPFC_CTL_SA,
1631 SNB_CPU_FENCE_ENABLE | dev_priv->cfb_fence);
1632 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001633 sandybridge_blit_fbc_update(dev);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001634 }
1635
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001636 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1637}
1638
1639void ironlake_disable_fbc(struct drm_device *dev)
1640{
1641 struct drm_i915_private *dev_priv = dev->dev_private;
1642 u32 dpfc_ctl;
1643
1644 /* Disable compression */
1645 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001646 if (dpfc_ctl & DPFC_CTL_EN) {
1647 dpfc_ctl &= ~DPFC_CTL_EN;
1648 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001649
Chris Wilsonbed4a672010-09-11 10:47:47 +01001650 DRM_DEBUG_KMS("disabled FBC\n");
1651 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001652}
1653
1654static bool ironlake_fbc_enabled(struct drm_device *dev)
1655{
1656 struct drm_i915_private *dev_priv = dev->dev_private;
1657
1658 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1659}
1660
Adam Jacksonee5382a2010-04-23 11:17:39 -04001661bool intel_fbc_enabled(struct drm_device *dev)
1662{
1663 struct drm_i915_private *dev_priv = dev->dev_private;
1664
1665 if (!dev_priv->display.fbc_enabled)
1666 return false;
1667
1668 return dev_priv->display.fbc_enabled(dev);
1669}
1670
1671void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1672{
1673 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1674
1675 if (!dev_priv->display.enable_fbc)
1676 return;
1677
1678 dev_priv->display.enable_fbc(crtc, interval);
1679}
1680
1681void intel_disable_fbc(struct drm_device *dev)
1682{
1683 struct drm_i915_private *dev_priv = dev->dev_private;
1684
1685 if (!dev_priv->display.disable_fbc)
1686 return;
1687
1688 dev_priv->display.disable_fbc(dev);
1689}
1690
Jesse Barnes80824002009-09-10 15:28:06 -07001691/**
1692 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001693 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001694 *
1695 * Set up the framebuffer compression hardware at mode set time. We
1696 * enable it if possible:
1697 * - plane A only (on pre-965)
1698 * - no pixel mulitply/line duplication
1699 * - no alpha buffer discard
1700 * - no dual wide
1701 * - framebuffer <= 2048 in width, 1536 in height
1702 *
1703 * We can't assume that any compression will take place (worst case),
1704 * so the compressed buffer has to be the same size as the uncompressed
1705 * one. It also must reside (along with the line length buffer) in
1706 * stolen memory.
1707 *
1708 * We need to enable/disable FBC on a global basis.
1709 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001710static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001711{
Jesse Barnes80824002009-09-10 15:28:06 -07001712 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001713 struct drm_crtc *crtc = NULL, *tmp_crtc;
1714 struct intel_crtc *intel_crtc;
1715 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001716 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001717 struct drm_i915_gem_object *obj;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001718
1719 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001720
1721 if (!i915_powersave)
1722 return;
1723
Adam Jacksonee5382a2010-04-23 11:17:39 -04001724 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001725 return;
1726
Jesse Barnes80824002009-09-10 15:28:06 -07001727 /*
1728 * If FBC is already on, we just have to verify that we can
1729 * keep it that way...
1730 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001731 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001732 * - changing FBC params (stride, fence, mode)
1733 * - new fb is too large to fit in compressed buffer
1734 * - going to an unsupported config (interlace, pixel multiply, etc.)
1735 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001736 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsond2102462011-01-24 17:43:27 +00001737 if (tmp_crtc->enabled && tmp_crtc->fb) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001738 if (crtc) {
1739 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1740 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1741 goto out_disable;
1742 }
1743 crtc = tmp_crtc;
1744 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07001745 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001746
1747 if (!crtc || crtc->fb == NULL) {
1748 DRM_DEBUG_KMS("no output, disabling\n");
1749 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001750 goto out_disable;
1751 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001752
1753 intel_crtc = to_intel_crtc(crtc);
1754 fb = crtc->fb;
1755 intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001756 obj = intel_fb->obj;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001757
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001758 if (!i915_enable_fbc) {
1759 DRM_DEBUG_KMS("fbc disabled per module param (default off)\n");
1760 dev_priv->no_fbc_reason = FBC_MODULE_PARAM;
1761 goto out_disable;
1762 }
Chris Wilson05394f32010-11-08 19:18:58 +00001763 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001764 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01001765 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001766 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001767 goto out_disable;
1768 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001769 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1770 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001771 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01001772 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001773 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001774 goto out_disable;
1775 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001776 if ((crtc->mode.hdisplay > 2048) ||
1777 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001778 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001779 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001780 goto out_disable;
1781 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001782 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001783 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001784 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001785 goto out_disable;
1786 }
Chris Wilson05394f32010-11-08 19:18:58 +00001787 if (obj->tiling_mode != I915_TILING_X) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001788 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001789 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001790 goto out_disable;
1791 }
1792
Jason Wesselc924b932010-08-05 09:22:32 -05001793 /* If the kernel debugger is active, always disable compression */
1794 if (in_dbg_master())
1795 goto out_disable;
1796
Chris Wilsonbed4a672010-09-11 10:47:47 +01001797 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001798 return;
1799
1800out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001801 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001802 if (intel_fbc_enabled(dev)) {
1803 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001804 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001805 }
Jesse Barnes80824002009-09-10 15:28:06 -07001806}
1807
Chris Wilson127bd2a2010-07-23 23:32:05 +01001808int
Chris Wilson48b956c2010-09-14 12:50:34 +01001809intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001810 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001811 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001812{
Chris Wilsonce453d82011-02-21 14:43:56 +00001813 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001814 u32 alignment;
1815 int ret;
1816
Chris Wilson05394f32010-11-08 19:18:58 +00001817 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001818 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001819 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1820 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001821 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001822 alignment = 4 * 1024;
1823 else
1824 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001825 break;
1826 case I915_TILING_X:
1827 /* pin() will align the object as required by fence */
1828 alignment = 0;
1829 break;
1830 case I915_TILING_Y:
1831 /* FIXME: Is this true? */
1832 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1833 return -EINVAL;
1834 default:
1835 BUG();
1836 }
1837
Chris Wilsonce453d82011-02-21 14:43:56 +00001838 dev_priv->mm.interruptible = false;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001839 ret = i915_gem_object_pin(obj, alignment, true);
Chris Wilson48b956c2010-09-14 12:50:34 +01001840 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001841 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001842
Chris Wilson48b956c2010-09-14 12:50:34 +01001843 ret = i915_gem_object_set_to_display_plane(obj, pipelined);
1844 if (ret)
1845 goto err_unpin;
Chris Wilson72133422010-09-13 23:56:38 +01001846
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001847 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1848 * fence, whereas 965+ only requires a fence if using
1849 * framebuffer compression. For simplicity, we always install
1850 * a fence as the cost is not that onerous.
1851 */
Chris Wilson05394f32010-11-08 19:18:58 +00001852 if (obj->tiling_mode != I915_TILING_NONE) {
Chris Wilsonce453d82011-02-21 14:43:56 +00001853 ret = i915_gem_object_get_fence(obj, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001854 if (ret)
1855 goto err_unpin;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001856 }
1857
Chris Wilsonce453d82011-02-21 14:43:56 +00001858 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001859 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001860
1861err_unpin:
1862 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001863err_interruptible:
1864 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001865 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001866}
1867
Jesse Barnes81255562010-08-02 12:07:50 -07001868/* Assume fb object is pinned & idle & fenced and just update base pointers */
1869static int
1870intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -05001871 int x, int y, enum mode_set_atomic state)
Jesse Barnes81255562010-08-02 12:07:50 -07001872{
1873 struct drm_device *dev = crtc->dev;
1874 struct drm_i915_private *dev_priv = dev->dev_private;
1875 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1876 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001877 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001878 int plane = intel_crtc->plane;
1879 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001880 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001881 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001882
1883 switch (plane) {
1884 case 0:
1885 case 1:
1886 break;
1887 default:
1888 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1889 return -EINVAL;
1890 }
1891
1892 intel_fb = to_intel_framebuffer(fb);
1893 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001894
Chris Wilson5eddb702010-09-11 13:48:45 +01001895 reg = DSPCNTR(plane);
1896 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001897 /* Mask out pixel format bits in case we change it */
1898 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1899 switch (fb->bits_per_pixel) {
1900 case 8:
1901 dspcntr |= DISPPLANE_8BPP;
1902 break;
1903 case 16:
1904 if (fb->depth == 15)
1905 dspcntr |= DISPPLANE_15_16BPP;
1906 else
1907 dspcntr |= DISPPLANE_16BPP;
1908 break;
1909 case 24:
1910 case 32:
1911 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1912 break;
1913 default:
1914 DRM_ERROR("Unknown color depth\n");
1915 return -EINVAL;
1916 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001917 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001918 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001919 dspcntr |= DISPPLANE_TILED;
1920 else
1921 dspcntr &= ~DISPPLANE_TILED;
1922 }
1923
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001924 if (HAS_PCH_SPLIT(dev))
Jesse Barnes81255562010-08-02 12:07:50 -07001925 /* must disable */
1926 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1927
Chris Wilson5eddb702010-09-11 13:48:45 +01001928 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001929
Chris Wilson05394f32010-11-08 19:18:58 +00001930 Start = obj->gtt_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001931 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
1932
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001933 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1934 Start, Offset, x, y, fb->pitch);
Chris Wilson5eddb702010-09-11 13:48:45 +01001935 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001936 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001937 I915_WRITE(DSPSURF(plane), Start);
1938 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
1939 I915_WRITE(DSPADDR(plane), Offset);
1940 } else
1941 I915_WRITE(DSPADDR(plane), Start + Offset);
1942 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001943
Chris Wilsonbed4a672010-09-11 10:47:47 +01001944 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02001945 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07001946
1947 return 0;
1948}
1949
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001950static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001951intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1952 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08001953{
1954 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001955 struct drm_i915_master_private *master_priv;
1956 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001957 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001958
1959 /* no fb bound */
1960 if (!crtc->fb) {
Jesse Barnes013a41e2011-07-19 15:38:56 -07001961 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001962 return 0;
1963 }
1964
Chris Wilson265db952010-09-20 15:41:01 +01001965 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001966 case 0:
1967 case 1:
1968 break;
1969 default:
Jesse Barnes013a41e2011-07-19 15:38:56 -07001970 DRM_ERROR("no plane for crtc\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001971 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001972 }
1973
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001974 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01001975 ret = intel_pin_and_fence_fb_obj(dev,
1976 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001977 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001978 if (ret != 0) {
1979 mutex_unlock(&dev->struct_mutex);
Jesse Barnes013a41e2011-07-19 15:38:56 -07001980 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001981 return ret;
1982 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001983
Chris Wilson265db952010-09-20 15:41:01 +01001984 if (old_fb) {
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01001985 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001986 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
Chris Wilson265db952010-09-20 15:41:01 +01001987
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01001988 wait_event(dev_priv->pending_flip_queue,
Chris Wilson01eec722011-02-11 20:47:45 +00001989 atomic_read(&dev_priv->mm.wedged) ||
Chris Wilson05394f32010-11-08 19:18:58 +00001990 atomic_read(&obj->pending_flip) == 0);
Chris Wilson85345512010-11-13 09:49:11 +00001991
1992 /* Big Hammer, we also need to ensure that any pending
1993 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
1994 * current scanout is retired before unpinning the old
1995 * framebuffer.
Chris Wilson01eec722011-02-11 20:47:45 +00001996 *
1997 * This should only fail upon a hung GPU, in which case we
1998 * can safely continue.
Chris Wilson85345512010-11-13 09:49:11 +00001999 */
Chris Wilsonce453d82011-02-21 14:43:56 +00002000 ret = i915_gem_object_flush_gpu(obj);
Chris Wilson01eec722011-02-11 20:47:45 +00002001 (void) ret;
Chris Wilson265db952010-09-20 15:41:01 +01002002 }
2003
Jason Wessel21c74a82010-10-13 14:09:44 -05002004 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
2005 LEAVE_ATOMIC_MODE_SET);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002006 if (ret) {
Chris Wilson265db952010-09-20 15:41:01 +01002007 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002008 mutex_unlock(&dev->struct_mutex);
Jesse Barnes013a41e2011-07-19 15:38:56 -07002009 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002010 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002011 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002012
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002013 if (old_fb) {
2014 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson265db952010-09-20 15:41:01 +01002015 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002016 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002017
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002018 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002019
2020 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002021 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002022
2023 master_priv = dev->primary->master->driver_priv;
2024 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002025 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002026
Chris Wilson265db952010-09-20 15:41:01 +01002027 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002028 master_priv->sarea_priv->pipeB_x = x;
2029 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002030 } else {
2031 master_priv->sarea_priv->pipeA_x = x;
2032 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002033 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002034
2035 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002036}
2037
Chris Wilson5eddb702010-09-11 13:48:45 +01002038static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002039{
2040 struct drm_device *dev = crtc->dev;
2041 struct drm_i915_private *dev_priv = dev->dev_private;
2042 u32 dpa_ctl;
2043
Zhao Yakui28c97732009-10-09 11:39:41 +08002044 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002045 dpa_ctl = I915_READ(DP_A);
2046 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2047
2048 if (clock < 200000) {
2049 u32 temp;
2050 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2051 /* workaround for 160Mhz:
2052 1) program 0x4600c bits 15:0 = 0x8124
2053 2) program 0x46010 bit 0 = 1
2054 3) program 0x46034 bit 24 = 1
2055 4) program 0x64000 bit 14 = 1
2056 */
2057 temp = I915_READ(0x4600c);
2058 temp &= 0xffff0000;
2059 I915_WRITE(0x4600c, temp | 0x8124);
2060
2061 temp = I915_READ(0x46010);
2062 I915_WRITE(0x46010, temp | 1);
2063
2064 temp = I915_READ(0x46034);
2065 I915_WRITE(0x46034, temp | (1 << 24));
2066 } else {
2067 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2068 }
2069 I915_WRITE(DP_A, dpa_ctl);
2070
Chris Wilson5eddb702010-09-11 13:48:45 +01002071 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002072 udelay(500);
2073}
2074
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002075static void intel_fdi_normal_train(struct drm_crtc *crtc)
2076{
2077 struct drm_device *dev = crtc->dev;
2078 struct drm_i915_private *dev_priv = dev->dev_private;
2079 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2080 int pipe = intel_crtc->pipe;
2081 u32 reg, temp;
2082
2083 /* enable normal train */
2084 reg = FDI_TX_CTL(pipe);
2085 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002086 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002087 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2088 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002089 } else {
2090 temp &= ~FDI_LINK_TRAIN_NONE;
2091 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002092 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002093 I915_WRITE(reg, temp);
2094
2095 reg = FDI_RX_CTL(pipe);
2096 temp = I915_READ(reg);
2097 if (HAS_PCH_CPT(dev)) {
2098 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2099 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2100 } else {
2101 temp &= ~FDI_LINK_TRAIN_NONE;
2102 temp |= FDI_LINK_TRAIN_NONE;
2103 }
2104 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2105
2106 /* wait one idle pattern time */
2107 POSTING_READ(reg);
2108 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002109
2110 /* IVB wants error correction enabled */
2111 if (IS_IVYBRIDGE(dev))
2112 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2113 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002114}
2115
Jesse Barnes291427f2011-07-29 12:42:37 -07002116static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2117{
2118 struct drm_i915_private *dev_priv = dev->dev_private;
2119 u32 flags = I915_READ(SOUTH_CHICKEN1);
2120
2121 flags |= FDI_PHASE_SYNC_OVR(pipe);
2122 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2123 flags |= FDI_PHASE_SYNC_EN(pipe);
2124 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2125 POSTING_READ(SOUTH_CHICKEN1);
2126}
2127
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002128/* The FDI link training functions for ILK/Ibexpeak. */
2129static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2130{
2131 struct drm_device *dev = crtc->dev;
2132 struct drm_i915_private *dev_priv = dev->dev_private;
2133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2134 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002135 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002136 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002137
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002138 /* FDI needs bits from pipe & plane first */
2139 assert_pipe_enabled(dev_priv, pipe);
2140 assert_plane_enabled(dev_priv, plane);
2141
Adam Jacksone1a44742010-06-25 15:32:14 -04002142 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2143 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002144 reg = FDI_RX_IMR(pipe);
2145 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002146 temp &= ~FDI_RX_SYMBOL_LOCK;
2147 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002148 I915_WRITE(reg, temp);
2149 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002150 udelay(150);
2151
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002152 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002153 reg = FDI_TX_CTL(pipe);
2154 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002155 temp &= ~(7 << 19);
2156 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002157 temp &= ~FDI_LINK_TRAIN_NONE;
2158 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002159 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002160
Chris Wilson5eddb702010-09-11 13:48:45 +01002161 reg = FDI_RX_CTL(pipe);
2162 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002163 temp &= ~FDI_LINK_TRAIN_NONE;
2164 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002165 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2166
2167 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002168 udelay(150);
2169
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002170 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002171 if (HAS_PCH_IBX(dev)) {
2172 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2173 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2174 FDI_RX_PHASE_SYNC_POINTER_EN);
2175 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002176
Chris Wilson5eddb702010-09-11 13:48:45 +01002177 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002178 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002179 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002180 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2181
2182 if ((temp & FDI_RX_BIT_LOCK)) {
2183 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002184 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002185 break;
2186 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002187 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002188 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002189 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002190
2191 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002192 reg = FDI_TX_CTL(pipe);
2193 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002194 temp &= ~FDI_LINK_TRAIN_NONE;
2195 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002196 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002197
Chris Wilson5eddb702010-09-11 13:48:45 +01002198 reg = FDI_RX_CTL(pipe);
2199 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002200 temp &= ~FDI_LINK_TRAIN_NONE;
2201 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002202 I915_WRITE(reg, temp);
2203
2204 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002205 udelay(150);
2206
Chris Wilson5eddb702010-09-11 13:48:45 +01002207 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002208 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002209 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002210 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2211
2212 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002213 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002214 DRM_DEBUG_KMS("FDI train 2 done.\n");
2215 break;
2216 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002217 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002218 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002219 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002220
2221 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002222
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002223}
2224
Chris Wilson311bd682011-01-13 19:06:50 +00002225static const int snb_b_fdi_train_param [] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002226 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2227 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2228 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2229 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2230};
2231
2232/* The FDI link training functions for SNB/Cougarpoint. */
2233static void gen6_fdi_link_train(struct drm_crtc *crtc)
2234{
2235 struct drm_device *dev = crtc->dev;
2236 struct drm_i915_private *dev_priv = dev->dev_private;
2237 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2238 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002239 u32 reg, temp, i;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002240
Adam Jacksone1a44742010-06-25 15:32:14 -04002241 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2242 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002243 reg = FDI_RX_IMR(pipe);
2244 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002245 temp &= ~FDI_RX_SYMBOL_LOCK;
2246 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002247 I915_WRITE(reg, temp);
2248
2249 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002250 udelay(150);
2251
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002252 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002253 reg = FDI_TX_CTL(pipe);
2254 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002255 temp &= ~(7 << 19);
2256 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002257 temp &= ~FDI_LINK_TRAIN_NONE;
2258 temp |= FDI_LINK_TRAIN_PATTERN_1;
2259 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2260 /* SNB-B */
2261 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002262 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002263
Chris Wilson5eddb702010-09-11 13:48:45 +01002264 reg = FDI_RX_CTL(pipe);
2265 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002266 if (HAS_PCH_CPT(dev)) {
2267 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2268 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2269 } else {
2270 temp &= ~FDI_LINK_TRAIN_NONE;
2271 temp |= FDI_LINK_TRAIN_PATTERN_1;
2272 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002273 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2274
2275 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002276 udelay(150);
2277
Jesse Barnes291427f2011-07-29 12:42:37 -07002278 if (HAS_PCH_CPT(dev))
2279 cpt_phase_pointer_enable(dev, pipe);
2280
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002281 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002282 reg = FDI_TX_CTL(pipe);
2283 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002284 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2285 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002286 I915_WRITE(reg, temp);
2287
2288 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002289 udelay(500);
2290
Chris Wilson5eddb702010-09-11 13:48:45 +01002291 reg = FDI_RX_IIR(pipe);
2292 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002293 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2294
2295 if (temp & FDI_RX_BIT_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002296 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002297 DRM_DEBUG_KMS("FDI train 1 done.\n");
2298 break;
2299 }
2300 }
2301 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002302 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002303
2304 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002305 reg = FDI_TX_CTL(pipe);
2306 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002307 temp &= ~FDI_LINK_TRAIN_NONE;
2308 temp |= FDI_LINK_TRAIN_PATTERN_2;
2309 if (IS_GEN6(dev)) {
2310 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2311 /* SNB-B */
2312 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2313 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002314 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002315
Chris Wilson5eddb702010-09-11 13:48:45 +01002316 reg = FDI_RX_CTL(pipe);
2317 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002318 if (HAS_PCH_CPT(dev)) {
2319 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2320 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2321 } else {
2322 temp &= ~FDI_LINK_TRAIN_NONE;
2323 temp |= FDI_LINK_TRAIN_PATTERN_2;
2324 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002325 I915_WRITE(reg, temp);
2326
2327 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002328 udelay(150);
2329
2330 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002331 reg = FDI_TX_CTL(pipe);
2332 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002333 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2334 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002335 I915_WRITE(reg, temp);
2336
2337 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002338 udelay(500);
2339
Chris Wilson5eddb702010-09-11 13:48:45 +01002340 reg = FDI_RX_IIR(pipe);
2341 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002342 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2343
2344 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002345 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002346 DRM_DEBUG_KMS("FDI train 2 done.\n");
2347 break;
2348 }
2349 }
2350 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002351 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002352
2353 DRM_DEBUG_KMS("FDI train done.\n");
2354}
2355
Jesse Barnes357555c2011-04-28 15:09:55 -07002356/* Manual link training for Ivy Bridge A0 parts */
2357static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2358{
2359 struct drm_device *dev = crtc->dev;
2360 struct drm_i915_private *dev_priv = dev->dev_private;
2361 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2362 int pipe = intel_crtc->pipe;
2363 u32 reg, temp, i;
2364
2365 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2366 for train result */
2367 reg = FDI_RX_IMR(pipe);
2368 temp = I915_READ(reg);
2369 temp &= ~FDI_RX_SYMBOL_LOCK;
2370 temp &= ~FDI_RX_BIT_LOCK;
2371 I915_WRITE(reg, temp);
2372
2373 POSTING_READ(reg);
2374 udelay(150);
2375
2376 /* enable CPU FDI TX and PCH FDI RX */
2377 reg = FDI_TX_CTL(pipe);
2378 temp = I915_READ(reg);
2379 temp &= ~(7 << 19);
2380 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2381 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2382 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2383 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2384 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2385 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2386
2387 reg = FDI_RX_CTL(pipe);
2388 temp = I915_READ(reg);
2389 temp &= ~FDI_LINK_TRAIN_AUTO;
2390 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2391 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2392 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2393
2394 POSTING_READ(reg);
2395 udelay(150);
2396
Jesse Barnes291427f2011-07-29 12:42:37 -07002397 if (HAS_PCH_CPT(dev))
2398 cpt_phase_pointer_enable(dev, pipe);
2399
Jesse Barnes357555c2011-04-28 15:09:55 -07002400 for (i = 0; i < 4; i++ ) {
2401 reg = FDI_TX_CTL(pipe);
2402 temp = I915_READ(reg);
2403 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2404 temp |= snb_b_fdi_train_param[i];
2405 I915_WRITE(reg, temp);
2406
2407 POSTING_READ(reg);
2408 udelay(500);
2409
2410 reg = FDI_RX_IIR(pipe);
2411 temp = I915_READ(reg);
2412 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2413
2414 if (temp & FDI_RX_BIT_LOCK ||
2415 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2416 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2417 DRM_DEBUG_KMS("FDI train 1 done.\n");
2418 break;
2419 }
2420 }
2421 if (i == 4)
2422 DRM_ERROR("FDI train 1 fail!\n");
2423
2424 /* Train 2 */
2425 reg = FDI_TX_CTL(pipe);
2426 temp = I915_READ(reg);
2427 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2428 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2429 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2430 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2431 I915_WRITE(reg, temp);
2432
2433 reg = FDI_RX_CTL(pipe);
2434 temp = I915_READ(reg);
2435 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2436 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2437 I915_WRITE(reg, temp);
2438
2439 POSTING_READ(reg);
2440 udelay(150);
2441
2442 for (i = 0; i < 4; i++ ) {
2443 reg = FDI_TX_CTL(pipe);
2444 temp = I915_READ(reg);
2445 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2446 temp |= snb_b_fdi_train_param[i];
2447 I915_WRITE(reg, temp);
2448
2449 POSTING_READ(reg);
2450 udelay(500);
2451
2452 reg = FDI_RX_IIR(pipe);
2453 temp = I915_READ(reg);
2454 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2455
2456 if (temp & FDI_RX_SYMBOL_LOCK) {
2457 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2458 DRM_DEBUG_KMS("FDI train 2 done.\n");
2459 break;
2460 }
2461 }
2462 if (i == 4)
2463 DRM_ERROR("FDI train 2 fail!\n");
2464
2465 DRM_DEBUG_KMS("FDI train done.\n");
2466}
2467
2468static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002469{
2470 struct drm_device *dev = crtc->dev;
2471 struct drm_i915_private *dev_priv = dev->dev_private;
2472 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2473 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002474 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002475
Jesse Barnesc64e3112010-09-10 11:27:03 -07002476 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002477 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2478 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002479
Jesse Barnes0e23b992010-09-10 11:10:00 -07002480 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002481 reg = FDI_RX_CTL(pipe);
2482 temp = I915_READ(reg);
2483 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002484 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002485 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2486 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2487
2488 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002489 udelay(200);
2490
2491 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002492 temp = I915_READ(reg);
2493 I915_WRITE(reg, temp | FDI_PCDCLK);
2494
2495 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002496 udelay(200);
2497
2498 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01002499 reg = FDI_TX_CTL(pipe);
2500 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002501 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002502 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2503
2504 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002505 udelay(100);
2506 }
2507}
2508
Jesse Barnes291427f2011-07-29 12:42:37 -07002509static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2510{
2511 struct drm_i915_private *dev_priv = dev->dev_private;
2512 u32 flags = I915_READ(SOUTH_CHICKEN1);
2513
2514 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2515 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2516 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2517 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2518 POSTING_READ(SOUTH_CHICKEN1);
2519}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002520static void ironlake_fdi_disable(struct drm_crtc *crtc)
2521{
2522 struct drm_device *dev = crtc->dev;
2523 struct drm_i915_private *dev_priv = dev->dev_private;
2524 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2525 int pipe = intel_crtc->pipe;
2526 u32 reg, temp;
2527
2528 /* disable CPU FDI tx and PCH FDI rx */
2529 reg = FDI_TX_CTL(pipe);
2530 temp = I915_READ(reg);
2531 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2532 POSTING_READ(reg);
2533
2534 reg = FDI_RX_CTL(pipe);
2535 temp = I915_READ(reg);
2536 temp &= ~(0x7 << 16);
2537 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2538 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2539
2540 POSTING_READ(reg);
2541 udelay(100);
2542
2543 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002544 if (HAS_PCH_IBX(dev)) {
2545 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002546 I915_WRITE(FDI_RX_CHICKEN(pipe),
2547 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002548 ~FDI_RX_PHASE_SYNC_POINTER_EN));
Jesse Barnes291427f2011-07-29 12:42:37 -07002549 } else if (HAS_PCH_CPT(dev)) {
2550 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002551 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002552
2553 /* still set train pattern 1 */
2554 reg = FDI_TX_CTL(pipe);
2555 temp = I915_READ(reg);
2556 temp &= ~FDI_LINK_TRAIN_NONE;
2557 temp |= FDI_LINK_TRAIN_PATTERN_1;
2558 I915_WRITE(reg, temp);
2559
2560 reg = FDI_RX_CTL(pipe);
2561 temp = I915_READ(reg);
2562 if (HAS_PCH_CPT(dev)) {
2563 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2564 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2565 } else {
2566 temp &= ~FDI_LINK_TRAIN_NONE;
2567 temp |= FDI_LINK_TRAIN_PATTERN_1;
2568 }
2569 /* BPC in FDI rx is consistent with that in PIPECONF */
2570 temp &= ~(0x07 << 16);
2571 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2572 I915_WRITE(reg, temp);
2573
2574 POSTING_READ(reg);
2575 udelay(100);
2576}
2577
Chris Wilson6b383a72010-09-13 13:54:26 +01002578/*
2579 * When we disable a pipe, we need to clear any pending scanline wait events
2580 * to avoid hanging the ring, which we assume we are waiting on.
2581 */
2582static void intel_clear_scanline_wait(struct drm_device *dev)
2583{
2584 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8168bd42010-11-11 17:54:52 +00002585 struct intel_ring_buffer *ring;
Chris Wilson6b383a72010-09-13 13:54:26 +01002586 u32 tmp;
2587
2588 if (IS_GEN2(dev))
2589 /* Can't break the hang on i8xx */
2590 return;
2591
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002592 ring = LP_RING(dev_priv);
Chris Wilson8168bd42010-11-11 17:54:52 +00002593 tmp = I915_READ_CTL(ring);
2594 if (tmp & RING_WAIT)
2595 I915_WRITE_CTL(ring, tmp);
Chris Wilson6b383a72010-09-13 13:54:26 +01002596}
2597
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002598static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2599{
Chris Wilson05394f32010-11-08 19:18:58 +00002600 struct drm_i915_gem_object *obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002601 struct drm_i915_private *dev_priv;
2602
2603 if (crtc->fb == NULL)
2604 return;
2605
Chris Wilson05394f32010-11-08 19:18:58 +00002606 obj = to_intel_framebuffer(crtc->fb)->obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002607 dev_priv = crtc->dev->dev_private;
2608 wait_event(dev_priv->pending_flip_queue,
Chris Wilson05394f32010-11-08 19:18:58 +00002609 atomic_read(&obj->pending_flip) == 0);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002610}
2611
Jesse Barnes040484a2011-01-03 12:14:26 -08002612static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2613{
2614 struct drm_device *dev = crtc->dev;
2615 struct drm_mode_config *mode_config = &dev->mode_config;
2616 struct intel_encoder *encoder;
2617
2618 /*
2619 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2620 * must be driven by its own crtc; no sharing is possible.
2621 */
2622 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2623 if (encoder->base.crtc != crtc)
2624 continue;
2625
2626 switch (encoder->type) {
2627 case INTEL_OUTPUT_EDP:
2628 if (!intel_encoder_is_pch_edp(&encoder->base))
2629 return false;
2630 continue;
2631 }
2632 }
2633
2634 return true;
2635}
2636
Jesse Barnesf67a5592011-01-05 10:31:48 -08002637/*
2638 * Enable PCH resources required for PCH ports:
2639 * - PCH PLLs
2640 * - FDI training & RX/TX
2641 * - update transcoder timings
2642 * - DP transcoding bits
2643 * - transcoder
2644 */
2645static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002646{
2647 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002648 struct drm_i915_private *dev_priv = dev->dev_private;
2649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2650 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002651 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002652
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002653 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002654 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002655
Jesse Barnes92f25842011-01-04 15:09:34 -08002656 intel_enable_pch_pll(dev_priv, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002657
2658 if (HAS_PCH_CPT(dev)) {
2659 /* Be sure PCH DPLL SEL is set */
2660 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002661 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002662 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002663 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002664 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2665 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002666 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002667
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002668 /* set transcoder timing, panel must allow it */
2669 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002670 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2671 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2672 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2673
2674 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2675 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2676 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002677
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002678 intel_fdi_normal_train(crtc);
2679
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002680 /* For PCH DP, enable TRANS_DP_CTL */
2681 if (HAS_PCH_CPT(dev) &&
2682 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002683 reg = TRANS_DP_CTL(pipe);
2684 temp = I915_READ(reg);
2685 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002686 TRANS_DP_SYNC_MASK |
2687 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002688 temp |= (TRANS_DP_OUTPUT_ENABLE |
2689 TRANS_DP_ENH_FRAMING);
Eric Anholt220cad32010-11-18 09:32:58 +08002690 temp |= TRANS_DP_8BPC;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002691
2692 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002693 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002694 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002695 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002696
2697 switch (intel_trans_dp_port_sel(crtc)) {
2698 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002699 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002700 break;
2701 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002702 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002703 break;
2704 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002705 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002706 break;
2707 default:
2708 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002709 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002710 break;
2711 }
2712
Chris Wilson5eddb702010-09-11 13:48:45 +01002713 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002714 }
2715
Jesse Barnes040484a2011-01-03 12:14:26 -08002716 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002717}
2718
2719static void ironlake_crtc_enable(struct drm_crtc *crtc)
2720{
2721 struct drm_device *dev = crtc->dev;
2722 struct drm_i915_private *dev_priv = dev->dev_private;
2723 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2724 int pipe = intel_crtc->pipe;
2725 int plane = intel_crtc->plane;
2726 u32 temp;
2727 bool is_pch_port;
2728
2729 if (intel_crtc->active)
2730 return;
2731
2732 intel_crtc->active = true;
2733 intel_update_watermarks(dev);
2734
2735 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2736 temp = I915_READ(PCH_LVDS);
2737 if ((temp & LVDS_PORT_EN) == 0)
2738 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
2739 }
2740
2741 is_pch_port = intel_crtc_driving_pch(crtc);
2742
2743 if (is_pch_port)
Jesse Barnes357555c2011-04-28 15:09:55 -07002744 ironlake_fdi_pll_enable(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002745 else
2746 ironlake_fdi_disable(crtc);
2747
2748 /* Enable panel fitting for LVDS */
2749 if (dev_priv->pch_pf_size &&
2750 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
2751 /* Force use of hard-coded filter coefficients
2752 * as some pre-programmed values are broken,
2753 * e.g. x201.
2754 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002755 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
2756 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
2757 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002758 }
2759
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02002760 /*
2761 * On ILK+ LUT must be loaded before the pipe is running but with
2762 * clocks enabled
2763 */
2764 intel_crtc_load_lut(crtc);
2765
Jesse Barnesf67a5592011-01-05 10:31:48 -08002766 intel_enable_pipe(dev_priv, pipe, is_pch_port);
2767 intel_enable_plane(dev_priv, plane, pipe);
2768
2769 if (is_pch_port)
2770 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002771
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01002772 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002773 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01002774 mutex_unlock(&dev->struct_mutex);
2775
Chris Wilson6b383a72010-09-13 13:54:26 +01002776 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002777}
2778
2779static void ironlake_crtc_disable(struct drm_crtc *crtc)
2780{
2781 struct drm_device *dev = crtc->dev;
2782 struct drm_i915_private *dev_priv = dev->dev_private;
2783 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2784 int pipe = intel_crtc->pipe;
2785 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002786 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002787
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002788 if (!intel_crtc->active)
2789 return;
2790
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002791 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002792 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01002793 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01002794
Jesse Barnesb24e7172011-01-04 15:09:30 -08002795 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002796
2797 if (dev_priv->cfb_plane == plane &&
2798 dev_priv->display.disable_fbc)
2799 dev_priv->display.disable_fbc(dev);
2800
Jesse Barnesb24e7172011-01-04 15:09:30 -08002801 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002802
Jesse Barnes6be4a602010-09-10 10:26:01 -07002803 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002804 I915_WRITE(PF_CTL(pipe), 0);
2805 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002806
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002807 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002808
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002809 /* This is a horrible layering violation; we should be doing this in
2810 * the connector/encoder ->prepare instead, but we don't always have
2811 * enough information there about the config to know whether it will
2812 * actually be necessary or just cause undesired flicker.
2813 */
2814 intel_disable_pch_ports(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002815
Jesse Barnes040484a2011-01-03 12:14:26 -08002816 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002817
Jesse Barnes6be4a602010-09-10 10:26:01 -07002818 if (HAS_PCH_CPT(dev)) {
2819 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002820 reg = TRANS_DP_CTL(pipe);
2821 temp = I915_READ(reg);
2822 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08002823 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01002824 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002825
2826 /* disable DPLL_SEL */
2827 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002828 switch (pipe) {
2829 case 0:
2830 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
2831 break;
2832 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07002833 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002834 break;
2835 case 2:
2836 /* FIXME: manage transcoder PLLs? */
2837 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
2838 break;
2839 default:
2840 BUG(); /* wtf */
2841 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002842 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002843 }
2844
2845 /* disable PCH DPLL */
Jesse Barnes92f25842011-01-04 15:09:34 -08002846 intel_disable_pch_pll(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002847
2848 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002849 reg = FDI_RX_CTL(pipe);
2850 temp = I915_READ(reg);
2851 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002852
2853 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002854 reg = FDI_TX_CTL(pipe);
2855 temp = I915_READ(reg);
2856 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2857
2858 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002859 udelay(100);
2860
Chris Wilson5eddb702010-09-11 13:48:45 +01002861 reg = FDI_RX_CTL(pipe);
2862 temp = I915_READ(reg);
2863 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002864
2865 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002866 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002867 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01002868
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002869 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002870 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01002871
2872 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01002873 intel_update_fbc(dev);
2874 intel_clear_scanline_wait(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01002875 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002876}
2877
2878static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2879{
2880 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2881 int pipe = intel_crtc->pipe;
2882 int plane = intel_crtc->plane;
2883
Zhenyu Wang2c072452009-06-05 15:38:42 +08002884 /* XXX: When our outputs are all unaware of DPMS modes other than off
2885 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2886 */
2887 switch (mode) {
2888 case DRM_MODE_DPMS_ON:
2889 case DRM_MODE_DPMS_STANDBY:
2890 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01002891 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002892 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01002893 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002894
Zhenyu Wang2c072452009-06-05 15:38:42 +08002895 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002896 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002897 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002898 break;
2899 }
2900}
2901
Daniel Vetter02e792f2009-09-15 22:57:34 +02002902static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2903{
Daniel Vetter02e792f2009-09-15 22:57:34 +02002904 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01002905 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002906 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002907
Chris Wilson23f09ce2010-08-12 13:53:37 +01002908 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00002909 dev_priv->mm.interruptible = false;
2910 (void) intel_overlay_switch_off(intel_crtc->overlay);
2911 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01002912 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02002913 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02002914
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01002915 /* Let userspace switch the overlay on again. In most cases userspace
2916 * has to recompute where to put it anyway.
2917 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002918}
2919
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002920static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002921{
2922 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002923 struct drm_i915_private *dev_priv = dev->dev_private;
2924 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2925 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07002926 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08002927
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002928 if (intel_crtc->active)
2929 return;
2930
2931 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01002932 intel_update_watermarks(dev);
2933
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08002934 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002935 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002936 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002937
2938 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002939 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002940
2941 /* Give the overlay scaler a chance to enable if it's on this pipe */
2942 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01002943 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002944}
2945
2946static void i9xx_crtc_disable(struct drm_crtc *crtc)
2947{
2948 struct drm_device *dev = crtc->dev;
2949 struct drm_i915_private *dev_priv = dev->dev_private;
2950 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2951 int pipe = intel_crtc->pipe;
2952 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002953
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002954 if (!intel_crtc->active)
2955 return;
2956
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002957 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002958 intel_crtc_wait_for_pending_flips(crtc);
2959 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002960 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01002961 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002962
2963 if (dev_priv->cfb_plane == plane &&
2964 dev_priv->display.disable_fbc)
2965 dev_priv->display.disable_fbc(dev);
2966
Jesse Barnesb24e7172011-01-04 15:09:30 -08002967 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002968 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08002969 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002970
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002971 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002972 intel_update_fbc(dev);
2973 intel_update_watermarks(dev);
2974 intel_clear_scanline_wait(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002975}
2976
2977static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2978{
Jesse Barnes79e53942008-11-07 14:24:08 -08002979 /* XXX: When our outputs are all unaware of DPMS modes other than off
2980 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2981 */
2982 switch (mode) {
2983 case DRM_MODE_DPMS_ON:
2984 case DRM_MODE_DPMS_STANDBY:
2985 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002986 i9xx_crtc_enable(crtc);
2987 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08002988 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002989 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002990 break;
2991 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002992}
2993
2994/**
2995 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08002996 */
2997static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2998{
2999 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07003000 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003001 struct drm_i915_master_private *master_priv;
3002 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3003 int pipe = intel_crtc->pipe;
3004 bool enabled;
3005
Chris Wilson032d2a02010-09-06 16:17:22 +01003006 if (intel_crtc->dpms_mode == mode)
3007 return;
3008
Chris Wilsondebcadd2010-08-07 11:01:33 +01003009 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01003010
Jesse Barnese70236a2009-09-21 10:42:27 -07003011 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08003012
3013 if (!dev->primary->master)
3014 return;
3015
3016 master_priv = dev->primary->master->driver_priv;
3017 if (!master_priv->sarea_priv)
3018 return;
3019
3020 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3021
3022 switch (pipe) {
3023 case 0:
3024 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3025 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3026 break;
3027 case 1:
3028 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3029 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3030 break;
3031 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003032 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003033 break;
3034 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003035}
3036
Chris Wilsoncdd59982010-09-08 16:30:16 +01003037static void intel_crtc_disable(struct drm_crtc *crtc)
3038{
3039 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3040 struct drm_device *dev = crtc->dev;
3041
3042 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
3043
3044 if (crtc->fb) {
3045 mutex_lock(&dev->struct_mutex);
3046 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
3047 mutex_unlock(&dev->struct_mutex);
3048 }
3049}
3050
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003051/* Prepare for a mode set.
3052 *
3053 * Note we could be a lot smarter here. We need to figure out which outputs
3054 * will be enabled, which disabled (in short, how the config will changes)
3055 * and perform the minimum necessary steps to accomplish that, e.g. updating
3056 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3057 * panel fitting is in the proper state, etc.
3058 */
3059static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003060{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003061 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003062}
3063
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003064static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003065{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003066 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003067}
3068
3069static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3070{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003071 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003072}
3073
3074static void ironlake_crtc_commit(struct drm_crtc *crtc)
3075{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003076 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003077}
3078
3079void intel_encoder_prepare (struct drm_encoder *encoder)
3080{
3081 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3082 /* lvds has its own version of prepare see intel_lvds_prepare */
3083 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3084}
3085
3086void intel_encoder_commit (struct drm_encoder *encoder)
3087{
3088 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3089 /* lvds has its own version of commit see intel_lvds_commit */
3090 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
3091}
3092
Chris Wilsonea5b2132010-08-04 13:50:23 +01003093void intel_encoder_destroy(struct drm_encoder *encoder)
3094{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003095 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003096
Chris Wilsonea5b2132010-08-04 13:50:23 +01003097 drm_encoder_cleanup(encoder);
3098 kfree(intel_encoder);
3099}
3100
Jesse Barnes79e53942008-11-07 14:24:08 -08003101static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3102 struct drm_display_mode *mode,
3103 struct drm_display_mode *adjusted_mode)
3104{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003105 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003106
Eric Anholtbad720f2009-10-22 16:11:14 -07003107 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003108 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003109 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3110 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003111 }
Chris Wilson89749352010-09-12 18:25:19 +01003112
3113 /* XXX some encoders set the crtcinfo, others don't.
3114 * Obviously we need some form of conflict resolution here...
3115 */
3116 if (adjusted_mode->crtc_htotal == 0)
3117 drm_mode_set_crtcinfo(adjusted_mode, 0);
3118
Jesse Barnes79e53942008-11-07 14:24:08 -08003119 return true;
3120}
3121
Jesse Barnese70236a2009-09-21 10:42:27 -07003122static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003123{
Jesse Barnese70236a2009-09-21 10:42:27 -07003124 return 400000;
3125}
Jesse Barnes79e53942008-11-07 14:24:08 -08003126
Jesse Barnese70236a2009-09-21 10:42:27 -07003127static int i915_get_display_clock_speed(struct drm_device *dev)
3128{
3129 return 333000;
3130}
Jesse Barnes79e53942008-11-07 14:24:08 -08003131
Jesse Barnese70236a2009-09-21 10:42:27 -07003132static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3133{
3134 return 200000;
3135}
Jesse Barnes79e53942008-11-07 14:24:08 -08003136
Jesse Barnese70236a2009-09-21 10:42:27 -07003137static int i915gm_get_display_clock_speed(struct drm_device *dev)
3138{
3139 u16 gcfgc = 0;
3140
3141 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3142
3143 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003144 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003145 else {
3146 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3147 case GC_DISPLAY_CLOCK_333_MHZ:
3148 return 333000;
3149 default:
3150 case GC_DISPLAY_CLOCK_190_200_MHZ:
3151 return 190000;
3152 }
3153 }
3154}
Jesse Barnes79e53942008-11-07 14:24:08 -08003155
Jesse Barnese70236a2009-09-21 10:42:27 -07003156static int i865_get_display_clock_speed(struct drm_device *dev)
3157{
3158 return 266000;
3159}
3160
3161static int i855_get_display_clock_speed(struct drm_device *dev)
3162{
3163 u16 hpllcc = 0;
3164 /* Assume that the hardware is in the high speed state. This
3165 * should be the default.
3166 */
3167 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3168 case GC_CLOCK_133_200:
3169 case GC_CLOCK_100_200:
3170 return 200000;
3171 case GC_CLOCK_166_250:
3172 return 250000;
3173 case GC_CLOCK_100_133:
3174 return 133000;
3175 }
3176
3177 /* Shouldn't happen */
3178 return 0;
3179}
3180
3181static int i830_get_display_clock_speed(struct drm_device *dev)
3182{
3183 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003184}
3185
Zhenyu Wang2c072452009-06-05 15:38:42 +08003186struct fdi_m_n {
3187 u32 tu;
3188 u32 gmch_m;
3189 u32 gmch_n;
3190 u32 link_m;
3191 u32 link_n;
3192};
3193
3194static void
3195fdi_reduce_ratio(u32 *num, u32 *den)
3196{
3197 while (*num > 0xffffff || *den > 0xffffff) {
3198 *num >>= 1;
3199 *den >>= 1;
3200 }
3201}
3202
Zhenyu Wang2c072452009-06-05 15:38:42 +08003203static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003204ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3205 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003206{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003207 m_n->tu = 64; /* default size */
3208
Chris Wilson22ed1112010-12-04 01:01:29 +00003209 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3210 m_n->gmch_m = bits_per_pixel * pixel_clock;
3211 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003212 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3213
Chris Wilson22ed1112010-12-04 01:01:29 +00003214 m_n->link_m = pixel_clock;
3215 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003216 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3217}
3218
3219
Shaohua Li7662c8b2009-06-26 11:23:55 +08003220struct intel_watermark_params {
3221 unsigned long fifo_size;
3222 unsigned long max_wm;
3223 unsigned long default_wm;
3224 unsigned long guard_size;
3225 unsigned long cacheline_size;
3226};
3227
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003228/* Pineview has different values for various configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003229static const struct intel_watermark_params pineview_display_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003230 PINEVIEW_DISPLAY_FIFO,
3231 PINEVIEW_MAX_WM,
3232 PINEVIEW_DFT_WM,
3233 PINEVIEW_GUARD_WM,
3234 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003235};
Chris Wilsond2102462011-01-24 17:43:27 +00003236static const struct intel_watermark_params pineview_display_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003237 PINEVIEW_DISPLAY_FIFO,
3238 PINEVIEW_MAX_WM,
3239 PINEVIEW_DFT_HPLLOFF_WM,
3240 PINEVIEW_GUARD_WM,
3241 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003242};
Chris Wilsond2102462011-01-24 17:43:27 +00003243static const struct intel_watermark_params pineview_cursor_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003244 PINEVIEW_CURSOR_FIFO,
3245 PINEVIEW_CURSOR_MAX_WM,
3246 PINEVIEW_CURSOR_DFT_WM,
3247 PINEVIEW_CURSOR_GUARD_WM,
3248 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003249};
Chris Wilsond2102462011-01-24 17:43:27 +00003250static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003251 PINEVIEW_CURSOR_FIFO,
3252 PINEVIEW_CURSOR_MAX_WM,
3253 PINEVIEW_CURSOR_DFT_WM,
3254 PINEVIEW_CURSOR_GUARD_WM,
3255 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003256};
Chris Wilsond2102462011-01-24 17:43:27 +00003257static const struct intel_watermark_params g4x_wm_info = {
Jesse Barnes0e442c62009-10-19 10:09:33 +09003258 G4X_FIFO_SIZE,
3259 G4X_MAX_WM,
3260 G4X_MAX_WM,
3261 2,
3262 G4X_FIFO_LINE_SIZE,
3263};
Chris Wilsond2102462011-01-24 17:43:27 +00003264static const struct intel_watermark_params g4x_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003265 I965_CURSOR_FIFO,
3266 I965_CURSOR_MAX_WM,
3267 I965_CURSOR_DFT_WM,
3268 2,
3269 G4X_FIFO_LINE_SIZE,
3270};
Chris Wilsond2102462011-01-24 17:43:27 +00003271static const struct intel_watermark_params i965_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003272 I965_CURSOR_FIFO,
3273 I965_CURSOR_MAX_WM,
3274 I965_CURSOR_DFT_WM,
3275 2,
3276 I915_FIFO_LINE_SIZE,
3277};
Chris Wilsond2102462011-01-24 17:43:27 +00003278static const struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003279 I945_FIFO_SIZE,
3280 I915_MAX_WM,
3281 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003282 2,
3283 I915_FIFO_LINE_SIZE
3284};
Chris Wilsond2102462011-01-24 17:43:27 +00003285static const struct intel_watermark_params i915_wm_info = {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003286 I915_FIFO_SIZE,
3287 I915_MAX_WM,
3288 1,
3289 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003290 I915_FIFO_LINE_SIZE
3291};
Chris Wilsond2102462011-01-24 17:43:27 +00003292static const struct intel_watermark_params i855_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003293 I855GM_FIFO_SIZE,
3294 I915_MAX_WM,
3295 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003296 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003297 I830_FIFO_LINE_SIZE
3298};
Chris Wilsond2102462011-01-24 17:43:27 +00003299static const struct intel_watermark_params i830_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003300 I830_FIFO_SIZE,
3301 I915_MAX_WM,
3302 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003303 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003304 I830_FIFO_LINE_SIZE
3305};
3306
Chris Wilsond2102462011-01-24 17:43:27 +00003307static const struct intel_watermark_params ironlake_display_wm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003308 ILK_DISPLAY_FIFO,
3309 ILK_DISPLAY_MAXWM,
3310 ILK_DISPLAY_DFTWM,
3311 2,
3312 ILK_FIFO_LINE_SIZE
3313};
Chris Wilsond2102462011-01-24 17:43:27 +00003314static const struct intel_watermark_params ironlake_cursor_wm_info = {
Zhao Yakuic936f442010-06-12 14:32:26 +08003315 ILK_CURSOR_FIFO,
3316 ILK_CURSOR_MAXWM,
3317 ILK_CURSOR_DFTWM,
3318 2,
3319 ILK_FIFO_LINE_SIZE
3320};
Chris Wilsond2102462011-01-24 17:43:27 +00003321static const struct intel_watermark_params ironlake_display_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003322 ILK_DISPLAY_SR_FIFO,
3323 ILK_DISPLAY_MAX_SRWM,
3324 ILK_DISPLAY_DFT_SRWM,
3325 2,
3326 ILK_FIFO_LINE_SIZE
3327};
Chris Wilsond2102462011-01-24 17:43:27 +00003328static const struct intel_watermark_params ironlake_cursor_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003329 ILK_CURSOR_SR_FIFO,
3330 ILK_CURSOR_MAX_SRWM,
3331 ILK_CURSOR_DFT_SRWM,
3332 2,
3333 ILK_FIFO_LINE_SIZE
3334};
3335
Chris Wilsond2102462011-01-24 17:43:27 +00003336static const struct intel_watermark_params sandybridge_display_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003337 SNB_DISPLAY_FIFO,
3338 SNB_DISPLAY_MAXWM,
3339 SNB_DISPLAY_DFTWM,
3340 2,
3341 SNB_FIFO_LINE_SIZE
3342};
Chris Wilsond2102462011-01-24 17:43:27 +00003343static const struct intel_watermark_params sandybridge_cursor_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003344 SNB_CURSOR_FIFO,
3345 SNB_CURSOR_MAXWM,
3346 SNB_CURSOR_DFTWM,
3347 2,
3348 SNB_FIFO_LINE_SIZE
3349};
Chris Wilsond2102462011-01-24 17:43:27 +00003350static const struct intel_watermark_params sandybridge_display_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003351 SNB_DISPLAY_SR_FIFO,
3352 SNB_DISPLAY_MAX_SRWM,
3353 SNB_DISPLAY_DFT_SRWM,
3354 2,
3355 SNB_FIFO_LINE_SIZE
3356};
Chris Wilsond2102462011-01-24 17:43:27 +00003357static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003358 SNB_CURSOR_SR_FIFO,
3359 SNB_CURSOR_MAX_SRWM,
3360 SNB_CURSOR_DFT_SRWM,
3361 2,
3362 SNB_FIFO_LINE_SIZE
3363};
3364
3365
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003366/**
3367 * intel_calculate_wm - calculate watermark level
3368 * @clock_in_khz: pixel clock
3369 * @wm: chip FIFO params
3370 * @pixel_size: display pixel size
3371 * @latency_ns: memory latency for the platform
3372 *
3373 * Calculate the watermark level (the level at which the display plane will
3374 * start fetching from memory again). Each chip has a different display
3375 * FIFO size and allocation, so the caller needs to figure that out and pass
3376 * in the correct intel_watermark_params structure.
3377 *
3378 * As the pixel clock runs, the FIFO will be drained at a rate that depends
3379 * on the pixel size. When it reaches the watermark level, it'll start
3380 * fetching FIFO line sized based chunks from memory until the FIFO fills
3381 * past the watermark point. If the FIFO drains completely, a FIFO underrun
3382 * will occur, and a display engine hang could result.
3383 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003384static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
Chris Wilsond2102462011-01-24 17:43:27 +00003385 const struct intel_watermark_params *wm,
3386 int fifo_size,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003387 int pixel_size,
3388 unsigned long latency_ns)
3389{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003390 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003391
Jesse Barnesd6604672009-09-11 12:25:56 -07003392 /*
3393 * Note: we need to make sure we don't overflow for various clock &
3394 * latency values.
3395 * clocks go from a few thousand to several hundred thousand.
3396 * latency is usually a few thousand
3397 */
3398 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
3399 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003400 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003401
Joe Perchesbbb0aef52011-04-17 20:35:52 -07003402 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003403
Chris Wilsond2102462011-01-24 17:43:27 +00003404 wm_size = fifo_size - (entries_required + wm->guard_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003405
Joe Perchesbbb0aef52011-04-17 20:35:52 -07003406 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003407
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003408 /* Don't promote wm_size to unsigned... */
3409 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003410 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01003411 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003412 wm_size = wm->default_wm;
3413 return wm_size;
3414}
3415
3416struct cxsr_latency {
3417 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08003418 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003419 unsigned long fsb_freq;
3420 unsigned long mem_freq;
3421 unsigned long display_sr;
3422 unsigned long display_hpll_disable;
3423 unsigned long cursor_sr;
3424 unsigned long cursor_hpll_disable;
3425};
3426
Chris Wilson403c89f2010-08-04 15:25:31 +01003427static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08003428 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
3429 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
3430 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
3431 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
3432 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003433
Li Peng95534262010-05-18 18:58:44 +08003434 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
3435 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
3436 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
3437 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
3438 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003439
Li Peng95534262010-05-18 18:58:44 +08003440 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
3441 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
3442 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
3443 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
3444 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003445
Li Peng95534262010-05-18 18:58:44 +08003446 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
3447 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
3448 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
3449 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
3450 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003451
Li Peng95534262010-05-18 18:58:44 +08003452 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
3453 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
3454 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
3455 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
3456 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003457
Li Peng95534262010-05-18 18:58:44 +08003458 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
3459 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
3460 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
3461 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
3462 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003463};
3464
Chris Wilson403c89f2010-08-04 15:25:31 +01003465static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
3466 int is_ddr3,
3467 int fsb,
3468 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003469{
Chris Wilson403c89f2010-08-04 15:25:31 +01003470 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003471 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003472
3473 if (fsb == 0 || mem == 0)
3474 return NULL;
3475
3476 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
3477 latency = &cxsr_latency_table[i];
3478 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08003479 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303480 fsb == latency->fsb_freq && mem == latency->mem_freq)
3481 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003482 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303483
Zhao Yakui28c97732009-10-09 11:39:41 +08003484 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303485
3486 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003487}
3488
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003489static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003490{
3491 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003492
3493 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003494 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003495}
3496
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07003497/*
3498 * Latency for FIFO fetches is dependent on several factors:
3499 * - memory configuration (speed, channels)
3500 * - chipset
3501 * - current MCH state
3502 * It can be fairly high in some situations, so here we assume a fairly
3503 * pessimal value. It's a tradeoff between extra memory fetches (if we
3504 * set this value too high, the FIFO will fetch frequently to stay full)
3505 * and power consumption (set it too low to save power and we might see
3506 * FIFO underruns and display "flicker").
3507 *
3508 * A value of 5us seems to be a good balance; safe for very low end
3509 * platforms but not overly aggressive on lower latency configs.
3510 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003511static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003512
Jesse Barnese70236a2009-09-21 10:42:27 -07003513static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003514{
3515 struct drm_i915_private *dev_priv = dev->dev_private;
3516 uint32_t dsparb = I915_READ(DSPARB);
3517 int size;
3518
Chris Wilson8de9b312010-07-19 19:59:52 +01003519 size = dsparb & 0x7f;
3520 if (plane)
3521 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003522
Zhao Yakui28c97732009-10-09 11:39:41 +08003523 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003524 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003525
3526 return size;
3527}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003528
Jesse Barnese70236a2009-09-21 10:42:27 -07003529static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3530{
3531 struct drm_i915_private *dev_priv = dev->dev_private;
3532 uint32_t dsparb = I915_READ(DSPARB);
3533 int size;
3534
Chris Wilson8de9b312010-07-19 19:59:52 +01003535 size = dsparb & 0x1ff;
3536 if (plane)
3537 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07003538 size >>= 1; /* Convert to cachelines */
3539
Zhao Yakui28c97732009-10-09 11:39:41 +08003540 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003541 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003542
3543 return size;
3544}
3545
3546static int i845_get_fifo_size(struct drm_device *dev, int plane)
3547{
3548 struct drm_i915_private *dev_priv = dev->dev_private;
3549 uint32_t dsparb = I915_READ(DSPARB);
3550 int size;
3551
3552 size = dsparb & 0x7f;
3553 size >>= 2; /* Convert to cachelines */
3554
Zhao Yakui28c97732009-10-09 11:39:41 +08003555 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003556 plane ? "B" : "A",
3557 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003558
3559 return size;
3560}
3561
3562static int i830_get_fifo_size(struct drm_device *dev, int plane)
3563{
3564 struct drm_i915_private *dev_priv = dev->dev_private;
3565 uint32_t dsparb = I915_READ(DSPARB);
3566 int size;
3567
3568 size = dsparb & 0x7f;
3569 size >>= 1; /* Convert to cachelines */
3570
Zhao Yakui28c97732009-10-09 11:39:41 +08003571 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003572 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003573
3574 return size;
3575}
3576
Chris Wilsond2102462011-01-24 17:43:27 +00003577static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
3578{
3579 struct drm_crtc *crtc, *enabled = NULL;
3580
3581 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3582 if (crtc->enabled && crtc->fb) {
3583 if (enabled)
3584 return NULL;
3585 enabled = crtc;
3586 }
3587 }
3588
3589 return enabled;
3590}
3591
3592static void pineview_update_wm(struct drm_device *dev)
Zhao Yakuid4294342010-03-22 22:45:36 +08003593{
3594 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003595 struct drm_crtc *crtc;
Chris Wilson403c89f2010-08-04 15:25:31 +01003596 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003597 u32 reg;
3598 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003599
Chris Wilson403c89f2010-08-04 15:25:31 +01003600 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003601 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003602 if (!latency) {
3603 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3604 pineview_disable_cxsr(dev);
3605 return;
3606 }
3607
Chris Wilsond2102462011-01-24 17:43:27 +00003608 crtc = single_enabled_crtc(dev);
3609 if (crtc) {
3610 int clock = crtc->mode.clock;
3611 int pixel_size = crtc->fb->bits_per_pixel / 8;
Zhao Yakuid4294342010-03-22 22:45:36 +08003612
3613 /* Display SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003614 wm = intel_calculate_wm(clock, &pineview_display_wm,
3615 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003616 pixel_size, latency->display_sr);
3617 reg = I915_READ(DSPFW1);
3618 reg &= ~DSPFW_SR_MASK;
3619 reg |= wm << DSPFW_SR_SHIFT;
3620 I915_WRITE(DSPFW1, reg);
3621 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3622
3623 /* cursor SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003624 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
3625 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003626 pixel_size, latency->cursor_sr);
3627 reg = I915_READ(DSPFW3);
3628 reg &= ~DSPFW_CURSOR_SR_MASK;
3629 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3630 I915_WRITE(DSPFW3, reg);
3631
3632 /* Display HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003633 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
3634 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003635 pixel_size, latency->display_hpll_disable);
3636 reg = I915_READ(DSPFW3);
3637 reg &= ~DSPFW_HPLL_SR_MASK;
3638 reg |= wm & DSPFW_HPLL_SR_MASK;
3639 I915_WRITE(DSPFW3, reg);
3640
3641 /* cursor HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003642 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
3643 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003644 pixel_size, latency->cursor_hpll_disable);
3645 reg = I915_READ(DSPFW3);
3646 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3647 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3648 I915_WRITE(DSPFW3, reg);
3649 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3650
3651 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003652 I915_WRITE(DSPFW3,
3653 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003654 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3655 } else {
3656 pineview_disable_cxsr(dev);
3657 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3658 }
3659}
3660
Chris Wilson417ae142011-01-19 15:04:42 +00003661static bool g4x_compute_wm0(struct drm_device *dev,
3662 int plane,
3663 const struct intel_watermark_params *display,
3664 int display_latency_ns,
3665 const struct intel_watermark_params *cursor,
3666 int cursor_latency_ns,
3667 int *plane_wm,
3668 int *cursor_wm)
Jesse Barnes652c3932009-08-17 13:31:43 -07003669{
Chris Wilson417ae142011-01-19 15:04:42 +00003670 struct drm_crtc *crtc;
3671 int htotal, hdisplay, clock, pixel_size;
3672 int line_time_us, line_count;
3673 int entries, tlb_miss;
Jesse Barnes652c3932009-08-17 13:31:43 -07003674
Chris Wilson417ae142011-01-19 15:04:42 +00003675 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson5c72d062011-04-13 09:28:23 +01003676 if (crtc->fb == NULL || !crtc->enabled) {
3677 *cursor_wm = cursor->guard_size;
3678 *plane_wm = display->guard_size;
Chris Wilson417ae142011-01-19 15:04:42 +00003679 return false;
Chris Wilson5c72d062011-04-13 09:28:23 +01003680 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003681
Chris Wilson417ae142011-01-19 15:04:42 +00003682 htotal = crtc->mode.htotal;
3683 hdisplay = crtc->mode.hdisplay;
3684 clock = crtc->mode.clock;
3685 pixel_size = crtc->fb->bits_per_pixel / 8;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003686
Chris Wilson417ae142011-01-19 15:04:42 +00003687 /* Use the small buffer method to calculate plane watermark */
3688 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
3689 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
3690 if (tlb_miss > 0)
3691 entries += tlb_miss;
3692 entries = DIV_ROUND_UP(entries, display->cacheline_size);
3693 *plane_wm = entries + display->guard_size;
3694 if (*plane_wm > (int)display->max_wm)
3695 *plane_wm = display->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003696
Chris Wilson417ae142011-01-19 15:04:42 +00003697 /* Use the large buffer method to calculate cursor watermark */
3698 line_time_us = ((htotal * 1000) / clock);
3699 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
3700 entries = line_count * 64 * pixel_size;
3701 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
3702 if (tlb_miss > 0)
3703 entries += tlb_miss;
3704 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3705 *cursor_wm = entries + cursor->guard_size;
3706 if (*cursor_wm > (int)cursor->max_wm)
3707 *cursor_wm = (int)cursor->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003708
Chris Wilson417ae142011-01-19 15:04:42 +00003709 return true;
3710}
Jesse Barnes0e442c62009-10-19 10:09:33 +09003711
Chris Wilson417ae142011-01-19 15:04:42 +00003712/*
3713 * Check the wm result.
3714 *
3715 * If any calculated watermark values is larger than the maximum value that
3716 * can be programmed into the associated watermark register, that watermark
3717 * must be disabled.
3718 */
3719static bool g4x_check_srwm(struct drm_device *dev,
3720 int display_wm, int cursor_wm,
3721 const struct intel_watermark_params *display,
3722 const struct intel_watermark_params *cursor)
3723{
3724 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
3725 display_wm, cursor_wm);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003726
Chris Wilson417ae142011-01-19 15:04:42 +00003727 if (display_wm > display->max_wm) {
Joe Perchesbbb0aef52011-04-17 20:35:52 -07003728 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00003729 display_wm, display->max_wm);
3730 return false;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003731 }
3732
Chris Wilson417ae142011-01-19 15:04:42 +00003733 if (cursor_wm > cursor->max_wm) {
Joe Perchesbbb0aef52011-04-17 20:35:52 -07003734 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00003735 cursor_wm, cursor->max_wm);
3736 return false;
3737 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003738
Chris Wilson417ae142011-01-19 15:04:42 +00003739 if (!(display_wm || cursor_wm)) {
3740 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
3741 return false;
3742 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003743
Chris Wilson417ae142011-01-19 15:04:42 +00003744 return true;
3745}
3746
3747static bool g4x_compute_srwm(struct drm_device *dev,
Chris Wilsond2102462011-01-24 17:43:27 +00003748 int plane,
3749 int latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00003750 const struct intel_watermark_params *display,
3751 const struct intel_watermark_params *cursor,
3752 int *display_wm, int *cursor_wm)
3753{
Chris Wilsond2102462011-01-24 17:43:27 +00003754 struct drm_crtc *crtc;
3755 int hdisplay, htotal, pixel_size, clock;
Chris Wilson417ae142011-01-19 15:04:42 +00003756 unsigned long line_time_us;
3757 int line_count, line_size;
3758 int small, large;
3759 int entries;
3760
3761 if (!latency_ns) {
3762 *display_wm = *cursor_wm = 0;
3763 return false;
3764 }
3765
Chris Wilsond2102462011-01-24 17:43:27 +00003766 crtc = intel_get_crtc_for_plane(dev, plane);
3767 hdisplay = crtc->mode.hdisplay;
3768 htotal = crtc->mode.htotal;
3769 clock = crtc->mode.clock;
3770 pixel_size = crtc->fb->bits_per_pixel / 8;
3771
Chris Wilson417ae142011-01-19 15:04:42 +00003772 line_time_us = (htotal * 1000) / clock;
3773 line_count = (latency_ns / line_time_us + 1000) / 1000;
3774 line_size = hdisplay * pixel_size;
3775
3776 /* Use the minimum of the small and large buffer method for primary */
3777 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
3778 large = line_count * line_size;
3779
3780 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
3781 *display_wm = entries + display->guard_size;
3782
3783 /* calculate the self-refresh watermark for display cursor */
3784 entries = line_count * pixel_size * 64;
3785 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3786 *cursor_wm = entries + cursor->guard_size;
3787
3788 return g4x_check_srwm(dev,
3789 *display_wm, *cursor_wm,
3790 display, cursor);
3791}
3792
Yuanhan Liu7ccb4a52011-03-18 07:37:35 +00003793#define single_plane_enabled(mask) is_power_of_2(mask)
Chris Wilsond2102462011-01-24 17:43:27 +00003794
3795static void g4x_update_wm(struct drm_device *dev)
Chris Wilson417ae142011-01-19 15:04:42 +00003796{
3797 static const int sr_latency_ns = 12000;
3798 struct drm_i915_private *dev_priv = dev->dev_private;
3799 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00003800 int plane_sr, cursor_sr;
3801 unsigned int enabled = 0;
Chris Wilson417ae142011-01-19 15:04:42 +00003802
3803 if (g4x_compute_wm0(dev, 0,
3804 &g4x_wm_info, latency_ns,
3805 &g4x_cursor_wm_info, latency_ns,
3806 &planea_wm, &cursora_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00003807 enabled |= 1;
Chris Wilson417ae142011-01-19 15:04:42 +00003808
3809 if (g4x_compute_wm0(dev, 1,
3810 &g4x_wm_info, latency_ns,
3811 &g4x_cursor_wm_info, latency_ns,
3812 &planeb_wm, &cursorb_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00003813 enabled |= 2;
Chris Wilson417ae142011-01-19 15:04:42 +00003814
3815 plane_sr = cursor_sr = 0;
Chris Wilsond2102462011-01-24 17:43:27 +00003816 if (single_plane_enabled(enabled) &&
3817 g4x_compute_srwm(dev, ffs(enabled) - 1,
3818 sr_latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00003819 &g4x_wm_info,
3820 &g4x_cursor_wm_info,
3821 &plane_sr, &cursor_sr))
3822 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
3823 else
3824 I915_WRITE(FW_BLC_SELF,
3825 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
3826
Chris Wilson308977a2011-02-02 10:41:20 +00003827 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
3828 planea_wm, cursora_wm,
3829 planeb_wm, cursorb_wm,
3830 plane_sr, cursor_sr);
Chris Wilson417ae142011-01-19 15:04:42 +00003831
3832 I915_WRITE(DSPFW1,
3833 (plane_sr << DSPFW_SR_SHIFT) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003834 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
Chris Wilson417ae142011-01-19 15:04:42 +00003835 (planeb_wm << DSPFW_PLANEB_SHIFT) |
3836 planea_wm);
3837 I915_WRITE(DSPFW2,
3838 (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003839 (cursora_wm << DSPFW_CURSORA_SHIFT));
3840 /* HPLL off in SR has some issues on G4x... disable it */
Chris Wilson417ae142011-01-19 15:04:42 +00003841 I915_WRITE(DSPFW3,
3842 (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003843 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003844}
3845
Chris Wilsond2102462011-01-24 17:43:27 +00003846static void i965_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003847{
3848 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003849 struct drm_crtc *crtc;
3850 int srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003851 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003852
Jesse Barnes1dc75462009-10-19 10:08:17 +09003853 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003854 crtc = single_enabled_crtc(dev);
3855 if (crtc) {
Jesse Barnes1dc75462009-10-19 10:08:17 +09003856 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003857 static const int sr_latency_ns = 12000;
Chris Wilsond2102462011-01-24 17:43:27 +00003858 int clock = crtc->mode.clock;
3859 int htotal = crtc->mode.htotal;
3860 int hdisplay = crtc->mode.hdisplay;
3861 int pixel_size = crtc->fb->bits_per_pixel / 8;
3862 unsigned long line_time_us;
3863 int entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003864
Chris Wilsond2102462011-01-24 17:43:27 +00003865 line_time_us = ((htotal * 1000) / clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003866
3867 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00003868 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3869 pixel_size * hdisplay;
3870 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
Chris Wilsond2102462011-01-24 17:43:27 +00003871 srwm = I965_FIFO_SIZE - entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003872 if (srwm < 0)
3873 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003874 srwm &= 0x1ff;
Chris Wilson308977a2011-02-02 10:41:20 +00003875 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
3876 entries, srwm);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003877
Chris Wilsond2102462011-01-24 17:43:27 +00003878 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003879 pixel_size * 64;
Chris Wilsond2102462011-01-24 17:43:27 +00003880 entries = DIV_ROUND_UP(entries,
Chris Wilson8de9b312010-07-19 19:59:52 +01003881 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003882 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilsond2102462011-01-24 17:43:27 +00003883 (entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003884
3885 if (cursor_sr > i965_cursor_wm_info.max_wm)
3886 cursor_sr = i965_cursor_wm_info.max_wm;
3887
3888 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3889 "cursor %d\n", srwm, cursor_sr);
3890
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003891 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003892 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303893 } else {
3894 /* Turn off self refresh if both pipes are enabled */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003895 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003896 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3897 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003898 }
3899
3900 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3901 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003902
3903 /* 965 has limitations... */
Chris Wilson417ae142011-01-19 15:04:42 +00003904 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
3905 (8 << 16) | (8 << 8) | (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003906 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003907 /* update cursor SR watermark */
3908 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003909}
3910
Chris Wilsond2102462011-01-24 17:43:27 +00003911static void i9xx_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003912{
3913 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003914 const struct intel_watermark_params *wm_info;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003915 uint32_t fwater_lo;
3916 uint32_t fwater_hi;
Chris Wilsond2102462011-01-24 17:43:27 +00003917 int cwm, srwm = 1;
3918 int fifo_size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003919 int planea_wm, planeb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00003920 struct drm_crtc *crtc, *enabled = NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003921
Chris Wilson72557b42011-01-31 10:29:55 +00003922 if (IS_I945GM(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00003923 wm_info = &i945_wm_info;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003924 else if (!IS_GEN2(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00003925 wm_info = &i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003926 else
Chris Wilsond2102462011-01-24 17:43:27 +00003927 wm_info = &i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003928
Chris Wilsond2102462011-01-24 17:43:27 +00003929 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3930 crtc = intel_get_crtc_for_plane(dev, 0);
3931 if (crtc->enabled && crtc->fb) {
3932 planea_wm = intel_calculate_wm(crtc->mode.clock,
3933 wm_info, fifo_size,
3934 crtc->fb->bits_per_pixel / 8,
3935 latency_ns);
3936 enabled = crtc;
3937 } else
3938 planea_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003939
Chris Wilsond2102462011-01-24 17:43:27 +00003940 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
3941 crtc = intel_get_crtc_for_plane(dev, 1);
3942 if (crtc->enabled && crtc->fb) {
3943 planeb_wm = intel_calculate_wm(crtc->mode.clock,
3944 wm_info, fifo_size,
3945 crtc->fb->bits_per_pixel / 8,
3946 latency_ns);
3947 if (enabled == NULL)
3948 enabled = crtc;
3949 else
3950 enabled = NULL;
3951 } else
3952 planeb_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003953
Zhao Yakui28c97732009-10-09 11:39:41 +08003954 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003955
3956 /*
3957 * Overlay gets an aggressive default since video jitter is bad.
3958 */
3959 cwm = 2;
3960
Alexander Lam18b21902011-01-03 13:28:56 -05003961 /* Play safe and disable self-refresh before adjusting watermarks. */
3962 if (IS_I945G(dev) || IS_I945GM(dev))
3963 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
3964 else if (IS_I915GM(dev))
3965 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3966
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003967 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003968 if (HAS_FW_BLC(dev) && enabled) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003969 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003970 static const int sr_latency_ns = 6000;
Chris Wilsond2102462011-01-24 17:43:27 +00003971 int clock = enabled->mode.clock;
3972 int htotal = enabled->mode.htotal;
3973 int hdisplay = enabled->mode.hdisplay;
3974 int pixel_size = enabled->fb->bits_per_pixel / 8;
3975 unsigned long line_time_us;
3976 int entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003977
Chris Wilsond2102462011-01-24 17:43:27 +00003978 line_time_us = (htotal * 1000) / clock;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003979
3980 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00003981 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3982 pixel_size * hdisplay;
3983 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
3984 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
3985 srwm = wm_info->fifo_size - entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003986 if (srwm < 0)
3987 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08003988
3989 if (IS_I945G(dev) || IS_I945GM(dev))
Alexander Lam18b21902011-01-03 13:28:56 -05003990 I915_WRITE(FW_BLC_SELF,
3991 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3992 else if (IS_I915GM(dev))
Li Pengee980b82010-01-27 19:01:11 +08003993 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003994 }
3995
Zhao Yakui28c97732009-10-09 11:39:41 +08003996 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003997 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003998
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003999 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
4000 fwater_hi = (cwm & 0x1f);
4001
4002 /* Set request length to 8 cachelines per fetch */
4003 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
4004 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004005
4006 I915_WRITE(FW_BLC, fwater_lo);
4007 I915_WRITE(FW_BLC2, fwater_hi);
Alexander Lam18b21902011-01-03 13:28:56 -05004008
Chris Wilsond2102462011-01-24 17:43:27 +00004009 if (HAS_FW_BLC(dev)) {
4010 if (enabled) {
4011 if (IS_I945G(dev) || IS_I945GM(dev))
4012 I915_WRITE(FW_BLC_SELF,
4013 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4014 else if (IS_I915GM(dev))
4015 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
4016 DRM_DEBUG_KMS("memory self refresh enabled\n");
4017 } else
4018 DRM_DEBUG_KMS("memory self refresh disabled\n");
4019 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08004020}
4021
Chris Wilsond2102462011-01-24 17:43:27 +00004022static void i830_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004023{
4024 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004025 struct drm_crtc *crtc;
4026 uint32_t fwater_lo;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004027 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004028
Chris Wilsond2102462011-01-24 17:43:27 +00004029 crtc = single_enabled_crtc(dev);
4030 if (crtc == NULL)
4031 return;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004032
Chris Wilsond2102462011-01-24 17:43:27 +00004033 planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
4034 dev_priv->display.get_fifo_size(dev, 0),
4035 crtc->fb->bits_per_pixel / 8,
4036 latency_ns);
4037 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesf3601322009-07-22 12:54:59 -07004038 fwater_lo |= (3<<8) | planea_wm;
4039
Zhao Yakui28c97732009-10-09 11:39:41 +08004040 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004041
4042 I915_WRITE(FW_BLC, fwater_lo);
4043}
4044
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004045#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08004046#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004047
Jesse Barnesb79d4992010-12-21 13:10:23 -08004048/*
4049 * Check the wm result.
4050 *
4051 * If any calculated watermark values is larger than the maximum value that
4052 * can be programmed into the associated watermark register, that watermark
4053 * must be disabled.
4054 */
4055static bool ironlake_check_srwm(struct drm_device *dev, int level,
4056 int fbc_wm, int display_wm, int cursor_wm,
4057 const struct intel_watermark_params *display,
4058 const struct intel_watermark_params *cursor)
4059{
4060 struct drm_i915_private *dev_priv = dev->dev_private;
4061
4062 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
4063 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
4064
4065 if (fbc_wm > SNB_FBC_MAX_SRWM) {
4066 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
4067 fbc_wm, SNB_FBC_MAX_SRWM, level);
4068
4069 /* fbc has it's own way to disable FBC WM */
4070 I915_WRITE(DISP_ARB_CTL,
4071 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
4072 return false;
4073 }
4074
4075 if (display_wm > display->max_wm) {
4076 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
4077 display_wm, SNB_DISPLAY_MAX_SRWM, level);
4078 return false;
4079 }
4080
4081 if (cursor_wm > cursor->max_wm) {
4082 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
4083 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
4084 return false;
4085 }
4086
4087 if (!(fbc_wm || display_wm || cursor_wm)) {
4088 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
4089 return false;
4090 }
4091
4092 return true;
4093}
4094
4095/*
4096 * Compute watermark values of WM[1-3],
4097 */
Chris Wilsond2102462011-01-24 17:43:27 +00004098static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
4099 int latency_ns,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004100 const struct intel_watermark_params *display,
4101 const struct intel_watermark_params *cursor,
4102 int *fbc_wm, int *display_wm, int *cursor_wm)
4103{
Chris Wilsond2102462011-01-24 17:43:27 +00004104 struct drm_crtc *crtc;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004105 unsigned long line_time_us;
Chris Wilsond2102462011-01-24 17:43:27 +00004106 int hdisplay, htotal, pixel_size, clock;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004107 int line_count, line_size;
4108 int small, large;
4109 int entries;
4110
4111 if (!latency_ns) {
4112 *fbc_wm = *display_wm = *cursor_wm = 0;
4113 return false;
4114 }
4115
Chris Wilsond2102462011-01-24 17:43:27 +00004116 crtc = intel_get_crtc_for_plane(dev, plane);
4117 hdisplay = crtc->mode.hdisplay;
4118 htotal = crtc->mode.htotal;
4119 clock = crtc->mode.clock;
4120 pixel_size = crtc->fb->bits_per_pixel / 8;
4121
Jesse Barnesb79d4992010-12-21 13:10:23 -08004122 line_time_us = (htotal * 1000) / clock;
4123 line_count = (latency_ns / line_time_us + 1000) / 1000;
4124 line_size = hdisplay * pixel_size;
4125
4126 /* Use the minimum of the small and large buffer method for primary */
4127 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4128 large = line_count * line_size;
4129
4130 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4131 *display_wm = entries + display->guard_size;
4132
4133 /*
4134 * Spec says:
4135 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
4136 */
4137 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
4138
4139 /* calculate the self-refresh watermark for display cursor */
4140 entries = line_count * pixel_size * 64;
4141 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4142 *cursor_wm = entries + cursor->guard_size;
4143
4144 return ironlake_check_srwm(dev, level,
4145 *fbc_wm, *display_wm, *cursor_wm,
4146 display, cursor);
4147}
4148
Chris Wilsond2102462011-01-24 17:43:27 +00004149static void ironlake_update_wm(struct drm_device *dev)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004150{
4151 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004152 int fbc_wm, plane_wm, cursor_wm;
4153 unsigned int enabled;
Zhao Yakuic936f442010-06-12 14:32:26 +08004154
Chris Wilson4ed765f2010-09-11 10:46:47 +01004155 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004156 if (g4x_compute_wm0(dev, 0,
4157 &ironlake_display_wm_info,
4158 ILK_LP0_PLANE_LATENCY,
4159 &ironlake_cursor_wm_info,
4160 ILK_LP0_CURSOR_LATENCY,
4161 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004162 I915_WRITE(WM0_PIPEA_ILK,
4163 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4164 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4165 " plane %d, " "cursor: %d\n",
4166 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004167 enabled |= 1;
Zhao Yakuic936f442010-06-12 14:32:26 +08004168 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004169
Chris Wilson9f405102011-05-12 22:17:14 +01004170 if (g4x_compute_wm0(dev, 1,
4171 &ironlake_display_wm_info,
4172 ILK_LP0_PLANE_LATENCY,
4173 &ironlake_cursor_wm_info,
4174 ILK_LP0_CURSOR_LATENCY,
4175 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004176 I915_WRITE(WM0_PIPEB_ILK,
4177 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4178 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4179 " plane %d, cursor: %d\n",
4180 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004181 enabled |= 2;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004182 }
4183
4184 /*
4185 * Calculate and update the self-refresh watermark only when one
4186 * display plane is used.
4187 */
Jesse Barnesb79d4992010-12-21 13:10:23 -08004188 I915_WRITE(WM3_LP_ILK, 0);
4189 I915_WRITE(WM2_LP_ILK, 0);
4190 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004191
Chris Wilsond2102462011-01-24 17:43:27 +00004192 if (!single_plane_enabled(enabled))
Jesse Barnesb79d4992010-12-21 13:10:23 -08004193 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004194 enabled = ffs(enabled) - 1;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004195
Jesse Barnesb79d4992010-12-21 13:10:23 -08004196 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004197 if (!ironlake_compute_srwm(dev, 1, enabled,
4198 ILK_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004199 &ironlake_display_srwm_info,
4200 &ironlake_cursor_srwm_info,
4201 &fbc_wm, &plane_wm, &cursor_wm))
4202 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004203
Jesse Barnesb79d4992010-12-21 13:10:23 -08004204 I915_WRITE(WM1_LP_ILK,
4205 WM1_LP_SR_EN |
4206 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4207 (fbc_wm << WM1_LP_FBC_SHIFT) |
4208 (plane_wm << WM1_LP_SR_SHIFT) |
4209 cursor_wm);
Chris Wilson4ed765f2010-09-11 10:46:47 +01004210
Jesse Barnesb79d4992010-12-21 13:10:23 -08004211 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004212 if (!ironlake_compute_srwm(dev, 2, enabled,
4213 ILK_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004214 &ironlake_display_srwm_info,
4215 &ironlake_cursor_srwm_info,
4216 &fbc_wm, &plane_wm, &cursor_wm))
4217 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004218
Jesse Barnesb79d4992010-12-21 13:10:23 -08004219 I915_WRITE(WM2_LP_ILK,
4220 WM2_LP_EN |
4221 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4222 (fbc_wm << WM1_LP_FBC_SHIFT) |
4223 (plane_wm << WM1_LP_SR_SHIFT) |
4224 cursor_wm);
Yuanhan Liu13982612010-12-15 15:42:31 +08004225
4226 /*
Jesse Barnesb79d4992010-12-21 13:10:23 -08004227 * WM3 is unsupported on ILK, probably because we don't have latency
4228 * data for that power state
Yuanhan Liu13982612010-12-15 15:42:31 +08004229 */
Yuanhan Liu13982612010-12-15 15:42:31 +08004230}
4231
Chris Wilsond2102462011-01-24 17:43:27 +00004232static void sandybridge_update_wm(struct drm_device *dev)
Yuanhan Liu13982612010-12-15 15:42:31 +08004233{
4234 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004235 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
Chris Wilsond2102462011-01-24 17:43:27 +00004236 int fbc_wm, plane_wm, cursor_wm;
4237 unsigned int enabled;
Yuanhan Liu13982612010-12-15 15:42:31 +08004238
4239 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004240 if (g4x_compute_wm0(dev, 0,
4241 &sandybridge_display_wm_info, latency,
4242 &sandybridge_cursor_wm_info, latency,
4243 &plane_wm, &cursor_wm)) {
Yuanhan Liu13982612010-12-15 15:42:31 +08004244 I915_WRITE(WM0_PIPEA_ILK,
4245 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4246 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4247 " plane %d, " "cursor: %d\n",
4248 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004249 enabled |= 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004250 }
4251
Chris Wilson9f405102011-05-12 22:17:14 +01004252 if (g4x_compute_wm0(dev, 1,
4253 &sandybridge_display_wm_info, latency,
4254 &sandybridge_cursor_wm_info, latency,
4255 &plane_wm, &cursor_wm)) {
Yuanhan Liu13982612010-12-15 15:42:31 +08004256 I915_WRITE(WM0_PIPEB_ILK,
4257 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4258 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4259 " plane %d, cursor: %d\n",
4260 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004261 enabled |= 2;
Yuanhan Liu13982612010-12-15 15:42:31 +08004262 }
4263
4264 /*
4265 * Calculate and update the self-refresh watermark only when one
4266 * display plane is used.
4267 *
4268 * SNB support 3 levels of watermark.
4269 *
4270 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
4271 * and disabled in the descending order
4272 *
4273 */
4274 I915_WRITE(WM3_LP_ILK, 0);
4275 I915_WRITE(WM2_LP_ILK, 0);
4276 I915_WRITE(WM1_LP_ILK, 0);
4277
Chris Wilsond2102462011-01-24 17:43:27 +00004278 if (!single_plane_enabled(enabled))
Yuanhan Liu13982612010-12-15 15:42:31 +08004279 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004280 enabled = ffs(enabled) - 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004281
4282 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004283 if (!ironlake_compute_srwm(dev, 1, enabled,
4284 SNB_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004285 &sandybridge_display_srwm_info,
4286 &sandybridge_cursor_srwm_info,
4287 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004288 return;
4289
4290 I915_WRITE(WM1_LP_ILK,
4291 WM1_LP_SR_EN |
4292 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4293 (fbc_wm << WM1_LP_FBC_SHIFT) |
4294 (plane_wm << WM1_LP_SR_SHIFT) |
4295 cursor_wm);
4296
4297 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004298 if (!ironlake_compute_srwm(dev, 2, enabled,
4299 SNB_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004300 &sandybridge_display_srwm_info,
4301 &sandybridge_cursor_srwm_info,
4302 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004303 return;
4304
4305 I915_WRITE(WM2_LP_ILK,
4306 WM2_LP_EN |
4307 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4308 (fbc_wm << WM1_LP_FBC_SHIFT) |
4309 (plane_wm << WM1_LP_SR_SHIFT) |
4310 cursor_wm);
4311
4312 /* WM3 */
Chris Wilsond2102462011-01-24 17:43:27 +00004313 if (!ironlake_compute_srwm(dev, 3, enabled,
4314 SNB_READ_WM3_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004315 &sandybridge_display_srwm_info,
4316 &sandybridge_cursor_srwm_info,
4317 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004318 return;
4319
4320 I915_WRITE(WM3_LP_ILK,
4321 WM3_LP_EN |
4322 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4323 (fbc_wm << WM1_LP_FBC_SHIFT) |
4324 (plane_wm << WM1_LP_SR_SHIFT) |
4325 cursor_wm);
4326}
4327
Shaohua Li7662c8b2009-06-26 11:23:55 +08004328/**
4329 * intel_update_watermarks - update FIFO watermark values based on current modes
4330 *
4331 * Calculate watermark values for the various WM regs based on current mode
4332 * and plane configuration.
4333 *
4334 * There are several cases to deal with here:
4335 * - normal (i.e. non-self-refresh)
4336 * - self-refresh (SR) mode
4337 * - lines are large relative to FIFO size (buffer can hold up to 2)
4338 * - lines are small relative to FIFO size (buffer can hold more than 2
4339 * lines), so need to account for TLB latency
4340 *
4341 * The normal calculation is:
4342 * watermark = dotclock * bytes per pixel * latency
4343 * where latency is platform & configuration dependent (we assume pessimal
4344 * values here).
4345 *
4346 * The SR calculation is:
4347 * watermark = (trunc(latency/line time)+1) * surface width *
4348 * bytes per pixel
4349 * where
4350 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08004351 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08004352 * and latency is assumed to be high, as above.
4353 *
4354 * The final value programmed to the register should always be rounded up,
4355 * and include an extra 2 entries to account for clock crossings.
4356 *
4357 * We don't use the sprite, so we can ignore that. And on Crestline we have
4358 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01004359 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004360static void intel_update_watermarks(struct drm_device *dev)
4361{
Jesse Barnese70236a2009-09-21 10:42:27 -07004362 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004363
Chris Wilsond2102462011-01-24 17:43:27 +00004364 if (dev_priv->display.update_wm)
4365 dev_priv->display.update_wm(dev);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004366}
4367
Chris Wilsona7615032011-01-12 17:04:08 +00004368static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4369{
Keith Packard435793d2011-07-12 14:56:22 -07004370 return dev_priv->lvds_use_ssc && i915_panel_use_ssc
4371 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004372}
4373
Eric Anholtf564048e2011-03-30 13:01:02 -07004374static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4375 struct drm_display_mode *mode,
4376 struct drm_display_mode *adjusted_mode,
4377 int x, int y,
4378 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004379{
4380 struct drm_device *dev = crtc->dev;
4381 struct drm_i915_private *dev_priv = dev->dev_private;
4382 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4383 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004384 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004385 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004386 intel_clock_t clock, reduced_clock;
Chris Wilson5eddb702010-09-11 13:48:45 +01004387 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Jesse Barnes652c3932009-08-17 13:31:43 -07004388 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004389 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004390 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01004391 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004392 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004393 int ret;
Eric Anholtfae14982011-03-30 13:01:09 -07004394 u32 temp;
Bryan Freedaa9b5002011-01-12 13:43:19 -08004395 u32 lvds_sync = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004396
Chris Wilson5eddb702010-09-11 13:48:45 +01004397 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4398 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004399 continue;
4400
Chris Wilson5eddb702010-09-11 13:48:45 +01004401 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004402 case INTEL_OUTPUT_LVDS:
4403 is_lvds = true;
4404 break;
4405 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004406 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004407 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004408 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004409 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004410 break;
4411 case INTEL_OUTPUT_DVO:
4412 is_dvo = true;
4413 break;
4414 case INTEL_OUTPUT_TVOUT:
4415 is_tv = true;
4416 break;
4417 case INTEL_OUTPUT_ANALOG:
4418 is_crt = true;
4419 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004420 case INTEL_OUTPUT_DISPLAYPORT:
4421 is_dp = true;
4422 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004423 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004424
Eric Anholtc751ce42010-03-25 11:48:48 -07004425 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004426 }
4427
Chris Wilsona7615032011-01-12 17:04:08 +00004428 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004429 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08004430 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004431 refclk / 1000);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004432 } else if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004433 refclk = 96000;
4434 } else {
4435 refclk = 48000;
4436 }
4437
Ma Lingd4906092009-03-18 20:13:27 +08004438 /*
4439 * Returns a set of divisors for the desired target clock with the given
4440 * refclk, or FALSE. The returned values represent the clock equation:
4441 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4442 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004443 limit = intel_limit(crtc, refclk);
Ma Lingd4906092009-03-18 20:13:27 +08004444 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004445 if (!ok) {
4446 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004447 return -EINVAL;
4448 }
4449
4450 /* Ensure that the cursor is valid for the new mode before changing... */
4451 intel_crtc_update_cursor(crtc, true);
4452
4453 if (is_lvds && dev_priv->lvds_downclock_avail) {
4454 has_reduced_clock = limit->find_pll(limit, crtc,
4455 dev_priv->lvds_downclock,
4456 refclk,
4457 &reduced_clock);
4458 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
4459 /*
4460 * If the different P is found, it means that we can't
4461 * switch the display clock by using the FP0/FP1.
4462 * In such case we will disable the LVDS downclock
4463 * feature.
4464 */
4465 DRM_DEBUG_KMS("Different P is found for "
4466 "LVDS clock/downclock\n");
4467 has_reduced_clock = 0;
4468 }
4469 }
4470 /* SDVO TV has fixed PLL values depend on its clock range,
4471 this mirrors vbios setting. */
4472 if (is_sdvo && is_tv) {
4473 if (adjusted_mode->clock >= 100000
4474 && adjusted_mode->clock < 140500) {
4475 clock.p1 = 2;
4476 clock.p2 = 10;
4477 clock.n = 3;
4478 clock.m1 = 16;
4479 clock.m2 = 8;
4480 } else if (adjusted_mode->clock >= 140500
4481 && adjusted_mode->clock <= 200000) {
4482 clock.p1 = 1;
4483 clock.p2 = 10;
4484 clock.n = 6;
4485 clock.m1 = 12;
4486 clock.m2 = 8;
4487 }
4488 }
4489
Eric Anholtf564048e2011-03-30 13:01:02 -07004490 if (IS_PINEVIEW(dev)) {
4491 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
4492 if (has_reduced_clock)
4493 fp2 = (1 << reduced_clock.n) << 16 |
4494 reduced_clock.m1 << 8 | reduced_clock.m2;
4495 } else {
4496 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
4497 if (has_reduced_clock)
4498 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4499 reduced_clock.m2;
4500 }
4501
Eric Anholt929c77f2011-03-30 13:01:04 -07004502 dpll = DPLL_VGA_MODE_DIS;
Eric Anholtf564048e2011-03-30 13:01:02 -07004503
4504 if (!IS_GEN2(dev)) {
4505 if (is_lvds)
4506 dpll |= DPLLB_MODE_LVDS;
4507 else
4508 dpll |= DPLLB_MODE_DAC_SERIAL;
4509 if (is_sdvo) {
4510 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4511 if (pixel_multiplier > 1) {
4512 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4513 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
Eric Anholtf564048e2011-03-30 13:01:02 -07004514 }
4515 dpll |= DPLL_DVO_HIGH_SPEED;
4516 }
Eric Anholt929c77f2011-03-30 13:01:04 -07004517 if (is_dp)
Eric Anholtf564048e2011-03-30 13:01:02 -07004518 dpll |= DPLL_DVO_HIGH_SPEED;
4519
4520 /* compute bitmask from p1 value */
4521 if (IS_PINEVIEW(dev))
4522 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4523 else {
4524 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholtf564048e2011-03-30 13:01:02 -07004525 if (IS_G4X(dev) && has_reduced_clock)
4526 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4527 }
4528 switch (clock.p2) {
4529 case 5:
4530 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4531 break;
4532 case 7:
4533 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4534 break;
4535 case 10:
4536 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4537 break;
4538 case 14:
4539 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4540 break;
4541 }
Eric Anholt929c77f2011-03-30 13:01:04 -07004542 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholtf564048e2011-03-30 13:01:02 -07004543 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4544 } else {
4545 if (is_lvds) {
4546 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4547 } else {
4548 if (clock.p1 == 2)
4549 dpll |= PLL_P1_DIVIDE_BY_TWO;
4550 else
4551 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4552 if (clock.p2 == 4)
4553 dpll |= PLL_P2_DIVIDE_BY_4;
4554 }
4555 }
4556
4557 if (is_sdvo && is_tv)
4558 dpll |= PLL_REF_INPUT_TVCLKINBC;
4559 else if (is_tv)
4560 /* XXX: just matching BIOS for now */
4561 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4562 dpll |= 3;
4563 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4564 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4565 else
4566 dpll |= PLL_REF_INPUT_DREFCLK;
4567
4568 /* setup pipeconf */
4569 pipeconf = I915_READ(PIPECONF(pipe));
4570
4571 /* Set up the display plane register */
4572 dspcntr = DISPPLANE_GAMMA_ENABLE;
4573
4574 /* Ironlake's plane is forced to pipe, bit 24 is to
4575 enable color space conversion */
Eric Anholt929c77f2011-03-30 13:01:04 -07004576 if (pipe == 0)
4577 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4578 else
4579 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07004580
4581 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4582 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4583 * core speed.
4584 *
4585 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4586 * pipe == 0 check?
4587 */
4588 if (mode->clock >
4589 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4590 pipeconf |= PIPECONF_DOUBLE_WIDE;
4591 else
4592 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4593 }
4594
Eric Anholt929c77f2011-03-30 13:01:04 -07004595 dpll |= DPLL_VCO_ENABLE;
Eric Anholtf564048e2011-03-30 13:01:02 -07004596
4597 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4598 drm_mode_debug_printmodeline(mode);
4599
Eric Anholtfae14982011-03-30 13:01:09 -07004600 I915_WRITE(FP0(pipe), fp);
4601 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Eric Anholtf564048e2011-03-30 13:01:02 -07004602
Eric Anholtfae14982011-03-30 13:01:09 -07004603 POSTING_READ(DPLL(pipe));
Eric Anholtc713bb02011-03-30 13:01:05 -07004604 udelay(150);
Eric Anholtf564048e2011-03-30 13:01:02 -07004605
Eric Anholtf564048e2011-03-30 13:01:02 -07004606 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4607 * This is an exception to the general rule that mode_set doesn't turn
4608 * things on.
4609 */
4610 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07004611 temp = I915_READ(LVDS);
Eric Anholtf564048e2011-03-30 13:01:02 -07004612 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
4613 if (pipe == 1) {
Eric Anholt929c77f2011-03-30 13:01:04 -07004614 temp |= LVDS_PIPEB_SELECT;
Eric Anholtf564048e2011-03-30 13:01:02 -07004615 } else {
Eric Anholt929c77f2011-03-30 13:01:04 -07004616 temp &= ~LVDS_PIPEB_SELECT;
Eric Anholtf564048e2011-03-30 13:01:02 -07004617 }
4618 /* set the corresponsding LVDS_BORDER bit */
4619 temp |= dev_priv->lvds_border_bits;
4620 /* Set the B0-B3 data pairs corresponding to whether we're going to
4621 * set the DPLLs for dual-channel mode or not.
4622 */
4623 if (clock.p2 == 7)
4624 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
4625 else
4626 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
4627
4628 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4629 * appropriately here, but we need to look more thoroughly into how
4630 * panels behave in the two modes.
4631 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004632 /* set the dithering flag on LVDS as needed */
4633 if (INTEL_INFO(dev)->gen >= 4) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004634 if (dev_priv->lvds_dither)
4635 temp |= LVDS_ENABLE_DITHER;
4636 else
4637 temp &= ~LVDS_ENABLE_DITHER;
4638 }
4639 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
4640 lvds_sync |= LVDS_HSYNC_POLARITY;
4641 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
4642 lvds_sync |= LVDS_VSYNC_POLARITY;
4643 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
4644 != lvds_sync) {
4645 char flags[2] = "-+";
4646 DRM_INFO("Changing LVDS panel from "
4647 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
4648 flags[!(temp & LVDS_HSYNC_POLARITY)],
4649 flags[!(temp & LVDS_VSYNC_POLARITY)],
4650 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
4651 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
4652 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
4653 temp |= lvds_sync;
4654 }
Eric Anholtfae14982011-03-30 13:01:09 -07004655 I915_WRITE(LVDS, temp);
Eric Anholtf564048e2011-03-30 13:01:02 -07004656 }
4657
Eric Anholt929c77f2011-03-30 13:01:04 -07004658 if (is_dp) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004659 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07004660 }
4661
Eric Anholtfae14982011-03-30 13:01:09 -07004662 I915_WRITE(DPLL(pipe), dpll);
Eric Anholtf564048e2011-03-30 13:01:02 -07004663
Eric Anholtc713bb02011-03-30 13:01:05 -07004664 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07004665 POSTING_READ(DPLL(pipe));
Eric Anholtc713bb02011-03-30 13:01:05 -07004666 udelay(150);
Eric Anholtf564048e2011-03-30 13:01:02 -07004667
Eric Anholtc713bb02011-03-30 13:01:05 -07004668 if (INTEL_INFO(dev)->gen >= 4) {
4669 temp = 0;
4670 if (is_sdvo) {
4671 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4672 if (temp > 1)
4673 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4674 else
4675 temp = 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07004676 }
Eric Anholtc713bb02011-03-30 13:01:05 -07004677 I915_WRITE(DPLL_MD(pipe), temp);
4678 } else {
4679 /* The pixel multiplier can only be updated once the
4680 * DPLL is enabled and the clocks are stable.
4681 *
4682 * So write it again.
4683 */
Eric Anholtfae14982011-03-30 13:01:09 -07004684 I915_WRITE(DPLL(pipe), dpll);
Eric Anholtf564048e2011-03-30 13:01:02 -07004685 }
4686
4687 intel_crtc->lowfreq_avail = false;
4688 if (is_lvds && has_reduced_clock && i915_powersave) {
Eric Anholtfae14982011-03-30 13:01:09 -07004689 I915_WRITE(FP1(pipe), fp2);
Eric Anholtf564048e2011-03-30 13:01:02 -07004690 intel_crtc->lowfreq_avail = true;
4691 if (HAS_PIPE_CXSR(dev)) {
4692 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4693 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4694 }
4695 } else {
Eric Anholtfae14982011-03-30 13:01:09 -07004696 I915_WRITE(FP1(pipe), fp);
Eric Anholtf564048e2011-03-30 13:01:02 -07004697 if (HAS_PIPE_CXSR(dev)) {
4698 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4699 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4700 }
4701 }
4702
4703 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4704 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4705 /* the chip adds 2 halflines automatically */
4706 adjusted_mode->crtc_vdisplay -= 1;
4707 adjusted_mode->crtc_vtotal -= 1;
4708 adjusted_mode->crtc_vblank_start -= 1;
4709 adjusted_mode->crtc_vblank_end -= 1;
4710 adjusted_mode->crtc_vsync_end -= 1;
4711 adjusted_mode->crtc_vsync_start -= 1;
4712 } else
4713 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4714
4715 I915_WRITE(HTOTAL(pipe),
4716 (adjusted_mode->crtc_hdisplay - 1) |
4717 ((adjusted_mode->crtc_htotal - 1) << 16));
4718 I915_WRITE(HBLANK(pipe),
4719 (adjusted_mode->crtc_hblank_start - 1) |
4720 ((adjusted_mode->crtc_hblank_end - 1) << 16));
4721 I915_WRITE(HSYNC(pipe),
4722 (adjusted_mode->crtc_hsync_start - 1) |
4723 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4724
4725 I915_WRITE(VTOTAL(pipe),
4726 (adjusted_mode->crtc_vdisplay - 1) |
4727 ((adjusted_mode->crtc_vtotal - 1) << 16));
4728 I915_WRITE(VBLANK(pipe),
4729 (adjusted_mode->crtc_vblank_start - 1) |
4730 ((adjusted_mode->crtc_vblank_end - 1) << 16));
4731 I915_WRITE(VSYNC(pipe),
4732 (adjusted_mode->crtc_vsync_start - 1) |
4733 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4734
4735 /* pipesrc and dspsize control the size that is scaled from,
4736 * which should always be the user's requested size.
4737 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004738 I915_WRITE(DSPSIZE(plane),
4739 ((mode->vdisplay - 1) << 16) |
4740 (mode->hdisplay - 1));
4741 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004742 I915_WRITE(PIPESRC(pipe),
4743 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4744
Eric Anholtf564048e2011-03-30 13:01:02 -07004745 I915_WRITE(PIPECONF(pipe), pipeconf);
4746 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004747 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07004748
4749 intel_wait_for_vblank(dev, pipe);
4750
Eric Anholtf564048e2011-03-30 13:01:02 -07004751 I915_WRITE(DSPCNTR(plane), dspcntr);
4752 POSTING_READ(DSPCNTR(plane));
Keith Packardefc29242011-06-06 17:12:49 -07004753 intel_enable_plane(dev_priv, plane, pipe);
Eric Anholtf564048e2011-03-30 13:01:02 -07004754
4755 ret = intel_pipe_set_base(crtc, x, y, old_fb);
4756
4757 intel_update_watermarks(dev);
4758
Eric Anholtf564048e2011-03-30 13:01:02 -07004759 return ret;
4760}
4761
4762static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
4763 struct drm_display_mode *mode,
4764 struct drm_display_mode *adjusted_mode,
4765 int x, int y,
4766 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004767{
4768 struct drm_device *dev = crtc->dev;
4769 struct drm_i915_private *dev_priv = dev->dev_private;
4770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4771 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004772 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004773 int refclk, num_connectors = 0;
4774 intel_clock_t clock, reduced_clock;
4775 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Eric Anholta07d6782011-03-30 13:01:08 -07004776 bool ok, has_reduced_clock = false, is_sdvo = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004777 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
4778 struct intel_encoder *has_edp_encoder = NULL;
4779 struct drm_mode_config *mode_config = &dev->mode_config;
4780 struct intel_encoder *encoder;
4781 const intel_limit_t *limit;
4782 int ret;
4783 struct fdi_m_n m_n = {0};
Eric Anholtfae14982011-03-30 13:01:09 -07004784 u32 temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08004785 u32 lvds_sync = 0;
Eric Anholt8febb292011-03-30 13:01:07 -07004786 int target_clock, pixel_multiplier, lane, link_bw, bpp, factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08004787
Jesse Barnes79e53942008-11-07 14:24:08 -08004788 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4789 if (encoder->base.crtc != crtc)
4790 continue;
4791
4792 switch (encoder->type) {
4793 case INTEL_OUTPUT_LVDS:
4794 is_lvds = true;
4795 break;
4796 case INTEL_OUTPUT_SDVO:
4797 case INTEL_OUTPUT_HDMI:
4798 is_sdvo = true;
4799 if (encoder->needs_tv_clock)
4800 is_tv = true;
4801 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004802 case INTEL_OUTPUT_TVOUT:
4803 is_tv = true;
4804 break;
4805 case INTEL_OUTPUT_ANALOG:
4806 is_crt = true;
4807 break;
4808 case INTEL_OUTPUT_DISPLAYPORT:
4809 is_dp = true;
4810 break;
4811 case INTEL_OUTPUT_EDP:
4812 has_edp_encoder = encoder;
4813 break;
4814 }
4815
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004816 num_connectors++;
4817 }
4818
Jesse Barnes79e53942008-11-07 14:24:08 -08004819 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004820 refclk = dev_priv->lvds_ssc_freq * 1000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004821 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004822 refclk / 1000);
Eric Anholta07d6782011-03-30 13:01:08 -07004823 } else {
Jesse Barnes79e53942008-11-07 14:24:08 -08004824 refclk = 96000;
Eric Anholt8febb292011-03-30 13:01:07 -07004825 if (!has_edp_encoder ||
4826 intel_encoder_is_pch_edp(&has_edp_encoder->base))
Jesse Barnes79e53942008-11-07 14:24:08 -08004827 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08004828 }
4829
4830 /*
4831 * Returns a set of divisors for the desired target clock with the given
4832 * refclk, or FALSE. The returned values represent the clock equation:
4833 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4834 */
4835 limit = intel_limit(crtc, refclk);
4836 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
4837 if (!ok) {
4838 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08004839 return -EINVAL;
4840 }
4841
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004842 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004843 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004844
Zhao Yakuiddc90032010-01-06 22:05:56 +08004845 if (is_lvds && dev_priv->lvds_downclock_avail) {
4846 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01004847 dev_priv->lvds_downclock,
4848 refclk,
4849 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00004850 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
4851 /*
4852 * If the different P is found, it means that we can't
4853 * switch the display clock by using the FP0/FP1.
4854 * In such case we will disable the LVDS downclock
4855 * feature.
4856 */
4857 DRM_DEBUG_KMS("Different P is found for "
Chris Wilson5eddb702010-09-11 13:48:45 +01004858 "LVDS clock/downclock\n");
Zhao Yakui18f9ed12009-11-20 03:24:16 +00004859 has_reduced_clock = 0;
4860 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004861 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004862 /* SDVO TV has fixed PLL values depend on its clock range,
4863 this mirrors vbios setting. */
4864 if (is_sdvo && is_tv) {
4865 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01004866 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004867 clock.p1 = 2;
4868 clock.p2 = 10;
4869 clock.n = 3;
4870 clock.m1 = 16;
4871 clock.m2 = 8;
4872 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01004873 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004874 clock.p1 = 1;
4875 clock.p2 = 10;
4876 clock.n = 6;
4877 clock.m1 = 12;
4878 clock.m2 = 8;
4879 }
4880 }
4881
Zhenyu Wang2c072452009-06-05 15:38:42 +08004882 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07004883 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4884 lane = 0;
4885 /* CPU eDP doesn't require FDI link, so just set DP M/N
4886 according to current link config */
4887 if (has_edp_encoder &&
4888 !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
4889 target_clock = mode->clock;
4890 intel_edp_link_config(has_edp_encoder,
4891 &lane, &link_bw);
4892 } else {
4893 /* [e]DP over FDI requires target mode clock
4894 instead of link clock */
4895 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004896 target_clock = mode->clock;
Eric Anholt8febb292011-03-30 13:01:07 -07004897 else
4898 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01004899
Eric Anholt8febb292011-03-30 13:01:07 -07004900 /* FDI is a binary signal running at ~2.7GHz, encoding
4901 * each output octet as 10 bits. The actual frequency
4902 * is stored as a divider into a 100MHz clock, and the
4903 * mode pixel clock is stored in units of 1KHz.
4904 * Hence the bw of each lane in terms of the mode signal
4905 * is:
4906 */
4907 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004908 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004909
Eric Anholt8febb292011-03-30 13:01:07 -07004910 /* determine panel color depth */
4911 temp = I915_READ(PIPECONF(pipe));
4912 temp &= ~PIPE_BPC_MASK;
4913 if (is_lvds) {
4914 /* the BPC will be 6 if it is 18-bit LVDS panel */
4915 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
4916 temp |= PIPE_8BPC;
4917 else
4918 temp |= PIPE_6BPC;
4919 } else if (has_edp_encoder) {
4920 switch (dev_priv->edp.bpp/3) {
4921 case 8:
4922 temp |= PIPE_8BPC;
4923 break;
4924 case 10:
4925 temp |= PIPE_10BPC;
4926 break;
4927 case 6:
4928 temp |= PIPE_6BPC;
4929 break;
4930 case 12:
4931 temp |= PIPE_12BPC;
4932 break;
4933 }
4934 } else
4935 temp |= PIPE_8BPC;
4936 I915_WRITE(PIPECONF(pipe), temp);
4937
4938 switch (temp & PIPE_BPC_MASK) {
4939 case PIPE_8BPC:
4940 bpp = 24;
4941 break;
4942 case PIPE_10BPC:
4943 bpp = 30;
4944 break;
4945 case PIPE_6BPC:
4946 bpp = 18;
4947 break;
4948 case PIPE_12BPC:
4949 bpp = 36;
4950 break;
4951 default:
4952 DRM_ERROR("unknown pipe bpc value\n");
4953 bpp = 24;
4954 }
4955
4956 if (!lane) {
4957 /*
4958 * Account for spread spectrum to avoid
4959 * oversubscribing the link. Max center spread
4960 * is 2.5%; use 5% for safety's sake.
4961 */
4962 u32 bps = target_clock * bpp * 21 / 20;
4963 lane = bps / (link_bw * 8) + 1;
4964 }
4965
4966 intel_crtc->fdi_lanes = lane;
4967
4968 if (pixel_multiplier > 1)
4969 link_bw *= pixel_multiplier;
4970 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
4971
Zhenyu Wangc038e512009-10-19 15:43:48 +08004972 /* Ironlake: try to setup display ref clock before DPLL
4973 * enabling. This is only under driver's control after
4974 * PCH B stepping, previous chipset stepping should be
4975 * ignoring this setting.
4976 */
Eric Anholt8febb292011-03-30 13:01:07 -07004977 temp = I915_READ(PCH_DREF_CONTROL);
4978 /* Always enable nonspread source */
4979 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
4980 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
4981 temp &= ~DREF_SSC_SOURCE_MASK;
4982 temp |= DREF_SSC_SOURCE_ENABLE;
4983 I915_WRITE(PCH_DREF_CONTROL, temp);
Chris Wilsonfc9a2222011-02-17 17:14:34 +00004984
Eric Anholt8febb292011-03-30 13:01:07 -07004985 POSTING_READ(PCH_DREF_CONTROL);
4986 udelay(200);
Chris Wilsonfc9a2222011-02-17 17:14:34 +00004987
Eric Anholt8febb292011-03-30 13:01:07 -07004988 if (has_edp_encoder) {
4989 if (intel_panel_use_ssc(dev_priv)) {
4990 temp |= DREF_SSC1_ENABLE;
Chris Wilsonfc9a2222011-02-17 17:14:34 +00004991 I915_WRITE(PCH_DREF_CONTROL, temp);
Eric Anholt8febb292011-03-30 13:01:07 -07004992
Chris Wilsonfc9a2222011-02-17 17:14:34 +00004993 POSTING_READ(PCH_DREF_CONTROL);
4994 udelay(200);
4995 }
Eric Anholt8febb292011-03-30 13:01:07 -07004996 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4997
4998 /* Enable CPU source on CPU attached eDP */
4999 if (!intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5000 if (intel_panel_use_ssc(dev_priv))
5001 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5002 else
5003 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5004 } else {
5005 /* Enable SSC on PCH eDP if needed */
5006 if (intel_panel_use_ssc(dev_priv)) {
5007 DRM_ERROR("enabling SSC on PCH\n");
5008 temp |= DREF_SUPERSPREAD_SOURCE_ENABLE;
5009 }
5010 }
5011 I915_WRITE(PCH_DREF_CONTROL, temp);
5012 POSTING_READ(PCH_DREF_CONTROL);
5013 udelay(200);
Chris Wilsonfc9a2222011-02-17 17:14:34 +00005014 }
Zhenyu Wangc038e512009-10-19 15:43:48 +08005015
Eric Anholta07d6782011-03-30 13:01:08 -07005016 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5017 if (has_reduced_clock)
5018 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5019 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08005020
Chris Wilsonc1858122010-12-03 21:35:48 +00005021 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005022 factor = 21;
5023 if (is_lvds) {
5024 if ((intel_panel_use_ssc(dev_priv) &&
5025 dev_priv->lvds_ssc_freq == 100) ||
5026 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
5027 factor = 25;
5028 } else if (is_sdvo && is_tv)
5029 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005030
Jesse Barnescb0e0932011-07-28 14:50:30 -07005031 if (clock.m < factor * clock.n)
Eric Anholt8febb292011-03-30 13:01:07 -07005032 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005033
Chris Wilson5eddb702010-09-11 13:48:45 +01005034 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005035
Eric Anholta07d6782011-03-30 13:01:08 -07005036 if (is_lvds)
5037 dpll |= DPLLB_MODE_LVDS;
5038 else
5039 dpll |= DPLLB_MODE_DAC_SERIAL;
5040 if (is_sdvo) {
5041 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5042 if (pixel_multiplier > 1) {
5043 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08005044 }
Eric Anholta07d6782011-03-30 13:01:08 -07005045 dpll |= DPLL_DVO_HIGH_SPEED;
5046 }
5047 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
5048 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005049
Eric Anholta07d6782011-03-30 13:01:08 -07005050 /* compute bitmask from p1 value */
5051 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5052 /* also FPA1 */
5053 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5054
5055 switch (clock.p2) {
5056 case 5:
5057 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5058 break;
5059 case 7:
5060 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5061 break;
5062 case 10:
5063 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5064 break;
5065 case 14:
5066 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5067 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005068 }
5069
5070 if (is_sdvo && is_tv)
5071 dpll |= PLL_REF_INPUT_TVCLKINBC;
5072 else if (is_tv)
5073 /* XXX: just matching BIOS for now */
5074 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5075 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005076 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Jesse Barnes79e53942008-11-07 14:24:08 -08005077 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5078 else
5079 dpll |= PLL_REF_INPUT_DREFCLK;
5080
5081 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01005082 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005083
5084 /* Set up the display plane register */
5085 dspcntr = DISPPLANE_GAMMA_ENABLE;
5086
Zhao Yakui28c97732009-10-09 11:39:41 +08005087 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08005088 drm_mode_debug_printmodeline(mode);
5089
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005090 /* PCH eDP needs FDI, but CPU eDP does not */
5091 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Eric Anholtfae14982011-03-30 13:01:09 -07005092 I915_WRITE(PCH_FP0(pipe), fp);
5093 I915_WRITE(PCH_DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01005094
Eric Anholtfae14982011-03-30 13:01:09 -07005095 POSTING_READ(PCH_DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005096 udelay(150);
5097 }
5098
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005099 /* enable transcoder DPLL */
5100 if (HAS_PCH_CPT(dev)) {
5101 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005102 switch (pipe) {
5103 case 0:
Chris Wilson5eddb702010-09-11 13:48:45 +01005104 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005105 break;
5106 case 1:
Chris Wilson5eddb702010-09-11 13:48:45 +01005107 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005108 break;
5109 case 2:
5110 /* FIXME: manage transcoder PLLs? */
5111 temp |= TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL;
5112 break;
5113 default:
5114 BUG();
5115 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005116 I915_WRITE(PCH_DPLL_SEL, temp);
Chris Wilson5eddb702010-09-11 13:48:45 +01005117
5118 POSTING_READ(PCH_DPLL_SEL);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005119 udelay(150);
5120 }
5121
Jesse Barnes79e53942008-11-07 14:24:08 -08005122 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5123 * This is an exception to the general rule that mode_set doesn't turn
5124 * things on.
5125 */
5126 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005127 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01005128 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005129 if (pipe == 1) {
5130 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01005131 temp |= PORT_TRANS_B_SEL_CPT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005132 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005133 temp |= LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005134 } else {
5135 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01005136 temp &= ~PORT_TRANS_SEL_MASK;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005137 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005138 temp &= ~LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005139 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08005140 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01005141 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08005142 /* Set the B0-B3 data pairs corresponding to whether we're going to
5143 * set the DPLLs for dual-channel mode or not.
5144 */
5145 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01005146 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08005147 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005148 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08005149
5150 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5151 * appropriately here, but we need to look more thoroughly into how
5152 * panels behave in the two modes.
5153 */
Bryan Freedaa9b5002011-01-12 13:43:19 -08005154 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5155 lvds_sync |= LVDS_HSYNC_POLARITY;
5156 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5157 lvds_sync |= LVDS_VSYNC_POLARITY;
5158 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
5159 != lvds_sync) {
5160 char flags[2] = "-+";
5161 DRM_INFO("Changing LVDS panel from "
5162 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5163 flags[!(temp & LVDS_HSYNC_POLARITY)],
5164 flags[!(temp & LVDS_VSYNC_POLARITY)],
5165 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5166 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5167 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5168 temp |= lvds_sync;
5169 }
Eric Anholtfae14982011-03-30 13:01:09 -07005170 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005171 }
Jesse Barnes434ed092010-09-07 14:48:06 -07005172
5173 /* set the dithering flag and clear for anything other than a panel. */
Eric Anholt8febb292011-03-30 13:01:07 -07005174 pipeconf &= ~PIPECONF_DITHER_EN;
5175 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
5176 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
5177 pipeconf |= PIPECONF_DITHER_EN;
5178 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
Jesse Barnes434ed092010-09-07 14:48:06 -07005179 }
5180
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005181 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005182 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07005183 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005184 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005185 I915_WRITE(TRANSDATA_M1(pipe), 0);
5186 I915_WRITE(TRANSDATA_N1(pipe), 0);
5187 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5188 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005189 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005190
Eric Anholt8febb292011-03-30 13:01:07 -07005191 if (!has_edp_encoder ||
5192 intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Eric Anholtfae14982011-03-30 13:01:09 -07005193 I915_WRITE(PCH_DPLL(pipe), dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005194
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005195 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07005196 POSTING_READ(PCH_DPLL(pipe));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005197 udelay(150);
5198
Eric Anholt8febb292011-03-30 13:01:07 -07005199 /* The pixel multiplier can only be updated once the
5200 * DPLL is enabled and the clocks are stable.
5201 *
5202 * So write it again.
5203 */
Eric Anholtfae14982011-03-30 13:01:09 -07005204 I915_WRITE(PCH_DPLL(pipe), dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005205 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005206
Chris Wilson5eddb702010-09-11 13:48:45 +01005207 intel_crtc->lowfreq_avail = false;
Jesse Barnes652c3932009-08-17 13:31:43 -07005208 if (is_lvds && has_reduced_clock && i915_powersave) {
Eric Anholtfae14982011-03-30 13:01:09 -07005209 I915_WRITE(PCH_FP1(pipe), fp2);
Jesse Barnes652c3932009-08-17 13:31:43 -07005210 intel_crtc->lowfreq_avail = true;
5211 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005212 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005213 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5214 }
5215 } else {
Eric Anholtfae14982011-03-30 13:01:09 -07005216 I915_WRITE(PCH_FP1(pipe), fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005217 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005218 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005219 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5220 }
5221 }
5222
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005223 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5224 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5225 /* the chip adds 2 halflines automatically */
5226 adjusted_mode->crtc_vdisplay -= 1;
5227 adjusted_mode->crtc_vtotal -= 1;
5228 adjusted_mode->crtc_vblank_start -= 1;
5229 adjusted_mode->crtc_vblank_end -= 1;
5230 adjusted_mode->crtc_vsync_end -= 1;
5231 adjusted_mode->crtc_vsync_start -= 1;
5232 } else
5233 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
5234
Chris Wilson5eddb702010-09-11 13:48:45 +01005235 I915_WRITE(HTOTAL(pipe),
5236 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005237 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005238 I915_WRITE(HBLANK(pipe),
5239 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005240 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005241 I915_WRITE(HSYNC(pipe),
5242 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005243 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005244
5245 I915_WRITE(VTOTAL(pipe),
5246 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005247 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005248 I915_WRITE(VBLANK(pipe),
5249 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005250 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005251 I915_WRITE(VSYNC(pipe),
5252 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005253 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005254
Eric Anholt8febb292011-03-30 13:01:07 -07005255 /* pipesrc controls the size that is scaled from, which should
5256 * always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08005257 */
Chris Wilson5eddb702010-09-11 13:48:45 +01005258 I915_WRITE(PIPESRC(pipe),
5259 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08005260
Eric Anholt8febb292011-03-30 13:01:07 -07005261 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
5262 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
5263 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
5264 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005265
Eric Anholt8febb292011-03-30 13:01:07 -07005266 if (has_edp_encoder &&
5267 !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5268 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005269 }
5270
Chris Wilson5eddb702010-09-11 13:48:45 +01005271 I915_WRITE(PIPECONF(pipe), pipeconf);
5272 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005273
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005274 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005275
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01005276 if (IS_GEN5(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08005277 /* enable address swizzle for tiling buffer */
5278 temp = I915_READ(DISP_ARB_CTL);
5279 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
5280 }
5281
Chris Wilson5eddb702010-09-11 13:48:45 +01005282 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005283 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005284
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005285 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005286
5287 intel_update_watermarks(dev);
5288
Chris Wilson1f803ee2009-06-06 09:45:59 +01005289 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005290}
5291
Eric Anholtf564048e2011-03-30 13:01:02 -07005292static int intel_crtc_mode_set(struct drm_crtc *crtc,
5293 struct drm_display_mode *mode,
5294 struct drm_display_mode *adjusted_mode,
5295 int x, int y,
5296 struct drm_framebuffer *old_fb)
5297{
5298 struct drm_device *dev = crtc->dev;
5299 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07005300 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5301 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005302 int ret;
5303
Eric Anholt0b701d22011-03-30 13:01:03 -07005304 drm_vblank_pre_modeset(dev, pipe);
5305
Eric Anholtf564048e2011-03-30 13:01:02 -07005306 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
5307 x, y, old_fb);
5308
Jesse Barnes79e53942008-11-07 14:24:08 -08005309 drm_vblank_post_modeset(dev, pipe);
5310
Keith Packard120eced2011-07-27 01:21:40 -07005311 intel_crtc->dpms_mode = DRM_MODE_DPMS_ON;
5312
Jesse Barnes79e53942008-11-07 14:24:08 -08005313 return ret;
5314}
5315
5316/** Loads the palette/gamma unit for the CRTC with the prepared values */
5317void intel_crtc_load_lut(struct drm_crtc *crtc)
5318{
5319 struct drm_device *dev = crtc->dev;
5320 struct drm_i915_private *dev_priv = dev->dev_private;
5321 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005322 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005323 int i;
5324
5325 /* The clocks have to be on to load the palette. */
5326 if (!crtc->enabled)
5327 return;
5328
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005329 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07005330 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005331 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005332
Jesse Barnes79e53942008-11-07 14:24:08 -08005333 for (i = 0; i < 256; i++) {
5334 I915_WRITE(palreg + 4 * i,
5335 (intel_crtc->lut_r[i] << 16) |
5336 (intel_crtc->lut_g[i] << 8) |
5337 intel_crtc->lut_b[i]);
5338 }
5339}
5340
Chris Wilson560b85b2010-08-07 11:01:38 +01005341static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
5342{
5343 struct drm_device *dev = crtc->dev;
5344 struct drm_i915_private *dev_priv = dev->dev_private;
5345 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5346 bool visible = base != 0;
5347 u32 cntl;
5348
5349 if (intel_crtc->cursor_visible == visible)
5350 return;
5351
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005352 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01005353 if (visible) {
5354 /* On these chipsets we can only modify the base whilst
5355 * the cursor is disabled.
5356 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005357 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005358
5359 cntl &= ~(CURSOR_FORMAT_MASK);
5360 /* XXX width must be 64, stride 256 => 0x00 << 28 */
5361 cntl |= CURSOR_ENABLE |
5362 CURSOR_GAMMA_ENABLE |
5363 CURSOR_FORMAT_ARGB;
5364 } else
5365 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005366 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005367
5368 intel_crtc->cursor_visible = visible;
5369}
5370
5371static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
5372{
5373 struct drm_device *dev = crtc->dev;
5374 struct drm_i915_private *dev_priv = dev->dev_private;
5375 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5376 int pipe = intel_crtc->pipe;
5377 bool visible = base != 0;
5378
5379 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08005380 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01005381 if (base) {
5382 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
5383 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5384 cntl |= pipe << 28; /* Connect to correct pipe */
5385 } else {
5386 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5387 cntl |= CURSOR_MODE_DISABLE;
5388 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005389 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005390
5391 intel_crtc->cursor_visible = visible;
5392 }
5393 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005394 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005395}
5396
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005397/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005398static void intel_crtc_update_cursor(struct drm_crtc *crtc,
5399 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005400{
5401 struct drm_device *dev = crtc->dev;
5402 struct drm_i915_private *dev_priv = dev->dev_private;
5403 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5404 int pipe = intel_crtc->pipe;
5405 int x = intel_crtc->cursor_x;
5406 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01005407 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005408 bool visible;
5409
5410 pos = 0;
5411
Chris Wilson6b383a72010-09-13 13:54:26 +01005412 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005413 base = intel_crtc->cursor_addr;
5414 if (x > (int) crtc->fb->width)
5415 base = 0;
5416
5417 if (y > (int) crtc->fb->height)
5418 base = 0;
5419 } else
5420 base = 0;
5421
5422 if (x < 0) {
5423 if (x + intel_crtc->cursor_width < 0)
5424 base = 0;
5425
5426 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
5427 x = -x;
5428 }
5429 pos |= x << CURSOR_X_SHIFT;
5430
5431 if (y < 0) {
5432 if (y + intel_crtc->cursor_height < 0)
5433 base = 0;
5434
5435 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
5436 y = -y;
5437 }
5438 pos |= y << CURSOR_Y_SHIFT;
5439
5440 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01005441 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005442 return;
5443
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005444 I915_WRITE(CURPOS(pipe), pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01005445 if (IS_845G(dev) || IS_I865G(dev))
5446 i845_update_cursor(crtc, base);
5447 else
5448 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005449
5450 if (visible)
5451 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
5452}
5453
Jesse Barnes79e53942008-11-07 14:24:08 -08005454static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00005455 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08005456 uint32_t handle,
5457 uint32_t width, uint32_t height)
5458{
5459 struct drm_device *dev = crtc->dev;
5460 struct drm_i915_private *dev_priv = dev->dev_private;
5461 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00005462 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005463 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005464 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005465
Zhao Yakui28c97732009-10-09 11:39:41 +08005466 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08005467
5468 /* if we want to turn off the cursor ignore width and height */
5469 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005470 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005471 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00005472 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10005473 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005474 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08005475 }
5476
5477 /* Currently we only support 64x64 cursors */
5478 if (width != 64 || height != 64) {
5479 DRM_ERROR("we currently only support 64x64 cursors\n");
5480 return -EINVAL;
5481 }
5482
Chris Wilson05394f32010-11-08 19:18:58 +00005483 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00005484 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08005485 return -ENOENT;
5486
Chris Wilson05394f32010-11-08 19:18:58 +00005487 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005488 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10005489 ret = -ENOMEM;
5490 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08005491 }
5492
Dave Airlie71acb5e2008-12-30 20:31:46 +10005493 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005494 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005495 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00005496 if (obj->tiling_mode) {
5497 DRM_ERROR("cursor cannot be tiled\n");
5498 ret = -EINVAL;
5499 goto fail_locked;
5500 }
5501
Chris Wilson05394f32010-11-08 19:18:58 +00005502 ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005503 if (ret) {
5504 DRM_ERROR("failed to pin cursor bo\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005505 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005506 }
Chris Wilsone7b526b2010-06-02 08:30:48 +01005507
Chris Wilson05394f32010-11-08 19:18:58 +00005508 ret = i915_gem_object_set_to_gtt_domain(obj, 0);
Chris Wilsone7b526b2010-06-02 08:30:48 +01005509 if (ret) {
5510 DRM_ERROR("failed to move cursor bo into the GTT\n");
5511 goto fail_unpin;
5512 }
5513
Chris Wilsond9e86c02010-11-10 16:40:20 +00005514 ret = i915_gem_object_put_fence(obj);
5515 if (ret) {
5516 DRM_ERROR("failed to move cursor bo into the GTT\n");
5517 goto fail_unpin;
5518 }
5519
Chris Wilson05394f32010-11-08 19:18:58 +00005520 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005521 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005522 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00005523 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005524 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
5525 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005526 if (ret) {
5527 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005528 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005529 }
Chris Wilson05394f32010-11-08 19:18:58 +00005530 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005531 }
5532
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005533 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04005534 I915_WRITE(CURSIZE, (height << 12) | width);
5535
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005536 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005537 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005538 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00005539 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10005540 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
5541 } else
5542 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00005543 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005544 }
Jesse Barnes80824002009-09-10 15:28:06 -07005545
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005546 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005547
5548 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00005549 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005550 intel_crtc->cursor_width = width;
5551 intel_crtc->cursor_height = height;
5552
Chris Wilson6b383a72010-09-13 13:54:26 +01005553 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005554
Jesse Barnes79e53942008-11-07 14:24:08 -08005555 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005556fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00005557 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005558fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10005559 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005560fail:
Chris Wilson05394f32010-11-08 19:18:58 +00005561 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10005562 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005563}
5564
5565static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
5566{
Jesse Barnes79e53942008-11-07 14:24:08 -08005567 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005568
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005569 intel_crtc->cursor_x = x;
5570 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07005571
Chris Wilson6b383a72010-09-13 13:54:26 +01005572 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08005573
5574 return 0;
5575}
5576
5577/** Sets the color ramps on behalf of RandR */
5578void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
5579 u16 blue, int regno)
5580{
5581 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5582
5583 intel_crtc->lut_r[regno] = red >> 8;
5584 intel_crtc->lut_g[regno] = green >> 8;
5585 intel_crtc->lut_b[regno] = blue >> 8;
5586}
5587
Dave Airlieb8c00ac2009-10-06 13:54:01 +10005588void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
5589 u16 *blue, int regno)
5590{
5591 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5592
5593 *red = intel_crtc->lut_r[regno] << 8;
5594 *green = intel_crtc->lut_g[regno] << 8;
5595 *blue = intel_crtc->lut_b[regno] << 8;
5596}
5597
Jesse Barnes79e53942008-11-07 14:24:08 -08005598static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01005599 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08005600{
James Simmons72034252010-08-03 01:33:19 +01005601 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08005602 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005603
James Simmons72034252010-08-03 01:33:19 +01005604 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005605 intel_crtc->lut_r[i] = red[i] >> 8;
5606 intel_crtc->lut_g[i] = green[i] >> 8;
5607 intel_crtc->lut_b[i] = blue[i] >> 8;
5608 }
5609
5610 intel_crtc_load_lut(crtc);
5611}
5612
5613/**
5614 * Get a pipe with a simple mode set on it for doing load-based monitor
5615 * detection.
5616 *
5617 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07005618 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08005619 *
Eric Anholtc751ce42010-03-25 11:48:48 -07005620 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08005621 * configured for it. In the future, it could choose to temporarily disable
5622 * some outputs to free up a pipe for its use.
5623 *
5624 * \return crtc, or NULL if no pipes are available.
5625 */
5626
5627/* VESA 640x480x72Hz mode to set on the pipe */
5628static struct drm_display_mode load_detect_mode = {
5629 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
5630 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
5631};
5632
Chris Wilsond2dff872011-04-19 08:36:26 +01005633static struct drm_framebuffer *
5634intel_framebuffer_create(struct drm_device *dev,
5635 struct drm_mode_fb_cmd *mode_cmd,
5636 struct drm_i915_gem_object *obj)
5637{
5638 struct intel_framebuffer *intel_fb;
5639 int ret;
5640
5641 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5642 if (!intel_fb) {
5643 drm_gem_object_unreference_unlocked(&obj->base);
5644 return ERR_PTR(-ENOMEM);
5645 }
5646
5647 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
5648 if (ret) {
5649 drm_gem_object_unreference_unlocked(&obj->base);
5650 kfree(intel_fb);
5651 return ERR_PTR(ret);
5652 }
5653
5654 return &intel_fb->base;
5655}
5656
5657static u32
5658intel_framebuffer_pitch_for_width(int width, int bpp)
5659{
5660 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
5661 return ALIGN(pitch, 64);
5662}
5663
5664static u32
5665intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
5666{
5667 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
5668 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
5669}
5670
5671static struct drm_framebuffer *
5672intel_framebuffer_create_for_mode(struct drm_device *dev,
5673 struct drm_display_mode *mode,
5674 int depth, int bpp)
5675{
5676 struct drm_i915_gem_object *obj;
5677 struct drm_mode_fb_cmd mode_cmd;
5678
5679 obj = i915_gem_alloc_object(dev,
5680 intel_framebuffer_size_for_mode(mode, bpp));
5681 if (obj == NULL)
5682 return ERR_PTR(-ENOMEM);
5683
5684 mode_cmd.width = mode->hdisplay;
5685 mode_cmd.height = mode->vdisplay;
5686 mode_cmd.depth = depth;
5687 mode_cmd.bpp = bpp;
5688 mode_cmd.pitch = intel_framebuffer_pitch_for_width(mode_cmd.width, bpp);
5689
5690 return intel_framebuffer_create(dev, &mode_cmd, obj);
5691}
5692
5693static struct drm_framebuffer *
5694mode_fits_in_fbdev(struct drm_device *dev,
5695 struct drm_display_mode *mode)
5696{
5697 struct drm_i915_private *dev_priv = dev->dev_private;
5698 struct drm_i915_gem_object *obj;
5699 struct drm_framebuffer *fb;
5700
5701 if (dev_priv->fbdev == NULL)
5702 return NULL;
5703
5704 obj = dev_priv->fbdev->ifb.obj;
5705 if (obj == NULL)
5706 return NULL;
5707
5708 fb = &dev_priv->fbdev->ifb.base;
5709 if (fb->pitch < intel_framebuffer_pitch_for_width(mode->hdisplay,
5710 fb->bits_per_pixel))
5711 return NULL;
5712
5713 if (obj->base.size < mode->vdisplay * fb->pitch)
5714 return NULL;
5715
5716 return fb;
5717}
5718
Chris Wilson71731882011-04-19 23:10:58 +01005719bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
5720 struct drm_connector *connector,
5721 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01005722 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005723{
5724 struct intel_crtc *intel_crtc;
5725 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005726 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005727 struct drm_crtc *crtc = NULL;
5728 struct drm_device *dev = encoder->dev;
Chris Wilsond2dff872011-04-19 08:36:26 +01005729 struct drm_framebuffer *old_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005730 int i = -1;
5731
Chris Wilsond2dff872011-04-19 08:36:26 +01005732 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5733 connector->base.id, drm_get_connector_name(connector),
5734 encoder->base.id, drm_get_encoder_name(encoder));
5735
Jesse Barnes79e53942008-11-07 14:24:08 -08005736 /*
5737 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01005738 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005739 * - if the connector already has an assigned crtc, use it (but make
5740 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01005741 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005742 * - try to find the first unused crtc that can drive this connector,
5743 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08005744 */
5745
5746 /* See if we already have a CRTC for this connector */
5747 if (encoder->crtc) {
5748 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01005749
Jesse Barnes79e53942008-11-07 14:24:08 -08005750 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01005751 old->dpms_mode = intel_crtc->dpms_mode;
5752 old->load_detect_temp = false;
5753
5754 /* Make sure the crtc and connector are running */
Jesse Barnes79e53942008-11-07 14:24:08 -08005755 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
Chris Wilson64927112011-04-20 07:25:26 +01005756 struct drm_encoder_helper_funcs *encoder_funcs;
5757 struct drm_crtc_helper_funcs *crtc_funcs;
5758
Jesse Barnes79e53942008-11-07 14:24:08 -08005759 crtc_funcs = crtc->helper_private;
5760 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
Chris Wilson64927112011-04-20 07:25:26 +01005761
5762 encoder_funcs = encoder->helper_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005763 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
5764 }
Chris Wilson8261b192011-04-19 23:18:09 +01005765
Chris Wilson71731882011-04-19 23:10:58 +01005766 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005767 }
5768
5769 /* Find an unused one (if possible) */
5770 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
5771 i++;
5772 if (!(encoder->possible_crtcs & (1 << i)))
5773 continue;
5774 if (!possible_crtc->enabled) {
5775 crtc = possible_crtc;
5776 break;
5777 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005778 }
5779
5780 /*
5781 * If we didn't find an unused CRTC, don't use any.
5782 */
5783 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01005784 DRM_DEBUG_KMS("no pipe available for load-detect\n");
5785 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005786 }
5787
5788 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005789 connector->encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005790
5791 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01005792 old->dpms_mode = intel_crtc->dpms_mode;
5793 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01005794 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005795
Chris Wilson64927112011-04-20 07:25:26 +01005796 if (!mode)
5797 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08005798
Chris Wilsond2dff872011-04-19 08:36:26 +01005799 old_fb = crtc->fb;
5800
5801 /* We need a framebuffer large enough to accommodate all accesses
5802 * that the plane may generate whilst we perform load detection.
5803 * We can not rely on the fbcon either being present (we get called
5804 * during its initialisation to detect all boot displays, or it may
5805 * not even exist) or that it is large enough to satisfy the
5806 * requested mode.
5807 */
5808 crtc->fb = mode_fits_in_fbdev(dev, mode);
5809 if (crtc->fb == NULL) {
5810 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
5811 crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
5812 old->release_fb = crtc->fb;
5813 } else
5814 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
5815 if (IS_ERR(crtc->fb)) {
5816 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
5817 crtc->fb = old_fb;
5818 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005819 }
Chris Wilsond2dff872011-04-19 08:36:26 +01005820
5821 if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01005822 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01005823 if (old->release_fb)
5824 old->release_fb->funcs->destroy(old->release_fb);
5825 crtc->fb = old_fb;
Chris Wilson64927112011-04-20 07:25:26 +01005826 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005827 }
Chris Wilson71731882011-04-19 23:10:58 +01005828
Jesse Barnes79e53942008-11-07 14:24:08 -08005829 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005830 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005831
Chris Wilson71731882011-04-19 23:10:58 +01005832 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005833}
5834
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005835void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
Chris Wilson8261b192011-04-19 23:18:09 +01005836 struct drm_connector *connector,
5837 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005838{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005839 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005840 struct drm_device *dev = encoder->dev;
5841 struct drm_crtc *crtc = encoder->crtc;
5842 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5843 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
5844
Chris Wilsond2dff872011-04-19 08:36:26 +01005845 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5846 connector->base.id, drm_get_connector_name(connector),
5847 encoder->base.id, drm_get_encoder_name(encoder));
5848
Chris Wilson8261b192011-04-19 23:18:09 +01005849 if (old->load_detect_temp) {
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005850 connector->encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005851 drm_helper_disable_unused_functions(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01005852
5853 if (old->release_fb)
5854 old->release_fb->funcs->destroy(old->release_fb);
5855
Chris Wilson0622a532011-04-21 09:32:11 +01005856 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08005857 }
5858
Eric Anholtc751ce42010-03-25 11:48:48 -07005859 /* Switch crtc and encoder back off if necessary */
Chris Wilson0622a532011-04-21 09:32:11 +01005860 if (old->dpms_mode != DRM_MODE_DPMS_ON) {
5861 encoder_funcs->dpms(encoder, old->dpms_mode);
Chris Wilson8261b192011-04-19 23:18:09 +01005862 crtc_funcs->dpms(crtc, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08005863 }
5864}
5865
5866/* Returns the clock of the currently programmed mode of the given pipe. */
5867static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
5868{
5869 struct drm_i915_private *dev_priv = dev->dev_private;
5870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5871 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08005872 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005873 u32 fp;
5874 intel_clock_t clock;
5875
5876 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01005877 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005878 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01005879 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005880
5881 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005882 if (IS_PINEVIEW(dev)) {
5883 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
5884 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08005885 } else {
5886 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
5887 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
5888 }
5889
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005890 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005891 if (IS_PINEVIEW(dev))
5892 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
5893 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08005894 else
5895 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08005896 DPLL_FPA01_P1_POST_DIV_SHIFT);
5897
5898 switch (dpll & DPLL_MODE_MASK) {
5899 case DPLLB_MODE_DAC_SERIAL:
5900 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
5901 5 : 10;
5902 break;
5903 case DPLLB_MODE_LVDS:
5904 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
5905 7 : 14;
5906 break;
5907 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08005908 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08005909 "mode\n", (int)(dpll & DPLL_MODE_MASK));
5910 return 0;
5911 }
5912
5913 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08005914 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005915 } else {
5916 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
5917
5918 if (is_lvds) {
5919 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
5920 DPLL_FPA01_P1_POST_DIV_SHIFT);
5921 clock.p2 = 14;
5922
5923 if ((dpll & PLL_REF_INPUT_MASK) ==
5924 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
5925 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08005926 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005927 } else
Shaohua Li21778322009-02-23 15:19:16 +08005928 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005929 } else {
5930 if (dpll & PLL_P1_DIVIDE_BY_TWO)
5931 clock.p1 = 2;
5932 else {
5933 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
5934 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
5935 }
5936 if (dpll & PLL_P2_DIVIDE_BY_4)
5937 clock.p2 = 4;
5938 else
5939 clock.p2 = 2;
5940
Shaohua Li21778322009-02-23 15:19:16 +08005941 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005942 }
5943 }
5944
5945 /* XXX: It would be nice to validate the clocks, but we can't reuse
5946 * i830PllIsValid() because it relies on the xf86_config connector
5947 * configuration being accurate, which it isn't necessarily.
5948 */
5949
5950 return clock.dot;
5951}
5952
5953/** Returns the currently programmed mode of the given pipe. */
5954struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
5955 struct drm_crtc *crtc)
5956{
Jesse Barnes548f2452011-02-17 10:40:53 -08005957 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005958 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5959 int pipe = intel_crtc->pipe;
5960 struct drm_display_mode *mode;
Jesse Barnes548f2452011-02-17 10:40:53 -08005961 int htot = I915_READ(HTOTAL(pipe));
5962 int hsync = I915_READ(HSYNC(pipe));
5963 int vtot = I915_READ(VTOTAL(pipe));
5964 int vsync = I915_READ(VSYNC(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005965
5966 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
5967 if (!mode)
5968 return NULL;
5969
5970 mode->clock = intel_crtc_clock_get(dev, crtc);
5971 mode->hdisplay = (htot & 0xffff) + 1;
5972 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
5973 mode->hsync_start = (hsync & 0xffff) + 1;
5974 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
5975 mode->vdisplay = (vtot & 0xffff) + 1;
5976 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
5977 mode->vsync_start = (vsync & 0xffff) + 1;
5978 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
5979
5980 drm_mode_set_name(mode);
5981 drm_mode_set_crtcinfo(mode, 0);
5982
5983 return mode;
5984}
5985
Jesse Barnes652c3932009-08-17 13:31:43 -07005986#define GPU_IDLE_TIMEOUT 500 /* ms */
5987
5988/* When this timer fires, we've been idle for awhile */
5989static void intel_gpu_idle_timer(unsigned long arg)
5990{
5991 struct drm_device *dev = (struct drm_device *)arg;
5992 drm_i915_private_t *dev_priv = dev->dev_private;
5993
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005994 if (!list_empty(&dev_priv->mm.active_list)) {
5995 /* Still processing requests, so just re-arm the timer. */
5996 mod_timer(&dev_priv->idle_timer, jiffies +
5997 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
5998 return;
5999 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006000
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006001 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07006002 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07006003}
6004
Jesse Barnes652c3932009-08-17 13:31:43 -07006005#define CRTC_IDLE_TIMEOUT 1000 /* ms */
6006
6007static void intel_crtc_idle_timer(unsigned long arg)
6008{
6009 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
6010 struct drm_crtc *crtc = &intel_crtc->base;
6011 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006012 struct intel_framebuffer *intel_fb;
6013
6014 intel_fb = to_intel_framebuffer(crtc->fb);
6015 if (intel_fb && intel_fb->obj->active) {
6016 /* The framebuffer is still being accessed by the GPU. */
6017 mod_timer(&intel_crtc->idle_timer, jiffies +
6018 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
6019 return;
6020 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006021
Jesse Barnes652c3932009-08-17 13:31:43 -07006022 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07006023 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07006024}
6025
Daniel Vetter3dec0092010-08-20 21:40:52 +02006026static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006027{
6028 struct drm_device *dev = crtc->dev;
6029 drm_i915_private_t *dev_priv = dev->dev_private;
6030 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6031 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006032 int dpll_reg = DPLL(pipe);
6033 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006034
Eric Anholtbad720f2009-10-22 16:11:14 -07006035 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006036 return;
6037
6038 if (!dev_priv->lvds_downclock_avail)
6039 return;
6040
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006041 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006042 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006043 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006044
6045 /* Unlock panel regs */
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006046 I915_WRITE(PP_CONTROL,
6047 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07006048
6049 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6050 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006051 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006052
Jesse Barnes652c3932009-08-17 13:31:43 -07006053 dpll = I915_READ(dpll_reg);
6054 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006055 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006056
6057 /* ...and lock them again */
6058 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
6059 }
6060
6061 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02006062 mod_timer(&intel_crtc->idle_timer, jiffies +
6063 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07006064}
6065
6066static void intel_decrease_pllclock(struct drm_crtc *crtc)
6067{
6068 struct drm_device *dev = crtc->dev;
6069 drm_i915_private_t *dev_priv = dev->dev_private;
6070 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6071 int pipe = intel_crtc->pipe;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006072 int dpll_reg = DPLL(pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006073 int dpll = I915_READ(dpll_reg);
6074
Eric Anholtbad720f2009-10-22 16:11:14 -07006075 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006076 return;
6077
6078 if (!dev_priv->lvds_downclock_avail)
6079 return;
6080
6081 /*
6082 * Since this is called by a timer, we should never get here in
6083 * the manual case.
6084 */
6085 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006086 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006087
6088 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07006089 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
6090 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07006091
6092 dpll |= DISPLAY_RATE_SELECT_FPA1;
6093 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006094 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006095 dpll = I915_READ(dpll_reg);
6096 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006097 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006098
6099 /* ...and lock them again */
6100 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
6101 }
6102
6103}
6104
6105/**
6106 * intel_idle_update - adjust clocks for idleness
6107 * @work: work struct
6108 *
6109 * Either the GPU or display (or both) went idle. Check the busy status
6110 * here and adjust the CRTC and GPU clocks as necessary.
6111 */
6112static void intel_idle_update(struct work_struct *work)
6113{
6114 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
6115 idle_work);
6116 struct drm_device *dev = dev_priv->dev;
6117 struct drm_crtc *crtc;
6118 struct intel_crtc *intel_crtc;
6119
6120 if (!i915_powersave)
6121 return;
6122
6123 mutex_lock(&dev->struct_mutex);
6124
Jesse Barnes7648fa92010-05-20 14:28:11 -07006125 i915_update_gfx_val(dev_priv);
6126
Jesse Barnes652c3932009-08-17 13:31:43 -07006127 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6128 /* Skip inactive CRTCs */
6129 if (!crtc->fb)
6130 continue;
6131
6132 intel_crtc = to_intel_crtc(crtc);
6133 if (!intel_crtc->busy)
6134 intel_decrease_pllclock(crtc);
6135 }
6136
Li Peng45ac22c2010-06-12 23:38:35 +08006137
Jesse Barnes652c3932009-08-17 13:31:43 -07006138 mutex_unlock(&dev->struct_mutex);
6139}
6140
6141/**
6142 * intel_mark_busy - mark the GPU and possibly the display busy
6143 * @dev: drm device
6144 * @obj: object we're operating on
6145 *
6146 * Callers can use this function to indicate that the GPU is busy processing
6147 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
6148 * buffer), we'll also mark the display as busy, so we know to increase its
6149 * clock frequency.
6150 */
Chris Wilson05394f32010-11-08 19:18:58 +00006151void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07006152{
6153 drm_i915_private_t *dev_priv = dev->dev_private;
6154 struct drm_crtc *crtc = NULL;
6155 struct intel_framebuffer *intel_fb;
6156 struct intel_crtc *intel_crtc;
6157
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08006158 if (!drm_core_check_feature(dev, DRIVER_MODESET))
6159 return;
6160
Alexander Lam18b21902011-01-03 13:28:56 -05006161 if (!dev_priv->busy)
Chris Wilson28cf7982009-11-30 01:08:56 +00006162 dev_priv->busy = true;
Alexander Lam18b21902011-01-03 13:28:56 -05006163 else
Chris Wilson28cf7982009-11-30 01:08:56 +00006164 mod_timer(&dev_priv->idle_timer, jiffies +
6165 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07006166
6167 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6168 if (!crtc->fb)
6169 continue;
6170
6171 intel_crtc = to_intel_crtc(crtc);
6172 intel_fb = to_intel_framebuffer(crtc->fb);
6173 if (intel_fb->obj == obj) {
6174 if (!intel_crtc->busy) {
6175 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02006176 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006177 intel_crtc->busy = true;
6178 } else {
6179 /* Busy -> busy, put off timer */
6180 mod_timer(&intel_crtc->idle_timer, jiffies +
6181 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
6182 }
6183 }
6184 }
6185}
6186
Jesse Barnes79e53942008-11-07 14:24:08 -08006187static void intel_crtc_destroy(struct drm_crtc *crtc)
6188{
6189 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006190 struct drm_device *dev = crtc->dev;
6191 struct intel_unpin_work *work;
6192 unsigned long flags;
6193
6194 spin_lock_irqsave(&dev->event_lock, flags);
6195 work = intel_crtc->unpin_work;
6196 intel_crtc->unpin_work = NULL;
6197 spin_unlock_irqrestore(&dev->event_lock, flags);
6198
6199 if (work) {
6200 cancel_work_sync(&work->work);
6201 kfree(work);
6202 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006203
6204 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006205
Jesse Barnes79e53942008-11-07 14:24:08 -08006206 kfree(intel_crtc);
6207}
6208
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006209static void intel_unpin_work_fn(struct work_struct *__work)
6210{
6211 struct intel_unpin_work *work =
6212 container_of(__work, struct intel_unpin_work, work);
6213
6214 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006215 i915_gem_object_unpin(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006216 drm_gem_object_unreference(&work->pending_flip_obj->base);
6217 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006218
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006219 mutex_unlock(&work->dev->struct_mutex);
6220 kfree(work);
6221}
6222
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006223static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006224 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006225{
6226 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006227 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6228 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00006229 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006230 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006231 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006232 unsigned long flags;
6233
6234 /* Ignore early vblank irqs */
6235 if (intel_crtc == NULL)
6236 return;
6237
Mario Kleiner49b14a52010-12-09 07:00:07 +01006238 do_gettimeofday(&tnow);
6239
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006240 spin_lock_irqsave(&dev->event_lock, flags);
6241 work = intel_crtc->unpin_work;
6242 if (work == NULL || !work->pending) {
6243 spin_unlock_irqrestore(&dev->event_lock, flags);
6244 return;
6245 }
6246
6247 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006248
6249 if (work->event) {
6250 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006251 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006252
6253 /* Called before vblank count and timestamps have
6254 * been updated for the vblank interval of flip
6255 * completion? Need to increment vblank count and
6256 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01006257 * to account for this. We assume this happened if we
6258 * get called over 0.9 frame durations after the last
6259 * timestamped vblank.
6260 *
6261 * This calculation can not be used with vrefresh rates
6262 * below 5Hz (10Hz to be on the safe side) without
6263 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006264 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01006265 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
6266 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006267 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006268 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
6269 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006270 }
6271
Mario Kleiner49b14a52010-12-09 07:00:07 +01006272 e->event.tv_sec = tvbl.tv_sec;
6273 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006274
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006275 list_add_tail(&e->base.link,
6276 &e->base.file_priv->event_list);
6277 wake_up_interruptible(&e->base.file_priv->event_wait);
6278 }
6279
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006280 drm_vblank_put(dev, intel_crtc->pipe);
6281
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006282 spin_unlock_irqrestore(&dev->event_lock, flags);
6283
Chris Wilson05394f32010-11-08 19:18:58 +00006284 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006285
Chris Wilsone59f2ba2010-10-07 17:28:15 +01006286 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00006287 &obj->pending_flip.counter);
6288 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01006289 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006290
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006291 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006292
6293 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006294}
6295
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006296void intel_finish_page_flip(struct drm_device *dev, int pipe)
6297{
6298 drm_i915_private_t *dev_priv = dev->dev_private;
6299 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6300
Mario Kleiner49b14a52010-12-09 07:00:07 +01006301 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006302}
6303
6304void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6305{
6306 drm_i915_private_t *dev_priv = dev->dev_private;
6307 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6308
Mario Kleiner49b14a52010-12-09 07:00:07 +01006309 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006310}
6311
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006312void intel_prepare_page_flip(struct drm_device *dev, int plane)
6313{
6314 drm_i915_private_t *dev_priv = dev->dev_private;
6315 struct intel_crtc *intel_crtc =
6316 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6317 unsigned long flags;
6318
6319 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08006320 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006321 if ((++intel_crtc->unpin_work->pending) > 1)
6322 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08006323 } else {
6324 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
6325 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006326 spin_unlock_irqrestore(&dev->event_lock, flags);
6327}
6328
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006329static int intel_gen2_queue_flip(struct drm_device *dev,
6330 struct drm_crtc *crtc,
6331 struct drm_framebuffer *fb,
6332 struct drm_i915_gem_object *obj)
6333{
6334 struct drm_i915_private *dev_priv = dev->dev_private;
6335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6336 unsigned long offset;
6337 u32 flip_mask;
6338 int ret;
6339
6340 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
6341 if (ret)
6342 goto out;
6343
6344 /* Offset into the new buffer for cases of shared fbs between CRTCs */
6345 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
6346
6347 ret = BEGIN_LP_RING(6);
6348 if (ret)
6349 goto out;
6350
6351 /* Can't queue multiple flips, so wait for the previous
6352 * one to finish before executing the next.
6353 */
6354 if (intel_crtc->plane)
6355 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6356 else
6357 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6358 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
6359 OUT_RING(MI_NOOP);
6360 OUT_RING(MI_DISPLAY_FLIP |
6361 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6362 OUT_RING(fb->pitch);
6363 OUT_RING(obj->gtt_offset + offset);
6364 OUT_RING(MI_NOOP);
6365 ADVANCE_LP_RING();
6366out:
6367 return ret;
6368}
6369
6370static int intel_gen3_queue_flip(struct drm_device *dev,
6371 struct drm_crtc *crtc,
6372 struct drm_framebuffer *fb,
6373 struct drm_i915_gem_object *obj)
6374{
6375 struct drm_i915_private *dev_priv = dev->dev_private;
6376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6377 unsigned long offset;
6378 u32 flip_mask;
6379 int ret;
6380
6381 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
6382 if (ret)
6383 goto out;
6384
6385 /* Offset into the new buffer for cases of shared fbs between CRTCs */
6386 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
6387
6388 ret = BEGIN_LP_RING(6);
6389 if (ret)
6390 goto out;
6391
6392 if (intel_crtc->plane)
6393 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6394 else
6395 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6396 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
6397 OUT_RING(MI_NOOP);
6398 OUT_RING(MI_DISPLAY_FLIP_I915 |
6399 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6400 OUT_RING(fb->pitch);
6401 OUT_RING(obj->gtt_offset + offset);
6402 OUT_RING(MI_NOOP);
6403
6404 ADVANCE_LP_RING();
6405out:
6406 return ret;
6407}
6408
6409static int intel_gen4_queue_flip(struct drm_device *dev,
6410 struct drm_crtc *crtc,
6411 struct drm_framebuffer *fb,
6412 struct drm_i915_gem_object *obj)
6413{
6414 struct drm_i915_private *dev_priv = dev->dev_private;
6415 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6416 uint32_t pf, pipesrc;
6417 int ret;
6418
6419 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
6420 if (ret)
6421 goto out;
6422
6423 ret = BEGIN_LP_RING(4);
6424 if (ret)
6425 goto out;
6426
6427 /* i965+ uses the linear or tiled offsets from the
6428 * Display Registers (which do not change across a page-flip)
6429 * so we need only reprogram the base address.
6430 */
6431 OUT_RING(MI_DISPLAY_FLIP |
6432 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6433 OUT_RING(fb->pitch);
6434 OUT_RING(obj->gtt_offset | obj->tiling_mode);
6435
6436 /* XXX Enabling the panel-fitter across page-flip is so far
6437 * untested on non-native modes, so ignore it for now.
6438 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6439 */
6440 pf = 0;
6441 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6442 OUT_RING(pf | pipesrc);
6443 ADVANCE_LP_RING();
6444out:
6445 return ret;
6446}
6447
6448static int intel_gen6_queue_flip(struct drm_device *dev,
6449 struct drm_crtc *crtc,
6450 struct drm_framebuffer *fb,
6451 struct drm_i915_gem_object *obj)
6452{
6453 struct drm_i915_private *dev_priv = dev->dev_private;
6454 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6455 uint32_t pf, pipesrc;
6456 int ret;
6457
6458 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
6459 if (ret)
6460 goto out;
6461
6462 ret = BEGIN_LP_RING(4);
6463 if (ret)
6464 goto out;
6465
6466 OUT_RING(MI_DISPLAY_FLIP |
6467 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6468 OUT_RING(fb->pitch | obj->tiling_mode);
6469 OUT_RING(obj->gtt_offset);
6470
6471 pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
6472 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6473 OUT_RING(pf | pipesrc);
6474 ADVANCE_LP_RING();
6475out:
6476 return ret;
6477}
6478
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006479/*
6480 * On gen7 we currently use the blit ring because (in early silicon at least)
6481 * the render ring doesn't give us interrpts for page flip completion, which
6482 * means clients will hang after the first flip is queued. Fortunately the
6483 * blit ring generates interrupts properly, so use it instead.
6484 */
6485static int intel_gen7_queue_flip(struct drm_device *dev,
6486 struct drm_crtc *crtc,
6487 struct drm_framebuffer *fb,
6488 struct drm_i915_gem_object *obj)
6489{
6490 struct drm_i915_private *dev_priv = dev->dev_private;
6491 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6492 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
6493 int ret;
6494
6495 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6496 if (ret)
6497 goto out;
6498
6499 ret = intel_ring_begin(ring, 4);
6500 if (ret)
6501 goto out;
6502
6503 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | (intel_crtc->plane << 19));
6504 intel_ring_emit(ring, (fb->pitch | obj->tiling_mode));
6505 intel_ring_emit(ring, (obj->gtt_offset));
6506 intel_ring_emit(ring, (MI_NOOP));
6507 intel_ring_advance(ring);
6508out:
6509 return ret;
6510}
6511
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006512static int intel_default_queue_flip(struct drm_device *dev,
6513 struct drm_crtc *crtc,
6514 struct drm_framebuffer *fb,
6515 struct drm_i915_gem_object *obj)
6516{
6517 return -ENODEV;
6518}
6519
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006520static int intel_crtc_page_flip(struct drm_crtc *crtc,
6521 struct drm_framebuffer *fb,
6522 struct drm_pending_vblank_event *event)
6523{
6524 struct drm_device *dev = crtc->dev;
6525 struct drm_i915_private *dev_priv = dev->dev_private;
6526 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00006527 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006528 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6529 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006530 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01006531 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006532
6533 work = kzalloc(sizeof *work, GFP_KERNEL);
6534 if (work == NULL)
6535 return -ENOMEM;
6536
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006537 work->event = event;
6538 work->dev = crtc->dev;
6539 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006540 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006541 INIT_WORK(&work->work, intel_unpin_work_fn);
6542
6543 /* We borrow the event spin lock for protecting unpin_work */
6544 spin_lock_irqsave(&dev->event_lock, flags);
6545 if (intel_crtc->unpin_work) {
6546 spin_unlock_irqrestore(&dev->event_lock, flags);
6547 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01006548
6549 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006550 return -EBUSY;
6551 }
6552 intel_crtc->unpin_work = work;
6553 spin_unlock_irqrestore(&dev->event_lock, flags);
6554
6555 intel_fb = to_intel_framebuffer(fb);
6556 obj = intel_fb->obj;
6557
Chris Wilson468f0b42010-05-27 13:18:13 +01006558 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006559
Jesse Barnes75dfca82010-02-10 15:09:44 -08006560 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00006561 drm_gem_object_reference(&work->old_fb_obj->base);
6562 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006563
6564 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01006565
6566 ret = drm_vblank_get(dev, intel_crtc->pipe);
6567 if (ret)
6568 goto cleanup_objs;
6569
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006570 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006571
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006572 work->enable_stall_check = true;
6573
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006574 /* Block clients from rendering to the new back buffer until
6575 * the flip occurs and the object is no longer visible.
6576 */
Chris Wilson05394f32010-11-08 19:18:58 +00006577 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006578
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006579 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
6580 if (ret)
6581 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006582
6583 mutex_unlock(&dev->struct_mutex);
6584
Jesse Barnese5510fa2010-07-01 16:48:37 -07006585 trace_i915_flip_request(intel_crtc->plane, obj);
6586
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006587 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01006588
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006589cleanup_pending:
6590 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson96b099f2010-06-07 14:03:04 +01006591cleanup_objs:
Chris Wilson05394f32010-11-08 19:18:58 +00006592 drm_gem_object_unreference(&work->old_fb_obj->base);
6593 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01006594 mutex_unlock(&dev->struct_mutex);
6595
6596 spin_lock_irqsave(&dev->event_lock, flags);
6597 intel_crtc->unpin_work = NULL;
6598 spin_unlock_irqrestore(&dev->event_lock, flags);
6599
6600 kfree(work);
6601
6602 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006603}
6604
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006605static void intel_sanitize_modesetting(struct drm_device *dev,
6606 int pipe, int plane)
6607{
6608 struct drm_i915_private *dev_priv = dev->dev_private;
6609 u32 reg, val;
6610
6611 if (HAS_PCH_SPLIT(dev))
6612 return;
6613
6614 /* Who knows what state these registers were left in by the BIOS or
6615 * grub?
6616 *
6617 * If we leave the registers in a conflicting state (e.g. with the
6618 * display plane reading from the other pipe than the one we intend
6619 * to use) then when we attempt to teardown the active mode, we will
6620 * not disable the pipes and planes in the correct order -- leaving
6621 * a plane reading from a disabled pipe and possibly leading to
6622 * undefined behaviour.
6623 */
6624
6625 reg = DSPCNTR(plane);
6626 val = I915_READ(reg);
6627
6628 if ((val & DISPLAY_PLANE_ENABLE) == 0)
6629 return;
6630 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
6631 return;
6632
6633 /* This display plane is active and attached to the other CPU pipe. */
6634 pipe = !pipe;
6635
6636 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006637 intel_disable_plane(dev_priv, plane, pipe);
6638 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006639}
Jesse Barnes79e53942008-11-07 14:24:08 -08006640
Chris Wilsonf6e5b162011-04-12 18:06:51 +01006641static void intel_crtc_reset(struct drm_crtc *crtc)
6642{
6643 struct drm_device *dev = crtc->dev;
6644 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6645
6646 /* Reset flags back to the 'unknown' status so that they
6647 * will be correctly set on the initial modeset.
6648 */
6649 intel_crtc->dpms_mode = -1;
6650
6651 /* We need to fix up any BIOS configuration that conflicts with
6652 * our expectations.
6653 */
6654 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
6655}
6656
6657static struct drm_crtc_helper_funcs intel_helper_funcs = {
6658 .dpms = intel_crtc_dpms,
6659 .mode_fixup = intel_crtc_mode_fixup,
6660 .mode_set = intel_crtc_mode_set,
6661 .mode_set_base = intel_pipe_set_base,
6662 .mode_set_base_atomic = intel_pipe_set_base_atomic,
6663 .load_lut = intel_crtc_load_lut,
6664 .disable = intel_crtc_disable,
6665};
6666
6667static const struct drm_crtc_funcs intel_crtc_funcs = {
6668 .reset = intel_crtc_reset,
6669 .cursor_set = intel_crtc_cursor_set,
6670 .cursor_move = intel_crtc_cursor_move,
6671 .gamma_set = intel_crtc_gamma_set,
6672 .set_config = drm_crtc_helper_set_config,
6673 .destroy = intel_crtc_destroy,
6674 .page_flip = intel_crtc_page_flip,
6675};
6676
Hannes Ederb358d0a2008-12-18 21:18:47 +01006677static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08006678{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006679 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006680 struct intel_crtc *intel_crtc;
6681 int i;
6682
6683 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
6684 if (intel_crtc == NULL)
6685 return;
6686
6687 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
6688
6689 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08006690 for (i = 0; i < 256; i++) {
6691 intel_crtc->lut_r[i] = i;
6692 intel_crtc->lut_g[i] = i;
6693 intel_crtc->lut_b[i] = i;
6694 }
6695
Jesse Barnes80824002009-09-10 15:28:06 -07006696 /* Swap pipes & planes for FBC on pre-965 */
6697 intel_crtc->pipe = pipe;
6698 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01006699 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006700 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01006701 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07006702 }
6703
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006704 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
6705 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
6706 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
6707 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
6708
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006709 intel_crtc_reset(&intel_crtc->base);
Chris Wilson04dbff52011-02-10 17:38:35 +00006710 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07006711
6712 if (HAS_PCH_SPLIT(dev)) {
6713 intel_helper_funcs.prepare = ironlake_crtc_prepare;
6714 intel_helper_funcs.commit = ironlake_crtc_commit;
6715 } else {
6716 intel_helper_funcs.prepare = i9xx_crtc_prepare;
6717 intel_helper_funcs.commit = i9xx_crtc_commit;
6718 }
6719
Jesse Barnes79e53942008-11-07 14:24:08 -08006720 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
6721
Jesse Barnes652c3932009-08-17 13:31:43 -07006722 intel_crtc->busy = false;
6723
6724 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
6725 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006726}
6727
Carl Worth08d7b3d2009-04-29 14:43:54 -07006728int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00006729 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07006730{
6731 drm_i915_private_t *dev_priv = dev->dev_private;
6732 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02006733 struct drm_mode_object *drmmode_obj;
6734 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006735
6736 if (!dev_priv) {
6737 DRM_ERROR("called with no initialization\n");
6738 return -EINVAL;
6739 }
6740
Daniel Vetterc05422d2009-08-11 16:05:30 +02006741 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
6742 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07006743
Daniel Vetterc05422d2009-08-11 16:05:30 +02006744 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07006745 DRM_ERROR("no such CRTC id\n");
6746 return -EINVAL;
6747 }
6748
Daniel Vetterc05422d2009-08-11 16:05:30 +02006749 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
6750 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006751
Daniel Vetterc05422d2009-08-11 16:05:30 +02006752 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006753}
6754
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08006755static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006756{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006757 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006758 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006759 int entry = 0;
6760
Chris Wilson4ef69c72010-09-09 15:14:28 +01006761 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6762 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006763 index_mask |= (1 << entry);
6764 entry++;
6765 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01006766
Jesse Barnes79e53942008-11-07 14:24:08 -08006767 return index_mask;
6768}
6769
Chris Wilson4d302442010-12-14 19:21:29 +00006770static bool has_edp_a(struct drm_device *dev)
6771{
6772 struct drm_i915_private *dev_priv = dev->dev_private;
6773
6774 if (!IS_MOBILE(dev))
6775 return false;
6776
6777 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
6778 return false;
6779
6780 if (IS_GEN5(dev) &&
6781 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
6782 return false;
6783
6784 return true;
6785}
6786
Jesse Barnes79e53942008-11-07 14:24:08 -08006787static void intel_setup_outputs(struct drm_device *dev)
6788{
Eric Anholt725e30a2009-01-22 13:01:02 -08006789 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006790 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006791 bool dpd_is_edp = false;
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006792 bool has_lvds = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006793
Zhenyu Wang541998a2009-06-05 15:38:44 +08006794 if (IS_MOBILE(dev) && !IS_I830(dev))
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006795 has_lvds = intel_lvds_init(dev);
6796 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
6797 /* disable the panel fitter on everything but LVDS */
6798 I915_WRITE(PFIT_CONTROL, 0);
6799 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006800
Eric Anholtbad720f2009-10-22 16:11:14 -07006801 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006802 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006803
Chris Wilson4d302442010-12-14 19:21:29 +00006804 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006805 intel_dp_init(dev, DP_A);
6806
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006807 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
6808 intel_dp_init(dev, PCH_DP_D);
6809 }
6810
6811 intel_crt_init(dev);
6812
6813 if (HAS_PCH_SPLIT(dev)) {
6814 int found;
6815
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006816 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08006817 /* PCH SDVOB multiplex with HDMIB */
6818 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006819 if (!found)
6820 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006821 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
6822 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006823 }
6824
6825 if (I915_READ(HDMIC) & PORT_DETECTED)
6826 intel_hdmi_init(dev, HDMIC);
6827
6828 if (I915_READ(HDMID) & PORT_DETECTED)
6829 intel_hdmi_init(dev, HDMID);
6830
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006831 if (I915_READ(PCH_DP_C) & DP_DETECTED)
6832 intel_dp_init(dev, PCH_DP_C);
6833
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006834 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006835 intel_dp_init(dev, PCH_DP_D);
6836
Zhenyu Wang103a1962009-11-27 11:44:36 +08006837 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08006838 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08006839
Eric Anholt725e30a2009-01-22 13:01:02 -08006840 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006841 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006842 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006843 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
6844 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006845 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006846 }
Ma Ling27185ae2009-08-24 13:50:23 +08006847
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006848 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
6849 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006850 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006851 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006852 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006853
6854 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006855
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006856 if (I915_READ(SDVOB) & SDVO_DETECTED) {
6857 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006858 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006859 }
Ma Ling27185ae2009-08-24 13:50:23 +08006860
6861 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
6862
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006863 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
6864 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006865 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006866 }
6867 if (SUPPORTS_INTEGRATED_DP(dev)) {
6868 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006869 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006870 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006871 }
Ma Ling27185ae2009-08-24 13:50:23 +08006872
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006873 if (SUPPORTS_INTEGRATED_DP(dev) &&
6874 (I915_READ(DP_D) & DP_DETECTED)) {
6875 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006876 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006877 }
Eric Anholtbad720f2009-10-22 16:11:14 -07006878 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006879 intel_dvo_init(dev);
6880
Zhenyu Wang103a1962009-11-27 11:44:36 +08006881 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006882 intel_tv_init(dev);
6883
Chris Wilson4ef69c72010-09-09 15:14:28 +01006884 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6885 encoder->base.possible_crtcs = encoder->crtc_mask;
6886 encoder->base.possible_clones =
6887 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08006888 }
Chris Wilson47356eb2011-01-11 17:06:04 +00006889
6890 intel_panel_setup_backlight(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01006891
6892 /* disable all the possible outputs/crtcs before entering KMS mode */
6893 drm_helper_disable_unused_functions(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006894}
6895
6896static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
6897{
6898 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08006899
6900 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006901 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006902
6903 kfree(intel_fb);
6904}
6905
6906static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00006907 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006908 unsigned int *handle)
6909{
6910 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006911 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006912
Chris Wilson05394f32010-11-08 19:18:58 +00006913 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08006914}
6915
6916static const struct drm_framebuffer_funcs intel_fb_funcs = {
6917 .destroy = intel_user_framebuffer_destroy,
6918 .create_handle = intel_user_framebuffer_create_handle,
6919};
6920
Dave Airlie38651672010-03-30 05:34:13 +00006921int intel_framebuffer_init(struct drm_device *dev,
6922 struct intel_framebuffer *intel_fb,
6923 struct drm_mode_fb_cmd *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00006924 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08006925{
Jesse Barnes79e53942008-11-07 14:24:08 -08006926 int ret;
6927
Chris Wilson05394f32010-11-08 19:18:58 +00006928 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01006929 return -EINVAL;
6930
6931 if (mode_cmd->pitch & 63)
6932 return -EINVAL;
6933
6934 switch (mode_cmd->bpp) {
6935 case 8:
6936 case 16:
6937 case 24:
6938 case 32:
6939 break;
6940 default:
6941 return -EINVAL;
6942 }
6943
Jesse Barnes79e53942008-11-07 14:24:08 -08006944 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
6945 if (ret) {
6946 DRM_ERROR("framebuffer init failed %d\n", ret);
6947 return ret;
6948 }
6949
6950 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08006951 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006952 return 0;
6953}
6954
Jesse Barnes79e53942008-11-07 14:24:08 -08006955static struct drm_framebuffer *
6956intel_user_framebuffer_create(struct drm_device *dev,
6957 struct drm_file *filp,
6958 struct drm_mode_fb_cmd *mode_cmd)
6959{
Chris Wilson05394f32010-11-08 19:18:58 +00006960 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006961
Chris Wilson05394f32010-11-08 19:18:58 +00006962 obj = to_intel_bo(drm_gem_object_lookup(dev, filp, mode_cmd->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006963 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006964 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08006965
Chris Wilsond2dff872011-04-19 08:36:26 +01006966 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08006967}
6968
Jesse Barnes79e53942008-11-07 14:24:08 -08006969static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08006970 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006971 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08006972};
6973
Chris Wilson05394f32010-11-08 19:18:58 +00006974static struct drm_i915_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006975intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00006976{
Chris Wilson05394f32010-11-08 19:18:58 +00006977 struct drm_i915_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00006978 int ret;
6979
Ben Widawsky2c34b852011-03-19 18:14:26 -07006980 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
6981
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006982 ctx = i915_gem_alloc_object(dev, 4096);
6983 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00006984 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
6985 return NULL;
6986 }
6987
Daniel Vetter75e9e912010-11-04 17:11:09 +01006988 ret = i915_gem_object_pin(ctx, 4096, true);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006989 if (ret) {
6990 DRM_ERROR("failed to pin power context: %d\n", ret);
6991 goto err_unref;
6992 }
6993
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006994 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006995 if (ret) {
6996 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
6997 goto err_unpin;
6998 }
Chris Wilson9ea8d052010-01-04 18:57:56 +00006999
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007000 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00007001
7002err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007003 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007004err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00007005 drm_gem_object_unreference(&ctx->base);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007006 mutex_unlock(&dev->struct_mutex);
7007 return NULL;
7008}
7009
Jesse Barnes7648fa92010-05-20 14:28:11 -07007010bool ironlake_set_drps(struct drm_device *dev, u8 val)
7011{
7012 struct drm_i915_private *dev_priv = dev->dev_private;
7013 u16 rgvswctl;
7014
7015 rgvswctl = I915_READ16(MEMSWCTL);
7016 if (rgvswctl & MEMCTL_CMD_STS) {
7017 DRM_DEBUG("gpu busy, RCS change rejected\n");
7018 return false; /* still busy with another command */
7019 }
7020
7021 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
7022 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
7023 I915_WRITE16(MEMSWCTL, rgvswctl);
7024 POSTING_READ16(MEMSWCTL);
7025
7026 rgvswctl |= MEMCTL_CMD_STS;
7027 I915_WRITE16(MEMSWCTL, rgvswctl);
7028
7029 return true;
7030}
7031
Jesse Barnesf97108d2010-01-29 11:27:07 -08007032void ironlake_enable_drps(struct drm_device *dev)
7033{
7034 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07007035 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007036 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08007037
Jesse Barnesea056c12010-09-10 10:02:13 -07007038 /* Enable temp reporting */
7039 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
7040 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
7041
Jesse Barnesf97108d2010-01-29 11:27:07 -08007042 /* 100ms RC evaluation intervals */
7043 I915_WRITE(RCUPEI, 100000);
7044 I915_WRITE(RCDNEI, 100000);
7045
7046 /* Set max/min thresholds to 90ms and 80ms respectively */
7047 I915_WRITE(RCBMAXAVG, 90000);
7048 I915_WRITE(RCBMINAVG, 80000);
7049
7050 I915_WRITE(MEMIHYST, 1);
7051
7052 /* Set up min, max, and cur for interrupt handling */
7053 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
7054 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
7055 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
7056 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07007057
Jesse Barnesf97108d2010-01-29 11:27:07 -08007058 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
7059 PXVFREQ_PX_SHIFT;
7060
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07007061 dev_priv->fmax = fmax; /* IPS callback will increase this */
Jesse Barnes7648fa92010-05-20 14:28:11 -07007062 dev_priv->fstart = fstart;
7063
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07007064 dev_priv->max_delay = fstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08007065 dev_priv->min_delay = fmin;
7066 dev_priv->cur_delay = fstart;
7067
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07007068 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
7069 fmax, fmin, fstart);
Jesse Barnes7648fa92010-05-20 14:28:11 -07007070
Jesse Barnesf97108d2010-01-29 11:27:07 -08007071 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
7072
7073 /*
7074 * Interrupts will be enabled in ironlake_irq_postinstall
7075 */
7076
7077 I915_WRITE(VIDSTART, vstart);
7078 POSTING_READ(VIDSTART);
7079
7080 rgvmodectl |= MEMMODE_SWMODE_EN;
7081 I915_WRITE(MEMMODECTL, rgvmodectl);
7082
Chris Wilson481b6af2010-08-23 17:43:35 +01007083 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01007084 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08007085 msleep(1);
7086
Jesse Barnes7648fa92010-05-20 14:28:11 -07007087 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007088
Jesse Barnes7648fa92010-05-20 14:28:11 -07007089 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
7090 I915_READ(0x112e0);
7091 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
7092 dev_priv->last_count2 = I915_READ(0x112f4);
7093 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007094}
7095
7096void ironlake_disable_drps(struct drm_device *dev)
7097{
7098 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07007099 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007100
7101 /* Ack interrupts, disable EFC interrupt */
7102 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
7103 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
7104 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
7105 I915_WRITE(DEIIR, DE_PCU_EVENT);
7106 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
7107
7108 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07007109 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007110 msleep(1);
7111 rgvswctl |= MEMCTL_CMD_STS;
7112 I915_WRITE(MEMSWCTL, rgvswctl);
7113 msleep(1);
7114
7115}
7116
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007117void gen6_set_rps(struct drm_device *dev, u8 val)
7118{
7119 struct drm_i915_private *dev_priv = dev->dev_private;
7120 u32 swreq;
7121
7122 swreq = (val & 0x3ff) << 25;
7123 I915_WRITE(GEN6_RPNSWREQ, swreq);
7124}
7125
7126void gen6_disable_rps(struct drm_device *dev)
7127{
7128 struct drm_i915_private *dev_priv = dev->dev_private;
7129
7130 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
7131 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
7132 I915_WRITE(GEN6_PMIER, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -07007133
7134 spin_lock_irq(&dev_priv->rps_lock);
7135 dev_priv->pm_iir = 0;
7136 spin_unlock_irq(&dev_priv->rps_lock);
7137
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007138 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
7139}
7140
Jesse Barnes7648fa92010-05-20 14:28:11 -07007141static unsigned long intel_pxfreq(u32 vidfreq)
7142{
7143 unsigned long freq;
7144 int div = (vidfreq & 0x3f0000) >> 16;
7145 int post = (vidfreq & 0x3000) >> 12;
7146 int pre = (vidfreq & 0x7);
7147
7148 if (!pre)
7149 return 0;
7150
7151 freq = ((div * 133333) / ((1<<post) * pre));
7152
7153 return freq;
7154}
7155
7156void intel_init_emon(struct drm_device *dev)
7157{
7158 struct drm_i915_private *dev_priv = dev->dev_private;
7159 u32 lcfuse;
7160 u8 pxw[16];
7161 int i;
7162
7163 /* Disable to program */
7164 I915_WRITE(ECR, 0);
7165 POSTING_READ(ECR);
7166
7167 /* Program energy weights for various events */
7168 I915_WRITE(SDEW, 0x15040d00);
7169 I915_WRITE(CSIEW0, 0x007f0000);
7170 I915_WRITE(CSIEW1, 0x1e220004);
7171 I915_WRITE(CSIEW2, 0x04000004);
7172
7173 for (i = 0; i < 5; i++)
7174 I915_WRITE(PEW + (i * 4), 0);
7175 for (i = 0; i < 3; i++)
7176 I915_WRITE(DEW + (i * 4), 0);
7177
7178 /* Program P-state weights to account for frequency power adjustment */
7179 for (i = 0; i < 16; i++) {
7180 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
7181 unsigned long freq = intel_pxfreq(pxvidfreq);
7182 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
7183 PXVFREQ_PX_SHIFT;
7184 unsigned long val;
7185
7186 val = vid * vid;
7187 val *= (freq / 1000);
7188 val *= 255;
7189 val /= (127*127*900);
7190 if (val > 0xff)
7191 DRM_ERROR("bad pxval: %ld\n", val);
7192 pxw[i] = val;
7193 }
7194 /* Render standby states get 0 weight */
7195 pxw[14] = 0;
7196 pxw[15] = 0;
7197
7198 for (i = 0; i < 4; i++) {
7199 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
7200 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
7201 I915_WRITE(PXW + (i * 4), val);
7202 }
7203
7204 /* Adjust magic regs to magic values (more experimental results) */
7205 I915_WRITE(OGW0, 0);
7206 I915_WRITE(OGW1, 0);
7207 I915_WRITE(EG0, 0x00007f00);
7208 I915_WRITE(EG1, 0x0000000e);
7209 I915_WRITE(EG2, 0x000e0000);
7210 I915_WRITE(EG3, 0x68000300);
7211 I915_WRITE(EG4, 0x42000000);
7212 I915_WRITE(EG5, 0x00140031);
7213 I915_WRITE(EG6, 0);
7214 I915_WRITE(EG7, 0);
7215
7216 for (i = 0; i < 8; i++)
7217 I915_WRITE(PXWL + (i * 4), 0);
7218
7219 /* Enable PMON + select events */
7220 I915_WRITE(ECR, 0x80000019);
7221
7222 lcfuse = I915_READ(LCFUSE02);
7223
7224 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
7225}
7226
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007227void gen6_enable_rps(struct drm_i915_private *dev_priv)
Chris Wilson8fd26852010-12-08 18:40:43 +00007228{
Jesse Barnesa6044e22010-12-20 11:34:20 -08007229 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
7230 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
Jesse Barnes7df87212011-03-30 14:08:56 -07007231 u32 pcu_mbox, rc6_mask = 0;
Jesse Barnesa6044e22010-12-20 11:34:20 -08007232 int cur_freq, min_freq, max_freq;
Chris Wilson8fd26852010-12-08 18:40:43 +00007233 int i;
7234
7235 /* Here begins a magic sequence of register writes to enable
7236 * auto-downclocking.
7237 *
7238 * Perhaps there might be some value in exposing these to
7239 * userspace...
7240 */
7241 I915_WRITE(GEN6_RC_STATE, 0);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01007242 mutex_lock(&dev_priv->dev->struct_mutex);
Ben Widawskyfcca7922011-04-25 11:23:07 -07007243 gen6_gt_force_wake_get(dev_priv);
Chris Wilson8fd26852010-12-08 18:40:43 +00007244
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007245 /* disable the counters and set deterministic thresholds */
Chris Wilson8fd26852010-12-08 18:40:43 +00007246 I915_WRITE(GEN6_RC_CONTROL, 0);
7247
7248 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
7249 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
7250 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
7251 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7252 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7253
7254 for (i = 0; i < I915_NUM_RINGS; i++)
7255 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
7256
7257 I915_WRITE(GEN6_RC_SLEEP, 0);
7258 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
7259 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
7260 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
7261 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
7262
Jesse Barnes7df87212011-03-30 14:08:56 -07007263 if (i915_enable_rc6)
7264 rc6_mask = GEN6_RC_CTL_RC6p_ENABLE |
7265 GEN6_RC_CTL_RC6_ENABLE;
7266
Chris Wilson8fd26852010-12-08 18:40:43 +00007267 I915_WRITE(GEN6_RC_CONTROL,
Jesse Barnes7df87212011-03-30 14:08:56 -07007268 rc6_mask |
Chris Wilson9c3d2f72010-12-17 10:54:26 +00007269 GEN6_RC_CTL_EI_MODE(1) |
Chris Wilson8fd26852010-12-08 18:40:43 +00007270 GEN6_RC_CTL_HW_ENABLE);
7271
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007272 I915_WRITE(GEN6_RPNSWREQ,
Chris Wilson8fd26852010-12-08 18:40:43 +00007273 GEN6_FREQUENCY(10) |
7274 GEN6_OFFSET(0) |
7275 GEN6_AGGRESSIVE_TURBO);
7276 I915_WRITE(GEN6_RC_VIDEO_FREQ,
7277 GEN6_FREQUENCY(12));
7278
7279 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
7280 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
7281 18 << 24 |
7282 6 << 16);
Jesse Barnesccab5c82011-01-18 15:49:25 -08007283 I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
7284 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00007285 I915_WRITE(GEN6_RP_UP_EI, 100000);
Jesse Barnesccab5c82011-01-18 15:49:25 -08007286 I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00007287 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7288 I915_WRITE(GEN6_RP_CONTROL,
7289 GEN6_RP_MEDIA_TURBO |
7290 GEN6_RP_USE_NORMAL_FREQ |
7291 GEN6_RP_MEDIA_IS_GFX |
7292 GEN6_RP_ENABLE |
Jesse Barnesccab5c82011-01-18 15:49:25 -08007293 GEN6_RP_UP_BUSY_AVG |
7294 GEN6_RP_DOWN_IDLE_CONT);
Chris Wilson8fd26852010-12-08 18:40:43 +00007295
7296 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7297 500))
7298 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
7299
7300 I915_WRITE(GEN6_PCODE_DATA, 0);
7301 I915_WRITE(GEN6_PCODE_MAILBOX,
7302 GEN6_PCODE_READY |
7303 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
7304 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7305 500))
7306 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
7307
Jesse Barnesa6044e22010-12-20 11:34:20 -08007308 min_freq = (rp_state_cap & 0xff0000) >> 16;
7309 max_freq = rp_state_cap & 0xff;
7310 cur_freq = (gt_perf_status & 0xff00) >> 8;
7311
7312 /* Check for overclock support */
7313 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7314 500))
7315 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
7316 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
7317 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
7318 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7319 500))
7320 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
7321 if (pcu_mbox & (1<<31)) { /* OC supported */
7322 max_freq = pcu_mbox & 0xff;
Jesse Barnese281fca2011-03-18 10:32:07 -07007323 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 50);
Jesse Barnesa6044e22010-12-20 11:34:20 -08007324 }
7325
7326 /* In units of 100MHz */
7327 dev_priv->max_delay = max_freq;
7328 dev_priv->min_delay = min_freq;
7329 dev_priv->cur_delay = cur_freq;
7330
Chris Wilson8fd26852010-12-08 18:40:43 +00007331 /* requires MSI enabled */
7332 I915_WRITE(GEN6_PMIER,
7333 GEN6_PM_MBOX_EVENT |
7334 GEN6_PM_THERMAL_EVENT |
7335 GEN6_PM_RP_DOWN_TIMEOUT |
7336 GEN6_PM_RP_UP_THRESHOLD |
7337 GEN6_PM_RP_DOWN_THRESHOLD |
7338 GEN6_PM_RP_UP_EI_EXPIRED |
7339 GEN6_PM_RP_DOWN_EI_EXPIRED);
Ben Widawsky4912d042011-04-25 11:25:20 -07007340 spin_lock_irq(&dev_priv->rps_lock);
7341 WARN_ON(dev_priv->pm_iir != 0);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007342 I915_WRITE(GEN6_PMIMR, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -07007343 spin_unlock_irq(&dev_priv->rps_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007344 /* enable all PM interrupts */
7345 I915_WRITE(GEN6_PMINTRMSK, 0);
Chris Wilson8fd26852010-12-08 18:40:43 +00007346
Ben Widawskyfcca7922011-04-25 11:23:07 -07007347 gen6_gt_force_wake_put(dev_priv);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01007348 mutex_unlock(&dev_priv->dev->struct_mutex);
Chris Wilson8fd26852010-12-08 18:40:43 +00007349}
7350
Jesse Barnes6067aae2011-04-28 15:04:31 -07007351static void ironlake_init_clock_gating(struct drm_device *dev)
7352{
7353 struct drm_i915_private *dev_priv = dev->dev_private;
7354 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
7355
7356 /* Required for FBC */
7357 dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
7358 DPFCRUNIT_CLOCK_GATE_DISABLE |
7359 DPFDUNIT_CLOCK_GATE_DISABLE;
7360 /* Required for CxSR */
7361 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
7362
7363 I915_WRITE(PCH_3DCGDIS0,
7364 MARIUNIT_CLOCK_GATE_DISABLE |
7365 SVSMUNIT_CLOCK_GATE_DISABLE);
7366 I915_WRITE(PCH_3DCGDIS1,
7367 VFMUNIT_CLOCK_GATE_DISABLE);
7368
7369 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
7370
7371 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07007372 * According to the spec the following bits should be set in
7373 * order to enable memory self-refresh
7374 * The bit 22/21 of 0x42004
7375 * The bit 5 of 0x42020
7376 * The bit 15 of 0x45000
7377 */
7378 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7379 (I915_READ(ILK_DISPLAY_CHICKEN2) |
7380 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
7381 I915_WRITE(ILK_DSPCLK_GATE,
7382 (I915_READ(ILK_DSPCLK_GATE) |
7383 ILK_DPARB_CLK_GATE));
7384 I915_WRITE(DISP_ARB_CTL,
7385 (I915_READ(DISP_ARB_CTL) |
7386 DISP_FBC_WM_DIS));
7387 I915_WRITE(WM3_LP_ILK, 0);
7388 I915_WRITE(WM2_LP_ILK, 0);
7389 I915_WRITE(WM1_LP_ILK, 0);
7390
7391 /*
7392 * Based on the document from hardware guys the following bits
7393 * should be set unconditionally in order to enable FBC.
7394 * The bit 22 of 0x42000
7395 * The bit 22 of 0x42004
7396 * The bit 7,8,9 of 0x42020.
7397 */
7398 if (IS_IRONLAKE_M(dev)) {
7399 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7400 I915_READ(ILK_DISPLAY_CHICKEN1) |
7401 ILK_FBCQ_DIS);
7402 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7403 I915_READ(ILK_DISPLAY_CHICKEN2) |
7404 ILK_DPARB_GATE);
7405 I915_WRITE(ILK_DSPCLK_GATE,
7406 I915_READ(ILK_DSPCLK_GATE) |
7407 ILK_DPFC_DIS1 |
7408 ILK_DPFC_DIS2 |
7409 ILK_CLK_FBC);
7410 }
7411
7412 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7413 I915_READ(ILK_DISPLAY_CHICKEN2) |
7414 ILK_ELPIN_409_SELECT);
7415 I915_WRITE(_3D_CHICKEN2,
7416 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
7417 _3D_CHICKEN2_WM_READ_PIPELINED);
7418}
7419
7420static void gen6_init_clock_gating(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007421{
7422 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007423 int pipe;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007424 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
7425
7426 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Jesse Barnes652c3932009-08-17 13:31:43 -07007427
Jesse Barnes6067aae2011-04-28 15:04:31 -07007428 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7429 I915_READ(ILK_DISPLAY_CHICKEN2) |
7430 ILK_ELPIN_409_SELECT);
Eric Anholt8956c8b2010-03-18 13:21:14 -07007431
Jesse Barnes6067aae2011-04-28 15:04:31 -07007432 I915_WRITE(WM3_LP_ILK, 0);
7433 I915_WRITE(WM2_LP_ILK, 0);
7434 I915_WRITE(WM1_LP_ILK, 0);
Eric Anholt8956c8b2010-03-18 13:21:14 -07007435
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007436 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07007437 * According to the spec the following bits should be
7438 * set in order to enable memory self-refresh and fbc:
7439 * The bit21 and bit22 of 0x42000
7440 * The bit21 and bit22 of 0x42004
7441 * The bit5 and bit7 of 0x42020
7442 * The bit14 of 0x70180
7443 * The bit14 of 0x71180
Jesse Barnes382b0932010-10-07 16:01:25 -07007444 */
Jesse Barnes6067aae2011-04-28 15:04:31 -07007445 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7446 I915_READ(ILK_DISPLAY_CHICKEN1) |
7447 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7448 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7449 I915_READ(ILK_DISPLAY_CHICKEN2) |
7450 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
7451 I915_WRITE(ILK_DSPCLK_GATE,
7452 I915_READ(ILK_DSPCLK_GATE) |
7453 ILK_DPARB_CLK_GATE |
7454 ILK_DPFD_CLK_GATE);
Jesse Barnes382b0932010-10-07 16:01:25 -07007455
Keith Packardd74362c2011-07-28 14:47:14 -07007456 for_each_pipe(pipe) {
Jesse Barnes6067aae2011-04-28 15:04:31 -07007457 I915_WRITE(DSPCNTR(pipe),
7458 I915_READ(DSPCNTR(pipe)) |
7459 DISPPLANE_TRICKLE_FEED_DISABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07007460 intel_flush_display_plane(dev_priv, pipe);
7461 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07007462}
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007463
Jesse Barnes28963a32011-05-11 09:42:30 -07007464static void ivybridge_init_clock_gating(struct drm_device *dev)
7465{
7466 struct drm_i915_private *dev_priv = dev->dev_private;
7467 int pipe;
7468 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
Jesse Barnes652c3932009-08-17 13:31:43 -07007469
Jesse Barnes28963a32011-05-11 09:42:30 -07007470 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007471
Jesse Barnes28963a32011-05-11 09:42:30 -07007472 I915_WRITE(WM3_LP_ILK, 0);
7473 I915_WRITE(WM2_LP_ILK, 0);
7474 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007475
Jesse Barnes28963a32011-05-11 09:42:30 -07007476 I915_WRITE(ILK_DSPCLK_GATE, IVB_VRHUNIT_CLK_GATE);
Eric Anholtde6e2ea2010-11-06 14:53:32 -07007477
Keith Packardd74362c2011-07-28 14:47:14 -07007478 for_each_pipe(pipe) {
Jesse Barnes28963a32011-05-11 09:42:30 -07007479 I915_WRITE(DSPCNTR(pipe),
7480 I915_READ(DSPCNTR(pipe)) |
7481 DISPPLANE_TRICKLE_FEED_DISABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07007482 intel_flush_display_plane(dev_priv, pipe);
7483 }
Jesse Barnes28963a32011-05-11 09:42:30 -07007484}
Eric Anholt67e92af2010-11-06 14:53:33 -07007485
Jesse Barnes6067aae2011-04-28 15:04:31 -07007486static void g4x_init_clock_gating(struct drm_device *dev)
7487{
7488 struct drm_i915_private *dev_priv = dev->dev_private;
7489 uint32_t dspclk_gate;
Chris Wilson8fd26852010-12-08 18:40:43 +00007490
Jesse Barnes6067aae2011-04-28 15:04:31 -07007491 I915_WRITE(RENCLK_GATE_D1, 0);
7492 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7493 GS_UNIT_CLOCK_GATE_DISABLE |
7494 CL_UNIT_CLOCK_GATE_DISABLE);
7495 I915_WRITE(RAMCLK_GATE_D, 0);
7496 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7497 OVRUNIT_CLOCK_GATE_DISABLE |
7498 OVCUNIT_CLOCK_GATE_DISABLE;
7499 if (IS_GM45(dev))
7500 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7501 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
7502}
Yuanhan Liu13982612010-12-15 15:42:31 +08007503
Jesse Barnes6067aae2011-04-28 15:04:31 -07007504static void crestline_init_clock_gating(struct drm_device *dev)
7505{
7506 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liu13982612010-12-15 15:42:31 +08007507
Jesse Barnes6067aae2011-04-28 15:04:31 -07007508 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7509 I915_WRITE(RENCLK_GATE_D2, 0);
7510 I915_WRITE(DSPCLK_GATE_D, 0);
7511 I915_WRITE(RAMCLK_GATE_D, 0);
7512 I915_WRITE16(DEUC, 0);
7513}
Jesse Barnes652c3932009-08-17 13:31:43 -07007514
Jesse Barnes6067aae2011-04-28 15:04:31 -07007515static void broadwater_init_clock_gating(struct drm_device *dev)
7516{
7517 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07007518
Jesse Barnes6067aae2011-04-28 15:04:31 -07007519 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7520 I965_RCC_CLOCK_GATE_DISABLE |
7521 I965_RCPB_CLOCK_GATE_DISABLE |
7522 I965_ISC_CLOCK_GATE_DISABLE |
7523 I965_FBC_CLOCK_GATE_DISABLE);
7524 I915_WRITE(RENCLK_GATE_D2, 0);
7525}
Jesse Barnes652c3932009-08-17 13:31:43 -07007526
Jesse Barnes6067aae2011-04-28 15:04:31 -07007527static void gen3_init_clock_gating(struct drm_device *dev)
7528{
7529 struct drm_i915_private *dev_priv = dev->dev_private;
7530 u32 dstate = I915_READ(D_STATE);
7531
7532 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7533 DSTATE_DOT_CLOCK_GATING;
7534 I915_WRITE(D_STATE, dstate);
7535}
7536
7537static void i85x_init_clock_gating(struct drm_device *dev)
7538{
7539 struct drm_i915_private *dev_priv = dev->dev_private;
7540
7541 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
7542}
7543
7544static void i830_init_clock_gating(struct drm_device *dev)
7545{
7546 struct drm_i915_private *dev_priv = dev->dev_private;
7547
7548 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes652c3932009-08-17 13:31:43 -07007549}
7550
Jesse Barnes645c62a2011-05-11 09:49:31 -07007551static void ibx_init_clock_gating(struct drm_device *dev)
7552{
7553 struct drm_i915_private *dev_priv = dev->dev_private;
7554
7555 /*
7556 * On Ibex Peak and Cougar Point, we need to disable clock
7557 * gating for the panel power sequencer or it will fail to
7558 * start up when no ports are active.
7559 */
7560 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
7561}
7562
7563static void cpt_init_clock_gating(struct drm_device *dev)
7564{
7565 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes3bcf6032011-07-27 11:51:40 -07007566 int pipe;
Jesse Barnes645c62a2011-05-11 09:49:31 -07007567
7568 /*
7569 * On Ibex Peak and Cougar Point, we need to disable clock
7570 * gating for the panel power sequencer or it will fail to
7571 * start up when no ports are active.
7572 */
7573 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
7574 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
7575 DPLS_EDP_PPS_FIX_DIS);
Jesse Barnes3bcf6032011-07-27 11:51:40 -07007576 /* Without this, mode sets may fail silently on FDI */
7577 for_each_pipe(pipe)
7578 I915_WRITE(TRANS_CHICKEN2(pipe), TRANS_AUTOTRAIN_GEN_STALL_DIS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007579}
7580
Chris Wilsonac668082011-02-09 16:15:32 +00007581static void ironlake_teardown_rc6(struct drm_device *dev)
Chris Wilson0cdab212010-12-05 17:27:06 +00007582{
7583 struct drm_i915_private *dev_priv = dev->dev_private;
7584
7585 if (dev_priv->renderctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00007586 i915_gem_object_unpin(dev_priv->renderctx);
7587 drm_gem_object_unreference(&dev_priv->renderctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00007588 dev_priv->renderctx = NULL;
7589 }
7590
7591 if (dev_priv->pwrctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00007592 i915_gem_object_unpin(dev_priv->pwrctx);
7593 drm_gem_object_unreference(&dev_priv->pwrctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00007594 dev_priv->pwrctx = NULL;
7595 }
7596}
7597
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007598static void ironlake_disable_rc6(struct drm_device *dev)
7599{
7600 struct drm_i915_private *dev_priv = dev->dev_private;
7601
Chris Wilsonac668082011-02-09 16:15:32 +00007602 if (I915_READ(PWRCTXA)) {
7603 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
7604 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
7605 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
7606 50);
7607
7608 I915_WRITE(PWRCTXA, 0);
7609 POSTING_READ(PWRCTXA);
7610
7611 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
7612 POSTING_READ(RSTDBYCTL);
7613 }
7614
Chris Wilson99507302011-02-24 09:42:52 +00007615 ironlake_teardown_rc6(dev);
Chris Wilsonac668082011-02-09 16:15:32 +00007616}
7617
7618static int ironlake_setup_rc6(struct drm_device *dev)
7619{
7620 struct drm_i915_private *dev_priv = dev->dev_private;
7621
7622 if (dev_priv->renderctx == NULL)
7623 dev_priv->renderctx = intel_alloc_context_page(dev);
7624 if (!dev_priv->renderctx)
7625 return -ENOMEM;
7626
7627 if (dev_priv->pwrctx == NULL)
7628 dev_priv->pwrctx = intel_alloc_context_page(dev);
7629 if (!dev_priv->pwrctx) {
7630 ironlake_teardown_rc6(dev);
7631 return -ENOMEM;
7632 }
7633
7634 return 0;
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007635}
7636
7637void ironlake_enable_rc6(struct drm_device *dev)
7638{
7639 struct drm_i915_private *dev_priv = dev->dev_private;
7640 int ret;
7641
Chris Wilsonac668082011-02-09 16:15:32 +00007642 /* rc6 disabled by default due to repeated reports of hanging during
7643 * boot and resume.
7644 */
7645 if (!i915_enable_rc6)
7646 return;
7647
Ben Widawsky2c34b852011-03-19 18:14:26 -07007648 mutex_lock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00007649 ret = ironlake_setup_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07007650 if (ret) {
7651 mutex_unlock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00007652 return;
Ben Widawsky2c34b852011-03-19 18:14:26 -07007653 }
Chris Wilsonac668082011-02-09 16:15:32 +00007654
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007655 /*
7656 * GPU can automatically power down the render unit if given a page
7657 * to save state.
7658 */
7659 ret = BEGIN_LP_RING(6);
7660 if (ret) {
Chris Wilsonac668082011-02-09 16:15:32 +00007661 ironlake_teardown_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07007662 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007663 return;
7664 }
Chris Wilsonac668082011-02-09 16:15:32 +00007665
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007666 OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
7667 OUT_RING(MI_SET_CONTEXT);
7668 OUT_RING(dev_priv->renderctx->gtt_offset |
7669 MI_MM_SPACE_GTT |
7670 MI_SAVE_EXT_STATE_EN |
7671 MI_RESTORE_EXT_STATE_EN |
7672 MI_RESTORE_INHIBIT);
7673 OUT_RING(MI_SUSPEND_FLUSH);
7674 OUT_RING(MI_NOOP);
7675 OUT_RING(MI_FLUSH);
7676 ADVANCE_LP_RING();
7677
Ben Widawsky4a246cf2011-03-19 18:14:28 -07007678 /*
7679 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
7680 * does an implicit flush, combined with MI_FLUSH above, it should be
7681 * safe to assume that renderctx is valid
7682 */
7683 ret = intel_wait_ring_idle(LP_RING(dev_priv));
7684 if (ret) {
7685 DRM_ERROR("failed to enable ironlake power power savings\n");
7686 ironlake_teardown_rc6(dev);
7687 mutex_unlock(&dev->struct_mutex);
7688 return;
7689 }
7690
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007691 I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
7692 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
Ben Widawsky2c34b852011-03-19 18:14:26 -07007693 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007694}
7695
Jesse Barnes645c62a2011-05-11 09:49:31 -07007696void intel_init_clock_gating(struct drm_device *dev)
7697{
7698 struct drm_i915_private *dev_priv = dev->dev_private;
7699
7700 dev_priv->display.init_clock_gating(dev);
7701
7702 if (dev_priv->display.init_pch_clock_gating)
7703 dev_priv->display.init_pch_clock_gating(dev);
7704}
Chris Wilsonac668082011-02-09 16:15:32 +00007705
Jesse Barnese70236a2009-09-21 10:42:27 -07007706/* Set up chip specific display functions */
7707static void intel_init_display(struct drm_device *dev)
7708{
7709 struct drm_i915_private *dev_priv = dev->dev_private;
7710
7711 /* We always want a DPMS function */
Eric Anholtf564048e2011-03-30 13:01:02 -07007712 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007713 dev_priv->display.dpms = ironlake_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07007714 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
7715 } else {
Jesse Barnese70236a2009-09-21 10:42:27 -07007716 dev_priv->display.dpms = i9xx_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07007717 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
7718 }
Jesse Barnese70236a2009-09-21 10:42:27 -07007719
Adam Jacksonee5382a2010-04-23 11:17:39 -04007720 if (I915_HAS_FBC(dev)) {
Yuanhan Liu9c04f012010-12-15 15:42:32 +08007721 if (HAS_PCH_SPLIT(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08007722 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
7723 dev_priv->display.enable_fbc = ironlake_enable_fbc;
7724 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7725 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07007726 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
7727 dev_priv->display.enable_fbc = g4x_enable_fbc;
7728 dev_priv->display.disable_fbc = g4x_disable_fbc;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007729 } else if (IS_CRESTLINE(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007730 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
7731 dev_priv->display.enable_fbc = i8xx_enable_fbc;
7732 dev_priv->display.disable_fbc = i8xx_disable_fbc;
7733 }
Jesse Barnes74dff282009-09-14 15:39:40 -07007734 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07007735 }
7736
7737 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007738 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07007739 dev_priv->display.get_display_clock_speed =
7740 i945_get_display_clock_speed;
7741 else if (IS_I915G(dev))
7742 dev_priv->display.get_display_clock_speed =
7743 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007744 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007745 dev_priv->display.get_display_clock_speed =
7746 i9xx_misc_get_display_clock_speed;
7747 else if (IS_I915GM(dev))
7748 dev_priv->display.get_display_clock_speed =
7749 i915gm_get_display_clock_speed;
7750 else if (IS_I865G(dev))
7751 dev_priv->display.get_display_clock_speed =
7752 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02007753 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007754 dev_priv->display.get_display_clock_speed =
7755 i855_get_display_clock_speed;
7756 else /* 852, 830 */
7757 dev_priv->display.get_display_clock_speed =
7758 i830_get_display_clock_speed;
7759
7760 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007761 if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes645c62a2011-05-11 09:49:31 -07007762 if (HAS_PCH_IBX(dev))
7763 dev_priv->display.init_pch_clock_gating = ibx_init_clock_gating;
7764 else if (HAS_PCH_CPT(dev))
7765 dev_priv->display.init_pch_clock_gating = cpt_init_clock_gating;
7766
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01007767 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007768 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
7769 dev_priv->display.update_wm = ironlake_update_wm;
7770 else {
7771 DRM_DEBUG_KMS("Failed to get proper latency. "
7772 "Disable CxSR\n");
7773 dev_priv->display.update_wm = NULL;
7774 }
Jesse Barnes674cf962011-04-28 14:27:04 -07007775 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007776 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Yuanhan Liu13982612010-12-15 15:42:31 +08007777 } else if (IS_GEN6(dev)) {
7778 if (SNB_READ_WM0_LATENCY()) {
7779 dev_priv->display.update_wm = sandybridge_update_wm;
7780 } else {
7781 DRM_DEBUG_KMS("Failed to read display plane latency. "
7782 "Disable CxSR\n");
7783 dev_priv->display.update_wm = NULL;
7784 }
Jesse Barnes674cf962011-04-28 14:27:04 -07007785 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007786 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Jesse Barnes357555c2011-04-28 15:09:55 -07007787 } else if (IS_IVYBRIDGE(dev)) {
7788 /* FIXME: detect B0+ stepping and use auto training */
7789 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Jesse Barnesfe100d42011-04-28 14:29:45 -07007790 if (SNB_READ_WM0_LATENCY()) {
7791 dev_priv->display.update_wm = sandybridge_update_wm;
7792 } else {
7793 DRM_DEBUG_KMS("Failed to read display plane latency. "
7794 "Disable CxSR\n");
7795 dev_priv->display.update_wm = NULL;
7796 }
Jesse Barnes28963a32011-05-11 09:42:30 -07007797 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007798
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007799 } else
7800 dev_priv->display.update_wm = NULL;
7801 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08007802 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08007803 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08007804 dev_priv->fsb_freq,
7805 dev_priv->mem_freq)) {
7806 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08007807 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08007808 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08007809 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08007810 dev_priv->fsb_freq, dev_priv->mem_freq);
7811 /* Disable CxSR and never update its watermark again */
7812 pineview_disable_cxsr(dev);
7813 dev_priv->display.update_wm = NULL;
7814 } else
7815 dev_priv->display.update_wm = pineview_update_wm;
Jason Stubbs95e0ee92011-05-28 14:26:48 +10007816 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007817 } else if (IS_G4X(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007818 dev_priv->display.update_wm = g4x_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007819 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7820 } else if (IS_GEN4(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007821 dev_priv->display.update_wm = i965_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007822 if (IS_CRESTLINE(dev))
7823 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7824 else if (IS_BROADWATER(dev))
7825 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7826 } else if (IS_GEN3(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007827 dev_priv->display.update_wm = i9xx_update_wm;
7828 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007829 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7830 } else if (IS_I865G(dev)) {
7831 dev_priv->display.update_wm = i830_update_wm;
7832 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7833 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04007834 } else if (IS_I85X(dev)) {
7835 dev_priv->display.update_wm = i9xx_update_wm;
7836 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007837 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Jesse Barnese70236a2009-09-21 10:42:27 -07007838 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04007839 dev_priv->display.update_wm = i830_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007840 dev_priv->display.init_clock_gating = i830_init_clock_gating;
Adam Jackson8f4695e2010-04-16 18:20:57 -04007841 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007842 dev_priv->display.get_fifo_size = i845_get_fifo_size;
7843 else
7844 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07007845 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007846
7847 /* Default just returns -ENODEV to indicate unsupported */
7848 dev_priv->display.queue_flip = intel_default_queue_flip;
7849
7850 switch (INTEL_INFO(dev)->gen) {
7851 case 2:
7852 dev_priv->display.queue_flip = intel_gen2_queue_flip;
7853 break;
7854
7855 case 3:
7856 dev_priv->display.queue_flip = intel_gen3_queue_flip;
7857 break;
7858
7859 case 4:
7860 case 5:
7861 dev_priv->display.queue_flip = intel_gen4_queue_flip;
7862 break;
7863
7864 case 6:
7865 dev_priv->display.queue_flip = intel_gen6_queue_flip;
7866 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007867 case 7:
7868 dev_priv->display.queue_flip = intel_gen7_queue_flip;
7869 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007870 }
Jesse Barnese70236a2009-09-21 10:42:27 -07007871}
7872
Jesse Barnesb690e962010-07-19 13:53:12 -07007873/*
7874 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
7875 * resume, or other times. This quirk makes sure that's the case for
7876 * affected systems.
7877 */
7878static void quirk_pipea_force (struct drm_device *dev)
7879{
7880 struct drm_i915_private *dev_priv = dev->dev_private;
7881
7882 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
7883 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
7884}
7885
Keith Packard435793d2011-07-12 14:56:22 -07007886/*
7887 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
7888 */
7889static void quirk_ssc_force_disable(struct drm_device *dev)
7890{
7891 struct drm_i915_private *dev_priv = dev->dev_private;
7892 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
7893}
7894
Jesse Barnesb690e962010-07-19 13:53:12 -07007895struct intel_quirk {
7896 int device;
7897 int subsystem_vendor;
7898 int subsystem_device;
7899 void (*hook)(struct drm_device *dev);
7900};
7901
7902struct intel_quirk intel_quirks[] = {
7903 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
7904 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
7905 /* HP Mini needs pipe A force quirk (LP: #322104) */
7906 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
7907
7908 /* Thinkpad R31 needs pipe A force quirk */
7909 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
7910 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
7911 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
7912
7913 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
7914 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
7915 /* ThinkPad X40 needs pipe A force quirk */
7916
7917 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
7918 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
7919
7920 /* 855 & before need to leave pipe A & dpll A up */
7921 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7922 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07007923
7924 /* Lenovo U160 cannot use SSC on LVDS */
7925 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02007926
7927 /* Sony Vaio Y cannot use SSC on LVDS */
7928 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Jesse Barnesb690e962010-07-19 13:53:12 -07007929};
7930
7931static void intel_init_quirks(struct drm_device *dev)
7932{
7933 struct pci_dev *d = dev->pdev;
7934 int i;
7935
7936 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
7937 struct intel_quirk *q = &intel_quirks[i];
7938
7939 if (d->device == q->device &&
7940 (d->subsystem_vendor == q->subsystem_vendor ||
7941 q->subsystem_vendor == PCI_ANY_ID) &&
7942 (d->subsystem_device == q->subsystem_device ||
7943 q->subsystem_device == PCI_ANY_ID))
7944 q->hook(dev);
7945 }
7946}
7947
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007948/* Disable the VGA plane that we never use */
7949static void i915_disable_vga(struct drm_device *dev)
7950{
7951 struct drm_i915_private *dev_priv = dev->dev_private;
7952 u8 sr1;
7953 u32 vga_reg;
7954
7955 if (HAS_PCH_SPLIT(dev))
7956 vga_reg = CPU_VGACNTRL;
7957 else
7958 vga_reg = VGACNTRL;
7959
7960 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
7961 outb(1, VGA_SR_INDEX);
7962 sr1 = inb(VGA_SR_DATA);
7963 outb(sr1 | 1<<5, VGA_SR_DATA);
7964 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
7965 udelay(300);
7966
7967 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
7968 POSTING_READ(vga_reg);
7969}
7970
Jesse Barnes79e53942008-11-07 14:24:08 -08007971void intel_modeset_init(struct drm_device *dev)
7972{
Jesse Barnes652c3932009-08-17 13:31:43 -07007973 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007974 int i;
7975
7976 drm_mode_config_init(dev);
7977
7978 dev->mode_config.min_width = 0;
7979 dev->mode_config.min_height = 0;
7980
7981 dev->mode_config.funcs = (void *)&intel_mode_funcs;
7982
Jesse Barnesb690e962010-07-19 13:53:12 -07007983 intel_init_quirks(dev);
7984
Jesse Barnese70236a2009-09-21 10:42:27 -07007985 intel_init_display(dev);
7986
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007987 if (IS_GEN2(dev)) {
7988 dev->mode_config.max_width = 2048;
7989 dev->mode_config.max_height = 2048;
7990 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07007991 dev->mode_config.max_width = 4096;
7992 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08007993 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007994 dev->mode_config.max_width = 8192;
7995 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08007996 }
Chris Wilson35c30472010-12-22 14:07:12 +00007997 dev->mode_config.fb_base = dev->agp->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007998
Zhao Yakui28c97732009-10-09 11:39:41 +08007999 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10008000 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08008001
Dave Airliea3524f12010-06-06 18:59:41 +10008002 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008003 intel_crtc_init(dev, i);
8004 }
8005
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008006 /* Just disable it once at startup */
8007 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008008 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07008009
Jesse Barnes645c62a2011-05-11 09:49:31 -07008010 intel_init_clock_gating(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008011
Jesse Barnes7648fa92010-05-20 14:28:11 -07008012 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08008013 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07008014 intel_init_emon(dev);
8015 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08008016
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008017 if (IS_GEN6(dev))
8018 gen6_enable_rps(dev_priv);
8019
Jesse Barnes652c3932009-08-17 13:31:43 -07008020 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
8021 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
8022 (unsigned long)dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01008023}
8024
8025void intel_modeset_gem_init(struct drm_device *dev)
8026{
8027 if (IS_IRONLAKE_M(dev))
8028 ironlake_enable_rc6(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02008029
8030 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008031}
8032
8033void intel_modeset_cleanup(struct drm_device *dev)
8034{
Jesse Barnes652c3932009-08-17 13:31:43 -07008035 struct drm_i915_private *dev_priv = dev->dev_private;
8036 struct drm_crtc *crtc;
8037 struct intel_crtc *intel_crtc;
8038
Keith Packardf87ea762010-10-03 19:36:26 -07008039 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07008040 mutex_lock(&dev->struct_mutex);
8041
Jesse Barnes723bfd72010-10-07 16:01:13 -07008042 intel_unregister_dsm_handler();
8043
8044
Jesse Barnes652c3932009-08-17 13:31:43 -07008045 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8046 /* Skip inactive CRTCs */
8047 if (!crtc->fb)
8048 continue;
8049
8050 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02008051 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008052 }
8053
Jesse Barnese70236a2009-09-21 10:42:27 -07008054 if (dev_priv->display.disable_fbc)
8055 dev_priv->display.disable_fbc(dev);
8056
Jesse Barnesf97108d2010-01-29 11:27:07 -08008057 if (IS_IRONLAKE_M(dev))
8058 ironlake_disable_drps(dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008059 if (IS_GEN6(dev))
8060 gen6_disable_rps(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008061
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008062 if (IS_IRONLAKE_M(dev))
8063 ironlake_disable_rc6(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00008064
Kristian Høgsberg69341a52009-11-11 12:19:17 -05008065 mutex_unlock(&dev->struct_mutex);
8066
Daniel Vetter6c0d93502010-08-20 18:26:46 +02008067 /* Disable the irq before mode object teardown, for the irq might
8068 * enqueue unpin/hotplug work. */
8069 drm_irq_uninstall(dev);
8070 cancel_work_sync(&dev_priv->hotplug_work);
8071
Daniel Vetter3dec0092010-08-20 21:40:52 +02008072 /* Shut off idle work before the crtcs get freed. */
8073 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8074 intel_crtc = to_intel_crtc(crtc);
8075 del_timer_sync(&intel_crtc->idle_timer);
8076 }
8077 del_timer_sync(&dev_priv->idle_timer);
8078 cancel_work_sync(&dev_priv->idle_work);
8079
Jesse Barnes79e53942008-11-07 14:24:08 -08008080 drm_mode_config_cleanup(dev);
8081}
8082
Dave Airlie28d52042009-09-21 14:33:58 +10008083/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08008084 * Return which encoder is currently attached for connector.
8085 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01008086struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08008087{
Chris Wilsondf0e9242010-09-09 16:20:55 +01008088 return &intel_attached_encoder(connector)->base;
8089}
Jesse Barnes79e53942008-11-07 14:24:08 -08008090
Chris Wilsondf0e9242010-09-09 16:20:55 +01008091void intel_connector_attach_encoder(struct intel_connector *connector,
8092 struct intel_encoder *encoder)
8093{
8094 connector->encoder = encoder;
8095 drm_mode_connector_attach_encoder(&connector->base,
8096 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008097}
Dave Airlie28d52042009-09-21 14:33:58 +10008098
8099/*
8100 * set vga decode state - true == enable VGA decode
8101 */
8102int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
8103{
8104 struct drm_i915_private *dev_priv = dev->dev_private;
8105 u16 gmch_ctrl;
8106
8107 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
8108 if (state)
8109 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
8110 else
8111 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
8112 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
8113 return 0;
8114}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008115
8116#ifdef CONFIG_DEBUG_FS
8117#include <linux/seq_file.h>
8118
8119struct intel_display_error_state {
8120 struct intel_cursor_error_state {
8121 u32 control;
8122 u32 position;
8123 u32 base;
8124 u32 size;
8125 } cursor[2];
8126
8127 struct intel_pipe_error_state {
8128 u32 conf;
8129 u32 source;
8130
8131 u32 htotal;
8132 u32 hblank;
8133 u32 hsync;
8134 u32 vtotal;
8135 u32 vblank;
8136 u32 vsync;
8137 } pipe[2];
8138
8139 struct intel_plane_error_state {
8140 u32 control;
8141 u32 stride;
8142 u32 size;
8143 u32 pos;
8144 u32 addr;
8145 u32 surface;
8146 u32 tile_offset;
8147 } plane[2];
8148};
8149
8150struct intel_display_error_state *
8151intel_display_capture_error_state(struct drm_device *dev)
8152{
8153 drm_i915_private_t *dev_priv = dev->dev_private;
8154 struct intel_display_error_state *error;
8155 int i;
8156
8157 error = kmalloc(sizeof(*error), GFP_ATOMIC);
8158 if (error == NULL)
8159 return NULL;
8160
8161 for (i = 0; i < 2; i++) {
8162 error->cursor[i].control = I915_READ(CURCNTR(i));
8163 error->cursor[i].position = I915_READ(CURPOS(i));
8164 error->cursor[i].base = I915_READ(CURBASE(i));
8165
8166 error->plane[i].control = I915_READ(DSPCNTR(i));
8167 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
8168 error->plane[i].size = I915_READ(DSPSIZE(i));
8169 error->plane[i].pos= I915_READ(DSPPOS(i));
8170 error->plane[i].addr = I915_READ(DSPADDR(i));
8171 if (INTEL_INFO(dev)->gen >= 4) {
8172 error->plane[i].surface = I915_READ(DSPSURF(i));
8173 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
8174 }
8175
8176 error->pipe[i].conf = I915_READ(PIPECONF(i));
8177 error->pipe[i].source = I915_READ(PIPESRC(i));
8178 error->pipe[i].htotal = I915_READ(HTOTAL(i));
8179 error->pipe[i].hblank = I915_READ(HBLANK(i));
8180 error->pipe[i].hsync = I915_READ(HSYNC(i));
8181 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
8182 error->pipe[i].vblank = I915_READ(VBLANK(i));
8183 error->pipe[i].vsync = I915_READ(VSYNC(i));
8184 }
8185
8186 return error;
8187}
8188
8189void
8190intel_display_print_error_state(struct seq_file *m,
8191 struct drm_device *dev,
8192 struct intel_display_error_state *error)
8193{
8194 int i;
8195
8196 for (i = 0; i < 2; i++) {
8197 seq_printf(m, "Pipe [%d]:\n", i);
8198 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
8199 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
8200 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
8201 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
8202 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
8203 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
8204 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
8205 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
8206
8207 seq_printf(m, "Plane [%d]:\n", i);
8208 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
8209 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
8210 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
8211 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
8212 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
8213 if (INTEL_INFO(dev)->gen >= 4) {
8214 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
8215 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
8216 }
8217
8218 seq_printf(m, "Cursor [%d]:\n", i);
8219 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
8220 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
8221 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
8222 }
8223}
8224#endif