blob: 7e57eaba5e256941db72276af9c529a6ff0968cd [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080032#include "drmP.h"
33#include "intel_drv.h"
34#include "i915_drm.h"
35#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070036#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100037#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038
39#include "drm_crtc_helper.h"
40
Zhenyu Wang32f9d652009-07-24 01:00:32 +080041#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
42
Jesse Barnes79e53942008-11-07 14:24:08 -080043bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080044static void intel_update_watermarks(struct drm_device *dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070045static void intel_increase_pllclock(struct drm_crtc *crtc, bool schedule);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
47typedef struct {
48 /* given values */
49 int n;
50 int m1, m2;
51 int p1, p2;
52 /* derived values */
53 int dot;
54 int vco;
55 int m;
56 int p;
57} intel_clock_t;
58
59typedef struct {
60 int min, max;
61} intel_range_t;
62
63typedef struct {
64 int dot_limit;
65 int p2_slow, p2_fast;
66} intel_p2_t;
67
68#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080069typedef struct intel_limit intel_limit_t;
70struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080071 intel_range_t dot, vco, n, m, m1, m2, p, p1;
72 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080073 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
74 int, int, intel_clock_t *);
75};
Jesse Barnes79e53942008-11-07 14:24:08 -080076
77#define I8XX_DOT_MIN 25000
78#define I8XX_DOT_MAX 350000
79#define I8XX_VCO_MIN 930000
80#define I8XX_VCO_MAX 1400000
81#define I8XX_N_MIN 3
82#define I8XX_N_MAX 16
83#define I8XX_M_MIN 96
84#define I8XX_M_MAX 140
85#define I8XX_M1_MIN 18
86#define I8XX_M1_MAX 26
87#define I8XX_M2_MIN 6
88#define I8XX_M2_MAX 16
89#define I8XX_P_MIN 4
90#define I8XX_P_MAX 128
91#define I8XX_P1_MIN 2
92#define I8XX_P1_MAX 33
93#define I8XX_P1_LVDS_MIN 1
94#define I8XX_P1_LVDS_MAX 6
95#define I8XX_P2_SLOW 4
96#define I8XX_P2_FAST 2
97#define I8XX_P2_LVDS_SLOW 14
ling.ma@intel.com0c2e3952009-07-17 11:44:30 +080098#define I8XX_P2_LVDS_FAST 7
Jesse Barnes79e53942008-11-07 14:24:08 -080099#define I8XX_P2_SLOW_LIMIT 165000
100
101#define I9XX_DOT_MIN 20000
102#define I9XX_DOT_MAX 400000
103#define I9XX_VCO_MIN 1400000
104#define I9XX_VCO_MAX 2800000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500105#define PINEVIEW_VCO_MIN 1700000
106#define PINEVIEW_VCO_MAX 3500000
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500107#define I9XX_N_MIN 1
108#define I9XX_N_MAX 6
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500109/* Pineview's Ncounter is a ring counter */
110#define PINEVIEW_N_MIN 3
111#define PINEVIEW_N_MAX 6
Jesse Barnes79e53942008-11-07 14:24:08 -0800112#define I9XX_M_MIN 70
113#define I9XX_M_MAX 120
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500114#define PINEVIEW_M_MIN 2
115#define PINEVIEW_M_MAX 256
Jesse Barnes79e53942008-11-07 14:24:08 -0800116#define I9XX_M1_MIN 10
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500117#define I9XX_M1_MAX 22
Jesse Barnes79e53942008-11-07 14:24:08 -0800118#define I9XX_M2_MIN 5
119#define I9XX_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500120/* Pineview M1 is reserved, and must be 0 */
121#define PINEVIEW_M1_MIN 0
122#define PINEVIEW_M1_MAX 0
123#define PINEVIEW_M2_MIN 0
124#define PINEVIEW_M2_MAX 254
Jesse Barnes79e53942008-11-07 14:24:08 -0800125#define I9XX_P_SDVO_DAC_MIN 5
126#define I9XX_P_SDVO_DAC_MAX 80
127#define I9XX_P_LVDS_MIN 7
128#define I9XX_P_LVDS_MAX 98
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500129#define PINEVIEW_P_LVDS_MIN 7
130#define PINEVIEW_P_LVDS_MAX 112
Jesse Barnes79e53942008-11-07 14:24:08 -0800131#define I9XX_P1_MIN 1
132#define I9XX_P1_MAX 8
133#define I9XX_P2_SDVO_DAC_SLOW 10
134#define I9XX_P2_SDVO_DAC_FAST 5
135#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
136#define I9XX_P2_LVDS_SLOW 14
137#define I9XX_P2_LVDS_FAST 7
138#define I9XX_P2_LVDS_SLOW_LIMIT 112000
139
Ma Ling044c7c42009-03-18 20:13:23 +0800140/*The parameter is for SDVO on G4x platform*/
141#define G4X_DOT_SDVO_MIN 25000
142#define G4X_DOT_SDVO_MAX 270000
143#define G4X_VCO_MIN 1750000
144#define G4X_VCO_MAX 3500000
145#define G4X_N_SDVO_MIN 1
146#define G4X_N_SDVO_MAX 4
147#define G4X_M_SDVO_MIN 104
148#define G4X_M_SDVO_MAX 138
149#define G4X_M1_SDVO_MIN 17
150#define G4X_M1_SDVO_MAX 23
151#define G4X_M2_SDVO_MIN 5
152#define G4X_M2_SDVO_MAX 11
153#define G4X_P_SDVO_MIN 10
154#define G4X_P_SDVO_MAX 30
155#define G4X_P1_SDVO_MIN 1
156#define G4X_P1_SDVO_MAX 3
157#define G4X_P2_SDVO_SLOW 10
158#define G4X_P2_SDVO_FAST 10
159#define G4X_P2_SDVO_LIMIT 270000
160
161/*The parameter is for HDMI_DAC on G4x platform*/
162#define G4X_DOT_HDMI_DAC_MIN 22000
163#define G4X_DOT_HDMI_DAC_MAX 400000
164#define G4X_N_HDMI_DAC_MIN 1
165#define G4X_N_HDMI_DAC_MAX 4
166#define G4X_M_HDMI_DAC_MIN 104
167#define G4X_M_HDMI_DAC_MAX 138
168#define G4X_M1_HDMI_DAC_MIN 16
169#define G4X_M1_HDMI_DAC_MAX 23
170#define G4X_M2_HDMI_DAC_MIN 5
171#define G4X_M2_HDMI_DAC_MAX 11
172#define G4X_P_HDMI_DAC_MIN 5
173#define G4X_P_HDMI_DAC_MAX 80
174#define G4X_P1_HDMI_DAC_MIN 1
175#define G4X_P1_HDMI_DAC_MAX 8
176#define G4X_P2_HDMI_DAC_SLOW 10
177#define G4X_P2_HDMI_DAC_FAST 5
178#define G4X_P2_HDMI_DAC_LIMIT 165000
179
180/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
181#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
182#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
183#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
184#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
185#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
186#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
187#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
188#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
189#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
190#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
191#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
192#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
193#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
194#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
195#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
196#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
197#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
198
199/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
200#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
201#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
202#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
203#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
204#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
205#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
206#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
207#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
208#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
209#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
210#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
211#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
212#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
213#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
214#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
215#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
216#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
217
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700218/*The parameter is for DISPLAY PORT on G4x platform*/
219#define G4X_DOT_DISPLAY_PORT_MIN 161670
220#define G4X_DOT_DISPLAY_PORT_MAX 227000
221#define G4X_N_DISPLAY_PORT_MIN 1
222#define G4X_N_DISPLAY_PORT_MAX 2
223#define G4X_M_DISPLAY_PORT_MIN 97
224#define G4X_M_DISPLAY_PORT_MAX 108
225#define G4X_M1_DISPLAY_PORT_MIN 0x10
226#define G4X_M1_DISPLAY_PORT_MAX 0x12
227#define G4X_M2_DISPLAY_PORT_MIN 0x05
228#define G4X_M2_DISPLAY_PORT_MAX 0x06
229#define G4X_P_DISPLAY_PORT_MIN 10
230#define G4X_P_DISPLAY_PORT_MAX 20
231#define G4X_P1_DISPLAY_PORT_MIN 1
232#define G4X_P1_DISPLAY_PORT_MAX 2
233#define G4X_P2_DISPLAY_PORT_SLOW 10
234#define G4X_P2_DISPLAY_PORT_FAST 10
235#define G4X_P2_DISPLAY_PORT_LIMIT 0
236
Eric Anholtbad720f2009-10-22 16:11:14 -0700237/* Ironlake / Sandybridge */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800238/* as we calculate clock using (register_value + 2) for
239 N/M1/M2, so here the range value for them is (actual_value-2).
240 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500241#define IRONLAKE_DOT_MIN 25000
242#define IRONLAKE_DOT_MAX 350000
243#define IRONLAKE_VCO_MIN 1760000
244#define IRONLAKE_VCO_MAX 3510000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500245#define IRONLAKE_M1_MIN 12
Zhao Yakuia59e3852010-01-06 22:05:57 +0800246#define IRONLAKE_M1_MAX 22
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247#define IRONLAKE_M2_MIN 5
248#define IRONLAKE_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500249#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800250
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800251/* We have parameter ranges for different type of outputs. */
252
253/* DAC & HDMI Refclk 120Mhz */
254#define IRONLAKE_DAC_N_MIN 1
255#define IRONLAKE_DAC_N_MAX 5
256#define IRONLAKE_DAC_M_MIN 79
257#define IRONLAKE_DAC_M_MAX 127
258#define IRONLAKE_DAC_P_MIN 5
259#define IRONLAKE_DAC_P_MAX 80
260#define IRONLAKE_DAC_P1_MIN 1
261#define IRONLAKE_DAC_P1_MAX 8
262#define IRONLAKE_DAC_P2_SLOW 10
263#define IRONLAKE_DAC_P2_FAST 5
264
265/* LVDS single-channel 120Mhz refclk */
266#define IRONLAKE_LVDS_S_N_MIN 1
267#define IRONLAKE_LVDS_S_N_MAX 3
268#define IRONLAKE_LVDS_S_M_MIN 79
269#define IRONLAKE_LVDS_S_M_MAX 118
270#define IRONLAKE_LVDS_S_P_MIN 28
271#define IRONLAKE_LVDS_S_P_MAX 112
272#define IRONLAKE_LVDS_S_P1_MIN 2
273#define IRONLAKE_LVDS_S_P1_MAX 8
274#define IRONLAKE_LVDS_S_P2_SLOW 14
275#define IRONLAKE_LVDS_S_P2_FAST 14
276
277/* LVDS dual-channel 120Mhz refclk */
278#define IRONLAKE_LVDS_D_N_MIN 1
279#define IRONLAKE_LVDS_D_N_MAX 3
280#define IRONLAKE_LVDS_D_M_MIN 79
281#define IRONLAKE_LVDS_D_M_MAX 127
282#define IRONLAKE_LVDS_D_P_MIN 14
283#define IRONLAKE_LVDS_D_P_MAX 56
284#define IRONLAKE_LVDS_D_P1_MIN 2
285#define IRONLAKE_LVDS_D_P1_MAX 8
286#define IRONLAKE_LVDS_D_P2_SLOW 7
287#define IRONLAKE_LVDS_D_P2_FAST 7
288
289/* LVDS single-channel 100Mhz refclk */
290#define IRONLAKE_LVDS_S_SSC_N_MIN 1
291#define IRONLAKE_LVDS_S_SSC_N_MAX 2
292#define IRONLAKE_LVDS_S_SSC_M_MIN 79
293#define IRONLAKE_LVDS_S_SSC_M_MAX 126
294#define IRONLAKE_LVDS_S_SSC_P_MIN 28
295#define IRONLAKE_LVDS_S_SSC_P_MAX 112
296#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
297#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
298#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
299#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
300
301/* LVDS dual-channel 100Mhz refclk */
302#define IRONLAKE_LVDS_D_SSC_N_MIN 1
303#define IRONLAKE_LVDS_D_SSC_N_MAX 3
304#define IRONLAKE_LVDS_D_SSC_M_MIN 79
305#define IRONLAKE_LVDS_D_SSC_M_MAX 126
306#define IRONLAKE_LVDS_D_SSC_P_MIN 14
307#define IRONLAKE_LVDS_D_SSC_P_MAX 42
308#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
309#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
310#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
311#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
312
313/* DisplayPort */
314#define IRONLAKE_DP_N_MIN 1
315#define IRONLAKE_DP_N_MAX 2
316#define IRONLAKE_DP_M_MIN 81
317#define IRONLAKE_DP_M_MAX 90
318#define IRONLAKE_DP_P_MIN 10
319#define IRONLAKE_DP_P_MAX 20
320#define IRONLAKE_DP_P2_FAST 10
321#define IRONLAKE_DP_P2_SLOW 10
322#define IRONLAKE_DP_P2_LIMIT 0
323#define IRONLAKE_DP_P1_MIN 1
324#define IRONLAKE_DP_P1_MAX 2
Zhao Yakui45476682009-12-31 16:06:04 +0800325
Jesse Barnes2377b742010-07-07 14:06:43 -0700326/* FDI */
327#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
328
Ma Lingd4906092009-03-18 20:13:27 +0800329static bool
330intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
331 int target, int refclk, intel_clock_t *best_clock);
332static bool
333intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
334 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800335
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700336static bool
337intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
338 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800339static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500340intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
341 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700342
Keith Packarde4b36692009-06-05 19:22:17 -0700343static const intel_limit_t intel_limits_i8xx_dvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800344 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
345 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
346 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
347 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
348 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
349 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
350 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
351 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
352 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
353 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800354 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700355};
356
357static const intel_limit_t intel_limits_i8xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800358 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
359 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
360 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
361 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
362 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
363 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
364 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
365 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
366 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
367 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800368 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700369};
370
371static const intel_limit_t intel_limits_i9xx_sdvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800372 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
373 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
374 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
375 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
376 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
377 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
378 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
379 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
380 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
381 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800382 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700383};
384
385static const intel_limit_t intel_limits_i9xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800386 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
387 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
388 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
389 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
390 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
391 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
392 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
393 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
394 /* The single-channel range is 25-112Mhz, and dual-channel
395 * is 80-224Mhz. Prefer single channel as much as possible.
396 */
397 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
398 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800399 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700400};
401
Ma Ling044c7c42009-03-18 20:13:23 +0800402 /* below parameter and function is for G4X Chipset Family*/
Keith Packarde4b36692009-06-05 19:22:17 -0700403static const intel_limit_t intel_limits_g4x_sdvo = {
Ma Ling044c7c42009-03-18 20:13:23 +0800404 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
405 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
406 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
407 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
408 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
409 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
410 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
411 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
412 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
413 .p2_slow = G4X_P2_SDVO_SLOW,
414 .p2_fast = G4X_P2_SDVO_FAST
415 },
Ma Lingd4906092009-03-18 20:13:27 +0800416 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700417};
418
419static const intel_limit_t intel_limits_g4x_hdmi = {
Ma Ling044c7c42009-03-18 20:13:23 +0800420 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
421 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
422 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
423 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
424 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
425 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
426 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
427 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
428 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
429 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
430 .p2_fast = G4X_P2_HDMI_DAC_FAST
431 },
Ma Lingd4906092009-03-18 20:13:27 +0800432 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700433};
434
435static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800436 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
437 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
438 .vco = { .min = G4X_VCO_MIN,
439 .max = G4X_VCO_MAX },
440 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
441 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
442 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
443 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
444 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
445 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
446 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
447 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
448 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
449 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
450 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
451 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
452 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
453 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
454 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
455 },
Ma Lingd4906092009-03-18 20:13:27 +0800456 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700457};
458
459static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800460 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
461 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
462 .vco = { .min = G4X_VCO_MIN,
463 .max = G4X_VCO_MAX },
464 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
465 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
466 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
467 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
468 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
469 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
470 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
471 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
472 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
473 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
474 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
475 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
476 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
477 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
478 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
479 },
Ma Lingd4906092009-03-18 20:13:27 +0800480 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700481};
482
483static const intel_limit_t intel_limits_g4x_display_port = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700484 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
485 .max = G4X_DOT_DISPLAY_PORT_MAX },
486 .vco = { .min = G4X_VCO_MIN,
487 .max = G4X_VCO_MAX},
488 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
489 .max = G4X_N_DISPLAY_PORT_MAX },
490 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
491 .max = G4X_M_DISPLAY_PORT_MAX },
492 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
493 .max = G4X_M1_DISPLAY_PORT_MAX },
494 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
495 .max = G4X_M2_DISPLAY_PORT_MAX },
496 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
497 .max = G4X_P_DISPLAY_PORT_MAX },
498 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
499 .max = G4X_P1_DISPLAY_PORT_MAX},
500 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
501 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
502 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
503 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700504};
505
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500506static const intel_limit_t intel_limits_pineview_sdvo = {
Shaohua Li21778322009-02-23 15:19:16 +0800507 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500508 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
509 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
510 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
511 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
512 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800513 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
514 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
515 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
516 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Shaohua Li61157072009-04-03 15:24:43 +0800517 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700518};
519
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500520static const intel_limit_t intel_limits_pineview_lvds = {
Shaohua Li21778322009-02-23 15:19:16 +0800521 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500522 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
523 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
524 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
525 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
526 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
527 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800528 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500529 /* Pineview only supports single-channel mode. */
Shaohua Li21778322009-02-23 15:19:16 +0800530 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
531 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
Shaohua Li61157072009-04-03 15:24:43 +0800532 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700533};
534
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800535static const intel_limit_t intel_limits_ironlake_dac = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500536 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
537 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800538 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
539 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500540 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
541 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800542 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
543 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500544 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800545 .p2_slow = IRONLAKE_DAC_P2_SLOW,
546 .p2_fast = IRONLAKE_DAC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800547 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700548};
549
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800550static const intel_limit_t intel_limits_ironlake_single_lvds = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500551 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
552 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800553 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
554 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500555 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
556 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800557 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
558 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500559 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800560 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
561 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
562 .find_pll = intel_g4x_find_best_PLL,
563};
564
565static const intel_limit_t intel_limits_ironlake_dual_lvds = {
566 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
567 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
568 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
569 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
570 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
571 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
572 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
573 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
574 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
575 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
576 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
577 .find_pll = intel_g4x_find_best_PLL,
578};
579
580static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
581 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
582 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
583 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
584 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
585 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
586 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
587 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
588 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
589 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
590 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
591 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
592 .find_pll = intel_g4x_find_best_PLL,
593};
594
595static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
596 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
597 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
598 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
599 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
600 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
601 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
602 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
603 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
604 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
605 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
606 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800607 .find_pll = intel_g4x_find_best_PLL,
608};
609
610static const intel_limit_t intel_limits_ironlake_display_port = {
611 .dot = { .min = IRONLAKE_DOT_MIN,
612 .max = IRONLAKE_DOT_MAX },
613 .vco = { .min = IRONLAKE_VCO_MIN,
614 .max = IRONLAKE_VCO_MAX},
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800615 .n = { .min = IRONLAKE_DP_N_MIN,
616 .max = IRONLAKE_DP_N_MAX },
617 .m = { .min = IRONLAKE_DP_M_MIN,
618 .max = IRONLAKE_DP_M_MAX },
Zhao Yakui45476682009-12-31 16:06:04 +0800619 .m1 = { .min = IRONLAKE_M1_MIN,
620 .max = IRONLAKE_M1_MAX },
621 .m2 = { .min = IRONLAKE_M2_MIN,
622 .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800623 .p = { .min = IRONLAKE_DP_P_MIN,
624 .max = IRONLAKE_DP_P_MAX },
625 .p1 = { .min = IRONLAKE_DP_P1_MIN,
626 .max = IRONLAKE_DP_P1_MAX},
627 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
628 .p2_slow = IRONLAKE_DP_P2_SLOW,
629 .p2_fast = IRONLAKE_DP_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800630 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800631};
632
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500633static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800634{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800635 struct drm_device *dev = crtc->dev;
636 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800637 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800638 int refclk = 120;
639
640 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
641 if (dev_priv->lvds_use_ssc && dev_priv->lvds_ssc_freq == 100)
642 refclk = 100;
643
644 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
645 LVDS_CLKB_POWER_UP) {
646 /* LVDS dual channel */
647 if (refclk == 100)
648 limit = &intel_limits_ironlake_dual_lvds_100m;
649 else
650 limit = &intel_limits_ironlake_dual_lvds;
651 } else {
652 if (refclk == 100)
653 limit = &intel_limits_ironlake_single_lvds_100m;
654 else
655 limit = &intel_limits_ironlake_single_lvds;
656 }
657 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800658 HAS_eDP)
659 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800660 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800661 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800662
663 return limit;
664}
665
Ma Ling044c7c42009-03-18 20:13:23 +0800666static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
667{
668 struct drm_device *dev = crtc->dev;
669 struct drm_i915_private *dev_priv = dev->dev_private;
670 const intel_limit_t *limit;
671
672 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
673 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
674 LVDS_CLKB_POWER_UP)
675 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700676 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800677 else
678 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700679 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800680 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
681 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700682 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800683 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700684 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700685 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700686 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800687 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700688 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800689
690 return limit;
691}
692
Jesse Barnes79e53942008-11-07 14:24:08 -0800693static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
694{
695 struct drm_device *dev = crtc->dev;
696 const intel_limit_t *limit;
697
Eric Anholtbad720f2009-10-22 16:11:14 -0700698 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500699 limit = intel_ironlake_limit(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800700 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800701 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500702 } else if (IS_I9XX(dev) && !IS_PINEVIEW(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800703 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700704 limit = &intel_limits_i9xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800705 else
Keith Packarde4b36692009-06-05 19:22:17 -0700706 limit = &intel_limits_i9xx_sdvo;
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500707 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800708 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500709 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800710 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500711 limit = &intel_limits_pineview_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800712 } else {
713 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700714 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800715 else
Keith Packarde4b36692009-06-05 19:22:17 -0700716 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800717 }
718 return limit;
719}
720
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500721/* m1 is reserved as 0 in Pineview, n is a ring counter */
722static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800723{
Shaohua Li21778322009-02-23 15:19:16 +0800724 clock->m = clock->m2 + 2;
725 clock->p = clock->p1 * clock->p2;
726 clock->vco = refclk * clock->m / clock->n;
727 clock->dot = clock->vco / clock->p;
728}
729
730static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
731{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500732 if (IS_PINEVIEW(dev)) {
733 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800734 return;
735 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800736 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
737 clock->p = clock->p1 * clock->p2;
738 clock->vco = refclk * clock->m / (clock->n + 2);
739 clock->dot = clock->vco / clock->p;
740}
741
Jesse Barnes79e53942008-11-07 14:24:08 -0800742/**
743 * Returns whether any output on the specified pipe is of the specified type
744 */
745bool intel_pipe_has_type (struct drm_crtc *crtc, int type)
746{
747 struct drm_device *dev = crtc->dev;
748 struct drm_mode_config *mode_config = &dev->mode_config;
Zhenyu Wangc5e4df32010-03-30 14:39:27 +0800749 struct drm_encoder *l_entry;
Jesse Barnes79e53942008-11-07 14:24:08 -0800750
Zhenyu Wangc5e4df32010-03-30 14:39:27 +0800751 list_for_each_entry(l_entry, &mode_config->encoder_list, head) {
752 if (l_entry && l_entry->crtc == crtc) {
753 struct intel_encoder *intel_encoder = enc_to_intel_encoder(l_entry);
Eric Anholt21d40d32010-03-25 11:11:14 -0700754 if (intel_encoder->type == type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800755 return true;
756 }
757 }
758 return false;
759}
760
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800761#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800762/**
763 * Returns whether the given set of divisors are valid for a given refclk with
764 * the given connectors.
765 */
766
767static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
768{
769 const intel_limit_t *limit = intel_limit (crtc);
Shaohua Li21778322009-02-23 15:19:16 +0800770 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800771
772 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
773 INTELPllInvalid ("p1 out of range\n");
774 if (clock->p < limit->p.min || limit->p.max < clock->p)
775 INTELPllInvalid ("p out of range\n");
776 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
777 INTELPllInvalid ("m2 out of range\n");
778 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
779 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500780 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800781 INTELPllInvalid ("m1 <= m2\n");
782 if (clock->m < limit->m.min || limit->m.max < clock->m)
783 INTELPllInvalid ("m out of range\n");
784 if (clock->n < limit->n.min || limit->n.max < clock->n)
785 INTELPllInvalid ("n out of range\n");
786 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
787 INTELPllInvalid ("vco out of range\n");
788 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
789 * connector, etc., rather than just a single range.
790 */
791 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
792 INTELPllInvalid ("dot out of range\n");
793
794 return true;
795}
796
Ma Lingd4906092009-03-18 20:13:27 +0800797static bool
798intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
799 int target, int refclk, intel_clock_t *best_clock)
800
Jesse Barnes79e53942008-11-07 14:24:08 -0800801{
802 struct drm_device *dev = crtc->dev;
803 struct drm_i915_private *dev_priv = dev->dev_private;
804 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800805 int err = target;
806
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200807 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800808 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800809 /*
810 * For LVDS, if the panel is on, just rely on its current
811 * settings for dual-channel. We haven't figured out how to
812 * reliably set up different single/dual channel state, if we
813 * even can.
814 */
815 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
816 LVDS_CLKB_POWER_UP)
817 clock.p2 = limit->p2.p2_fast;
818 else
819 clock.p2 = limit->p2.p2_slow;
820 } else {
821 if (target < limit->p2.dot_limit)
822 clock.p2 = limit->p2.p2_slow;
823 else
824 clock.p2 = limit->p2.p2_fast;
825 }
826
827 memset (best_clock, 0, sizeof (*best_clock));
828
Zhao Yakui42158662009-11-20 11:24:18 +0800829 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
830 clock.m1++) {
831 for (clock.m2 = limit->m2.min;
832 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500833 /* m1 is always 0 in Pineview */
834 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800835 break;
836 for (clock.n = limit->n.min;
837 clock.n <= limit->n.max; clock.n++) {
838 for (clock.p1 = limit->p1.min;
839 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800840 int this_err;
841
Shaohua Li21778322009-02-23 15:19:16 +0800842 intel_clock(dev, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800843
844 if (!intel_PLL_is_valid(crtc, &clock))
845 continue;
846
847 this_err = abs(clock.dot - target);
848 if (this_err < err) {
849 *best_clock = clock;
850 err = this_err;
851 }
852 }
853 }
854 }
855 }
856
857 return (err != target);
858}
859
Ma Lingd4906092009-03-18 20:13:27 +0800860static bool
861intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
862 int target, int refclk, intel_clock_t *best_clock)
863{
864 struct drm_device *dev = crtc->dev;
865 struct drm_i915_private *dev_priv = dev->dev_private;
866 intel_clock_t clock;
867 int max_n;
868 bool found;
869 /* approximately equals target * 0.00488 */
870 int err_most = (target >> 8) + (target >> 10);
871 found = false;
872
873 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800874 int lvds_reg;
875
Eric Anholtc619eed2010-01-28 16:45:52 -0800876 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800877 lvds_reg = PCH_LVDS;
878 else
879 lvds_reg = LVDS;
880 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800881 LVDS_CLKB_POWER_UP)
882 clock.p2 = limit->p2.p2_fast;
883 else
884 clock.p2 = limit->p2.p2_slow;
885 } else {
886 if (target < limit->p2.dot_limit)
887 clock.p2 = limit->p2.p2_slow;
888 else
889 clock.p2 = limit->p2.p2_fast;
890 }
891
892 memset(best_clock, 0, sizeof(*best_clock));
893 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200894 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800895 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200896 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800897 for (clock.m1 = limit->m1.max;
898 clock.m1 >= limit->m1.min; clock.m1--) {
899 for (clock.m2 = limit->m2.max;
900 clock.m2 >= limit->m2.min; clock.m2--) {
901 for (clock.p1 = limit->p1.max;
902 clock.p1 >= limit->p1.min; clock.p1--) {
903 int this_err;
904
Shaohua Li21778322009-02-23 15:19:16 +0800905 intel_clock(dev, refclk, &clock);
Ma Lingd4906092009-03-18 20:13:27 +0800906 if (!intel_PLL_is_valid(crtc, &clock))
907 continue;
908 this_err = abs(clock.dot - target) ;
909 if (this_err < err_most) {
910 *best_clock = clock;
911 err_most = this_err;
912 max_n = clock.n;
913 found = true;
914 }
915 }
916 }
917 }
918 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800919 return found;
920}
Ma Lingd4906092009-03-18 20:13:27 +0800921
Zhenyu Wang2c072452009-06-05 15:38:42 +0800922static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500923intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
924 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800925{
926 struct drm_device *dev = crtc->dev;
927 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800928
929 /* return directly when it is eDP */
930 if (HAS_eDP)
931 return true;
932
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800933 if (target < 200000) {
934 clock.n = 1;
935 clock.p1 = 2;
936 clock.p2 = 10;
937 clock.m1 = 12;
938 clock.m2 = 9;
939 } else {
940 clock.n = 2;
941 clock.p1 = 1;
942 clock.p2 = 10;
943 clock.m1 = 14;
944 clock.m2 = 8;
945 }
946 intel_clock(dev, refclk, &clock);
947 memcpy(best_clock, &clock, sizeof(intel_clock_t));
948 return true;
949}
950
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700951/* DisplayPort has only two frequencies, 162MHz and 270MHz */
952static bool
953intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
954 int target, int refclk, intel_clock_t *best_clock)
955{
956 intel_clock_t clock;
957 if (target < 200000) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700958 clock.p1 = 2;
959 clock.p2 = 10;
Keith Packardb3d25492009-06-24 23:09:15 -0700960 clock.n = 2;
961 clock.m1 = 23;
962 clock.m2 = 8;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700963 } else {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700964 clock.p1 = 1;
965 clock.p2 = 10;
Keith Packardb3d25492009-06-24 23:09:15 -0700966 clock.n = 1;
967 clock.m1 = 14;
968 clock.m2 = 2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700969 }
Keith Packardb3d25492009-06-24 23:09:15 -0700970 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
971 clock.p = (clock.p1 * clock.p2);
972 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
Jesse Barnesfe798b92009-10-20 07:55:28 +0900973 clock.vco = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700974 memcpy(best_clock, &clock, sizeof(intel_clock_t));
975 return true;
976}
977
Jesse Barnes79e53942008-11-07 14:24:08 -0800978void
979intel_wait_for_vblank(struct drm_device *dev)
980{
981 /* Wait for 20ms, i.e. one cycle at 50hz. */
Shaohua Li311089d2009-11-26 14:22:41 +0800982 msleep(20);
Jesse Barnes79e53942008-11-07 14:24:08 -0800983}
984
Jesse Barnes80824002009-09-10 15:28:06 -0700985/* Parameters have changed, update FBC info */
986static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
987{
988 struct drm_device *dev = crtc->dev;
989 struct drm_i915_private *dev_priv = dev->dev_private;
990 struct drm_framebuffer *fb = crtc->fb;
991 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +0100992 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes80824002009-09-10 15:28:06 -0700993 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
994 int plane, i;
995 u32 fbc_ctl, fbc_ctl2;
996
997 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
998
999 if (fb->pitch < dev_priv->cfb_pitch)
1000 dev_priv->cfb_pitch = fb->pitch;
1001
1002 /* FBC_CTL wants 64B units */
1003 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1004 dev_priv->cfb_fence = obj_priv->fence_reg;
1005 dev_priv->cfb_plane = intel_crtc->plane;
1006 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1007
1008 /* Clear old tags */
1009 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1010 I915_WRITE(FBC_TAG + (i * 4), 0);
1011
1012 /* Set it up... */
1013 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
1014 if (obj_priv->tiling_mode != I915_TILING_NONE)
1015 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1016 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1017 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1018
1019 /* enable it... */
1020 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001021 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001022 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001023 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1024 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
1025 if (obj_priv->tiling_mode != I915_TILING_NONE)
1026 fbc_ctl |= dev_priv->cfb_fence;
1027 I915_WRITE(FBC_CONTROL, fbc_ctl);
1028
Zhao Yakui28c97732009-10-09 11:39:41 +08001029 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Jesse Barnes80824002009-09-10 15:28:06 -07001030 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
1031}
1032
1033void i8xx_disable_fbc(struct drm_device *dev)
1034{
1035 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9517a922010-05-21 09:40:45 -07001036 unsigned long timeout = jiffies + msecs_to_jiffies(1);
Jesse Barnes80824002009-09-10 15:28:06 -07001037 u32 fbc_ctl;
1038
Jesse Barnesc1a1cdc2009-09-16 15:05:00 -07001039 if (!I915_HAS_FBC(dev))
1040 return;
1041
Jesse Barnes9517a922010-05-21 09:40:45 -07001042 if (!(I915_READ(FBC_CONTROL) & FBC_CTL_EN))
1043 return; /* Already off, just return */
1044
Jesse Barnes80824002009-09-10 15:28:06 -07001045 /* Disable compression */
1046 fbc_ctl = I915_READ(FBC_CONTROL);
1047 fbc_ctl &= ~FBC_CTL_EN;
1048 I915_WRITE(FBC_CONTROL, fbc_ctl);
1049
1050 /* Wait for compressing bit to clear */
Jesse Barnes9517a922010-05-21 09:40:45 -07001051 while (I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) {
1052 if (time_after(jiffies, timeout)) {
1053 DRM_DEBUG_DRIVER("FBC idle timed out\n");
1054 break;
1055 }
1056 ; /* do nothing */
1057 }
Jesse Barnes80824002009-09-10 15:28:06 -07001058
1059 intel_wait_for_vblank(dev);
1060
Zhao Yakui28c97732009-10-09 11:39:41 +08001061 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001062}
1063
Adam Jacksonee5382a2010-04-23 11:17:39 -04001064static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001065{
Jesse Barnes80824002009-09-10 15:28:06 -07001066 struct drm_i915_private *dev_priv = dev->dev_private;
1067
1068 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1069}
1070
Jesse Barnes74dff282009-09-14 15:39:40 -07001071static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1072{
1073 struct drm_device *dev = crtc->dev;
1074 struct drm_i915_private *dev_priv = dev->dev_private;
1075 struct drm_framebuffer *fb = crtc->fb;
1076 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001077 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes74dff282009-09-14 15:39:40 -07001078 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1079 int plane = (intel_crtc->plane == 0 ? DPFC_CTL_PLANEA :
1080 DPFC_CTL_PLANEB);
1081 unsigned long stall_watermark = 200;
1082 u32 dpfc_ctl;
1083
1084 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1085 dev_priv->cfb_fence = obj_priv->fence_reg;
1086 dev_priv->cfb_plane = intel_crtc->plane;
1087
1088 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
1089 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1090 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1091 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1092 } else {
1093 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1094 }
1095
1096 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
1097 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1098 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1099 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1100 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1101
1102 /* enable it... */
1103 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1104
Zhao Yakui28c97732009-10-09 11:39:41 +08001105 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001106}
1107
1108void g4x_disable_fbc(struct drm_device *dev)
1109{
1110 struct drm_i915_private *dev_priv = dev->dev_private;
1111 u32 dpfc_ctl;
1112
1113 /* Disable compression */
1114 dpfc_ctl = I915_READ(DPFC_CONTROL);
1115 dpfc_ctl &= ~DPFC_CTL_EN;
1116 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
1117 intel_wait_for_vblank(dev);
1118
Zhao Yakui28c97732009-10-09 11:39:41 +08001119 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes74dff282009-09-14 15:39:40 -07001120}
1121
Adam Jacksonee5382a2010-04-23 11:17:39 -04001122static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001123{
Jesse Barnes74dff282009-09-14 15:39:40 -07001124 struct drm_i915_private *dev_priv = dev->dev_private;
1125
1126 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1127}
1128
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001129static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1130{
1131 struct drm_device *dev = crtc->dev;
1132 struct drm_i915_private *dev_priv = dev->dev_private;
1133 struct drm_framebuffer *fb = crtc->fb;
1134 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1135 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
1136 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1137 int plane = (intel_crtc->plane == 0) ? DPFC_CTL_PLANEA :
1138 DPFC_CTL_PLANEB;
1139 unsigned long stall_watermark = 200;
1140 u32 dpfc_ctl;
1141
1142 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1143 dev_priv->cfb_fence = obj_priv->fence_reg;
1144 dev_priv->cfb_plane = intel_crtc->plane;
1145
1146 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1147 dpfc_ctl &= DPFC_RESERVED;
1148 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
1149 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1150 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1151 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1152 } else {
1153 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1154 }
1155
1156 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
1157 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1158 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1159 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1160 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
1161 I915_WRITE(ILK_FBC_RT_BASE, obj_priv->gtt_offset | ILK_FBC_RT_VALID);
1162 /* enable it... */
1163 I915_WRITE(ILK_DPFC_CONTROL, I915_READ(ILK_DPFC_CONTROL) |
1164 DPFC_CTL_EN);
1165
1166 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1167}
1168
1169void ironlake_disable_fbc(struct drm_device *dev)
1170{
1171 struct drm_i915_private *dev_priv = dev->dev_private;
1172 u32 dpfc_ctl;
1173
1174 /* Disable compression */
1175 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1176 dpfc_ctl &= ~DPFC_CTL_EN;
1177 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
1178 intel_wait_for_vblank(dev);
1179
1180 DRM_DEBUG_KMS("disabled FBC\n");
1181}
1182
1183static bool ironlake_fbc_enabled(struct drm_device *dev)
1184{
1185 struct drm_i915_private *dev_priv = dev->dev_private;
1186
1187 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1188}
1189
Adam Jacksonee5382a2010-04-23 11:17:39 -04001190bool intel_fbc_enabled(struct drm_device *dev)
1191{
1192 struct drm_i915_private *dev_priv = dev->dev_private;
1193
1194 if (!dev_priv->display.fbc_enabled)
1195 return false;
1196
1197 return dev_priv->display.fbc_enabled(dev);
1198}
1199
1200void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1201{
1202 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1203
1204 if (!dev_priv->display.enable_fbc)
1205 return;
1206
1207 dev_priv->display.enable_fbc(crtc, interval);
1208}
1209
1210void intel_disable_fbc(struct drm_device *dev)
1211{
1212 struct drm_i915_private *dev_priv = dev->dev_private;
1213
1214 if (!dev_priv->display.disable_fbc)
1215 return;
1216
1217 dev_priv->display.disable_fbc(dev);
1218}
1219
Jesse Barnes80824002009-09-10 15:28:06 -07001220/**
1221 * intel_update_fbc - enable/disable FBC as needed
1222 * @crtc: CRTC to point the compressor at
1223 * @mode: mode in use
1224 *
1225 * Set up the framebuffer compression hardware at mode set time. We
1226 * enable it if possible:
1227 * - plane A only (on pre-965)
1228 * - no pixel mulitply/line duplication
1229 * - no alpha buffer discard
1230 * - no dual wide
1231 * - framebuffer <= 2048 in width, 1536 in height
1232 *
1233 * We can't assume that any compression will take place (worst case),
1234 * so the compressed buffer has to be the same size as the uncompressed
1235 * one. It also must reside (along with the line length buffer) in
1236 * stolen memory.
1237 *
1238 * We need to enable/disable FBC on a global basis.
1239 */
1240static void intel_update_fbc(struct drm_crtc *crtc,
1241 struct drm_display_mode *mode)
1242{
1243 struct drm_device *dev = crtc->dev;
1244 struct drm_i915_private *dev_priv = dev->dev_private;
1245 struct drm_framebuffer *fb = crtc->fb;
1246 struct intel_framebuffer *intel_fb;
1247 struct drm_i915_gem_object *obj_priv;
1248 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1249 int plane = intel_crtc->plane;
1250
1251 if (!i915_powersave)
1252 return;
1253
Adam Jacksonee5382a2010-04-23 11:17:39 -04001254 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001255 return;
1256
Jesse Barnes80824002009-09-10 15:28:06 -07001257 if (!crtc->fb)
1258 return;
1259
1260 intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001261 obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes80824002009-09-10 15:28:06 -07001262
1263 /*
1264 * If FBC is already on, we just have to verify that we can
1265 * keep it that way...
1266 * Need to disable if:
1267 * - changing FBC params (stride, fence, mode)
1268 * - new fb is too large to fit in compressed buffer
1269 * - going to an unsupported config (interlace, pixel multiply, etc.)
1270 */
1271 if (intel_fb->obj->size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001272 DRM_DEBUG_KMS("framebuffer too large, disabling "
1273 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001274 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001275 goto out_disable;
1276 }
1277 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
1278 (mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001279 DRM_DEBUG_KMS("mode incompatible with compression, "
1280 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001281 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001282 goto out_disable;
1283 }
1284 if ((mode->hdisplay > 2048) ||
1285 (mode->vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001286 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001287 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001288 goto out_disable;
1289 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001290 if ((IS_I915GM(dev) || IS_I945GM(dev)) && plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001291 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001292 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001293 goto out_disable;
1294 }
1295 if (obj_priv->tiling_mode != I915_TILING_X) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001296 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001297 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001298 goto out_disable;
1299 }
1300
Adam Jacksonee5382a2010-04-23 11:17:39 -04001301 if (intel_fbc_enabled(dev)) {
Jesse Barnes80824002009-09-10 15:28:06 -07001302 /* We can re-enable it in this case, but need to update pitch */
Adam Jacksonee5382a2010-04-23 11:17:39 -04001303 if ((fb->pitch > dev_priv->cfb_pitch) ||
1304 (obj_priv->fence_reg != dev_priv->cfb_fence) ||
1305 (plane != dev_priv->cfb_plane))
1306 intel_disable_fbc(dev);
Jesse Barnes80824002009-09-10 15:28:06 -07001307 }
1308
Adam Jacksonee5382a2010-04-23 11:17:39 -04001309 /* Now try to turn it back on if possible */
1310 if (!intel_fbc_enabled(dev))
1311 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001312
1313 return;
1314
1315out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001316 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001317 if (intel_fbc_enabled(dev)) {
1318 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001319 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001320 }
Jesse Barnes80824002009-09-10 15:28:06 -07001321}
1322
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001323static int
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001324intel_pin_and_fence_fb_obj(struct drm_device *dev, struct drm_gem_object *obj)
1325{
Daniel Vetter23010e42010-03-08 13:35:02 +01001326 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001327 u32 alignment;
1328 int ret;
1329
1330 switch (obj_priv->tiling_mode) {
1331 case I915_TILING_NONE:
1332 alignment = 64 * 1024;
1333 break;
1334 case I915_TILING_X:
1335 /* pin() will align the object as required by fence */
1336 alignment = 0;
1337 break;
1338 case I915_TILING_Y:
1339 /* FIXME: Is this true? */
1340 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1341 return -EINVAL;
1342 default:
1343 BUG();
1344 }
1345
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001346 ret = i915_gem_object_pin(obj, alignment);
1347 if (ret != 0)
1348 return ret;
1349
1350 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1351 * fence, whereas 965+ only requires a fence if using
1352 * framebuffer compression. For simplicity, we always install
1353 * a fence as the cost is not that onerous.
1354 */
1355 if (obj_priv->fence_reg == I915_FENCE_REG_NONE &&
1356 obj_priv->tiling_mode != I915_TILING_NONE) {
1357 ret = i915_gem_object_get_fence_reg(obj);
1358 if (ret != 0) {
1359 i915_gem_object_unpin(obj);
1360 return ret;
1361 }
1362 }
1363
1364 return 0;
1365}
1366
1367static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001368intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1369 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08001370{
1371 struct drm_device *dev = crtc->dev;
1372 struct drm_i915_private *dev_priv = dev->dev_private;
1373 struct drm_i915_master_private *master_priv;
1374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1375 struct intel_framebuffer *intel_fb;
1376 struct drm_i915_gem_object *obj_priv;
1377 struct drm_gem_object *obj;
1378 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07001379 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08001380 unsigned long Start, Offset;
Jesse Barnes80824002009-09-10 15:28:06 -07001381 int dspbase = (plane == 0 ? DSPAADDR : DSPBADDR);
1382 int dspsurf = (plane == 0 ? DSPASURF : DSPBSURF);
1383 int dspstride = (plane == 0) ? DSPASTRIDE : DSPBSTRIDE;
1384 int dsptileoff = (plane == 0 ? DSPATILEOFF : DSPBTILEOFF);
1385 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001386 u32 dspcntr;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001387 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001388
1389 /* no fb bound */
1390 if (!crtc->fb) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001391 DRM_DEBUG_KMS("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001392 return 0;
1393 }
1394
Jesse Barnes80824002009-09-10 15:28:06 -07001395 switch (plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001396 case 0:
1397 case 1:
1398 break;
1399 default:
Jesse Barnes80824002009-09-10 15:28:06 -07001400 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001401 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001402 }
1403
1404 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08001405 obj = intel_fb->obj;
Daniel Vetter23010e42010-03-08 13:35:02 +01001406 obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08001407
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001408 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001409 ret = intel_pin_and_fence_fb_obj(dev, obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001410 if (ret != 0) {
1411 mutex_unlock(&dev->struct_mutex);
1412 return ret;
1413 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001414
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08001415 ret = i915_gem_object_set_to_display_plane(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001416 if (ret != 0) {
Chris Wilson8c4b8c32009-06-17 22:08:52 +01001417 i915_gem_object_unpin(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001418 mutex_unlock(&dev->struct_mutex);
1419 return ret;
1420 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001421
1422 dspcntr = I915_READ(dspcntr_reg);
Jesse Barnes712531b2009-01-09 13:56:14 -08001423 /* Mask out pixel format bits in case we change it */
1424 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Jesse Barnes79e53942008-11-07 14:24:08 -08001425 switch (crtc->fb->bits_per_pixel) {
1426 case 8:
1427 dspcntr |= DISPPLANE_8BPP;
1428 break;
1429 case 16:
1430 if (crtc->fb->depth == 15)
1431 dspcntr |= DISPPLANE_15_16BPP;
1432 else
1433 dspcntr |= DISPPLANE_16BPP;
1434 break;
1435 case 24:
1436 case 32:
Kristian Høgsberga4f45cf2009-10-19 14:35:30 -04001437 if (crtc->fb->depth == 30)
1438 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
1439 else
1440 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
Jesse Barnes79e53942008-11-07 14:24:08 -08001441 break;
1442 default:
1443 DRM_ERROR("Unknown color depth\n");
Chris Wilson8c4b8c32009-06-17 22:08:52 +01001444 i915_gem_object_unpin(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001445 mutex_unlock(&dev->struct_mutex);
1446 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001447 }
Jesse Barnesf5448472009-04-14 14:17:47 -07001448 if (IS_I965G(dev)) {
1449 if (obj_priv->tiling_mode != I915_TILING_NONE)
1450 dspcntr |= DISPPLANE_TILED;
1451 else
1452 dspcntr &= ~DISPPLANE_TILED;
1453 }
1454
Eric Anholtbad720f2009-10-22 16:11:14 -07001455 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang553bd142009-09-02 10:57:52 +08001456 /* must disable */
1457 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1458
Jesse Barnes79e53942008-11-07 14:24:08 -08001459 I915_WRITE(dspcntr_reg, dspcntr);
1460
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001461 Start = obj_priv->gtt_offset;
1462 Offset = y * crtc->fb->pitch + x * (crtc->fb->bits_per_pixel / 8);
1463
Chris Wilsona7faf322010-05-27 13:18:17 +01001464 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1465 Start, Offset, x, y, crtc->fb->pitch);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001466 I915_WRITE(dspstride, crtc->fb->pitch);
Jesse Barnes79e53942008-11-07 14:24:08 -08001467 if (IS_I965G(dev)) {
1468 I915_WRITE(dspbase, Offset);
1469 I915_READ(dspbase);
1470 I915_WRITE(dspsurf, Start);
1471 I915_READ(dspsurf);
Jesse Barnesf5448472009-04-14 14:17:47 -07001472 I915_WRITE(dsptileoff, (y << 16) | x);
Jesse Barnes79e53942008-11-07 14:24:08 -08001473 } else {
1474 I915_WRITE(dspbase, Start + Offset);
1475 I915_READ(dspbase);
1476 }
1477
Jesse Barnes74dff282009-09-14 15:39:40 -07001478 if ((IS_I965G(dev) || plane == 0))
Jesse Barnesedb81952009-09-17 17:06:47 -07001479 intel_update_fbc(crtc, &crtc->mode);
1480
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001481 intel_wait_for_vblank(dev);
1482
1483 if (old_fb) {
1484 intel_fb = to_intel_framebuffer(old_fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001485 obj_priv = to_intel_bo(intel_fb->obj);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001486 i915_gem_object_unpin(intel_fb->obj);
1487 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001488 intel_increase_pllclock(crtc, true);
1489
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001490 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001491
1492 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001493 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001494
1495 master_priv = dev->primary->master->driver_priv;
1496 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001497 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001498
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001499 if (pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08001500 master_priv->sarea_priv->pipeB_x = x;
1501 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001502 } else {
1503 master_priv->sarea_priv->pipeA_x = x;
1504 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08001505 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001506
1507 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001508}
1509
Zhenyu Wang24f119c2009-07-24 01:00:28 +08001510/* Disable the VGA plane that we never use */
1511static void i915_disable_vga (struct drm_device *dev)
1512{
1513 struct drm_i915_private *dev_priv = dev->dev_private;
1514 u8 sr1;
1515 u32 vga_reg;
1516
Eric Anholtbad720f2009-10-22 16:11:14 -07001517 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang24f119c2009-07-24 01:00:28 +08001518 vga_reg = CPU_VGACNTRL;
1519 else
1520 vga_reg = VGACNTRL;
1521
1522 if (I915_READ(vga_reg) & VGA_DISP_DISABLE)
1523 return;
1524
1525 I915_WRITE8(VGA_SR_INDEX, 1);
1526 sr1 = I915_READ8(VGA_SR_DATA);
1527 I915_WRITE8(VGA_SR_DATA, sr1 | (1 << 5));
1528 udelay(100);
1529
1530 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
1531}
1532
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001533static void ironlake_disable_pll_edp (struct drm_crtc *crtc)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001534{
1535 struct drm_device *dev = crtc->dev;
1536 struct drm_i915_private *dev_priv = dev->dev_private;
1537 u32 dpa_ctl;
1538
Zhao Yakui28c97732009-10-09 11:39:41 +08001539 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001540 dpa_ctl = I915_READ(DP_A);
1541 dpa_ctl &= ~DP_PLL_ENABLE;
1542 I915_WRITE(DP_A, dpa_ctl);
1543}
1544
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001545static void ironlake_enable_pll_edp (struct drm_crtc *crtc)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001546{
1547 struct drm_device *dev = crtc->dev;
1548 struct drm_i915_private *dev_priv = dev->dev_private;
1549 u32 dpa_ctl;
1550
1551 dpa_ctl = I915_READ(DP_A);
1552 dpa_ctl |= DP_PLL_ENABLE;
1553 I915_WRITE(DP_A, dpa_ctl);
1554 udelay(200);
1555}
1556
1557
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001558static void ironlake_set_pll_edp (struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001559{
1560 struct drm_device *dev = crtc->dev;
1561 struct drm_i915_private *dev_priv = dev->dev_private;
1562 u32 dpa_ctl;
1563
Zhao Yakui28c97732009-10-09 11:39:41 +08001564 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001565 dpa_ctl = I915_READ(DP_A);
1566 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1567
1568 if (clock < 200000) {
1569 u32 temp;
1570 dpa_ctl |= DP_PLL_FREQ_160MHZ;
1571 /* workaround for 160Mhz:
1572 1) program 0x4600c bits 15:0 = 0x8124
1573 2) program 0x46010 bit 0 = 1
1574 3) program 0x46034 bit 24 = 1
1575 4) program 0x64000 bit 14 = 1
1576 */
1577 temp = I915_READ(0x4600c);
1578 temp &= 0xffff0000;
1579 I915_WRITE(0x4600c, temp | 0x8124);
1580
1581 temp = I915_READ(0x46010);
1582 I915_WRITE(0x46010, temp | 1);
1583
1584 temp = I915_READ(0x46034);
1585 I915_WRITE(0x46034, temp | (1 << 24));
1586 } else {
1587 dpa_ctl |= DP_PLL_FREQ_270MHZ;
1588 }
1589 I915_WRITE(DP_A, dpa_ctl);
1590
1591 udelay(500);
1592}
1593
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001594/* The FDI link training functions for ILK/Ibexpeak. */
1595static void ironlake_fdi_link_train(struct drm_crtc *crtc)
1596{
1597 struct drm_device *dev = crtc->dev;
1598 struct drm_i915_private *dev_priv = dev->dev_private;
1599 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1600 int pipe = intel_crtc->pipe;
1601 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1602 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1603 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1604 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1605 u32 temp, tries = 0;
1606
1607 /* enable CPU FDI TX and PCH FDI RX */
1608 temp = I915_READ(fdi_tx_reg);
1609 temp |= FDI_TX_ENABLE;
Adam Jackson77ffb592010-04-12 11:38:44 -04001610 temp &= ~(7 << 19);
1611 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001612 temp &= ~FDI_LINK_TRAIN_NONE;
1613 temp |= FDI_LINK_TRAIN_PATTERN_1;
1614 I915_WRITE(fdi_tx_reg, temp);
1615 I915_READ(fdi_tx_reg);
1616
1617 temp = I915_READ(fdi_rx_reg);
1618 temp &= ~FDI_LINK_TRAIN_NONE;
1619 temp |= FDI_LINK_TRAIN_PATTERN_1;
1620 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1621 I915_READ(fdi_rx_reg);
1622 udelay(150);
1623
1624 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1625 for train result */
1626 temp = I915_READ(fdi_rx_imr_reg);
1627 temp &= ~FDI_RX_SYMBOL_LOCK;
1628 temp &= ~FDI_RX_BIT_LOCK;
1629 I915_WRITE(fdi_rx_imr_reg, temp);
1630 I915_READ(fdi_rx_imr_reg);
1631 udelay(150);
1632
1633 for (;;) {
1634 temp = I915_READ(fdi_rx_iir_reg);
1635 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1636
1637 if ((temp & FDI_RX_BIT_LOCK)) {
1638 DRM_DEBUG_KMS("FDI train 1 done.\n");
1639 I915_WRITE(fdi_rx_iir_reg,
1640 temp | FDI_RX_BIT_LOCK);
1641 break;
1642 }
1643
1644 tries++;
1645
1646 if (tries > 5) {
1647 DRM_DEBUG_KMS("FDI train 1 fail!\n");
1648 break;
1649 }
1650 }
1651
1652 /* Train 2 */
1653 temp = I915_READ(fdi_tx_reg);
1654 temp &= ~FDI_LINK_TRAIN_NONE;
1655 temp |= FDI_LINK_TRAIN_PATTERN_2;
1656 I915_WRITE(fdi_tx_reg, temp);
1657
1658 temp = I915_READ(fdi_rx_reg);
1659 temp &= ~FDI_LINK_TRAIN_NONE;
1660 temp |= FDI_LINK_TRAIN_PATTERN_2;
1661 I915_WRITE(fdi_rx_reg, temp);
1662 udelay(150);
1663
1664 tries = 0;
1665
1666 for (;;) {
1667 temp = I915_READ(fdi_rx_iir_reg);
1668 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1669
1670 if (temp & FDI_RX_SYMBOL_LOCK) {
1671 I915_WRITE(fdi_rx_iir_reg,
1672 temp | FDI_RX_SYMBOL_LOCK);
1673 DRM_DEBUG_KMS("FDI train 2 done.\n");
1674 break;
1675 }
1676
1677 tries++;
1678
1679 if (tries > 5) {
1680 DRM_DEBUG_KMS("FDI train 2 fail!\n");
1681 break;
1682 }
1683 }
1684
1685 DRM_DEBUG_KMS("FDI train done\n");
1686}
1687
1688static int snb_b_fdi_train_param [] = {
1689 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
1690 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
1691 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
1692 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
1693};
1694
1695/* The FDI link training functions for SNB/Cougarpoint. */
1696static void gen6_fdi_link_train(struct drm_crtc *crtc)
1697{
1698 struct drm_device *dev = crtc->dev;
1699 struct drm_i915_private *dev_priv = dev->dev_private;
1700 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1701 int pipe = intel_crtc->pipe;
1702 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1703 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1704 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1705 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1706 u32 temp, i;
1707
1708 /* enable CPU FDI TX and PCH FDI RX */
1709 temp = I915_READ(fdi_tx_reg);
1710 temp |= FDI_TX_ENABLE;
Adam Jackson77ffb592010-04-12 11:38:44 -04001711 temp &= ~(7 << 19);
1712 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001713 temp &= ~FDI_LINK_TRAIN_NONE;
1714 temp |= FDI_LINK_TRAIN_PATTERN_1;
1715 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1716 /* SNB-B */
1717 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1718 I915_WRITE(fdi_tx_reg, temp);
1719 I915_READ(fdi_tx_reg);
1720
1721 temp = I915_READ(fdi_rx_reg);
1722 if (HAS_PCH_CPT(dev)) {
1723 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1724 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
1725 } else {
1726 temp &= ~FDI_LINK_TRAIN_NONE;
1727 temp |= FDI_LINK_TRAIN_PATTERN_1;
1728 }
1729 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1730 I915_READ(fdi_rx_reg);
1731 udelay(150);
1732
1733 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1734 for train result */
1735 temp = I915_READ(fdi_rx_imr_reg);
1736 temp &= ~FDI_RX_SYMBOL_LOCK;
1737 temp &= ~FDI_RX_BIT_LOCK;
1738 I915_WRITE(fdi_rx_imr_reg, temp);
1739 I915_READ(fdi_rx_imr_reg);
1740 udelay(150);
1741
1742 for (i = 0; i < 4; i++ ) {
1743 temp = I915_READ(fdi_tx_reg);
1744 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1745 temp |= snb_b_fdi_train_param[i];
1746 I915_WRITE(fdi_tx_reg, temp);
1747 udelay(500);
1748
1749 temp = I915_READ(fdi_rx_iir_reg);
1750 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1751
1752 if (temp & FDI_RX_BIT_LOCK) {
1753 I915_WRITE(fdi_rx_iir_reg,
1754 temp | FDI_RX_BIT_LOCK);
1755 DRM_DEBUG_KMS("FDI train 1 done.\n");
1756 break;
1757 }
1758 }
1759 if (i == 4)
1760 DRM_DEBUG_KMS("FDI train 1 fail!\n");
1761
1762 /* Train 2 */
1763 temp = I915_READ(fdi_tx_reg);
1764 temp &= ~FDI_LINK_TRAIN_NONE;
1765 temp |= FDI_LINK_TRAIN_PATTERN_2;
1766 if (IS_GEN6(dev)) {
1767 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1768 /* SNB-B */
1769 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1770 }
1771 I915_WRITE(fdi_tx_reg, temp);
1772
1773 temp = I915_READ(fdi_rx_reg);
1774 if (HAS_PCH_CPT(dev)) {
1775 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1776 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
1777 } else {
1778 temp &= ~FDI_LINK_TRAIN_NONE;
1779 temp |= FDI_LINK_TRAIN_PATTERN_2;
1780 }
1781 I915_WRITE(fdi_rx_reg, temp);
1782 udelay(150);
1783
1784 for (i = 0; i < 4; i++ ) {
1785 temp = I915_READ(fdi_tx_reg);
1786 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1787 temp |= snb_b_fdi_train_param[i];
1788 I915_WRITE(fdi_tx_reg, temp);
1789 udelay(500);
1790
1791 temp = I915_READ(fdi_rx_iir_reg);
1792 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1793
1794 if (temp & FDI_RX_SYMBOL_LOCK) {
1795 I915_WRITE(fdi_rx_iir_reg,
1796 temp | FDI_RX_SYMBOL_LOCK);
1797 DRM_DEBUG_KMS("FDI train 2 done.\n");
1798 break;
1799 }
1800 }
1801 if (i == 4)
1802 DRM_DEBUG_KMS("FDI train 2 fail!\n");
1803
1804 DRM_DEBUG_KMS("FDI train done.\n");
1805}
1806
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001807static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08001808{
1809 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001810 struct drm_i915_private *dev_priv = dev->dev_private;
1811 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1812 int pipe = intel_crtc->pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08001813 int plane = intel_crtc->plane;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001814 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
1815 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
1816 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1817 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
1818 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1819 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001820 int transconf_reg = (pipe == 0) ? TRANSACONF : TRANSBCONF;
1821 int pf_ctl_reg = (pipe == 0) ? PFA_CTL_1 : PFB_CTL_1;
Zhenyu Wang249c0e62009-07-24 01:00:29 +08001822 int pf_win_size = (pipe == 0) ? PFA_WIN_SZ : PFB_WIN_SZ;
Zhenyu Wang8dd81a32009-09-19 14:54:09 +08001823 int pf_win_pos = (pipe == 0) ? PFA_WIN_POS : PFB_WIN_POS;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001824 int cpu_htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
1825 int cpu_hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
1826 int cpu_hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
1827 int cpu_vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
1828 int cpu_vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
1829 int cpu_vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
1830 int trans_htot_reg = (pipe == 0) ? TRANS_HTOTAL_A : TRANS_HTOTAL_B;
1831 int trans_hblank_reg = (pipe == 0) ? TRANS_HBLANK_A : TRANS_HBLANK_B;
1832 int trans_hsync_reg = (pipe == 0) ? TRANS_HSYNC_A : TRANS_HSYNC_B;
1833 int trans_vtot_reg = (pipe == 0) ? TRANS_VTOTAL_A : TRANS_VTOTAL_B;
1834 int trans_vblank_reg = (pipe == 0) ? TRANS_VBLANK_A : TRANS_VBLANK_B;
1835 int trans_vsync_reg = (pipe == 0) ? TRANS_VSYNC_A : TRANS_VSYNC_B;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001836 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001837 u32 temp;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001838 int n;
Zhao Yakui8faf3b32010-01-04 16:29:31 +08001839 u32 pipe_bpc;
1840
1841 temp = I915_READ(pipeconf_reg);
1842 pipe_bpc = temp & PIPE_BPC_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001843
1844 /* XXX: When our outputs are all unaware of DPMS modes other than off
1845 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
1846 */
1847 switch (mode) {
1848 case DRM_MODE_DPMS_ON:
1849 case DRM_MODE_DPMS_STANDBY:
1850 case DRM_MODE_DPMS_SUSPEND:
Zhao Yakui28c97732009-10-09 11:39:41 +08001851 DRM_DEBUG_KMS("crtc %d dpms on\n", pipe);
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08001852
1853 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1854 temp = I915_READ(PCH_LVDS);
1855 if ((temp & LVDS_PORT_EN) == 0) {
1856 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
1857 POSTING_READ(PCH_LVDS);
1858 }
1859 }
1860
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001861 if (HAS_eDP) {
1862 /* enable eDP PLL */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001863 ironlake_enable_pll_edp(crtc);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001864 } else {
Zhenyu Wang2c072452009-06-05 15:38:42 +08001865
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001866 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
1867 temp = I915_READ(fdi_rx_reg);
Zhao Yakui8faf3b32010-01-04 16:29:31 +08001868 /*
1869 * make the BPC in FDI Rx be consistent with that in
1870 * pipeconf reg.
1871 */
1872 temp &= ~(0x7 << 16);
1873 temp |= (pipe_bpc << 11);
Adam Jackson77ffb592010-04-12 11:38:44 -04001874 temp &= ~(7 << 19);
1875 temp |= (intel_crtc->fdi_lanes - 1) << 19;
1876 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001877 I915_READ(fdi_rx_reg);
1878 udelay(200);
Zhenyu Wang2c072452009-06-05 15:38:42 +08001879
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001880 /* Switch from Rawclk to PCDclk */
1881 temp = I915_READ(fdi_rx_reg);
1882 I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
Zhenyu Wang2c072452009-06-05 15:38:42 +08001883 I915_READ(fdi_rx_reg);
1884 udelay(200);
1885
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001886 /* Enable CPU FDI TX PLL, always on for Ironlake */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001887 temp = I915_READ(fdi_tx_reg);
1888 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
1889 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
1890 I915_READ(fdi_tx_reg);
1891 udelay(100);
1892 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08001893 }
1894
Zhenyu Wang8dd81a32009-09-19 14:54:09 +08001895 /* Enable panel fitting for LVDS */
1896 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1897 temp = I915_READ(pf_ctl_reg);
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08001898 I915_WRITE(pf_ctl_reg, temp | PF_ENABLE | PF_FILTER_MED_3x3);
Zhenyu Wang8dd81a32009-09-19 14:54:09 +08001899
1900 /* currently full aspect */
1901 I915_WRITE(pf_win_pos, 0);
1902
1903 I915_WRITE(pf_win_size,
1904 (dev_priv->panel_fixed_mode->hdisplay << 16) |
1905 (dev_priv->panel_fixed_mode->vdisplay));
1906 }
1907
Zhenyu Wang2c072452009-06-05 15:38:42 +08001908 /* Enable CPU pipe */
1909 temp = I915_READ(pipeconf_reg);
1910 if ((temp & PIPEACONF_ENABLE) == 0) {
1911 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
1912 I915_READ(pipeconf_reg);
1913 udelay(100);
1914 }
1915
1916 /* configure and enable CPU plane */
1917 temp = I915_READ(dspcntr_reg);
1918 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
1919 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
1920 /* Flush the plane changes */
1921 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
1922 }
1923
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001924 if (!HAS_eDP) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001925 /* For PCH output, training FDI link */
1926 if (IS_GEN6(dev))
1927 gen6_fdi_link_train(crtc);
1928 else
1929 ironlake_fdi_link_train(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08001930
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001931 /* enable PCH DPLL */
1932 temp = I915_READ(pch_dpll_reg);
1933 if ((temp & DPLL_VCO_ENABLE) == 0) {
1934 I915_WRITE(pch_dpll_reg, temp | DPLL_VCO_ENABLE);
1935 I915_READ(pch_dpll_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +08001936 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001937 udelay(200);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001938
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001939 if (HAS_PCH_CPT(dev)) {
1940 /* Be sure PCH DPLL SEL is set */
1941 temp = I915_READ(PCH_DPLL_SEL);
1942 if (trans_dpll_sel == 0 &&
1943 (temp & TRANSA_DPLL_ENABLE) == 0)
1944 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
1945 else if (trans_dpll_sel == 1 &&
1946 (temp & TRANSB_DPLL_ENABLE) == 0)
1947 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
1948 I915_WRITE(PCH_DPLL_SEL, temp);
1949 I915_READ(PCH_DPLL_SEL);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001950 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001951
1952 /* set transcoder timing */
1953 I915_WRITE(trans_htot_reg, I915_READ(cpu_htot_reg));
1954 I915_WRITE(trans_hblank_reg, I915_READ(cpu_hblank_reg));
1955 I915_WRITE(trans_hsync_reg, I915_READ(cpu_hsync_reg));
1956
1957 I915_WRITE(trans_vtot_reg, I915_READ(cpu_vtot_reg));
1958 I915_WRITE(trans_vblank_reg, I915_READ(cpu_vblank_reg));
1959 I915_WRITE(trans_vsync_reg, I915_READ(cpu_vsync_reg));
1960
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001961 /* enable normal train */
1962 temp = I915_READ(fdi_tx_reg);
1963 temp &= ~FDI_LINK_TRAIN_NONE;
1964 I915_WRITE(fdi_tx_reg, temp | FDI_LINK_TRAIN_NONE |
1965 FDI_TX_ENHANCE_FRAME_ENABLE);
1966 I915_READ(fdi_tx_reg);
1967
1968 temp = I915_READ(fdi_rx_reg);
1969 if (HAS_PCH_CPT(dev)) {
1970 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1971 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
1972 } else {
1973 temp &= ~FDI_LINK_TRAIN_NONE;
1974 temp |= FDI_LINK_TRAIN_NONE;
1975 }
1976 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
1977 I915_READ(fdi_rx_reg);
1978
1979 /* wait one idle pattern time */
1980 udelay(100);
1981
Zhenyu Wange3421a12010-04-08 09:43:27 +08001982 /* For PCH DP, enable TRANS_DP_CTL */
1983 if (HAS_PCH_CPT(dev) &&
1984 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
1985 int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
1986 int reg;
1987
1988 reg = I915_READ(trans_dp_ctl);
1989 reg &= ~TRANS_DP_PORT_SEL_MASK;
1990 reg = TRANS_DP_OUTPUT_ENABLE |
1991 TRANS_DP_ENH_FRAMING |
1992 TRANS_DP_VSYNC_ACTIVE_HIGH |
1993 TRANS_DP_HSYNC_ACTIVE_HIGH;
1994
1995 switch (intel_trans_dp_port_sel(crtc)) {
1996 case PCH_DP_B:
1997 reg |= TRANS_DP_PORT_SEL_B;
1998 break;
1999 case PCH_DP_C:
2000 reg |= TRANS_DP_PORT_SEL_C;
2001 break;
2002 case PCH_DP_D:
2003 reg |= TRANS_DP_PORT_SEL_D;
2004 break;
2005 default:
2006 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
2007 reg |= TRANS_DP_PORT_SEL_B;
2008 break;
2009 }
2010
2011 I915_WRITE(trans_dp_ctl, reg);
2012 POSTING_READ(trans_dp_ctl);
2013 }
2014
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002015 /* enable PCH transcoder */
2016 temp = I915_READ(transconf_reg);
Zhao Yakui8faf3b32010-01-04 16:29:31 +08002017 /*
2018 * make the BPC in transcoder be consistent with
2019 * that in pipeconf reg.
2020 */
2021 temp &= ~PIPE_BPC_MASK;
2022 temp |= pipe_bpc;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002023 I915_WRITE(transconf_reg, temp | TRANS_ENABLE);
2024 I915_READ(transconf_reg);
2025
2026 while ((I915_READ(transconf_reg) & TRANS_STATE_ENABLE) == 0)
2027 ;
2028
Zhenyu Wang2c072452009-06-05 15:38:42 +08002029 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002030
2031 intel_crtc_load_lut(crtc);
2032
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002033 intel_update_fbc(crtc, &crtc->mode);
2034
Zhenyu Wang2c072452009-06-05 15:38:42 +08002035 break;
2036 case DRM_MODE_DPMS_OFF:
Zhao Yakui28c97732009-10-09 11:39:41 +08002037 DRM_DEBUG_KMS("crtc %d dpms off\n", pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002038
Li Pengc062df62010-01-23 00:12:58 +08002039 drm_vblank_off(dev, pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002040 /* Disable display plane */
2041 temp = I915_READ(dspcntr_reg);
2042 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
2043 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
2044 /* Flush the plane changes */
2045 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2046 I915_READ(dspbase_reg);
2047 }
2048
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002049 if (dev_priv->cfb_plane == plane &&
2050 dev_priv->display.disable_fbc)
2051 dev_priv->display.disable_fbc(dev);
2052
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002053 i915_disable_vga(dev);
2054
Zhenyu Wang2c072452009-06-05 15:38:42 +08002055 /* disable cpu pipe, disable after all planes disabled */
2056 temp = I915_READ(pipeconf_reg);
2057 if ((temp & PIPEACONF_ENABLE) != 0) {
2058 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
2059 I915_READ(pipeconf_reg);
Zhenyu Wang249c0e62009-07-24 01:00:29 +08002060 n = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002061 /* wait for cpu pipe off, pipe state */
Zhenyu Wang249c0e62009-07-24 01:00:29 +08002062 while ((I915_READ(pipeconf_reg) & I965_PIPECONF_ACTIVE) != 0) {
2063 n++;
2064 if (n < 60) {
2065 udelay(500);
2066 continue;
2067 } else {
Zhao Yakui28c97732009-10-09 11:39:41 +08002068 DRM_DEBUG_KMS("pipe %d off delay\n",
2069 pipe);
Zhenyu Wang249c0e62009-07-24 01:00:29 +08002070 break;
2071 }
2072 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002073 } else
Zhao Yakui28c97732009-10-09 11:39:41 +08002074 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002075
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002076 udelay(100);
2077
2078 /* Disable PF */
2079 temp = I915_READ(pf_ctl_reg);
2080 if ((temp & PF_ENABLE) != 0) {
2081 I915_WRITE(pf_ctl_reg, temp & ~PF_ENABLE);
2082 I915_READ(pf_ctl_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002083 }
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002084 I915_WRITE(pf_win_size, 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002085 POSTING_READ(pf_win_size);
2086
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002087
Zhenyu Wang2c072452009-06-05 15:38:42 +08002088 /* disable CPU FDI tx and PCH FDI rx */
2089 temp = I915_READ(fdi_tx_reg);
2090 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_ENABLE);
2091 I915_READ(fdi_tx_reg);
2092
2093 temp = I915_READ(fdi_rx_reg);
Zhao Yakui8faf3b32010-01-04 16:29:31 +08002094 /* BPC in FDI rx is consistent with that in pipeconf */
2095 temp &= ~(0x07 << 16);
2096 temp |= (pipe_bpc << 11);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002097 I915_WRITE(fdi_rx_reg, temp & ~FDI_RX_ENABLE);
2098 I915_READ(fdi_rx_reg);
2099
Zhenyu Wang249c0e62009-07-24 01:00:29 +08002100 udelay(100);
2101
Zhenyu Wang2c072452009-06-05 15:38:42 +08002102 /* still set train pattern 1 */
2103 temp = I915_READ(fdi_tx_reg);
2104 temp &= ~FDI_LINK_TRAIN_NONE;
2105 temp |= FDI_LINK_TRAIN_PATTERN_1;
2106 I915_WRITE(fdi_tx_reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002107 POSTING_READ(fdi_tx_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002108
2109 temp = I915_READ(fdi_rx_reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002110 if (HAS_PCH_CPT(dev)) {
2111 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2112 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2113 } else {
2114 temp &= ~FDI_LINK_TRAIN_NONE;
2115 temp |= FDI_LINK_TRAIN_PATTERN_1;
2116 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002117 I915_WRITE(fdi_rx_reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002118 POSTING_READ(fdi_rx_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002119
Zhenyu Wang249c0e62009-07-24 01:00:29 +08002120 udelay(100);
2121
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002122 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2123 temp = I915_READ(PCH_LVDS);
2124 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2125 I915_READ(PCH_LVDS);
2126 udelay(100);
2127 }
2128
Zhenyu Wang2c072452009-06-05 15:38:42 +08002129 /* disable PCH transcoder */
2130 temp = I915_READ(transconf_reg);
2131 if ((temp & TRANS_ENABLE) != 0) {
2132 I915_WRITE(transconf_reg, temp & ~TRANS_ENABLE);
2133 I915_READ(transconf_reg);
Zhenyu Wang249c0e62009-07-24 01:00:29 +08002134 n = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002135 /* wait for PCH transcoder off, transcoder state */
Zhenyu Wang249c0e62009-07-24 01:00:29 +08002136 while ((I915_READ(transconf_reg) & TRANS_STATE_ENABLE) != 0) {
2137 n++;
2138 if (n < 60) {
2139 udelay(500);
2140 continue;
2141 } else {
Zhao Yakui28c97732009-10-09 11:39:41 +08002142 DRM_DEBUG_KMS("transcoder %d off "
2143 "delay\n", pipe);
Zhenyu Wang249c0e62009-07-24 01:00:29 +08002144 break;
2145 }
2146 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002147 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002148
Zhao Yakui8faf3b32010-01-04 16:29:31 +08002149 temp = I915_READ(transconf_reg);
2150 /* BPC in transcoder is consistent with that in pipeconf */
2151 temp &= ~PIPE_BPC_MASK;
2152 temp |= pipe_bpc;
2153 I915_WRITE(transconf_reg, temp);
2154 I915_READ(transconf_reg);
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002155 udelay(100);
2156
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002157 if (HAS_PCH_CPT(dev)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002158 /* disable TRANS_DP_CTL */
2159 int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
2160 int reg;
2161
2162 reg = I915_READ(trans_dp_ctl);
2163 reg &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2164 I915_WRITE(trans_dp_ctl, reg);
2165 POSTING_READ(trans_dp_ctl);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002166
2167 /* disable DPLL_SEL */
2168 temp = I915_READ(PCH_DPLL_SEL);
2169 if (trans_dpll_sel == 0)
2170 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2171 else
2172 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2173 I915_WRITE(PCH_DPLL_SEL, temp);
2174 I915_READ(PCH_DPLL_SEL);
2175
2176 }
2177
Zhenyu Wang2c072452009-06-05 15:38:42 +08002178 /* disable PCH DPLL */
2179 temp = I915_READ(pch_dpll_reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002180 I915_WRITE(pch_dpll_reg, temp & ~DPLL_VCO_ENABLE);
2181 I915_READ(pch_dpll_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002182
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002183 if (HAS_eDP) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002184 ironlake_disable_pll_edp(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002185 }
2186
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002187 /* Switch from PCDclk to Rawclk */
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002188 temp = I915_READ(fdi_rx_reg);
2189 temp &= ~FDI_SEL_PCDCLK;
2190 I915_WRITE(fdi_rx_reg, temp);
2191 I915_READ(fdi_rx_reg);
2192
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002193 /* Disable CPU FDI TX PLL */
2194 temp = I915_READ(fdi_tx_reg);
2195 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_PLL_ENABLE);
2196 I915_READ(fdi_tx_reg);
2197 udelay(100);
2198
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002199 temp = I915_READ(fdi_rx_reg);
2200 temp &= ~FDI_RX_PLL_ENABLE;
2201 I915_WRITE(fdi_rx_reg, temp);
2202 I915_READ(fdi_rx_reg);
2203
Zhenyu Wang2c072452009-06-05 15:38:42 +08002204 /* Wait for the clocks to turn off. */
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002205 udelay(100);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002206 break;
2207 }
2208}
2209
Daniel Vetter02e792f2009-09-15 22:57:34 +02002210static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2211{
2212 struct intel_overlay *overlay;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002213 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +02002214
2215 if (!enable && intel_crtc->overlay) {
2216 overlay = intel_crtc->overlay;
2217 mutex_lock(&overlay->dev->struct_mutex);
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002218 for (;;) {
2219 ret = intel_overlay_switch_off(overlay);
2220 if (ret == 0)
2221 break;
2222
2223 ret = intel_overlay_recover_from_interrupt(overlay, 0);
2224 if (ret != 0) {
2225 /* overlay doesn't react anymore. Usually
2226 * results in a black screen and an unkillable
2227 * X server. */
2228 BUG();
2229 overlay->hw_wedged = HW_WEDGED;
2230 break;
2231 }
2232 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02002233 mutex_unlock(&overlay->dev->struct_mutex);
2234 }
2235 /* Let userspace switch the overlay on again. In most cases userspace
2236 * has to recompute where to put it anyway. */
2237
2238 return;
2239}
2240
Zhenyu Wang2c072452009-06-05 15:38:42 +08002241static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2242{
2243 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002244 struct drm_i915_private *dev_priv = dev->dev_private;
2245 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2246 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07002247 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08002248 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
Jesse Barnes80824002009-09-10 15:28:06 -07002249 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
2250 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
Jesse Barnes79e53942008-11-07 14:24:08 -08002251 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2252 u32 temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08002253
2254 /* XXX: When our outputs are all unaware of DPMS modes other than off
2255 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2256 */
2257 switch (mode) {
2258 case DRM_MODE_DPMS_ON:
2259 case DRM_MODE_DPMS_STANDBY:
2260 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes629598d2009-10-20 07:37:32 +09002261 intel_update_watermarks(dev);
2262
Jesse Barnes79e53942008-11-07 14:24:08 -08002263 /* Enable the DPLL */
2264 temp = I915_READ(dpll_reg);
2265 if ((temp & DPLL_VCO_ENABLE) == 0) {
2266 I915_WRITE(dpll_reg, temp);
2267 I915_READ(dpll_reg);
2268 /* Wait for the clocks to stabilize. */
2269 udelay(150);
2270 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
2271 I915_READ(dpll_reg);
2272 /* Wait for the clocks to stabilize. */
2273 udelay(150);
2274 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
2275 I915_READ(dpll_reg);
2276 /* Wait for the clocks to stabilize. */
2277 udelay(150);
2278 }
2279
2280 /* Enable the pipe */
2281 temp = I915_READ(pipeconf_reg);
2282 if ((temp & PIPEACONF_ENABLE) == 0)
2283 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
2284
2285 /* Enable the plane */
2286 temp = I915_READ(dspcntr_reg);
2287 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
2288 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
2289 /* Flush the plane changes */
2290 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2291 }
2292
2293 intel_crtc_load_lut(crtc);
2294
Jesse Barnes74dff282009-09-14 15:39:40 -07002295 if ((IS_I965G(dev) || plane == 0))
2296 intel_update_fbc(crtc, &crtc->mode);
Jesse Barnes80824002009-09-10 15:28:06 -07002297
Jesse Barnes79e53942008-11-07 14:24:08 -08002298 /* Give the overlay scaler a chance to enable if it's on this pipe */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002299 intel_crtc_dpms_overlay(intel_crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08002300 break;
2301 case DRM_MODE_DPMS_OFF:
Shaohua Li7662c8b2009-06-26 11:23:55 +08002302 intel_update_watermarks(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02002303
Jesse Barnes79e53942008-11-07 14:24:08 -08002304 /* Give the overlay scaler a chance to disable if it's on this pipe */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002305 intel_crtc_dpms_overlay(intel_crtc, false);
Li Peng778c9022009-11-09 12:51:22 +08002306 drm_vblank_off(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08002307
Jesse Barnese70236a2009-09-21 10:42:27 -07002308 if (dev_priv->cfb_plane == plane &&
2309 dev_priv->display.disable_fbc)
2310 dev_priv->display.disable_fbc(dev);
Jesse Barnes80824002009-09-10 15:28:06 -07002311
Jesse Barnes79e53942008-11-07 14:24:08 -08002312 /* Disable the VGA plane that we never use */
Zhenyu Wang24f119c2009-07-24 01:00:28 +08002313 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002314
2315 /* Disable display plane */
2316 temp = I915_READ(dspcntr_reg);
2317 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
2318 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
2319 /* Flush the plane changes */
2320 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2321 I915_READ(dspbase_reg);
2322 }
2323
2324 if (!IS_I9XX(dev)) {
2325 /* Wait for vblank for the disable to take effect */
2326 intel_wait_for_vblank(dev);
2327 }
2328
2329 /* Next, disable display pipes */
2330 temp = I915_READ(pipeconf_reg);
2331 if ((temp & PIPEACONF_ENABLE) != 0) {
2332 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
2333 I915_READ(pipeconf_reg);
2334 }
2335
2336 /* Wait for vblank for the disable to take effect. */
2337 intel_wait_for_vblank(dev);
2338
2339 temp = I915_READ(dpll_reg);
2340 if ((temp & DPLL_VCO_ENABLE) != 0) {
2341 I915_WRITE(dpll_reg, temp & ~DPLL_VCO_ENABLE);
2342 I915_READ(dpll_reg);
2343 }
2344
2345 /* Wait for the clocks to turn off. */
2346 udelay(150);
2347 break;
2348 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002349}
2350
2351/**
2352 * Sets the power management mode of the pipe and plane.
2353 *
2354 * This code should probably grow support for turning the cursor off and back
2355 * on appropriately at the same time as we're turning the pipe off/on.
2356 */
2357static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2358{
2359 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07002360 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002361 struct drm_i915_master_private *master_priv;
2362 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2363 int pipe = intel_crtc->pipe;
2364 bool enabled;
2365
Jesse Barnese70236a2009-09-21 10:42:27 -07002366 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08002367
Daniel Vetter65655d42009-08-11 16:05:31 +02002368 intel_crtc->dpms_mode = mode;
2369
Jesse Barnes79e53942008-11-07 14:24:08 -08002370 if (!dev->primary->master)
2371 return;
2372
2373 master_priv = dev->primary->master->driver_priv;
2374 if (!master_priv->sarea_priv)
2375 return;
2376
2377 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2378
2379 switch (pipe) {
2380 case 0:
2381 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2382 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2383 break;
2384 case 1:
2385 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2386 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2387 break;
2388 default:
2389 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
2390 break;
2391 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002392}
2393
2394static void intel_crtc_prepare (struct drm_crtc *crtc)
2395{
2396 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2397 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
2398}
2399
2400static void intel_crtc_commit (struct drm_crtc *crtc)
2401{
2402 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2403 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
2404}
2405
2406void intel_encoder_prepare (struct drm_encoder *encoder)
2407{
2408 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2409 /* lvds has its own version of prepare see intel_lvds_prepare */
2410 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
2411}
2412
2413void intel_encoder_commit (struct drm_encoder *encoder)
2414{
2415 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2416 /* lvds has its own version of commit see intel_lvds_commit */
2417 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
2418}
2419
2420static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
2421 struct drm_display_mode *mode,
2422 struct drm_display_mode *adjusted_mode)
2423{
Zhenyu Wang2c072452009-06-05 15:38:42 +08002424 struct drm_device *dev = crtc->dev;
Eric Anholtbad720f2009-10-22 16:11:14 -07002425 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08002426 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07002427 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
2428 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002429 }
Krzysztof Halasa734b4152010-05-25 18:41:46 +02002430
2431 drm_mode_set_crtcinfo(adjusted_mode, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08002432 return true;
2433}
2434
Jesse Barnese70236a2009-09-21 10:42:27 -07002435static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002436{
Jesse Barnese70236a2009-09-21 10:42:27 -07002437 return 400000;
2438}
Jesse Barnes79e53942008-11-07 14:24:08 -08002439
Jesse Barnese70236a2009-09-21 10:42:27 -07002440static int i915_get_display_clock_speed(struct drm_device *dev)
2441{
2442 return 333000;
2443}
Jesse Barnes79e53942008-11-07 14:24:08 -08002444
Jesse Barnese70236a2009-09-21 10:42:27 -07002445static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
2446{
2447 return 200000;
2448}
Jesse Barnes79e53942008-11-07 14:24:08 -08002449
Jesse Barnese70236a2009-09-21 10:42:27 -07002450static int i915gm_get_display_clock_speed(struct drm_device *dev)
2451{
2452 u16 gcfgc = 0;
2453
2454 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
2455
2456 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08002457 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07002458 else {
2459 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
2460 case GC_DISPLAY_CLOCK_333_MHZ:
2461 return 333000;
2462 default:
2463 case GC_DISPLAY_CLOCK_190_200_MHZ:
2464 return 190000;
2465 }
2466 }
2467}
Jesse Barnes79e53942008-11-07 14:24:08 -08002468
Jesse Barnese70236a2009-09-21 10:42:27 -07002469static int i865_get_display_clock_speed(struct drm_device *dev)
2470{
2471 return 266000;
2472}
2473
2474static int i855_get_display_clock_speed(struct drm_device *dev)
2475{
2476 u16 hpllcc = 0;
2477 /* Assume that the hardware is in the high speed state. This
2478 * should be the default.
2479 */
2480 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
2481 case GC_CLOCK_133_200:
2482 case GC_CLOCK_100_200:
2483 return 200000;
2484 case GC_CLOCK_166_250:
2485 return 250000;
2486 case GC_CLOCK_100_133:
2487 return 133000;
2488 }
2489
2490 /* Shouldn't happen */
2491 return 0;
2492}
2493
2494static int i830_get_display_clock_speed(struct drm_device *dev)
2495{
2496 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08002497}
2498
Jesse Barnes79e53942008-11-07 14:24:08 -08002499/**
2500 * Return the pipe currently connected to the panel fitter,
2501 * or -1 if the panel fitter is not present or not in use
2502 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002503int intel_panel_fitter_pipe (struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002504{
2505 struct drm_i915_private *dev_priv = dev->dev_private;
2506 u32 pfit_control;
2507
2508 /* i830 doesn't have a panel fitter */
2509 if (IS_I830(dev))
2510 return -1;
2511
2512 pfit_control = I915_READ(PFIT_CONTROL);
2513
2514 /* See if the panel fitter is in use */
2515 if ((pfit_control & PFIT_ENABLE) == 0)
2516 return -1;
2517
2518 /* 965 can place panel fitter on either pipe */
2519 if (IS_I965G(dev))
2520 return (pfit_control >> 29) & 0x3;
2521
2522 /* older chips can only use pipe 1 */
2523 return 1;
2524}
2525
Zhenyu Wang2c072452009-06-05 15:38:42 +08002526struct fdi_m_n {
2527 u32 tu;
2528 u32 gmch_m;
2529 u32 gmch_n;
2530 u32 link_m;
2531 u32 link_n;
2532};
2533
2534static void
2535fdi_reduce_ratio(u32 *num, u32 *den)
2536{
2537 while (*num > 0xffffff || *den > 0xffffff) {
2538 *num >>= 1;
2539 *den >>= 1;
2540 }
2541}
2542
2543#define DATA_N 0x800000
2544#define LINK_N 0x80000
2545
2546static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002547ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
2548 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002549{
2550 u64 temp;
2551
2552 m_n->tu = 64; /* default size */
2553
2554 temp = (u64) DATA_N * pixel_clock;
2555 temp = div_u64(temp, link_clock);
Zhenyu Wang58a27472009-09-25 08:01:28 +00002556 m_n->gmch_m = div_u64(temp * bits_per_pixel, nlanes);
2557 m_n->gmch_m >>= 3; /* convert to bytes_per_pixel */
Zhenyu Wang2c072452009-06-05 15:38:42 +08002558 m_n->gmch_n = DATA_N;
2559 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
2560
2561 temp = (u64) LINK_N * pixel_clock;
2562 m_n->link_m = div_u64(temp, link_clock);
2563 m_n->link_n = LINK_N;
2564 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
2565}
2566
2567
Shaohua Li7662c8b2009-06-26 11:23:55 +08002568struct intel_watermark_params {
2569 unsigned long fifo_size;
2570 unsigned long max_wm;
2571 unsigned long default_wm;
2572 unsigned long guard_size;
2573 unsigned long cacheline_size;
2574};
2575
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002576/* Pineview has different values for various configs */
2577static struct intel_watermark_params pineview_display_wm = {
2578 PINEVIEW_DISPLAY_FIFO,
2579 PINEVIEW_MAX_WM,
2580 PINEVIEW_DFT_WM,
2581 PINEVIEW_GUARD_WM,
2582 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002583};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002584static struct intel_watermark_params pineview_display_hplloff_wm = {
2585 PINEVIEW_DISPLAY_FIFO,
2586 PINEVIEW_MAX_WM,
2587 PINEVIEW_DFT_HPLLOFF_WM,
2588 PINEVIEW_GUARD_WM,
2589 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002590};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002591static struct intel_watermark_params pineview_cursor_wm = {
2592 PINEVIEW_CURSOR_FIFO,
2593 PINEVIEW_CURSOR_MAX_WM,
2594 PINEVIEW_CURSOR_DFT_WM,
2595 PINEVIEW_CURSOR_GUARD_WM,
2596 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002597};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002598static struct intel_watermark_params pineview_cursor_hplloff_wm = {
2599 PINEVIEW_CURSOR_FIFO,
2600 PINEVIEW_CURSOR_MAX_WM,
2601 PINEVIEW_CURSOR_DFT_WM,
2602 PINEVIEW_CURSOR_GUARD_WM,
2603 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002604};
Jesse Barnes0e442c62009-10-19 10:09:33 +09002605static struct intel_watermark_params g4x_wm_info = {
2606 G4X_FIFO_SIZE,
2607 G4X_MAX_WM,
2608 G4X_MAX_WM,
2609 2,
2610 G4X_FIFO_LINE_SIZE,
2611};
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002612static struct intel_watermark_params g4x_cursor_wm_info = {
2613 I965_CURSOR_FIFO,
2614 I965_CURSOR_MAX_WM,
2615 I965_CURSOR_DFT_WM,
2616 2,
2617 G4X_FIFO_LINE_SIZE,
2618};
2619static struct intel_watermark_params i965_cursor_wm_info = {
2620 I965_CURSOR_FIFO,
2621 I965_CURSOR_MAX_WM,
2622 I965_CURSOR_DFT_WM,
2623 2,
2624 I915_FIFO_LINE_SIZE,
2625};
Shaohua Li7662c8b2009-06-26 11:23:55 +08002626static struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08002627 I945_FIFO_SIZE,
2628 I915_MAX_WM,
2629 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002630 2,
2631 I915_FIFO_LINE_SIZE
2632};
2633static struct intel_watermark_params i915_wm_info = {
2634 I915_FIFO_SIZE,
2635 I915_MAX_WM,
2636 1,
2637 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002638 I915_FIFO_LINE_SIZE
2639};
2640static struct intel_watermark_params i855_wm_info = {
2641 I855GM_FIFO_SIZE,
2642 I915_MAX_WM,
2643 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002644 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002645 I830_FIFO_LINE_SIZE
2646};
2647static struct intel_watermark_params i830_wm_info = {
2648 I830_FIFO_SIZE,
2649 I915_MAX_WM,
2650 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002651 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002652 I830_FIFO_LINE_SIZE
2653};
2654
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002655static struct intel_watermark_params ironlake_display_wm_info = {
2656 ILK_DISPLAY_FIFO,
2657 ILK_DISPLAY_MAXWM,
2658 ILK_DISPLAY_DFTWM,
2659 2,
2660 ILK_FIFO_LINE_SIZE
2661};
2662
Zhao Yakuic936f442010-06-12 14:32:26 +08002663static struct intel_watermark_params ironlake_cursor_wm_info = {
2664 ILK_CURSOR_FIFO,
2665 ILK_CURSOR_MAXWM,
2666 ILK_CURSOR_DFTWM,
2667 2,
2668 ILK_FIFO_LINE_SIZE
2669};
2670
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002671static struct intel_watermark_params ironlake_display_srwm_info = {
2672 ILK_DISPLAY_SR_FIFO,
2673 ILK_DISPLAY_MAX_SRWM,
2674 ILK_DISPLAY_DFT_SRWM,
2675 2,
2676 ILK_FIFO_LINE_SIZE
2677};
2678
2679static struct intel_watermark_params ironlake_cursor_srwm_info = {
2680 ILK_CURSOR_SR_FIFO,
2681 ILK_CURSOR_MAX_SRWM,
2682 ILK_CURSOR_DFT_SRWM,
2683 2,
2684 ILK_FIFO_LINE_SIZE
2685};
2686
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002687/**
2688 * intel_calculate_wm - calculate watermark level
2689 * @clock_in_khz: pixel clock
2690 * @wm: chip FIFO params
2691 * @pixel_size: display pixel size
2692 * @latency_ns: memory latency for the platform
2693 *
2694 * Calculate the watermark level (the level at which the display plane will
2695 * start fetching from memory again). Each chip has a different display
2696 * FIFO size and allocation, so the caller needs to figure that out and pass
2697 * in the correct intel_watermark_params structure.
2698 *
2699 * As the pixel clock runs, the FIFO will be drained at a rate that depends
2700 * on the pixel size. When it reaches the watermark level, it'll start
2701 * fetching FIFO line sized based chunks from memory until the FIFO fills
2702 * past the watermark point. If the FIFO drains completely, a FIFO underrun
2703 * will occur, and a display engine hang could result.
2704 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002705static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
2706 struct intel_watermark_params *wm,
2707 int pixel_size,
2708 unsigned long latency_ns)
2709{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002710 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002711
Jesse Barnesd6604672009-09-11 12:25:56 -07002712 /*
2713 * Note: we need to make sure we don't overflow for various clock &
2714 * latency values.
2715 * clocks go from a few thousand to several hundred thousand.
2716 * latency is usually a few thousand
2717 */
2718 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
2719 1000;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002720 entries_required /= wm->cacheline_size;
2721
Zhao Yakui28c97732009-10-09 11:39:41 +08002722 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002723
2724 wm_size = wm->fifo_size - (entries_required + wm->guard_size);
2725
Zhao Yakui28c97732009-10-09 11:39:41 +08002726 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002727
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002728 /* Don't promote wm_size to unsigned... */
2729 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002730 wm_size = wm->max_wm;
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002731 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002732 wm_size = wm->default_wm;
2733 return wm_size;
2734}
2735
2736struct cxsr_latency {
2737 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08002738 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002739 unsigned long fsb_freq;
2740 unsigned long mem_freq;
2741 unsigned long display_sr;
2742 unsigned long display_hpll_disable;
2743 unsigned long cursor_sr;
2744 unsigned long cursor_hpll_disable;
2745};
2746
2747static struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08002748 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
2749 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
2750 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
2751 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
2752 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002753
Li Peng95534262010-05-18 18:58:44 +08002754 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
2755 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
2756 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
2757 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
2758 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002759
Li Peng95534262010-05-18 18:58:44 +08002760 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
2761 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
2762 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
2763 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
2764 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002765
Li Peng95534262010-05-18 18:58:44 +08002766 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
2767 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
2768 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
2769 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
2770 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002771
Li Peng95534262010-05-18 18:58:44 +08002772 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
2773 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
2774 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
2775 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
2776 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002777
Li Peng95534262010-05-18 18:58:44 +08002778 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
2779 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
2780 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
2781 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
2782 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002783};
2784
Li Peng95534262010-05-18 18:58:44 +08002785static struct cxsr_latency *intel_get_cxsr_latency(int is_desktop, int is_ddr3,
2786 int fsb, int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002787{
2788 int i;
2789 struct cxsr_latency *latency;
2790
2791 if (fsb == 0 || mem == 0)
2792 return NULL;
2793
2794 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
2795 latency = &cxsr_latency_table[i];
2796 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08002797 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302798 fsb == latency->fsb_freq && mem == latency->mem_freq)
2799 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002800 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302801
Zhao Yakui28c97732009-10-09 11:39:41 +08002802 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302803
2804 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002805}
2806
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002807static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002808{
2809 struct drm_i915_private *dev_priv = dev->dev_private;
2810 u32 reg;
2811
2812 /* deactivate cxsr */
2813 reg = I915_READ(DSPFW3);
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002814 reg &= ~(PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002815 I915_WRITE(DSPFW3, reg);
2816 DRM_INFO("Big FIFO is disabled\n");
2817}
2818
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07002819/*
2820 * Latency for FIFO fetches is dependent on several factors:
2821 * - memory configuration (speed, channels)
2822 * - chipset
2823 * - current MCH state
2824 * It can be fairly high in some situations, so here we assume a fairly
2825 * pessimal value. It's a tradeoff between extra memory fetches (if we
2826 * set this value too high, the FIFO will fetch frequently to stay full)
2827 * and power consumption (set it too low to save power and we might see
2828 * FIFO underruns and display "flicker").
2829 *
2830 * A value of 5us seems to be a good balance; safe for very low end
2831 * platforms but not overly aggressive on lower latency configs.
2832 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01002833static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002834
Jesse Barnese70236a2009-09-21 10:42:27 -07002835static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002836{
2837 struct drm_i915_private *dev_priv = dev->dev_private;
2838 uint32_t dsparb = I915_READ(DSPARB);
2839 int size;
2840
Jesse Barnese70236a2009-09-21 10:42:27 -07002841 if (plane == 0)
Jesse Barnesf3601322009-07-22 12:54:59 -07002842 size = dsparb & 0x7f;
Jesse Barnese70236a2009-09-21 10:42:27 -07002843 else
2844 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) -
2845 (dsparb & 0x7f);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002846
Zhao Yakui28c97732009-10-09 11:39:41 +08002847 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2848 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002849
2850 return size;
2851}
Shaohua Li7662c8b2009-06-26 11:23:55 +08002852
Jesse Barnese70236a2009-09-21 10:42:27 -07002853static int i85x_get_fifo_size(struct drm_device *dev, int plane)
2854{
2855 struct drm_i915_private *dev_priv = dev->dev_private;
2856 uint32_t dsparb = I915_READ(DSPARB);
2857 int size;
2858
2859 if (plane == 0)
2860 size = dsparb & 0x1ff;
2861 else
2862 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) -
2863 (dsparb & 0x1ff);
2864 size >>= 1; /* Convert to cachelines */
2865
Zhao Yakui28c97732009-10-09 11:39:41 +08002866 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2867 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07002868
2869 return size;
2870}
2871
2872static int i845_get_fifo_size(struct drm_device *dev, int plane)
2873{
2874 struct drm_i915_private *dev_priv = dev->dev_private;
2875 uint32_t dsparb = I915_READ(DSPARB);
2876 int size;
2877
2878 size = dsparb & 0x7f;
2879 size >>= 2; /* Convert to cachelines */
2880
Zhao Yakui28c97732009-10-09 11:39:41 +08002881 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2882 plane ? "B" : "A",
Jesse Barnese70236a2009-09-21 10:42:27 -07002883 size);
2884
2885 return size;
2886}
2887
2888static int i830_get_fifo_size(struct drm_device *dev, int plane)
2889{
2890 struct drm_i915_private *dev_priv = dev->dev_private;
2891 uint32_t dsparb = I915_READ(DSPARB);
2892 int size;
2893
2894 size = dsparb & 0x7f;
2895 size >>= 1; /* Convert to cachelines */
2896
Zhao Yakui28c97732009-10-09 11:39:41 +08002897 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2898 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07002899
2900 return size;
2901}
2902
Zhao Yakuid4294342010-03-22 22:45:36 +08002903static void pineview_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08002904 int planeb_clock, int sr_hdisplay, int unused,
2905 int pixel_size)
Zhao Yakuid4294342010-03-22 22:45:36 +08002906{
2907 struct drm_i915_private *dev_priv = dev->dev_private;
2908 u32 reg;
2909 unsigned long wm;
2910 struct cxsr_latency *latency;
2911 int sr_clock;
2912
Li Peng95534262010-05-18 18:58:44 +08002913 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
2914 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08002915 if (!latency) {
2916 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
2917 pineview_disable_cxsr(dev);
2918 return;
2919 }
2920
2921 if (!planea_clock || !planeb_clock) {
2922 sr_clock = planea_clock ? planea_clock : planeb_clock;
2923
2924 /* Display SR */
2925 wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
2926 pixel_size, latency->display_sr);
2927 reg = I915_READ(DSPFW1);
2928 reg &= ~DSPFW_SR_MASK;
2929 reg |= wm << DSPFW_SR_SHIFT;
2930 I915_WRITE(DSPFW1, reg);
2931 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
2932
2933 /* cursor SR */
2934 wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
2935 pixel_size, latency->cursor_sr);
2936 reg = I915_READ(DSPFW3);
2937 reg &= ~DSPFW_CURSOR_SR_MASK;
2938 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
2939 I915_WRITE(DSPFW3, reg);
2940
2941 /* Display HPLL off SR */
2942 wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
2943 pixel_size, latency->display_hpll_disable);
2944 reg = I915_READ(DSPFW3);
2945 reg &= ~DSPFW_HPLL_SR_MASK;
2946 reg |= wm & DSPFW_HPLL_SR_MASK;
2947 I915_WRITE(DSPFW3, reg);
2948
2949 /* cursor HPLL off SR */
2950 wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
2951 pixel_size, latency->cursor_hpll_disable);
2952 reg = I915_READ(DSPFW3);
2953 reg &= ~DSPFW_HPLL_CURSOR_MASK;
2954 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
2955 I915_WRITE(DSPFW3, reg);
2956 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
2957
2958 /* activate cxsr */
2959 reg = I915_READ(DSPFW3);
2960 reg |= PINEVIEW_SELF_REFRESH_EN;
2961 I915_WRITE(DSPFW3, reg);
2962 DRM_DEBUG_KMS("Self-refresh is enabled\n");
2963 } else {
2964 pineview_disable_cxsr(dev);
2965 DRM_DEBUG_KMS("Self-refresh is disabled\n");
2966 }
2967}
2968
Jesse Barnes0e442c62009-10-19 10:09:33 +09002969static void g4x_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08002970 int planeb_clock, int sr_hdisplay, int sr_htotal,
2971 int pixel_size)
Jesse Barnes652c3932009-08-17 13:31:43 -07002972{
2973 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e442c62009-10-19 10:09:33 +09002974 int total_size, cacheline_size;
2975 int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
2976 struct intel_watermark_params planea_params, planeb_params;
2977 unsigned long line_time_us;
2978 int sr_clock, sr_entries = 0, entries_required;
Jesse Barnes652c3932009-08-17 13:31:43 -07002979
Jesse Barnes0e442c62009-10-19 10:09:33 +09002980 /* Create copies of the base settings for each pipe */
2981 planea_params = planeb_params = g4x_wm_info;
2982
2983 /* Grab a couple of global values before we overwrite them */
2984 total_size = planea_params.fifo_size;
2985 cacheline_size = planea_params.cacheline_size;
2986
2987 /*
2988 * Note: we need to make sure we don't overflow for various clock &
2989 * latency values.
2990 * clocks go from a few thousand to several hundred thousand.
2991 * latency is usually a few thousand
2992 */
2993 entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
2994 1000;
2995 entries_required /= G4X_FIFO_LINE_SIZE;
2996 planea_wm = entries_required + planea_params.guard_size;
2997
2998 entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
2999 1000;
3000 entries_required /= G4X_FIFO_LINE_SIZE;
3001 planeb_wm = entries_required + planeb_params.guard_size;
3002
3003 cursora_wm = cursorb_wm = 16;
3004 cursor_sr = 32;
3005
3006 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
3007
3008 /* Calc sr entries for one plane configs */
3009 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3010 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003011 static const int sr_latency_ns = 12000;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003012
3013 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003014 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003015
3016 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003017 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3018 pixel_size * sr_hdisplay;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003019 sr_entries = roundup(sr_entries / cacheline_size, 1);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003020
3021 entries_required = (((sr_latency_ns / line_time_us) +
3022 1000) / 1000) * pixel_size * 64;
3023 entries_required = roundup(entries_required /
3024 g4x_cursor_wm_info.cacheline_size, 1);
3025 cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;
3026
3027 if (cursor_sr > g4x_cursor_wm_info.max_wm)
3028 cursor_sr = g4x_cursor_wm_info.max_wm;
3029 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3030 "cursor %d\n", sr_entries, cursor_sr);
3031
Jesse Barnes0e442c62009-10-19 10:09:33 +09003032 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303033 } else {
3034 /* Turn off self refresh if both pipes are enabled */
3035 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3036 & ~FW_BLC_SELF_EN);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003037 }
3038
3039 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
3040 planea_wm, planeb_wm, sr_entries);
3041
3042 planea_wm &= 0x3f;
3043 planeb_wm &= 0x3f;
3044
3045 I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
3046 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
3047 (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
3048 I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
3049 (cursora_wm << DSPFW_CURSORA_SHIFT));
3050 /* HPLL off in SR has some issues on G4x... disable it */
3051 I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
3052 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003053}
3054
Jesse Barnes1dc75462009-10-19 10:08:17 +09003055static void i965_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003056 int planeb_clock, int sr_hdisplay, int sr_htotal,
3057 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003058{
3059 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003060 unsigned long line_time_us;
3061 int sr_clock, sr_entries, srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003062 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003063
Jesse Barnes1dc75462009-10-19 10:08:17 +09003064 /* Calc sr entries for one plane configs */
3065 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3066 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003067 static const int sr_latency_ns = 12000;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003068
3069 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003070 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003071
3072 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003073 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3074 pixel_size * sr_hdisplay;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003075 sr_entries = roundup(sr_entries / I915_FIFO_LINE_SIZE, 1);
3076 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
Zhao Yakui1b07e042010-06-12 14:32:24 +08003077 srwm = I965_FIFO_SIZE - sr_entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003078 if (srwm < 0)
3079 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003080 srwm &= 0x1ff;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003081
3082 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3083 pixel_size * 64;
3084 sr_entries = roundup(sr_entries /
3085 i965_cursor_wm_info.cacheline_size, 1);
3086 cursor_sr = i965_cursor_wm_info.fifo_size -
3087 (sr_entries + i965_cursor_wm_info.guard_size);
3088
3089 if (cursor_sr > i965_cursor_wm_info.max_wm)
3090 cursor_sr = i965_cursor_wm_info.max_wm;
3091
3092 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3093 "cursor %d\n", srwm, cursor_sr);
3094
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003095 if (IS_I965GM(dev))
3096 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303097 } else {
3098 /* Turn off self refresh if both pipes are enabled */
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003099 if (IS_I965GM(dev))
3100 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3101 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003102 }
3103
3104 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3105 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003106
3107 /* 965 has limitations... */
Jesse Barnes1dc75462009-10-19 10:08:17 +09003108 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
3109 (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003110 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003111 /* update cursor SR watermark */
3112 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003113}
3114
3115static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003116 int planeb_clock, int sr_hdisplay, int sr_htotal,
3117 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003118{
3119 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003120 uint32_t fwater_lo;
3121 uint32_t fwater_hi;
3122 int total_size, cacheline_size, cwm, srwm = 1;
3123 int planea_wm, planeb_wm;
3124 struct intel_watermark_params planea_params, planeb_params;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003125 unsigned long line_time_us;
3126 int sr_clock, sr_entries = 0;
3127
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003128 /* Create copies of the base settings for each pipe */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003129 if (IS_I965GM(dev) || IS_I945GM(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003130 planea_params = planeb_params = i945_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003131 else if (IS_I9XX(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003132 planea_params = planeb_params = i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003133 else
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003134 planea_params = planeb_params = i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003135
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003136 /* Grab a couple of global values before we overwrite them */
3137 total_size = planea_params.fifo_size;
3138 cacheline_size = planea_params.cacheline_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003139
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003140 /* Update per-plane FIFO sizes */
Jesse Barnese70236a2009-09-21 10:42:27 -07003141 planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3142 planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003143
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003144 planea_wm = intel_calculate_wm(planea_clock, &planea_params,
3145 pixel_size, latency_ns);
3146 planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
3147 pixel_size, latency_ns);
Zhao Yakui28c97732009-10-09 11:39:41 +08003148 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003149
3150 /*
3151 * Overlay gets an aggressive default since video jitter is bad.
3152 */
3153 cwm = 2;
3154
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003155 /* Calc sr entries for one plane configs */
Jesse Barnes652c3932009-08-17 13:31:43 -07003156 if (HAS_FW_BLC(dev) && sr_hdisplay &&
3157 (!planea_clock || !planeb_clock)) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003158 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003159 static const int sr_latency_ns = 6000;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003160
Shaohua Li7662c8b2009-06-26 11:23:55 +08003161 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003162 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003163
3164 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003165 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3166 pixel_size * sr_hdisplay;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003167 sr_entries = roundup(sr_entries / cacheline_size, 1);
Zhao Yakui28c97732009-10-09 11:39:41 +08003168 DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003169 srwm = total_size - sr_entries;
3170 if (srwm < 0)
3171 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08003172
3173 if (IS_I945G(dev) || IS_I945GM(dev))
3174 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3175 else if (IS_I915GM(dev)) {
3176 /* 915M has a smaller SRWM field */
3177 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
3178 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3179 }
David John33c5fd12010-01-27 15:19:08 +05303180 } else {
3181 /* Turn off self refresh if both pipes are enabled */
Li Pengee980b82010-01-27 19:01:11 +08003182 if (IS_I945G(dev) || IS_I945GM(dev)) {
3183 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3184 & ~FW_BLC_SELF_EN);
3185 } else if (IS_I915GM(dev)) {
3186 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3187 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08003188 }
3189
Zhao Yakui28c97732009-10-09 11:39:41 +08003190 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003191 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003192
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003193 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3194 fwater_hi = (cwm & 0x1f);
3195
3196 /* Set request length to 8 cachelines per fetch */
3197 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3198 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003199
3200 I915_WRITE(FW_BLC, fwater_lo);
3201 I915_WRITE(FW_BLC2, fwater_hi);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003202}
3203
Jesse Barnese70236a2009-09-21 10:42:27 -07003204static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
Zhao Yakuifa143212010-06-12 14:32:23 +08003205 int unused2, int unused3, int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003206{
3207 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf3601322009-07-22 12:54:59 -07003208 uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003209 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003210
Jesse Barnese70236a2009-09-21 10:42:27 -07003211 i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003212
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003213 planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
3214 pixel_size, latency_ns);
Jesse Barnesf3601322009-07-22 12:54:59 -07003215 fwater_lo |= (3<<8) | planea_wm;
3216
Zhao Yakui28c97732009-10-09 11:39:41 +08003217 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003218
3219 I915_WRITE(FW_BLC, fwater_lo);
3220}
3221
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003222#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08003223#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003224
3225static void ironlake_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003226 int planeb_clock, int sr_hdisplay, int sr_htotal,
3227 int pixel_size)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003228{
3229 struct drm_i915_private *dev_priv = dev->dev_private;
3230 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
3231 int sr_wm, cursor_wm;
3232 unsigned long line_time_us;
3233 int sr_clock, entries_required;
3234 u32 reg_value;
Zhao Yakuic936f442010-06-12 14:32:26 +08003235 int line_count;
3236 int planea_htotal = 0, planeb_htotal = 0;
3237 struct drm_crtc *crtc;
3238 struct intel_crtc *intel_crtc;
3239
3240 /* Need htotal for all active display plane */
3241 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3242 intel_crtc = to_intel_crtc(crtc);
3243 if (crtc->enabled) {
3244 if (intel_crtc->plane == 0)
3245 planea_htotal = crtc->mode.htotal;
3246 else
3247 planeb_htotal = crtc->mode.htotal;
3248 }
3249 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003250
3251 /* Calculate and update the watermark for plane A */
3252 if (planea_clock) {
3253 entries_required = ((planea_clock / 1000) * pixel_size *
3254 ILK_LP0_PLANE_LATENCY) / 1000;
3255 entries_required = DIV_ROUND_UP(entries_required,
3256 ironlake_display_wm_info.cacheline_size);
3257 planea_wm = entries_required +
3258 ironlake_display_wm_info.guard_size;
3259
3260 if (planea_wm > (int)ironlake_display_wm_info.max_wm)
3261 planea_wm = ironlake_display_wm_info.max_wm;
3262
Zhao Yakuic936f442010-06-12 14:32:26 +08003263 /* Use the large buffer method to calculate cursor watermark */
3264 line_time_us = (planea_htotal * 1000) / planea_clock;
3265
3266 /* Use ns/us then divide to preserve precision */
3267 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3268
3269 /* calculate the cursor watermark for cursor A */
3270 entries_required = line_count * 64 * pixel_size;
3271 entries_required = DIV_ROUND_UP(entries_required,
3272 ironlake_cursor_wm_info.cacheline_size);
3273 cursora_wm = entries_required + ironlake_cursor_wm_info.guard_size;
3274 if (cursora_wm > ironlake_cursor_wm_info.max_wm)
3275 cursora_wm = ironlake_cursor_wm_info.max_wm;
3276
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003277 reg_value = I915_READ(WM0_PIPEA_ILK);
3278 reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
3279 reg_value |= (planea_wm << WM0_PIPE_PLANE_SHIFT) |
3280 (cursora_wm & WM0_PIPE_CURSOR_MASK);
3281 I915_WRITE(WM0_PIPEA_ILK, reg_value);
3282 DRM_DEBUG_KMS("FIFO watermarks For pipe A - plane %d, "
3283 "cursor: %d\n", planea_wm, cursora_wm);
3284 }
3285 /* Calculate and update the watermark for plane B */
3286 if (planeb_clock) {
3287 entries_required = ((planeb_clock / 1000) * pixel_size *
3288 ILK_LP0_PLANE_LATENCY) / 1000;
3289 entries_required = DIV_ROUND_UP(entries_required,
3290 ironlake_display_wm_info.cacheline_size);
3291 planeb_wm = entries_required +
3292 ironlake_display_wm_info.guard_size;
3293
3294 if (planeb_wm > (int)ironlake_display_wm_info.max_wm)
3295 planeb_wm = ironlake_display_wm_info.max_wm;
3296
Zhao Yakuic936f442010-06-12 14:32:26 +08003297 /* Use the large buffer method to calculate cursor watermark */
3298 line_time_us = (planeb_htotal * 1000) / planeb_clock;
3299
3300 /* Use ns/us then divide to preserve precision */
3301 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3302
3303 /* calculate the cursor watermark for cursor B */
3304 entries_required = line_count * 64 * pixel_size;
3305 entries_required = DIV_ROUND_UP(entries_required,
3306 ironlake_cursor_wm_info.cacheline_size);
3307 cursorb_wm = entries_required + ironlake_cursor_wm_info.guard_size;
3308 if (cursorb_wm > ironlake_cursor_wm_info.max_wm)
3309 cursorb_wm = ironlake_cursor_wm_info.max_wm;
3310
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003311 reg_value = I915_READ(WM0_PIPEB_ILK);
3312 reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
3313 reg_value |= (planeb_wm << WM0_PIPE_PLANE_SHIFT) |
3314 (cursorb_wm & WM0_PIPE_CURSOR_MASK);
3315 I915_WRITE(WM0_PIPEB_ILK, reg_value);
3316 DRM_DEBUG_KMS("FIFO watermarks For pipe B - plane %d, "
3317 "cursor: %d\n", planeb_wm, cursorb_wm);
3318 }
3319
3320 /*
3321 * Calculate and update the self-refresh watermark only when one
3322 * display plane is used.
3323 */
3324 if (!planea_clock || !planeb_clock) {
Zhao Yakuic936f442010-06-12 14:32:26 +08003325
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003326 /* Read the self-refresh latency. The unit is 0.5us */
3327 int ilk_sr_latency = I915_READ(MLTR_ILK) & ILK_SRLT_MASK;
3328
3329 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003330 line_time_us = ((sr_htotal * 1000) / sr_clock);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003331
3332 /* Use ns/us then divide to preserve precision */
3333 line_count = ((ilk_sr_latency * 500) / line_time_us + 1000)
3334 / 1000;
3335
3336 /* calculate the self-refresh watermark for display plane */
3337 entries_required = line_count * sr_hdisplay * pixel_size;
3338 entries_required = DIV_ROUND_UP(entries_required,
3339 ironlake_display_srwm_info.cacheline_size);
3340 sr_wm = entries_required +
3341 ironlake_display_srwm_info.guard_size;
3342
3343 /* calculate the self-refresh watermark for display cursor */
3344 entries_required = line_count * pixel_size * 64;
3345 entries_required = DIV_ROUND_UP(entries_required,
3346 ironlake_cursor_srwm_info.cacheline_size);
3347 cursor_wm = entries_required +
3348 ironlake_cursor_srwm_info.guard_size;
3349
3350 /* configure watermark and enable self-refresh */
3351 reg_value = I915_READ(WM1_LP_ILK);
3352 reg_value &= ~(WM1_LP_LATENCY_MASK | WM1_LP_SR_MASK |
3353 WM1_LP_CURSOR_MASK);
3354 reg_value |= WM1_LP_SR_EN |
3355 (ilk_sr_latency << WM1_LP_LATENCY_SHIFT) |
3356 (sr_wm << WM1_LP_SR_SHIFT) | cursor_wm;
3357
3358 I915_WRITE(WM1_LP_ILK, reg_value);
3359 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3360 "cursor %d\n", sr_wm, cursor_wm);
3361
3362 } else {
3363 /* Turn off self refresh if both pipes are enabled */
3364 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
3365 }
3366}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003367/**
3368 * intel_update_watermarks - update FIFO watermark values based on current modes
3369 *
3370 * Calculate watermark values for the various WM regs based on current mode
3371 * and plane configuration.
3372 *
3373 * There are several cases to deal with here:
3374 * - normal (i.e. non-self-refresh)
3375 * - self-refresh (SR) mode
3376 * - lines are large relative to FIFO size (buffer can hold up to 2)
3377 * - lines are small relative to FIFO size (buffer can hold more than 2
3378 * lines), so need to account for TLB latency
3379 *
3380 * The normal calculation is:
3381 * watermark = dotclock * bytes per pixel * latency
3382 * where latency is platform & configuration dependent (we assume pessimal
3383 * values here).
3384 *
3385 * The SR calculation is:
3386 * watermark = (trunc(latency/line time)+1) * surface width *
3387 * bytes per pixel
3388 * where
3389 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08003390 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08003391 * and latency is assumed to be high, as above.
3392 *
3393 * The final value programmed to the register should always be rounded up,
3394 * and include an extra 2 entries to account for clock crossings.
3395 *
3396 * We don't use the sprite, so we can ignore that. And on Crestline we have
3397 * to set the non-SR watermarks to 8.
3398 */
3399static void intel_update_watermarks(struct drm_device *dev)
3400{
Jesse Barnese70236a2009-09-21 10:42:27 -07003401 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003402 struct drm_crtc *crtc;
3403 struct intel_crtc *intel_crtc;
3404 int sr_hdisplay = 0;
3405 unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
3406 int enabled = 0, pixel_size = 0;
Zhao Yakuifa143212010-06-12 14:32:23 +08003407 int sr_htotal = 0;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003408
Zhenyu Wangc03342f2009-09-29 11:01:23 +08003409 if (!dev_priv->display.update_wm)
3410 return;
3411
Shaohua Li7662c8b2009-06-26 11:23:55 +08003412 /* Get the clock config from both planes */
3413 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3414 intel_crtc = to_intel_crtc(crtc);
3415 if (crtc->enabled) {
3416 enabled++;
3417 if (intel_crtc->plane == 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08003418 DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
Shaohua Li7662c8b2009-06-26 11:23:55 +08003419 intel_crtc->pipe, crtc->mode.clock);
3420 planea_clock = crtc->mode.clock;
3421 } else {
Zhao Yakui28c97732009-10-09 11:39:41 +08003422 DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
Shaohua Li7662c8b2009-06-26 11:23:55 +08003423 intel_crtc->pipe, crtc->mode.clock);
3424 planeb_clock = crtc->mode.clock;
3425 }
3426 sr_hdisplay = crtc->mode.hdisplay;
3427 sr_clock = crtc->mode.clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003428 sr_htotal = crtc->mode.htotal;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003429 if (crtc->fb)
3430 pixel_size = crtc->fb->bits_per_pixel / 8;
3431 else
3432 pixel_size = 4; /* by default */
3433 }
3434 }
3435
3436 if (enabled <= 0)
3437 return;
3438
Jesse Barnese70236a2009-09-21 10:42:27 -07003439 dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003440 sr_hdisplay, sr_htotal, pixel_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003441}
3442
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003443static int intel_crtc_mode_set(struct drm_crtc *crtc,
3444 struct drm_display_mode *mode,
3445 struct drm_display_mode *adjusted_mode,
3446 int x, int y,
3447 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08003448{
3449 struct drm_device *dev = crtc->dev;
3450 struct drm_i915_private *dev_priv = dev->dev_private;
3451 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3452 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003453 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003454 int fp_reg = (pipe == 0) ? FPA0 : FPB0;
3455 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
3456 int dpll_md_reg = (intel_crtc->pipe == 0) ? DPLL_A_MD : DPLL_B_MD;
Jesse Barnes80824002009-09-10 15:28:06 -07003457 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
Jesse Barnes79e53942008-11-07 14:24:08 -08003458 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
3459 int htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
3460 int hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
3461 int hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
3462 int vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
3463 int vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
3464 int vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
Jesse Barnes80824002009-09-10 15:28:06 -07003465 int dspsize_reg = (plane == 0) ? DSPASIZE : DSPBSIZE;
3466 int dsppos_reg = (plane == 0) ? DSPAPOS : DSPBPOS;
Jesse Barnes79e53942008-11-07 14:24:08 -08003467 int pipesrc_reg = (pipe == 0) ? PIPEASRC : PIPEBSRC;
Eric Anholtc751ce42010-03-25 11:48:48 -07003468 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07003469 intel_clock_t clock, reduced_clock;
3470 u32 dpll = 0, fp = 0, fp2 = 0, dspcntr, pipeconf;
3471 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003472 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003473 bool is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08003474 struct drm_mode_config *mode_config = &dev->mode_config;
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08003475 struct drm_encoder *encoder;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003476 struct intel_encoder *intel_encoder = NULL;
Ma Lingd4906092009-03-18 20:13:27 +08003477 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003478 int ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003479 struct fdi_m_n m_n = {0};
3480 int data_m1_reg = (pipe == 0) ? PIPEA_DATA_M1 : PIPEB_DATA_M1;
3481 int data_n1_reg = (pipe == 0) ? PIPEA_DATA_N1 : PIPEB_DATA_N1;
3482 int link_m1_reg = (pipe == 0) ? PIPEA_LINK_M1 : PIPEB_LINK_M1;
3483 int link_n1_reg = (pipe == 0) ? PIPEA_LINK_N1 : PIPEB_LINK_N1;
3484 int pch_fp_reg = (pipe == 0) ? PCH_FPA0 : PCH_FPB0;
3485 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
3486 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003487 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
3488 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
Zhenyu Wang541998a2009-06-05 15:38:44 +08003489 int lvds_reg = LVDS;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003490 u32 temp;
3491 int sdvo_pixel_multiply;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003492 int target_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08003493
3494 drm_vblank_pre_modeset(dev, pipe);
3495
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08003496 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003497
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08003498 if (!encoder || encoder->crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003499 continue;
3500
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08003501 intel_encoder = enc_to_intel_encoder(encoder);
3502
Eric Anholt21d40d32010-03-25 11:11:14 -07003503 switch (intel_encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003504 case INTEL_OUTPUT_LVDS:
3505 is_lvds = true;
3506 break;
3507 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08003508 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08003509 is_sdvo = true;
Eric Anholt21d40d32010-03-25 11:11:14 -07003510 if (intel_encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08003511 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08003512 break;
3513 case INTEL_OUTPUT_DVO:
3514 is_dvo = true;
3515 break;
3516 case INTEL_OUTPUT_TVOUT:
3517 is_tv = true;
3518 break;
3519 case INTEL_OUTPUT_ANALOG:
3520 is_crt = true;
3521 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003522 case INTEL_OUTPUT_DISPLAYPORT:
3523 is_dp = true;
3524 break;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003525 case INTEL_OUTPUT_EDP:
3526 is_edp = true;
3527 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003528 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003529
Eric Anholtc751ce42010-03-25 11:48:48 -07003530 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08003531 }
3532
Eric Anholtc751ce42010-03-25 11:48:48 -07003533 if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003534 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08003535 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
3536 refclk / 1000);
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003537 } else if (IS_I9XX(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003538 refclk = 96000;
Eric Anholtbad720f2009-10-22 16:11:14 -07003539 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003540 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08003541 } else {
3542 refclk = 48000;
3543 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003544
Jesse Barnes79e53942008-11-07 14:24:08 -08003545
Ma Lingd4906092009-03-18 20:13:27 +08003546 /*
3547 * Returns a set of divisors for the desired target clock with the given
3548 * refclk, or FALSE. The returned values represent the clock equation:
3549 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
3550 */
3551 limit = intel_limit(crtc);
3552 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08003553 if (!ok) {
3554 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Chris Wilson1f803ee2009-06-06 09:45:59 +01003555 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003556 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003557 }
3558
Zhao Yakuiddc90032010-01-06 22:05:56 +08003559 if (is_lvds && dev_priv->lvds_downclock_avail) {
3560 has_reduced_clock = limit->find_pll(limit, crtc,
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003561 dev_priv->lvds_downclock,
Jesse Barnes652c3932009-08-17 13:31:43 -07003562 refclk,
3563 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003564 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
3565 /*
3566 * If the different P is found, it means that we can't
3567 * switch the display clock by using the FP0/FP1.
3568 * In such case we will disable the LVDS downclock
3569 * feature.
3570 */
3571 DRM_DEBUG_KMS("Different P is found for "
3572 "LVDS clock/downclock\n");
3573 has_reduced_clock = 0;
3574 }
Jesse Barnes652c3932009-08-17 13:31:43 -07003575 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003576 /* SDVO TV has fixed PLL values depend on its clock range,
3577 this mirrors vbios setting. */
3578 if (is_sdvo && is_tv) {
3579 if (adjusted_mode->clock >= 100000
3580 && adjusted_mode->clock < 140500) {
3581 clock.p1 = 2;
3582 clock.p2 = 10;
3583 clock.n = 3;
3584 clock.m1 = 16;
3585 clock.m2 = 8;
3586 } else if (adjusted_mode->clock >= 140500
3587 && adjusted_mode->clock <= 200000) {
3588 clock.p1 = 1;
3589 clock.p2 = 10;
3590 clock.n = 6;
3591 clock.m1 = 12;
3592 clock.m2 = 8;
3593 }
3594 }
3595
Zhenyu Wang2c072452009-06-05 15:38:42 +08003596 /* FDI link */
Eric Anholtbad720f2009-10-22 16:11:14 -07003597 if (HAS_PCH_SPLIT(dev)) {
Adam Jackson77ffb592010-04-12 11:38:44 -04003598 int lane = 0, link_bw, bpp;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003599 /* eDP doesn't require FDI link, so just set DP M/N
3600 according to current link config */
3601 if (is_edp) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003602 target_clock = mode->clock;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003603 intel_edp_link_config(intel_encoder,
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003604 &lane, &link_bw);
3605 } else {
3606 /* DP over FDI requires target mode clock
3607 instead of link clock */
3608 if (is_dp)
3609 target_clock = mode->clock;
3610 else
3611 target_clock = adjusted_mode->clock;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003612 link_bw = 270000;
3613 }
Zhenyu Wang58a27472009-09-25 08:01:28 +00003614
3615 /* determine panel color depth */
3616 temp = I915_READ(pipeconf_reg);
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003617 temp &= ~PIPE_BPC_MASK;
3618 if (is_lvds) {
3619 int lvds_reg = I915_READ(PCH_LVDS);
3620 /* the BPC will be 6 if it is 18-bit LVDS panel */
3621 if ((lvds_reg & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
3622 temp |= PIPE_8BPC;
3623 else
3624 temp |= PIPE_6BPC;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003625 } else if (is_edp || (is_dp && intel_pch_has_edp(crtc))) {
Zhenyu Wang885a5fb2010-01-12 05:38:31 +08003626 switch (dev_priv->edp_bpp/3) {
3627 case 8:
3628 temp |= PIPE_8BPC;
3629 break;
3630 case 10:
3631 temp |= PIPE_10BPC;
3632 break;
3633 case 6:
3634 temp |= PIPE_6BPC;
3635 break;
3636 case 12:
3637 temp |= PIPE_12BPC;
3638 break;
3639 }
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003640 } else
3641 temp |= PIPE_8BPC;
3642 I915_WRITE(pipeconf_reg, temp);
3643 I915_READ(pipeconf_reg);
Zhenyu Wang58a27472009-09-25 08:01:28 +00003644
3645 switch (temp & PIPE_BPC_MASK) {
3646 case PIPE_8BPC:
3647 bpp = 24;
3648 break;
3649 case PIPE_10BPC:
3650 bpp = 30;
3651 break;
3652 case PIPE_6BPC:
3653 bpp = 18;
3654 break;
3655 case PIPE_12BPC:
3656 bpp = 36;
3657 break;
3658 default:
3659 DRM_ERROR("unknown pipe bpc value\n");
3660 bpp = 24;
3661 }
3662
Adam Jackson77ffb592010-04-12 11:38:44 -04003663 if (!lane) {
3664 /*
3665 * Account for spread spectrum to avoid
3666 * oversubscribing the link. Max center spread
3667 * is 2.5%; use 5% for safety's sake.
3668 */
3669 u32 bps = target_clock * bpp * 21 / 20;
3670 lane = bps / (link_bw * 8) + 1;
3671 }
3672
3673 intel_crtc->fdi_lanes = lane;
3674
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003675 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003676 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003677
Zhenyu Wangc038e512009-10-19 15:43:48 +08003678 /* Ironlake: try to setup display ref clock before DPLL
3679 * enabling. This is only under driver's control after
3680 * PCH B stepping, previous chipset stepping should be
3681 * ignoring this setting.
3682 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003683 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003684 temp = I915_READ(PCH_DREF_CONTROL);
3685 /* Always enable nonspread source */
3686 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
3687 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
3688 I915_WRITE(PCH_DREF_CONTROL, temp);
3689 POSTING_READ(PCH_DREF_CONTROL);
3690
3691 temp &= ~DREF_SSC_SOURCE_MASK;
3692 temp |= DREF_SSC_SOURCE_ENABLE;
3693 I915_WRITE(PCH_DREF_CONTROL, temp);
3694 POSTING_READ(PCH_DREF_CONTROL);
3695
3696 udelay(200);
3697
3698 if (is_edp) {
3699 if (dev_priv->lvds_use_ssc) {
3700 temp |= DREF_SSC1_ENABLE;
3701 I915_WRITE(PCH_DREF_CONTROL, temp);
3702 POSTING_READ(PCH_DREF_CONTROL);
3703
3704 udelay(200);
3705
3706 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
3707 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
3708 I915_WRITE(PCH_DREF_CONTROL, temp);
3709 POSTING_READ(PCH_DREF_CONTROL);
3710 } else {
3711 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
3712 I915_WRITE(PCH_DREF_CONTROL, temp);
3713 POSTING_READ(PCH_DREF_CONTROL);
3714 }
3715 }
3716 }
3717
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003718 if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +08003719 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003720 if (has_reduced_clock)
3721 fp2 = (1 << reduced_clock.n) << 16 |
3722 reduced_clock.m1 << 8 | reduced_clock.m2;
3723 } else {
Shaohua Li21778322009-02-23 15:19:16 +08003724 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003725 if (has_reduced_clock)
3726 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
3727 reduced_clock.m2;
3728 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003729
Eric Anholtbad720f2009-10-22 16:11:14 -07003730 if (!HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003731 dpll = DPLL_VGA_MODE_DIS;
3732
Jesse Barnes79e53942008-11-07 14:24:08 -08003733 if (IS_I9XX(dev)) {
3734 if (is_lvds)
3735 dpll |= DPLLB_MODE_LVDS;
3736 else
3737 dpll |= DPLLB_MODE_DAC_SERIAL;
3738 if (is_sdvo) {
3739 dpll |= DPLL_DVO_HIGH_SPEED;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003740 sdvo_pixel_multiply = adjusted_mode->clock / mode->clock;
Sean Young942642a2009-08-06 17:35:50 +08003741 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08003742 dpll |= (sdvo_pixel_multiply - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
Eric Anholtbad720f2009-10-22 16:11:14 -07003743 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003744 dpll |= (sdvo_pixel_multiply - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08003745 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003746 if (is_dp)
3747 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003748
3749 /* compute bitmask from p1 value */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003750 if (IS_PINEVIEW(dev))
3751 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003752 else {
Shaohua Li21778322009-02-23 15:19:16 +08003753 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003754 /* also FPA1 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003755 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003756 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Jesse Barnes652c3932009-08-17 13:31:43 -07003757 if (IS_G4X(dev) && has_reduced_clock)
3758 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003759 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003760 switch (clock.p2) {
3761 case 5:
3762 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
3763 break;
3764 case 7:
3765 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
3766 break;
3767 case 10:
3768 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
3769 break;
3770 case 14:
3771 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
3772 break;
3773 }
Eric Anholtbad720f2009-10-22 16:11:14 -07003774 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08003775 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
3776 } else {
3777 if (is_lvds) {
3778 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3779 } else {
3780 if (clock.p1 == 2)
3781 dpll |= PLL_P1_DIVIDE_BY_TWO;
3782 else
3783 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3784 if (clock.p2 == 4)
3785 dpll |= PLL_P2_DIVIDE_BY_4;
3786 }
3787 }
3788
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003789 if (is_sdvo && is_tv)
3790 dpll |= PLL_REF_INPUT_TVCLKINBC;
3791 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08003792 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003793 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08003794 dpll |= 3;
Eric Anholtc751ce42010-03-25 11:48:48 -07003795 else if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003796 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08003797 else
3798 dpll |= PLL_REF_INPUT_DREFCLK;
3799
3800 /* setup pipeconf */
3801 pipeconf = I915_READ(pipeconf_reg);
3802
3803 /* Set up the display plane register */
3804 dspcntr = DISPPLANE_GAMMA_ENABLE;
3805
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003806 /* Ironlake's plane is forced to pipe, bit 24 is to
Zhenyu Wang2c072452009-06-05 15:38:42 +08003807 enable color space conversion */
Eric Anholtbad720f2009-10-22 16:11:14 -07003808 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003809 if (pipe == 0)
Jesse Barnes80824002009-09-10 15:28:06 -07003810 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003811 else
3812 dspcntr |= DISPPLANE_SEL_PIPE_B;
3813 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003814
3815 if (pipe == 0 && !IS_I965G(dev)) {
3816 /* Enable pixel doubling when the dot clock is > 90% of the (display)
3817 * core speed.
3818 *
3819 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
3820 * pipe == 0 check?
3821 */
Jesse Barnese70236a2009-09-21 10:42:27 -07003822 if (mode->clock >
3823 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
Jesse Barnes79e53942008-11-07 14:24:08 -08003824 pipeconf |= PIPEACONF_DOUBLE_WIDE;
3825 else
3826 pipeconf &= ~PIPEACONF_DOUBLE_WIDE;
3827 }
3828
Linus Torvalds8d86dc62010-06-08 20:16:28 -07003829 dspcntr |= DISPLAY_PLANE_ENABLE;
3830 pipeconf |= PIPEACONF_ENABLE;
3831 dpll |= DPLL_VCO_ENABLE;
3832
3833
Jesse Barnes79e53942008-11-07 14:24:08 -08003834 /* Disable the panel fitter if it was on our pipe */
Eric Anholtbad720f2009-10-22 16:11:14 -07003835 if (!HAS_PCH_SPLIT(dev) && intel_panel_fitter_pipe(dev) == pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08003836 I915_WRITE(PFIT_CONTROL, 0);
3837
Zhao Yakui28c97732009-10-09 11:39:41 +08003838 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08003839 drm_mode_debug_printmodeline(mode);
3840
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003841 /* assign to Ironlake registers */
Eric Anholtbad720f2009-10-22 16:11:14 -07003842 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003843 fp_reg = pch_fp_reg;
3844 dpll_reg = pch_dpll_reg;
3845 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003846
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003847 if (is_edp) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003848 ironlake_disable_pll_edp(crtc);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003849 } else if ((dpll & DPLL_VCO_ENABLE)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003850 I915_WRITE(fp_reg, fp);
3851 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
3852 I915_READ(dpll_reg);
3853 udelay(150);
3854 }
3855
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003856 /* enable transcoder DPLL */
3857 if (HAS_PCH_CPT(dev)) {
3858 temp = I915_READ(PCH_DPLL_SEL);
3859 if (trans_dpll_sel == 0)
3860 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
3861 else
3862 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
3863 I915_WRITE(PCH_DPLL_SEL, temp);
3864 I915_READ(PCH_DPLL_SEL);
3865 udelay(150);
3866 }
3867
Jesse Barnes79e53942008-11-07 14:24:08 -08003868 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
3869 * This is an exception to the general rule that mode_set doesn't turn
3870 * things on.
3871 */
3872 if (is_lvds) {
Zhenyu Wang541998a2009-06-05 15:38:44 +08003873 u32 lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08003874
Eric Anholtbad720f2009-10-22 16:11:14 -07003875 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang541998a2009-06-05 15:38:44 +08003876 lvds_reg = PCH_LVDS;
3877
3878 lvds = I915_READ(lvds_reg);
Adam Jackson0f3ee802010-03-31 11:41:51 -04003879 lvds |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003880 if (pipe == 1) {
3881 if (HAS_PCH_CPT(dev))
3882 lvds |= PORT_TRANS_B_SEL_CPT;
3883 else
3884 lvds |= LVDS_PIPEB_SELECT;
3885 } else {
3886 if (HAS_PCH_CPT(dev))
3887 lvds &= ~PORT_TRANS_SEL_MASK;
3888 else
3889 lvds &= ~LVDS_PIPEB_SELECT;
3890 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08003891 /* set the corresponsding LVDS_BORDER bit */
3892 lvds |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08003893 /* Set the B0-B3 data pairs corresponding to whether we're going to
3894 * set the DPLLs for dual-channel mode or not.
3895 */
3896 if (clock.p2 == 7)
3897 lvds |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
3898 else
3899 lvds &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
3900
3901 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
3902 * appropriately here, but we need to look more thoroughly into how
3903 * panels behave in the two modes.
3904 */
Zhao Yakui898822c2010-01-04 16:29:30 +08003905 /* set the dithering flag */
3906 if (IS_I965G(dev)) {
3907 if (dev_priv->lvds_dither) {
Adam Jackson0a31a442010-04-19 15:57:25 -04003908 if (HAS_PCH_SPLIT(dev)) {
Zhao Yakui898822c2010-01-04 16:29:30 +08003909 pipeconf |= PIPE_ENABLE_DITHER;
Adam Jackson0a31a442010-04-19 15:57:25 -04003910 pipeconf |= PIPE_DITHER_TYPE_ST01;
3911 } else
Zhao Yakui898822c2010-01-04 16:29:30 +08003912 lvds |= LVDS_ENABLE_DITHER;
3913 } else {
Adam Jackson0a31a442010-04-19 15:57:25 -04003914 if (HAS_PCH_SPLIT(dev)) {
Zhao Yakui898822c2010-01-04 16:29:30 +08003915 pipeconf &= ~PIPE_ENABLE_DITHER;
Adam Jackson0a31a442010-04-19 15:57:25 -04003916 pipeconf &= ~PIPE_DITHER_TYPE_MASK;
3917 } else
Zhao Yakui898822c2010-01-04 16:29:30 +08003918 lvds &= ~LVDS_ENABLE_DITHER;
3919 }
3920 }
Zhenyu Wang541998a2009-06-05 15:38:44 +08003921 I915_WRITE(lvds_reg, lvds);
3922 I915_READ(lvds_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08003923 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003924 if (is_dp)
3925 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003926 else if (HAS_PCH_SPLIT(dev)) {
3927 /* For non-DP output, clear any trans DP clock recovery setting.*/
3928 if (pipe == 0) {
3929 I915_WRITE(TRANSA_DATA_M1, 0);
3930 I915_WRITE(TRANSA_DATA_N1, 0);
3931 I915_WRITE(TRANSA_DP_LINK_M1, 0);
3932 I915_WRITE(TRANSA_DP_LINK_N1, 0);
3933 } else {
3934 I915_WRITE(TRANSB_DATA_M1, 0);
3935 I915_WRITE(TRANSB_DATA_N1, 0);
3936 I915_WRITE(TRANSB_DP_LINK_M1, 0);
3937 I915_WRITE(TRANSB_DP_LINK_N1, 0);
3938 }
3939 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003940
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003941 if (!is_edp) {
3942 I915_WRITE(fp_reg, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08003943 I915_WRITE(dpll_reg, dpll);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003944 I915_READ(dpll_reg);
3945 /* Wait for the clocks to stabilize. */
3946 udelay(150);
3947
Eric Anholtbad720f2009-10-22 16:11:14 -07003948 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev)) {
Zhao Yakuibb66c512009-09-10 15:45:49 +08003949 if (is_sdvo) {
3950 sdvo_pixel_multiply = adjusted_mode->clock / mode->clock;
3951 I915_WRITE(dpll_md_reg, (0 << DPLL_MD_UDI_DIVIDER_SHIFT) |
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003952 ((sdvo_pixel_multiply - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT));
Zhao Yakuibb66c512009-09-10 15:45:49 +08003953 } else
3954 I915_WRITE(dpll_md_reg, 0);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003955 } else {
3956 /* write it again -- the BIOS does, after all */
3957 I915_WRITE(dpll_reg, dpll);
3958 }
3959 I915_READ(dpll_reg);
3960 /* Wait for the clocks to stabilize. */
3961 udelay(150);
Jesse Barnes79e53942008-11-07 14:24:08 -08003962 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003963
Jesse Barnes652c3932009-08-17 13:31:43 -07003964 if (is_lvds && has_reduced_clock && i915_powersave) {
3965 I915_WRITE(fp_reg + 4, fp2);
3966 intel_crtc->lowfreq_avail = true;
3967 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08003968 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07003969 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
3970 }
3971 } else {
3972 I915_WRITE(fp_reg + 4, fp);
3973 intel_crtc->lowfreq_avail = false;
3974 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08003975 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07003976 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
3977 }
3978 }
3979
Krzysztof Halasa734b4152010-05-25 18:41:46 +02003980 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
3981 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
3982 /* the chip adds 2 halflines automatically */
3983 adjusted_mode->crtc_vdisplay -= 1;
3984 adjusted_mode->crtc_vtotal -= 1;
3985 adjusted_mode->crtc_vblank_start -= 1;
3986 adjusted_mode->crtc_vblank_end -= 1;
3987 adjusted_mode->crtc_vsync_end -= 1;
3988 adjusted_mode->crtc_vsync_start -= 1;
3989 } else
3990 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
3991
Jesse Barnes79e53942008-11-07 14:24:08 -08003992 I915_WRITE(htot_reg, (adjusted_mode->crtc_hdisplay - 1) |
3993 ((adjusted_mode->crtc_htotal - 1) << 16));
3994 I915_WRITE(hblank_reg, (adjusted_mode->crtc_hblank_start - 1) |
3995 ((adjusted_mode->crtc_hblank_end - 1) << 16));
3996 I915_WRITE(hsync_reg, (adjusted_mode->crtc_hsync_start - 1) |
3997 ((adjusted_mode->crtc_hsync_end - 1) << 16));
3998 I915_WRITE(vtot_reg, (adjusted_mode->crtc_vdisplay - 1) |
3999 ((adjusted_mode->crtc_vtotal - 1) << 16));
4000 I915_WRITE(vblank_reg, (adjusted_mode->crtc_vblank_start - 1) |
4001 ((adjusted_mode->crtc_vblank_end - 1) << 16));
4002 I915_WRITE(vsync_reg, (adjusted_mode->crtc_vsync_start - 1) |
4003 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4004 /* pipesrc and dspsize control the size that is scaled from, which should
4005 * always be the user's requested size.
4006 */
Eric Anholtbad720f2009-10-22 16:11:14 -07004007 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004008 I915_WRITE(dspsize_reg, ((mode->vdisplay - 1) << 16) |
4009 (mode->hdisplay - 1));
4010 I915_WRITE(dsppos_reg, 0);
4011 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004012 I915_WRITE(pipesrc_reg, ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08004013
Eric Anholtbad720f2009-10-22 16:11:14 -07004014 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004015 I915_WRITE(data_m1_reg, TU_SIZE(m_n.tu) | m_n.gmch_m);
4016 I915_WRITE(data_n1_reg, TU_SIZE(m_n.tu) | m_n.gmch_n);
4017 I915_WRITE(link_m1_reg, m_n.link_m);
4018 I915_WRITE(link_n1_reg, m_n.link_n);
4019
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004020 if (is_edp) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004021 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004022 } else {
4023 /* enable FDI RX PLL too */
4024 temp = I915_READ(fdi_rx_reg);
4025 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004026 I915_READ(fdi_rx_reg);
4027 udelay(200);
4028
4029 /* enable FDI TX PLL too */
4030 temp = I915_READ(fdi_tx_reg);
4031 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
4032 I915_READ(fdi_tx_reg);
4033
4034 /* enable FDI RX PCDCLK */
4035 temp = I915_READ(fdi_rx_reg);
4036 I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
4037 I915_READ(fdi_rx_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004038 udelay(200);
4039 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004040 }
4041
Jesse Barnes79e53942008-11-07 14:24:08 -08004042 I915_WRITE(pipeconf_reg, pipeconf);
4043 I915_READ(pipeconf_reg);
4044
4045 intel_wait_for_vblank(dev);
4046
Eric Anholtc2416fc2009-11-05 15:30:35 -08004047 if (IS_IRONLAKE(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08004048 /* enable address swizzle for tiling buffer */
4049 temp = I915_READ(DISP_ARB_CTL);
4050 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
4051 }
4052
Jesse Barnes79e53942008-11-07 14:24:08 -08004053 I915_WRITE(dspcntr_reg, dspcntr);
4054
4055 /* Flush the plane changes */
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004056 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004057
Jesse Barnes74dff282009-09-14 15:39:40 -07004058 if ((IS_I965G(dev) || plane == 0))
4059 intel_update_fbc(crtc, &crtc->mode);
Jesse Barnese70236a2009-09-21 10:42:27 -07004060
Shaohua Li7662c8b2009-06-26 11:23:55 +08004061 intel_update_watermarks(dev);
4062
Jesse Barnes79e53942008-11-07 14:24:08 -08004063 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004064
Chris Wilson1f803ee2009-06-06 09:45:59 +01004065 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004066}
4067
4068/** Loads the palette/gamma unit for the CRTC with the prepared values */
4069void intel_crtc_load_lut(struct drm_crtc *crtc)
4070{
4071 struct drm_device *dev = crtc->dev;
4072 struct drm_i915_private *dev_priv = dev->dev_private;
4073 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4074 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
4075 int i;
4076
4077 /* The clocks have to be on to load the palette. */
4078 if (!crtc->enabled)
4079 return;
4080
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004081 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07004082 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004083 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
4084 LGC_PALETTE_B;
4085
Jesse Barnes79e53942008-11-07 14:24:08 -08004086 for (i = 0; i < 256; i++) {
4087 I915_WRITE(palreg + 4 * i,
4088 (intel_crtc->lut_r[i] << 16) |
4089 (intel_crtc->lut_g[i] << 8) |
4090 intel_crtc->lut_b[i]);
4091 }
4092}
4093
4094static int intel_crtc_cursor_set(struct drm_crtc *crtc,
4095 struct drm_file *file_priv,
4096 uint32_t handle,
4097 uint32_t width, uint32_t height)
4098{
4099 struct drm_device *dev = crtc->dev;
4100 struct drm_i915_private *dev_priv = dev->dev_private;
4101 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4102 struct drm_gem_object *bo;
4103 struct drm_i915_gem_object *obj_priv;
4104 int pipe = intel_crtc->pipe;
4105 uint32_t control = (pipe == 0) ? CURACNTR : CURBCNTR;
4106 uint32_t base = (pipe == 0) ? CURABASE : CURBBASE;
Jesse Barnes14b60392009-05-20 16:47:08 -04004107 uint32_t temp = I915_READ(control);
Jesse Barnes79e53942008-11-07 14:24:08 -08004108 size_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004109 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004110
Zhao Yakui28c97732009-10-09 11:39:41 +08004111 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08004112
4113 /* if we want to turn off the cursor ignore width and height */
4114 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004115 DRM_DEBUG_KMS("cursor off\n");
Jesse Barnes14b60392009-05-20 16:47:08 -04004116 if (IS_MOBILE(dev) || IS_I9XX(dev)) {
4117 temp &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4118 temp |= CURSOR_MODE_DISABLE;
4119 } else {
4120 temp &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
4121 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004122 addr = 0;
4123 bo = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10004124 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004125 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08004126 }
4127
4128 /* Currently we only support 64x64 cursors */
4129 if (width != 64 || height != 64) {
4130 DRM_ERROR("we currently only support 64x64 cursors\n");
4131 return -EINVAL;
4132 }
4133
4134 bo = drm_gem_object_lookup(dev, file_priv, handle);
4135 if (!bo)
4136 return -ENOENT;
4137
Daniel Vetter23010e42010-03-08 13:35:02 +01004138 obj_priv = to_intel_bo(bo);
Jesse Barnes79e53942008-11-07 14:24:08 -08004139
4140 if (bo->size < width * height * 4) {
4141 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10004142 ret = -ENOMEM;
4143 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08004144 }
4145
Dave Airlie71acb5e2008-12-30 20:31:46 +10004146 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004147 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004148 if (!dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004149 ret = i915_gem_object_pin(bo, PAGE_SIZE);
4150 if (ret) {
4151 DRM_ERROR("failed to pin cursor bo\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004152 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004153 }
Chris Wilsone7b526b2010-06-02 08:30:48 +01004154
4155 ret = i915_gem_object_set_to_gtt_domain(bo, 0);
4156 if (ret) {
4157 DRM_ERROR("failed to move cursor bo into the GTT\n");
4158 goto fail_unpin;
4159 }
4160
Jesse Barnes79e53942008-11-07 14:24:08 -08004161 addr = obj_priv->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004162 } else {
4163 ret = i915_gem_attach_phys_object(dev, bo, (pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1);
4164 if (ret) {
4165 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004166 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004167 }
4168 addr = obj_priv->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004169 }
4170
Jesse Barnes14b60392009-05-20 16:47:08 -04004171 if (!IS_I9XX(dev))
4172 I915_WRITE(CURSIZE, (height << 12) | width);
4173
4174 /* Hooray for CUR*CNTR differences */
4175 if (IS_MOBILE(dev) || IS_I9XX(dev)) {
4176 temp &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4177 temp |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4178 temp |= (pipe << 28); /* Connect to correct pipe */
4179 } else {
4180 temp &= ~(CURSOR_FORMAT_MASK);
4181 temp |= CURSOR_ENABLE;
4182 temp |= CURSOR_FORMAT_ARGB | CURSOR_GAMMA_ENABLE;
4183 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004184
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004185 finish:
Jesse Barnes79e53942008-11-07 14:24:08 -08004186 I915_WRITE(control, temp);
4187 I915_WRITE(base, addr);
4188
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004189 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004190 if (dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004191 if (intel_crtc->cursor_bo != bo)
4192 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
4193 } else
4194 i915_gem_object_unpin(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004195 drm_gem_object_unreference(intel_crtc->cursor_bo);
4196 }
Jesse Barnes80824002009-09-10 15:28:06 -07004197
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004198 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004199
4200 intel_crtc->cursor_addr = addr;
4201 intel_crtc->cursor_bo = bo;
4202
Jesse Barnes79e53942008-11-07 14:24:08 -08004203 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01004204fail_unpin:
4205 i915_gem_object_unpin(bo);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004206fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10004207 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00004208fail:
4209 drm_gem_object_unreference_unlocked(bo);
Dave Airlie34b8686e2009-01-15 14:03:07 +10004210 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004211}
4212
4213static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
4214{
4215 struct drm_device *dev = crtc->dev;
4216 struct drm_i915_private *dev_priv = dev->dev_private;
4217 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07004218 struct intel_framebuffer *intel_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08004219 int pipe = intel_crtc->pipe;
4220 uint32_t temp = 0;
4221 uint32_t adder;
4222
Jesse Barnes652c3932009-08-17 13:31:43 -07004223 if (crtc->fb) {
4224 intel_fb = to_intel_framebuffer(crtc->fb);
4225 intel_mark_busy(dev, intel_fb->obj);
4226 }
4227
Jesse Barnes79e53942008-11-07 14:24:08 -08004228 if (x < 0) {
Keith Packard2245fda2009-05-30 20:42:29 -07004229 temp |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08004230 x = -x;
4231 }
4232 if (y < 0) {
Keith Packard2245fda2009-05-30 20:42:29 -07004233 temp |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08004234 y = -y;
4235 }
4236
Keith Packard2245fda2009-05-30 20:42:29 -07004237 temp |= x << CURSOR_X_SHIFT;
4238 temp |= y << CURSOR_Y_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08004239
4240 adder = intel_crtc->cursor_addr;
4241 I915_WRITE((pipe == 0) ? CURAPOS : CURBPOS, temp);
4242 I915_WRITE((pipe == 0) ? CURABASE : CURBBASE, adder);
4243
4244 return 0;
4245}
4246
4247/** Sets the color ramps on behalf of RandR */
4248void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
4249 u16 blue, int regno)
4250{
4251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4252
4253 intel_crtc->lut_r[regno] = red >> 8;
4254 intel_crtc->lut_g[regno] = green >> 8;
4255 intel_crtc->lut_b[regno] = blue >> 8;
4256}
4257
Dave Airlieb8c00ac2009-10-06 13:54:01 +10004258void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
4259 u16 *blue, int regno)
4260{
4261 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4262
4263 *red = intel_crtc->lut_r[regno] << 8;
4264 *green = intel_crtc->lut_g[regno] << 8;
4265 *blue = intel_crtc->lut_b[regno] << 8;
4266}
4267
Jesse Barnes79e53942008-11-07 14:24:08 -08004268static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
4269 u16 *blue, uint32_t size)
4270{
4271 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4272 int i;
4273
4274 if (size != 256)
4275 return;
4276
4277 for (i = 0; i < 256; i++) {
4278 intel_crtc->lut_r[i] = red[i] >> 8;
4279 intel_crtc->lut_g[i] = green[i] >> 8;
4280 intel_crtc->lut_b[i] = blue[i] >> 8;
4281 }
4282
4283 intel_crtc_load_lut(crtc);
4284}
4285
4286/**
4287 * Get a pipe with a simple mode set on it for doing load-based monitor
4288 * detection.
4289 *
4290 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07004291 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08004292 *
Eric Anholtc751ce42010-03-25 11:48:48 -07004293 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08004294 * configured for it. In the future, it could choose to temporarily disable
4295 * some outputs to free up a pipe for its use.
4296 *
4297 * \return crtc, or NULL if no pipes are available.
4298 */
4299
4300/* VESA 640x480x72Hz mode to set on the pipe */
4301static struct drm_display_mode load_detect_mode = {
4302 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
4303 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
4304};
4305
Eric Anholt21d40d32010-03-25 11:11:14 -07004306struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004307 struct drm_connector *connector,
Jesse Barnes79e53942008-11-07 14:24:08 -08004308 struct drm_display_mode *mode,
4309 int *dpms_mode)
4310{
4311 struct intel_crtc *intel_crtc;
4312 struct drm_crtc *possible_crtc;
4313 struct drm_crtc *supported_crtc =NULL;
Eric Anholt21d40d32010-03-25 11:11:14 -07004314 struct drm_encoder *encoder = &intel_encoder->enc;
Jesse Barnes79e53942008-11-07 14:24:08 -08004315 struct drm_crtc *crtc = NULL;
4316 struct drm_device *dev = encoder->dev;
4317 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4318 struct drm_crtc_helper_funcs *crtc_funcs;
4319 int i = -1;
4320
4321 /*
4322 * Algorithm gets a little messy:
4323 * - if the connector already has an assigned crtc, use it (but make
4324 * sure it's on first)
4325 * - try to find the first unused crtc that can drive this connector,
4326 * and use that if we find one
4327 * - if there are no unused crtcs available, try to use the first
4328 * one we found that supports the connector
4329 */
4330
4331 /* See if we already have a CRTC for this connector */
4332 if (encoder->crtc) {
4333 crtc = encoder->crtc;
4334 /* Make sure the crtc and connector are running */
4335 intel_crtc = to_intel_crtc(crtc);
4336 *dpms_mode = intel_crtc->dpms_mode;
4337 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4338 crtc_funcs = crtc->helper_private;
4339 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4340 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
4341 }
4342 return crtc;
4343 }
4344
4345 /* Find an unused one (if possible) */
4346 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
4347 i++;
4348 if (!(encoder->possible_crtcs & (1 << i)))
4349 continue;
4350 if (!possible_crtc->enabled) {
4351 crtc = possible_crtc;
4352 break;
4353 }
4354 if (!supported_crtc)
4355 supported_crtc = possible_crtc;
4356 }
4357
4358 /*
4359 * If we didn't find an unused CRTC, don't use any.
4360 */
4361 if (!crtc) {
4362 return NULL;
4363 }
4364
4365 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004366 connector->encoder = encoder;
Eric Anholt21d40d32010-03-25 11:11:14 -07004367 intel_encoder->load_detect_temp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004368
4369 intel_crtc = to_intel_crtc(crtc);
4370 *dpms_mode = intel_crtc->dpms_mode;
4371
4372 if (!crtc->enabled) {
4373 if (!mode)
4374 mode = &load_detect_mode;
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05004375 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08004376 } else {
4377 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4378 crtc_funcs = crtc->helper_private;
4379 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4380 }
4381
4382 /* Add this connector to the crtc */
4383 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
4384 encoder_funcs->commit(encoder);
4385 }
4386 /* let the connector get through one full cycle before testing */
4387 intel_wait_for_vblank(dev);
4388
4389 return crtc;
4390}
4391
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004392void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
4393 struct drm_connector *connector, int dpms_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08004394{
Eric Anholt21d40d32010-03-25 11:11:14 -07004395 struct drm_encoder *encoder = &intel_encoder->enc;
Jesse Barnes79e53942008-11-07 14:24:08 -08004396 struct drm_device *dev = encoder->dev;
4397 struct drm_crtc *crtc = encoder->crtc;
4398 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4399 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
4400
Eric Anholt21d40d32010-03-25 11:11:14 -07004401 if (intel_encoder->load_detect_temp) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004402 encoder->crtc = NULL;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004403 connector->encoder = NULL;
Eric Anholt21d40d32010-03-25 11:11:14 -07004404 intel_encoder->load_detect_temp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004405 crtc->enabled = drm_helper_crtc_in_use(crtc);
4406 drm_helper_disable_unused_functions(dev);
4407 }
4408
Eric Anholtc751ce42010-03-25 11:48:48 -07004409 /* Switch crtc and encoder back off if necessary */
Jesse Barnes79e53942008-11-07 14:24:08 -08004410 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
4411 if (encoder->crtc == crtc)
4412 encoder_funcs->dpms(encoder, dpms_mode);
4413 crtc_funcs->dpms(crtc, dpms_mode);
4414 }
4415}
4416
4417/* Returns the clock of the currently programmed mode of the given pipe. */
4418static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
4419{
4420 struct drm_i915_private *dev_priv = dev->dev_private;
4421 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4422 int pipe = intel_crtc->pipe;
4423 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
4424 u32 fp;
4425 intel_clock_t clock;
4426
4427 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
4428 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
4429 else
4430 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
4431
4432 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004433 if (IS_PINEVIEW(dev)) {
4434 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
4435 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08004436 } else {
4437 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
4438 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
4439 }
4440
Jesse Barnes79e53942008-11-07 14:24:08 -08004441 if (IS_I9XX(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004442 if (IS_PINEVIEW(dev))
4443 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
4444 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08004445 else
4446 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08004447 DPLL_FPA01_P1_POST_DIV_SHIFT);
4448
4449 switch (dpll & DPLL_MODE_MASK) {
4450 case DPLLB_MODE_DAC_SERIAL:
4451 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
4452 5 : 10;
4453 break;
4454 case DPLLB_MODE_LVDS:
4455 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
4456 7 : 14;
4457 break;
4458 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08004459 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08004460 "mode\n", (int)(dpll & DPLL_MODE_MASK));
4461 return 0;
4462 }
4463
4464 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08004465 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004466 } else {
4467 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
4468
4469 if (is_lvds) {
4470 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
4471 DPLL_FPA01_P1_POST_DIV_SHIFT);
4472 clock.p2 = 14;
4473
4474 if ((dpll & PLL_REF_INPUT_MASK) ==
4475 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
4476 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08004477 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004478 } else
Shaohua Li21778322009-02-23 15:19:16 +08004479 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004480 } else {
4481 if (dpll & PLL_P1_DIVIDE_BY_TWO)
4482 clock.p1 = 2;
4483 else {
4484 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
4485 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
4486 }
4487 if (dpll & PLL_P2_DIVIDE_BY_4)
4488 clock.p2 = 4;
4489 else
4490 clock.p2 = 2;
4491
Shaohua Li21778322009-02-23 15:19:16 +08004492 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004493 }
4494 }
4495
4496 /* XXX: It would be nice to validate the clocks, but we can't reuse
4497 * i830PllIsValid() because it relies on the xf86_config connector
4498 * configuration being accurate, which it isn't necessarily.
4499 */
4500
4501 return clock.dot;
4502}
4503
4504/** Returns the currently programmed mode of the given pipe. */
4505struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
4506 struct drm_crtc *crtc)
4507{
4508 struct drm_i915_private *dev_priv = dev->dev_private;
4509 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4510 int pipe = intel_crtc->pipe;
4511 struct drm_display_mode *mode;
4512 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
4513 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
4514 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
4515 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
4516
4517 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
4518 if (!mode)
4519 return NULL;
4520
4521 mode->clock = intel_crtc_clock_get(dev, crtc);
4522 mode->hdisplay = (htot & 0xffff) + 1;
4523 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
4524 mode->hsync_start = (hsync & 0xffff) + 1;
4525 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
4526 mode->vdisplay = (vtot & 0xffff) + 1;
4527 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
4528 mode->vsync_start = (vsync & 0xffff) + 1;
4529 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
4530
4531 drm_mode_set_name(mode);
4532 drm_mode_set_crtcinfo(mode, 0);
4533
4534 return mode;
4535}
4536
Jesse Barnes652c3932009-08-17 13:31:43 -07004537#define GPU_IDLE_TIMEOUT 500 /* ms */
4538
4539/* When this timer fires, we've been idle for awhile */
4540static void intel_gpu_idle_timer(unsigned long arg)
4541{
4542 struct drm_device *dev = (struct drm_device *)arg;
4543 drm_i915_private_t *dev_priv = dev->dev_private;
4544
Zhao Yakui44d98a62009-10-09 11:39:40 +08004545 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004546
4547 dev_priv->busy = false;
4548
Eric Anholt01dfba92009-09-06 15:18:53 -07004549 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004550}
4551
Jesse Barnes652c3932009-08-17 13:31:43 -07004552#define CRTC_IDLE_TIMEOUT 1000 /* ms */
4553
4554static void intel_crtc_idle_timer(unsigned long arg)
4555{
4556 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
4557 struct drm_crtc *crtc = &intel_crtc->base;
4558 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
4559
Zhao Yakui44d98a62009-10-09 11:39:40 +08004560 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004561
4562 intel_crtc->busy = false;
4563
Eric Anholt01dfba92009-09-06 15:18:53 -07004564 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004565}
4566
4567static void intel_increase_pllclock(struct drm_crtc *crtc, bool schedule)
4568{
4569 struct drm_device *dev = crtc->dev;
4570 drm_i915_private_t *dev_priv = dev->dev_private;
4571 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4572 int pipe = intel_crtc->pipe;
4573 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4574 int dpll = I915_READ(dpll_reg);
4575
Eric Anholtbad720f2009-10-22 16:11:14 -07004576 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004577 return;
4578
4579 if (!dev_priv->lvds_downclock_avail)
4580 return;
4581
4582 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004583 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004584
4585 /* Unlock panel regs */
4586 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) | (0xabcd << 16));
4587
4588 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
4589 I915_WRITE(dpll_reg, dpll);
4590 dpll = I915_READ(dpll_reg);
4591 intel_wait_for_vblank(dev);
4592 dpll = I915_READ(dpll_reg);
4593 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08004594 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004595
4596 /* ...and lock them again */
4597 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4598 }
4599
4600 /* Schedule downclock */
4601 if (schedule)
4602 mod_timer(&intel_crtc->idle_timer, jiffies +
4603 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
4604}
4605
4606static void intel_decrease_pllclock(struct drm_crtc *crtc)
4607{
4608 struct drm_device *dev = crtc->dev;
4609 drm_i915_private_t *dev_priv = dev->dev_private;
4610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4611 int pipe = intel_crtc->pipe;
4612 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4613 int dpll = I915_READ(dpll_reg);
4614
Eric Anholtbad720f2009-10-22 16:11:14 -07004615 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004616 return;
4617
4618 if (!dev_priv->lvds_downclock_avail)
4619 return;
4620
4621 /*
4622 * Since this is called by a timer, we should never get here in
4623 * the manual case.
4624 */
4625 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004626 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004627
4628 /* Unlock panel regs */
4629 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) | (0xabcd << 16));
4630
4631 dpll |= DISPLAY_RATE_SELECT_FPA1;
4632 I915_WRITE(dpll_reg, dpll);
4633 dpll = I915_READ(dpll_reg);
4634 intel_wait_for_vblank(dev);
4635 dpll = I915_READ(dpll_reg);
4636 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08004637 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004638
4639 /* ...and lock them again */
4640 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4641 }
4642
4643}
4644
4645/**
4646 * intel_idle_update - adjust clocks for idleness
4647 * @work: work struct
4648 *
4649 * Either the GPU or display (or both) went idle. Check the busy status
4650 * here and adjust the CRTC and GPU clocks as necessary.
4651 */
4652static void intel_idle_update(struct work_struct *work)
4653{
4654 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
4655 idle_work);
4656 struct drm_device *dev = dev_priv->dev;
4657 struct drm_crtc *crtc;
4658 struct intel_crtc *intel_crtc;
Li Peng45ac22c2010-06-12 23:38:35 +08004659 int enabled = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004660
4661 if (!i915_powersave)
4662 return;
4663
4664 mutex_lock(&dev->struct_mutex);
4665
Jesse Barnes7648fa92010-05-20 14:28:11 -07004666 i915_update_gfx_val(dev_priv);
4667
Jesse Barnes652c3932009-08-17 13:31:43 -07004668 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4669 /* Skip inactive CRTCs */
4670 if (!crtc->fb)
4671 continue;
4672
Li Peng45ac22c2010-06-12 23:38:35 +08004673 enabled++;
Jesse Barnes652c3932009-08-17 13:31:43 -07004674 intel_crtc = to_intel_crtc(crtc);
4675 if (!intel_crtc->busy)
4676 intel_decrease_pllclock(crtc);
4677 }
4678
Li Peng45ac22c2010-06-12 23:38:35 +08004679 if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
4680 DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
4681 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4682 }
4683
Jesse Barnes652c3932009-08-17 13:31:43 -07004684 mutex_unlock(&dev->struct_mutex);
4685}
4686
4687/**
4688 * intel_mark_busy - mark the GPU and possibly the display busy
4689 * @dev: drm device
4690 * @obj: object we're operating on
4691 *
4692 * Callers can use this function to indicate that the GPU is busy processing
4693 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
4694 * buffer), we'll also mark the display as busy, so we know to increase its
4695 * clock frequency.
4696 */
4697void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
4698{
4699 drm_i915_private_t *dev_priv = dev->dev_private;
4700 struct drm_crtc *crtc = NULL;
4701 struct intel_framebuffer *intel_fb;
4702 struct intel_crtc *intel_crtc;
4703
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08004704 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4705 return;
4706
Li Peng060e6452010-02-10 01:54:24 +08004707 if (!dev_priv->busy) {
4708 if (IS_I945G(dev) || IS_I945GM(dev)) {
4709 u32 fw_blc_self;
Li Pengee980b82010-01-27 19:01:11 +08004710
Li Peng060e6452010-02-10 01:54:24 +08004711 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4712 fw_blc_self = I915_READ(FW_BLC_SELF);
4713 fw_blc_self &= ~FW_BLC_SELF_EN;
4714 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4715 }
Chris Wilson28cf7982009-11-30 01:08:56 +00004716 dev_priv->busy = true;
Li Peng060e6452010-02-10 01:54:24 +08004717 } else
Chris Wilson28cf7982009-11-30 01:08:56 +00004718 mod_timer(&dev_priv->idle_timer, jiffies +
4719 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004720
4721 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4722 if (!crtc->fb)
4723 continue;
4724
4725 intel_crtc = to_intel_crtc(crtc);
4726 intel_fb = to_intel_framebuffer(crtc->fb);
4727 if (intel_fb->obj == obj) {
4728 if (!intel_crtc->busy) {
Li Peng060e6452010-02-10 01:54:24 +08004729 if (IS_I945G(dev) || IS_I945GM(dev)) {
4730 u32 fw_blc_self;
4731
4732 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4733 fw_blc_self = I915_READ(FW_BLC_SELF);
4734 fw_blc_self &= ~FW_BLC_SELF_EN;
4735 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4736 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004737 /* Non-busy -> busy, upclock */
4738 intel_increase_pllclock(crtc, true);
4739 intel_crtc->busy = true;
4740 } else {
4741 /* Busy -> busy, put off timer */
4742 mod_timer(&intel_crtc->idle_timer, jiffies +
4743 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
4744 }
4745 }
4746 }
4747}
4748
Jesse Barnes79e53942008-11-07 14:24:08 -08004749static void intel_crtc_destroy(struct drm_crtc *crtc)
4750{
4751 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4752
4753 drm_crtc_cleanup(crtc);
4754 kfree(intel_crtc);
4755}
4756
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004757struct intel_unpin_work {
4758 struct work_struct work;
4759 struct drm_device *dev;
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004760 struct drm_gem_object *old_fb_obj;
4761 struct drm_gem_object *pending_flip_obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004762 struct drm_pending_vblank_event *event;
4763 int pending;
4764};
4765
4766static void intel_unpin_work_fn(struct work_struct *__work)
4767{
4768 struct intel_unpin_work *work =
4769 container_of(__work, struct intel_unpin_work, work);
4770
4771 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004772 i915_gem_object_unpin(work->old_fb_obj);
Jesse Barnes75dfca82010-02-10 15:09:44 -08004773 drm_gem_object_unreference(work->pending_flip_obj);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004774 drm_gem_object_unreference(work->old_fb_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004775 mutex_unlock(&work->dev->struct_mutex);
4776 kfree(work);
4777}
4778
Jesse Barnes1afe3e92010-03-26 10:35:20 -07004779static void do_intel_finish_page_flip(struct drm_device *dev,
4780 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004781{
4782 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004783 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4784 struct intel_unpin_work *work;
4785 struct drm_i915_gem_object *obj_priv;
4786 struct drm_pending_vblank_event *e;
4787 struct timeval now;
4788 unsigned long flags;
4789
4790 /* Ignore early vblank irqs */
4791 if (intel_crtc == NULL)
4792 return;
4793
4794 spin_lock_irqsave(&dev->event_lock, flags);
4795 work = intel_crtc->unpin_work;
4796 if (work == NULL || !work->pending) {
4797 spin_unlock_irqrestore(&dev->event_lock, flags);
4798 return;
4799 }
4800
4801 intel_crtc->unpin_work = NULL;
4802 drm_vblank_put(dev, intel_crtc->pipe);
4803
4804 if (work->event) {
4805 e = work->event;
4806 do_gettimeofday(&now);
4807 e->event.sequence = drm_vblank_count(dev, intel_crtc->pipe);
4808 e->event.tv_sec = now.tv_sec;
4809 e->event.tv_usec = now.tv_usec;
4810 list_add_tail(&e->base.link,
4811 &e->base.file_priv->event_list);
4812 wake_up_interruptible(&e->base.file_priv->event_wait);
4813 }
4814
4815 spin_unlock_irqrestore(&dev->event_lock, flags);
4816
Daniel Vetter23010e42010-03-08 13:35:02 +01004817 obj_priv = to_intel_bo(work->pending_flip_obj);
Jesse Barnesde3f4402010-01-14 13:18:02 -08004818
4819 /* Initial scanout buffer will have a 0 pending flip count */
4820 if ((atomic_read(&obj_priv->pending_flip) == 0) ||
4821 atomic_dec_and_test(&obj_priv->pending_flip))
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004822 DRM_WAKEUP(&dev_priv->pending_flip_queue);
4823 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07004824
4825 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004826}
4827
Jesse Barnes1afe3e92010-03-26 10:35:20 -07004828void intel_finish_page_flip(struct drm_device *dev, int pipe)
4829{
4830 drm_i915_private_t *dev_priv = dev->dev_private;
4831 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
4832
4833 do_intel_finish_page_flip(dev, crtc);
4834}
4835
4836void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
4837{
4838 drm_i915_private_t *dev_priv = dev->dev_private;
4839 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
4840
4841 do_intel_finish_page_flip(dev, crtc);
4842}
4843
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004844void intel_prepare_page_flip(struct drm_device *dev, int plane)
4845{
4846 drm_i915_private_t *dev_priv = dev->dev_private;
4847 struct intel_crtc *intel_crtc =
4848 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
4849 unsigned long flags;
4850
4851 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08004852 if (intel_crtc->unpin_work) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004853 intel_crtc->unpin_work->pending = 1;
Jesse Barnesde3f4402010-01-14 13:18:02 -08004854 } else {
4855 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
4856 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004857 spin_unlock_irqrestore(&dev->event_lock, flags);
4858}
4859
4860static int intel_crtc_page_flip(struct drm_crtc *crtc,
4861 struct drm_framebuffer *fb,
4862 struct drm_pending_vblank_event *event)
4863{
4864 struct drm_device *dev = crtc->dev;
4865 struct drm_i915_private *dev_priv = dev->dev_private;
4866 struct intel_framebuffer *intel_fb;
4867 struct drm_i915_gem_object *obj_priv;
4868 struct drm_gem_object *obj;
4869 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4870 struct intel_unpin_work *work;
4871 unsigned long flags;
Zhenyu Wangaacef092010-02-09 09:46:20 +08004872 int pipesrc_reg = (intel_crtc->pipe == 0) ? PIPEASRC : PIPEBSRC;
4873 int ret, pipesrc;
Jesse Barnes83f7fd02010-04-05 14:03:51 -07004874 u32 flip_mask;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004875
4876 work = kzalloc(sizeof *work, GFP_KERNEL);
4877 if (work == NULL)
4878 return -ENOMEM;
4879
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004880 work->event = event;
4881 work->dev = crtc->dev;
4882 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004883 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004884 INIT_WORK(&work->work, intel_unpin_work_fn);
4885
4886 /* We borrow the event spin lock for protecting unpin_work */
4887 spin_lock_irqsave(&dev->event_lock, flags);
4888 if (intel_crtc->unpin_work) {
4889 spin_unlock_irqrestore(&dev->event_lock, flags);
4890 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01004891
4892 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004893 return -EBUSY;
4894 }
4895 intel_crtc->unpin_work = work;
4896 spin_unlock_irqrestore(&dev->event_lock, flags);
4897
4898 intel_fb = to_intel_framebuffer(fb);
4899 obj = intel_fb->obj;
4900
Chris Wilson468f0b42010-05-27 13:18:13 +01004901 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004902 ret = intel_pin_and_fence_fb_obj(dev, obj);
Chris Wilson96b099f2010-06-07 14:03:04 +01004903 if (ret)
4904 goto cleanup_work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004905
Jesse Barnes75dfca82010-02-10 15:09:44 -08004906 /* Reference the objects for the scheduled work. */
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004907 drm_gem_object_reference(work->old_fb_obj);
Jesse Barnes75dfca82010-02-10 15:09:44 -08004908 drm_gem_object_reference(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004909
4910 crtc->fb = fb;
Chris Wilson2dafb1e2010-06-07 14:03:05 +01004911 ret = i915_gem_object_flush_write_domain(obj);
4912 if (ret)
4913 goto cleanup_objs;
Chris Wilson96b099f2010-06-07 14:03:04 +01004914
4915 ret = drm_vblank_get(dev, intel_crtc->pipe);
4916 if (ret)
4917 goto cleanup_objs;
4918
Daniel Vetter23010e42010-03-08 13:35:02 +01004919 obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004920 atomic_inc(&obj_priv->pending_flip);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004921 work->pending_flip_obj = obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004922
Jesse Barnes83f7fd02010-04-05 14:03:51 -07004923 if (intel_crtc->plane)
4924 flip_mask = I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4925 else
4926 flip_mask = I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
4927
4928 /* Wait for any previous flip to finish */
4929 if (IS_GEN3(dev))
4930 while (I915_READ(ISR) & flip_mask)
4931 ;
4932
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004933 BEGIN_LP_RING(4);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08004934 if (IS_I965G(dev)) {
Jesse Barnes1afe3e92010-03-26 10:35:20 -07004935 OUT_RING(MI_DISPLAY_FLIP |
4936 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
4937 OUT_RING(fb->pitch);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08004938 OUT_RING(obj_priv->gtt_offset | obj_priv->tiling_mode);
Zhenyu Wangaacef092010-02-09 09:46:20 +08004939 pipesrc = I915_READ(pipesrc_reg);
4940 OUT_RING(pipesrc & 0x0fff0fff);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08004941 } else {
Jesse Barnes1afe3e92010-03-26 10:35:20 -07004942 OUT_RING(MI_DISPLAY_FLIP_I915 |
4943 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
4944 OUT_RING(fb->pitch);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08004945 OUT_RING(obj_priv->gtt_offset);
4946 OUT_RING(MI_NOOP);
4947 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004948 ADVANCE_LP_RING();
4949
4950 mutex_unlock(&dev->struct_mutex);
4951
Jesse Barnese5510fa2010-07-01 16:48:37 -07004952 trace_i915_flip_request(intel_crtc->plane, obj);
4953
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004954 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01004955
4956cleanup_objs:
4957 drm_gem_object_unreference(work->old_fb_obj);
4958 drm_gem_object_unreference(obj);
4959cleanup_work:
4960 mutex_unlock(&dev->struct_mutex);
4961
4962 spin_lock_irqsave(&dev->event_lock, flags);
4963 intel_crtc->unpin_work = NULL;
4964 spin_unlock_irqrestore(&dev->event_lock, flags);
4965
4966 kfree(work);
4967
4968 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004969}
4970
Jesse Barnes79e53942008-11-07 14:24:08 -08004971static const struct drm_crtc_helper_funcs intel_helper_funcs = {
4972 .dpms = intel_crtc_dpms,
4973 .mode_fixup = intel_crtc_mode_fixup,
4974 .mode_set = intel_crtc_mode_set,
4975 .mode_set_base = intel_pipe_set_base,
4976 .prepare = intel_crtc_prepare,
4977 .commit = intel_crtc_commit,
Dave Airlie068143d2009-10-05 09:58:02 +10004978 .load_lut = intel_crtc_load_lut,
Jesse Barnes79e53942008-11-07 14:24:08 -08004979};
4980
4981static const struct drm_crtc_funcs intel_crtc_funcs = {
4982 .cursor_set = intel_crtc_cursor_set,
4983 .cursor_move = intel_crtc_cursor_move,
4984 .gamma_set = intel_crtc_gamma_set,
4985 .set_config = drm_crtc_helper_set_config,
4986 .destroy = intel_crtc_destroy,
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004987 .page_flip = intel_crtc_page_flip,
Jesse Barnes79e53942008-11-07 14:24:08 -08004988};
4989
4990
Hannes Ederb358d0a2008-12-18 21:18:47 +01004991static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08004992{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08004993 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08004994 struct intel_crtc *intel_crtc;
4995 int i;
4996
4997 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
4998 if (intel_crtc == NULL)
4999 return;
5000
5001 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
5002
5003 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
5004 intel_crtc->pipe = pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08005005 intel_crtc->plane = pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005006 for (i = 0; i < 256; i++) {
5007 intel_crtc->lut_r[i] = i;
5008 intel_crtc->lut_g[i] = i;
5009 intel_crtc->lut_b[i] = i;
5010 }
5011
Jesse Barnes80824002009-09-10 15:28:06 -07005012 /* Swap pipes & planes for FBC on pre-965 */
5013 intel_crtc->pipe = pipe;
5014 intel_crtc->plane = pipe;
5015 if (IS_MOBILE(dev) && (IS_I9XX(dev) && !IS_I965G(dev))) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005016 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07005017 intel_crtc->plane = ((pipe == 0) ? 1 : 0);
5018 }
5019
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005020 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
5021 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
5022 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
5023 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
5024
Jesse Barnes79e53942008-11-07 14:24:08 -08005025 intel_crtc->cursor_addr = 0;
5026 intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
5027 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
5028
Jesse Barnes652c3932009-08-17 13:31:43 -07005029 intel_crtc->busy = false;
5030
5031 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
5032 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005033}
5034
Carl Worth08d7b3d2009-04-29 14:43:54 -07005035int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
5036 struct drm_file *file_priv)
5037{
5038 drm_i915_private_t *dev_priv = dev->dev_private;
5039 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02005040 struct drm_mode_object *drmmode_obj;
5041 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005042
5043 if (!dev_priv) {
5044 DRM_ERROR("called with no initialization\n");
5045 return -EINVAL;
5046 }
5047
Daniel Vetterc05422d2009-08-11 16:05:30 +02005048 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
5049 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07005050
Daniel Vetterc05422d2009-08-11 16:05:30 +02005051 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07005052 DRM_ERROR("no such CRTC id\n");
5053 return -EINVAL;
5054 }
5055
Daniel Vetterc05422d2009-08-11 16:05:30 +02005056 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
5057 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005058
Daniel Vetterc05422d2009-08-11 16:05:30 +02005059 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005060}
5061
Jesse Barnes79e53942008-11-07 14:24:08 -08005062struct drm_crtc *intel_get_crtc_from_pipe(struct drm_device *dev, int pipe)
5063{
5064 struct drm_crtc *crtc = NULL;
5065
5066 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5068 if (intel_crtc->pipe == pipe)
5069 break;
5070 }
5071 return crtc;
5072}
5073
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005074static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005075{
5076 int index_mask = 0;
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005077 struct drm_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005078 int entry = 0;
5079
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005080 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
5081 struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
Eric Anholt21d40d32010-03-25 11:11:14 -07005082 if (type_mask & intel_encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005083 index_mask |= (1 << entry);
5084 entry++;
5085 }
5086 return index_mask;
5087}
5088
5089
5090static void intel_setup_outputs(struct drm_device *dev)
5091{
Eric Anholt725e30a2009-01-22 13:01:02 -08005092 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005093 struct drm_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005094
5095 intel_crt_init(dev);
5096
5097 /* Set up integrated LVDS */
Zhenyu Wang541998a2009-06-05 15:38:44 +08005098 if (IS_MOBILE(dev) && !IS_I830(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005099 intel_lvds_init(dev);
5100
Eric Anholtbad720f2009-10-22 16:11:14 -07005101 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005102 int found;
5103
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005104 if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
5105 intel_dp_init(dev, DP_A);
5106
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005107 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08005108 /* PCH SDVOB multiplex with HDMIB */
5109 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005110 if (!found)
5111 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005112 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
5113 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005114 }
5115
5116 if (I915_READ(HDMIC) & PORT_DETECTED)
5117 intel_hdmi_init(dev, HDMIC);
5118
5119 if (I915_READ(HDMID) & PORT_DETECTED)
5120 intel_hdmi_init(dev, HDMID);
5121
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005122 if (I915_READ(PCH_DP_C) & DP_DETECTED)
5123 intel_dp_init(dev, PCH_DP_C);
5124
5125 if (I915_READ(PCH_DP_D) & DP_DETECTED)
5126 intel_dp_init(dev, PCH_DP_D);
5127
Zhenyu Wang103a1962009-11-27 11:44:36 +08005128 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08005129 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08005130
Eric Anholt725e30a2009-01-22 13:01:02 -08005131 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005132 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005133 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005134 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
5135 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005136 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005137 }
Ma Ling27185ae2009-08-24 13:50:23 +08005138
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005139 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
5140 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005141 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005142 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005143 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005144
5145 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005146
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005147 if (I915_READ(SDVOB) & SDVO_DETECTED) {
5148 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005149 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005150 }
Ma Ling27185ae2009-08-24 13:50:23 +08005151
5152 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
5153
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005154 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
5155 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005156 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005157 }
5158 if (SUPPORTS_INTEGRATED_DP(dev)) {
5159 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005160 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005161 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005162 }
Ma Ling27185ae2009-08-24 13:50:23 +08005163
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005164 if (SUPPORTS_INTEGRATED_DP(dev) &&
5165 (I915_READ(DP_D) & DP_DETECTED)) {
5166 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005167 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005168 }
Eric Anholtbad720f2009-10-22 16:11:14 -07005169 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005170 intel_dvo_init(dev);
5171
Zhenyu Wang103a1962009-11-27 11:44:36 +08005172 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005173 intel_tv_init(dev);
5174
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005175 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
5176 struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005177
Eric Anholt21d40d32010-03-25 11:11:14 -07005178 encoder->possible_crtcs = intel_encoder->crtc_mask;
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005179 encoder->possible_clones = intel_encoder_clones(dev,
Eric Anholt21d40d32010-03-25 11:11:14 -07005180 intel_encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08005181 }
5182}
5183
5184static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
5185{
5186 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005187
5188 drm_framebuffer_cleanup(fb);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005189 drm_gem_object_unreference_unlocked(intel_fb->obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005190
5191 kfree(intel_fb);
5192}
5193
5194static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
5195 struct drm_file *file_priv,
5196 unsigned int *handle)
5197{
5198 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
5199 struct drm_gem_object *object = intel_fb->obj;
5200
5201 return drm_gem_handle_create(file_priv, object, handle);
5202}
5203
5204static const struct drm_framebuffer_funcs intel_fb_funcs = {
5205 .destroy = intel_user_framebuffer_destroy,
5206 .create_handle = intel_user_framebuffer_create_handle,
5207};
5208
Dave Airlie38651672010-03-30 05:34:13 +00005209int intel_framebuffer_init(struct drm_device *dev,
5210 struct intel_framebuffer *intel_fb,
5211 struct drm_mode_fb_cmd *mode_cmd,
5212 struct drm_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08005213{
Jesse Barnes79e53942008-11-07 14:24:08 -08005214 int ret;
5215
Jesse Barnes79e53942008-11-07 14:24:08 -08005216 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
5217 if (ret) {
5218 DRM_ERROR("framebuffer init failed %d\n", ret);
5219 return ret;
5220 }
5221
5222 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08005223 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08005224 return 0;
5225}
5226
Jesse Barnes79e53942008-11-07 14:24:08 -08005227static struct drm_framebuffer *
5228intel_user_framebuffer_create(struct drm_device *dev,
5229 struct drm_file *filp,
5230 struct drm_mode_fb_cmd *mode_cmd)
5231{
5232 struct drm_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00005233 struct intel_framebuffer *intel_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005234 int ret;
5235
5236 obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
5237 if (!obj)
5238 return NULL;
5239
Dave Airlie38651672010-03-30 05:34:13 +00005240 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5241 if (!intel_fb)
5242 return NULL;
5243
5244 ret = intel_framebuffer_init(dev, intel_fb,
5245 mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005246 if (ret) {
Luca Barbieribc9025b2010-02-09 05:49:12 +00005247 drm_gem_object_unreference_unlocked(obj);
Dave Airlie38651672010-03-30 05:34:13 +00005248 kfree(intel_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005249 return NULL;
5250 }
5251
Dave Airlie38651672010-03-30 05:34:13 +00005252 return &intel_fb->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005253}
5254
Jesse Barnes79e53942008-11-07 14:24:08 -08005255static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005256 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00005257 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08005258};
5259
Chris Wilson9ea8d052010-01-04 18:57:56 +00005260static struct drm_gem_object *
5261intel_alloc_power_context(struct drm_device *dev)
5262{
5263 struct drm_gem_object *pwrctx;
5264 int ret;
5265
Daniel Vetterac52bc52010-04-09 19:05:06 +00005266 pwrctx = i915_gem_alloc_object(dev, 4096);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005267 if (!pwrctx) {
5268 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
5269 return NULL;
5270 }
5271
5272 mutex_lock(&dev->struct_mutex);
5273 ret = i915_gem_object_pin(pwrctx, 4096);
5274 if (ret) {
5275 DRM_ERROR("failed to pin power context: %d\n", ret);
5276 goto err_unref;
5277 }
5278
5279 ret = i915_gem_object_set_to_gtt_domain(pwrctx, 1);
5280 if (ret) {
5281 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
5282 goto err_unpin;
5283 }
5284 mutex_unlock(&dev->struct_mutex);
5285
5286 return pwrctx;
5287
5288err_unpin:
5289 i915_gem_object_unpin(pwrctx);
5290err_unref:
5291 drm_gem_object_unreference(pwrctx);
5292 mutex_unlock(&dev->struct_mutex);
5293 return NULL;
5294}
5295
Jesse Barnes7648fa92010-05-20 14:28:11 -07005296bool ironlake_set_drps(struct drm_device *dev, u8 val)
5297{
5298 struct drm_i915_private *dev_priv = dev->dev_private;
5299 u16 rgvswctl;
5300
5301 rgvswctl = I915_READ16(MEMSWCTL);
5302 if (rgvswctl & MEMCTL_CMD_STS) {
5303 DRM_DEBUG("gpu busy, RCS change rejected\n");
5304 return false; /* still busy with another command */
5305 }
5306
5307 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5308 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5309 I915_WRITE16(MEMSWCTL, rgvswctl);
5310 POSTING_READ16(MEMSWCTL);
5311
5312 rgvswctl |= MEMCTL_CMD_STS;
5313 I915_WRITE16(MEMSWCTL, rgvswctl);
5314
5315 return true;
5316}
5317
Jesse Barnesf97108d2010-01-29 11:27:07 -08005318void ironlake_enable_drps(struct drm_device *dev)
5319{
5320 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005321 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005322 u8 fmax, fmin, fstart, vstart;
5323 int i = 0;
5324
5325 /* 100ms RC evaluation intervals */
5326 I915_WRITE(RCUPEI, 100000);
5327 I915_WRITE(RCDNEI, 100000);
5328
5329 /* Set max/min thresholds to 90ms and 80ms respectively */
5330 I915_WRITE(RCBMAXAVG, 90000);
5331 I915_WRITE(RCBMINAVG, 80000);
5332
5333 I915_WRITE(MEMIHYST, 1);
5334
5335 /* Set up min, max, and cur for interrupt handling */
5336 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5337 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5338 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5339 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005340 fstart = fmax;
5341
Jesse Barnesf97108d2010-01-29 11:27:07 -08005342 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
5343 PXVFREQ_PX_SHIFT;
5344
Jesse Barnes7648fa92010-05-20 14:28:11 -07005345 dev_priv->fmax = fstart; /* IPS callback will increase this */
5346 dev_priv->fstart = fstart;
5347
5348 dev_priv->max_delay = fmax;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005349 dev_priv->min_delay = fmin;
5350 dev_priv->cur_delay = fstart;
5351
Jesse Barnes7648fa92010-05-20 14:28:11 -07005352 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n", fmax, fmin,
5353 fstart);
5354
Jesse Barnesf97108d2010-01-29 11:27:07 -08005355 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5356
5357 /*
5358 * Interrupts will be enabled in ironlake_irq_postinstall
5359 */
5360
5361 I915_WRITE(VIDSTART, vstart);
5362 POSTING_READ(VIDSTART);
5363
5364 rgvmodectl |= MEMMODE_SWMODE_EN;
5365 I915_WRITE(MEMMODECTL, rgvmodectl);
5366
5367 while (I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) {
5368 if (i++ > 100) {
5369 DRM_ERROR("stuck trying to change perf mode\n");
5370 break;
5371 }
5372 msleep(1);
5373 }
5374 msleep(1);
5375
Jesse Barnes7648fa92010-05-20 14:28:11 -07005376 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005377
Jesse Barnes7648fa92010-05-20 14:28:11 -07005378 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
5379 I915_READ(0x112e0);
5380 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
5381 dev_priv->last_count2 = I915_READ(0x112f4);
5382 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005383}
5384
5385void ironlake_disable_drps(struct drm_device *dev)
5386{
5387 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005388 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005389
5390 /* Ack interrupts, disable EFC interrupt */
5391 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5392 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5393 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5394 I915_WRITE(DEIIR, DE_PCU_EVENT);
5395 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5396
5397 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07005398 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005399 msleep(1);
5400 rgvswctl |= MEMCTL_CMD_STS;
5401 I915_WRITE(MEMSWCTL, rgvswctl);
5402 msleep(1);
5403
5404}
5405
Jesse Barnes7648fa92010-05-20 14:28:11 -07005406static unsigned long intel_pxfreq(u32 vidfreq)
5407{
5408 unsigned long freq;
5409 int div = (vidfreq & 0x3f0000) >> 16;
5410 int post = (vidfreq & 0x3000) >> 12;
5411 int pre = (vidfreq & 0x7);
5412
5413 if (!pre)
5414 return 0;
5415
5416 freq = ((div * 133333) / ((1<<post) * pre));
5417
5418 return freq;
5419}
5420
5421void intel_init_emon(struct drm_device *dev)
5422{
5423 struct drm_i915_private *dev_priv = dev->dev_private;
5424 u32 lcfuse;
5425 u8 pxw[16];
5426 int i;
5427
5428 /* Disable to program */
5429 I915_WRITE(ECR, 0);
5430 POSTING_READ(ECR);
5431
5432 /* Program energy weights for various events */
5433 I915_WRITE(SDEW, 0x15040d00);
5434 I915_WRITE(CSIEW0, 0x007f0000);
5435 I915_WRITE(CSIEW1, 0x1e220004);
5436 I915_WRITE(CSIEW2, 0x04000004);
5437
5438 for (i = 0; i < 5; i++)
5439 I915_WRITE(PEW + (i * 4), 0);
5440 for (i = 0; i < 3; i++)
5441 I915_WRITE(DEW + (i * 4), 0);
5442
5443 /* Program P-state weights to account for frequency power adjustment */
5444 for (i = 0; i < 16; i++) {
5445 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5446 unsigned long freq = intel_pxfreq(pxvidfreq);
5447 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5448 PXVFREQ_PX_SHIFT;
5449 unsigned long val;
5450
5451 val = vid * vid;
5452 val *= (freq / 1000);
5453 val *= 255;
5454 val /= (127*127*900);
5455 if (val > 0xff)
5456 DRM_ERROR("bad pxval: %ld\n", val);
5457 pxw[i] = val;
5458 }
5459 /* Render standby states get 0 weight */
5460 pxw[14] = 0;
5461 pxw[15] = 0;
5462
5463 for (i = 0; i < 4; i++) {
5464 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5465 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5466 I915_WRITE(PXW + (i * 4), val);
5467 }
5468
5469 /* Adjust magic regs to magic values (more experimental results) */
5470 I915_WRITE(OGW0, 0);
5471 I915_WRITE(OGW1, 0);
5472 I915_WRITE(EG0, 0x00007f00);
5473 I915_WRITE(EG1, 0x0000000e);
5474 I915_WRITE(EG2, 0x000e0000);
5475 I915_WRITE(EG3, 0x68000300);
5476 I915_WRITE(EG4, 0x42000000);
5477 I915_WRITE(EG5, 0x00140031);
5478 I915_WRITE(EG6, 0);
5479 I915_WRITE(EG7, 0);
5480
5481 for (i = 0; i < 8; i++)
5482 I915_WRITE(PXWL + (i * 4), 0);
5483
5484 /* Enable PMON + select events */
5485 I915_WRITE(ECR, 0x80000019);
5486
5487 lcfuse = I915_READ(LCFUSE02);
5488
5489 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
5490}
5491
Jesse Barnes652c3932009-08-17 13:31:43 -07005492void intel_init_clock_gating(struct drm_device *dev)
5493{
5494 struct drm_i915_private *dev_priv = dev->dev_private;
5495
5496 /*
5497 * Disable clock gating reported to work incorrectly according to the
5498 * specs, but enable as much else as we can.
5499 */
Eric Anholtbad720f2009-10-22 16:11:14 -07005500 if (HAS_PCH_SPLIT(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07005501 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
5502
5503 if (IS_IRONLAKE(dev)) {
5504 /* Required for FBC */
5505 dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
5506 /* Required for CxSR */
5507 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
5508
5509 I915_WRITE(PCH_3DCGDIS0,
5510 MARIUNIT_CLOCK_GATE_DISABLE |
5511 SVSMUNIT_CLOCK_GATE_DISABLE);
5512 }
5513
5514 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005515
5516 /*
5517 * According to the spec the following bits should be set in
5518 * order to enable memory self-refresh
5519 * The bit 22/21 of 0x42004
5520 * The bit 5 of 0x42020
5521 * The bit 15 of 0x45000
5522 */
5523 if (IS_IRONLAKE(dev)) {
5524 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5525 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5526 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
5527 I915_WRITE(ILK_DSPCLK_GATE,
5528 (I915_READ(ILK_DSPCLK_GATE) |
5529 ILK_DPARB_CLK_GATE));
5530 I915_WRITE(DISP_ARB_CTL,
5531 (I915_READ(DISP_ARB_CTL) |
5532 DISP_FBC_WM_DIS));
5533 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005534 /*
5535 * Based on the document from hardware guys the following bits
5536 * should be set unconditionally in order to enable FBC.
5537 * The bit 22 of 0x42000
5538 * The bit 22 of 0x42004
5539 * The bit 7,8,9 of 0x42020.
5540 */
5541 if (IS_IRONLAKE_M(dev)) {
5542 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5543 I915_READ(ILK_DISPLAY_CHICKEN1) |
5544 ILK_FBCQ_DIS);
5545 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5546 I915_READ(ILK_DISPLAY_CHICKEN2) |
5547 ILK_DPARB_GATE);
5548 I915_WRITE(ILK_DSPCLK_GATE,
5549 I915_READ(ILK_DSPCLK_GATE) |
5550 ILK_DPFC_DIS1 |
5551 ILK_DPFC_DIS2 |
5552 ILK_CLK_FBC);
5553 }
Zhenyu Wangc03342f2009-09-29 11:01:23 +08005554 return;
5555 } else if (IS_G4X(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005556 uint32_t dspclk_gate;
5557 I915_WRITE(RENCLK_GATE_D1, 0);
5558 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5559 GS_UNIT_CLOCK_GATE_DISABLE |
5560 CL_UNIT_CLOCK_GATE_DISABLE);
5561 I915_WRITE(RAMCLK_GATE_D, 0);
5562 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5563 OVRUNIT_CLOCK_GATE_DISABLE |
5564 OVCUNIT_CLOCK_GATE_DISABLE;
5565 if (IS_GM45(dev))
5566 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5567 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
5568 } else if (IS_I965GM(dev)) {
5569 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5570 I915_WRITE(RENCLK_GATE_D2, 0);
5571 I915_WRITE(DSPCLK_GATE_D, 0);
5572 I915_WRITE(RAMCLK_GATE_D, 0);
5573 I915_WRITE16(DEUC, 0);
5574 } else if (IS_I965G(dev)) {
5575 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5576 I965_RCC_CLOCK_GATE_DISABLE |
5577 I965_RCPB_CLOCK_GATE_DISABLE |
5578 I965_ISC_CLOCK_GATE_DISABLE |
5579 I965_FBC_CLOCK_GATE_DISABLE);
5580 I915_WRITE(RENCLK_GATE_D2, 0);
5581 } else if (IS_I9XX(dev)) {
5582 u32 dstate = I915_READ(D_STATE);
5583
5584 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5585 DSTATE_DOT_CLOCK_GATING;
5586 I915_WRITE(D_STATE, dstate);
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005587 } else if (IS_I85X(dev) || IS_I865G(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005588 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
5589 } else if (IS_I830(dev)) {
5590 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
5591 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005592
5593 /*
5594 * GPU can automatically power down the render unit if given a page
5595 * to save state.
5596 */
Andrew Lutomirski1d3c36ad2009-12-21 10:10:22 -05005597 if (I915_HAS_RC6(dev) && drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005598 struct drm_i915_gem_object *obj_priv = NULL;
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005599
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005600 if (dev_priv->pwrctx) {
Daniel Vetter23010e42010-03-08 13:35:02 +01005601 obj_priv = to_intel_bo(dev_priv->pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005602 } else {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005603 struct drm_gem_object *pwrctx;
5604
5605 pwrctx = intel_alloc_power_context(dev);
5606 if (pwrctx) {
5607 dev_priv->pwrctx = pwrctx;
Daniel Vetter23010e42010-03-08 13:35:02 +01005608 obj_priv = to_intel_bo(pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005609 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005610 }
5611
Chris Wilson9ea8d052010-01-04 18:57:56 +00005612 if (obj_priv) {
5613 I915_WRITE(PWRCTXA, obj_priv->gtt_offset | PWRCTX_EN);
5614 I915_WRITE(MCHBAR_RENDER_STANDBY,
5615 I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
5616 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005617 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005618}
5619
Jesse Barnese70236a2009-09-21 10:42:27 -07005620/* Set up chip specific display functions */
5621static void intel_init_display(struct drm_device *dev)
5622{
5623 struct drm_i915_private *dev_priv = dev->dev_private;
5624
5625 /* We always want a DPMS function */
Eric Anholtbad720f2009-10-22 16:11:14 -07005626 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005627 dev_priv->display.dpms = ironlake_crtc_dpms;
Jesse Barnese70236a2009-09-21 10:42:27 -07005628 else
5629 dev_priv->display.dpms = i9xx_crtc_dpms;
5630
Adam Jacksonee5382a2010-04-23 11:17:39 -04005631 if (I915_HAS_FBC(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005632 if (IS_IRONLAKE_M(dev)) {
5633 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
5634 dev_priv->display.enable_fbc = ironlake_enable_fbc;
5635 dev_priv->display.disable_fbc = ironlake_disable_fbc;
5636 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07005637 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
5638 dev_priv->display.enable_fbc = g4x_enable_fbc;
5639 dev_priv->display.disable_fbc = g4x_disable_fbc;
Robert Hooker8d06a1e2010-03-19 15:13:27 -04005640 } else if (IS_I965GM(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005641 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
5642 dev_priv->display.enable_fbc = i8xx_enable_fbc;
5643 dev_priv->display.disable_fbc = i8xx_disable_fbc;
5644 }
Jesse Barnes74dff282009-09-14 15:39:40 -07005645 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07005646 }
5647
5648 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005649 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07005650 dev_priv->display.get_display_clock_speed =
5651 i945_get_display_clock_speed;
5652 else if (IS_I915G(dev))
5653 dev_priv->display.get_display_clock_speed =
5654 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005655 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005656 dev_priv->display.get_display_clock_speed =
5657 i9xx_misc_get_display_clock_speed;
5658 else if (IS_I915GM(dev))
5659 dev_priv->display.get_display_clock_speed =
5660 i915gm_get_display_clock_speed;
5661 else if (IS_I865G(dev))
5662 dev_priv->display.get_display_clock_speed =
5663 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005664 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005665 dev_priv->display.get_display_clock_speed =
5666 i855_get_display_clock_speed;
5667 else /* 852, 830 */
5668 dev_priv->display.get_display_clock_speed =
5669 i830_get_display_clock_speed;
5670
5671 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005672 if (HAS_PCH_SPLIT(dev)) {
5673 if (IS_IRONLAKE(dev)) {
5674 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
5675 dev_priv->display.update_wm = ironlake_update_wm;
5676 else {
5677 DRM_DEBUG_KMS("Failed to get proper latency. "
5678 "Disable CxSR\n");
5679 dev_priv->display.update_wm = NULL;
5680 }
5681 } else
5682 dev_priv->display.update_wm = NULL;
5683 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08005684 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08005685 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08005686 dev_priv->fsb_freq,
5687 dev_priv->mem_freq)) {
5688 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08005689 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08005690 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08005691 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08005692 dev_priv->fsb_freq, dev_priv->mem_freq);
5693 /* Disable CxSR and never update its watermark again */
5694 pineview_disable_cxsr(dev);
5695 dev_priv->display.update_wm = NULL;
5696 } else
5697 dev_priv->display.update_wm = pineview_update_wm;
5698 } else if (IS_G4X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005699 dev_priv->display.update_wm = g4x_update_wm;
5700 else if (IS_I965G(dev))
5701 dev_priv->display.update_wm = i965_update_wm;
Adam Jackson8f4695e2010-04-16 18:20:57 -04005702 else if (IS_I9XX(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005703 dev_priv->display.update_wm = i9xx_update_wm;
5704 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04005705 } else if (IS_I85X(dev)) {
5706 dev_priv->display.update_wm = i9xx_update_wm;
5707 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07005708 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04005709 dev_priv->display.update_wm = i830_update_wm;
5710 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005711 dev_priv->display.get_fifo_size = i845_get_fifo_size;
5712 else
5713 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07005714 }
5715}
5716
Jesse Barnes79e53942008-11-07 14:24:08 -08005717void intel_modeset_init(struct drm_device *dev)
5718{
Jesse Barnes652c3932009-08-17 13:31:43 -07005719 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005720 int i;
5721
5722 drm_mode_config_init(dev);
5723
5724 dev->mode_config.min_width = 0;
5725 dev->mode_config.min_height = 0;
5726
5727 dev->mode_config.funcs = (void *)&intel_mode_funcs;
5728
Jesse Barnese70236a2009-09-21 10:42:27 -07005729 intel_init_display(dev);
5730
Jesse Barnes79e53942008-11-07 14:24:08 -08005731 if (IS_I965G(dev)) {
5732 dev->mode_config.max_width = 8192;
5733 dev->mode_config.max_height = 8192;
Keith Packard5e4d6fa2009-07-12 23:53:17 -07005734 } else if (IS_I9XX(dev)) {
5735 dev->mode_config.max_width = 4096;
5736 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08005737 } else {
5738 dev->mode_config.max_width = 2048;
5739 dev->mode_config.max_height = 2048;
5740 }
5741
5742 /* set memory base */
5743 if (IS_I9XX(dev))
5744 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
5745 else
5746 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
5747
5748 if (IS_MOBILE(dev) || IS_I9XX(dev))
Dave Airliea3524f12010-06-06 18:59:41 +10005749 dev_priv->num_pipe = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08005750 else
Dave Airliea3524f12010-06-06 18:59:41 +10005751 dev_priv->num_pipe = 1;
Zhao Yakui28c97732009-10-09 11:39:41 +08005752 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10005753 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08005754
Dave Airliea3524f12010-06-06 18:59:41 +10005755 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005756 intel_crtc_init(dev, i);
5757 }
5758
5759 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07005760
5761 intel_init_clock_gating(dev);
5762
Jesse Barnes7648fa92010-05-20 14:28:11 -07005763 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08005764 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07005765 intel_init_emon(dev);
5766 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08005767
Jesse Barnes652c3932009-08-17 13:31:43 -07005768 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
5769 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
5770 (unsigned long)dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02005771
5772 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005773}
5774
5775void intel_modeset_cleanup(struct drm_device *dev)
5776{
Jesse Barnes652c3932009-08-17 13:31:43 -07005777 struct drm_i915_private *dev_priv = dev->dev_private;
5778 struct drm_crtc *crtc;
5779 struct intel_crtc *intel_crtc;
5780
5781 mutex_lock(&dev->struct_mutex);
5782
Dave Airlieeb1f8e42010-05-07 06:42:51 +00005783 drm_kms_helper_poll_fini(dev);
Dave Airlie38651672010-03-30 05:34:13 +00005784 intel_fbdev_fini(dev);
5785
Jesse Barnes652c3932009-08-17 13:31:43 -07005786 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5787 /* Skip inactive CRTCs */
5788 if (!crtc->fb)
5789 continue;
5790
5791 intel_crtc = to_intel_crtc(crtc);
5792 intel_increase_pllclock(crtc, false);
5793 del_timer_sync(&intel_crtc->idle_timer);
5794 }
5795
Jesse Barnes652c3932009-08-17 13:31:43 -07005796 del_timer_sync(&dev_priv->idle_timer);
5797
Jesse Barnese70236a2009-09-21 10:42:27 -07005798 if (dev_priv->display.disable_fbc)
5799 dev_priv->display.disable_fbc(dev);
5800
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005801 if (dev_priv->pwrctx) {
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05005802 struct drm_i915_gem_object *obj_priv;
5803
Daniel Vetter23010e42010-03-08 13:35:02 +01005804 obj_priv = to_intel_bo(dev_priv->pwrctx);
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05005805 I915_WRITE(PWRCTXA, obj_priv->gtt_offset &~ PWRCTX_EN);
5806 I915_READ(PWRCTXA);
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005807 i915_gem_object_unpin(dev_priv->pwrctx);
5808 drm_gem_object_unreference(dev_priv->pwrctx);
5809 }
5810
Jesse Barnesf97108d2010-01-29 11:27:07 -08005811 if (IS_IRONLAKE_M(dev))
5812 ironlake_disable_drps(dev);
5813
Kristian Høgsberg69341a52009-11-11 12:19:17 -05005814 mutex_unlock(&dev->struct_mutex);
5815
Jesse Barnes79e53942008-11-07 14:24:08 -08005816 drm_mode_config_cleanup(dev);
5817}
5818
5819
Dave Airlie28d52042009-09-21 14:33:58 +10005820/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08005821 * Return which encoder is currently attached for connector.
5822 */
5823struct drm_encoder *intel_attached_encoder (struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08005824{
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08005825 struct drm_mode_object *obj;
5826 struct drm_encoder *encoder;
5827 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08005828
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08005829 for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
5830 if (connector->encoder_ids[i] == 0)
5831 break;
5832
5833 obj = drm_mode_object_find(connector->dev,
5834 connector->encoder_ids[i],
5835 DRM_MODE_OBJECT_ENCODER);
5836 if (!obj)
5837 continue;
5838
5839 encoder = obj_to_encoder(obj);
5840 return encoder;
5841 }
5842 return NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005843}
Dave Airlie28d52042009-09-21 14:33:58 +10005844
5845/*
5846 * set vga decode state - true == enable VGA decode
5847 */
5848int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
5849{
5850 struct drm_i915_private *dev_priv = dev->dev_private;
5851 u16 gmch_ctrl;
5852
5853 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
5854 if (state)
5855 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
5856 else
5857 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
5858 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
5859 return 0;
5860}