blob: 4457fc7a9533a18fa1eb45e195cc7362a2de1289 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "drmP.h"
36#include "intel_drv.h"
37#include "i915_drm.h"
38#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100040#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080041#include "drm_crtc_helper.h"
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Zhenyu Wang32f9d652009-07-24 01:00:32 +080044#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
45
Akshay Joshi0206e352011-08-16 15:34:10 -040046bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020047static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010048static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080049
50typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040051 /* given values */
52 int n;
53 int m1, m2;
54 int p1, p2;
55 /* derived values */
56 int dot;
57 int vco;
58 int m;
59 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080060} intel_clock_t;
61
62typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040063 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_range_t;
65
66typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 int dot_limit;
68 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080069} intel_p2_t;
70
71#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080072typedef struct intel_limit intel_limit_t;
73struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040074 intel_range_t dot, vco, n, m, m1, m2, p, p1;
75 intel_p2_t p2;
76 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
Sean Paulcec2f352012-01-10 15:09:36 -080077 int, int, intel_clock_t *, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080078};
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnes2377b742010-07-07 14:06:43 -070080/* FDI */
81#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
82
Ma Lingd4906092009-03-18 20:13:27 +080083static bool
84intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080085 int target, int refclk, intel_clock_t *match_clock,
86 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080087static bool
88intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080089 int target, int refclk, intel_clock_t *match_clock,
90 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080091
Keith Packarda4fc5ed2009-04-07 16:16:42 -070092static bool
93intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080094 int target, int refclk, intel_clock_t *match_clock,
95 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080096static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -050097intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080098 int target, int refclk, intel_clock_t *match_clock,
99 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700100
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700101static bool
102intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
103 int target, int refclk, intel_clock_t *match_clock,
104 intel_clock_t *best_clock);
105
Chris Wilson021357a2010-09-07 20:54:59 +0100106static inline u32 /* units of 100MHz */
107intel_fdi_link_freq(struct drm_device *dev)
108{
Chris Wilson8b99e682010-10-13 09:59:17 +0100109 if (IS_GEN5(dev)) {
110 struct drm_i915_private *dev_priv = dev->dev_private;
111 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
112 } else
113 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100114}
115
Keith Packarde4b36692009-06-05 19:22:17 -0700116static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400117 .dot = { .min = 25000, .max = 350000 },
118 .vco = { .min = 930000, .max = 1400000 },
119 .n = { .min = 3, .max = 16 },
120 .m = { .min = 96, .max = 140 },
121 .m1 = { .min = 18, .max = 26 },
122 .m2 = { .min = 6, .max = 16 },
123 .p = { .min = 4, .max = 128 },
124 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700125 .p2 = { .dot_limit = 165000,
126 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800127 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700128};
129
130static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 .dot = { .min = 25000, .max = 350000 },
132 .vco = { .min = 930000, .max = 1400000 },
133 .n = { .min = 3, .max = 16 },
134 .m = { .min = 96, .max = 140 },
135 .m1 = { .min = 18, .max = 26 },
136 .m2 = { .min = 6, .max = 16 },
137 .p = { .min = 4, .max = 128 },
138 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700139 .p2 = { .dot_limit = 165000,
140 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800141 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700142};
Eric Anholt273e27c2011-03-30 13:01:10 -0700143
Keith Packarde4b36692009-06-05 19:22:17 -0700144static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400145 .dot = { .min = 20000, .max = 400000 },
146 .vco = { .min = 1400000, .max = 2800000 },
147 .n = { .min = 1, .max = 6 },
148 .m = { .min = 70, .max = 120 },
149 .m1 = { .min = 10, .max = 22 },
150 .m2 = { .min = 5, .max = 9 },
151 .p = { .min = 5, .max = 80 },
152 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700153 .p2 = { .dot_limit = 200000,
154 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800155 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700156};
157
158static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400159 .dot = { .min = 20000, .max = 400000 },
160 .vco = { .min = 1400000, .max = 2800000 },
161 .n = { .min = 1, .max = 6 },
162 .m = { .min = 70, .max = 120 },
163 .m1 = { .min = 10, .max = 22 },
164 .m2 = { .min = 5, .max = 9 },
165 .p = { .min = 7, .max = 98 },
166 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700167 .p2 = { .dot_limit = 112000,
168 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800169 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
Eric Anholt273e27c2011-03-30 13:01:10 -0700172
Keith Packarde4b36692009-06-05 19:22:17 -0700173static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700174 .dot = { .min = 25000, .max = 270000 },
175 .vco = { .min = 1750000, .max = 3500000},
176 .n = { .min = 1, .max = 4 },
177 .m = { .min = 104, .max = 138 },
178 .m1 = { .min = 17, .max = 23 },
179 .m2 = { .min = 5, .max = 11 },
180 .p = { .min = 10, .max = 30 },
181 .p1 = { .min = 1, .max = 3},
182 .p2 = { .dot_limit = 270000,
183 .p2_slow = 10,
184 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800185 },
Ma Lingd4906092009-03-18 20:13:27 +0800186 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700187};
188
189static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700190 .dot = { .min = 22000, .max = 400000 },
191 .vco = { .min = 1750000, .max = 3500000},
192 .n = { .min = 1, .max = 4 },
193 .m = { .min = 104, .max = 138 },
194 .m1 = { .min = 16, .max = 23 },
195 .m2 = { .min = 5, .max = 11 },
196 .p = { .min = 5, .max = 80 },
197 .p1 = { .min = 1, .max = 8},
198 .p2 = { .dot_limit = 165000,
199 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800200 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700201};
202
203static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700204 .dot = { .min = 20000, .max = 115000 },
205 .vco = { .min = 1750000, .max = 3500000 },
206 .n = { .min = 1, .max = 3 },
207 .m = { .min = 104, .max = 138 },
208 .m1 = { .min = 17, .max = 23 },
209 .m2 = { .min = 5, .max = 11 },
210 .p = { .min = 28, .max = 112 },
211 .p1 = { .min = 2, .max = 8 },
212 .p2 = { .dot_limit = 0,
213 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800214 },
Ma Lingd4906092009-03-18 20:13:27 +0800215 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700216};
217
218static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 .dot = { .min = 80000, .max = 224000 },
220 .vco = { .min = 1750000, .max = 3500000 },
221 .n = { .min = 1, .max = 3 },
222 .m = { .min = 104, .max = 138 },
223 .m1 = { .min = 17, .max = 23 },
224 .m2 = { .min = 5, .max = 11 },
225 .p = { .min = 14, .max = 42 },
226 .p1 = { .min = 2, .max = 6 },
227 .p2 = { .dot_limit = 0,
228 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800229 },
Ma Lingd4906092009-03-18 20:13:27 +0800230 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700231};
232
233static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400234 .dot = { .min = 161670, .max = 227000 },
235 .vco = { .min = 1750000, .max = 3500000},
236 .n = { .min = 1, .max = 2 },
237 .m = { .min = 97, .max = 108 },
238 .m1 = { .min = 0x10, .max = 0x12 },
239 .m2 = { .min = 0x05, .max = 0x06 },
240 .p = { .min = 10, .max = 20 },
241 .p1 = { .min = 1, .max = 2},
242 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400244 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700245};
246
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400248 .dot = { .min = 20000, .max = 400000},
249 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700250 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400251 .n = { .min = 3, .max = 6 },
252 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700253 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400254 .m1 = { .min = 0, .max = 0 },
255 .m2 = { .min = 0, .max = 254 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700258 .p2 = { .dot_limit = 200000,
259 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800260 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700261};
262
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500263static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .dot = { .min = 20000, .max = 400000 },
265 .vco = { .min = 1700000, .max = 3500000 },
266 .n = { .min = 3, .max = 6 },
267 .m = { .min = 2, .max = 256 },
268 .m1 = { .min = 0, .max = 0 },
269 .m2 = { .min = 0, .max = 254 },
270 .p = { .min = 7, .max = 112 },
271 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 112000,
273 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800274 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700275};
276
Eric Anholt273e27c2011-03-30 13:01:10 -0700277/* Ironlake / Sandybridge
278 *
279 * We calculate clock using (register_value + 2) for N/M1/M2, so here
280 * the range value for them is (actual_value - 2).
281 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800282static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .dot = { .min = 25000, .max = 350000 },
284 .vco = { .min = 1760000, .max = 3510000 },
285 .n = { .min = 1, .max = 5 },
286 .m = { .min = 79, .max = 127 },
287 .m1 = { .min = 12, .max = 22 },
288 .m2 = { .min = 5, .max = 9 },
289 .p = { .min = 5, .max = 80 },
290 .p1 = { .min = 1, .max = 8 },
291 .p2 = { .dot_limit = 225000,
292 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800293 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700294};
295
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800296static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700297 .dot = { .min = 25000, .max = 350000 },
298 .vco = { .min = 1760000, .max = 3510000 },
299 .n = { .min = 1, .max = 3 },
300 .m = { .min = 79, .max = 118 },
301 .m1 = { .min = 12, .max = 22 },
302 .m2 = { .min = 5, .max = 9 },
303 .p = { .min = 28, .max = 112 },
304 .p1 = { .min = 2, .max = 8 },
305 .p2 = { .dot_limit = 225000,
306 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800307 .find_pll = intel_g4x_find_best_PLL,
308};
309
310static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .dot = { .min = 25000, .max = 350000 },
312 .vco = { .min = 1760000, .max = 3510000 },
313 .n = { .min = 1, .max = 3 },
314 .m = { .min = 79, .max = 127 },
315 .m1 = { .min = 12, .max = 22 },
316 .m2 = { .min = 5, .max = 9 },
317 .p = { .min = 14, .max = 56 },
318 .p1 = { .min = 2, .max = 8 },
319 .p2 = { .dot_limit = 225000,
320 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800321 .find_pll = intel_g4x_find_best_PLL,
322};
323
Eric Anholt273e27c2011-03-30 13:01:10 -0700324/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800325static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700326 .dot = { .min = 25000, .max = 350000 },
327 .vco = { .min = 1760000, .max = 3510000 },
328 .n = { .min = 1, .max = 2 },
329 .m = { .min = 79, .max = 126 },
330 .m1 = { .min = 12, .max = 22 },
331 .m2 = { .min = 5, .max = 9 },
332 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400333 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700334 .p2 = { .dot_limit = 225000,
335 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800336 .find_pll = intel_g4x_find_best_PLL,
337};
338
339static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700340 .dot = { .min = 25000, .max = 350000 },
341 .vco = { .min = 1760000, .max = 3510000 },
342 .n = { .min = 1, .max = 3 },
343 .m = { .min = 79, .max = 126 },
344 .m1 = { .min = 12, .max = 22 },
345 .m2 = { .min = 5, .max = 9 },
346 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400347 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700348 .p2 = { .dot_limit = 225000,
349 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800350 .find_pll = intel_g4x_find_best_PLL,
351};
352
353static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400354 .dot = { .min = 25000, .max = 350000 },
355 .vco = { .min = 1760000, .max = 3510000},
356 .n = { .min = 1, .max = 2 },
357 .m = { .min = 81, .max = 90 },
358 .m1 = { .min = 12, .max = 22 },
359 .m2 = { .min = 5, .max = 9 },
360 .p = { .min = 10, .max = 20 },
361 .p1 = { .min = 1, .max = 2},
362 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700363 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800365};
366
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700367static const intel_limit_t intel_limits_vlv_dac = {
368 .dot = { .min = 25000, .max = 270000 },
369 .vco = { .min = 4000000, .max = 6000000 },
370 .n = { .min = 1, .max = 7 },
371 .m = { .min = 22, .max = 450 }, /* guess */
372 .m1 = { .min = 2, .max = 3 },
373 .m2 = { .min = 11, .max = 156 },
374 .p = { .min = 10, .max = 30 },
375 .p1 = { .min = 2, .max = 3 },
376 .p2 = { .dot_limit = 270000,
377 .p2_slow = 2, .p2_fast = 20 },
378 .find_pll = intel_vlv_find_best_pll,
379};
380
381static const intel_limit_t intel_limits_vlv_hdmi = {
382 .dot = { .min = 20000, .max = 165000 },
383 .vco = { .min = 5994000, .max = 4000000 },
384 .n = { .min = 1, .max = 7 },
385 .m = { .min = 60, .max = 300 }, /* guess */
386 .m1 = { .min = 2, .max = 3 },
387 .m2 = { .min = 11, .max = 156 },
388 .p = { .min = 10, .max = 30 },
389 .p1 = { .min = 2, .max = 3 },
390 .p2 = { .dot_limit = 270000,
391 .p2_slow = 2, .p2_fast = 20 },
392 .find_pll = intel_vlv_find_best_pll,
393};
394
395static const intel_limit_t intel_limits_vlv_dp = {
396 .dot = { .min = 162000, .max = 270000 },
397 .vco = { .min = 5994000, .max = 4000000 },
398 .n = { .min = 1, .max = 7 },
399 .m = { .min = 60, .max = 300 }, /* guess */
400 .m1 = { .min = 2, .max = 3 },
401 .m2 = { .min = 11, .max = 156 },
402 .p = { .min = 10, .max = 30 },
403 .p1 = { .min = 2, .max = 3 },
404 .p2 = { .dot_limit = 270000,
405 .p2_slow = 2, .p2_fast = 20 },
406 .find_pll = intel_vlv_find_best_pll,
407};
408
Jesse Barnes57f350b2012-03-28 13:39:25 -0700409u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
410{
411 unsigned long flags;
412 u32 val = 0;
413
414 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
415 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
416 DRM_ERROR("DPIO idle wait timed out\n");
417 goto out_unlock;
418 }
419
420 I915_WRITE(DPIO_REG, reg);
421 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
422 DPIO_BYTE);
423 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
424 DRM_ERROR("DPIO read wait timed out\n");
425 goto out_unlock;
426 }
427 val = I915_READ(DPIO_DATA);
428
429out_unlock:
430 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
431 return val;
432}
433
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700434static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
435 u32 val)
436{
437 unsigned long flags;
438
439 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
440 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
441 DRM_ERROR("DPIO idle wait timed out\n");
442 goto out_unlock;
443 }
444
445 I915_WRITE(DPIO_DATA, val);
446 I915_WRITE(DPIO_REG, reg);
447 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
448 DPIO_BYTE);
449 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
450 DRM_ERROR("DPIO write wait timed out\n");
451
452out_unlock:
453 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
454}
455
Jesse Barnes57f350b2012-03-28 13:39:25 -0700456static void vlv_init_dpio(struct drm_device *dev)
457{
458 struct drm_i915_private *dev_priv = dev->dev_private;
459
460 /* Reset the DPIO config */
461 I915_WRITE(DPIO_CTL, 0);
462 POSTING_READ(DPIO_CTL);
463 I915_WRITE(DPIO_CTL, 1);
464 POSTING_READ(DPIO_CTL);
465}
466
Daniel Vetter618563e2012-04-01 13:38:50 +0200467static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
468{
469 DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
470 return 1;
471}
472
473static const struct dmi_system_id intel_dual_link_lvds[] = {
474 {
475 .callback = intel_dual_link_lvds_callback,
476 .ident = "Apple MacBook Pro (Core i5/i7 Series)",
477 .matches = {
478 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
479 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
480 },
481 },
482 { } /* terminating entry */
483};
484
Takashi Iwaib0354382012-03-20 13:07:05 +0100485static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
486 unsigned int reg)
487{
488 unsigned int val;
489
Takashi Iwai121d5272012-03-20 13:07:06 +0100490 /* use the module option value if specified */
491 if (i915_lvds_channel_mode > 0)
492 return i915_lvds_channel_mode == 2;
493
Daniel Vetter618563e2012-04-01 13:38:50 +0200494 if (dmi_check_system(intel_dual_link_lvds))
495 return true;
496
Takashi Iwaib0354382012-03-20 13:07:05 +0100497 if (dev_priv->lvds_val)
498 val = dev_priv->lvds_val;
499 else {
500 /* BIOS should set the proper LVDS register value at boot, but
501 * in reality, it doesn't set the value when the lid is closed;
502 * we need to check "the value to be set" in VBT when LVDS
503 * register is uninitialized.
504 */
505 val = I915_READ(reg);
Seth Forshee14d94a32012-06-13 13:46:58 -0500506 if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED)))
Takashi Iwaib0354382012-03-20 13:07:05 +0100507 val = dev_priv->bios_lvds_val;
508 dev_priv->lvds_val = val;
509 }
510 return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
511}
512
Chris Wilson1b894b52010-12-14 20:04:54 +0000513static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
514 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800515{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800516 struct drm_device *dev = crtc->dev;
517 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800518 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800519
520 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100521 if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800522 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000523 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800524 limit = &intel_limits_ironlake_dual_lvds_100m;
525 else
526 limit = &intel_limits_ironlake_dual_lvds;
527 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000528 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800529 limit = &intel_limits_ironlake_single_lvds_100m;
530 else
531 limit = &intel_limits_ironlake_single_lvds;
532 }
533 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800534 HAS_eDP)
535 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800536 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800537 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800538
539 return limit;
540}
541
Ma Ling044c7c42009-03-18 20:13:23 +0800542static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
543{
544 struct drm_device *dev = crtc->dev;
545 struct drm_i915_private *dev_priv = dev->dev_private;
546 const intel_limit_t *limit;
547
548 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100549 if (is_dual_link_lvds(dev_priv, LVDS))
Ma Ling044c7c42009-03-18 20:13:23 +0800550 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700551 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800552 else
553 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700554 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800555 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
556 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700557 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800558 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700559 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400560 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700561 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800562 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700563 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800564
565 return limit;
566}
567
Chris Wilson1b894b52010-12-14 20:04:54 +0000568static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800569{
570 struct drm_device *dev = crtc->dev;
571 const intel_limit_t *limit;
572
Eric Anholtbad720f2009-10-22 16:11:14 -0700573 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000574 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800575 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800576 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500577 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800578 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500579 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800580 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500581 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700582 } else if (IS_VALLEYVIEW(dev)) {
583 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
584 limit = &intel_limits_vlv_dac;
585 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
586 limit = &intel_limits_vlv_hdmi;
587 else
588 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100589 } else if (!IS_GEN2(dev)) {
590 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
591 limit = &intel_limits_i9xx_lvds;
592 else
593 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 } else {
595 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700596 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 else
Keith Packarde4b36692009-06-05 19:22:17 -0700598 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800599 }
600 return limit;
601}
602
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500603/* m1 is reserved as 0 in Pineview, n is a ring counter */
604static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800605{
Shaohua Li21778322009-02-23 15:19:16 +0800606 clock->m = clock->m2 + 2;
607 clock->p = clock->p1 * clock->p2;
608 clock->vco = refclk * clock->m / clock->n;
609 clock->dot = clock->vco / clock->p;
610}
611
612static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
613{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500614 if (IS_PINEVIEW(dev)) {
615 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800616 return;
617 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800618 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
619 clock->p = clock->p1 * clock->p2;
620 clock->vco = refclk * clock->m / (clock->n + 2);
621 clock->dot = clock->vco / clock->p;
622}
623
Jesse Barnes79e53942008-11-07 14:24:08 -0800624/**
625 * Returns whether any output on the specified pipe is of the specified type
626 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100627bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800628{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100629 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100630 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800631
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200632 for_each_encoder_on_crtc(dev, crtc, encoder)
633 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100634 return true;
635
636 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800637}
638
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800639#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800640/**
641 * Returns whether the given set of divisors are valid for a given refclk with
642 * the given connectors.
643 */
644
Chris Wilson1b894b52010-12-14 20:04:54 +0000645static bool intel_PLL_is_valid(struct drm_device *dev,
646 const intel_limit_t *limit,
647 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800648{
Jesse Barnes79e53942008-11-07 14:24:08 -0800649 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400650 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800651 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400652 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800653 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400654 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800655 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400656 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500657 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400658 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400660 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400662 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800663 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400664 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
666 * connector, etc., rather than just a single range.
667 */
668 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400669 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800670
671 return true;
672}
673
Ma Lingd4906092009-03-18 20:13:27 +0800674static bool
675intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800676 int target, int refclk, intel_clock_t *match_clock,
677 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800678
Jesse Barnes79e53942008-11-07 14:24:08 -0800679{
680 struct drm_device *dev = crtc->dev;
681 struct drm_i915_private *dev_priv = dev->dev_private;
682 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800683 int err = target;
684
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200685 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800686 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800687 /*
688 * For LVDS, if the panel is on, just rely on its current
689 * settings for dual-channel. We haven't figured out how to
690 * reliably set up different single/dual channel state, if we
691 * even can.
692 */
Takashi Iwaib0354382012-03-20 13:07:05 +0100693 if (is_dual_link_lvds(dev_priv, LVDS))
Jesse Barnes79e53942008-11-07 14:24:08 -0800694 clock.p2 = limit->p2.p2_fast;
695 else
696 clock.p2 = limit->p2.p2_slow;
697 } else {
698 if (target < limit->p2.dot_limit)
699 clock.p2 = limit->p2.p2_slow;
700 else
701 clock.p2 = limit->p2.p2_fast;
702 }
703
Akshay Joshi0206e352011-08-16 15:34:10 -0400704 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800705
Zhao Yakui42158662009-11-20 11:24:18 +0800706 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
707 clock.m1++) {
708 for (clock.m2 = limit->m2.min;
709 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500710 /* m1 is always 0 in Pineview */
711 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800712 break;
713 for (clock.n = limit->n.min;
714 clock.n <= limit->n.max; clock.n++) {
715 for (clock.p1 = limit->p1.min;
716 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800717 int this_err;
718
Shaohua Li21778322009-02-23 15:19:16 +0800719 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000720 if (!intel_PLL_is_valid(dev, limit,
721 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800722 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800723 if (match_clock &&
724 clock.p != match_clock->p)
725 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800726
727 this_err = abs(clock.dot - target);
728 if (this_err < err) {
729 *best_clock = clock;
730 err = this_err;
731 }
732 }
733 }
734 }
735 }
736
737 return (err != target);
738}
739
Ma Lingd4906092009-03-18 20:13:27 +0800740static bool
741intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800742 int target, int refclk, intel_clock_t *match_clock,
743 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800744{
745 struct drm_device *dev = crtc->dev;
746 struct drm_i915_private *dev_priv = dev->dev_private;
747 intel_clock_t clock;
748 int max_n;
749 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400750 /* approximately equals target * 0.00585 */
751 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800752 found = false;
753
754 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800755 int lvds_reg;
756
Eric Anholtc619eed2010-01-28 16:45:52 -0800757 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800758 lvds_reg = PCH_LVDS;
759 else
760 lvds_reg = LVDS;
761 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800762 LVDS_CLKB_POWER_UP)
763 clock.p2 = limit->p2.p2_fast;
764 else
765 clock.p2 = limit->p2.p2_slow;
766 } else {
767 if (target < limit->p2.dot_limit)
768 clock.p2 = limit->p2.p2_slow;
769 else
770 clock.p2 = limit->p2.p2_fast;
771 }
772
773 memset(best_clock, 0, sizeof(*best_clock));
774 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200775 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800776 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200777 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800778 for (clock.m1 = limit->m1.max;
779 clock.m1 >= limit->m1.min; clock.m1--) {
780 for (clock.m2 = limit->m2.max;
781 clock.m2 >= limit->m2.min; clock.m2--) {
782 for (clock.p1 = limit->p1.max;
783 clock.p1 >= limit->p1.min; clock.p1--) {
784 int this_err;
785
Shaohua Li21778322009-02-23 15:19:16 +0800786 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000787 if (!intel_PLL_is_valid(dev, limit,
788 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800789 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800790 if (match_clock &&
791 clock.p != match_clock->p)
792 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000793
794 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800795 if (this_err < err_most) {
796 *best_clock = clock;
797 err_most = this_err;
798 max_n = clock.n;
799 found = true;
800 }
801 }
802 }
803 }
804 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800805 return found;
806}
Ma Lingd4906092009-03-18 20:13:27 +0800807
Zhenyu Wang2c072452009-06-05 15:38:42 +0800808static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500809intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800810 int target, int refclk, intel_clock_t *match_clock,
811 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800812{
813 struct drm_device *dev = crtc->dev;
814 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800815
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800816 if (target < 200000) {
817 clock.n = 1;
818 clock.p1 = 2;
819 clock.p2 = 10;
820 clock.m1 = 12;
821 clock.m2 = 9;
822 } else {
823 clock.n = 2;
824 clock.p1 = 1;
825 clock.p2 = 10;
826 clock.m1 = 14;
827 clock.m2 = 8;
828 }
829 intel_clock(dev, refclk, &clock);
830 memcpy(best_clock, &clock, sizeof(intel_clock_t));
831 return true;
832}
833
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700834/* DisplayPort has only two frequencies, 162MHz and 270MHz */
835static bool
836intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800837 int target, int refclk, intel_clock_t *match_clock,
838 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700839{
Chris Wilson5eddb702010-09-11 13:48:45 +0100840 intel_clock_t clock;
841 if (target < 200000) {
842 clock.p1 = 2;
843 clock.p2 = 10;
844 clock.n = 2;
845 clock.m1 = 23;
846 clock.m2 = 8;
847 } else {
848 clock.p1 = 1;
849 clock.p2 = 10;
850 clock.n = 1;
851 clock.m1 = 14;
852 clock.m2 = 2;
853 }
854 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
855 clock.p = (clock.p1 * clock.p2);
856 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
857 clock.vco = 0;
858 memcpy(best_clock, &clock, sizeof(intel_clock_t));
859 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700860}
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700861static bool
862intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
863 int target, int refclk, intel_clock_t *match_clock,
864 intel_clock_t *best_clock)
865{
866 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
867 u32 m, n, fastclk;
868 u32 updrate, minupdate, fracbits, p;
869 unsigned long bestppm, ppm, absppm;
870 int dotclk, flag;
871
Alan Coxaf447bd2012-07-25 13:49:18 +0100872 flag = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700873 dotclk = target * 1000;
874 bestppm = 1000000;
875 ppm = absppm = 0;
876 fastclk = dotclk / (2*100);
877 updrate = 0;
878 minupdate = 19200;
879 fracbits = 1;
880 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
881 bestm1 = bestm2 = bestp1 = bestp2 = 0;
882
883 /* based on hardware requirement, prefer smaller n to precision */
884 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
885 updrate = refclk / n;
886 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
887 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
888 if (p2 > 10)
889 p2 = p2 - 1;
890 p = p1 * p2;
891 /* based on hardware requirement, prefer bigger m1,m2 values */
892 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
893 m2 = (((2*(fastclk * p * n / m1 )) +
894 refclk) / (2*refclk));
895 m = m1 * m2;
896 vco = updrate * m;
897 if (vco >= limit->vco.min && vco < limit->vco.max) {
898 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
899 absppm = (ppm > 0) ? ppm : (-ppm);
900 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
901 bestppm = 0;
902 flag = 1;
903 }
904 if (absppm < bestppm - 10) {
905 bestppm = absppm;
906 flag = 1;
907 }
908 if (flag) {
909 bestn = n;
910 bestm1 = m1;
911 bestm2 = m2;
912 bestp1 = p1;
913 bestp2 = p2;
914 flag = 0;
915 }
916 }
917 }
918 }
919 }
920 }
921 best_clock->n = bestn;
922 best_clock->m1 = bestm1;
923 best_clock->m2 = bestm2;
924 best_clock->p1 = bestp1;
925 best_clock->p2 = bestp2;
926
927 return true;
928}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700929
Paulo Zanonia928d532012-05-04 17:18:15 -0300930static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
931{
932 struct drm_i915_private *dev_priv = dev->dev_private;
933 u32 frame, frame_reg = PIPEFRAME(pipe);
934
935 frame = I915_READ(frame_reg);
936
937 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
938 DRM_DEBUG_KMS("vblank wait timed out\n");
939}
940
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700941/**
942 * intel_wait_for_vblank - wait for vblank on a given pipe
943 * @dev: drm device
944 * @pipe: pipe to wait for
945 *
946 * Wait for vblank to occur on a given pipe. Needed for various bits of
947 * mode setting code.
948 */
949void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800950{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700951 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800952 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700953
Paulo Zanonia928d532012-05-04 17:18:15 -0300954 if (INTEL_INFO(dev)->gen >= 5) {
955 ironlake_wait_for_vblank(dev, pipe);
956 return;
957 }
958
Chris Wilson300387c2010-09-05 20:25:43 +0100959 /* Clear existing vblank status. Note this will clear any other
960 * sticky status fields as well.
961 *
962 * This races with i915_driver_irq_handler() with the result
963 * that either function could miss a vblank event. Here it is not
964 * fatal, as we will either wait upon the next vblank interrupt or
965 * timeout. Generally speaking intel_wait_for_vblank() is only
966 * called during modeset at which time the GPU should be idle and
967 * should *not* be performing page flips and thus not waiting on
968 * vblanks...
969 * Currently, the result of us stealing a vblank from the irq
970 * handler is that a single frame will be skipped during swapbuffers.
971 */
972 I915_WRITE(pipestat_reg,
973 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
974
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700975 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100976 if (wait_for(I915_READ(pipestat_reg) &
977 PIPE_VBLANK_INTERRUPT_STATUS,
978 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700979 DRM_DEBUG_KMS("vblank wait timed out\n");
980}
981
Keith Packardab7ad7f2010-10-03 00:33:06 -0700982/*
983 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700984 * @dev: drm device
985 * @pipe: pipe to wait for
986 *
987 * After disabling a pipe, we can't wait for vblank in the usual way,
988 * spinning on the vblank interrupt status bit, since we won't actually
989 * see an interrupt when the pipe is disabled.
990 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700991 * On Gen4 and above:
992 * wait for the pipe register state bit to turn off
993 *
994 * Otherwise:
995 * wait for the display line value to settle (it usually
996 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100997 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700998 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100999void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001000{
1001 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001002
Keith Packardab7ad7f2010-10-03 00:33:06 -07001003 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001004 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001005
Keith Packardab7ad7f2010-10-03 00:33:06 -07001006 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001007 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1008 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001009 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001010 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001011 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001012 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001013 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1014
Paulo Zanoni837ba002012-05-04 17:18:14 -03001015 if (IS_GEN2(dev))
1016 line_mask = DSL_LINEMASK_GEN2;
1017 else
1018 line_mask = DSL_LINEMASK_GEN3;
1019
Keith Packardab7ad7f2010-10-03 00:33:06 -07001020 /* Wait for the display line to settle */
1021 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001022 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -07001023 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -03001024 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -07001025 time_after(timeout, jiffies));
1026 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +02001027 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001028 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001029}
1030
Jesse Barnesb24e7172011-01-04 15:09:30 -08001031static const char *state_string(bool enabled)
1032{
1033 return enabled ? "on" : "off";
1034}
1035
1036/* Only for pre-ILK configs */
1037static void assert_pll(struct drm_i915_private *dev_priv,
1038 enum pipe pipe, bool state)
1039{
1040 int reg;
1041 u32 val;
1042 bool cur_state;
1043
1044 reg = DPLL(pipe);
1045 val = I915_READ(reg);
1046 cur_state = !!(val & DPLL_VCO_ENABLE);
1047 WARN(cur_state != state,
1048 "PLL state assertion failure (expected %s, current %s)\n",
1049 state_string(state), state_string(cur_state));
1050}
1051#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1052#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1053
Jesse Barnes040484a2011-01-03 12:14:26 -08001054/* For ILK+ */
1055static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +01001056 struct intel_pch_pll *pll,
1057 struct intel_crtc *crtc,
1058 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001059{
Jesse Barnes040484a2011-01-03 12:14:26 -08001060 u32 val;
1061 bool cur_state;
1062
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001063 if (HAS_PCH_LPT(dev_priv->dev)) {
1064 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1065 return;
1066 }
1067
Chris Wilson92b27b02012-05-20 18:10:50 +01001068 if (WARN (!pll,
1069 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001070 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001071
Chris Wilson92b27b02012-05-20 18:10:50 +01001072 val = I915_READ(pll->pll_reg);
1073 cur_state = !!(val & DPLL_VCO_ENABLE);
1074 WARN(cur_state != state,
1075 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
1076 pll->pll_reg, state_string(state), state_string(cur_state), val);
1077
1078 /* Make sure the selected PLL is correctly attached to the transcoder */
1079 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001080 u32 pch_dpll;
1081
1082 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +01001083 cur_state = pll->pll_reg == _PCH_DPLL_B;
1084 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
1085 "PLL[%d] not attached to this transcoder %d: %08x\n",
1086 cur_state, crtc->pipe, pch_dpll)) {
1087 cur_state = !!(val >> (4*crtc->pipe + 3));
1088 WARN(cur_state != state,
1089 "PLL[%d] not %s on this transcoder %d: %08x\n",
1090 pll->pll_reg == _PCH_DPLL_B,
1091 state_string(state),
1092 crtc->pipe,
1093 val);
1094 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001095 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001096}
Chris Wilson92b27b02012-05-20 18:10:50 +01001097#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
1098#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -08001099
1100static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1101 enum pipe pipe, bool state)
1102{
1103 int reg;
1104 u32 val;
1105 bool cur_state;
1106
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001107 if (IS_HASWELL(dev_priv->dev)) {
1108 /* On Haswell, DDI is used instead of FDI_TX_CTL */
1109 reg = DDI_FUNC_CTL(pipe);
1110 val = I915_READ(reg);
1111 cur_state = !!(val & PIPE_DDI_FUNC_ENABLE);
1112 } else {
1113 reg = FDI_TX_CTL(pipe);
1114 val = I915_READ(reg);
1115 cur_state = !!(val & FDI_TX_ENABLE);
1116 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001117 WARN(cur_state != state,
1118 "FDI TX state assertion failure (expected %s, current %s)\n",
1119 state_string(state), state_string(cur_state));
1120}
1121#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1122#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1123
1124static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1125 enum pipe pipe, bool state)
1126{
1127 int reg;
1128 u32 val;
1129 bool cur_state;
1130
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001131 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1132 DRM_ERROR("Attempting to enable FDI_RX on Haswell pipe > 0\n");
1133 return;
1134 } else {
1135 reg = FDI_RX_CTL(pipe);
1136 val = I915_READ(reg);
1137 cur_state = !!(val & FDI_RX_ENABLE);
1138 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001139 WARN(cur_state != state,
1140 "FDI RX state assertion failure (expected %s, current %s)\n",
1141 state_string(state), state_string(cur_state));
1142}
1143#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1144#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1145
1146static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1147 enum pipe pipe)
1148{
1149 int reg;
1150 u32 val;
1151
1152 /* ILK FDI PLL is always enabled */
1153 if (dev_priv->info->gen == 5)
1154 return;
1155
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001156 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
1157 if (IS_HASWELL(dev_priv->dev))
1158 return;
1159
Jesse Barnes040484a2011-01-03 12:14:26 -08001160 reg = FDI_TX_CTL(pipe);
1161 val = I915_READ(reg);
1162 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1163}
1164
1165static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1166 enum pipe pipe)
1167{
1168 int reg;
1169 u32 val;
1170
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001171 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1172 DRM_ERROR("Attempting to enable FDI on Haswell with pipe > 0\n");
1173 return;
1174 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001175 reg = FDI_RX_CTL(pipe);
1176 val = I915_READ(reg);
1177 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1178}
1179
Jesse Barnesea0760c2011-01-04 15:09:32 -08001180static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1181 enum pipe pipe)
1182{
1183 int pp_reg, lvds_reg;
1184 u32 val;
1185 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001186 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001187
1188 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1189 pp_reg = PCH_PP_CONTROL;
1190 lvds_reg = PCH_LVDS;
1191 } else {
1192 pp_reg = PP_CONTROL;
1193 lvds_reg = LVDS;
1194 }
1195
1196 val = I915_READ(pp_reg);
1197 if (!(val & PANEL_POWER_ON) ||
1198 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1199 locked = false;
1200
1201 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1202 panel_pipe = PIPE_B;
1203
1204 WARN(panel_pipe == pipe && locked,
1205 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001206 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001207}
1208
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001209void assert_pipe(struct drm_i915_private *dev_priv,
1210 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001211{
1212 int reg;
1213 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001214 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001215
Daniel Vetter8e636782012-01-22 01:36:48 +01001216 /* if we need the pipe A quirk it must be always on */
1217 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1218 state = true;
1219
Jesse Barnesb24e7172011-01-04 15:09:30 -08001220 reg = PIPECONF(pipe);
1221 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001222 cur_state = !!(val & PIPECONF_ENABLE);
1223 WARN(cur_state != state,
1224 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001225 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226}
1227
Chris Wilson931872f2012-01-16 23:01:13 +00001228static void assert_plane(struct drm_i915_private *dev_priv,
1229 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001230{
1231 int reg;
1232 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001233 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001234
1235 reg = DSPCNTR(plane);
1236 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001237 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1238 WARN(cur_state != state,
1239 "plane %c assertion failure (expected %s, current %s)\n",
1240 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241}
1242
Chris Wilson931872f2012-01-16 23:01:13 +00001243#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1244#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1245
Jesse Barnesb24e7172011-01-04 15:09:30 -08001246static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1247 enum pipe pipe)
1248{
1249 int reg, i;
1250 u32 val;
1251 int cur_pipe;
1252
Jesse Barnes19ec1352011-02-02 12:28:02 -08001253 /* Planes are fixed to pipes on ILK+ */
Adam Jackson28c057942011-10-07 14:38:42 -04001254 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1255 reg = DSPCNTR(pipe);
1256 val = I915_READ(reg);
1257 WARN((val & DISPLAY_PLANE_ENABLE),
1258 "plane %c assertion failure, should be disabled but not\n",
1259 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001260 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001261 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001262
Jesse Barnesb24e7172011-01-04 15:09:30 -08001263 /* Need to check both planes against the pipe */
1264 for (i = 0; i < 2; i++) {
1265 reg = DSPCNTR(i);
1266 val = I915_READ(reg);
1267 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1268 DISPPLANE_SEL_PIPE_SHIFT;
1269 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001270 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1271 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001272 }
1273}
1274
Jesse Barnes92f25842011-01-04 15:09:34 -08001275static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1276{
1277 u32 val;
1278 bool enabled;
1279
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001280 if (HAS_PCH_LPT(dev_priv->dev)) {
1281 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1282 return;
1283 }
1284
Jesse Barnes92f25842011-01-04 15:09:34 -08001285 val = I915_READ(PCH_DREF_CONTROL);
1286 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1287 DREF_SUPERSPREAD_SOURCE_MASK));
1288 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1289}
1290
1291static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1292 enum pipe pipe)
1293{
1294 int reg;
1295 u32 val;
1296 bool enabled;
1297
1298 reg = TRANSCONF(pipe);
1299 val = I915_READ(reg);
1300 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001301 WARN(enabled,
1302 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1303 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001304}
1305
Keith Packard4e634382011-08-06 10:39:45 -07001306static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1307 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001308{
1309 if ((val & DP_PORT_EN) == 0)
1310 return false;
1311
1312 if (HAS_PCH_CPT(dev_priv->dev)) {
1313 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1314 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1315 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1316 return false;
1317 } else {
1318 if ((val & DP_PIPE_MASK) != (pipe << 30))
1319 return false;
1320 }
1321 return true;
1322}
1323
Keith Packard1519b992011-08-06 10:35:34 -07001324static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1325 enum pipe pipe, u32 val)
1326{
1327 if ((val & PORT_ENABLE) == 0)
1328 return false;
1329
1330 if (HAS_PCH_CPT(dev_priv->dev)) {
1331 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1332 return false;
1333 } else {
1334 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1335 return false;
1336 }
1337 return true;
1338}
1339
1340static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1341 enum pipe pipe, u32 val)
1342{
1343 if ((val & LVDS_PORT_EN) == 0)
1344 return false;
1345
1346 if (HAS_PCH_CPT(dev_priv->dev)) {
1347 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1348 return false;
1349 } else {
1350 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1351 return false;
1352 }
1353 return true;
1354}
1355
1356static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1357 enum pipe pipe, u32 val)
1358{
1359 if ((val & ADPA_DAC_ENABLE) == 0)
1360 return false;
1361 if (HAS_PCH_CPT(dev_priv->dev)) {
1362 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1363 return false;
1364 } else {
1365 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1366 return false;
1367 }
1368 return true;
1369}
1370
Jesse Barnes291906f2011-02-02 12:28:03 -08001371static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001372 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001373{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001374 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001375 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001376 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001377 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001378
1379 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_PIPE_B_SELECT),
1380 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001381}
1382
1383static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1384 enum pipe pipe, int reg)
1385{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001386 u32 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001387 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001388 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001389 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001390
1391 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_PIPE_B_SELECT),
1392 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001393}
1394
1395static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1396 enum pipe pipe)
1397{
1398 int reg;
1399 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001400
Keith Packardf0575e92011-07-25 22:12:43 -07001401 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1402 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1403 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001404
1405 reg = PCH_ADPA;
1406 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001407 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001408 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001409 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001410
1411 reg = PCH_LVDS;
1412 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001413 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001414 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001415 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001416
1417 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1418 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1419 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1420}
1421
Jesse Barnesb24e7172011-01-04 15:09:30 -08001422/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001423 * intel_enable_pll - enable a PLL
1424 * @dev_priv: i915 private structure
1425 * @pipe: pipe PLL to enable
1426 *
1427 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1428 * make sure the PLL reg is writable first though, since the panel write
1429 * protect mechanism may be enabled.
1430 *
1431 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001432 *
1433 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001434 */
Daniel Vettera37b9b32012-08-12 19:27:09 +02001435static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001436{
1437 int reg;
1438 u32 val;
1439
1440 /* No really, not for ILK+ */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001441 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001442
1443 /* PLL is protected by panel, make sure we can write it */
1444 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1445 assert_panel_unlocked(dev_priv, pipe);
1446
1447 reg = DPLL(pipe);
1448 val = I915_READ(reg);
1449 val |= DPLL_VCO_ENABLE;
1450
1451 /* We do this three times for luck */
1452 I915_WRITE(reg, val);
1453 POSTING_READ(reg);
1454 udelay(150); /* wait for warmup */
1455 I915_WRITE(reg, val);
1456 POSTING_READ(reg);
1457 udelay(150); /* wait for warmup */
1458 I915_WRITE(reg, val);
1459 POSTING_READ(reg);
1460 udelay(150); /* wait for warmup */
1461}
1462
1463/**
1464 * intel_disable_pll - disable a PLL
1465 * @dev_priv: i915 private structure
1466 * @pipe: pipe PLL to disable
1467 *
1468 * Disable the PLL for @pipe, making sure the pipe is off first.
1469 *
1470 * Note! This is for pre-ILK only.
1471 */
1472static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1473{
1474 int reg;
1475 u32 val;
1476
1477 /* Don't disable pipe A or pipe A PLLs if needed */
1478 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1479 return;
1480
1481 /* Make sure the pipe isn't still relying on us */
1482 assert_pipe_disabled(dev_priv, pipe);
1483
1484 reg = DPLL(pipe);
1485 val = I915_READ(reg);
1486 val &= ~DPLL_VCO_ENABLE;
1487 I915_WRITE(reg, val);
1488 POSTING_READ(reg);
1489}
1490
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001491/* SBI access */
1492static void
1493intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value)
1494{
1495 unsigned long flags;
1496
1497 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001498 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001499 100)) {
1500 DRM_ERROR("timeout waiting for SBI to become ready\n");
1501 goto out_unlock;
1502 }
1503
1504 I915_WRITE(SBI_ADDR,
1505 (reg << 16));
1506 I915_WRITE(SBI_DATA,
1507 value);
1508 I915_WRITE(SBI_CTL_STAT,
1509 SBI_BUSY |
1510 SBI_CTL_OP_CRWR);
1511
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001512 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001513 100)) {
1514 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
1515 goto out_unlock;
1516 }
1517
1518out_unlock:
1519 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1520}
1521
1522static u32
1523intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg)
1524{
1525 unsigned long flags;
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001526 u32 value = 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001527
1528 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001529 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001530 100)) {
1531 DRM_ERROR("timeout waiting for SBI to become ready\n");
1532 goto out_unlock;
1533 }
1534
1535 I915_WRITE(SBI_ADDR,
1536 (reg << 16));
1537 I915_WRITE(SBI_CTL_STAT,
1538 SBI_BUSY |
1539 SBI_CTL_OP_CRRD);
1540
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001541 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001542 100)) {
1543 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
1544 goto out_unlock;
1545 }
1546
1547 value = I915_READ(SBI_DATA);
1548
1549out_unlock:
1550 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1551 return value;
1552}
1553
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001554/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001555 * intel_enable_pch_pll - enable PCH PLL
1556 * @dev_priv: i915 private structure
1557 * @pipe: pipe PLL to enable
1558 *
1559 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1560 * drives the transcoder clock.
1561 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001562static void intel_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001563{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001564 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001565 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001566 int reg;
1567 u32 val;
1568
Chris Wilson48da64a2012-05-13 20:16:12 +01001569 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001570 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001571 pll = intel_crtc->pch_pll;
1572 if (pll == NULL)
1573 return;
1574
1575 if (WARN_ON(pll->refcount == 0))
1576 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001577
1578 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1579 pll->pll_reg, pll->active, pll->on,
1580 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001581
1582 /* PCH refclock must be enabled first */
1583 assert_pch_refclk_enabled(dev_priv);
1584
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001585 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001586 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001587 return;
1588 }
1589
1590 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1591
1592 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001593 val = I915_READ(reg);
1594 val |= DPLL_VCO_ENABLE;
1595 I915_WRITE(reg, val);
1596 POSTING_READ(reg);
1597 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001598
1599 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001600}
1601
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001602static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001603{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001604 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1605 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001606 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001607 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001608
Jesse Barnes92f25842011-01-04 15:09:34 -08001609 /* PCH only available on ILK+ */
1610 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001611 if (pll == NULL)
1612 return;
1613
Chris Wilson48da64a2012-05-13 20:16:12 +01001614 if (WARN_ON(pll->refcount == 0))
1615 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001616
1617 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1618 pll->pll_reg, pll->active, pll->on,
1619 intel_crtc->base.base.id);
1620
Chris Wilson48da64a2012-05-13 20:16:12 +01001621 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001622 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001623 return;
1624 }
1625
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001626 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001627 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001628 return;
1629 }
1630
1631 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001632
1633 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001634 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001635
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001636 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001637 val = I915_READ(reg);
1638 val &= ~DPLL_VCO_ENABLE;
1639 I915_WRITE(reg, val);
1640 POSTING_READ(reg);
1641 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001642
1643 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001644}
1645
Jesse Barnes040484a2011-01-03 12:14:26 -08001646static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1647 enum pipe pipe)
1648{
1649 int reg;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001650 u32 val, pipeconf_val;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001651 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Jesse Barnes040484a2011-01-03 12:14:26 -08001652
1653 /* PCH only available on ILK+ */
1654 BUG_ON(dev_priv->info->gen < 5);
1655
1656 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001657 assert_pch_pll_enabled(dev_priv,
1658 to_intel_crtc(crtc)->pch_pll,
1659 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001660
1661 /* FDI must be feeding us bits for PCH ports */
1662 assert_fdi_tx_enabled(dev_priv, pipe);
1663 assert_fdi_rx_enabled(dev_priv, pipe);
1664
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001665 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1666 DRM_ERROR("Attempting to enable transcoder on Haswell with pipe > 0\n");
1667 return;
1668 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001669 reg = TRANSCONF(pipe);
1670 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001671 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001672
1673 if (HAS_PCH_IBX(dev_priv->dev)) {
1674 /*
1675 * make the BPC in transcoder be consistent with
1676 * that in pipeconf reg.
1677 */
1678 val &= ~PIPE_BPC_MASK;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001679 val |= pipeconf_val & PIPE_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001680 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001681
1682 val &= ~TRANS_INTERLACE_MASK;
1683 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001684 if (HAS_PCH_IBX(dev_priv->dev) &&
1685 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1686 val |= TRANS_LEGACY_INTERLACED_ILK;
1687 else
1688 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001689 else
1690 val |= TRANS_PROGRESSIVE;
1691
Jesse Barnes040484a2011-01-03 12:14:26 -08001692 I915_WRITE(reg, val | TRANS_ENABLE);
1693 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1694 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1695}
1696
1697static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1698 enum pipe pipe)
1699{
1700 int reg;
1701 u32 val;
1702
1703 /* FDI relies on the transcoder */
1704 assert_fdi_tx_disabled(dev_priv, pipe);
1705 assert_fdi_rx_disabled(dev_priv, pipe);
1706
Jesse Barnes291906f2011-02-02 12:28:03 -08001707 /* Ports must be off as well */
1708 assert_pch_ports_disabled(dev_priv, pipe);
1709
Jesse Barnes040484a2011-01-03 12:14:26 -08001710 reg = TRANSCONF(pipe);
1711 val = I915_READ(reg);
1712 val &= ~TRANS_ENABLE;
1713 I915_WRITE(reg, val);
1714 /* wait for PCH transcoder off, transcoder state */
1715 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001716 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001717}
1718
Jesse Barnes92f25842011-01-04 15:09:34 -08001719/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001720 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001721 * @dev_priv: i915 private structure
1722 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001723 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001724 *
1725 * Enable @pipe, making sure that various hardware specific requirements
1726 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1727 *
1728 * @pipe should be %PIPE_A or %PIPE_B.
1729 *
1730 * Will wait until the pipe is actually running (i.e. first vblank) before
1731 * returning.
1732 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001733static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1734 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001735{
1736 int reg;
1737 u32 val;
1738
1739 /*
1740 * A pipe without a PLL won't actually be able to drive bits from
1741 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1742 * need the check.
1743 */
1744 if (!HAS_PCH_SPLIT(dev_priv->dev))
1745 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001746 else {
1747 if (pch_port) {
1748 /* if driving the PCH, we need FDI enabled */
1749 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1750 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1751 }
1752 /* FIXME: assert CPU port conditions for SNB+ */
1753 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001754
1755 reg = PIPECONF(pipe);
1756 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001757 if (val & PIPECONF_ENABLE)
1758 return;
1759
1760 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001761 intel_wait_for_vblank(dev_priv->dev, pipe);
1762}
1763
1764/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001765 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001766 * @dev_priv: i915 private structure
1767 * @pipe: pipe to disable
1768 *
1769 * Disable @pipe, making sure that various hardware specific requirements
1770 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1771 *
1772 * @pipe should be %PIPE_A or %PIPE_B.
1773 *
1774 * Will wait until the pipe has shut down before returning.
1775 */
1776static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1777 enum pipe pipe)
1778{
1779 int reg;
1780 u32 val;
1781
1782 /*
1783 * Make sure planes won't keep trying to pump pixels to us,
1784 * or we might hang the display.
1785 */
1786 assert_planes_disabled(dev_priv, pipe);
1787
1788 /* Don't disable pipe A or pipe A PLLs if needed */
1789 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1790 return;
1791
1792 reg = PIPECONF(pipe);
1793 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001794 if ((val & PIPECONF_ENABLE) == 0)
1795 return;
1796
1797 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001798 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1799}
1800
Keith Packardd74362c2011-07-28 14:47:14 -07001801/*
1802 * Plane regs are double buffered, going from enabled->disabled needs a
1803 * trigger in order to latch. The display address reg provides this.
1804 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001805void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001806 enum plane plane)
1807{
1808 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1809 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1810}
1811
Jesse Barnesb24e7172011-01-04 15:09:30 -08001812/**
1813 * intel_enable_plane - enable a display plane on a given pipe
1814 * @dev_priv: i915 private structure
1815 * @plane: plane to enable
1816 * @pipe: pipe being fed
1817 *
1818 * Enable @plane on @pipe, making sure that @pipe is running first.
1819 */
1820static void intel_enable_plane(struct drm_i915_private *dev_priv,
1821 enum plane plane, enum pipe pipe)
1822{
1823 int reg;
1824 u32 val;
1825
1826 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1827 assert_pipe_enabled(dev_priv, pipe);
1828
1829 reg = DSPCNTR(plane);
1830 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001831 if (val & DISPLAY_PLANE_ENABLE)
1832 return;
1833
1834 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001835 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001836 intel_wait_for_vblank(dev_priv->dev, pipe);
1837}
1838
Jesse Barnesb24e7172011-01-04 15:09:30 -08001839/**
1840 * intel_disable_plane - disable a display plane
1841 * @dev_priv: i915 private structure
1842 * @plane: plane to disable
1843 * @pipe: pipe consuming the data
1844 *
1845 * Disable @plane; should be an independent operation.
1846 */
1847static void intel_disable_plane(struct drm_i915_private *dev_priv,
1848 enum plane plane, enum pipe pipe)
1849{
1850 int reg;
1851 u32 val;
1852
1853 reg = DSPCNTR(plane);
1854 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001855 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1856 return;
1857
1858 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001859 intel_flush_display_plane(dev_priv, plane);
1860 intel_wait_for_vblank(dev_priv->dev, pipe);
1861}
1862
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001863static void disable_pch_dp(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001864 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001865{
1866 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001867 if (dp_pipe_enabled(dev_priv, pipe, port_sel, val)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001868 DRM_DEBUG_KMS("Disabling pch dp %x on pipe %d\n", reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001869 I915_WRITE(reg, val & ~DP_PORT_EN);
Keith Packardf0575e92011-07-25 22:12:43 -07001870 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001871}
1872
1873static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
1874 enum pipe pipe, int reg)
1875{
1876 u32 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001877 if (hdmi_pipe_enabled(dev_priv, pipe, val)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001878 DRM_DEBUG_KMS("Disabling pch HDMI %x on pipe %d\n",
1879 reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001880 I915_WRITE(reg, val & ~PORT_ENABLE);
Keith Packardf0575e92011-07-25 22:12:43 -07001881 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001882}
1883
1884/* Disable any ports connected to this transcoder */
1885static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
1886 enum pipe pipe)
1887{
1888 u32 reg, val;
1889
1890 val = I915_READ(PCH_PP_CONTROL);
1891 I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
1892
Keith Packardf0575e92011-07-25 22:12:43 -07001893 disable_pch_dp(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1894 disable_pch_dp(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1895 disable_pch_dp(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001896
1897 reg = PCH_ADPA;
1898 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001899 if (adpa_pipe_enabled(dev_priv, pipe, val))
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001900 I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
1901
1902 reg = PCH_LVDS;
1903 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001904 if (lvds_pipe_enabled(dev_priv, pipe, val)) {
Keith Packard1519b992011-08-06 10:35:34 -07001905 DRM_DEBUG_KMS("disable lvds on pipe %d val 0x%08x\n", pipe, val);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001906 I915_WRITE(reg, val & ~LVDS_PORT_EN);
1907 POSTING_READ(reg);
1908 udelay(100);
1909 }
1910
1911 disable_pch_hdmi(dev_priv, pipe, HDMIB);
1912 disable_pch_hdmi(dev_priv, pipe, HDMIC);
1913 disable_pch_hdmi(dev_priv, pipe, HDMID);
1914}
1915
Chris Wilson127bd2a2010-07-23 23:32:05 +01001916int
Chris Wilson48b956c2010-09-14 12:50:34 +01001917intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001918 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001919 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001920{
Chris Wilsonce453d82011-02-21 14:43:56 +00001921 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001922 u32 alignment;
1923 int ret;
1924
Chris Wilson05394f32010-11-08 19:18:58 +00001925 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001926 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001927 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1928 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001929 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001930 alignment = 4 * 1024;
1931 else
1932 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001933 break;
1934 case I915_TILING_X:
1935 /* pin() will align the object as required by fence */
1936 alignment = 0;
1937 break;
1938 case I915_TILING_Y:
1939 /* FIXME: Is this true? */
1940 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1941 return -EINVAL;
1942 default:
1943 BUG();
1944 }
1945
Chris Wilsonce453d82011-02-21 14:43:56 +00001946 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001947 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001948 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001949 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001950
1951 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1952 * fence, whereas 965+ only requires a fence if using
1953 * framebuffer compression. For simplicity, we always install
1954 * a fence as the cost is not that onerous.
1955 */
Chris Wilson06d98132012-04-17 15:31:24 +01001956 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001957 if (ret)
1958 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001959
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001960 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001961
Chris Wilsonce453d82011-02-21 14:43:56 +00001962 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001963 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001964
1965err_unpin:
1966 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001967err_interruptible:
1968 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001969 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001970}
1971
Chris Wilson1690e1e2011-12-14 13:57:08 +01001972void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1973{
1974 i915_gem_object_unpin_fence(obj);
1975 i915_gem_object_unpin(obj);
1976}
1977
Daniel Vetterc2c75132012-07-05 12:17:30 +02001978/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1979 * is assumed to be a power-of-two. */
1980static unsigned long gen4_compute_dspaddr_offset_xtiled(int *x, int *y,
1981 unsigned int bpp,
1982 unsigned int pitch)
1983{
1984 int tile_rows, tiles;
1985
1986 tile_rows = *y / 8;
1987 *y %= 8;
1988 tiles = *x / (512/bpp);
1989 *x %= 512/bpp;
1990
1991 return tile_rows * pitch * 8 + tiles * 4096;
1992}
1993
Jesse Barnes17638cd2011-06-24 12:19:23 -07001994static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1995 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001996{
1997 struct drm_device *dev = crtc->dev;
1998 struct drm_i915_private *dev_priv = dev->dev_private;
1999 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2000 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002001 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002002 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002003 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002004 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002005 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002006
2007 switch (plane) {
2008 case 0:
2009 case 1:
2010 break;
2011 default:
2012 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2013 return -EINVAL;
2014 }
2015
2016 intel_fb = to_intel_framebuffer(fb);
2017 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002018
Chris Wilson5eddb702010-09-11 13:48:45 +01002019 reg = DSPCNTR(plane);
2020 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002021 /* Mask out pixel format bits in case we change it */
2022 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2023 switch (fb->bits_per_pixel) {
2024 case 8:
2025 dspcntr |= DISPPLANE_8BPP;
2026 break;
2027 case 16:
2028 if (fb->depth == 15)
2029 dspcntr |= DISPPLANE_15_16BPP;
2030 else
2031 dspcntr |= DISPPLANE_16BPP;
2032 break;
2033 case 24:
2034 case 32:
2035 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2036 break;
2037 default:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002038 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
Jesse Barnes81255562010-08-02 12:07:50 -07002039 return -EINVAL;
2040 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002041 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002042 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002043 dspcntr |= DISPPLANE_TILED;
2044 else
2045 dspcntr &= ~DISPPLANE_TILED;
2046 }
2047
Chris Wilson5eddb702010-09-11 13:48:45 +01002048 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002049
Daniel Vettere506a0c2012-07-05 12:17:29 +02002050 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002051
Daniel Vetterc2c75132012-07-05 12:17:30 +02002052 if (INTEL_INFO(dev)->gen >= 4) {
2053 intel_crtc->dspaddr_offset =
2054 gen4_compute_dspaddr_offset_xtiled(&x, &y,
2055 fb->bits_per_pixel / 8,
2056 fb->pitches[0]);
2057 linear_offset -= intel_crtc->dspaddr_offset;
2058 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002059 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002060 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002061
2062 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2063 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002064 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002065 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002066 I915_MODIFY_DISPBASE(DSPSURF(plane),
2067 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002068 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002069 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002070 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002071 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002072 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002073
Jesse Barnes17638cd2011-06-24 12:19:23 -07002074 return 0;
2075}
2076
2077static int ironlake_update_plane(struct drm_crtc *crtc,
2078 struct drm_framebuffer *fb, int x, int y)
2079{
2080 struct drm_device *dev = crtc->dev;
2081 struct drm_i915_private *dev_priv = dev->dev_private;
2082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2083 struct intel_framebuffer *intel_fb;
2084 struct drm_i915_gem_object *obj;
2085 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002086 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002087 u32 dspcntr;
2088 u32 reg;
2089
2090 switch (plane) {
2091 case 0:
2092 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002093 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002094 break;
2095 default:
2096 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2097 return -EINVAL;
2098 }
2099
2100 intel_fb = to_intel_framebuffer(fb);
2101 obj = intel_fb->obj;
2102
2103 reg = DSPCNTR(plane);
2104 dspcntr = I915_READ(reg);
2105 /* Mask out pixel format bits in case we change it */
2106 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2107 switch (fb->bits_per_pixel) {
2108 case 8:
2109 dspcntr |= DISPPLANE_8BPP;
2110 break;
2111 case 16:
2112 if (fb->depth != 16)
2113 return -EINVAL;
2114
2115 dspcntr |= DISPPLANE_16BPP;
2116 break;
2117 case 24:
2118 case 32:
2119 if (fb->depth == 24)
2120 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2121 else if (fb->depth == 30)
2122 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
2123 else
2124 return -EINVAL;
2125 break;
2126 default:
2127 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
2128 return -EINVAL;
2129 }
2130
2131 if (obj->tiling_mode != I915_TILING_NONE)
2132 dspcntr |= DISPPLANE_TILED;
2133 else
2134 dspcntr &= ~DISPPLANE_TILED;
2135
2136 /* must disable */
2137 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2138
2139 I915_WRITE(reg, dspcntr);
2140
Daniel Vettere506a0c2012-07-05 12:17:29 +02002141 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002142 intel_crtc->dspaddr_offset =
2143 gen4_compute_dspaddr_offset_xtiled(&x, &y,
2144 fb->bits_per_pixel / 8,
2145 fb->pitches[0]);
2146 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002147
Daniel Vettere506a0c2012-07-05 12:17:29 +02002148 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2149 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002150 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002151 I915_MODIFY_DISPBASE(DSPSURF(plane),
2152 obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002153 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002154 I915_WRITE(DSPLINOFF(plane), linear_offset);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002155 POSTING_READ(reg);
2156
2157 return 0;
2158}
2159
2160/* Assume fb object is pinned & idle & fenced and just update base pointers */
2161static int
2162intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2163 int x, int y, enum mode_set_atomic state)
2164{
2165 struct drm_device *dev = crtc->dev;
2166 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002167
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002168 if (dev_priv->display.disable_fbc)
2169 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002170 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002171
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002172 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002173}
2174
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002175static int
Chris Wilson14667a42012-04-03 17:58:35 +01002176intel_finish_fb(struct drm_framebuffer *old_fb)
2177{
2178 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2179 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2180 bool was_interruptible = dev_priv->mm.interruptible;
2181 int ret;
2182
2183 wait_event(dev_priv->pending_flip_queue,
2184 atomic_read(&dev_priv->mm.wedged) ||
2185 atomic_read(&obj->pending_flip) == 0);
2186
2187 /* Big Hammer, we also need to ensure that any pending
2188 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2189 * current scanout is retired before unpinning the old
2190 * framebuffer.
2191 *
2192 * This should only fail upon a hung GPU, in which case we
2193 * can safely continue.
2194 */
2195 dev_priv->mm.interruptible = false;
2196 ret = i915_gem_object_finish_gpu(obj);
2197 dev_priv->mm.interruptible = was_interruptible;
2198
2199 return ret;
2200}
2201
2202static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002203intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002204 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002205{
2206 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002207 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002208 struct drm_i915_master_private *master_priv;
2209 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002210 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002211 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002212
2213 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002214 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002215 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002216 return 0;
2217 }
2218
Eugeni Dodonov5826eca2012-05-09 15:37:12 -03002219 if(intel_crtc->plane > dev_priv->num_pipe) {
2220 DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
2221 intel_crtc->plane,
2222 dev_priv->num_pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002223 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002224 }
2225
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002226 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002227 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002228 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002229 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002230 if (ret != 0) {
2231 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002232 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002233 return ret;
2234 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002235
Daniel Vetter94352cf2012-07-05 22:51:56 +02002236 if (crtc->fb)
2237 intel_finish_fb(crtc->fb);
Chris Wilson265db952010-09-20 15:41:01 +01002238
Daniel Vetter94352cf2012-07-05 22:51:56 +02002239 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002240 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002241 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002242 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002243 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002244 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002245 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002246
Daniel Vetter94352cf2012-07-05 22:51:56 +02002247 old_fb = crtc->fb;
2248 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002249 crtc->x = x;
2250 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002251
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002252 if (old_fb) {
2253 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002254 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002255 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002256
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002257 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002258 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002259
2260 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002261 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002262
2263 master_priv = dev->primary->master->driver_priv;
2264 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002265 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002266
Chris Wilson265db952010-09-20 15:41:01 +01002267 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002268 master_priv->sarea_priv->pipeB_x = x;
2269 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002270 } else {
2271 master_priv->sarea_priv->pipeA_x = x;
2272 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002273 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002274
2275 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002276}
2277
Chris Wilson5eddb702010-09-11 13:48:45 +01002278static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002279{
2280 struct drm_device *dev = crtc->dev;
2281 struct drm_i915_private *dev_priv = dev->dev_private;
2282 u32 dpa_ctl;
2283
Zhao Yakui28c97732009-10-09 11:39:41 +08002284 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002285 dpa_ctl = I915_READ(DP_A);
2286 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2287
2288 if (clock < 200000) {
2289 u32 temp;
2290 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2291 /* workaround for 160Mhz:
2292 1) program 0x4600c bits 15:0 = 0x8124
2293 2) program 0x46010 bit 0 = 1
2294 3) program 0x46034 bit 24 = 1
2295 4) program 0x64000 bit 14 = 1
2296 */
2297 temp = I915_READ(0x4600c);
2298 temp &= 0xffff0000;
2299 I915_WRITE(0x4600c, temp | 0x8124);
2300
2301 temp = I915_READ(0x46010);
2302 I915_WRITE(0x46010, temp | 1);
2303
2304 temp = I915_READ(0x46034);
2305 I915_WRITE(0x46034, temp | (1 << 24));
2306 } else {
2307 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2308 }
2309 I915_WRITE(DP_A, dpa_ctl);
2310
Chris Wilson5eddb702010-09-11 13:48:45 +01002311 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002312 udelay(500);
2313}
2314
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002315static void intel_fdi_normal_train(struct drm_crtc *crtc)
2316{
2317 struct drm_device *dev = crtc->dev;
2318 struct drm_i915_private *dev_priv = dev->dev_private;
2319 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2320 int pipe = intel_crtc->pipe;
2321 u32 reg, temp;
2322
2323 /* enable normal train */
2324 reg = FDI_TX_CTL(pipe);
2325 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002326 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002327 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2328 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002329 } else {
2330 temp &= ~FDI_LINK_TRAIN_NONE;
2331 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002332 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002333 I915_WRITE(reg, temp);
2334
2335 reg = FDI_RX_CTL(pipe);
2336 temp = I915_READ(reg);
2337 if (HAS_PCH_CPT(dev)) {
2338 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2339 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2340 } else {
2341 temp &= ~FDI_LINK_TRAIN_NONE;
2342 temp |= FDI_LINK_TRAIN_NONE;
2343 }
2344 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2345
2346 /* wait one idle pattern time */
2347 POSTING_READ(reg);
2348 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002349
2350 /* IVB wants error correction enabled */
2351 if (IS_IVYBRIDGE(dev))
2352 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2353 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002354}
2355
Jesse Barnes291427f2011-07-29 12:42:37 -07002356static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2357{
2358 struct drm_i915_private *dev_priv = dev->dev_private;
2359 u32 flags = I915_READ(SOUTH_CHICKEN1);
2360
2361 flags |= FDI_PHASE_SYNC_OVR(pipe);
2362 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2363 flags |= FDI_PHASE_SYNC_EN(pipe);
2364 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2365 POSTING_READ(SOUTH_CHICKEN1);
2366}
2367
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002368/* The FDI link training functions for ILK/Ibexpeak. */
2369static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2370{
2371 struct drm_device *dev = crtc->dev;
2372 struct drm_i915_private *dev_priv = dev->dev_private;
2373 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2374 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002375 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002376 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002377
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002378 /* FDI needs bits from pipe & plane first */
2379 assert_pipe_enabled(dev_priv, pipe);
2380 assert_plane_enabled(dev_priv, plane);
2381
Adam Jacksone1a44742010-06-25 15:32:14 -04002382 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2383 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002384 reg = FDI_RX_IMR(pipe);
2385 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002386 temp &= ~FDI_RX_SYMBOL_LOCK;
2387 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002388 I915_WRITE(reg, temp);
2389 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002390 udelay(150);
2391
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002392 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002393 reg = FDI_TX_CTL(pipe);
2394 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002395 temp &= ~(7 << 19);
2396 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002397 temp &= ~FDI_LINK_TRAIN_NONE;
2398 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002399 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002400
Chris Wilson5eddb702010-09-11 13:48:45 +01002401 reg = FDI_RX_CTL(pipe);
2402 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002403 temp &= ~FDI_LINK_TRAIN_NONE;
2404 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002405 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2406
2407 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002408 udelay(150);
2409
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002410 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002411 if (HAS_PCH_IBX(dev)) {
2412 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2413 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2414 FDI_RX_PHASE_SYNC_POINTER_EN);
2415 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002416
Chris Wilson5eddb702010-09-11 13:48:45 +01002417 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002418 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002419 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002420 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2421
2422 if ((temp & FDI_RX_BIT_LOCK)) {
2423 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002424 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002425 break;
2426 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002427 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002428 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002429 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002430
2431 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002432 reg = FDI_TX_CTL(pipe);
2433 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002434 temp &= ~FDI_LINK_TRAIN_NONE;
2435 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002436 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002437
Chris Wilson5eddb702010-09-11 13:48:45 +01002438 reg = FDI_RX_CTL(pipe);
2439 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002440 temp &= ~FDI_LINK_TRAIN_NONE;
2441 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002442 I915_WRITE(reg, temp);
2443
2444 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002445 udelay(150);
2446
Chris Wilson5eddb702010-09-11 13:48:45 +01002447 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002448 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002449 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002450 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2451
2452 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002453 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002454 DRM_DEBUG_KMS("FDI train 2 done.\n");
2455 break;
2456 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002457 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002458 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002459 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002460
2461 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002462
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002463}
2464
Akshay Joshi0206e352011-08-16 15:34:10 -04002465static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002466 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2467 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2468 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2469 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2470};
2471
2472/* The FDI link training functions for SNB/Cougarpoint. */
2473static void gen6_fdi_link_train(struct drm_crtc *crtc)
2474{
2475 struct drm_device *dev = crtc->dev;
2476 struct drm_i915_private *dev_priv = dev->dev_private;
2477 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2478 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002479 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002480
Adam Jacksone1a44742010-06-25 15:32:14 -04002481 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2482 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002483 reg = FDI_RX_IMR(pipe);
2484 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002485 temp &= ~FDI_RX_SYMBOL_LOCK;
2486 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002487 I915_WRITE(reg, temp);
2488
2489 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002490 udelay(150);
2491
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002492 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002493 reg = FDI_TX_CTL(pipe);
2494 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002495 temp &= ~(7 << 19);
2496 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002497 temp &= ~FDI_LINK_TRAIN_NONE;
2498 temp |= FDI_LINK_TRAIN_PATTERN_1;
2499 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2500 /* SNB-B */
2501 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002502 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002503
Chris Wilson5eddb702010-09-11 13:48:45 +01002504 reg = FDI_RX_CTL(pipe);
2505 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002506 if (HAS_PCH_CPT(dev)) {
2507 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2508 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2509 } else {
2510 temp &= ~FDI_LINK_TRAIN_NONE;
2511 temp |= FDI_LINK_TRAIN_PATTERN_1;
2512 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002513 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2514
2515 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002516 udelay(150);
2517
Jesse Barnes291427f2011-07-29 12:42:37 -07002518 if (HAS_PCH_CPT(dev))
2519 cpt_phase_pointer_enable(dev, pipe);
2520
Akshay Joshi0206e352011-08-16 15:34:10 -04002521 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002522 reg = FDI_TX_CTL(pipe);
2523 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002524 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2525 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002526 I915_WRITE(reg, temp);
2527
2528 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002529 udelay(500);
2530
Sean Paulfa37d392012-03-02 12:53:39 -05002531 for (retry = 0; retry < 5; retry++) {
2532 reg = FDI_RX_IIR(pipe);
2533 temp = I915_READ(reg);
2534 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2535 if (temp & FDI_RX_BIT_LOCK) {
2536 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2537 DRM_DEBUG_KMS("FDI train 1 done.\n");
2538 break;
2539 }
2540 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002541 }
Sean Paulfa37d392012-03-02 12:53:39 -05002542 if (retry < 5)
2543 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002544 }
2545 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002546 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002547
2548 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002549 reg = FDI_TX_CTL(pipe);
2550 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002551 temp &= ~FDI_LINK_TRAIN_NONE;
2552 temp |= FDI_LINK_TRAIN_PATTERN_2;
2553 if (IS_GEN6(dev)) {
2554 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2555 /* SNB-B */
2556 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2557 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002558 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002559
Chris Wilson5eddb702010-09-11 13:48:45 +01002560 reg = FDI_RX_CTL(pipe);
2561 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002562 if (HAS_PCH_CPT(dev)) {
2563 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2564 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2565 } else {
2566 temp &= ~FDI_LINK_TRAIN_NONE;
2567 temp |= FDI_LINK_TRAIN_PATTERN_2;
2568 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002569 I915_WRITE(reg, temp);
2570
2571 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002572 udelay(150);
2573
Akshay Joshi0206e352011-08-16 15:34:10 -04002574 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002575 reg = FDI_TX_CTL(pipe);
2576 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002577 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2578 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002579 I915_WRITE(reg, temp);
2580
2581 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002582 udelay(500);
2583
Sean Paulfa37d392012-03-02 12:53:39 -05002584 for (retry = 0; retry < 5; retry++) {
2585 reg = FDI_RX_IIR(pipe);
2586 temp = I915_READ(reg);
2587 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2588 if (temp & FDI_RX_SYMBOL_LOCK) {
2589 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2590 DRM_DEBUG_KMS("FDI train 2 done.\n");
2591 break;
2592 }
2593 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002594 }
Sean Paulfa37d392012-03-02 12:53:39 -05002595 if (retry < 5)
2596 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002597 }
2598 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002599 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002600
2601 DRM_DEBUG_KMS("FDI train done.\n");
2602}
2603
Jesse Barnes357555c2011-04-28 15:09:55 -07002604/* Manual link training for Ivy Bridge A0 parts */
2605static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2606{
2607 struct drm_device *dev = crtc->dev;
2608 struct drm_i915_private *dev_priv = dev->dev_private;
2609 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2610 int pipe = intel_crtc->pipe;
2611 u32 reg, temp, i;
2612
2613 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2614 for train result */
2615 reg = FDI_RX_IMR(pipe);
2616 temp = I915_READ(reg);
2617 temp &= ~FDI_RX_SYMBOL_LOCK;
2618 temp &= ~FDI_RX_BIT_LOCK;
2619 I915_WRITE(reg, temp);
2620
2621 POSTING_READ(reg);
2622 udelay(150);
2623
2624 /* enable CPU FDI TX and PCH FDI RX */
2625 reg = FDI_TX_CTL(pipe);
2626 temp = I915_READ(reg);
2627 temp &= ~(7 << 19);
2628 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2629 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2630 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2631 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2632 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002633 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002634 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2635
2636 reg = FDI_RX_CTL(pipe);
2637 temp = I915_READ(reg);
2638 temp &= ~FDI_LINK_TRAIN_AUTO;
2639 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2640 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002641 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002642 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2643
2644 POSTING_READ(reg);
2645 udelay(150);
2646
Jesse Barnes291427f2011-07-29 12:42:37 -07002647 if (HAS_PCH_CPT(dev))
2648 cpt_phase_pointer_enable(dev, pipe);
2649
Akshay Joshi0206e352011-08-16 15:34:10 -04002650 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002651 reg = FDI_TX_CTL(pipe);
2652 temp = I915_READ(reg);
2653 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2654 temp |= snb_b_fdi_train_param[i];
2655 I915_WRITE(reg, temp);
2656
2657 POSTING_READ(reg);
2658 udelay(500);
2659
2660 reg = FDI_RX_IIR(pipe);
2661 temp = I915_READ(reg);
2662 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2663
2664 if (temp & FDI_RX_BIT_LOCK ||
2665 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2666 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2667 DRM_DEBUG_KMS("FDI train 1 done.\n");
2668 break;
2669 }
2670 }
2671 if (i == 4)
2672 DRM_ERROR("FDI train 1 fail!\n");
2673
2674 /* Train 2 */
2675 reg = FDI_TX_CTL(pipe);
2676 temp = I915_READ(reg);
2677 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2678 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2679 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2680 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2681 I915_WRITE(reg, temp);
2682
2683 reg = FDI_RX_CTL(pipe);
2684 temp = I915_READ(reg);
2685 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2686 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2687 I915_WRITE(reg, temp);
2688
2689 POSTING_READ(reg);
2690 udelay(150);
2691
Akshay Joshi0206e352011-08-16 15:34:10 -04002692 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002693 reg = FDI_TX_CTL(pipe);
2694 temp = I915_READ(reg);
2695 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2696 temp |= snb_b_fdi_train_param[i];
2697 I915_WRITE(reg, temp);
2698
2699 POSTING_READ(reg);
2700 udelay(500);
2701
2702 reg = FDI_RX_IIR(pipe);
2703 temp = I915_READ(reg);
2704 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2705
2706 if (temp & FDI_RX_SYMBOL_LOCK) {
2707 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2708 DRM_DEBUG_KMS("FDI train 2 done.\n");
2709 break;
2710 }
2711 }
2712 if (i == 4)
2713 DRM_ERROR("FDI train 2 fail!\n");
2714
2715 DRM_DEBUG_KMS("FDI train done.\n");
2716}
2717
Daniel Vetter88cefb62012-08-12 19:27:14 +02002718static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002719{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002720 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002721 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002722 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002723 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002724
Jesse Barnesc64e3112010-09-10 11:27:03 -07002725 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002726 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2727 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002728
Jesse Barnes0e23b992010-09-10 11:10:00 -07002729 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002730 reg = FDI_RX_CTL(pipe);
2731 temp = I915_READ(reg);
2732 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002733 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002734 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2735 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2736
2737 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002738 udelay(200);
2739
2740 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002741 temp = I915_READ(reg);
2742 I915_WRITE(reg, temp | FDI_PCDCLK);
2743
2744 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002745 udelay(200);
2746
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002747 /* On Haswell, the PLL configuration for ports and pipes is handled
2748 * separately, as part of DDI setup */
2749 if (!IS_HASWELL(dev)) {
2750 /* Enable CPU FDI TX PLL, always on for Ironlake */
2751 reg = FDI_TX_CTL(pipe);
2752 temp = I915_READ(reg);
2753 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2754 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002755
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002756 POSTING_READ(reg);
2757 udelay(100);
2758 }
Jesse Barnes0e23b992010-09-10 11:10:00 -07002759 }
2760}
2761
Daniel Vetter88cefb62012-08-12 19:27:14 +02002762static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2763{
2764 struct drm_device *dev = intel_crtc->base.dev;
2765 struct drm_i915_private *dev_priv = dev->dev_private;
2766 int pipe = intel_crtc->pipe;
2767 u32 reg, temp;
2768
2769 /* Switch from PCDclk to Rawclk */
2770 reg = FDI_RX_CTL(pipe);
2771 temp = I915_READ(reg);
2772 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2773
2774 /* Disable CPU FDI TX PLL */
2775 reg = FDI_TX_CTL(pipe);
2776 temp = I915_READ(reg);
2777 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2778
2779 POSTING_READ(reg);
2780 udelay(100);
2781
2782 reg = FDI_RX_CTL(pipe);
2783 temp = I915_READ(reg);
2784 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2785
2786 /* Wait for the clocks to turn off. */
2787 POSTING_READ(reg);
2788 udelay(100);
2789}
2790
Jesse Barnes291427f2011-07-29 12:42:37 -07002791static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2792{
2793 struct drm_i915_private *dev_priv = dev->dev_private;
2794 u32 flags = I915_READ(SOUTH_CHICKEN1);
2795
2796 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2797 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2798 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2799 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2800 POSTING_READ(SOUTH_CHICKEN1);
2801}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002802static void ironlake_fdi_disable(struct drm_crtc *crtc)
2803{
2804 struct drm_device *dev = crtc->dev;
2805 struct drm_i915_private *dev_priv = dev->dev_private;
2806 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2807 int pipe = intel_crtc->pipe;
2808 u32 reg, temp;
2809
2810 /* disable CPU FDI tx and PCH FDI rx */
2811 reg = FDI_TX_CTL(pipe);
2812 temp = I915_READ(reg);
2813 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2814 POSTING_READ(reg);
2815
2816 reg = FDI_RX_CTL(pipe);
2817 temp = I915_READ(reg);
2818 temp &= ~(0x7 << 16);
2819 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2820 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2821
2822 POSTING_READ(reg);
2823 udelay(100);
2824
2825 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002826 if (HAS_PCH_IBX(dev)) {
2827 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002828 I915_WRITE(FDI_RX_CHICKEN(pipe),
2829 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002830 ~FDI_RX_PHASE_SYNC_POINTER_EN));
Jesse Barnes291427f2011-07-29 12:42:37 -07002831 } else if (HAS_PCH_CPT(dev)) {
2832 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002833 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002834
2835 /* still set train pattern 1 */
2836 reg = FDI_TX_CTL(pipe);
2837 temp = I915_READ(reg);
2838 temp &= ~FDI_LINK_TRAIN_NONE;
2839 temp |= FDI_LINK_TRAIN_PATTERN_1;
2840 I915_WRITE(reg, temp);
2841
2842 reg = FDI_RX_CTL(pipe);
2843 temp = I915_READ(reg);
2844 if (HAS_PCH_CPT(dev)) {
2845 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2846 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2847 } else {
2848 temp &= ~FDI_LINK_TRAIN_NONE;
2849 temp |= FDI_LINK_TRAIN_PATTERN_1;
2850 }
2851 /* BPC in FDI rx is consistent with that in PIPECONF */
2852 temp &= ~(0x07 << 16);
2853 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2854 I915_WRITE(reg, temp);
2855
2856 POSTING_READ(reg);
2857 udelay(100);
2858}
2859
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002860static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2861{
Chris Wilson0f911282012-04-17 10:05:38 +01002862 struct drm_device *dev = crtc->dev;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002863
2864 if (crtc->fb == NULL)
2865 return;
2866
Chris Wilson0f911282012-04-17 10:05:38 +01002867 mutex_lock(&dev->struct_mutex);
2868 intel_finish_fb(crtc->fb);
2869 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002870}
2871
Jesse Barnes040484a2011-01-03 12:14:26 -08002872static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2873{
2874 struct drm_device *dev = crtc->dev;
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002875 struct intel_encoder *intel_encoder;
Jesse Barnes040484a2011-01-03 12:14:26 -08002876
2877 /*
2878 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2879 * must be driven by its own crtc; no sharing is possible.
2880 */
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002881 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002882
Eugeni Dodonov6ee8bab2012-05-09 20:30:31 -03002883 /* On Haswell, LPT PCH handles the VGA connection via FDI, and Haswell
2884 * CPU handles all others */
2885 if (IS_HASWELL(dev)) {
2886 /* It is still unclear how this will work on PPT, so throw up a warning */
2887 WARN_ON(!HAS_PCH_LPT(dev));
2888
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002889 if (intel_encoder->type == INTEL_OUTPUT_ANALOG) {
Eugeni Dodonov6ee8bab2012-05-09 20:30:31 -03002890 DRM_DEBUG_KMS("Haswell detected DAC encoder, assuming is PCH\n");
2891 return true;
2892 } else {
2893 DRM_DEBUG_KMS("Haswell detected encoder %d, assuming is CPU\n",
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002894 intel_encoder->type);
Eugeni Dodonov6ee8bab2012-05-09 20:30:31 -03002895 return false;
2896 }
2897 }
2898
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002899 switch (intel_encoder->type) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002900 case INTEL_OUTPUT_EDP:
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002901 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
Jesse Barnes040484a2011-01-03 12:14:26 -08002902 return false;
2903 continue;
2904 }
2905 }
2906
2907 return true;
2908}
2909
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002910/* Program iCLKIP clock to the desired frequency */
2911static void lpt_program_iclkip(struct drm_crtc *crtc)
2912{
2913 struct drm_device *dev = crtc->dev;
2914 struct drm_i915_private *dev_priv = dev->dev_private;
2915 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2916 u32 temp;
2917
2918 /* It is necessary to ungate the pixclk gate prior to programming
2919 * the divisors, and gate it back when it is done.
2920 */
2921 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2922
2923 /* Disable SSCCTL */
2924 intel_sbi_write(dev_priv, SBI_SSCCTL6,
2925 intel_sbi_read(dev_priv, SBI_SSCCTL6) |
2926 SBI_SSCCTL_DISABLE);
2927
2928 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2929 if (crtc->mode.clock == 20000) {
2930 auxdiv = 1;
2931 divsel = 0x41;
2932 phaseinc = 0x20;
2933 } else {
2934 /* The iCLK virtual clock root frequency is in MHz,
2935 * but the crtc->mode.clock in in KHz. To get the divisors,
2936 * it is necessary to divide one by another, so we
2937 * convert the virtual clock precision to KHz here for higher
2938 * precision.
2939 */
2940 u32 iclk_virtual_root_freq = 172800 * 1000;
2941 u32 iclk_pi_range = 64;
2942 u32 desired_divisor, msb_divisor_value, pi_value;
2943
2944 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2945 msb_divisor_value = desired_divisor / iclk_pi_range;
2946 pi_value = desired_divisor % iclk_pi_range;
2947
2948 auxdiv = 0;
2949 divsel = msb_divisor_value - 2;
2950 phaseinc = pi_value;
2951 }
2952
2953 /* This should not happen with any sane values */
2954 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2955 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2956 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2957 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2958
2959 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2960 crtc->mode.clock,
2961 auxdiv,
2962 divsel,
2963 phasedir,
2964 phaseinc);
2965
2966 /* Program SSCDIVINTPHASE6 */
2967 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6);
2968 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2969 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2970 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2971 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2972 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2973 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
2974
2975 intel_sbi_write(dev_priv,
2976 SBI_SSCDIVINTPHASE6,
2977 temp);
2978
2979 /* Program SSCAUXDIV */
2980 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6);
2981 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2982 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
2983 intel_sbi_write(dev_priv,
2984 SBI_SSCAUXDIV6,
2985 temp);
2986
2987
2988 /* Enable modulator and associated divider */
2989 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6);
2990 temp &= ~SBI_SSCCTL_DISABLE;
2991 intel_sbi_write(dev_priv,
2992 SBI_SSCCTL6,
2993 temp);
2994
2995 /* Wait for initialization time */
2996 udelay(24);
2997
2998 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
2999}
3000
Jesse Barnesf67a5592011-01-05 10:31:48 -08003001/*
3002 * Enable PCH resources required for PCH ports:
3003 * - PCH PLLs
3004 * - FDI training & RX/TX
3005 * - update transcoder timings
3006 * - DP transcoding bits
3007 * - transcoder
3008 */
3009static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003010{
3011 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003012 struct drm_i915_private *dev_priv = dev->dev_private;
3013 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3014 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003015 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003016
Chris Wilsone7e164d2012-05-11 09:21:25 +01003017 assert_transcoder_disabled(dev_priv, pipe);
3018
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003019 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003020 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003021
Chris Wilson6f13b7b2012-05-13 09:54:09 +01003022 intel_enable_pch_pll(intel_crtc);
3023
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003024 if (HAS_PCH_LPT(dev)) {
3025 DRM_DEBUG_KMS("LPT detected: programming iCLKIP\n");
3026 lpt_program_iclkip(crtc);
3027 } else if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003028 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003029
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003030 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003031 switch (pipe) {
3032 default:
3033 case 0:
3034 temp |= TRANSA_DPLL_ENABLE;
3035 sel = TRANSA_DPLLB_SEL;
3036 break;
3037 case 1:
3038 temp |= TRANSB_DPLL_ENABLE;
3039 sel = TRANSB_DPLLB_SEL;
3040 break;
3041 case 2:
3042 temp |= TRANSC_DPLL_ENABLE;
3043 sel = TRANSC_DPLLB_SEL;
3044 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07003045 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003046 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
3047 temp |= sel;
3048 else
3049 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003050 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003051 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003052
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003053 /* set transcoder timing, panel must allow it */
3054 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01003055 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3056 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3057 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
3058
3059 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3060 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3061 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003062 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003063
Eugeni Dodonovf57e1e32012-05-09 15:37:14 -03003064 if (!IS_HASWELL(dev))
3065 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003066
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003067 /* For PCH DP, enable TRANS_DP_CTL */
3068 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003069 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3070 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003071 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003072 reg = TRANS_DP_CTL(pipe);
3073 temp = I915_READ(reg);
3074 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003075 TRANS_DP_SYNC_MASK |
3076 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003077 temp |= (TRANS_DP_OUTPUT_ENABLE |
3078 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003079 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003080
3081 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003082 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003083 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003084 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003085
3086 switch (intel_trans_dp_port_sel(crtc)) {
3087 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003088 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003089 break;
3090 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003091 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003092 break;
3093 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003094 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003095 break;
3096 default:
3097 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003098 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003099 break;
3100 }
3101
Chris Wilson5eddb702010-09-11 13:48:45 +01003102 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003103 }
3104
Jesse Barnes040484a2011-01-03 12:14:26 -08003105 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003106}
3107
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003108static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3109{
3110 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3111
3112 if (pll == NULL)
3113 return;
3114
3115 if (pll->refcount == 0) {
3116 WARN(1, "bad PCH PLL refcount\n");
3117 return;
3118 }
3119
3120 --pll->refcount;
3121 intel_crtc->pch_pll = NULL;
3122}
3123
3124static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3125{
3126 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3127 struct intel_pch_pll *pll;
3128 int i;
3129
3130 pll = intel_crtc->pch_pll;
3131 if (pll) {
3132 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3133 intel_crtc->base.base.id, pll->pll_reg);
3134 goto prepare;
3135 }
3136
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003137 if (HAS_PCH_IBX(dev_priv->dev)) {
3138 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3139 i = intel_crtc->pipe;
3140 pll = &dev_priv->pch_plls[i];
3141
3142 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3143 intel_crtc->base.base.id, pll->pll_reg);
3144
3145 goto found;
3146 }
3147
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003148 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3149 pll = &dev_priv->pch_plls[i];
3150
3151 /* Only want to check enabled timings first */
3152 if (pll->refcount == 0)
3153 continue;
3154
3155 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3156 fp == I915_READ(pll->fp0_reg)) {
3157 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3158 intel_crtc->base.base.id,
3159 pll->pll_reg, pll->refcount, pll->active);
3160
3161 goto found;
3162 }
3163 }
3164
3165 /* Ok no matching timings, maybe there's a free one? */
3166 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3167 pll = &dev_priv->pch_plls[i];
3168 if (pll->refcount == 0) {
3169 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3170 intel_crtc->base.base.id, pll->pll_reg);
3171 goto found;
3172 }
3173 }
3174
3175 return NULL;
3176
3177found:
3178 intel_crtc->pch_pll = pll;
3179 pll->refcount++;
3180 DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
3181prepare: /* separate function? */
3182 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003183
Chris Wilsone04c7352012-05-02 20:43:56 +01003184 /* Wait for the clocks to stabilize before rewriting the regs */
3185 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003186 POSTING_READ(pll->pll_reg);
3187 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003188
3189 I915_WRITE(pll->fp0_reg, fp);
3190 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003191 pll->on = false;
3192 return pll;
3193}
3194
Jesse Barnesd4270e52011-10-11 10:43:02 -07003195void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3196{
3197 struct drm_i915_private *dev_priv = dev->dev_private;
3198 int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
3199 u32 temp;
3200
3201 temp = I915_READ(dslreg);
3202 udelay(500);
3203 if (wait_for(I915_READ(dslreg) != temp, 5)) {
3204 /* Without this, mode sets may fail silently on FDI */
3205 I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
3206 udelay(250);
3207 I915_WRITE(tc2reg, 0);
3208 if (wait_for(I915_READ(dslreg) != temp, 5))
3209 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
3210 }
3211}
3212
Jesse Barnesf67a5592011-01-05 10:31:48 -08003213static void ironlake_crtc_enable(struct drm_crtc *crtc)
3214{
3215 struct drm_device *dev = crtc->dev;
3216 struct drm_i915_private *dev_priv = dev->dev_private;
3217 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003218 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003219 int pipe = intel_crtc->pipe;
3220 int plane = intel_crtc->plane;
3221 u32 temp;
3222 bool is_pch_port;
3223
Daniel Vetter08a48462012-07-02 11:43:47 +02003224 WARN_ON(!crtc->enabled);
3225
Jesse Barnesf67a5592011-01-05 10:31:48 -08003226 if (intel_crtc->active)
3227 return;
3228
3229 intel_crtc->active = true;
3230 intel_update_watermarks(dev);
3231
3232 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3233 temp = I915_READ(PCH_LVDS);
3234 if ((temp & LVDS_PORT_EN) == 0)
3235 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3236 }
3237
3238 is_pch_port = intel_crtc_driving_pch(crtc);
3239
3240 if (is_pch_port)
Daniel Vetter88cefb62012-08-12 19:27:14 +02003241 ironlake_fdi_pll_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003242 else
3243 ironlake_fdi_disable(crtc);
3244
3245 /* Enable panel fitting for LVDS */
3246 if (dev_priv->pch_pf_size &&
3247 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
3248 /* Force use of hard-coded filter coefficients
3249 * as some pre-programmed values are broken,
3250 * e.g. x201.
3251 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003252 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3253 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3254 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003255 }
3256
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003257 /*
3258 * On ILK+ LUT must be loaded before the pipe is running but with
3259 * clocks enabled
3260 */
3261 intel_crtc_load_lut(crtc);
3262
Jesse Barnesf67a5592011-01-05 10:31:48 -08003263 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3264 intel_enable_plane(dev_priv, plane, pipe);
3265
3266 if (is_pch_port)
3267 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003268
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003269 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003270 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003271 mutex_unlock(&dev->struct_mutex);
3272
Chris Wilson6b383a72010-09-13 13:54:26 +01003273 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003274
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003275 for_each_encoder_on_crtc(dev, crtc, encoder)
3276 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003277
3278 if (HAS_PCH_CPT(dev))
3279 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003280}
3281
3282static void ironlake_crtc_disable(struct drm_crtc *crtc)
3283{
3284 struct drm_device *dev = crtc->dev;
3285 struct drm_i915_private *dev_priv = dev->dev_private;
3286 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003287 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003288 int pipe = intel_crtc->pipe;
3289 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003290 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003291
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003292
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003293 if (!intel_crtc->active)
3294 return;
3295
Daniel Vetterea9d7582012-07-10 10:42:52 +02003296 for_each_encoder_on_crtc(dev, crtc, encoder)
3297 encoder->disable(encoder);
3298
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003299 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003300 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003301 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003302
Jesse Barnesb24e7172011-01-04 15:09:30 -08003303 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003304
Chris Wilson973d04f2011-07-08 12:22:37 +01003305 if (dev_priv->cfb_plane == plane)
3306 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003307
Jesse Barnesb24e7172011-01-04 15:09:30 -08003308 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003309
Jesse Barnes6be4a602010-09-10 10:26:01 -07003310 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003311 I915_WRITE(PF_CTL(pipe), 0);
3312 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003313
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003314 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003315
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003316 /* This is a horrible layering violation; we should be doing this in
3317 * the connector/encoder ->prepare instead, but we don't always have
3318 * enough information there about the config to know whether it will
3319 * actually be necessary or just cause undesired flicker.
3320 */
3321 intel_disable_pch_ports(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003322
Jesse Barnes040484a2011-01-03 12:14:26 -08003323 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003324
Jesse Barnes6be4a602010-09-10 10:26:01 -07003325 if (HAS_PCH_CPT(dev)) {
3326 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003327 reg = TRANS_DP_CTL(pipe);
3328 temp = I915_READ(reg);
3329 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003330 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003331 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003332
3333 /* disable DPLL_SEL */
3334 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003335 switch (pipe) {
3336 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003337 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003338 break;
3339 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003340 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003341 break;
3342 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003343 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003344 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003345 break;
3346 default:
3347 BUG(); /* wtf */
3348 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003349 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003350 }
3351
3352 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003353 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003354
Daniel Vetter88cefb62012-08-12 19:27:14 +02003355 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003356
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003357 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003358 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003359
3360 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003361 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003362 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003363}
3364
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003365static void ironlake_crtc_off(struct drm_crtc *crtc)
3366{
3367 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3368 intel_put_pch_pll(intel_crtc);
3369}
3370
Daniel Vetter02e792f2009-09-15 22:57:34 +02003371static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3372{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003373 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003374 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003375 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003376
Chris Wilson23f09ce2010-08-12 13:53:37 +01003377 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003378 dev_priv->mm.interruptible = false;
3379 (void) intel_overlay_switch_off(intel_crtc->overlay);
3380 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003381 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003382 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003383
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003384 /* Let userspace switch the overlay on again. In most cases userspace
3385 * has to recompute where to put it anyway.
3386 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003387}
3388
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003389static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003390{
3391 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003392 struct drm_i915_private *dev_priv = dev->dev_private;
3393 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003394 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003395 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003396 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003397
Daniel Vetter08a48462012-07-02 11:43:47 +02003398 WARN_ON(!crtc->enabled);
3399
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003400 if (intel_crtc->active)
3401 return;
3402
3403 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003404 intel_update_watermarks(dev);
3405
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003406 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003407 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003408 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003409
3410 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003411 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003412
3413 /* Give the overlay scaler a chance to enable if it's on this pipe */
3414 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003415 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003416
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003417 for_each_encoder_on_crtc(dev, crtc, encoder)
3418 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003419}
3420
3421static void i9xx_crtc_disable(struct drm_crtc *crtc)
3422{
3423 struct drm_device *dev = crtc->dev;
3424 struct drm_i915_private *dev_priv = dev->dev_private;
3425 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003426 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003427 int pipe = intel_crtc->pipe;
3428 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003429
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003430
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003431 if (!intel_crtc->active)
3432 return;
3433
Daniel Vetterea9d7582012-07-10 10:42:52 +02003434 for_each_encoder_on_crtc(dev, crtc, encoder)
3435 encoder->disable(encoder);
3436
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003437 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003438 intel_crtc_wait_for_pending_flips(crtc);
3439 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003440 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003441 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003442
Chris Wilson973d04f2011-07-08 12:22:37 +01003443 if (dev_priv->cfb_plane == plane)
3444 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003445
Jesse Barnesb24e7172011-01-04 15:09:30 -08003446 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003447 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003448 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003449
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003450 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003451 intel_update_fbc(dev);
3452 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003453}
3454
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003455static void i9xx_crtc_off(struct drm_crtc *crtc)
3456{
3457}
3458
Daniel Vetter976f8a22012-07-08 22:34:21 +02003459static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3460 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003461{
3462 struct drm_device *dev = crtc->dev;
3463 struct drm_i915_master_private *master_priv;
3464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3465 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003466
3467 if (!dev->primary->master)
3468 return;
3469
3470 master_priv = dev->primary->master->driver_priv;
3471 if (!master_priv->sarea_priv)
3472 return;
3473
Jesse Barnes79e53942008-11-07 14:24:08 -08003474 switch (pipe) {
3475 case 0:
3476 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3477 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3478 break;
3479 case 1:
3480 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3481 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3482 break;
3483 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003484 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003485 break;
3486 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003487}
3488
Daniel Vetter976f8a22012-07-08 22:34:21 +02003489/**
3490 * Sets the power management mode of the pipe and plane.
3491 */
3492void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003493{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003494 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003495 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003496 struct intel_encoder *intel_encoder;
3497 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003498
Daniel Vetter976f8a22012-07-08 22:34:21 +02003499 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3500 enable |= intel_encoder->connectors_active;
3501
3502 if (enable)
3503 dev_priv->display.crtc_enable(crtc);
3504 else
3505 dev_priv->display.crtc_disable(crtc);
3506
3507 intel_crtc_update_sarea(crtc, enable);
3508}
3509
3510static void intel_crtc_noop(struct drm_crtc *crtc)
3511{
3512}
3513
3514static void intel_crtc_disable(struct drm_crtc *crtc)
3515{
3516 struct drm_device *dev = crtc->dev;
3517 struct drm_connector *connector;
3518 struct drm_i915_private *dev_priv = dev->dev_private;
3519
3520 /* crtc should still be enabled when we disable it. */
3521 WARN_ON(!crtc->enabled);
3522
3523 dev_priv->display.crtc_disable(crtc);
3524 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003525 dev_priv->display.off(crtc);
3526
Chris Wilson931872f2012-01-16 23:01:13 +00003527 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3528 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003529
3530 if (crtc->fb) {
3531 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003532 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003533 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003534 crtc->fb = NULL;
3535 }
3536
3537 /* Update computed state. */
3538 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3539 if (!connector->encoder || !connector->encoder->crtc)
3540 continue;
3541
3542 if (connector->encoder->crtc != crtc)
3543 continue;
3544
3545 connector->dpms = DRM_MODE_DPMS_OFF;
3546 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003547 }
3548}
3549
Daniel Vettera261b242012-07-26 19:21:47 +02003550void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003551{
Daniel Vettera261b242012-07-26 19:21:47 +02003552 struct drm_crtc *crtc;
3553
3554 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3555 if (crtc->enabled)
3556 intel_crtc_disable(crtc);
3557 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003558}
3559
Daniel Vetter1f703852012-07-11 16:51:39 +02003560void intel_encoder_noop(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003561{
Jesse Barnes79e53942008-11-07 14:24:08 -08003562}
3563
Chris Wilsonea5b2132010-08-04 13:50:23 +01003564void intel_encoder_destroy(struct drm_encoder *encoder)
3565{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003566 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003567
Chris Wilsonea5b2132010-08-04 13:50:23 +01003568 drm_encoder_cleanup(encoder);
3569 kfree(intel_encoder);
3570}
3571
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003572/* Simple dpms helper for encodres with just one connector, no cloning and only
3573 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3574 * state of the entire output pipe. */
3575void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3576{
3577 if (mode == DRM_MODE_DPMS_ON) {
3578 encoder->connectors_active = true;
3579
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003580 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003581 } else {
3582 encoder->connectors_active = false;
3583
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003584 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003585 }
3586}
3587
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003588/* Cross check the actual hw state with our own modeset state tracking (and it's
3589 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003590static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003591{
3592 if (connector->get_hw_state(connector)) {
3593 struct intel_encoder *encoder = connector->encoder;
3594 struct drm_crtc *crtc;
3595 bool encoder_enabled;
3596 enum pipe pipe;
3597
3598 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3599 connector->base.base.id,
3600 drm_get_connector_name(&connector->base));
3601
3602 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3603 "wrong connector dpms state\n");
3604 WARN(connector->base.encoder != &encoder->base,
3605 "active connector not linked to encoder\n");
3606 WARN(!encoder->connectors_active,
3607 "encoder->connectors_active not set\n");
3608
3609 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3610 WARN(!encoder_enabled, "encoder not enabled\n");
3611 if (WARN_ON(!encoder->base.crtc))
3612 return;
3613
3614 crtc = encoder->base.crtc;
3615
3616 WARN(!crtc->enabled, "crtc not enabled\n");
3617 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3618 WARN(pipe != to_intel_crtc(crtc)->pipe,
3619 "encoder active on the wrong pipe\n");
3620 }
3621}
3622
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003623/* Even simpler default implementation, if there's really no special case to
3624 * consider. */
3625void intel_connector_dpms(struct drm_connector *connector, int mode)
3626{
3627 struct intel_encoder *encoder = intel_attached_encoder(connector);
3628
3629 /* All the simple cases only support two dpms states. */
3630 if (mode != DRM_MODE_DPMS_ON)
3631 mode = DRM_MODE_DPMS_OFF;
3632
3633 if (mode == connector->dpms)
3634 return;
3635
3636 connector->dpms = mode;
3637
3638 /* Only need to change hw state when actually enabled */
3639 if (encoder->base.crtc)
3640 intel_encoder_dpms(encoder, mode);
3641 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003642 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003643
Daniel Vetterb9805142012-08-31 17:37:33 +02003644 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003645}
3646
Daniel Vetterf0947c32012-07-02 13:10:34 +02003647/* Simple connector->get_hw_state implementation for encoders that support only
3648 * one connector and no cloning and hence the encoder state determines the state
3649 * of the connector. */
3650bool intel_connector_get_hw_state(struct intel_connector *connector)
3651{
Daniel Vetter24929352012-07-02 20:28:59 +02003652 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003653 struct intel_encoder *encoder = connector->encoder;
3654
3655 return encoder->get_hw_state(encoder, &pipe);
3656}
3657
Jesse Barnes79e53942008-11-07 14:24:08 -08003658static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
Daniel Vetter35313cd2012-07-20 10:30:45 +02003659 const struct drm_display_mode *mode,
Jesse Barnes79e53942008-11-07 14:24:08 -08003660 struct drm_display_mode *adjusted_mode)
3661{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003662 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003663
Eric Anholtbad720f2009-10-22 16:11:14 -07003664 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003665 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003666 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3667 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003668 }
Chris Wilson89749352010-09-12 18:25:19 +01003669
Daniel Vetterf9bef082012-04-15 19:53:19 +02003670 /* All interlaced capable intel hw wants timings in frames. Note though
3671 * that intel_lvds_mode_fixup does some funny tricks with the crtc
3672 * timings, so we need to be careful not to clobber these.*/
3673 if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
3674 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003675
Chris Wilson44f46b422012-06-21 13:19:59 +03003676 /* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
3677 * with a hsync front porch of 0.
3678 */
3679 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
3680 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
3681 return false;
3682
Jesse Barnes79e53942008-11-07 14:24:08 -08003683 return true;
3684}
3685
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003686static int valleyview_get_display_clock_speed(struct drm_device *dev)
3687{
3688 return 400000; /* FIXME */
3689}
3690
Jesse Barnese70236a2009-09-21 10:42:27 -07003691static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003692{
Jesse Barnese70236a2009-09-21 10:42:27 -07003693 return 400000;
3694}
Jesse Barnes79e53942008-11-07 14:24:08 -08003695
Jesse Barnese70236a2009-09-21 10:42:27 -07003696static int i915_get_display_clock_speed(struct drm_device *dev)
3697{
3698 return 333000;
3699}
Jesse Barnes79e53942008-11-07 14:24:08 -08003700
Jesse Barnese70236a2009-09-21 10:42:27 -07003701static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3702{
3703 return 200000;
3704}
Jesse Barnes79e53942008-11-07 14:24:08 -08003705
Jesse Barnese70236a2009-09-21 10:42:27 -07003706static int i915gm_get_display_clock_speed(struct drm_device *dev)
3707{
3708 u16 gcfgc = 0;
3709
3710 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3711
3712 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003713 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003714 else {
3715 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3716 case GC_DISPLAY_CLOCK_333_MHZ:
3717 return 333000;
3718 default:
3719 case GC_DISPLAY_CLOCK_190_200_MHZ:
3720 return 190000;
3721 }
3722 }
3723}
Jesse Barnes79e53942008-11-07 14:24:08 -08003724
Jesse Barnese70236a2009-09-21 10:42:27 -07003725static int i865_get_display_clock_speed(struct drm_device *dev)
3726{
3727 return 266000;
3728}
3729
3730static int i855_get_display_clock_speed(struct drm_device *dev)
3731{
3732 u16 hpllcc = 0;
3733 /* Assume that the hardware is in the high speed state. This
3734 * should be the default.
3735 */
3736 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3737 case GC_CLOCK_133_200:
3738 case GC_CLOCK_100_200:
3739 return 200000;
3740 case GC_CLOCK_166_250:
3741 return 250000;
3742 case GC_CLOCK_100_133:
3743 return 133000;
3744 }
3745
3746 /* Shouldn't happen */
3747 return 0;
3748}
3749
3750static int i830_get_display_clock_speed(struct drm_device *dev)
3751{
3752 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003753}
3754
Zhenyu Wang2c072452009-06-05 15:38:42 +08003755struct fdi_m_n {
3756 u32 tu;
3757 u32 gmch_m;
3758 u32 gmch_n;
3759 u32 link_m;
3760 u32 link_n;
3761};
3762
3763static void
3764fdi_reduce_ratio(u32 *num, u32 *den)
3765{
3766 while (*num > 0xffffff || *den > 0xffffff) {
3767 *num >>= 1;
3768 *den >>= 1;
3769 }
3770}
3771
Zhenyu Wang2c072452009-06-05 15:38:42 +08003772static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003773ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3774 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003775{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003776 m_n->tu = 64; /* default size */
3777
Chris Wilson22ed1112010-12-04 01:01:29 +00003778 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3779 m_n->gmch_m = bits_per_pixel * pixel_clock;
3780 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003781 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3782
Chris Wilson22ed1112010-12-04 01:01:29 +00003783 m_n->link_m = pixel_clock;
3784 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003785 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3786}
3787
Chris Wilsona7615032011-01-12 17:04:08 +00003788static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
3789{
Keith Packard72bbe582011-09-26 16:09:45 -07003790 if (i915_panel_use_ssc >= 0)
3791 return i915_panel_use_ssc != 0;
3792 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07003793 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00003794}
3795
Jesse Barnes5a354202011-06-24 12:19:22 -07003796/**
3797 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
3798 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003799 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07003800 *
3801 * A pipe may be connected to one or more outputs. Based on the depth of the
3802 * attached framebuffer, choose a good color depth to use on the pipe.
3803 *
3804 * If possible, match the pipe depth to the fb depth. In some cases, this
3805 * isn't ideal, because the connected output supports a lesser or restricted
3806 * set of depths. Resolve that here:
3807 * LVDS typically supports only 6bpc, so clamp down in that case
3808 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
3809 * Displays may support a restricted set as well, check EDID and clamp as
3810 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003811 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07003812 *
3813 * RETURNS:
3814 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
3815 * true if they don't match).
3816 */
3817static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02003818 struct drm_framebuffer *fb,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003819 unsigned int *pipe_bpp,
3820 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07003821{
3822 struct drm_device *dev = crtc->dev;
3823 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes5a354202011-06-24 12:19:22 -07003824 struct drm_connector *connector;
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02003825 struct intel_encoder *intel_encoder;
Jesse Barnes5a354202011-06-24 12:19:22 -07003826 unsigned int display_bpc = UINT_MAX, bpc;
3827
3828 /* Walk the encoders & connectors on this crtc, get min bpc */
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02003829 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Jesse Barnes5a354202011-06-24 12:19:22 -07003830
3831 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
3832 unsigned int lvds_bpc;
3833
3834 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
3835 LVDS_A3_POWER_UP)
3836 lvds_bpc = 8;
3837 else
3838 lvds_bpc = 6;
3839
3840 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04003841 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003842 display_bpc = lvds_bpc;
3843 }
3844 continue;
3845 }
3846
Jesse Barnes5a354202011-06-24 12:19:22 -07003847 /* Not one of the known troublemakers, check the EDID */
3848 list_for_each_entry(connector, &dev->mode_config.connector_list,
3849 head) {
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02003850 if (connector->encoder != &intel_encoder->base)
Jesse Barnes5a354202011-06-24 12:19:22 -07003851 continue;
3852
Jesse Barnes62ac41a2011-07-28 12:55:14 -07003853 /* Don't use an invalid EDID bpc value */
3854 if (connector->display_info.bpc &&
3855 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04003856 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003857 display_bpc = connector->display_info.bpc;
3858 }
3859 }
3860
3861 /*
3862 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
3863 * through, clamp it down. (Note: >12bpc will be caught below.)
3864 */
3865 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
3866 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04003867 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07003868 display_bpc = 12;
3869 } else {
Adam Jackson82820492011-10-10 16:33:34 -04003870 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07003871 display_bpc = 8;
3872 }
3873 }
3874 }
3875
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003876 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
3877 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
3878 display_bpc = 6;
3879 }
3880
Jesse Barnes5a354202011-06-24 12:19:22 -07003881 /*
3882 * We could just drive the pipe at the highest bpc all the time and
3883 * enable dithering as needed, but that costs bandwidth. So choose
3884 * the minimum value that expresses the full color range of the fb but
3885 * also stays within the max display bpc discovered above.
3886 */
3887
Daniel Vetter94352cf2012-07-05 22:51:56 +02003888 switch (fb->depth) {
Jesse Barnes5a354202011-06-24 12:19:22 -07003889 case 8:
3890 bpc = 8; /* since we go through a colormap */
3891 break;
3892 case 15:
3893 case 16:
3894 bpc = 6; /* min is 18bpp */
3895 break;
3896 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07003897 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07003898 break;
3899 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07003900 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07003901 break;
3902 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07003903 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07003904 break;
3905 default:
3906 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
3907 bpc = min((unsigned int)8, display_bpc);
3908 break;
3909 }
3910
Keith Packard578393c2011-09-05 11:53:21 -07003911 display_bpc = min(display_bpc, bpc);
3912
Adam Jackson82820492011-10-10 16:33:34 -04003913 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
3914 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003915
Keith Packard578393c2011-09-05 11:53:21 -07003916 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07003917
3918 return display_bpc != bpc;
3919}
3920
Jesse Barnesa0c4da242012-06-15 11:55:13 -07003921static int vlv_get_refclk(struct drm_crtc *crtc)
3922{
3923 struct drm_device *dev = crtc->dev;
3924 struct drm_i915_private *dev_priv = dev->dev_private;
3925 int refclk = 27000; /* for DP & HDMI */
3926
3927 return 100000; /* only one validated so far */
3928
3929 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
3930 refclk = 96000;
3931 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3932 if (intel_panel_use_ssc(dev_priv))
3933 refclk = 100000;
3934 else
3935 refclk = 96000;
3936 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
3937 refclk = 100000;
3938 }
3939
3940 return refclk;
3941}
3942
Jesse Barnesc65d77d2011-12-15 12:30:36 -08003943static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
3944{
3945 struct drm_device *dev = crtc->dev;
3946 struct drm_i915_private *dev_priv = dev->dev_private;
3947 int refclk;
3948
Jesse Barnesa0c4da242012-06-15 11:55:13 -07003949 if (IS_VALLEYVIEW(dev)) {
3950 refclk = vlv_get_refclk(crtc);
3951 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08003952 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
3953 refclk = dev_priv->lvds_ssc_freq * 1000;
3954 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
3955 refclk / 1000);
3956 } else if (!IS_GEN2(dev)) {
3957 refclk = 96000;
3958 } else {
3959 refclk = 48000;
3960 }
3961
3962 return refclk;
3963}
3964
3965static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
3966 intel_clock_t *clock)
3967{
3968 /* SDVO TV has fixed PLL values depend on its clock range,
3969 this mirrors vbios setting. */
3970 if (adjusted_mode->clock >= 100000
3971 && adjusted_mode->clock < 140500) {
3972 clock->p1 = 2;
3973 clock->p2 = 10;
3974 clock->n = 3;
3975 clock->m1 = 16;
3976 clock->m2 = 8;
3977 } else if (adjusted_mode->clock >= 140500
3978 && adjusted_mode->clock <= 200000) {
3979 clock->p1 = 1;
3980 clock->p2 = 10;
3981 clock->n = 6;
3982 clock->m1 = 12;
3983 clock->m2 = 8;
3984 }
3985}
3986
Jesse Barnesa7516a02011-12-15 12:30:37 -08003987static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
3988 intel_clock_t *clock,
3989 intel_clock_t *reduced_clock)
3990{
3991 struct drm_device *dev = crtc->dev;
3992 struct drm_i915_private *dev_priv = dev->dev_private;
3993 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3994 int pipe = intel_crtc->pipe;
3995 u32 fp, fp2 = 0;
3996
3997 if (IS_PINEVIEW(dev)) {
3998 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
3999 if (reduced_clock)
4000 fp2 = (1 << reduced_clock->n) << 16 |
4001 reduced_clock->m1 << 8 | reduced_clock->m2;
4002 } else {
4003 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
4004 if (reduced_clock)
4005 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
4006 reduced_clock->m2;
4007 }
4008
4009 I915_WRITE(FP0(pipe), fp);
4010
4011 intel_crtc->lowfreq_avail = false;
4012 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4013 reduced_clock && i915_powersave) {
4014 I915_WRITE(FP1(pipe), fp2);
4015 intel_crtc->lowfreq_avail = true;
4016 } else {
4017 I915_WRITE(FP1(pipe), fp);
4018 }
4019}
4020
Daniel Vetter93e537a2012-03-28 23:11:26 +02004021static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
4022 struct drm_display_mode *adjusted_mode)
4023{
4024 struct drm_device *dev = crtc->dev;
4025 struct drm_i915_private *dev_priv = dev->dev_private;
4026 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4027 int pipe = intel_crtc->pipe;
Chris Wilson284d5df2012-04-14 17:41:59 +01004028 u32 temp;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004029
4030 temp = I915_READ(LVDS);
4031 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
4032 if (pipe == 1) {
4033 temp |= LVDS_PIPEB_SELECT;
4034 } else {
4035 temp &= ~LVDS_PIPEB_SELECT;
4036 }
4037 /* set the corresponsding LVDS_BORDER bit */
4038 temp |= dev_priv->lvds_border_bits;
4039 /* Set the B0-B3 data pairs corresponding to whether we're going to
4040 * set the DPLLs for dual-channel mode or not.
4041 */
4042 if (clock->p2 == 7)
4043 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
4044 else
4045 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
4046
4047 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4048 * appropriately here, but we need to look more thoroughly into how
4049 * panels behave in the two modes.
4050 */
4051 /* set the dithering flag on LVDS as needed */
4052 if (INTEL_INFO(dev)->gen >= 4) {
4053 if (dev_priv->lvds_dither)
4054 temp |= LVDS_ENABLE_DITHER;
4055 else
4056 temp &= ~LVDS_ENABLE_DITHER;
4057 }
Chris Wilson284d5df2012-04-14 17:41:59 +01004058 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Daniel Vetter93e537a2012-03-28 23:11:26 +02004059 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004060 temp |= LVDS_HSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004061 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004062 temp |= LVDS_VSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004063 I915_WRITE(LVDS, temp);
4064}
4065
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004066static void vlv_update_pll(struct drm_crtc *crtc,
4067 struct drm_display_mode *mode,
4068 struct drm_display_mode *adjusted_mode,
4069 intel_clock_t *clock, intel_clock_t *reduced_clock,
4070 int refclk, int num_connectors)
4071{
4072 struct drm_device *dev = crtc->dev;
4073 struct drm_i915_private *dev_priv = dev->dev_private;
4074 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4075 int pipe = intel_crtc->pipe;
4076 u32 dpll, mdiv, pdiv;
4077 u32 bestn, bestm1, bestm2, bestp1, bestp2;
4078 bool is_hdmi;
4079
4080 is_hdmi = intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4081
4082 bestn = clock->n;
4083 bestm1 = clock->m1;
4084 bestm2 = clock->m2;
4085 bestp1 = clock->p1;
4086 bestp2 = clock->p2;
4087
4088 /* Enable DPIO clock input */
4089 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4090 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4091 I915_WRITE(DPLL(pipe), dpll);
4092 POSTING_READ(DPLL(pipe));
4093
4094 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4095 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4096 mdiv |= ((bestn << DPIO_N_SHIFT));
4097 mdiv |= (1 << DPIO_POST_DIV_SHIFT);
4098 mdiv |= (1 << DPIO_K_SHIFT);
4099 mdiv |= DPIO_ENABLE_CALIBRATION;
4100 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4101
4102 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);
4103
4104 pdiv = DPIO_REFSEL_OVERRIDE | (5 << DPIO_PLL_MODESEL_SHIFT) |
4105 (3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
4106 (8 << DPIO_DRIVER_CTL_SHIFT) | (5 << DPIO_CLK_BIAS_CTL_SHIFT);
4107 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);
4108
4109 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x009f0051);
4110
4111 dpll |= DPLL_VCO_ENABLE;
4112 I915_WRITE(DPLL(pipe), dpll);
4113 POSTING_READ(DPLL(pipe));
4114 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4115 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4116
4117 if (is_hdmi) {
4118 u32 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4119
4120 if (temp > 1)
4121 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4122 else
4123 temp = 0;
4124
4125 I915_WRITE(DPLL_MD(pipe), temp);
4126 POSTING_READ(DPLL_MD(pipe));
4127 }
4128
4129 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x641); /* ??? */
4130}
4131
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004132static void i9xx_update_pll(struct drm_crtc *crtc,
4133 struct drm_display_mode *mode,
4134 struct drm_display_mode *adjusted_mode,
4135 intel_clock_t *clock, intel_clock_t *reduced_clock,
4136 int num_connectors)
4137{
4138 struct drm_device *dev = crtc->dev;
4139 struct drm_i915_private *dev_priv = dev->dev_private;
4140 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4141 int pipe = intel_crtc->pipe;
4142 u32 dpll;
4143 bool is_sdvo;
4144
4145 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4146 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4147
4148 dpll = DPLL_VGA_MODE_DIS;
4149
4150 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4151 dpll |= DPLLB_MODE_LVDS;
4152 else
4153 dpll |= DPLLB_MODE_DAC_SERIAL;
4154 if (is_sdvo) {
4155 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4156 if (pixel_multiplier > 1) {
4157 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4158 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4159 }
4160 dpll |= DPLL_DVO_HIGH_SPEED;
4161 }
4162 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4163 dpll |= DPLL_DVO_HIGH_SPEED;
4164
4165 /* compute bitmask from p1 value */
4166 if (IS_PINEVIEW(dev))
4167 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4168 else {
4169 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4170 if (IS_G4X(dev) && reduced_clock)
4171 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4172 }
4173 switch (clock->p2) {
4174 case 5:
4175 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4176 break;
4177 case 7:
4178 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4179 break;
4180 case 10:
4181 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4182 break;
4183 case 14:
4184 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4185 break;
4186 }
4187 if (INTEL_INFO(dev)->gen >= 4)
4188 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4189
4190 if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4191 dpll |= PLL_REF_INPUT_TVCLKINBC;
4192 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4193 /* XXX: just matching BIOS for now */
4194 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4195 dpll |= 3;
4196 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4197 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4198 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4199 else
4200 dpll |= PLL_REF_INPUT_DREFCLK;
4201
4202 dpll |= DPLL_VCO_ENABLE;
4203 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4204 POSTING_READ(DPLL(pipe));
4205 udelay(150);
4206
4207 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4208 * This is an exception to the general rule that mode_set doesn't turn
4209 * things on.
4210 */
4211 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4212 intel_update_lvds(crtc, clock, adjusted_mode);
4213
4214 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4215 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4216
4217 I915_WRITE(DPLL(pipe), dpll);
4218
4219 /* Wait for the clocks to stabilize. */
4220 POSTING_READ(DPLL(pipe));
4221 udelay(150);
4222
4223 if (INTEL_INFO(dev)->gen >= 4) {
4224 u32 temp = 0;
4225 if (is_sdvo) {
4226 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4227 if (temp > 1)
4228 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4229 else
4230 temp = 0;
4231 }
4232 I915_WRITE(DPLL_MD(pipe), temp);
4233 } else {
4234 /* The pixel multiplier can only be updated once the
4235 * DPLL is enabled and the clocks are stable.
4236 *
4237 * So write it again.
4238 */
4239 I915_WRITE(DPLL(pipe), dpll);
4240 }
4241}
4242
4243static void i8xx_update_pll(struct drm_crtc *crtc,
4244 struct drm_display_mode *adjusted_mode,
4245 intel_clock_t *clock,
4246 int num_connectors)
4247{
4248 struct drm_device *dev = crtc->dev;
4249 struct drm_i915_private *dev_priv = dev->dev_private;
4250 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4251 int pipe = intel_crtc->pipe;
4252 u32 dpll;
4253
4254 dpll = DPLL_VGA_MODE_DIS;
4255
4256 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4257 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4258 } else {
4259 if (clock->p1 == 2)
4260 dpll |= PLL_P1_DIVIDE_BY_TWO;
4261 else
4262 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4263 if (clock->p2 == 4)
4264 dpll |= PLL_P2_DIVIDE_BY_4;
4265 }
4266
4267 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4268 /* XXX: just matching BIOS for now */
4269 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4270 dpll |= 3;
4271 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4272 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4273 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4274 else
4275 dpll |= PLL_REF_INPUT_DREFCLK;
4276
4277 dpll |= DPLL_VCO_ENABLE;
4278 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4279 POSTING_READ(DPLL(pipe));
4280 udelay(150);
4281
4282 I915_WRITE(DPLL(pipe), dpll);
4283
4284 /* Wait for the clocks to stabilize. */
4285 POSTING_READ(DPLL(pipe));
4286 udelay(150);
4287
4288 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4289 * This is an exception to the general rule that mode_set doesn't turn
4290 * things on.
4291 */
4292 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4293 intel_update_lvds(crtc, clock, adjusted_mode);
4294
4295 /* The pixel multiplier can only be updated once the
4296 * DPLL is enabled and the clocks are stable.
4297 *
4298 * So write it again.
4299 */
4300 I915_WRITE(DPLL(pipe), dpll);
4301}
4302
Eric Anholtf564048e2011-03-30 13:01:02 -07004303static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4304 struct drm_display_mode *mode,
4305 struct drm_display_mode *adjusted_mode,
4306 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004307 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004308{
4309 struct drm_device *dev = crtc->dev;
4310 struct drm_i915_private *dev_priv = dev->dev_private;
4311 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4312 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004313 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004314 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004315 intel_clock_t clock, reduced_clock;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004316 u32 dspcntr, pipeconf, vsyncshift;
4317 bool ok, has_reduced_clock = false, is_sdvo = false;
4318 bool is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004319 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004320 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004321 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004322
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004323 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004324 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004325 case INTEL_OUTPUT_LVDS:
4326 is_lvds = true;
4327 break;
4328 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004329 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004330 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004331 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004332 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004333 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004334 case INTEL_OUTPUT_TVOUT:
4335 is_tv = true;
4336 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004337 case INTEL_OUTPUT_DISPLAYPORT:
4338 is_dp = true;
4339 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004340 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004341
Eric Anholtc751ce42010-03-25 11:48:48 -07004342 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004343 }
4344
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004345 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004346
Ma Lingd4906092009-03-18 20:13:27 +08004347 /*
4348 * Returns a set of divisors for the desired target clock with the given
4349 * refclk, or FALSE. The returned values represent the clock equation:
4350 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4351 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004352 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004353 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4354 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004355 if (!ok) {
4356 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004357 return -EINVAL;
4358 }
4359
4360 /* Ensure that the cursor is valid for the new mode before changing... */
4361 intel_crtc_update_cursor(crtc, true);
4362
4363 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004364 /*
4365 * Ensure we match the reduced clock's P to the target clock.
4366 * If the clocks don't match, we can't switch the display clock
4367 * by using the FP0/FP1. In such case we will disable the LVDS
4368 * downclock feature.
4369 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004370 has_reduced_clock = limit->find_pll(limit, crtc,
4371 dev_priv->lvds_downclock,
4372 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004373 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004374 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004375 }
4376
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004377 if (is_sdvo && is_tv)
4378 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004379
Jesse Barnesa7516a02011-12-15 12:30:37 -08004380 i9xx_update_pll_dividers(crtc, &clock, has_reduced_clock ?
4381 &reduced_clock : NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07004382
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004383 if (IS_GEN2(dev))
4384 i8xx_update_pll(crtc, adjusted_mode, &clock, num_connectors);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004385 else if (IS_VALLEYVIEW(dev))
4386 vlv_update_pll(crtc, mode,adjusted_mode, &clock, NULL,
4387 refclk, num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004388 else
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004389 i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
4390 has_reduced_clock ? &reduced_clock : NULL,
4391 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004392
4393 /* setup pipeconf */
4394 pipeconf = I915_READ(PIPECONF(pipe));
4395
4396 /* Set up the display plane register */
4397 dspcntr = DISPPLANE_GAMMA_ENABLE;
4398
Eric Anholt929c77f2011-03-30 13:01:04 -07004399 if (pipe == 0)
4400 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4401 else
4402 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07004403
4404 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4405 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4406 * core speed.
4407 *
4408 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4409 * pipe == 0 check?
4410 */
4411 if (mode->clock >
4412 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4413 pipeconf |= PIPECONF_DOUBLE_WIDE;
4414 else
4415 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4416 }
4417
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004418 /* default to 8bpc */
4419 pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
4420 if (is_dp) {
4421 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4422 pipeconf |= PIPECONF_BPP_6 |
4423 PIPECONF_DITHER_EN |
4424 PIPECONF_DITHER_TYPE_SP;
4425 }
4426 }
4427
Eric Anholtf564048e2011-03-30 13:01:02 -07004428 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4429 drm_mode_debug_printmodeline(mode);
4430
Jesse Barnesa7516a02011-12-15 12:30:37 -08004431 if (HAS_PIPE_CXSR(dev)) {
4432 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004433 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4434 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004435 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07004436 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4437 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4438 }
4439 }
4440
Keith Packard617cf882012-02-08 13:53:38 -08004441 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01004442 if (!IS_GEN2(dev) &&
4443 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004444 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4445 /* the chip adds 2 halflines automatically */
Eric Anholtf564048e2011-03-30 13:01:02 -07004446 adjusted_mode->crtc_vtotal -= 1;
Eric Anholtf564048e2011-03-30 13:01:02 -07004447 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004448 vsyncshift = adjusted_mode->crtc_hsync_start
4449 - adjusted_mode->crtc_htotal/2;
4450 } else {
Keith Packard617cf882012-02-08 13:53:38 -08004451 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004452 vsyncshift = 0;
4453 }
4454
4455 if (!IS_GEN3(dev))
4456 I915_WRITE(VSYNCSHIFT(pipe), vsyncshift);
Eric Anholtf564048e2011-03-30 13:01:02 -07004457
4458 I915_WRITE(HTOTAL(pipe),
4459 (adjusted_mode->crtc_hdisplay - 1) |
4460 ((adjusted_mode->crtc_htotal - 1) << 16));
4461 I915_WRITE(HBLANK(pipe),
4462 (adjusted_mode->crtc_hblank_start - 1) |
4463 ((adjusted_mode->crtc_hblank_end - 1) << 16));
4464 I915_WRITE(HSYNC(pipe),
4465 (adjusted_mode->crtc_hsync_start - 1) |
4466 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4467
4468 I915_WRITE(VTOTAL(pipe),
4469 (adjusted_mode->crtc_vdisplay - 1) |
4470 ((adjusted_mode->crtc_vtotal - 1) << 16));
4471 I915_WRITE(VBLANK(pipe),
4472 (adjusted_mode->crtc_vblank_start - 1) |
4473 ((adjusted_mode->crtc_vblank_end - 1) << 16));
4474 I915_WRITE(VSYNC(pipe),
4475 (adjusted_mode->crtc_vsync_start - 1) |
4476 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4477
4478 /* pipesrc and dspsize control the size that is scaled from,
4479 * which should always be the user's requested size.
4480 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004481 I915_WRITE(DSPSIZE(plane),
4482 ((mode->vdisplay - 1) << 16) |
4483 (mode->hdisplay - 1));
4484 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004485 I915_WRITE(PIPESRC(pipe),
4486 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4487
Eric Anholtf564048e2011-03-30 13:01:02 -07004488 I915_WRITE(PIPECONF(pipe), pipeconf);
4489 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004490 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07004491
4492 intel_wait_for_vblank(dev, pipe);
4493
Eric Anholtf564048e2011-03-30 13:01:02 -07004494 I915_WRITE(DSPCNTR(plane), dspcntr);
4495 POSTING_READ(DSPCNTR(plane));
4496
Daniel Vetter94352cf2012-07-05 22:51:56 +02004497 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004498
4499 intel_update_watermarks(dev);
4500
Eric Anholtf564048e2011-03-30 13:01:02 -07004501 return ret;
4502}
4503
Keith Packard9fb526d2011-09-26 22:24:57 -07004504/*
4505 * Initialize reference clocks when the driver loads
4506 */
4507void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004508{
4509 struct drm_i915_private *dev_priv = dev->dev_private;
4510 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004511 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004512 u32 temp;
4513 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004514 bool has_cpu_edp = false;
4515 bool has_pch_edp = false;
4516 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004517 bool has_ck505 = false;
4518 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004519
4520 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004521 list_for_each_entry(encoder, &mode_config->encoder_list,
4522 base.head) {
4523 switch (encoder->type) {
4524 case INTEL_OUTPUT_LVDS:
4525 has_panel = true;
4526 has_lvds = true;
4527 break;
4528 case INTEL_OUTPUT_EDP:
4529 has_panel = true;
4530 if (intel_encoder_is_pch_edp(&encoder->base))
4531 has_pch_edp = true;
4532 else
4533 has_cpu_edp = true;
4534 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004535 }
4536 }
4537
Keith Packard99eb6a02011-09-26 14:29:12 -07004538 if (HAS_PCH_IBX(dev)) {
4539 has_ck505 = dev_priv->display_clock_mode;
4540 can_ssc = has_ck505;
4541 } else {
4542 has_ck505 = false;
4543 can_ssc = true;
4544 }
4545
4546 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4547 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4548 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004549
4550 /* Ironlake: try to setup display ref clock before DPLL
4551 * enabling. This is only under driver's control after
4552 * PCH B stepping, previous chipset stepping should be
4553 * ignoring this setting.
4554 */
4555 temp = I915_READ(PCH_DREF_CONTROL);
4556 /* Always enable nonspread source */
4557 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004558
Keith Packard99eb6a02011-09-26 14:29:12 -07004559 if (has_ck505)
4560 temp |= DREF_NONSPREAD_CK505_ENABLE;
4561 else
4562 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004563
Keith Packard199e5d72011-09-22 12:01:57 -07004564 if (has_panel) {
4565 temp &= ~DREF_SSC_SOURCE_MASK;
4566 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004567
Keith Packard199e5d72011-09-22 12:01:57 -07004568 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07004569 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004570 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004571 temp |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02004572 } else
4573 temp &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004574
4575 /* Get SSC going before enabling the outputs */
4576 I915_WRITE(PCH_DREF_CONTROL, temp);
4577 POSTING_READ(PCH_DREF_CONTROL);
4578 udelay(200);
4579
Jesse Barnes13d83a62011-08-03 12:59:20 -07004580 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4581
4582 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07004583 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07004584 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004585 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004586 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004587 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07004588 else
4589 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004590 } else
4591 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4592
4593 I915_WRITE(PCH_DREF_CONTROL, temp);
4594 POSTING_READ(PCH_DREF_CONTROL);
4595 udelay(200);
4596 } else {
4597 DRM_DEBUG_KMS("Disabling SSC entirely\n");
4598
4599 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4600
4601 /* Turn off CPU output */
4602 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4603
4604 I915_WRITE(PCH_DREF_CONTROL, temp);
4605 POSTING_READ(PCH_DREF_CONTROL);
4606 udelay(200);
4607
4608 /* Turn off the SSC source */
4609 temp &= ~DREF_SSC_SOURCE_MASK;
4610 temp |= DREF_SSC_SOURCE_DISABLE;
4611
4612 /* Turn off SSC1 */
4613 temp &= ~ DREF_SSC1_ENABLE;
4614
Jesse Barnes13d83a62011-08-03 12:59:20 -07004615 I915_WRITE(PCH_DREF_CONTROL, temp);
4616 POSTING_READ(PCH_DREF_CONTROL);
4617 udelay(200);
4618 }
4619}
4620
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004621static int ironlake_get_refclk(struct drm_crtc *crtc)
4622{
4623 struct drm_device *dev = crtc->dev;
4624 struct drm_i915_private *dev_priv = dev->dev_private;
4625 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004626 struct intel_encoder *edp_encoder = NULL;
4627 int num_connectors = 0;
4628 bool is_lvds = false;
4629
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004630 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004631 switch (encoder->type) {
4632 case INTEL_OUTPUT_LVDS:
4633 is_lvds = true;
4634 break;
4635 case INTEL_OUTPUT_EDP:
4636 edp_encoder = encoder;
4637 break;
4638 }
4639 num_connectors++;
4640 }
4641
4642 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4643 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4644 dev_priv->lvds_ssc_freq);
4645 return dev_priv->lvds_ssc_freq * 1000;
4646 }
4647
4648 return 120000;
4649}
4650
Paulo Zanonic8203562012-09-12 10:06:29 -03004651static void ironlake_set_pipeconf(struct drm_crtc *crtc,
4652 struct drm_display_mode *adjusted_mode,
4653 bool dither)
4654{
4655 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
4656 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4657 int pipe = intel_crtc->pipe;
4658 uint32_t val;
4659
4660 val = I915_READ(PIPECONF(pipe));
4661
4662 val &= ~PIPE_BPC_MASK;
4663 switch (intel_crtc->bpp) {
4664 case 18:
4665 val |= PIPE_6BPC;
4666 break;
4667 case 24:
4668 val |= PIPE_8BPC;
4669 break;
4670 case 30:
4671 val |= PIPE_10BPC;
4672 break;
4673 case 36:
4674 val |= PIPE_12BPC;
4675 break;
4676 default:
4677 val |= PIPE_8BPC;
4678 break;
4679 }
4680
4681 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
4682 if (dither)
4683 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
4684
4685 val &= ~PIPECONF_INTERLACE_MASK;
4686 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
4687 val |= PIPECONF_INTERLACED_ILK;
4688 else
4689 val |= PIPECONF_PROGRESSIVE;
4690
4691 I915_WRITE(PIPECONF(pipe), val);
4692 POSTING_READ(PIPECONF(pipe));
4693}
4694
Eric Anholtf564048e2011-03-30 13:01:02 -07004695static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
4696 struct drm_display_mode *mode,
4697 struct drm_display_mode *adjusted_mode,
4698 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004699 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004700{
4701 struct drm_device *dev = crtc->dev;
4702 struct drm_i915_private *dev_priv = dev->dev_private;
4703 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4704 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004705 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004706 int refclk, num_connectors = 0;
4707 intel_clock_t clock, reduced_clock;
Paulo Zanonia1f9e772012-09-12 10:06:32 -03004708 u32 dpll, fp = 0, fp2 = 0;
Eric Anholta07d6782011-03-30 13:01:08 -07004709 bool ok, has_reduced_clock = false, is_sdvo = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004710 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnese3aef172012-04-10 11:58:03 -07004711 struct intel_encoder *encoder, *edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08004712 const intel_limit_t *limit;
4713 int ret;
4714 struct fdi_m_n m_n = {0};
Eric Anholtfae14982011-03-30 13:01:09 -07004715 u32 temp;
Jesse Barnes5a354202011-06-24 12:19:22 -07004716 int target_clock, pixel_multiplier, lane, link_bw, factor;
4717 unsigned int pipe_bpp;
4718 bool dither;
Jesse Barnese3aef172012-04-10 11:58:03 -07004719 bool is_cpu_edp = false, is_pch_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004720
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004721 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004722 switch (encoder->type) {
4723 case INTEL_OUTPUT_LVDS:
4724 is_lvds = true;
4725 break;
4726 case INTEL_OUTPUT_SDVO:
4727 case INTEL_OUTPUT_HDMI:
4728 is_sdvo = true;
4729 if (encoder->needs_tv_clock)
4730 is_tv = true;
4731 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004732 case INTEL_OUTPUT_TVOUT:
4733 is_tv = true;
4734 break;
4735 case INTEL_OUTPUT_ANALOG:
4736 is_crt = true;
4737 break;
4738 case INTEL_OUTPUT_DISPLAYPORT:
4739 is_dp = true;
4740 break;
4741 case INTEL_OUTPUT_EDP:
Jesse Barnese3aef172012-04-10 11:58:03 -07004742 is_dp = true;
4743 if (intel_encoder_is_pch_edp(&encoder->base))
4744 is_pch_edp = true;
4745 else
4746 is_cpu_edp = true;
4747 edp_encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004748 break;
4749 }
4750
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004751 num_connectors++;
4752 }
4753
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004754 refclk = ironlake_get_refclk(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004755
4756 /*
4757 * Returns a set of divisors for the desired target clock with the given
4758 * refclk, or FALSE. The returned values represent the clock equation:
4759 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4760 */
4761 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004762 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4763 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004764 if (!ok) {
4765 DRM_ERROR("Couldn't find PLL settings for mode!\n");
4766 return -EINVAL;
4767 }
4768
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004769 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004770 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004771
Zhao Yakuiddc90032010-01-06 22:05:56 +08004772 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004773 /*
4774 * Ensure we match the reduced clock's P to the target clock.
4775 * If the clocks don't match, we can't switch the display clock
4776 * by using the FP0/FP1. In such case we will disable the LVDS
4777 * downclock feature.
4778 */
Zhao Yakuiddc90032010-01-06 22:05:56 +08004779 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01004780 dev_priv->lvds_downclock,
4781 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004782 &clock,
Chris Wilson5eddb702010-09-11 13:48:45 +01004783 &reduced_clock);
Jesse Barnes652c3932009-08-17 13:31:43 -07004784 }
Daniel Vetter61e96532012-05-30 14:52:26 +02004785
4786 if (is_sdvo && is_tv)
4787 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
4788
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004789
Zhenyu Wang2c072452009-06-05 15:38:42 +08004790 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07004791 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4792 lane = 0;
4793 /* CPU eDP doesn't require FDI link, so just set DP M/N
4794 according to current link config */
Jesse Barnese3aef172012-04-10 11:58:03 -07004795 if (is_cpu_edp) {
Jesse Barnese3aef172012-04-10 11:58:03 -07004796 intel_edp_link_config(edp_encoder, &lane, &link_bw);
Eric Anholt8febb292011-03-30 13:01:07 -07004797 } else {
Eric Anholt8febb292011-03-30 13:01:07 -07004798 /* FDI is a binary signal running at ~2.7GHz, encoding
4799 * each output octet as 10 bits. The actual frequency
4800 * is stored as a divider into a 100MHz clock, and the
4801 * mode pixel clock is stored in units of 1KHz.
4802 * Hence the bw of each lane in terms of the mode signal
4803 * is:
4804 */
4805 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004806 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004807
Daniel Vetter94bf2ce2012-06-04 18:39:19 +02004808 /* [e]DP over FDI requires target mode clock instead of link clock. */
4809 if (edp_encoder)
4810 target_clock = intel_edp_target_clock(edp_encoder, mode);
4811 else if (is_dp)
4812 target_clock = mode->clock;
4813 else
4814 target_clock = adjusted_mode->clock;
4815
Eric Anholt8febb292011-03-30 13:01:07 -07004816 /* determine panel color depth */
Daniel Vetter94352cf2012-07-05 22:51:56 +02004817 dither = intel_choose_pipe_bpp_dither(crtc, fb, &pipe_bpp, mode);
Paulo Zanonic8203562012-09-12 10:06:29 -03004818 if (is_lvds && dev_priv->lvds_dither)
4819 dither = true;
Eric Anholt8febb292011-03-30 13:01:07 -07004820
Paulo Zanonic8203562012-09-12 10:06:29 -03004821 if (pipe_bpp != 18 && pipe_bpp != 24 && pipe_bpp != 30 &&
4822 pipe_bpp != 36) {
4823 WARN(1, "intel_choose_pipe_bpp returned invalid value %d\n",
4824 pipe_bpp);
4825 pipe_bpp = 24;
4826 }
Jesse Barnes5a354202011-06-24 12:19:22 -07004827 intel_crtc->bpp = pipe_bpp;
Jesse Barnes5a354202011-06-24 12:19:22 -07004828
Eric Anholt8febb292011-03-30 13:01:07 -07004829 if (!lane) {
4830 /*
4831 * Account for spread spectrum to avoid
4832 * oversubscribing the link. Max center spread
4833 * is 2.5%; use 5% for safety's sake.
4834 */
Jesse Barnes5a354202011-06-24 12:19:22 -07004835 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
Eric Anholt8febb292011-03-30 13:01:07 -07004836 lane = bps / (link_bw * 8) + 1;
4837 }
4838
4839 intel_crtc->fdi_lanes = lane;
4840
4841 if (pixel_multiplier > 1)
4842 link_bw *= pixel_multiplier;
Jesse Barnes5a354202011-06-24 12:19:22 -07004843 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
4844 &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07004845
Eric Anholta07d6782011-03-30 13:01:08 -07004846 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
4847 if (has_reduced_clock)
4848 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4849 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08004850
Chris Wilsonc1858122010-12-03 21:35:48 +00004851 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07004852 factor = 21;
4853 if (is_lvds) {
4854 if ((intel_panel_use_ssc(dev_priv) &&
4855 dev_priv->lvds_ssc_freq == 100) ||
4856 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
4857 factor = 25;
4858 } else if (is_sdvo && is_tv)
4859 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00004860
Jesse Barnescb0e0932011-07-28 14:50:30 -07004861 if (clock.m < factor * clock.n)
Eric Anholt8febb292011-03-30 13:01:07 -07004862 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00004863
Chris Wilson5eddb702010-09-11 13:48:45 +01004864 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004865
Eric Anholta07d6782011-03-30 13:01:08 -07004866 if (is_lvds)
4867 dpll |= DPLLB_MODE_LVDS;
4868 else
4869 dpll |= DPLLB_MODE_DAC_SERIAL;
4870 if (is_sdvo) {
4871 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4872 if (pixel_multiplier > 1) {
4873 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08004874 }
Eric Anholta07d6782011-03-30 13:01:08 -07004875 dpll |= DPLL_DVO_HIGH_SPEED;
4876 }
Jesse Barnese3aef172012-04-10 11:58:03 -07004877 if (is_dp && !is_cpu_edp)
Eric Anholta07d6782011-03-30 13:01:08 -07004878 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08004879
Eric Anholta07d6782011-03-30 13:01:08 -07004880 /* compute bitmask from p1 value */
4881 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4882 /* also FPA1 */
4883 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4884
4885 switch (clock.p2) {
4886 case 5:
4887 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4888 break;
4889 case 7:
4890 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4891 break;
4892 case 10:
4893 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4894 break;
4895 case 14:
4896 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4897 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004898 }
4899
4900 if (is_sdvo && is_tv)
4901 dpll |= PLL_REF_INPUT_TVCLKINBC;
4902 else if (is_tv)
4903 /* XXX: just matching BIOS for now */
4904 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4905 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00004906 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Jesse Barnes79e53942008-11-07 14:24:08 -08004907 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4908 else
4909 dpll |= PLL_REF_INPUT_DREFCLK;
4910
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07004911 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004912 drm_mode_debug_printmodeline(mode);
4913
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03004914 /* CPU eDP is the only output that doesn't need a PCH PLL of its own on
4915 * pre-Haswell/LPT generation */
4916 if (HAS_PCH_LPT(dev)) {
4917 DRM_DEBUG_KMS("LPT detected: no PLL for pipe %d necessary\n",
4918 pipe);
4919 } else if (!is_cpu_edp) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004920 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01004921
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004922 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
4923 if (pll == NULL) {
4924 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
4925 pipe);
Jesse Barnes4b645f12011-10-12 09:51:31 -07004926 return -EINVAL;
4927 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004928 } else
4929 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004930
4931 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4932 * This is an exception to the general rule that mode_set doesn't turn
4933 * things on.
4934 */
4935 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07004936 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01004937 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes7885d202012-01-12 14:51:17 -08004938 if (HAS_PCH_CPT(dev)) {
4939 temp &= ~PORT_TRANS_SEL_MASK;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004940 temp |= PORT_TRANS_SEL_CPT(pipe);
Jesse Barnes7885d202012-01-12 14:51:17 -08004941 } else {
4942 if (pipe == 1)
4943 temp |= LVDS_PIPEB_SELECT;
4944 else
4945 temp &= ~LVDS_PIPEB_SELECT;
4946 }
Jesse Barnes4b645f12011-10-12 09:51:31 -07004947
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004948 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01004949 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08004950 /* Set the B0-B3 data pairs corresponding to whether we're going to
4951 * set the DPLLs for dual-channel mode or not.
4952 */
4953 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01004954 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08004955 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004956 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08004957
4958 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4959 * appropriately here, but we need to look more thoroughly into how
4960 * panels behave in the two modes.
4961 */
Chris Wilson284d5df2012-04-14 17:41:59 +01004962 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Bryan Freedaa9b5002011-01-12 13:43:19 -08004963 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004964 temp |= LVDS_HSYNC_POLARITY;
Bryan Freedaa9b5002011-01-12 13:43:19 -08004965 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004966 temp |= LVDS_VSYNC_POLARITY;
Eric Anholtfae14982011-03-30 13:01:09 -07004967 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004968 }
Jesse Barnes434ed092010-09-07 14:48:06 -07004969
Jesse Barnese3aef172012-04-10 11:58:03 -07004970 if (is_dp && !is_cpu_edp) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004971 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07004972 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004973 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004974 I915_WRITE(TRANSDATA_M1(pipe), 0);
4975 I915_WRITE(TRANSDATA_N1(pipe), 0);
4976 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
4977 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004978 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004979
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004980 if (intel_crtc->pch_pll) {
4981 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01004982
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004983 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004984 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004985 udelay(150);
4986
Eric Anholt8febb292011-03-30 13:01:07 -07004987 /* The pixel multiplier can only be updated once the
4988 * DPLL is enabled and the clocks are stable.
4989 *
4990 * So write it again.
4991 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004992 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08004993 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004994
Chris Wilson5eddb702010-09-11 13:48:45 +01004995 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004996 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07004997 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004998 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07004999 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005000 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005001 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005002 }
5003 }
5004
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005005 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005006 /* the chip adds 2 halflines automatically */
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005007 adjusted_mode->crtc_vtotal -= 1;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005008 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01005009 I915_WRITE(VSYNCSHIFT(pipe),
5010 adjusted_mode->crtc_hsync_start
5011 - adjusted_mode->crtc_htotal/2);
5012 } else {
Daniel Vetter0529a0d2012-01-28 14:49:24 +01005013 I915_WRITE(VSYNCSHIFT(pipe), 0);
5014 }
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005015
Chris Wilson5eddb702010-09-11 13:48:45 +01005016 I915_WRITE(HTOTAL(pipe),
5017 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005018 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005019 I915_WRITE(HBLANK(pipe),
5020 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005021 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005022 I915_WRITE(HSYNC(pipe),
5023 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005024 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005025
5026 I915_WRITE(VTOTAL(pipe),
5027 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005028 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005029 I915_WRITE(VBLANK(pipe),
5030 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005031 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005032 I915_WRITE(VSYNC(pipe),
5033 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005034 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005035
Eric Anholt8febb292011-03-30 13:01:07 -07005036 /* pipesrc controls the size that is scaled from, which should
5037 * always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08005038 */
Chris Wilson5eddb702010-09-11 13:48:45 +01005039 I915_WRITE(PIPESRC(pipe),
5040 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08005041
Eric Anholt8febb292011-03-30 13:01:07 -07005042 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
5043 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
5044 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
5045 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005046
Jesse Barnese3aef172012-04-10 11:58:03 -07005047 if (is_cpu_edp)
Eric Anholt8febb292011-03-30 13:01:07 -07005048 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005049
Paulo Zanonic8203562012-09-12 10:06:29 -03005050 ironlake_set_pipeconf(crtc, adjusted_mode, dither);
Jesse Barnes79e53942008-11-07 14:24:08 -08005051
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005052 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005053
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005054 /* Set up the display plane register */
5055 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005056 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005057
Daniel Vetter94352cf2012-07-05 22:51:56 +02005058 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005059
5060 intel_update_watermarks(dev);
5061
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03005062 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5063
Chris Wilson1f803ee2009-06-06 09:45:59 +01005064 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005065}
5066
Eric Anholtf564048e2011-03-30 13:01:02 -07005067static int intel_crtc_mode_set(struct drm_crtc *crtc,
5068 struct drm_display_mode *mode,
5069 struct drm_display_mode *adjusted_mode,
5070 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005071 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07005072{
5073 struct drm_device *dev = crtc->dev;
5074 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07005075 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5076 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005077 int ret;
5078
Eric Anholt0b701d22011-03-30 13:01:03 -07005079 drm_vblank_pre_modeset(dev, pipe);
5080
Eric Anholtf564048e2011-03-30 13:01:02 -07005081 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005082 x, y, fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005083 drm_vblank_post_modeset(dev, pipe);
5084
5085 return ret;
5086}
5087
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005088static bool intel_eld_uptodate(struct drm_connector *connector,
5089 int reg_eldv, uint32_t bits_eldv,
5090 int reg_elda, uint32_t bits_elda,
5091 int reg_edid)
5092{
5093 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5094 uint8_t *eld = connector->eld;
5095 uint32_t i;
5096
5097 i = I915_READ(reg_eldv);
5098 i &= bits_eldv;
5099
5100 if (!eld[0])
5101 return !i;
5102
5103 if (!i)
5104 return false;
5105
5106 i = I915_READ(reg_elda);
5107 i &= ~bits_elda;
5108 I915_WRITE(reg_elda, i);
5109
5110 for (i = 0; i < eld[2]; i++)
5111 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
5112 return false;
5113
5114 return true;
5115}
5116
Wu Fengguange0dac652011-09-05 14:25:34 +08005117static void g4x_write_eld(struct drm_connector *connector,
5118 struct drm_crtc *crtc)
5119{
5120 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5121 uint8_t *eld = connector->eld;
5122 uint32_t eldv;
5123 uint32_t len;
5124 uint32_t i;
5125
5126 i = I915_READ(G4X_AUD_VID_DID);
5127
5128 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
5129 eldv = G4X_ELDV_DEVCL_DEVBLC;
5130 else
5131 eldv = G4X_ELDV_DEVCTG;
5132
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005133 if (intel_eld_uptodate(connector,
5134 G4X_AUD_CNTL_ST, eldv,
5135 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
5136 G4X_HDMIW_HDMIEDID))
5137 return;
5138
Wu Fengguange0dac652011-09-05 14:25:34 +08005139 i = I915_READ(G4X_AUD_CNTL_ST);
5140 i &= ~(eldv | G4X_ELD_ADDR);
5141 len = (i >> 9) & 0x1f; /* ELD buffer size */
5142 I915_WRITE(G4X_AUD_CNTL_ST, i);
5143
5144 if (!eld[0])
5145 return;
5146
5147 len = min_t(uint8_t, eld[2], len);
5148 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5149 for (i = 0; i < len; i++)
5150 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
5151
5152 i = I915_READ(G4X_AUD_CNTL_ST);
5153 i |= eldv;
5154 I915_WRITE(G4X_AUD_CNTL_ST, i);
5155}
5156
Wang Xingchao83358c852012-08-16 22:43:37 +08005157static void haswell_write_eld(struct drm_connector *connector,
5158 struct drm_crtc *crtc)
5159{
5160 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5161 uint8_t *eld = connector->eld;
5162 struct drm_device *dev = crtc->dev;
5163 uint32_t eldv;
5164 uint32_t i;
5165 int len;
5166 int pipe = to_intel_crtc(crtc)->pipe;
5167 int tmp;
5168
5169 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
5170 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
5171 int aud_config = HSW_AUD_CFG(pipe);
5172 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
5173
5174
5175 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
5176
5177 /* Audio output enable */
5178 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
5179 tmp = I915_READ(aud_cntrl_st2);
5180 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
5181 I915_WRITE(aud_cntrl_st2, tmp);
5182
5183 /* Wait for 1 vertical blank */
5184 intel_wait_for_vblank(dev, pipe);
5185
5186 /* Set ELD valid state */
5187 tmp = I915_READ(aud_cntrl_st2);
5188 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
5189 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
5190 I915_WRITE(aud_cntrl_st2, tmp);
5191 tmp = I915_READ(aud_cntrl_st2);
5192 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
5193
5194 /* Enable HDMI mode */
5195 tmp = I915_READ(aud_config);
5196 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
5197 /* clear N_programing_enable and N_value_index */
5198 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
5199 I915_WRITE(aud_config, tmp);
5200
5201 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
5202
5203 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
5204
5205 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5206 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5207 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
5208 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5209 } else
5210 I915_WRITE(aud_config, 0);
5211
5212 if (intel_eld_uptodate(connector,
5213 aud_cntrl_st2, eldv,
5214 aud_cntl_st, IBX_ELD_ADDRESS,
5215 hdmiw_hdmiedid))
5216 return;
5217
5218 i = I915_READ(aud_cntrl_st2);
5219 i &= ~eldv;
5220 I915_WRITE(aud_cntrl_st2, i);
5221
5222 if (!eld[0])
5223 return;
5224
5225 i = I915_READ(aud_cntl_st);
5226 i &= ~IBX_ELD_ADDRESS;
5227 I915_WRITE(aud_cntl_st, i);
5228 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
5229 DRM_DEBUG_DRIVER("port num:%d\n", i);
5230
5231 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5232 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5233 for (i = 0; i < len; i++)
5234 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5235
5236 i = I915_READ(aud_cntrl_st2);
5237 i |= eldv;
5238 I915_WRITE(aud_cntrl_st2, i);
5239
5240}
5241
Wu Fengguange0dac652011-09-05 14:25:34 +08005242static void ironlake_write_eld(struct drm_connector *connector,
5243 struct drm_crtc *crtc)
5244{
5245 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5246 uint8_t *eld = connector->eld;
5247 uint32_t eldv;
5248 uint32_t i;
5249 int len;
5250 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06005251 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08005252 int aud_cntl_st;
5253 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08005254 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08005255
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08005256 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08005257 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
5258 aud_config = IBX_AUD_CFG(pipe);
5259 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005260 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08005261 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08005262 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
5263 aud_config = CPT_AUD_CFG(pipe);
5264 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005265 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08005266 }
5267
Wang Xingchao9b138a82012-08-09 16:52:18 +08005268 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08005269
5270 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08005271 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08005272 if (!i) {
5273 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
5274 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005275 eldv = IBX_ELD_VALIDB;
5276 eldv |= IBX_ELD_VALIDB << 4;
5277 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08005278 } else {
5279 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005280 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08005281 }
5282
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005283 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5284 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5285 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06005286 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5287 } else
5288 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005289
5290 if (intel_eld_uptodate(connector,
5291 aud_cntrl_st2, eldv,
5292 aud_cntl_st, IBX_ELD_ADDRESS,
5293 hdmiw_hdmiedid))
5294 return;
5295
Wu Fengguange0dac652011-09-05 14:25:34 +08005296 i = I915_READ(aud_cntrl_st2);
5297 i &= ~eldv;
5298 I915_WRITE(aud_cntrl_st2, i);
5299
5300 if (!eld[0])
5301 return;
5302
Wu Fengguange0dac652011-09-05 14:25:34 +08005303 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005304 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08005305 I915_WRITE(aud_cntl_st, i);
5306
5307 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5308 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5309 for (i = 0; i < len; i++)
5310 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5311
5312 i = I915_READ(aud_cntrl_st2);
5313 i |= eldv;
5314 I915_WRITE(aud_cntrl_st2, i);
5315}
5316
5317void intel_write_eld(struct drm_encoder *encoder,
5318 struct drm_display_mode *mode)
5319{
5320 struct drm_crtc *crtc = encoder->crtc;
5321 struct drm_connector *connector;
5322 struct drm_device *dev = encoder->dev;
5323 struct drm_i915_private *dev_priv = dev->dev_private;
5324
5325 connector = drm_select_eld(encoder, mode);
5326 if (!connector)
5327 return;
5328
5329 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5330 connector->base.id,
5331 drm_get_connector_name(connector),
5332 connector->encoder->base.id,
5333 drm_get_encoder_name(connector->encoder));
5334
5335 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
5336
5337 if (dev_priv->display.write_eld)
5338 dev_priv->display.write_eld(connector, crtc);
5339}
5340
Jesse Barnes79e53942008-11-07 14:24:08 -08005341/** Loads the palette/gamma unit for the CRTC with the prepared values */
5342void intel_crtc_load_lut(struct drm_crtc *crtc)
5343{
5344 struct drm_device *dev = crtc->dev;
5345 struct drm_i915_private *dev_priv = dev->dev_private;
5346 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005347 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005348 int i;
5349
5350 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00005351 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08005352 return;
5353
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005354 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07005355 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005356 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005357
Jesse Barnes79e53942008-11-07 14:24:08 -08005358 for (i = 0; i < 256; i++) {
5359 I915_WRITE(palreg + 4 * i,
5360 (intel_crtc->lut_r[i] << 16) |
5361 (intel_crtc->lut_g[i] << 8) |
5362 intel_crtc->lut_b[i]);
5363 }
5364}
5365
Chris Wilson560b85b2010-08-07 11:01:38 +01005366static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
5367{
5368 struct drm_device *dev = crtc->dev;
5369 struct drm_i915_private *dev_priv = dev->dev_private;
5370 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5371 bool visible = base != 0;
5372 u32 cntl;
5373
5374 if (intel_crtc->cursor_visible == visible)
5375 return;
5376
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005377 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01005378 if (visible) {
5379 /* On these chipsets we can only modify the base whilst
5380 * the cursor is disabled.
5381 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005382 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005383
5384 cntl &= ~(CURSOR_FORMAT_MASK);
5385 /* XXX width must be 64, stride 256 => 0x00 << 28 */
5386 cntl |= CURSOR_ENABLE |
5387 CURSOR_GAMMA_ENABLE |
5388 CURSOR_FORMAT_ARGB;
5389 } else
5390 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005391 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005392
5393 intel_crtc->cursor_visible = visible;
5394}
5395
5396static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
5397{
5398 struct drm_device *dev = crtc->dev;
5399 struct drm_i915_private *dev_priv = dev->dev_private;
5400 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5401 int pipe = intel_crtc->pipe;
5402 bool visible = base != 0;
5403
5404 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08005405 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01005406 if (base) {
5407 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
5408 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5409 cntl |= pipe << 28; /* Connect to correct pipe */
5410 } else {
5411 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5412 cntl |= CURSOR_MODE_DISABLE;
5413 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005414 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005415
5416 intel_crtc->cursor_visible = visible;
5417 }
5418 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005419 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005420}
5421
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005422static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
5423{
5424 struct drm_device *dev = crtc->dev;
5425 struct drm_i915_private *dev_priv = dev->dev_private;
5426 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5427 int pipe = intel_crtc->pipe;
5428 bool visible = base != 0;
5429
5430 if (intel_crtc->cursor_visible != visible) {
5431 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
5432 if (base) {
5433 cntl &= ~CURSOR_MODE;
5434 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5435 } else {
5436 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5437 cntl |= CURSOR_MODE_DISABLE;
5438 }
5439 I915_WRITE(CURCNTR_IVB(pipe), cntl);
5440
5441 intel_crtc->cursor_visible = visible;
5442 }
5443 /* and commit changes on next vblank */
5444 I915_WRITE(CURBASE_IVB(pipe), base);
5445}
5446
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005447/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005448static void intel_crtc_update_cursor(struct drm_crtc *crtc,
5449 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005450{
5451 struct drm_device *dev = crtc->dev;
5452 struct drm_i915_private *dev_priv = dev->dev_private;
5453 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5454 int pipe = intel_crtc->pipe;
5455 int x = intel_crtc->cursor_x;
5456 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01005457 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005458 bool visible;
5459
5460 pos = 0;
5461
Chris Wilson6b383a72010-09-13 13:54:26 +01005462 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005463 base = intel_crtc->cursor_addr;
5464 if (x > (int) crtc->fb->width)
5465 base = 0;
5466
5467 if (y > (int) crtc->fb->height)
5468 base = 0;
5469 } else
5470 base = 0;
5471
5472 if (x < 0) {
5473 if (x + intel_crtc->cursor_width < 0)
5474 base = 0;
5475
5476 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
5477 x = -x;
5478 }
5479 pos |= x << CURSOR_X_SHIFT;
5480
5481 if (y < 0) {
5482 if (y + intel_crtc->cursor_height < 0)
5483 base = 0;
5484
5485 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
5486 y = -y;
5487 }
5488 pos |= y << CURSOR_Y_SHIFT;
5489
5490 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01005491 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005492 return;
5493
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03005494 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005495 I915_WRITE(CURPOS_IVB(pipe), pos);
5496 ivb_update_cursor(crtc, base);
5497 } else {
5498 I915_WRITE(CURPOS(pipe), pos);
5499 if (IS_845G(dev) || IS_I865G(dev))
5500 i845_update_cursor(crtc, base);
5501 else
5502 i9xx_update_cursor(crtc, base);
5503 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005504}
5505
Jesse Barnes79e53942008-11-07 14:24:08 -08005506static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00005507 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08005508 uint32_t handle,
5509 uint32_t width, uint32_t height)
5510{
5511 struct drm_device *dev = crtc->dev;
5512 struct drm_i915_private *dev_priv = dev->dev_private;
5513 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00005514 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005515 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005516 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005517
Jesse Barnes79e53942008-11-07 14:24:08 -08005518 /* if we want to turn off the cursor ignore width and height */
5519 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005520 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005521 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00005522 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10005523 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005524 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08005525 }
5526
5527 /* Currently we only support 64x64 cursors */
5528 if (width != 64 || height != 64) {
5529 DRM_ERROR("we currently only support 64x64 cursors\n");
5530 return -EINVAL;
5531 }
5532
Chris Wilson05394f32010-11-08 19:18:58 +00005533 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00005534 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08005535 return -ENOENT;
5536
Chris Wilson05394f32010-11-08 19:18:58 +00005537 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005538 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10005539 ret = -ENOMEM;
5540 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08005541 }
5542
Dave Airlie71acb5e2008-12-30 20:31:46 +10005543 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005544 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005545 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00005546 if (obj->tiling_mode) {
5547 DRM_ERROR("cursor cannot be tiled\n");
5548 ret = -EINVAL;
5549 goto fail_locked;
5550 }
5551
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005552 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01005553 if (ret) {
5554 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005555 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005556 }
5557
Chris Wilsond9e86c02010-11-10 16:40:20 +00005558 ret = i915_gem_object_put_fence(obj);
5559 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005560 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00005561 goto fail_unpin;
5562 }
5563
Chris Wilson05394f32010-11-08 19:18:58 +00005564 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005565 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005566 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00005567 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005568 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
5569 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005570 if (ret) {
5571 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005572 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005573 }
Chris Wilson05394f32010-11-08 19:18:58 +00005574 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005575 }
5576
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005577 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04005578 I915_WRITE(CURSIZE, (height << 12) | width);
5579
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005580 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005581 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005582 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00005583 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10005584 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
5585 } else
5586 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00005587 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005588 }
Jesse Barnes80824002009-09-10 15:28:06 -07005589
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005590 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005591
5592 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00005593 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005594 intel_crtc->cursor_width = width;
5595 intel_crtc->cursor_height = height;
5596
Chris Wilson6b383a72010-09-13 13:54:26 +01005597 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005598
Jesse Barnes79e53942008-11-07 14:24:08 -08005599 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005600fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00005601 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005602fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10005603 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005604fail:
Chris Wilson05394f32010-11-08 19:18:58 +00005605 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10005606 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005607}
5608
5609static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
5610{
Jesse Barnes79e53942008-11-07 14:24:08 -08005611 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005612
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005613 intel_crtc->cursor_x = x;
5614 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07005615
Chris Wilson6b383a72010-09-13 13:54:26 +01005616 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08005617
5618 return 0;
5619}
5620
5621/** Sets the color ramps on behalf of RandR */
5622void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
5623 u16 blue, int regno)
5624{
5625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5626
5627 intel_crtc->lut_r[regno] = red >> 8;
5628 intel_crtc->lut_g[regno] = green >> 8;
5629 intel_crtc->lut_b[regno] = blue >> 8;
5630}
5631
Dave Airlieb8c00ac2009-10-06 13:54:01 +10005632void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
5633 u16 *blue, int regno)
5634{
5635 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5636
5637 *red = intel_crtc->lut_r[regno] << 8;
5638 *green = intel_crtc->lut_g[regno] << 8;
5639 *blue = intel_crtc->lut_b[regno] << 8;
5640}
5641
Jesse Barnes79e53942008-11-07 14:24:08 -08005642static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01005643 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08005644{
James Simmons72034252010-08-03 01:33:19 +01005645 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08005646 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005647
James Simmons72034252010-08-03 01:33:19 +01005648 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005649 intel_crtc->lut_r[i] = red[i] >> 8;
5650 intel_crtc->lut_g[i] = green[i] >> 8;
5651 intel_crtc->lut_b[i] = blue[i] >> 8;
5652 }
5653
5654 intel_crtc_load_lut(crtc);
5655}
5656
5657/**
5658 * Get a pipe with a simple mode set on it for doing load-based monitor
5659 * detection.
5660 *
5661 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07005662 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08005663 *
Eric Anholtc751ce42010-03-25 11:48:48 -07005664 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08005665 * configured for it. In the future, it could choose to temporarily disable
5666 * some outputs to free up a pipe for its use.
5667 *
5668 * \return crtc, or NULL if no pipes are available.
5669 */
5670
5671/* VESA 640x480x72Hz mode to set on the pipe */
5672static struct drm_display_mode load_detect_mode = {
5673 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
5674 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
5675};
5676
Chris Wilsond2dff872011-04-19 08:36:26 +01005677static struct drm_framebuffer *
5678intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005679 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01005680 struct drm_i915_gem_object *obj)
5681{
5682 struct intel_framebuffer *intel_fb;
5683 int ret;
5684
5685 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5686 if (!intel_fb) {
5687 drm_gem_object_unreference_unlocked(&obj->base);
5688 return ERR_PTR(-ENOMEM);
5689 }
5690
5691 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
5692 if (ret) {
5693 drm_gem_object_unreference_unlocked(&obj->base);
5694 kfree(intel_fb);
5695 return ERR_PTR(ret);
5696 }
5697
5698 return &intel_fb->base;
5699}
5700
5701static u32
5702intel_framebuffer_pitch_for_width(int width, int bpp)
5703{
5704 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
5705 return ALIGN(pitch, 64);
5706}
5707
5708static u32
5709intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
5710{
5711 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
5712 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
5713}
5714
5715static struct drm_framebuffer *
5716intel_framebuffer_create_for_mode(struct drm_device *dev,
5717 struct drm_display_mode *mode,
5718 int depth, int bpp)
5719{
5720 struct drm_i915_gem_object *obj;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005721 struct drm_mode_fb_cmd2 mode_cmd;
Chris Wilsond2dff872011-04-19 08:36:26 +01005722
5723 obj = i915_gem_alloc_object(dev,
5724 intel_framebuffer_size_for_mode(mode, bpp));
5725 if (obj == NULL)
5726 return ERR_PTR(-ENOMEM);
5727
5728 mode_cmd.width = mode->hdisplay;
5729 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005730 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
5731 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00005732 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01005733
5734 return intel_framebuffer_create(dev, &mode_cmd, obj);
5735}
5736
5737static struct drm_framebuffer *
5738mode_fits_in_fbdev(struct drm_device *dev,
5739 struct drm_display_mode *mode)
5740{
5741 struct drm_i915_private *dev_priv = dev->dev_private;
5742 struct drm_i915_gem_object *obj;
5743 struct drm_framebuffer *fb;
5744
5745 if (dev_priv->fbdev == NULL)
5746 return NULL;
5747
5748 obj = dev_priv->fbdev->ifb.obj;
5749 if (obj == NULL)
5750 return NULL;
5751
5752 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005753 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
5754 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01005755 return NULL;
5756
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005757 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01005758 return NULL;
5759
5760 return fb;
5761}
5762
Daniel Vetterd2434ab2012-08-12 21:20:10 +02005763bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01005764 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01005765 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005766{
5767 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02005768 struct intel_encoder *intel_encoder =
5769 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08005770 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005771 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005772 struct drm_crtc *crtc = NULL;
5773 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02005774 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005775 int i = -1;
5776
Chris Wilsond2dff872011-04-19 08:36:26 +01005777 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5778 connector->base.id, drm_get_connector_name(connector),
5779 encoder->base.id, drm_get_encoder_name(encoder));
5780
Jesse Barnes79e53942008-11-07 14:24:08 -08005781 /*
5782 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01005783 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005784 * - if the connector already has an assigned crtc, use it (but make
5785 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01005786 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005787 * - try to find the first unused crtc that can drive this connector,
5788 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08005789 */
5790
5791 /* See if we already have a CRTC for this connector */
5792 if (encoder->crtc) {
5793 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01005794
Daniel Vetter24218aa2012-08-12 19:27:11 +02005795 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01005796 old->load_detect_temp = false;
5797
5798 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02005799 if (connector->dpms != DRM_MODE_DPMS_ON)
5800 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01005801
Chris Wilson71731882011-04-19 23:10:58 +01005802 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005803 }
5804
5805 /* Find an unused one (if possible) */
5806 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
5807 i++;
5808 if (!(encoder->possible_crtcs & (1 << i)))
5809 continue;
5810 if (!possible_crtc->enabled) {
5811 crtc = possible_crtc;
5812 break;
5813 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005814 }
5815
5816 /*
5817 * If we didn't find an unused CRTC, don't use any.
5818 */
5819 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01005820 DRM_DEBUG_KMS("no pipe available for load-detect\n");
5821 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005822 }
5823
Daniel Vetterfc303102012-07-09 10:40:58 +02005824 intel_encoder->new_crtc = to_intel_crtc(crtc);
5825 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005826
5827 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02005828 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01005829 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01005830 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005831
Chris Wilson64927112011-04-20 07:25:26 +01005832 if (!mode)
5833 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08005834
Chris Wilsond2dff872011-04-19 08:36:26 +01005835 /* We need a framebuffer large enough to accommodate all accesses
5836 * that the plane may generate whilst we perform load detection.
5837 * We can not rely on the fbcon either being present (we get called
5838 * during its initialisation to detect all boot displays, or it may
5839 * not even exist) or that it is large enough to satisfy the
5840 * requested mode.
5841 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02005842 fb = mode_fits_in_fbdev(dev, mode);
5843 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01005844 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02005845 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
5846 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01005847 } else
5848 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02005849 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01005850 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter24218aa2012-08-12 19:27:11 +02005851 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08005852 }
Chris Wilsond2dff872011-04-19 08:36:26 +01005853
Daniel Vetter94352cf2012-07-05 22:51:56 +02005854 if (!intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01005855 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01005856 if (old->release_fb)
5857 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter24218aa2012-08-12 19:27:11 +02005858 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08005859 }
Chris Wilson71731882011-04-19 23:10:58 +01005860
Jesse Barnes79e53942008-11-07 14:24:08 -08005861 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005862 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005863
Chris Wilson71731882011-04-19 23:10:58 +01005864 return true;
Daniel Vetter24218aa2012-08-12 19:27:11 +02005865fail:
5866 connector->encoder = NULL;
5867 encoder->crtc = NULL;
Daniel Vetter24218aa2012-08-12 19:27:11 +02005868 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005869}
5870
Daniel Vetterd2434ab2012-08-12 21:20:10 +02005871void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01005872 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005873{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02005874 struct intel_encoder *intel_encoder =
5875 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01005876 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005877
Chris Wilsond2dff872011-04-19 08:36:26 +01005878 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5879 connector->base.id, drm_get_connector_name(connector),
5880 encoder->base.id, drm_get_encoder_name(encoder));
5881
Chris Wilson8261b192011-04-19 23:18:09 +01005882 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02005883 struct drm_crtc *crtc = encoder->crtc;
5884
5885 to_intel_connector(connector)->new_encoder = NULL;
5886 intel_encoder->new_crtc = NULL;
5887 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01005888
5889 if (old->release_fb)
5890 old->release_fb->funcs->destroy(old->release_fb);
5891
Chris Wilson0622a532011-04-21 09:32:11 +01005892 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08005893 }
5894
Eric Anholtc751ce42010-03-25 11:48:48 -07005895 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02005896 if (old->dpms_mode != DRM_MODE_DPMS_ON)
5897 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08005898}
5899
5900/* Returns the clock of the currently programmed mode of the given pipe. */
5901static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
5902{
5903 struct drm_i915_private *dev_priv = dev->dev_private;
5904 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5905 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08005906 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005907 u32 fp;
5908 intel_clock_t clock;
5909
5910 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01005911 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005912 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01005913 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005914
5915 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005916 if (IS_PINEVIEW(dev)) {
5917 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
5918 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08005919 } else {
5920 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
5921 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
5922 }
5923
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005924 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005925 if (IS_PINEVIEW(dev))
5926 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
5927 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08005928 else
5929 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08005930 DPLL_FPA01_P1_POST_DIV_SHIFT);
5931
5932 switch (dpll & DPLL_MODE_MASK) {
5933 case DPLLB_MODE_DAC_SERIAL:
5934 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
5935 5 : 10;
5936 break;
5937 case DPLLB_MODE_LVDS:
5938 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
5939 7 : 14;
5940 break;
5941 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08005942 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08005943 "mode\n", (int)(dpll & DPLL_MODE_MASK));
5944 return 0;
5945 }
5946
5947 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08005948 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005949 } else {
5950 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
5951
5952 if (is_lvds) {
5953 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
5954 DPLL_FPA01_P1_POST_DIV_SHIFT);
5955 clock.p2 = 14;
5956
5957 if ((dpll & PLL_REF_INPUT_MASK) ==
5958 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
5959 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08005960 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005961 } else
Shaohua Li21778322009-02-23 15:19:16 +08005962 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005963 } else {
5964 if (dpll & PLL_P1_DIVIDE_BY_TWO)
5965 clock.p1 = 2;
5966 else {
5967 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
5968 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
5969 }
5970 if (dpll & PLL_P2_DIVIDE_BY_4)
5971 clock.p2 = 4;
5972 else
5973 clock.p2 = 2;
5974
Shaohua Li21778322009-02-23 15:19:16 +08005975 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005976 }
5977 }
5978
5979 /* XXX: It would be nice to validate the clocks, but we can't reuse
5980 * i830PllIsValid() because it relies on the xf86_config connector
5981 * configuration being accurate, which it isn't necessarily.
5982 */
5983
5984 return clock.dot;
5985}
5986
5987/** Returns the currently programmed mode of the given pipe. */
5988struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
5989 struct drm_crtc *crtc)
5990{
Jesse Barnes548f2452011-02-17 10:40:53 -08005991 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005992 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5993 int pipe = intel_crtc->pipe;
5994 struct drm_display_mode *mode;
Jesse Barnes548f2452011-02-17 10:40:53 -08005995 int htot = I915_READ(HTOTAL(pipe));
5996 int hsync = I915_READ(HSYNC(pipe));
5997 int vtot = I915_READ(VTOTAL(pipe));
5998 int vsync = I915_READ(VSYNC(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005999
6000 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6001 if (!mode)
6002 return NULL;
6003
6004 mode->clock = intel_crtc_clock_get(dev, crtc);
6005 mode->hdisplay = (htot & 0xffff) + 1;
6006 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6007 mode->hsync_start = (hsync & 0xffff) + 1;
6008 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6009 mode->vdisplay = (vtot & 0xffff) + 1;
6010 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6011 mode->vsync_start = (vsync & 0xffff) + 1;
6012 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6013
6014 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006015
6016 return mode;
6017}
6018
Daniel Vetter3dec0092010-08-20 21:40:52 +02006019static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006020{
6021 struct drm_device *dev = crtc->dev;
6022 drm_i915_private_t *dev_priv = dev->dev_private;
6023 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6024 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006025 int dpll_reg = DPLL(pipe);
6026 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006027
Eric Anholtbad720f2009-10-22 16:11:14 -07006028 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006029 return;
6030
6031 if (!dev_priv->lvds_downclock_avail)
6032 return;
6033
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006034 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006035 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006036 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006037
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006038 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006039
6040 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6041 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006042 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006043
Jesse Barnes652c3932009-08-17 13:31:43 -07006044 dpll = I915_READ(dpll_reg);
6045 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006046 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006047 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006048}
6049
6050static void intel_decrease_pllclock(struct drm_crtc *crtc)
6051{
6052 struct drm_device *dev = crtc->dev;
6053 drm_i915_private_t *dev_priv = dev->dev_private;
6054 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006055
Eric Anholtbad720f2009-10-22 16:11:14 -07006056 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006057 return;
6058
6059 if (!dev_priv->lvds_downclock_avail)
6060 return;
6061
6062 /*
6063 * Since this is called by a timer, we should never get here in
6064 * the manual case.
6065 */
6066 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01006067 int pipe = intel_crtc->pipe;
6068 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02006069 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01006070
Zhao Yakui44d98a62009-10-09 11:39:40 +08006071 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006072
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006073 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006074
Chris Wilson074b5e12012-05-02 12:07:06 +01006075 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006076 dpll |= DISPLAY_RATE_SELECT_FPA1;
6077 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006078 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006079 dpll = I915_READ(dpll_reg);
6080 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006081 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006082 }
6083
6084}
6085
Chris Wilsonf047e392012-07-21 12:31:41 +01006086void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07006087{
Chris Wilsonf047e392012-07-21 12:31:41 +01006088 i915_update_gfx_val(dev->dev_private);
6089}
6090
6091void intel_mark_idle(struct drm_device *dev)
6092{
Chris Wilsonf047e392012-07-21 12:31:41 +01006093}
6094
6095void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
6096{
6097 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07006098 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006099
6100 if (!i915_powersave)
6101 return;
6102
Jesse Barnes652c3932009-08-17 13:31:43 -07006103 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07006104 if (!crtc->fb)
6105 continue;
6106
Chris Wilsonf047e392012-07-21 12:31:41 +01006107 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6108 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006109 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006110}
6111
Chris Wilsonf047e392012-07-21 12:31:41 +01006112void intel_mark_fb_idle(struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07006113{
Chris Wilsonf047e392012-07-21 12:31:41 +01006114 struct drm_device *dev = obj->base.dev;
6115 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006116
Chris Wilsonf047e392012-07-21 12:31:41 +01006117 if (!i915_powersave)
Chris Wilsonacb87df2012-05-03 15:47:57 +01006118 return;
6119
Jesse Barnes652c3932009-08-17 13:31:43 -07006120 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6121 if (!crtc->fb)
6122 continue;
6123
Chris Wilsonf047e392012-07-21 12:31:41 +01006124 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6125 intel_decrease_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006126 }
6127}
6128
Jesse Barnes79e53942008-11-07 14:24:08 -08006129static void intel_crtc_destroy(struct drm_crtc *crtc)
6130{
6131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006132 struct drm_device *dev = crtc->dev;
6133 struct intel_unpin_work *work;
6134 unsigned long flags;
6135
6136 spin_lock_irqsave(&dev->event_lock, flags);
6137 work = intel_crtc->unpin_work;
6138 intel_crtc->unpin_work = NULL;
6139 spin_unlock_irqrestore(&dev->event_lock, flags);
6140
6141 if (work) {
6142 cancel_work_sync(&work->work);
6143 kfree(work);
6144 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006145
6146 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006147
Jesse Barnes79e53942008-11-07 14:24:08 -08006148 kfree(intel_crtc);
6149}
6150
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006151static void intel_unpin_work_fn(struct work_struct *__work)
6152{
6153 struct intel_unpin_work *work =
6154 container_of(__work, struct intel_unpin_work, work);
6155
6156 mutex_lock(&work->dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01006157 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006158 drm_gem_object_unreference(&work->pending_flip_obj->base);
6159 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006160
Chris Wilson7782de32011-07-08 12:22:41 +01006161 intel_update_fbc(work->dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006162 mutex_unlock(&work->dev->struct_mutex);
6163 kfree(work);
6164}
6165
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006166static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006167 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006168{
6169 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006170 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6171 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00006172 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006173 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006174 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006175 unsigned long flags;
6176
6177 /* Ignore early vblank irqs */
6178 if (intel_crtc == NULL)
6179 return;
6180
Mario Kleiner49b14a52010-12-09 07:00:07 +01006181 do_gettimeofday(&tnow);
6182
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006183 spin_lock_irqsave(&dev->event_lock, flags);
6184 work = intel_crtc->unpin_work;
6185 if (work == NULL || !work->pending) {
6186 spin_unlock_irqrestore(&dev->event_lock, flags);
6187 return;
6188 }
6189
6190 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006191
6192 if (work->event) {
6193 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006194 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006195
6196 /* Called before vblank count and timestamps have
6197 * been updated for the vblank interval of flip
6198 * completion? Need to increment vblank count and
6199 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01006200 * to account for this. We assume this happened if we
6201 * get called over 0.9 frame durations after the last
6202 * timestamped vblank.
6203 *
6204 * This calculation can not be used with vrefresh rates
6205 * below 5Hz (10Hz to be on the safe side) without
6206 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006207 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01006208 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
6209 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006210 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006211 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
6212 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006213 }
6214
Mario Kleiner49b14a52010-12-09 07:00:07 +01006215 e->event.tv_sec = tvbl.tv_sec;
6216 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006217
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006218 list_add_tail(&e->base.link,
6219 &e->base.file_priv->event_list);
6220 wake_up_interruptible(&e->base.file_priv->event_wait);
6221 }
6222
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006223 drm_vblank_put(dev, intel_crtc->pipe);
6224
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006225 spin_unlock_irqrestore(&dev->event_lock, flags);
6226
Chris Wilson05394f32010-11-08 19:18:58 +00006227 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006228
Chris Wilsone59f2ba2010-10-07 17:28:15 +01006229 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00006230 &obj->pending_flip.counter);
6231 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01006232 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006233
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006234 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006235
6236 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006237}
6238
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006239void intel_finish_page_flip(struct drm_device *dev, int pipe)
6240{
6241 drm_i915_private_t *dev_priv = dev->dev_private;
6242 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6243
Mario Kleiner49b14a52010-12-09 07:00:07 +01006244 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006245}
6246
6247void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6248{
6249 drm_i915_private_t *dev_priv = dev->dev_private;
6250 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6251
Mario Kleiner49b14a52010-12-09 07:00:07 +01006252 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006253}
6254
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006255void intel_prepare_page_flip(struct drm_device *dev, int plane)
6256{
6257 drm_i915_private_t *dev_priv = dev->dev_private;
6258 struct intel_crtc *intel_crtc =
6259 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6260 unsigned long flags;
6261
6262 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08006263 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006264 if ((++intel_crtc->unpin_work->pending) > 1)
6265 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08006266 } else {
6267 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
6268 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006269 spin_unlock_irqrestore(&dev->event_lock, flags);
6270}
6271
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006272static int intel_gen2_queue_flip(struct drm_device *dev,
6273 struct drm_crtc *crtc,
6274 struct drm_framebuffer *fb,
6275 struct drm_i915_gem_object *obj)
6276{
6277 struct drm_i915_private *dev_priv = dev->dev_private;
6278 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006279 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006280 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006281 int ret;
6282
Daniel Vetter6d90c952012-04-26 23:28:05 +02006283 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006284 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006285 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006286
Daniel Vetter6d90c952012-04-26 23:28:05 +02006287 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006288 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006289 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006290
6291 /* Can't queue multiple flips, so wait for the previous
6292 * one to finish before executing the next.
6293 */
6294 if (intel_crtc->plane)
6295 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6296 else
6297 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006298 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
6299 intel_ring_emit(ring, MI_NOOP);
6300 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6301 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6302 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02006303 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006304 intel_ring_emit(ring, 0); /* aux display base address, unused */
6305 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006306 return 0;
6307
6308err_unpin:
6309 intel_unpin_fb_obj(obj);
6310err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006311 return ret;
6312}
6313
6314static int intel_gen3_queue_flip(struct drm_device *dev,
6315 struct drm_crtc *crtc,
6316 struct drm_framebuffer *fb,
6317 struct drm_i915_gem_object *obj)
6318{
6319 struct drm_i915_private *dev_priv = dev->dev_private;
6320 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006321 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006322 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006323 int ret;
6324
Daniel Vetter6d90c952012-04-26 23:28:05 +02006325 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006326 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006327 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006328
Daniel Vetter6d90c952012-04-26 23:28:05 +02006329 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006330 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006331 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006332
6333 if (intel_crtc->plane)
6334 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6335 else
6336 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006337 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
6338 intel_ring_emit(ring, MI_NOOP);
6339 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
6340 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6341 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02006342 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006343 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006344
Daniel Vetter6d90c952012-04-26 23:28:05 +02006345 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006346 return 0;
6347
6348err_unpin:
6349 intel_unpin_fb_obj(obj);
6350err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006351 return ret;
6352}
6353
6354static int intel_gen4_queue_flip(struct drm_device *dev,
6355 struct drm_crtc *crtc,
6356 struct drm_framebuffer *fb,
6357 struct drm_i915_gem_object *obj)
6358{
6359 struct drm_i915_private *dev_priv = dev->dev_private;
6360 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6361 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006362 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006363 int ret;
6364
Daniel Vetter6d90c952012-04-26 23:28:05 +02006365 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006366 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006367 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006368
Daniel Vetter6d90c952012-04-26 23:28:05 +02006369 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006370 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006371 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006372
6373 /* i965+ uses the linear or tiled offsets from the
6374 * Display Registers (which do not change across a page-flip)
6375 * so we need only reprogram the base address.
6376 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02006377 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6378 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6379 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02006380 intel_ring_emit(ring,
6381 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
6382 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006383
6384 /* XXX Enabling the panel-fitter across page-flip is so far
6385 * untested on non-native modes, so ignore it for now.
6386 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6387 */
6388 pf = 0;
6389 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006390 intel_ring_emit(ring, pf | pipesrc);
6391 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006392 return 0;
6393
6394err_unpin:
6395 intel_unpin_fb_obj(obj);
6396err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006397 return ret;
6398}
6399
6400static int intel_gen6_queue_flip(struct drm_device *dev,
6401 struct drm_crtc *crtc,
6402 struct drm_framebuffer *fb,
6403 struct drm_i915_gem_object *obj)
6404{
6405 struct drm_i915_private *dev_priv = dev->dev_private;
6406 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006407 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006408 uint32_t pf, pipesrc;
6409 int ret;
6410
Daniel Vetter6d90c952012-04-26 23:28:05 +02006411 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006412 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006413 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006414
Daniel Vetter6d90c952012-04-26 23:28:05 +02006415 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006416 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006417 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006418
Daniel Vetter6d90c952012-04-26 23:28:05 +02006419 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6420 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6421 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02006422 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006423
Chris Wilson99d9acd2012-04-17 20:37:00 +01006424 /* Contrary to the suggestions in the documentation,
6425 * "Enable Panel Fitter" does not seem to be required when page
6426 * flipping with a non-native mode, and worse causes a normal
6427 * modeset to fail.
6428 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
6429 */
6430 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006431 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006432 intel_ring_emit(ring, pf | pipesrc);
6433 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006434 return 0;
6435
6436err_unpin:
6437 intel_unpin_fb_obj(obj);
6438err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006439 return ret;
6440}
6441
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006442/*
6443 * On gen7 we currently use the blit ring because (in early silicon at least)
6444 * the render ring doesn't give us interrpts for page flip completion, which
6445 * means clients will hang after the first flip is queued. Fortunately the
6446 * blit ring generates interrupts properly, so use it instead.
6447 */
6448static int intel_gen7_queue_flip(struct drm_device *dev,
6449 struct drm_crtc *crtc,
6450 struct drm_framebuffer *fb,
6451 struct drm_i915_gem_object *obj)
6452{
6453 struct drm_i915_private *dev_priv = dev->dev_private;
6454 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6455 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02006456 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006457 int ret;
6458
6459 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6460 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006461 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006462
Daniel Vettercb05d8d2012-05-23 14:02:00 +02006463 switch(intel_crtc->plane) {
6464 case PLANE_A:
6465 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
6466 break;
6467 case PLANE_B:
6468 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
6469 break;
6470 case PLANE_C:
6471 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
6472 break;
6473 default:
6474 WARN_ONCE(1, "unknown plane in flip command\n");
6475 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03006476 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02006477 }
6478
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006479 ret = intel_ring_begin(ring, 4);
6480 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006481 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006482
Daniel Vettercb05d8d2012-05-23 14:02:00 +02006483 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006484 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02006485 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006486 intel_ring_emit(ring, (MI_NOOP));
6487 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006488 return 0;
6489
6490err_unpin:
6491 intel_unpin_fb_obj(obj);
6492err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006493 return ret;
6494}
6495
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006496static int intel_default_queue_flip(struct drm_device *dev,
6497 struct drm_crtc *crtc,
6498 struct drm_framebuffer *fb,
6499 struct drm_i915_gem_object *obj)
6500{
6501 return -ENODEV;
6502}
6503
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006504static int intel_crtc_page_flip(struct drm_crtc *crtc,
6505 struct drm_framebuffer *fb,
6506 struct drm_pending_vblank_event *event)
6507{
6508 struct drm_device *dev = crtc->dev;
6509 struct drm_i915_private *dev_priv = dev->dev_private;
6510 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00006511 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006512 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6513 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006514 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01006515 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006516
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03006517 /* Can't change pixel format via MI display flips. */
6518 if (fb->pixel_format != crtc->fb->pixel_format)
6519 return -EINVAL;
6520
6521 /*
6522 * TILEOFF/LINOFF registers can't be changed via MI display flips.
6523 * Note that pitch changes could also affect these register.
6524 */
6525 if (INTEL_INFO(dev)->gen > 3 &&
6526 (fb->offsets[0] != crtc->fb->offsets[0] ||
6527 fb->pitches[0] != crtc->fb->pitches[0]))
6528 return -EINVAL;
6529
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006530 work = kzalloc(sizeof *work, GFP_KERNEL);
6531 if (work == NULL)
6532 return -ENOMEM;
6533
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006534 work->event = event;
6535 work->dev = crtc->dev;
6536 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006537 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006538 INIT_WORK(&work->work, intel_unpin_work_fn);
6539
Jesse Barnes7317c75e62011-08-29 09:45:28 -07006540 ret = drm_vblank_get(dev, intel_crtc->pipe);
6541 if (ret)
6542 goto free_work;
6543
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006544 /* We borrow the event spin lock for protecting unpin_work */
6545 spin_lock_irqsave(&dev->event_lock, flags);
6546 if (intel_crtc->unpin_work) {
6547 spin_unlock_irqrestore(&dev->event_lock, flags);
6548 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07006549 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01006550
6551 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006552 return -EBUSY;
6553 }
6554 intel_crtc->unpin_work = work;
6555 spin_unlock_irqrestore(&dev->event_lock, flags);
6556
6557 intel_fb = to_intel_framebuffer(fb);
6558 obj = intel_fb->obj;
6559
Chris Wilson79158102012-05-23 11:13:58 +01006560 ret = i915_mutex_lock_interruptible(dev);
6561 if (ret)
6562 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006563
Jesse Barnes75dfca82010-02-10 15:09:44 -08006564 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00006565 drm_gem_object_reference(&work->old_fb_obj->base);
6566 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006567
6568 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01006569
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006570 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006571
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006572 work->enable_stall_check = true;
6573
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006574 /* Block clients from rendering to the new back buffer until
6575 * the flip occurs and the object is no longer visible.
6576 */
Chris Wilson05394f32010-11-08 19:18:58 +00006577 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006578
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006579 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
6580 if (ret)
6581 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006582
Chris Wilson7782de32011-07-08 12:22:41 +01006583 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01006584 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006585 mutex_unlock(&dev->struct_mutex);
6586
Jesse Barnese5510fa2010-07-01 16:48:37 -07006587 trace_i915_flip_request(intel_crtc->plane, obj);
6588
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006589 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01006590
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006591cleanup_pending:
6592 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson05394f32010-11-08 19:18:58 +00006593 drm_gem_object_unreference(&work->old_fb_obj->base);
6594 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01006595 mutex_unlock(&dev->struct_mutex);
6596
Chris Wilson79158102012-05-23 11:13:58 +01006597cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01006598 spin_lock_irqsave(&dev->event_lock, flags);
6599 intel_crtc->unpin_work = NULL;
6600 spin_unlock_irqrestore(&dev->event_lock, flags);
6601
Jesse Barnes7317c75e62011-08-29 09:45:28 -07006602 drm_vblank_put(dev, intel_crtc->pipe);
6603free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01006604 kfree(work);
6605
6606 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006607}
6608
Chris Wilsonf6e5b162011-04-12 18:06:51 +01006609static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01006610 .mode_set_base_atomic = intel_pipe_set_base_atomic,
6611 .load_lut = intel_crtc_load_lut,
Daniel Vetter976f8a22012-07-08 22:34:21 +02006612 .disable = intel_crtc_noop,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01006613};
6614
Daniel Vetter6ed0f792012-07-08 19:41:43 +02006615bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
6616{
6617 struct intel_encoder *other_encoder;
6618 struct drm_crtc *crtc = &encoder->new_crtc->base;
6619
6620 if (WARN_ON(!crtc))
6621 return false;
6622
6623 list_for_each_entry(other_encoder,
6624 &crtc->dev->mode_config.encoder_list,
6625 base.head) {
6626
6627 if (&other_encoder->new_crtc->base != crtc ||
6628 encoder == other_encoder)
6629 continue;
6630 else
6631 return true;
6632 }
6633
6634 return false;
6635}
6636
Daniel Vetter50f56112012-07-02 09:35:43 +02006637static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
6638 struct drm_crtc *crtc)
6639{
6640 struct drm_device *dev;
6641 struct drm_crtc *tmp;
6642 int crtc_mask = 1;
6643
6644 WARN(!crtc, "checking null crtc?\n");
6645
6646 dev = crtc->dev;
6647
6648 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
6649 if (tmp == crtc)
6650 break;
6651 crtc_mask <<= 1;
6652 }
6653
6654 if (encoder->possible_crtcs & crtc_mask)
6655 return true;
6656 return false;
6657}
6658
Daniel Vetter9a935852012-07-05 22:34:27 +02006659/**
6660 * intel_modeset_update_staged_output_state
6661 *
6662 * Updates the staged output configuration state, e.g. after we've read out the
6663 * current hw state.
6664 */
6665static void intel_modeset_update_staged_output_state(struct drm_device *dev)
6666{
6667 struct intel_encoder *encoder;
6668 struct intel_connector *connector;
6669
6670 list_for_each_entry(connector, &dev->mode_config.connector_list,
6671 base.head) {
6672 connector->new_encoder =
6673 to_intel_encoder(connector->base.encoder);
6674 }
6675
6676 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
6677 base.head) {
6678 encoder->new_crtc =
6679 to_intel_crtc(encoder->base.crtc);
6680 }
6681}
6682
6683/**
6684 * intel_modeset_commit_output_state
6685 *
6686 * This function copies the stage display pipe configuration to the real one.
6687 */
6688static void intel_modeset_commit_output_state(struct drm_device *dev)
6689{
6690 struct intel_encoder *encoder;
6691 struct intel_connector *connector;
6692
6693 list_for_each_entry(connector, &dev->mode_config.connector_list,
6694 base.head) {
6695 connector->base.encoder = &connector->new_encoder->base;
6696 }
6697
6698 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
6699 base.head) {
6700 encoder->base.crtc = &encoder->new_crtc->base;
6701 }
6702}
6703
Daniel Vetter7758a112012-07-08 19:40:39 +02006704static struct drm_display_mode *
6705intel_modeset_adjusted_mode(struct drm_crtc *crtc,
6706 struct drm_display_mode *mode)
6707{
6708 struct drm_device *dev = crtc->dev;
6709 struct drm_display_mode *adjusted_mode;
6710 struct drm_encoder_helper_funcs *encoder_funcs;
6711 struct intel_encoder *encoder;
6712
6713 adjusted_mode = drm_mode_duplicate(dev, mode);
6714 if (!adjusted_mode)
6715 return ERR_PTR(-ENOMEM);
6716
6717 /* Pass our mode to the connectors and the CRTC to give them a chance to
6718 * adjust it according to limitations or connector properties, and also
6719 * a chance to reject the mode entirely.
6720 */
6721 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
6722 base.head) {
6723
6724 if (&encoder->new_crtc->base != crtc)
6725 continue;
6726 encoder_funcs = encoder->base.helper_private;
6727 if (!(encoder_funcs->mode_fixup(&encoder->base, mode,
6728 adjusted_mode))) {
6729 DRM_DEBUG_KMS("Encoder fixup failed\n");
6730 goto fail;
6731 }
6732 }
6733
6734 if (!(intel_crtc_mode_fixup(crtc, mode, adjusted_mode))) {
6735 DRM_DEBUG_KMS("CRTC fixup failed\n");
6736 goto fail;
6737 }
6738 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
6739
6740 return adjusted_mode;
6741fail:
6742 drm_mode_destroy(dev, adjusted_mode);
6743 return ERR_PTR(-EINVAL);
6744}
6745
Daniel Vettere2e1ed42012-07-08 21:14:38 +02006746/* Computes which crtcs are affected and sets the relevant bits in the mask. For
6747 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
6748static void
6749intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
6750 unsigned *prepare_pipes, unsigned *disable_pipes)
6751{
6752 struct intel_crtc *intel_crtc;
6753 struct drm_device *dev = crtc->dev;
6754 struct intel_encoder *encoder;
6755 struct intel_connector *connector;
6756 struct drm_crtc *tmp_crtc;
6757
6758 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
6759
6760 /* Check which crtcs have changed outputs connected to them, these need
6761 * to be part of the prepare_pipes mask. We don't (yet) support global
6762 * modeset across multiple crtcs, so modeset_pipes will only have one
6763 * bit set at most. */
6764 list_for_each_entry(connector, &dev->mode_config.connector_list,
6765 base.head) {
6766 if (connector->base.encoder == &connector->new_encoder->base)
6767 continue;
6768
6769 if (connector->base.encoder) {
6770 tmp_crtc = connector->base.encoder->crtc;
6771
6772 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
6773 }
6774
6775 if (connector->new_encoder)
6776 *prepare_pipes |=
6777 1 << connector->new_encoder->new_crtc->pipe;
6778 }
6779
6780 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
6781 base.head) {
6782 if (encoder->base.crtc == &encoder->new_crtc->base)
6783 continue;
6784
6785 if (encoder->base.crtc) {
6786 tmp_crtc = encoder->base.crtc;
6787
6788 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
6789 }
6790
6791 if (encoder->new_crtc)
6792 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
6793 }
6794
6795 /* Check for any pipes that will be fully disabled ... */
6796 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
6797 base.head) {
6798 bool used = false;
6799
6800 /* Don't try to disable disabled crtcs. */
6801 if (!intel_crtc->base.enabled)
6802 continue;
6803
6804 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
6805 base.head) {
6806 if (encoder->new_crtc == intel_crtc)
6807 used = true;
6808 }
6809
6810 if (!used)
6811 *disable_pipes |= 1 << intel_crtc->pipe;
6812 }
6813
6814
6815 /* set_mode is also used to update properties on life display pipes. */
6816 intel_crtc = to_intel_crtc(crtc);
6817 if (crtc->enabled)
6818 *prepare_pipes |= 1 << intel_crtc->pipe;
6819
6820 /* We only support modeset on one single crtc, hence we need to do that
6821 * only for the passed in crtc iff we change anything else than just
6822 * disable crtcs.
6823 *
6824 * This is actually not true, to be fully compatible with the old crtc
6825 * helper we automatically disable _any_ output (i.e. doesn't need to be
6826 * connected to the crtc we're modesetting on) if it's disconnected.
6827 * Which is a rather nutty api (since changed the output configuration
6828 * without userspace's explicit request can lead to confusion), but
6829 * alas. Hence we currently need to modeset on all pipes we prepare. */
6830 if (*prepare_pipes)
6831 *modeset_pipes = *prepare_pipes;
6832
6833 /* ... and mask these out. */
6834 *modeset_pipes &= ~(*disable_pipes);
6835 *prepare_pipes &= ~(*disable_pipes);
6836}
6837
Daniel Vetterea9d7582012-07-10 10:42:52 +02006838static bool intel_crtc_in_use(struct drm_crtc *crtc)
6839{
6840 struct drm_encoder *encoder;
6841 struct drm_device *dev = crtc->dev;
6842
6843 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
6844 if (encoder->crtc == crtc)
6845 return true;
6846
6847 return false;
6848}
6849
6850static void
6851intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
6852{
6853 struct intel_encoder *intel_encoder;
6854 struct intel_crtc *intel_crtc;
6855 struct drm_connector *connector;
6856
6857 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
6858 base.head) {
6859 if (!intel_encoder->base.crtc)
6860 continue;
6861
6862 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
6863
6864 if (prepare_pipes & (1 << intel_crtc->pipe))
6865 intel_encoder->connectors_active = false;
6866 }
6867
6868 intel_modeset_commit_output_state(dev);
6869
6870 /* Update computed state. */
6871 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
6872 base.head) {
6873 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
6874 }
6875
6876 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
6877 if (!connector->encoder || !connector->encoder->crtc)
6878 continue;
6879
6880 intel_crtc = to_intel_crtc(connector->encoder->crtc);
6881
6882 if (prepare_pipes & (1 << intel_crtc->pipe)) {
6883 connector->dpms = DRM_MODE_DPMS_ON;
6884
6885 intel_encoder = to_intel_encoder(connector->encoder);
6886 intel_encoder->connectors_active = true;
6887 }
6888 }
6889
6890}
6891
Daniel Vetter25c5b262012-07-08 22:08:04 +02006892#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
6893 list_for_each_entry((intel_crtc), \
6894 &(dev)->mode_config.crtc_list, \
6895 base.head) \
6896 if (mask & (1 <<(intel_crtc)->pipe)) \
6897
Daniel Vetterb9805142012-08-31 17:37:33 +02006898void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02006899intel_modeset_check_state(struct drm_device *dev)
6900{
6901 struct intel_crtc *crtc;
6902 struct intel_encoder *encoder;
6903 struct intel_connector *connector;
6904
6905 list_for_each_entry(connector, &dev->mode_config.connector_list,
6906 base.head) {
6907 /* This also checks the encoder/connector hw state with the
6908 * ->get_hw_state callbacks. */
6909 intel_connector_check_state(connector);
6910
6911 WARN(&connector->new_encoder->base != connector->base.encoder,
6912 "connector's staged encoder doesn't match current encoder\n");
6913 }
6914
6915 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
6916 base.head) {
6917 bool enabled = false;
6918 bool active = false;
6919 enum pipe pipe, tracked_pipe;
6920
6921 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
6922 encoder->base.base.id,
6923 drm_get_encoder_name(&encoder->base));
6924
6925 WARN(&encoder->new_crtc->base != encoder->base.crtc,
6926 "encoder's stage crtc doesn't match current crtc\n");
6927 WARN(encoder->connectors_active && !encoder->base.crtc,
6928 "encoder's active_connectors set, but no crtc\n");
6929
6930 list_for_each_entry(connector, &dev->mode_config.connector_list,
6931 base.head) {
6932 if (connector->base.encoder != &encoder->base)
6933 continue;
6934 enabled = true;
6935 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
6936 active = true;
6937 }
6938 WARN(!!encoder->base.crtc != enabled,
6939 "encoder's enabled state mismatch "
6940 "(expected %i, found %i)\n",
6941 !!encoder->base.crtc, enabled);
6942 WARN(active && !encoder->base.crtc,
6943 "active encoder with no crtc\n");
6944
6945 WARN(encoder->connectors_active != active,
6946 "encoder's computed active state doesn't match tracked active state "
6947 "(expected %i, found %i)\n", active, encoder->connectors_active);
6948
6949 active = encoder->get_hw_state(encoder, &pipe);
6950 WARN(active != encoder->connectors_active,
6951 "encoder's hw state doesn't match sw tracking "
6952 "(expected %i, found %i)\n",
6953 encoder->connectors_active, active);
6954
6955 if (!encoder->base.crtc)
6956 continue;
6957
6958 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
6959 WARN(active && pipe != tracked_pipe,
6960 "active encoder's pipe doesn't match"
6961 "(expected %i, found %i)\n",
6962 tracked_pipe, pipe);
6963
6964 }
6965
6966 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
6967 base.head) {
6968 bool enabled = false;
6969 bool active = false;
6970
6971 DRM_DEBUG_KMS("[CRTC:%d]\n",
6972 crtc->base.base.id);
6973
6974 WARN(crtc->active && !crtc->base.enabled,
6975 "active crtc, but not enabled in sw tracking\n");
6976
6977 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
6978 base.head) {
6979 if (encoder->base.crtc != &crtc->base)
6980 continue;
6981 enabled = true;
6982 if (encoder->connectors_active)
6983 active = true;
6984 }
6985 WARN(active != crtc->active,
6986 "crtc's computed active state doesn't match tracked active state "
6987 "(expected %i, found %i)\n", active, crtc->active);
6988 WARN(enabled != crtc->base.enabled,
6989 "crtc's computed enabled state doesn't match tracked enabled state "
6990 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
6991
6992 assert_pipe(dev->dev_private, crtc->pipe, crtc->active);
6993 }
6994}
6995
Daniel Vettera6778b32012-07-02 09:56:42 +02006996bool intel_set_mode(struct drm_crtc *crtc,
6997 struct drm_display_mode *mode,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006998 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02006999{
7000 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02007001 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vettera6778b32012-07-02 09:56:42 +02007002 struct drm_display_mode *adjusted_mode, saved_mode, saved_hwmode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007003 struct drm_encoder_helper_funcs *encoder_funcs;
Daniel Vettera6778b32012-07-02 09:56:42 +02007004 struct drm_encoder *encoder;
Daniel Vetter25c5b262012-07-08 22:08:04 +02007005 struct intel_crtc *intel_crtc;
7006 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Daniel Vettera6778b32012-07-02 09:56:42 +02007007 bool ret = true;
7008
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007009 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02007010 &prepare_pipes, &disable_pipes);
7011
7012 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7013 modeset_pipes, prepare_pipes, disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007014
Daniel Vetter976f8a22012-07-08 22:34:21 +02007015 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
7016 intel_crtc_disable(&intel_crtc->base);
7017
Daniel Vettera6778b32012-07-02 09:56:42 +02007018 saved_hwmode = crtc->hwmode;
7019 saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007020
Daniel Vetter25c5b262012-07-08 22:08:04 +02007021 /* Hack: Because we don't (yet) support global modeset on multiple
7022 * crtcs, we don't keep track of the new mode for more than one crtc.
7023 * Hence simply check whether any bit is set in modeset_pipes in all the
7024 * pieces of code that are not yet converted to deal with mutliple crtcs
7025 * changing their mode at the same time. */
7026 adjusted_mode = NULL;
7027 if (modeset_pipes) {
7028 adjusted_mode = intel_modeset_adjusted_mode(crtc, mode);
7029 if (IS_ERR(adjusted_mode)) {
7030 return false;
7031 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007032 }
7033
Daniel Vetterea9d7582012-07-10 10:42:52 +02007034 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
7035 if (intel_crtc->base.enabled)
7036 dev_priv->display.crtc_disable(&intel_crtc->base);
7037 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007038
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02007039 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
7040 * to set it here already despite that we pass it down the callchain.
7041 */
7042 if (modeset_pipes)
Daniel Vetter25c5b262012-07-08 22:08:04 +02007043 crtc->mode = *mode;
Daniel Vetter7758a112012-07-08 19:40:39 +02007044
Daniel Vetterea9d7582012-07-10 10:42:52 +02007045 /* Only after disabling all output pipelines that will be changed can we
7046 * update the the output configuration. */
7047 intel_modeset_update_state(dev, prepare_pipes);
7048
Daniel Vettera6778b32012-07-02 09:56:42 +02007049 /* Set up the DPLL and any encoders state that needs to adjust or depend
7050 * on the DPLL.
7051 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007052 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
7053 ret = !intel_crtc_mode_set(&intel_crtc->base,
7054 mode, adjusted_mode,
7055 x, y, fb);
7056 if (!ret)
7057 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02007058
Daniel Vetter25c5b262012-07-08 22:08:04 +02007059 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vettera6778b32012-07-02 09:56:42 +02007060
Daniel Vetter25c5b262012-07-08 22:08:04 +02007061 if (encoder->crtc != &intel_crtc->base)
7062 continue;
Daniel Vettera6778b32012-07-02 09:56:42 +02007063
Daniel Vetter25c5b262012-07-08 22:08:04 +02007064 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7065 encoder->base.id, drm_get_encoder_name(encoder),
7066 mode->base.id, mode->name);
7067 encoder_funcs = encoder->helper_private;
7068 encoder_funcs->mode_set(encoder, mode, adjusted_mode);
7069 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007070 }
7071
7072 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007073 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
7074 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02007075
Daniel Vetter25c5b262012-07-08 22:08:04 +02007076 if (modeset_pipes) {
7077 /* Store real post-adjustment hardware mode. */
7078 crtc->hwmode = *adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007079
Daniel Vetter25c5b262012-07-08 22:08:04 +02007080 /* Calculate and store various constants which
7081 * are later needed by vblank and swap-completion
7082 * timestamping. They are derived from true hwmode.
7083 */
7084 drm_calc_timestamping_constants(crtc);
7085 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007086
7087 /* FIXME: add subpixel order */
7088done:
7089 drm_mode_destroy(dev, adjusted_mode);
Daniel Vetter25c5b262012-07-08 22:08:04 +02007090 if (!ret && crtc->enabled) {
Daniel Vettera6778b32012-07-02 09:56:42 +02007091 crtc->hwmode = saved_hwmode;
7092 crtc->mode = saved_mode;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007093 } else {
7094 intel_modeset_check_state(dev);
Daniel Vettera6778b32012-07-02 09:56:42 +02007095 }
7096
7097 return ret;
7098}
7099
Daniel Vetter25c5b262012-07-08 22:08:04 +02007100#undef for_each_intel_crtc_masked
7101
Daniel Vetterd9e55602012-07-04 22:16:09 +02007102static void intel_set_config_free(struct intel_set_config *config)
7103{
7104 if (!config)
7105 return;
7106
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007107 kfree(config->save_connector_encoders);
7108 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02007109 kfree(config);
7110}
7111
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007112static int intel_set_config_save_state(struct drm_device *dev,
7113 struct intel_set_config *config)
7114{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007115 struct drm_encoder *encoder;
7116 struct drm_connector *connector;
7117 int count;
7118
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007119 config->save_encoder_crtcs =
7120 kcalloc(dev->mode_config.num_encoder,
7121 sizeof(struct drm_crtc *), GFP_KERNEL);
7122 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007123 return -ENOMEM;
7124
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007125 config->save_connector_encoders =
7126 kcalloc(dev->mode_config.num_connector,
7127 sizeof(struct drm_encoder *), GFP_KERNEL);
7128 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007129 return -ENOMEM;
7130
7131 /* Copy data. Note that driver private data is not affected.
7132 * Should anything bad happen only the expected state is
7133 * restored, not the drivers personal bookkeeping.
7134 */
7135 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007136 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007137 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007138 }
7139
7140 count = 0;
7141 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007142 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007143 }
7144
7145 return 0;
7146}
7147
7148static void intel_set_config_restore_state(struct drm_device *dev,
7149 struct intel_set_config *config)
7150{
Daniel Vetter9a935852012-07-05 22:34:27 +02007151 struct intel_encoder *encoder;
7152 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007153 int count;
7154
7155 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007156 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7157 encoder->new_crtc =
7158 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007159 }
7160
7161 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007162 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
7163 connector->new_encoder =
7164 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007165 }
7166}
7167
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007168static void
7169intel_set_config_compute_mode_changes(struct drm_mode_set *set,
7170 struct intel_set_config *config)
7171{
7172
7173 /* We should be able to check here if the fb has the same properties
7174 * and then just flip_or_move it */
7175 if (set->crtc->fb != set->fb) {
7176 /* If we have no fb then treat it as a full mode set */
7177 if (set->crtc->fb == NULL) {
7178 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
7179 config->mode_changed = true;
7180 } else if (set->fb == NULL) {
7181 config->mode_changed = true;
7182 } else if (set->fb->depth != set->crtc->fb->depth) {
7183 config->mode_changed = true;
7184 } else if (set->fb->bits_per_pixel !=
7185 set->crtc->fb->bits_per_pixel) {
7186 config->mode_changed = true;
7187 } else
7188 config->fb_changed = true;
7189 }
7190
Daniel Vetter835c5872012-07-10 18:11:08 +02007191 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007192 config->fb_changed = true;
7193
7194 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
7195 DRM_DEBUG_KMS("modes are different, full mode set\n");
7196 drm_mode_debug_printmodeline(&set->crtc->mode);
7197 drm_mode_debug_printmodeline(set->mode);
7198 config->mode_changed = true;
7199 }
7200}
7201
Daniel Vetter2e431052012-07-04 22:42:15 +02007202static int
Daniel Vetter9a935852012-07-05 22:34:27 +02007203intel_modeset_stage_output_state(struct drm_device *dev,
7204 struct drm_mode_set *set,
7205 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02007206{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007207 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02007208 struct intel_connector *connector;
7209 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02007210 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02007211
Daniel Vetter9a935852012-07-05 22:34:27 +02007212 /* The upper layers ensure that we either disabl a crtc or have a list
7213 * of connectors. For paranoia, double-check this. */
7214 WARN_ON(!set->fb && (set->num_connectors != 0));
7215 WARN_ON(set->fb && (set->num_connectors == 0));
7216
Daniel Vetter50f56112012-07-02 09:35:43 +02007217 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007218 list_for_each_entry(connector, &dev->mode_config.connector_list,
7219 base.head) {
7220 /* Otherwise traverse passed in connector list and get encoders
7221 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007222 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02007223 if (set->connectors[ro] == &connector->base) {
7224 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02007225 break;
7226 }
7227 }
7228
Daniel Vetter9a935852012-07-05 22:34:27 +02007229 /* If we disable the crtc, disable all its connectors. Also, if
7230 * the connector is on the changing crtc but not on the new
7231 * connector list, disable it. */
7232 if ((!set->fb || ro == set->num_connectors) &&
7233 connector->base.encoder &&
7234 connector->base.encoder->crtc == set->crtc) {
7235 connector->new_encoder = NULL;
7236
7237 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
7238 connector->base.base.id,
7239 drm_get_connector_name(&connector->base));
7240 }
7241
7242
7243 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02007244 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007245 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02007246 }
Daniel Vetter50f56112012-07-02 09:35:43 +02007247
Daniel Vetter9a935852012-07-05 22:34:27 +02007248 /* Disable all disconnected encoders. */
7249 if (connector->base.status == connector_status_disconnected)
7250 connector->new_encoder = NULL;
7251 }
7252 /* connector->new_encoder is now updated for all connectors. */
7253
7254 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007255 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007256 list_for_each_entry(connector, &dev->mode_config.connector_list,
7257 base.head) {
7258 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02007259 continue;
7260
Daniel Vetter9a935852012-07-05 22:34:27 +02007261 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02007262
7263 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02007264 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02007265 new_crtc = set->crtc;
7266 }
7267
7268 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02007269 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
7270 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007271 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02007272 }
Daniel Vetter9a935852012-07-05 22:34:27 +02007273 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
7274
7275 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
7276 connector->base.base.id,
7277 drm_get_connector_name(&connector->base),
7278 new_crtc->base.id);
7279 }
7280
7281 /* Check for any encoders that needs to be disabled. */
7282 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7283 base.head) {
7284 list_for_each_entry(connector,
7285 &dev->mode_config.connector_list,
7286 base.head) {
7287 if (connector->new_encoder == encoder) {
7288 WARN_ON(!connector->new_encoder->new_crtc);
7289
7290 goto next_encoder;
7291 }
7292 }
7293 encoder->new_crtc = NULL;
7294next_encoder:
7295 /* Only now check for crtc changes so we don't miss encoders
7296 * that will be disabled. */
7297 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02007298 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007299 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02007300 }
7301 }
Daniel Vetter9a935852012-07-05 22:34:27 +02007302 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007303
Daniel Vetter2e431052012-07-04 22:42:15 +02007304 return 0;
7305}
7306
7307static int intel_crtc_set_config(struct drm_mode_set *set)
7308{
7309 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02007310 struct drm_mode_set save_set;
7311 struct intel_set_config *config;
7312 int ret;
7313 int i;
7314
Daniel Vetter8d3e3752012-07-05 16:09:09 +02007315 BUG_ON(!set);
7316 BUG_ON(!set->crtc);
7317 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02007318
7319 if (!set->mode)
7320 set->fb = NULL;
7321
Daniel Vetter431e50f2012-07-10 17:53:42 +02007322 /* The fb helper likes to play gross jokes with ->mode_set_config.
7323 * Unfortunately the crtc helper doesn't do much at all for this case,
7324 * so we have to cope with this madness until the fb helper is fixed up. */
7325 if (set->fb && set->num_connectors == 0)
7326 return 0;
7327
Daniel Vetter2e431052012-07-04 22:42:15 +02007328 if (set->fb) {
7329 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
7330 set->crtc->base.id, set->fb->base.id,
7331 (int)set->num_connectors, set->x, set->y);
7332 } else {
7333 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02007334 }
7335
7336 dev = set->crtc->dev;
7337
7338 ret = -ENOMEM;
7339 config = kzalloc(sizeof(*config), GFP_KERNEL);
7340 if (!config)
7341 goto out_config;
7342
7343 ret = intel_set_config_save_state(dev, config);
7344 if (ret)
7345 goto out_config;
7346
7347 save_set.crtc = set->crtc;
7348 save_set.mode = &set->crtc->mode;
7349 save_set.x = set->crtc->x;
7350 save_set.y = set->crtc->y;
7351 save_set.fb = set->crtc->fb;
7352
7353 /* Compute whether we need a full modeset, only an fb base update or no
7354 * change at all. In the future we might also check whether only the
7355 * mode changed, e.g. for LVDS where we only change the panel fitter in
7356 * such cases. */
7357 intel_set_config_compute_mode_changes(set, config);
7358
Daniel Vetter9a935852012-07-05 22:34:27 +02007359 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02007360 if (ret)
7361 goto fail;
7362
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007363 if (config->mode_changed) {
Daniel Vetter87f1faa2012-07-05 23:36:17 +02007364 if (set->mode) {
Daniel Vetter50f56112012-07-02 09:35:43 +02007365 DRM_DEBUG_KMS("attempting to set mode from"
7366 " userspace\n");
7367 drm_mode_debug_printmodeline(set->mode);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02007368 }
7369
7370 if (!intel_set_mode(set->crtc, set->mode,
7371 set->x, set->y, set->fb)) {
7372 DRM_ERROR("failed to set mode on [CRTC:%d]\n",
7373 set->crtc->base.id);
7374 ret = -EINVAL;
7375 goto fail;
7376 }
7377
7378 if (set->crtc->enabled) {
Daniel Vetter50f56112012-07-02 09:35:43 +02007379 DRM_DEBUG_KMS("Setting connector DPMS state to on\n");
7380 for (i = 0; i < set->num_connectors; i++) {
7381 DRM_DEBUG_KMS("\t[CONNECTOR:%d:%s] set DPMS on\n", set->connectors[i]->base.id,
7382 drm_get_connector_name(set->connectors[i]));
7383 set->connectors[i]->funcs->dpms(set->connectors[i], DRM_MODE_DPMS_ON);
7384 }
7385 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007386 } else if (config->fb_changed) {
Daniel Vetter4f660f42012-07-02 09:47:37 +02007387 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007388 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02007389 }
7390
Daniel Vetterd9e55602012-07-04 22:16:09 +02007391 intel_set_config_free(config);
7392
Daniel Vetter50f56112012-07-02 09:35:43 +02007393 return 0;
7394
7395fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007396 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02007397
7398 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007399 if (config->mode_changed &&
Daniel Vettera6778b32012-07-02 09:56:42 +02007400 !intel_set_mode(save_set.crtc, save_set.mode,
7401 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02007402 DRM_ERROR("failed to restore config after modeset failure\n");
7403
Daniel Vetterd9e55602012-07-04 22:16:09 +02007404out_config:
7405 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02007406 return ret;
7407}
7408
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007409static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007410 .cursor_set = intel_crtc_cursor_set,
7411 .cursor_move = intel_crtc_cursor_move,
7412 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02007413 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007414 .destroy = intel_crtc_destroy,
7415 .page_flip = intel_crtc_page_flip,
7416};
7417
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007418static void intel_pch_pll_init(struct drm_device *dev)
7419{
7420 drm_i915_private_t *dev_priv = dev->dev_private;
7421 int i;
7422
7423 if (dev_priv->num_pch_pll == 0) {
7424 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
7425 return;
7426 }
7427
7428 for (i = 0; i < dev_priv->num_pch_pll; i++) {
7429 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
7430 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
7431 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
7432 }
7433}
7434
Hannes Ederb358d0a2008-12-18 21:18:47 +01007435static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08007436{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08007437 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007438 struct intel_crtc *intel_crtc;
7439 int i;
7440
7441 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
7442 if (intel_crtc == NULL)
7443 return;
7444
7445 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
7446
7447 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08007448 for (i = 0; i < 256; i++) {
7449 intel_crtc->lut_r[i] = i;
7450 intel_crtc->lut_g[i] = i;
7451 intel_crtc->lut_b[i] = i;
7452 }
7453
Jesse Barnes80824002009-09-10 15:28:06 -07007454 /* Swap pipes & planes for FBC on pre-965 */
7455 intel_crtc->pipe = pipe;
7456 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01007457 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007458 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01007459 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07007460 }
7461
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08007462 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
7463 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
7464 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
7465 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
7466
Jesse Barnes5a354202011-06-24 12:19:22 -07007467 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07007468
Jesse Barnes79e53942008-11-07 14:24:08 -08007469 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08007470}
7471
Carl Worth08d7b3d2009-04-29 14:43:54 -07007472int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00007473 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07007474{
Carl Worth08d7b3d2009-04-29 14:43:54 -07007475 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02007476 struct drm_mode_object *drmmode_obj;
7477 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007478
Daniel Vetter1cff8f62012-04-24 09:55:08 +02007479 if (!drm_core_check_feature(dev, DRIVER_MODESET))
7480 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007481
Daniel Vetterc05422d2009-08-11 16:05:30 +02007482 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
7483 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07007484
Daniel Vetterc05422d2009-08-11 16:05:30 +02007485 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07007486 DRM_ERROR("no such CRTC id\n");
7487 return -EINVAL;
7488 }
7489
Daniel Vetterc05422d2009-08-11 16:05:30 +02007490 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
7491 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007492
Daniel Vetterc05422d2009-08-11 16:05:30 +02007493 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007494}
7495
Daniel Vetter66a92782012-07-12 20:08:18 +02007496static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08007497{
Daniel Vetter66a92782012-07-12 20:08:18 +02007498 struct drm_device *dev = encoder->base.dev;
7499 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007500 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007501 int entry = 0;
7502
Daniel Vetter66a92782012-07-12 20:08:18 +02007503 list_for_each_entry(source_encoder,
7504 &dev->mode_config.encoder_list, base.head) {
7505
7506 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08007507 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02007508
7509 /* Intel hw has only one MUX where enocoders could be cloned. */
7510 if (encoder->cloneable && source_encoder->cloneable)
7511 index_mask |= (1 << entry);
7512
Jesse Barnes79e53942008-11-07 14:24:08 -08007513 entry++;
7514 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01007515
Jesse Barnes79e53942008-11-07 14:24:08 -08007516 return index_mask;
7517}
7518
Chris Wilson4d302442010-12-14 19:21:29 +00007519static bool has_edp_a(struct drm_device *dev)
7520{
7521 struct drm_i915_private *dev_priv = dev->dev_private;
7522
7523 if (!IS_MOBILE(dev))
7524 return false;
7525
7526 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
7527 return false;
7528
7529 if (IS_GEN5(dev) &&
7530 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
7531 return false;
7532
7533 return true;
7534}
7535
Jesse Barnes79e53942008-11-07 14:24:08 -08007536static void intel_setup_outputs(struct drm_device *dev)
7537{
Eric Anholt725e30a2009-01-22 13:01:02 -08007538 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007539 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007540 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00007541 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08007542
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00007543 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00007544 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
7545 /* disable the panel fitter on everything but LVDS */
7546 I915_WRITE(PFIT_CONTROL, 0);
7547 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007548
Eric Anholtbad720f2009-10-22 16:11:14 -07007549 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007550 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007551
Chris Wilson4d302442010-12-14 19:21:29 +00007552 if (has_edp_a(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03007553 intel_dp_init(dev, DP_A, PORT_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08007554
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007555 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03007556 intel_dp_init(dev, PCH_DP_D, PORT_D);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007557 }
7558
7559 intel_crt_init(dev);
7560
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03007561 if (IS_HASWELL(dev)) {
7562 int found;
7563
7564 /* Haswell uses DDI functions to detect digital outputs */
7565 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
7566 /* DDI A only supports eDP */
7567 if (found)
7568 intel_ddi_init(dev, PORT_A);
7569
7570 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
7571 * register */
7572 found = I915_READ(SFUSE_STRAP);
7573
7574 if (found & SFUSE_STRAP_DDIB_DETECTED)
7575 intel_ddi_init(dev, PORT_B);
7576 if (found & SFUSE_STRAP_DDIC_DETECTED)
7577 intel_ddi_init(dev, PORT_C);
7578 if (found & SFUSE_STRAP_DDID_DETECTED)
7579 intel_ddi_init(dev, PORT_D);
7580 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007581 int found;
7582
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007583 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08007584 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01007585 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007586 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02007587 intel_hdmi_init(dev, HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007588 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03007589 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007590 }
7591
7592 if (I915_READ(HDMIC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02007593 intel_hdmi_init(dev, HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007594
Jesse Barnesb708a1d2012-06-11 14:39:56 -04007595 if (!dpd_is_edp && I915_READ(HDMID) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02007596 intel_hdmi_init(dev, HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007597
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007598 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03007599 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007600
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007601 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03007602 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07007603 } else if (IS_VALLEYVIEW(dev)) {
7604 int found;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007605
Jesse Barnes4a87d652012-06-15 11:55:16 -07007606 if (I915_READ(SDVOB) & PORT_DETECTED) {
7607 /* SDVOB multiplex with HDMIB */
7608 found = intel_sdvo_init(dev, SDVOB, true);
7609 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02007610 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07007611 if (!found && (I915_READ(DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03007612 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07007613 }
7614
7615 if (I915_READ(SDVOC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02007616 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnes4a87d652012-06-15 11:55:16 -07007617
7618 /* Shares lanes with HDMI on SDVOC */
7619 if (I915_READ(DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03007620 intel_dp_init(dev, DP_C, PORT_C);
Zhenyu Wang103a1962009-11-27 11:44:36 +08007621 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08007622 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08007623
Eric Anholt725e30a2009-01-22 13:01:02 -08007624 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007625 DRM_DEBUG_KMS("probing SDVOB\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01007626 found = intel_sdvo_init(dev, SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007627 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
7628 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02007629 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007630 }
Ma Ling27185ae2009-08-24 13:50:23 +08007631
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007632 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
7633 DRM_DEBUG_KMS("probing DP_B\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03007634 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007635 }
Eric Anholt725e30a2009-01-22 13:01:02 -08007636 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04007637
7638 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04007639
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007640 if (I915_READ(SDVOB) & SDVO_DETECTED) {
7641 DRM_DEBUG_KMS("probing SDVOC\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01007642 found = intel_sdvo_init(dev, SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007643 }
Ma Ling27185ae2009-08-24 13:50:23 +08007644
7645 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
7646
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007647 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
7648 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02007649 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007650 }
7651 if (SUPPORTS_INTEGRATED_DP(dev)) {
7652 DRM_DEBUG_KMS("probing DP_C\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03007653 intel_dp_init(dev, DP_C, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007654 }
Eric Anholt725e30a2009-01-22 13:01:02 -08007655 }
Ma Ling27185ae2009-08-24 13:50:23 +08007656
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007657 if (SUPPORTS_INTEGRATED_DP(dev) &&
7658 (I915_READ(DP_D) & DP_DETECTED)) {
7659 DRM_DEBUG_KMS("probing DP_D\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03007660 intel_dp_init(dev, DP_D, PORT_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007661 }
Eric Anholtbad720f2009-10-22 16:11:14 -07007662 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08007663 intel_dvo_init(dev);
7664
Zhenyu Wang103a1962009-11-27 11:44:36 +08007665 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08007666 intel_tv_init(dev);
7667
Chris Wilson4ef69c72010-09-09 15:14:28 +01007668 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7669 encoder->base.possible_crtcs = encoder->crtc_mask;
7670 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02007671 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08007672 }
Chris Wilson47356eb2011-01-11 17:06:04 +00007673
Paulo Zanoni40579ab2012-07-03 15:57:33 -03007674 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Keith Packard9fb526d2011-09-26 22:24:57 -07007675 ironlake_init_pch_refclk(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007676}
7677
7678static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
7679{
7680 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08007681
7682 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00007683 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007684
7685 kfree(intel_fb);
7686}
7687
7688static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00007689 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007690 unsigned int *handle)
7691{
7692 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00007693 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007694
Chris Wilson05394f32010-11-08 19:18:58 +00007695 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08007696}
7697
7698static const struct drm_framebuffer_funcs intel_fb_funcs = {
7699 .destroy = intel_user_framebuffer_destroy,
7700 .create_handle = intel_user_framebuffer_create_handle,
7701};
7702
Dave Airlie38651672010-03-30 05:34:13 +00007703int intel_framebuffer_init(struct drm_device *dev,
7704 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007705 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00007706 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08007707{
Jesse Barnes79e53942008-11-07 14:24:08 -08007708 int ret;
7709
Chris Wilson05394f32010-11-08 19:18:58 +00007710 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01007711 return -EINVAL;
7712
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007713 if (mode_cmd->pitches[0] & 63)
Chris Wilson57cd6502010-08-08 12:34:44 +01007714 return -EINVAL;
7715
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007716 switch (mode_cmd->pixel_format) {
Ville Syrjälä04b39242011-11-17 18:05:13 +02007717 case DRM_FORMAT_RGB332:
7718 case DRM_FORMAT_RGB565:
7719 case DRM_FORMAT_XRGB8888:
Jesse Barnesb250da72012-03-07 08:49:29 -08007720 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02007721 case DRM_FORMAT_ARGB8888:
7722 case DRM_FORMAT_XRGB2101010:
7723 case DRM_FORMAT_ARGB2101010:
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007724 /* RGB formats are common across chipsets */
Jesse Barnesb5626742011-06-24 12:19:27 -07007725 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02007726 case DRM_FORMAT_YUYV:
7727 case DRM_FORMAT_UYVY:
7728 case DRM_FORMAT_YVYU:
7729 case DRM_FORMAT_VYUY:
Chris Wilson57cd6502010-08-08 12:34:44 +01007730 break;
7731 default:
Eugeni Dodonovaca25842012-01-17 15:25:45 -02007732 DRM_DEBUG_KMS("unsupported pixel format %u\n",
7733 mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01007734 return -EINVAL;
7735 }
7736
Jesse Barnes79e53942008-11-07 14:24:08 -08007737 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
7738 if (ret) {
7739 DRM_ERROR("framebuffer init failed %d\n", ret);
7740 return ret;
7741 }
7742
7743 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08007744 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007745 return 0;
7746}
7747
Jesse Barnes79e53942008-11-07 14:24:08 -08007748static struct drm_framebuffer *
7749intel_user_framebuffer_create(struct drm_device *dev,
7750 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007751 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08007752{
Chris Wilson05394f32010-11-08 19:18:58 +00007753 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007754
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007755 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
7756 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00007757 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01007758 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08007759
Chris Wilsond2dff872011-04-19 08:36:26 +01007760 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08007761}
7762
Jesse Barnes79e53942008-11-07 14:24:08 -08007763static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08007764 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00007765 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08007766};
7767
Jesse Barnese70236a2009-09-21 10:42:27 -07007768/* Set up chip specific display functions */
7769static void intel_init_display(struct drm_device *dev)
7770{
7771 struct drm_i915_private *dev_priv = dev->dev_private;
7772
7773 /* We always want a DPMS function */
Eric Anholtf564048e2011-03-30 13:01:02 -07007774 if (HAS_PCH_SPLIT(dev)) {
Eric Anholtf564048e2011-03-30 13:01:02 -07007775 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02007776 dev_priv->display.crtc_enable = ironlake_crtc_enable;
7777 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007778 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07007779 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07007780 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07007781 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02007782 dev_priv->display.crtc_enable = i9xx_crtc_enable;
7783 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007784 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07007785 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07007786 }
Jesse Barnese70236a2009-09-21 10:42:27 -07007787
Jesse Barnese70236a2009-09-21 10:42:27 -07007788 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007789 if (IS_VALLEYVIEW(dev))
7790 dev_priv->display.get_display_clock_speed =
7791 valleyview_get_display_clock_speed;
7792 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07007793 dev_priv->display.get_display_clock_speed =
7794 i945_get_display_clock_speed;
7795 else if (IS_I915G(dev))
7796 dev_priv->display.get_display_clock_speed =
7797 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007798 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007799 dev_priv->display.get_display_clock_speed =
7800 i9xx_misc_get_display_clock_speed;
7801 else if (IS_I915GM(dev))
7802 dev_priv->display.get_display_clock_speed =
7803 i915gm_get_display_clock_speed;
7804 else if (IS_I865G(dev))
7805 dev_priv->display.get_display_clock_speed =
7806 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02007807 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007808 dev_priv->display.get_display_clock_speed =
7809 i855_get_display_clock_speed;
7810 else /* 852, 830 */
7811 dev_priv->display.get_display_clock_speed =
7812 i830_get_display_clock_speed;
7813
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007814 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01007815 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07007816 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08007817 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08007818 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07007819 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08007820 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07007821 } else if (IS_IVYBRIDGE(dev)) {
7822 /* FIXME: detect B0+ stepping and use auto training */
7823 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08007824 dev_priv->display.write_eld = ironlake_write_eld;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03007825 } else if (IS_HASWELL(dev)) {
7826 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08007827 dev_priv->display.write_eld = haswell_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007828 } else
7829 dev_priv->display.update_wm = NULL;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007830 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08007831 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07007832 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007833
7834 /* Default just returns -ENODEV to indicate unsupported */
7835 dev_priv->display.queue_flip = intel_default_queue_flip;
7836
7837 switch (INTEL_INFO(dev)->gen) {
7838 case 2:
7839 dev_priv->display.queue_flip = intel_gen2_queue_flip;
7840 break;
7841
7842 case 3:
7843 dev_priv->display.queue_flip = intel_gen3_queue_flip;
7844 break;
7845
7846 case 4:
7847 case 5:
7848 dev_priv->display.queue_flip = intel_gen4_queue_flip;
7849 break;
7850
7851 case 6:
7852 dev_priv->display.queue_flip = intel_gen6_queue_flip;
7853 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007854 case 7:
7855 dev_priv->display.queue_flip = intel_gen7_queue_flip;
7856 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007857 }
Jesse Barnese70236a2009-09-21 10:42:27 -07007858}
7859
Jesse Barnesb690e962010-07-19 13:53:12 -07007860/*
7861 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
7862 * resume, or other times. This quirk makes sure that's the case for
7863 * affected systems.
7864 */
Akshay Joshi0206e352011-08-16 15:34:10 -04007865static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07007866{
7867 struct drm_i915_private *dev_priv = dev->dev_private;
7868
7869 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02007870 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07007871}
7872
Keith Packard435793d2011-07-12 14:56:22 -07007873/*
7874 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
7875 */
7876static void quirk_ssc_force_disable(struct drm_device *dev)
7877{
7878 struct drm_i915_private *dev_priv = dev->dev_private;
7879 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02007880 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07007881}
7882
Carsten Emde4dca20e2012-03-15 15:56:26 +01007883/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01007884 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
7885 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01007886 */
7887static void quirk_invert_brightness(struct drm_device *dev)
7888{
7889 struct drm_i915_private *dev_priv = dev->dev_private;
7890 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02007891 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07007892}
7893
7894struct intel_quirk {
7895 int device;
7896 int subsystem_vendor;
7897 int subsystem_device;
7898 void (*hook)(struct drm_device *dev);
7899};
7900
Ben Widawskyc43b5632012-04-16 14:07:40 -07007901static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07007902 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04007903 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07007904
Jesse Barnesb690e962010-07-19 13:53:12 -07007905 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
7906 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
7907
Jesse Barnesb690e962010-07-19 13:53:12 -07007908 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
7909 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
7910
7911 /* 855 & before need to leave pipe A & dpll A up */
7912 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7913 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02007914 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07007915
7916 /* Lenovo U160 cannot use SSC on LVDS */
7917 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02007918
7919 /* Sony Vaio Y cannot use SSC on LVDS */
7920 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01007921
7922 /* Acer Aspire 5734Z must invert backlight brightness */
7923 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07007924};
7925
7926static void intel_init_quirks(struct drm_device *dev)
7927{
7928 struct pci_dev *d = dev->pdev;
7929 int i;
7930
7931 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
7932 struct intel_quirk *q = &intel_quirks[i];
7933
7934 if (d->device == q->device &&
7935 (d->subsystem_vendor == q->subsystem_vendor ||
7936 q->subsystem_vendor == PCI_ANY_ID) &&
7937 (d->subsystem_device == q->subsystem_device ||
7938 q->subsystem_device == PCI_ANY_ID))
7939 q->hook(dev);
7940 }
7941}
7942
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007943/* Disable the VGA plane that we never use */
7944static void i915_disable_vga(struct drm_device *dev)
7945{
7946 struct drm_i915_private *dev_priv = dev->dev_private;
7947 u8 sr1;
7948 u32 vga_reg;
7949
7950 if (HAS_PCH_SPLIT(dev))
7951 vga_reg = CPU_VGACNTRL;
7952 else
7953 vga_reg = VGACNTRL;
7954
7955 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07007956 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007957 sr1 = inb(VGA_SR_DATA);
7958 outb(sr1 | 1<<5, VGA_SR_DATA);
7959 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
7960 udelay(300);
7961
7962 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
7963 POSTING_READ(vga_reg);
7964}
7965
Daniel Vetterf8175862012-04-10 15:50:11 +02007966void intel_modeset_init_hw(struct drm_device *dev)
7967{
Eugeni Dodonov0232e922012-07-06 15:42:36 -03007968 /* We attempt to init the necessary power wells early in the initialization
7969 * time, so the subsystems that expect power to be enabled can work.
7970 */
7971 intel_init_power_wells(dev);
7972
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03007973 intel_prepare_ddi(dev);
7974
Daniel Vetterf8175862012-04-10 15:50:11 +02007975 intel_init_clock_gating(dev);
7976
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02007977 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02007978 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02007979 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02007980}
7981
Jesse Barnes79e53942008-11-07 14:24:08 -08007982void intel_modeset_init(struct drm_device *dev)
7983{
Jesse Barnes652c3932009-08-17 13:31:43 -07007984 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08007985 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007986
7987 drm_mode_config_init(dev);
7988
7989 dev->mode_config.min_width = 0;
7990 dev->mode_config.min_height = 0;
7991
Dave Airlie019d96c2011-09-29 16:20:42 +01007992 dev->mode_config.preferred_depth = 24;
7993 dev->mode_config.prefer_shadow = 1;
7994
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02007995 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08007996
Jesse Barnesb690e962010-07-19 13:53:12 -07007997 intel_init_quirks(dev);
7998
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007999 intel_init_pm(dev);
8000
Jesse Barnese70236a2009-09-21 10:42:27 -07008001 intel_init_display(dev);
8002
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008003 if (IS_GEN2(dev)) {
8004 dev->mode_config.max_width = 2048;
8005 dev->mode_config.max_height = 2048;
8006 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07008007 dev->mode_config.max_width = 4096;
8008 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08008009 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008010 dev->mode_config.max_width = 8192;
8011 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08008012 }
Daniel Vetterdd2757f2012-06-07 15:55:57 +02008013 dev->mode_config.fb_base = dev_priv->mm.gtt_base_addr;
Jesse Barnes79e53942008-11-07 14:24:08 -08008014
Zhao Yakui28c97732009-10-09 11:39:41 +08008015 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10008016 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08008017
Dave Airliea3524f12010-06-06 18:59:41 +10008018 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008019 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08008020 ret = intel_plane_init(dev, i);
8021 if (ret)
8022 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08008023 }
8024
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008025 intel_pch_pll_init(dev);
8026
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008027 /* Just disable it once at startup */
8028 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008029 intel_setup_outputs(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01008030}
8031
Daniel Vetter24929352012-07-02 20:28:59 +02008032static void
8033intel_connector_break_all_links(struct intel_connector *connector)
8034{
8035 connector->base.dpms = DRM_MODE_DPMS_OFF;
8036 connector->base.encoder = NULL;
8037 connector->encoder->connectors_active = false;
8038 connector->encoder->base.crtc = NULL;
8039}
8040
Daniel Vetter7fad7982012-07-04 17:51:47 +02008041static void intel_enable_pipe_a(struct drm_device *dev)
8042{
8043 struct intel_connector *connector;
8044 struct drm_connector *crt = NULL;
8045 struct intel_load_detect_pipe load_detect_temp;
8046
8047 /* We can't just switch on the pipe A, we need to set things up with a
8048 * proper mode and output configuration. As a gross hack, enable pipe A
8049 * by enabling the load detect pipe once. */
8050 list_for_each_entry(connector,
8051 &dev->mode_config.connector_list,
8052 base.head) {
8053 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
8054 crt = &connector->base;
8055 break;
8056 }
8057 }
8058
8059 if (!crt)
8060 return;
8061
8062 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
8063 intel_release_load_detect_pipe(crt, &load_detect_temp);
8064
8065
8066}
8067
Daniel Vetter24929352012-07-02 20:28:59 +02008068static void intel_sanitize_crtc(struct intel_crtc *crtc)
8069{
8070 struct drm_device *dev = crtc->base.dev;
8071 struct drm_i915_private *dev_priv = dev->dev_private;
8072 u32 reg, val;
8073
Daniel Vetter24929352012-07-02 20:28:59 +02008074 /* Clear any frame start delays used for debugging left by the BIOS */
8075 reg = PIPECONF(crtc->pipe);
8076 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
8077
8078 /* We need to sanitize the plane -> pipe mapping first because this will
8079 * disable the crtc (and hence change the state) if it is wrong. */
8080 if (!HAS_PCH_SPLIT(dev)) {
8081 struct intel_connector *connector;
8082 bool plane;
8083
8084 reg = DSPCNTR(crtc->plane);
8085 val = I915_READ(reg);
8086
8087 if ((val & DISPLAY_PLANE_ENABLE) == 0 &&
8088 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
8089 goto ok;
8090
8091 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
8092 crtc->base.base.id);
8093
8094 /* Pipe has the wrong plane attached and the plane is active.
8095 * Temporarily change the plane mapping and disable everything
8096 * ... */
8097 plane = crtc->plane;
8098 crtc->plane = !plane;
8099 dev_priv->display.crtc_disable(&crtc->base);
8100 crtc->plane = plane;
8101
8102 /* ... and break all links. */
8103 list_for_each_entry(connector, &dev->mode_config.connector_list,
8104 base.head) {
8105 if (connector->encoder->base.crtc != &crtc->base)
8106 continue;
8107
8108 intel_connector_break_all_links(connector);
8109 }
8110
8111 WARN_ON(crtc->active);
8112 crtc->base.enabled = false;
8113 }
8114ok:
8115
Daniel Vetter7fad7982012-07-04 17:51:47 +02008116 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
8117 crtc->pipe == PIPE_A && !crtc->active) {
8118 /* BIOS forgot to enable pipe A, this mostly happens after
8119 * resume. Force-enable the pipe to fix this, the update_dpms
8120 * call below we restore the pipe to the right state, but leave
8121 * the required bits on. */
8122 intel_enable_pipe_a(dev);
8123 }
8124
Daniel Vetter24929352012-07-02 20:28:59 +02008125 /* Adjust the state of the output pipe according to whether we
8126 * have active connectors/encoders. */
8127 intel_crtc_update_dpms(&crtc->base);
8128
8129 if (crtc->active != crtc->base.enabled) {
8130 struct intel_encoder *encoder;
8131
8132 /* This can happen either due to bugs in the get_hw_state
8133 * functions or because the pipe is force-enabled due to the
8134 * pipe A quirk. */
8135 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
8136 crtc->base.base.id,
8137 crtc->base.enabled ? "enabled" : "disabled",
8138 crtc->active ? "enabled" : "disabled");
8139
8140 crtc->base.enabled = crtc->active;
8141
8142 /* Because we only establish the connector -> encoder ->
8143 * crtc links if something is active, this means the
8144 * crtc is now deactivated. Break the links. connector
8145 * -> encoder links are only establish when things are
8146 * actually up, hence no need to break them. */
8147 WARN_ON(crtc->active);
8148
8149 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
8150 WARN_ON(encoder->connectors_active);
8151 encoder->base.crtc = NULL;
8152 }
8153 }
8154}
8155
8156static void intel_sanitize_encoder(struct intel_encoder *encoder)
8157{
8158 struct intel_connector *connector;
8159 struct drm_device *dev = encoder->base.dev;
8160
8161 /* We need to check both for a crtc link (meaning that the
8162 * encoder is active and trying to read from a pipe) and the
8163 * pipe itself being active. */
8164 bool has_active_crtc = encoder->base.crtc &&
8165 to_intel_crtc(encoder->base.crtc)->active;
8166
8167 if (encoder->connectors_active && !has_active_crtc) {
8168 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
8169 encoder->base.base.id,
8170 drm_get_encoder_name(&encoder->base));
8171
8172 /* Connector is active, but has no active pipe. This is
8173 * fallout from our resume register restoring. Disable
8174 * the encoder manually again. */
8175 if (encoder->base.crtc) {
8176 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
8177 encoder->base.base.id,
8178 drm_get_encoder_name(&encoder->base));
8179 encoder->disable(encoder);
8180 }
8181
8182 /* Inconsistent output/port/pipe state happens presumably due to
8183 * a bug in one of the get_hw_state functions. Or someplace else
8184 * in our code, like the register restore mess on resume. Clamp
8185 * things to off as a safer default. */
8186 list_for_each_entry(connector,
8187 &dev->mode_config.connector_list,
8188 base.head) {
8189 if (connector->encoder != encoder)
8190 continue;
8191
8192 intel_connector_break_all_links(connector);
8193 }
8194 }
8195 /* Enabled encoders without active connectors will be fixed in
8196 * the crtc fixup. */
8197}
8198
8199/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
8200 * and i915 state tracking structures. */
8201void intel_modeset_setup_hw_state(struct drm_device *dev)
8202{
8203 struct drm_i915_private *dev_priv = dev->dev_private;
8204 enum pipe pipe;
8205 u32 tmp;
8206 struct intel_crtc *crtc;
8207 struct intel_encoder *encoder;
8208 struct intel_connector *connector;
8209
8210 for_each_pipe(pipe) {
8211 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
8212
8213 tmp = I915_READ(PIPECONF(pipe));
8214 if (tmp & PIPECONF_ENABLE)
8215 crtc->active = true;
8216 else
8217 crtc->active = false;
8218
8219 crtc->base.enabled = crtc->active;
8220
8221 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
8222 crtc->base.base.id,
8223 crtc->active ? "enabled" : "disabled");
8224 }
8225
8226 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8227 base.head) {
8228 pipe = 0;
8229
8230 if (encoder->get_hw_state(encoder, &pipe)) {
8231 encoder->base.crtc =
8232 dev_priv->pipe_to_crtc_mapping[pipe];
8233 } else {
8234 encoder->base.crtc = NULL;
8235 }
8236
8237 encoder->connectors_active = false;
8238 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
8239 encoder->base.base.id,
8240 drm_get_encoder_name(&encoder->base),
8241 encoder->base.crtc ? "enabled" : "disabled",
8242 pipe);
8243 }
8244
8245 list_for_each_entry(connector, &dev->mode_config.connector_list,
8246 base.head) {
8247 if (connector->get_hw_state(connector)) {
8248 connector->base.dpms = DRM_MODE_DPMS_ON;
8249 connector->encoder->connectors_active = true;
8250 connector->base.encoder = &connector->encoder->base;
8251 } else {
8252 connector->base.dpms = DRM_MODE_DPMS_OFF;
8253 connector->base.encoder = NULL;
8254 }
8255 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
8256 connector->base.base.id,
8257 drm_get_connector_name(&connector->base),
8258 connector->base.encoder ? "enabled" : "disabled");
8259 }
8260
8261 /* HW state is read out, now we need to sanitize this mess. */
8262 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8263 base.head) {
8264 intel_sanitize_encoder(encoder);
8265 }
8266
8267 for_each_pipe(pipe) {
8268 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
8269 intel_sanitize_crtc(crtc);
8270 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008271
8272 intel_modeset_update_staged_output_state(dev);
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008273
8274 intel_modeset_check_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02008275}
8276
Chris Wilson2c7111d2011-03-29 10:40:27 +01008277void intel_modeset_gem_init(struct drm_device *dev)
8278{
Chris Wilson1833b132012-05-09 11:56:28 +01008279 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02008280
8281 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02008282
8283 intel_modeset_setup_hw_state(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008284}
8285
8286void intel_modeset_cleanup(struct drm_device *dev)
8287{
Jesse Barnes652c3932009-08-17 13:31:43 -07008288 struct drm_i915_private *dev_priv = dev->dev_private;
8289 struct drm_crtc *crtc;
8290 struct intel_crtc *intel_crtc;
8291
Keith Packardf87ea762010-10-03 19:36:26 -07008292 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07008293 mutex_lock(&dev->struct_mutex);
8294
Jesse Barnes723bfd72010-10-07 16:01:13 -07008295 intel_unregister_dsm_handler();
8296
8297
Jesse Barnes652c3932009-08-17 13:31:43 -07008298 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8299 /* Skip inactive CRTCs */
8300 if (!crtc->fb)
8301 continue;
8302
8303 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02008304 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008305 }
8306
Chris Wilson973d04f2011-07-08 12:22:37 +01008307 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07008308
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008309 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00008310
Daniel Vetter930ebb42012-06-29 23:32:16 +02008311 ironlake_teardown_rc6(dev);
8312
Jesse Barnes57f350b2012-03-28 13:39:25 -07008313 if (IS_VALLEYVIEW(dev))
8314 vlv_init_dpio(dev);
8315
Kristian Høgsberg69341a52009-11-11 12:19:17 -05008316 mutex_unlock(&dev->struct_mutex);
8317
Daniel Vetter6c0d93502010-08-20 18:26:46 +02008318 /* Disable the irq before mode object teardown, for the irq might
8319 * enqueue unpin/hotplug work. */
8320 drm_irq_uninstall(dev);
8321 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02008322 cancel_work_sync(&dev_priv->rps.work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02008323
Chris Wilson1630fe72011-07-08 12:22:42 +01008324 /* flush any delayed tasks or pending work */
8325 flush_scheduled_work();
8326
Jesse Barnes79e53942008-11-07 14:24:08 -08008327 drm_mode_config_cleanup(dev);
8328}
8329
Dave Airlie28d52042009-09-21 14:33:58 +10008330/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08008331 * Return which encoder is currently attached for connector.
8332 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01008333struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08008334{
Chris Wilsondf0e9242010-09-09 16:20:55 +01008335 return &intel_attached_encoder(connector)->base;
8336}
Jesse Barnes79e53942008-11-07 14:24:08 -08008337
Chris Wilsondf0e9242010-09-09 16:20:55 +01008338void intel_connector_attach_encoder(struct intel_connector *connector,
8339 struct intel_encoder *encoder)
8340{
8341 connector->encoder = encoder;
8342 drm_mode_connector_attach_encoder(&connector->base,
8343 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008344}
Dave Airlie28d52042009-09-21 14:33:58 +10008345
8346/*
8347 * set vga decode state - true == enable VGA decode
8348 */
8349int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
8350{
8351 struct drm_i915_private *dev_priv = dev->dev_private;
8352 u16 gmch_ctrl;
8353
8354 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
8355 if (state)
8356 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
8357 else
8358 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
8359 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
8360 return 0;
8361}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008362
8363#ifdef CONFIG_DEBUG_FS
8364#include <linux/seq_file.h>
8365
8366struct intel_display_error_state {
8367 struct intel_cursor_error_state {
8368 u32 control;
8369 u32 position;
8370 u32 base;
8371 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01008372 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008373
8374 struct intel_pipe_error_state {
8375 u32 conf;
8376 u32 source;
8377
8378 u32 htotal;
8379 u32 hblank;
8380 u32 hsync;
8381 u32 vtotal;
8382 u32 vblank;
8383 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01008384 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008385
8386 struct intel_plane_error_state {
8387 u32 control;
8388 u32 stride;
8389 u32 size;
8390 u32 pos;
8391 u32 addr;
8392 u32 surface;
8393 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01008394 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008395};
8396
8397struct intel_display_error_state *
8398intel_display_capture_error_state(struct drm_device *dev)
8399{
Akshay Joshi0206e352011-08-16 15:34:10 -04008400 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008401 struct intel_display_error_state *error;
8402 int i;
8403
8404 error = kmalloc(sizeof(*error), GFP_ATOMIC);
8405 if (error == NULL)
8406 return NULL;
8407
Damien Lespiau52331302012-08-15 19:23:25 +01008408 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008409 error->cursor[i].control = I915_READ(CURCNTR(i));
8410 error->cursor[i].position = I915_READ(CURPOS(i));
8411 error->cursor[i].base = I915_READ(CURBASE(i));
8412
8413 error->plane[i].control = I915_READ(DSPCNTR(i));
8414 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
8415 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04008416 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008417 error->plane[i].addr = I915_READ(DSPADDR(i));
8418 if (INTEL_INFO(dev)->gen >= 4) {
8419 error->plane[i].surface = I915_READ(DSPSURF(i));
8420 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
8421 }
8422
8423 error->pipe[i].conf = I915_READ(PIPECONF(i));
8424 error->pipe[i].source = I915_READ(PIPESRC(i));
8425 error->pipe[i].htotal = I915_READ(HTOTAL(i));
8426 error->pipe[i].hblank = I915_READ(HBLANK(i));
8427 error->pipe[i].hsync = I915_READ(HSYNC(i));
8428 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
8429 error->pipe[i].vblank = I915_READ(VBLANK(i));
8430 error->pipe[i].vsync = I915_READ(VSYNC(i));
8431 }
8432
8433 return error;
8434}
8435
8436void
8437intel_display_print_error_state(struct seq_file *m,
8438 struct drm_device *dev,
8439 struct intel_display_error_state *error)
8440{
Damien Lespiau52331302012-08-15 19:23:25 +01008441 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008442 int i;
8443
Damien Lespiau52331302012-08-15 19:23:25 +01008444 seq_printf(m, "Num Pipes: %d\n", dev_priv->num_pipe);
8445 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008446 seq_printf(m, "Pipe [%d]:\n", i);
8447 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
8448 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
8449 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
8450 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
8451 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
8452 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
8453 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
8454 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
8455
8456 seq_printf(m, "Plane [%d]:\n", i);
8457 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
8458 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
8459 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
8460 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
8461 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
8462 if (INTEL_INFO(dev)->gen >= 4) {
8463 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
8464 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
8465 }
8466
8467 seq_printf(m, "Cursor [%d]:\n", i);
8468 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
8469 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
8470 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
8471 }
8472}
8473#endif