blob: 57c1309733f699debbe6204710ec99d5c95e5d58 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "drmP.h"
36#include "intel_drv.h"
37#include "i915_drm.h"
38#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100040#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080041#include "drm_crtc_helper.h"
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Zhenyu Wang32f9d652009-07-24 01:00:32 +080044#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
45
Akshay Joshi0206e352011-08-16 15:34:10 -040046bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020047static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010048static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080049
50typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040051 /* given values */
52 int n;
53 int m1, m2;
54 int p1, p2;
55 /* derived values */
56 int dot;
57 int vco;
58 int m;
59 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080060} intel_clock_t;
61
62typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040063 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_range_t;
65
66typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 int dot_limit;
68 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080069} intel_p2_t;
70
71#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080072typedef struct intel_limit intel_limit_t;
73struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040074 intel_range_t dot, vco, n, m, m1, m2, p, p1;
75 intel_p2_t p2;
76 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
Sean Paulcec2f352012-01-10 15:09:36 -080077 int, int, intel_clock_t *, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080078};
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnes2377b742010-07-07 14:06:43 -070080/* FDI */
81#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
82
Ma Lingd4906092009-03-18 20:13:27 +080083static bool
84intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080085 int target, int refclk, intel_clock_t *match_clock,
86 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080087static bool
88intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080089 int target, int refclk, intel_clock_t *match_clock,
90 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080091
Keith Packarda4fc5ed2009-04-07 16:16:42 -070092static bool
93intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080094 int target, int refclk, intel_clock_t *match_clock,
95 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080096static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -050097intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080098 int target, int refclk, intel_clock_t *match_clock,
99 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700100
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700101static bool
102intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
103 int target, int refclk, intel_clock_t *match_clock,
104 intel_clock_t *best_clock);
105
Chris Wilson021357a2010-09-07 20:54:59 +0100106static inline u32 /* units of 100MHz */
107intel_fdi_link_freq(struct drm_device *dev)
108{
Chris Wilson8b99e682010-10-13 09:59:17 +0100109 if (IS_GEN5(dev)) {
110 struct drm_i915_private *dev_priv = dev->dev_private;
111 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
112 } else
113 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100114}
115
Keith Packarde4b36692009-06-05 19:22:17 -0700116static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400117 .dot = { .min = 25000, .max = 350000 },
118 .vco = { .min = 930000, .max = 1400000 },
119 .n = { .min = 3, .max = 16 },
120 .m = { .min = 96, .max = 140 },
121 .m1 = { .min = 18, .max = 26 },
122 .m2 = { .min = 6, .max = 16 },
123 .p = { .min = 4, .max = 128 },
124 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700125 .p2 = { .dot_limit = 165000,
126 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800127 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700128};
129
130static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 .dot = { .min = 25000, .max = 350000 },
132 .vco = { .min = 930000, .max = 1400000 },
133 .n = { .min = 3, .max = 16 },
134 .m = { .min = 96, .max = 140 },
135 .m1 = { .min = 18, .max = 26 },
136 .m2 = { .min = 6, .max = 16 },
137 .p = { .min = 4, .max = 128 },
138 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700139 .p2 = { .dot_limit = 165000,
140 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800141 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700142};
Eric Anholt273e27c2011-03-30 13:01:10 -0700143
Keith Packarde4b36692009-06-05 19:22:17 -0700144static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400145 .dot = { .min = 20000, .max = 400000 },
146 .vco = { .min = 1400000, .max = 2800000 },
147 .n = { .min = 1, .max = 6 },
148 .m = { .min = 70, .max = 120 },
149 .m1 = { .min = 10, .max = 22 },
150 .m2 = { .min = 5, .max = 9 },
151 .p = { .min = 5, .max = 80 },
152 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700153 .p2 = { .dot_limit = 200000,
154 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800155 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700156};
157
158static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400159 .dot = { .min = 20000, .max = 400000 },
160 .vco = { .min = 1400000, .max = 2800000 },
161 .n = { .min = 1, .max = 6 },
162 .m = { .min = 70, .max = 120 },
163 .m1 = { .min = 10, .max = 22 },
164 .m2 = { .min = 5, .max = 9 },
165 .p = { .min = 7, .max = 98 },
166 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700167 .p2 = { .dot_limit = 112000,
168 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800169 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
Eric Anholt273e27c2011-03-30 13:01:10 -0700172
Keith Packarde4b36692009-06-05 19:22:17 -0700173static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700174 .dot = { .min = 25000, .max = 270000 },
175 .vco = { .min = 1750000, .max = 3500000},
176 .n = { .min = 1, .max = 4 },
177 .m = { .min = 104, .max = 138 },
178 .m1 = { .min = 17, .max = 23 },
179 .m2 = { .min = 5, .max = 11 },
180 .p = { .min = 10, .max = 30 },
181 .p1 = { .min = 1, .max = 3},
182 .p2 = { .dot_limit = 270000,
183 .p2_slow = 10,
184 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800185 },
Ma Lingd4906092009-03-18 20:13:27 +0800186 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700187};
188
189static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700190 .dot = { .min = 22000, .max = 400000 },
191 .vco = { .min = 1750000, .max = 3500000},
192 .n = { .min = 1, .max = 4 },
193 .m = { .min = 104, .max = 138 },
194 .m1 = { .min = 16, .max = 23 },
195 .m2 = { .min = 5, .max = 11 },
196 .p = { .min = 5, .max = 80 },
197 .p1 = { .min = 1, .max = 8},
198 .p2 = { .dot_limit = 165000,
199 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800200 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700201};
202
203static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700204 .dot = { .min = 20000, .max = 115000 },
205 .vco = { .min = 1750000, .max = 3500000 },
206 .n = { .min = 1, .max = 3 },
207 .m = { .min = 104, .max = 138 },
208 .m1 = { .min = 17, .max = 23 },
209 .m2 = { .min = 5, .max = 11 },
210 .p = { .min = 28, .max = 112 },
211 .p1 = { .min = 2, .max = 8 },
212 .p2 = { .dot_limit = 0,
213 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800214 },
Ma Lingd4906092009-03-18 20:13:27 +0800215 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700216};
217
218static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 .dot = { .min = 80000, .max = 224000 },
220 .vco = { .min = 1750000, .max = 3500000 },
221 .n = { .min = 1, .max = 3 },
222 .m = { .min = 104, .max = 138 },
223 .m1 = { .min = 17, .max = 23 },
224 .m2 = { .min = 5, .max = 11 },
225 .p = { .min = 14, .max = 42 },
226 .p1 = { .min = 2, .max = 6 },
227 .p2 = { .dot_limit = 0,
228 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800229 },
Ma Lingd4906092009-03-18 20:13:27 +0800230 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700231};
232
233static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400234 .dot = { .min = 161670, .max = 227000 },
235 .vco = { .min = 1750000, .max = 3500000},
236 .n = { .min = 1, .max = 2 },
237 .m = { .min = 97, .max = 108 },
238 .m1 = { .min = 0x10, .max = 0x12 },
239 .m2 = { .min = 0x05, .max = 0x06 },
240 .p = { .min = 10, .max = 20 },
241 .p1 = { .min = 1, .max = 2},
242 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400244 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700245};
246
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400248 .dot = { .min = 20000, .max = 400000},
249 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700250 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400251 .n = { .min = 3, .max = 6 },
252 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700253 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400254 .m1 = { .min = 0, .max = 0 },
255 .m2 = { .min = 0, .max = 254 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700258 .p2 = { .dot_limit = 200000,
259 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800260 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700261};
262
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500263static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .dot = { .min = 20000, .max = 400000 },
265 .vco = { .min = 1700000, .max = 3500000 },
266 .n = { .min = 3, .max = 6 },
267 .m = { .min = 2, .max = 256 },
268 .m1 = { .min = 0, .max = 0 },
269 .m2 = { .min = 0, .max = 254 },
270 .p = { .min = 7, .max = 112 },
271 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 112000,
273 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800274 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700275};
276
Eric Anholt273e27c2011-03-30 13:01:10 -0700277/* Ironlake / Sandybridge
278 *
279 * We calculate clock using (register_value + 2) for N/M1/M2, so here
280 * the range value for them is (actual_value - 2).
281 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800282static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .dot = { .min = 25000, .max = 350000 },
284 .vco = { .min = 1760000, .max = 3510000 },
285 .n = { .min = 1, .max = 5 },
286 .m = { .min = 79, .max = 127 },
287 .m1 = { .min = 12, .max = 22 },
288 .m2 = { .min = 5, .max = 9 },
289 .p = { .min = 5, .max = 80 },
290 .p1 = { .min = 1, .max = 8 },
291 .p2 = { .dot_limit = 225000,
292 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800293 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700294};
295
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800296static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700297 .dot = { .min = 25000, .max = 350000 },
298 .vco = { .min = 1760000, .max = 3510000 },
299 .n = { .min = 1, .max = 3 },
300 .m = { .min = 79, .max = 118 },
301 .m1 = { .min = 12, .max = 22 },
302 .m2 = { .min = 5, .max = 9 },
303 .p = { .min = 28, .max = 112 },
304 .p1 = { .min = 2, .max = 8 },
305 .p2 = { .dot_limit = 225000,
306 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800307 .find_pll = intel_g4x_find_best_PLL,
308};
309
310static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .dot = { .min = 25000, .max = 350000 },
312 .vco = { .min = 1760000, .max = 3510000 },
313 .n = { .min = 1, .max = 3 },
314 .m = { .min = 79, .max = 127 },
315 .m1 = { .min = 12, .max = 22 },
316 .m2 = { .min = 5, .max = 9 },
317 .p = { .min = 14, .max = 56 },
318 .p1 = { .min = 2, .max = 8 },
319 .p2 = { .dot_limit = 225000,
320 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800321 .find_pll = intel_g4x_find_best_PLL,
322};
323
Eric Anholt273e27c2011-03-30 13:01:10 -0700324/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800325static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700326 .dot = { .min = 25000, .max = 350000 },
327 .vco = { .min = 1760000, .max = 3510000 },
328 .n = { .min = 1, .max = 2 },
329 .m = { .min = 79, .max = 126 },
330 .m1 = { .min = 12, .max = 22 },
331 .m2 = { .min = 5, .max = 9 },
332 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400333 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700334 .p2 = { .dot_limit = 225000,
335 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800336 .find_pll = intel_g4x_find_best_PLL,
337};
338
339static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700340 .dot = { .min = 25000, .max = 350000 },
341 .vco = { .min = 1760000, .max = 3510000 },
342 .n = { .min = 1, .max = 3 },
343 .m = { .min = 79, .max = 126 },
344 .m1 = { .min = 12, .max = 22 },
345 .m2 = { .min = 5, .max = 9 },
346 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400347 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700348 .p2 = { .dot_limit = 225000,
349 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800350 .find_pll = intel_g4x_find_best_PLL,
351};
352
353static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400354 .dot = { .min = 25000, .max = 350000 },
355 .vco = { .min = 1760000, .max = 3510000},
356 .n = { .min = 1, .max = 2 },
357 .m = { .min = 81, .max = 90 },
358 .m1 = { .min = 12, .max = 22 },
359 .m2 = { .min = 5, .max = 9 },
360 .p = { .min = 10, .max = 20 },
361 .p1 = { .min = 1, .max = 2},
362 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700363 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800365};
366
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700367static const intel_limit_t intel_limits_vlv_dac = {
368 .dot = { .min = 25000, .max = 270000 },
369 .vco = { .min = 4000000, .max = 6000000 },
370 .n = { .min = 1, .max = 7 },
371 .m = { .min = 22, .max = 450 }, /* guess */
372 .m1 = { .min = 2, .max = 3 },
373 .m2 = { .min = 11, .max = 156 },
374 .p = { .min = 10, .max = 30 },
375 .p1 = { .min = 2, .max = 3 },
376 .p2 = { .dot_limit = 270000,
377 .p2_slow = 2, .p2_fast = 20 },
378 .find_pll = intel_vlv_find_best_pll,
379};
380
381static const intel_limit_t intel_limits_vlv_hdmi = {
382 .dot = { .min = 20000, .max = 165000 },
383 .vco = { .min = 5994000, .max = 4000000 },
384 .n = { .min = 1, .max = 7 },
385 .m = { .min = 60, .max = 300 }, /* guess */
386 .m1 = { .min = 2, .max = 3 },
387 .m2 = { .min = 11, .max = 156 },
388 .p = { .min = 10, .max = 30 },
389 .p1 = { .min = 2, .max = 3 },
390 .p2 = { .dot_limit = 270000,
391 .p2_slow = 2, .p2_fast = 20 },
392 .find_pll = intel_vlv_find_best_pll,
393};
394
395static const intel_limit_t intel_limits_vlv_dp = {
396 .dot = { .min = 162000, .max = 270000 },
397 .vco = { .min = 5994000, .max = 4000000 },
398 .n = { .min = 1, .max = 7 },
399 .m = { .min = 60, .max = 300 }, /* guess */
400 .m1 = { .min = 2, .max = 3 },
401 .m2 = { .min = 11, .max = 156 },
402 .p = { .min = 10, .max = 30 },
403 .p1 = { .min = 2, .max = 3 },
404 .p2 = { .dot_limit = 270000,
405 .p2_slow = 2, .p2_fast = 20 },
406 .find_pll = intel_vlv_find_best_pll,
407};
408
Jesse Barnes57f350b2012-03-28 13:39:25 -0700409u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
410{
411 unsigned long flags;
412 u32 val = 0;
413
414 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
415 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
416 DRM_ERROR("DPIO idle wait timed out\n");
417 goto out_unlock;
418 }
419
420 I915_WRITE(DPIO_REG, reg);
421 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
422 DPIO_BYTE);
423 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
424 DRM_ERROR("DPIO read wait timed out\n");
425 goto out_unlock;
426 }
427 val = I915_READ(DPIO_DATA);
428
429out_unlock:
430 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
431 return val;
432}
433
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700434static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
435 u32 val)
436{
437 unsigned long flags;
438
439 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
440 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
441 DRM_ERROR("DPIO idle wait timed out\n");
442 goto out_unlock;
443 }
444
445 I915_WRITE(DPIO_DATA, val);
446 I915_WRITE(DPIO_REG, reg);
447 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
448 DPIO_BYTE);
449 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
450 DRM_ERROR("DPIO write wait timed out\n");
451
452out_unlock:
453 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
454}
455
Jesse Barnes57f350b2012-03-28 13:39:25 -0700456static void vlv_init_dpio(struct drm_device *dev)
457{
458 struct drm_i915_private *dev_priv = dev->dev_private;
459
460 /* Reset the DPIO config */
461 I915_WRITE(DPIO_CTL, 0);
462 POSTING_READ(DPIO_CTL);
463 I915_WRITE(DPIO_CTL, 1);
464 POSTING_READ(DPIO_CTL);
465}
466
Daniel Vetter618563e2012-04-01 13:38:50 +0200467static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
468{
469 DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
470 return 1;
471}
472
473static const struct dmi_system_id intel_dual_link_lvds[] = {
474 {
475 .callback = intel_dual_link_lvds_callback,
476 .ident = "Apple MacBook Pro (Core i5/i7 Series)",
477 .matches = {
478 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
479 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
480 },
481 },
482 { } /* terminating entry */
483};
484
Takashi Iwaib0354382012-03-20 13:07:05 +0100485static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
486 unsigned int reg)
487{
488 unsigned int val;
489
Takashi Iwai121d5272012-03-20 13:07:06 +0100490 /* use the module option value if specified */
491 if (i915_lvds_channel_mode > 0)
492 return i915_lvds_channel_mode == 2;
493
Daniel Vetter618563e2012-04-01 13:38:50 +0200494 if (dmi_check_system(intel_dual_link_lvds))
495 return true;
496
Takashi Iwaib0354382012-03-20 13:07:05 +0100497 if (dev_priv->lvds_val)
498 val = dev_priv->lvds_val;
499 else {
500 /* BIOS should set the proper LVDS register value at boot, but
501 * in reality, it doesn't set the value when the lid is closed;
502 * we need to check "the value to be set" in VBT when LVDS
503 * register is uninitialized.
504 */
505 val = I915_READ(reg);
Seth Forshee14d94a32012-06-13 13:46:58 -0500506 if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED)))
Takashi Iwaib0354382012-03-20 13:07:05 +0100507 val = dev_priv->bios_lvds_val;
508 dev_priv->lvds_val = val;
509 }
510 return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
511}
512
Chris Wilson1b894b52010-12-14 20:04:54 +0000513static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
514 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800515{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800516 struct drm_device *dev = crtc->dev;
517 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800518 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800519
520 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100521 if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800522 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000523 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800524 limit = &intel_limits_ironlake_dual_lvds_100m;
525 else
526 limit = &intel_limits_ironlake_dual_lvds;
527 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000528 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800529 limit = &intel_limits_ironlake_single_lvds_100m;
530 else
531 limit = &intel_limits_ironlake_single_lvds;
532 }
533 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800534 HAS_eDP)
535 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800536 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800537 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800538
539 return limit;
540}
541
Ma Ling044c7c42009-03-18 20:13:23 +0800542static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
543{
544 struct drm_device *dev = crtc->dev;
545 struct drm_i915_private *dev_priv = dev->dev_private;
546 const intel_limit_t *limit;
547
548 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100549 if (is_dual_link_lvds(dev_priv, LVDS))
Ma Ling044c7c42009-03-18 20:13:23 +0800550 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700551 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800552 else
553 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700554 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800555 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
556 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700557 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800558 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700559 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400560 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700561 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800562 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700563 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800564
565 return limit;
566}
567
Chris Wilson1b894b52010-12-14 20:04:54 +0000568static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800569{
570 struct drm_device *dev = crtc->dev;
571 const intel_limit_t *limit;
572
Eric Anholtbad720f2009-10-22 16:11:14 -0700573 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000574 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800575 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800576 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500577 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800578 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500579 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800580 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500581 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700582 } else if (IS_VALLEYVIEW(dev)) {
583 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
584 limit = &intel_limits_vlv_dac;
585 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
586 limit = &intel_limits_vlv_hdmi;
587 else
588 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100589 } else if (!IS_GEN2(dev)) {
590 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
591 limit = &intel_limits_i9xx_lvds;
592 else
593 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 } else {
595 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700596 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 else
Keith Packarde4b36692009-06-05 19:22:17 -0700598 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800599 }
600 return limit;
601}
602
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500603/* m1 is reserved as 0 in Pineview, n is a ring counter */
604static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800605{
Shaohua Li21778322009-02-23 15:19:16 +0800606 clock->m = clock->m2 + 2;
607 clock->p = clock->p1 * clock->p2;
608 clock->vco = refclk * clock->m / clock->n;
609 clock->dot = clock->vco / clock->p;
610}
611
612static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
613{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500614 if (IS_PINEVIEW(dev)) {
615 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800616 return;
617 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800618 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
619 clock->p = clock->p1 * clock->p2;
620 clock->vco = refclk * clock->m / (clock->n + 2);
621 clock->dot = clock->vco / clock->p;
622}
623
Jesse Barnes79e53942008-11-07 14:24:08 -0800624/**
625 * Returns whether any output on the specified pipe is of the specified type
626 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100627bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800628{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100629 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100630 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800631
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200632 for_each_encoder_on_crtc(dev, crtc, encoder)
633 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100634 return true;
635
636 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800637}
638
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800639#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800640/**
641 * Returns whether the given set of divisors are valid for a given refclk with
642 * the given connectors.
643 */
644
Chris Wilson1b894b52010-12-14 20:04:54 +0000645static bool intel_PLL_is_valid(struct drm_device *dev,
646 const intel_limit_t *limit,
647 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800648{
Jesse Barnes79e53942008-11-07 14:24:08 -0800649 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400650 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800651 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400652 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800653 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400654 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800655 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400656 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500657 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400658 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400660 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400662 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800663 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400664 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
666 * connector, etc., rather than just a single range.
667 */
668 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400669 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800670
671 return true;
672}
673
Ma Lingd4906092009-03-18 20:13:27 +0800674static bool
675intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800676 int target, int refclk, intel_clock_t *match_clock,
677 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800678
Jesse Barnes79e53942008-11-07 14:24:08 -0800679{
680 struct drm_device *dev = crtc->dev;
681 struct drm_i915_private *dev_priv = dev->dev_private;
682 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800683 int err = target;
684
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200685 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800686 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800687 /*
688 * For LVDS, if the panel is on, just rely on its current
689 * settings for dual-channel. We haven't figured out how to
690 * reliably set up different single/dual channel state, if we
691 * even can.
692 */
Takashi Iwaib0354382012-03-20 13:07:05 +0100693 if (is_dual_link_lvds(dev_priv, LVDS))
Jesse Barnes79e53942008-11-07 14:24:08 -0800694 clock.p2 = limit->p2.p2_fast;
695 else
696 clock.p2 = limit->p2.p2_slow;
697 } else {
698 if (target < limit->p2.dot_limit)
699 clock.p2 = limit->p2.p2_slow;
700 else
701 clock.p2 = limit->p2.p2_fast;
702 }
703
Akshay Joshi0206e352011-08-16 15:34:10 -0400704 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800705
Zhao Yakui42158662009-11-20 11:24:18 +0800706 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
707 clock.m1++) {
708 for (clock.m2 = limit->m2.min;
709 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500710 /* m1 is always 0 in Pineview */
711 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800712 break;
713 for (clock.n = limit->n.min;
714 clock.n <= limit->n.max; clock.n++) {
715 for (clock.p1 = limit->p1.min;
716 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800717 int this_err;
718
Shaohua Li21778322009-02-23 15:19:16 +0800719 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000720 if (!intel_PLL_is_valid(dev, limit,
721 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800722 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800723 if (match_clock &&
724 clock.p != match_clock->p)
725 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800726
727 this_err = abs(clock.dot - target);
728 if (this_err < err) {
729 *best_clock = clock;
730 err = this_err;
731 }
732 }
733 }
734 }
735 }
736
737 return (err != target);
738}
739
Ma Lingd4906092009-03-18 20:13:27 +0800740static bool
741intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800742 int target, int refclk, intel_clock_t *match_clock,
743 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800744{
745 struct drm_device *dev = crtc->dev;
746 struct drm_i915_private *dev_priv = dev->dev_private;
747 intel_clock_t clock;
748 int max_n;
749 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400750 /* approximately equals target * 0.00585 */
751 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800752 found = false;
753
754 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800755 int lvds_reg;
756
Eric Anholtc619eed2010-01-28 16:45:52 -0800757 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800758 lvds_reg = PCH_LVDS;
759 else
760 lvds_reg = LVDS;
761 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800762 LVDS_CLKB_POWER_UP)
763 clock.p2 = limit->p2.p2_fast;
764 else
765 clock.p2 = limit->p2.p2_slow;
766 } else {
767 if (target < limit->p2.dot_limit)
768 clock.p2 = limit->p2.p2_slow;
769 else
770 clock.p2 = limit->p2.p2_fast;
771 }
772
773 memset(best_clock, 0, sizeof(*best_clock));
774 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200775 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800776 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200777 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800778 for (clock.m1 = limit->m1.max;
779 clock.m1 >= limit->m1.min; clock.m1--) {
780 for (clock.m2 = limit->m2.max;
781 clock.m2 >= limit->m2.min; clock.m2--) {
782 for (clock.p1 = limit->p1.max;
783 clock.p1 >= limit->p1.min; clock.p1--) {
784 int this_err;
785
Shaohua Li21778322009-02-23 15:19:16 +0800786 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000787 if (!intel_PLL_is_valid(dev, limit,
788 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800789 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800790 if (match_clock &&
791 clock.p != match_clock->p)
792 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000793
794 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800795 if (this_err < err_most) {
796 *best_clock = clock;
797 err_most = this_err;
798 max_n = clock.n;
799 found = true;
800 }
801 }
802 }
803 }
804 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800805 return found;
806}
Ma Lingd4906092009-03-18 20:13:27 +0800807
Zhenyu Wang2c072452009-06-05 15:38:42 +0800808static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500809intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800810 int target, int refclk, intel_clock_t *match_clock,
811 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800812{
813 struct drm_device *dev = crtc->dev;
814 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800815
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800816 if (target < 200000) {
817 clock.n = 1;
818 clock.p1 = 2;
819 clock.p2 = 10;
820 clock.m1 = 12;
821 clock.m2 = 9;
822 } else {
823 clock.n = 2;
824 clock.p1 = 1;
825 clock.p2 = 10;
826 clock.m1 = 14;
827 clock.m2 = 8;
828 }
829 intel_clock(dev, refclk, &clock);
830 memcpy(best_clock, &clock, sizeof(intel_clock_t));
831 return true;
832}
833
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700834/* DisplayPort has only two frequencies, 162MHz and 270MHz */
835static bool
836intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800837 int target, int refclk, intel_clock_t *match_clock,
838 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700839{
Chris Wilson5eddb702010-09-11 13:48:45 +0100840 intel_clock_t clock;
841 if (target < 200000) {
842 clock.p1 = 2;
843 clock.p2 = 10;
844 clock.n = 2;
845 clock.m1 = 23;
846 clock.m2 = 8;
847 } else {
848 clock.p1 = 1;
849 clock.p2 = 10;
850 clock.n = 1;
851 clock.m1 = 14;
852 clock.m2 = 2;
853 }
854 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
855 clock.p = (clock.p1 * clock.p2);
856 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
857 clock.vco = 0;
858 memcpy(best_clock, &clock, sizeof(intel_clock_t));
859 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700860}
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700861static bool
862intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
863 int target, int refclk, intel_clock_t *match_clock,
864 intel_clock_t *best_clock)
865{
866 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
867 u32 m, n, fastclk;
868 u32 updrate, minupdate, fracbits, p;
869 unsigned long bestppm, ppm, absppm;
870 int dotclk, flag;
871
Alan Coxaf447bd2012-07-25 13:49:18 +0100872 flag = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700873 dotclk = target * 1000;
874 bestppm = 1000000;
875 ppm = absppm = 0;
876 fastclk = dotclk / (2*100);
877 updrate = 0;
878 minupdate = 19200;
879 fracbits = 1;
880 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
881 bestm1 = bestm2 = bestp1 = bestp2 = 0;
882
883 /* based on hardware requirement, prefer smaller n to precision */
884 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
885 updrate = refclk / n;
886 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
887 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
888 if (p2 > 10)
889 p2 = p2 - 1;
890 p = p1 * p2;
891 /* based on hardware requirement, prefer bigger m1,m2 values */
892 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
893 m2 = (((2*(fastclk * p * n / m1 )) +
894 refclk) / (2*refclk));
895 m = m1 * m2;
896 vco = updrate * m;
897 if (vco >= limit->vco.min && vco < limit->vco.max) {
898 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
899 absppm = (ppm > 0) ? ppm : (-ppm);
900 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
901 bestppm = 0;
902 flag = 1;
903 }
904 if (absppm < bestppm - 10) {
905 bestppm = absppm;
906 flag = 1;
907 }
908 if (flag) {
909 bestn = n;
910 bestm1 = m1;
911 bestm2 = m2;
912 bestp1 = p1;
913 bestp2 = p2;
914 flag = 0;
915 }
916 }
917 }
918 }
919 }
920 }
921 best_clock->n = bestn;
922 best_clock->m1 = bestm1;
923 best_clock->m2 = bestm2;
924 best_clock->p1 = bestp1;
925 best_clock->p2 = bestp2;
926
927 return true;
928}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700929
Paulo Zanonia928d532012-05-04 17:18:15 -0300930static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
931{
932 struct drm_i915_private *dev_priv = dev->dev_private;
933 u32 frame, frame_reg = PIPEFRAME(pipe);
934
935 frame = I915_READ(frame_reg);
936
937 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
938 DRM_DEBUG_KMS("vblank wait timed out\n");
939}
940
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700941/**
942 * intel_wait_for_vblank - wait for vblank on a given pipe
943 * @dev: drm device
944 * @pipe: pipe to wait for
945 *
946 * Wait for vblank to occur on a given pipe. Needed for various bits of
947 * mode setting code.
948 */
949void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800950{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700951 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800952 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700953
Paulo Zanonia928d532012-05-04 17:18:15 -0300954 if (INTEL_INFO(dev)->gen >= 5) {
955 ironlake_wait_for_vblank(dev, pipe);
956 return;
957 }
958
Chris Wilson300387c2010-09-05 20:25:43 +0100959 /* Clear existing vblank status. Note this will clear any other
960 * sticky status fields as well.
961 *
962 * This races with i915_driver_irq_handler() with the result
963 * that either function could miss a vblank event. Here it is not
964 * fatal, as we will either wait upon the next vblank interrupt or
965 * timeout. Generally speaking intel_wait_for_vblank() is only
966 * called during modeset at which time the GPU should be idle and
967 * should *not* be performing page flips and thus not waiting on
968 * vblanks...
969 * Currently, the result of us stealing a vblank from the irq
970 * handler is that a single frame will be skipped during swapbuffers.
971 */
972 I915_WRITE(pipestat_reg,
973 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
974
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700975 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100976 if (wait_for(I915_READ(pipestat_reg) &
977 PIPE_VBLANK_INTERRUPT_STATUS,
978 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700979 DRM_DEBUG_KMS("vblank wait timed out\n");
980}
981
Keith Packardab7ad7f2010-10-03 00:33:06 -0700982/*
983 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700984 * @dev: drm device
985 * @pipe: pipe to wait for
986 *
987 * After disabling a pipe, we can't wait for vblank in the usual way,
988 * spinning on the vblank interrupt status bit, since we won't actually
989 * see an interrupt when the pipe is disabled.
990 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700991 * On Gen4 and above:
992 * wait for the pipe register state bit to turn off
993 *
994 * Otherwise:
995 * wait for the display line value to settle (it usually
996 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100997 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700998 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100999void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001000{
1001 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001002
Keith Packardab7ad7f2010-10-03 00:33:06 -07001003 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001004 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001005
Keith Packardab7ad7f2010-10-03 00:33:06 -07001006 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001007 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1008 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001009 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001010 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001011 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001012 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001013 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1014
Paulo Zanoni837ba002012-05-04 17:18:14 -03001015 if (IS_GEN2(dev))
1016 line_mask = DSL_LINEMASK_GEN2;
1017 else
1018 line_mask = DSL_LINEMASK_GEN3;
1019
Keith Packardab7ad7f2010-10-03 00:33:06 -07001020 /* Wait for the display line to settle */
1021 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001022 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -07001023 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -03001024 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -07001025 time_after(timeout, jiffies));
1026 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +02001027 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001028 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001029}
1030
Jesse Barnesb24e7172011-01-04 15:09:30 -08001031static const char *state_string(bool enabled)
1032{
1033 return enabled ? "on" : "off";
1034}
1035
1036/* Only for pre-ILK configs */
1037static void assert_pll(struct drm_i915_private *dev_priv,
1038 enum pipe pipe, bool state)
1039{
1040 int reg;
1041 u32 val;
1042 bool cur_state;
1043
1044 reg = DPLL(pipe);
1045 val = I915_READ(reg);
1046 cur_state = !!(val & DPLL_VCO_ENABLE);
1047 WARN(cur_state != state,
1048 "PLL state assertion failure (expected %s, current %s)\n",
1049 state_string(state), state_string(cur_state));
1050}
1051#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1052#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1053
Jesse Barnes040484a2011-01-03 12:14:26 -08001054/* For ILK+ */
1055static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +01001056 struct intel_pch_pll *pll,
1057 struct intel_crtc *crtc,
1058 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001059{
Jesse Barnes040484a2011-01-03 12:14:26 -08001060 u32 val;
1061 bool cur_state;
1062
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001063 if (HAS_PCH_LPT(dev_priv->dev)) {
1064 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1065 return;
1066 }
1067
Chris Wilson92b27b02012-05-20 18:10:50 +01001068 if (WARN (!pll,
1069 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001070 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001071
Chris Wilson92b27b02012-05-20 18:10:50 +01001072 val = I915_READ(pll->pll_reg);
1073 cur_state = !!(val & DPLL_VCO_ENABLE);
1074 WARN(cur_state != state,
1075 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
1076 pll->pll_reg, state_string(state), state_string(cur_state), val);
1077
1078 /* Make sure the selected PLL is correctly attached to the transcoder */
1079 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001080 u32 pch_dpll;
1081
1082 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +01001083 cur_state = pll->pll_reg == _PCH_DPLL_B;
1084 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
1085 "PLL[%d] not attached to this transcoder %d: %08x\n",
1086 cur_state, crtc->pipe, pch_dpll)) {
1087 cur_state = !!(val >> (4*crtc->pipe + 3));
1088 WARN(cur_state != state,
1089 "PLL[%d] not %s on this transcoder %d: %08x\n",
1090 pll->pll_reg == _PCH_DPLL_B,
1091 state_string(state),
1092 crtc->pipe,
1093 val);
1094 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001095 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001096}
Chris Wilson92b27b02012-05-20 18:10:50 +01001097#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
1098#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -08001099
1100static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1101 enum pipe pipe, bool state)
1102{
1103 int reg;
1104 u32 val;
1105 bool cur_state;
1106
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001107 if (IS_HASWELL(dev_priv->dev)) {
1108 /* On Haswell, DDI is used instead of FDI_TX_CTL */
1109 reg = DDI_FUNC_CTL(pipe);
1110 val = I915_READ(reg);
1111 cur_state = !!(val & PIPE_DDI_FUNC_ENABLE);
1112 } else {
1113 reg = FDI_TX_CTL(pipe);
1114 val = I915_READ(reg);
1115 cur_state = !!(val & FDI_TX_ENABLE);
1116 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001117 WARN(cur_state != state,
1118 "FDI TX state assertion failure (expected %s, current %s)\n",
1119 state_string(state), state_string(cur_state));
1120}
1121#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1122#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1123
1124static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1125 enum pipe pipe, bool state)
1126{
1127 int reg;
1128 u32 val;
1129 bool cur_state;
1130
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001131 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1132 DRM_ERROR("Attempting to enable FDI_RX on Haswell pipe > 0\n");
1133 return;
1134 } else {
1135 reg = FDI_RX_CTL(pipe);
1136 val = I915_READ(reg);
1137 cur_state = !!(val & FDI_RX_ENABLE);
1138 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001139 WARN(cur_state != state,
1140 "FDI RX state assertion failure (expected %s, current %s)\n",
1141 state_string(state), state_string(cur_state));
1142}
1143#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1144#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1145
1146static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1147 enum pipe pipe)
1148{
1149 int reg;
1150 u32 val;
1151
1152 /* ILK FDI PLL is always enabled */
1153 if (dev_priv->info->gen == 5)
1154 return;
1155
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001156 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
1157 if (IS_HASWELL(dev_priv->dev))
1158 return;
1159
Jesse Barnes040484a2011-01-03 12:14:26 -08001160 reg = FDI_TX_CTL(pipe);
1161 val = I915_READ(reg);
1162 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1163}
1164
1165static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1166 enum pipe pipe)
1167{
1168 int reg;
1169 u32 val;
1170
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001171 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1172 DRM_ERROR("Attempting to enable FDI on Haswell with pipe > 0\n");
1173 return;
1174 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001175 reg = FDI_RX_CTL(pipe);
1176 val = I915_READ(reg);
1177 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1178}
1179
Jesse Barnesea0760c2011-01-04 15:09:32 -08001180static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1181 enum pipe pipe)
1182{
1183 int pp_reg, lvds_reg;
1184 u32 val;
1185 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001186 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001187
1188 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1189 pp_reg = PCH_PP_CONTROL;
1190 lvds_reg = PCH_LVDS;
1191 } else {
1192 pp_reg = PP_CONTROL;
1193 lvds_reg = LVDS;
1194 }
1195
1196 val = I915_READ(pp_reg);
1197 if (!(val & PANEL_POWER_ON) ||
1198 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1199 locked = false;
1200
1201 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1202 panel_pipe = PIPE_B;
1203
1204 WARN(panel_pipe == pipe && locked,
1205 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001206 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001207}
1208
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001209void assert_pipe(struct drm_i915_private *dev_priv,
1210 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001211{
1212 int reg;
1213 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001214 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001215
Daniel Vetter8e636782012-01-22 01:36:48 +01001216 /* if we need the pipe A quirk it must be always on */
1217 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1218 state = true;
1219
Jesse Barnesb24e7172011-01-04 15:09:30 -08001220 reg = PIPECONF(pipe);
1221 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001222 cur_state = !!(val & PIPECONF_ENABLE);
1223 WARN(cur_state != state,
1224 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001225 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226}
1227
Chris Wilson931872f2012-01-16 23:01:13 +00001228static void assert_plane(struct drm_i915_private *dev_priv,
1229 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001230{
1231 int reg;
1232 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001233 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001234
1235 reg = DSPCNTR(plane);
1236 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001237 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1238 WARN(cur_state != state,
1239 "plane %c assertion failure (expected %s, current %s)\n",
1240 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241}
1242
Chris Wilson931872f2012-01-16 23:01:13 +00001243#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1244#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1245
Jesse Barnesb24e7172011-01-04 15:09:30 -08001246static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1247 enum pipe pipe)
1248{
1249 int reg, i;
1250 u32 val;
1251 int cur_pipe;
1252
Jesse Barnes19ec1352011-02-02 12:28:02 -08001253 /* Planes are fixed to pipes on ILK+ */
Adam Jackson28c057942011-10-07 14:38:42 -04001254 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1255 reg = DSPCNTR(pipe);
1256 val = I915_READ(reg);
1257 WARN((val & DISPLAY_PLANE_ENABLE),
1258 "plane %c assertion failure, should be disabled but not\n",
1259 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001260 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001261 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001262
Jesse Barnesb24e7172011-01-04 15:09:30 -08001263 /* Need to check both planes against the pipe */
1264 for (i = 0; i < 2; i++) {
1265 reg = DSPCNTR(i);
1266 val = I915_READ(reg);
1267 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1268 DISPPLANE_SEL_PIPE_SHIFT;
1269 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001270 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1271 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001272 }
1273}
1274
Jesse Barnes92f25842011-01-04 15:09:34 -08001275static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1276{
1277 u32 val;
1278 bool enabled;
1279
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001280 if (HAS_PCH_LPT(dev_priv->dev)) {
1281 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1282 return;
1283 }
1284
Jesse Barnes92f25842011-01-04 15:09:34 -08001285 val = I915_READ(PCH_DREF_CONTROL);
1286 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1287 DREF_SUPERSPREAD_SOURCE_MASK));
1288 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1289}
1290
1291static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1292 enum pipe pipe)
1293{
1294 int reg;
1295 u32 val;
1296 bool enabled;
1297
1298 reg = TRANSCONF(pipe);
1299 val = I915_READ(reg);
1300 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001301 WARN(enabled,
1302 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1303 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001304}
1305
Keith Packard4e634382011-08-06 10:39:45 -07001306static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1307 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001308{
1309 if ((val & DP_PORT_EN) == 0)
1310 return false;
1311
1312 if (HAS_PCH_CPT(dev_priv->dev)) {
1313 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1314 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1315 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1316 return false;
1317 } else {
1318 if ((val & DP_PIPE_MASK) != (pipe << 30))
1319 return false;
1320 }
1321 return true;
1322}
1323
Keith Packard1519b992011-08-06 10:35:34 -07001324static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1325 enum pipe pipe, u32 val)
1326{
1327 if ((val & PORT_ENABLE) == 0)
1328 return false;
1329
1330 if (HAS_PCH_CPT(dev_priv->dev)) {
1331 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1332 return false;
1333 } else {
1334 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1335 return false;
1336 }
1337 return true;
1338}
1339
1340static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1341 enum pipe pipe, u32 val)
1342{
1343 if ((val & LVDS_PORT_EN) == 0)
1344 return false;
1345
1346 if (HAS_PCH_CPT(dev_priv->dev)) {
1347 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1348 return false;
1349 } else {
1350 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1351 return false;
1352 }
1353 return true;
1354}
1355
1356static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1357 enum pipe pipe, u32 val)
1358{
1359 if ((val & ADPA_DAC_ENABLE) == 0)
1360 return false;
1361 if (HAS_PCH_CPT(dev_priv->dev)) {
1362 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1363 return false;
1364 } else {
1365 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1366 return false;
1367 }
1368 return true;
1369}
1370
Jesse Barnes291906f2011-02-02 12:28:03 -08001371static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001372 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001373{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001374 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001375 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001376 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001377 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001378
Daniel Vetter75c5da22012-09-10 21:58:29 +02001379 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1380 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001381 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001382}
1383
1384static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1385 enum pipe pipe, int reg)
1386{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001387 u32 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001388 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001389 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001390 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001391
Daniel Vetter75c5da22012-09-10 21:58:29 +02001392 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & PORT_ENABLE) == 0
1393 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001394 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001395}
1396
1397static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1398 enum pipe pipe)
1399{
1400 int reg;
1401 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001402
Keith Packardf0575e92011-07-25 22:12:43 -07001403 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1404 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1405 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001406
1407 reg = PCH_ADPA;
1408 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001409 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001410 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001411 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001412
1413 reg = PCH_LVDS;
1414 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001415 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001416 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001417 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001418
1419 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1420 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1421 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1422}
1423
Jesse Barnesb24e7172011-01-04 15:09:30 -08001424/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001425 * intel_enable_pll - enable a PLL
1426 * @dev_priv: i915 private structure
1427 * @pipe: pipe PLL to enable
1428 *
1429 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1430 * make sure the PLL reg is writable first though, since the panel write
1431 * protect mechanism may be enabled.
1432 *
1433 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001434 *
1435 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001436 */
Daniel Vettera37b9b32012-08-12 19:27:09 +02001437static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001438{
1439 int reg;
1440 u32 val;
1441
1442 /* No really, not for ILK+ */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001443 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001444
1445 /* PLL is protected by panel, make sure we can write it */
1446 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1447 assert_panel_unlocked(dev_priv, pipe);
1448
1449 reg = DPLL(pipe);
1450 val = I915_READ(reg);
1451 val |= DPLL_VCO_ENABLE;
1452
1453 /* We do this three times for luck */
1454 I915_WRITE(reg, val);
1455 POSTING_READ(reg);
1456 udelay(150); /* wait for warmup */
1457 I915_WRITE(reg, val);
1458 POSTING_READ(reg);
1459 udelay(150); /* wait for warmup */
1460 I915_WRITE(reg, val);
1461 POSTING_READ(reg);
1462 udelay(150); /* wait for warmup */
1463}
1464
1465/**
1466 * intel_disable_pll - disable a PLL
1467 * @dev_priv: i915 private structure
1468 * @pipe: pipe PLL to disable
1469 *
1470 * Disable the PLL for @pipe, making sure the pipe is off first.
1471 *
1472 * Note! This is for pre-ILK only.
1473 */
1474static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1475{
1476 int reg;
1477 u32 val;
1478
1479 /* Don't disable pipe A or pipe A PLLs if needed */
1480 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1481 return;
1482
1483 /* Make sure the pipe isn't still relying on us */
1484 assert_pipe_disabled(dev_priv, pipe);
1485
1486 reg = DPLL(pipe);
1487 val = I915_READ(reg);
1488 val &= ~DPLL_VCO_ENABLE;
1489 I915_WRITE(reg, val);
1490 POSTING_READ(reg);
1491}
1492
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001493/* SBI access */
1494static void
1495intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value)
1496{
1497 unsigned long flags;
1498
1499 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001500 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001501 100)) {
1502 DRM_ERROR("timeout waiting for SBI to become ready\n");
1503 goto out_unlock;
1504 }
1505
1506 I915_WRITE(SBI_ADDR,
1507 (reg << 16));
1508 I915_WRITE(SBI_DATA,
1509 value);
1510 I915_WRITE(SBI_CTL_STAT,
1511 SBI_BUSY |
1512 SBI_CTL_OP_CRWR);
1513
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001514 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001515 100)) {
1516 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
1517 goto out_unlock;
1518 }
1519
1520out_unlock:
1521 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1522}
1523
1524static u32
1525intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg)
1526{
1527 unsigned long flags;
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001528 u32 value = 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001529
1530 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001531 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001532 100)) {
1533 DRM_ERROR("timeout waiting for SBI to become ready\n");
1534 goto out_unlock;
1535 }
1536
1537 I915_WRITE(SBI_ADDR,
1538 (reg << 16));
1539 I915_WRITE(SBI_CTL_STAT,
1540 SBI_BUSY |
1541 SBI_CTL_OP_CRRD);
1542
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001543 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001544 100)) {
1545 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
1546 goto out_unlock;
1547 }
1548
1549 value = I915_READ(SBI_DATA);
1550
1551out_unlock:
1552 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1553 return value;
1554}
1555
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001556/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001557 * intel_enable_pch_pll - enable PCH PLL
1558 * @dev_priv: i915 private structure
1559 * @pipe: pipe PLL to enable
1560 *
1561 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1562 * drives the transcoder clock.
1563 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001564static void intel_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001565{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001566 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001567 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001568 int reg;
1569 u32 val;
1570
Chris Wilson48da64a2012-05-13 20:16:12 +01001571 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001572 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001573 pll = intel_crtc->pch_pll;
1574 if (pll == NULL)
1575 return;
1576
1577 if (WARN_ON(pll->refcount == 0))
1578 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001579
1580 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1581 pll->pll_reg, pll->active, pll->on,
1582 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001583
1584 /* PCH refclock must be enabled first */
1585 assert_pch_refclk_enabled(dev_priv);
1586
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001587 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001588 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001589 return;
1590 }
1591
1592 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1593
1594 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001595 val = I915_READ(reg);
1596 val |= DPLL_VCO_ENABLE;
1597 I915_WRITE(reg, val);
1598 POSTING_READ(reg);
1599 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001600
1601 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001602}
1603
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001604static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001605{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001606 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1607 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001608 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001609 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001610
Jesse Barnes92f25842011-01-04 15:09:34 -08001611 /* PCH only available on ILK+ */
1612 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001613 if (pll == NULL)
1614 return;
1615
Chris Wilson48da64a2012-05-13 20:16:12 +01001616 if (WARN_ON(pll->refcount == 0))
1617 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001618
1619 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1620 pll->pll_reg, pll->active, pll->on,
1621 intel_crtc->base.base.id);
1622
Chris Wilson48da64a2012-05-13 20:16:12 +01001623 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001624 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001625 return;
1626 }
1627
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001628 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001629 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001630 return;
1631 }
1632
1633 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001634
1635 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001636 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001637
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001638 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001639 val = I915_READ(reg);
1640 val &= ~DPLL_VCO_ENABLE;
1641 I915_WRITE(reg, val);
1642 POSTING_READ(reg);
1643 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001644
1645 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001646}
1647
Jesse Barnes040484a2011-01-03 12:14:26 -08001648static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1649 enum pipe pipe)
1650{
1651 int reg;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001652 u32 val, pipeconf_val;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001653 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Jesse Barnes040484a2011-01-03 12:14:26 -08001654
1655 /* PCH only available on ILK+ */
1656 BUG_ON(dev_priv->info->gen < 5);
1657
1658 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001659 assert_pch_pll_enabled(dev_priv,
1660 to_intel_crtc(crtc)->pch_pll,
1661 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001662
1663 /* FDI must be feeding us bits for PCH ports */
1664 assert_fdi_tx_enabled(dev_priv, pipe);
1665 assert_fdi_rx_enabled(dev_priv, pipe);
1666
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001667 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1668 DRM_ERROR("Attempting to enable transcoder on Haswell with pipe > 0\n");
1669 return;
1670 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001671 reg = TRANSCONF(pipe);
1672 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001673 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001674
1675 if (HAS_PCH_IBX(dev_priv->dev)) {
1676 /*
1677 * make the BPC in transcoder be consistent with
1678 * that in pipeconf reg.
1679 */
1680 val &= ~PIPE_BPC_MASK;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001681 val |= pipeconf_val & PIPE_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001682 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001683
1684 val &= ~TRANS_INTERLACE_MASK;
1685 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001686 if (HAS_PCH_IBX(dev_priv->dev) &&
1687 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1688 val |= TRANS_LEGACY_INTERLACED_ILK;
1689 else
1690 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001691 else
1692 val |= TRANS_PROGRESSIVE;
1693
Jesse Barnes040484a2011-01-03 12:14:26 -08001694 I915_WRITE(reg, val | TRANS_ENABLE);
1695 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1696 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1697}
1698
1699static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1700 enum pipe pipe)
1701{
1702 int reg;
1703 u32 val;
1704
1705 /* FDI relies on the transcoder */
1706 assert_fdi_tx_disabled(dev_priv, pipe);
1707 assert_fdi_rx_disabled(dev_priv, pipe);
1708
Jesse Barnes291906f2011-02-02 12:28:03 -08001709 /* Ports must be off as well */
1710 assert_pch_ports_disabled(dev_priv, pipe);
1711
Jesse Barnes040484a2011-01-03 12:14:26 -08001712 reg = TRANSCONF(pipe);
1713 val = I915_READ(reg);
1714 val &= ~TRANS_ENABLE;
1715 I915_WRITE(reg, val);
1716 /* wait for PCH transcoder off, transcoder state */
1717 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001718 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001719}
1720
Jesse Barnes92f25842011-01-04 15:09:34 -08001721/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001722 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001723 * @dev_priv: i915 private structure
1724 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001725 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001726 *
1727 * Enable @pipe, making sure that various hardware specific requirements
1728 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1729 *
1730 * @pipe should be %PIPE_A or %PIPE_B.
1731 *
1732 * Will wait until the pipe is actually running (i.e. first vblank) before
1733 * returning.
1734 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001735static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1736 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001737{
1738 int reg;
1739 u32 val;
1740
1741 /*
1742 * A pipe without a PLL won't actually be able to drive bits from
1743 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1744 * need the check.
1745 */
1746 if (!HAS_PCH_SPLIT(dev_priv->dev))
1747 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001748 else {
1749 if (pch_port) {
1750 /* if driving the PCH, we need FDI enabled */
1751 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1752 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1753 }
1754 /* FIXME: assert CPU port conditions for SNB+ */
1755 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001756
1757 reg = PIPECONF(pipe);
1758 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001759 if (val & PIPECONF_ENABLE)
1760 return;
1761
1762 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001763 intel_wait_for_vblank(dev_priv->dev, pipe);
1764}
1765
1766/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001767 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001768 * @dev_priv: i915 private structure
1769 * @pipe: pipe to disable
1770 *
1771 * Disable @pipe, making sure that various hardware specific requirements
1772 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1773 *
1774 * @pipe should be %PIPE_A or %PIPE_B.
1775 *
1776 * Will wait until the pipe has shut down before returning.
1777 */
1778static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1779 enum pipe pipe)
1780{
1781 int reg;
1782 u32 val;
1783
1784 /*
1785 * Make sure planes won't keep trying to pump pixels to us,
1786 * or we might hang the display.
1787 */
1788 assert_planes_disabled(dev_priv, pipe);
1789
1790 /* Don't disable pipe A or pipe A PLLs if needed */
1791 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1792 return;
1793
1794 reg = PIPECONF(pipe);
1795 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001796 if ((val & PIPECONF_ENABLE) == 0)
1797 return;
1798
1799 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001800 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1801}
1802
Keith Packardd74362c2011-07-28 14:47:14 -07001803/*
1804 * Plane regs are double buffered, going from enabled->disabled needs a
1805 * trigger in order to latch. The display address reg provides this.
1806 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001807void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001808 enum plane plane)
1809{
1810 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1811 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1812}
1813
Jesse Barnesb24e7172011-01-04 15:09:30 -08001814/**
1815 * intel_enable_plane - enable a display plane on a given pipe
1816 * @dev_priv: i915 private structure
1817 * @plane: plane to enable
1818 * @pipe: pipe being fed
1819 *
1820 * Enable @plane on @pipe, making sure that @pipe is running first.
1821 */
1822static void intel_enable_plane(struct drm_i915_private *dev_priv,
1823 enum plane plane, enum pipe pipe)
1824{
1825 int reg;
1826 u32 val;
1827
1828 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1829 assert_pipe_enabled(dev_priv, pipe);
1830
1831 reg = DSPCNTR(plane);
1832 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001833 if (val & DISPLAY_PLANE_ENABLE)
1834 return;
1835
1836 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001837 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001838 intel_wait_for_vblank(dev_priv->dev, pipe);
1839}
1840
Jesse Barnesb24e7172011-01-04 15:09:30 -08001841/**
1842 * intel_disable_plane - disable a display plane
1843 * @dev_priv: i915 private structure
1844 * @plane: plane to disable
1845 * @pipe: pipe consuming the data
1846 *
1847 * Disable @plane; should be an independent operation.
1848 */
1849static void intel_disable_plane(struct drm_i915_private *dev_priv,
1850 enum plane plane, enum pipe pipe)
1851{
1852 int reg;
1853 u32 val;
1854
1855 reg = DSPCNTR(plane);
1856 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001857 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1858 return;
1859
1860 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001861 intel_flush_display_plane(dev_priv, plane);
1862 intel_wait_for_vblank(dev_priv->dev, pipe);
1863}
1864
Chris Wilson127bd2a2010-07-23 23:32:05 +01001865int
Chris Wilson48b956c2010-09-14 12:50:34 +01001866intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001867 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001868 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001869{
Chris Wilsonce453d82011-02-21 14:43:56 +00001870 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001871 u32 alignment;
1872 int ret;
1873
Chris Wilson05394f32010-11-08 19:18:58 +00001874 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001875 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001876 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1877 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001878 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001879 alignment = 4 * 1024;
1880 else
1881 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001882 break;
1883 case I915_TILING_X:
1884 /* pin() will align the object as required by fence */
1885 alignment = 0;
1886 break;
1887 case I915_TILING_Y:
1888 /* FIXME: Is this true? */
1889 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1890 return -EINVAL;
1891 default:
1892 BUG();
1893 }
1894
Chris Wilsonce453d82011-02-21 14:43:56 +00001895 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001896 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001897 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001898 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001899
1900 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1901 * fence, whereas 965+ only requires a fence if using
1902 * framebuffer compression. For simplicity, we always install
1903 * a fence as the cost is not that onerous.
1904 */
Chris Wilson06d98132012-04-17 15:31:24 +01001905 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001906 if (ret)
1907 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001908
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001909 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001910
Chris Wilsonce453d82011-02-21 14:43:56 +00001911 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001912 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001913
1914err_unpin:
1915 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001916err_interruptible:
1917 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001918 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001919}
1920
Chris Wilson1690e1e2011-12-14 13:57:08 +01001921void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1922{
1923 i915_gem_object_unpin_fence(obj);
1924 i915_gem_object_unpin(obj);
1925}
1926
Daniel Vetterc2c75132012-07-05 12:17:30 +02001927/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1928 * is assumed to be a power-of-two. */
1929static unsigned long gen4_compute_dspaddr_offset_xtiled(int *x, int *y,
1930 unsigned int bpp,
1931 unsigned int pitch)
1932{
1933 int tile_rows, tiles;
1934
1935 tile_rows = *y / 8;
1936 *y %= 8;
1937 tiles = *x / (512/bpp);
1938 *x %= 512/bpp;
1939
1940 return tile_rows * pitch * 8 + tiles * 4096;
1941}
1942
Jesse Barnes17638cd2011-06-24 12:19:23 -07001943static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1944 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001945{
1946 struct drm_device *dev = crtc->dev;
1947 struct drm_i915_private *dev_priv = dev->dev_private;
1948 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1949 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001950 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001951 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001952 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001953 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001954 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001955
1956 switch (plane) {
1957 case 0:
1958 case 1:
1959 break;
1960 default:
1961 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1962 return -EINVAL;
1963 }
1964
1965 intel_fb = to_intel_framebuffer(fb);
1966 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001967
Chris Wilson5eddb702010-09-11 13:48:45 +01001968 reg = DSPCNTR(plane);
1969 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001970 /* Mask out pixel format bits in case we change it */
1971 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1972 switch (fb->bits_per_pixel) {
1973 case 8:
1974 dspcntr |= DISPPLANE_8BPP;
1975 break;
1976 case 16:
1977 if (fb->depth == 15)
1978 dspcntr |= DISPPLANE_15_16BPP;
1979 else
1980 dspcntr |= DISPPLANE_16BPP;
1981 break;
1982 case 24:
1983 case 32:
1984 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1985 break;
1986 default:
Jesse Barnes17638cd2011-06-24 12:19:23 -07001987 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
Jesse Barnes81255562010-08-02 12:07:50 -07001988 return -EINVAL;
1989 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001990 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001991 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001992 dspcntr |= DISPPLANE_TILED;
1993 else
1994 dspcntr &= ~DISPPLANE_TILED;
1995 }
1996
Chris Wilson5eddb702010-09-11 13:48:45 +01001997 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001998
Daniel Vettere506a0c2012-07-05 12:17:29 +02001999 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002000
Daniel Vetterc2c75132012-07-05 12:17:30 +02002001 if (INTEL_INFO(dev)->gen >= 4) {
2002 intel_crtc->dspaddr_offset =
2003 gen4_compute_dspaddr_offset_xtiled(&x, &y,
2004 fb->bits_per_pixel / 8,
2005 fb->pitches[0]);
2006 linear_offset -= intel_crtc->dspaddr_offset;
2007 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002008 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002009 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002010
2011 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2012 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002013 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002014 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002015 I915_MODIFY_DISPBASE(DSPSURF(plane),
2016 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002017 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002018 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002019 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002020 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002021 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002022
Jesse Barnes17638cd2011-06-24 12:19:23 -07002023 return 0;
2024}
2025
2026static int ironlake_update_plane(struct drm_crtc *crtc,
2027 struct drm_framebuffer *fb, int x, int y)
2028{
2029 struct drm_device *dev = crtc->dev;
2030 struct drm_i915_private *dev_priv = dev->dev_private;
2031 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2032 struct intel_framebuffer *intel_fb;
2033 struct drm_i915_gem_object *obj;
2034 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002035 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002036 u32 dspcntr;
2037 u32 reg;
2038
2039 switch (plane) {
2040 case 0:
2041 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002042 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002043 break;
2044 default:
2045 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2046 return -EINVAL;
2047 }
2048
2049 intel_fb = to_intel_framebuffer(fb);
2050 obj = intel_fb->obj;
2051
2052 reg = DSPCNTR(plane);
2053 dspcntr = I915_READ(reg);
2054 /* Mask out pixel format bits in case we change it */
2055 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2056 switch (fb->bits_per_pixel) {
2057 case 8:
2058 dspcntr |= DISPPLANE_8BPP;
2059 break;
2060 case 16:
2061 if (fb->depth != 16)
2062 return -EINVAL;
2063
2064 dspcntr |= DISPPLANE_16BPP;
2065 break;
2066 case 24:
2067 case 32:
2068 if (fb->depth == 24)
2069 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2070 else if (fb->depth == 30)
2071 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
2072 else
2073 return -EINVAL;
2074 break;
2075 default:
2076 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
2077 return -EINVAL;
2078 }
2079
2080 if (obj->tiling_mode != I915_TILING_NONE)
2081 dspcntr |= DISPPLANE_TILED;
2082 else
2083 dspcntr &= ~DISPPLANE_TILED;
2084
2085 /* must disable */
2086 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2087
2088 I915_WRITE(reg, dspcntr);
2089
Daniel Vettere506a0c2012-07-05 12:17:29 +02002090 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002091 intel_crtc->dspaddr_offset =
2092 gen4_compute_dspaddr_offset_xtiled(&x, &y,
2093 fb->bits_per_pixel / 8,
2094 fb->pitches[0]);
2095 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002096
Daniel Vettere506a0c2012-07-05 12:17:29 +02002097 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2098 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002099 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002100 I915_MODIFY_DISPBASE(DSPSURF(plane),
2101 obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002102 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002103 I915_WRITE(DSPLINOFF(plane), linear_offset);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002104 POSTING_READ(reg);
2105
2106 return 0;
2107}
2108
2109/* Assume fb object is pinned & idle & fenced and just update base pointers */
2110static int
2111intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2112 int x, int y, enum mode_set_atomic state)
2113{
2114 struct drm_device *dev = crtc->dev;
2115 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002116
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002117 if (dev_priv->display.disable_fbc)
2118 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002119 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002120
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002121 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002122}
2123
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002124static int
Chris Wilson14667a42012-04-03 17:58:35 +01002125intel_finish_fb(struct drm_framebuffer *old_fb)
2126{
2127 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2128 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2129 bool was_interruptible = dev_priv->mm.interruptible;
2130 int ret;
2131
2132 wait_event(dev_priv->pending_flip_queue,
2133 atomic_read(&dev_priv->mm.wedged) ||
2134 atomic_read(&obj->pending_flip) == 0);
2135
2136 /* Big Hammer, we also need to ensure that any pending
2137 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2138 * current scanout is retired before unpinning the old
2139 * framebuffer.
2140 *
2141 * This should only fail upon a hung GPU, in which case we
2142 * can safely continue.
2143 */
2144 dev_priv->mm.interruptible = false;
2145 ret = i915_gem_object_finish_gpu(obj);
2146 dev_priv->mm.interruptible = was_interruptible;
2147
2148 return ret;
2149}
2150
2151static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002152intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002153 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002154{
2155 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002156 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002157 struct drm_i915_master_private *master_priv;
2158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002159 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002160 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002161
2162 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002163 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002164 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002165 return 0;
2166 }
2167
Eugeni Dodonov5826eca2012-05-09 15:37:12 -03002168 if(intel_crtc->plane > dev_priv->num_pipe) {
2169 DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
2170 intel_crtc->plane,
2171 dev_priv->num_pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002172 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002173 }
2174
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002175 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002176 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002177 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002178 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002179 if (ret != 0) {
2180 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002181 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002182 return ret;
2183 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002184
Daniel Vetter94352cf2012-07-05 22:51:56 +02002185 if (crtc->fb)
2186 intel_finish_fb(crtc->fb);
Chris Wilson265db952010-09-20 15:41:01 +01002187
Daniel Vetter94352cf2012-07-05 22:51:56 +02002188 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002189 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002190 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002191 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002192 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002193 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002194 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002195
Daniel Vetter94352cf2012-07-05 22:51:56 +02002196 old_fb = crtc->fb;
2197 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002198 crtc->x = x;
2199 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002200
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002201 if (old_fb) {
2202 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002203 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002204 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002205
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002206 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002207 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002208
2209 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002210 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002211
2212 master_priv = dev->primary->master->driver_priv;
2213 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002214 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002215
Chris Wilson265db952010-09-20 15:41:01 +01002216 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002217 master_priv->sarea_priv->pipeB_x = x;
2218 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002219 } else {
2220 master_priv->sarea_priv->pipeA_x = x;
2221 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002222 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002223
2224 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002225}
2226
Chris Wilson5eddb702010-09-11 13:48:45 +01002227static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002228{
2229 struct drm_device *dev = crtc->dev;
2230 struct drm_i915_private *dev_priv = dev->dev_private;
2231 u32 dpa_ctl;
2232
Zhao Yakui28c97732009-10-09 11:39:41 +08002233 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002234 dpa_ctl = I915_READ(DP_A);
2235 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2236
2237 if (clock < 200000) {
2238 u32 temp;
2239 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2240 /* workaround for 160Mhz:
2241 1) program 0x4600c bits 15:0 = 0x8124
2242 2) program 0x46010 bit 0 = 1
2243 3) program 0x46034 bit 24 = 1
2244 4) program 0x64000 bit 14 = 1
2245 */
2246 temp = I915_READ(0x4600c);
2247 temp &= 0xffff0000;
2248 I915_WRITE(0x4600c, temp | 0x8124);
2249
2250 temp = I915_READ(0x46010);
2251 I915_WRITE(0x46010, temp | 1);
2252
2253 temp = I915_READ(0x46034);
2254 I915_WRITE(0x46034, temp | (1 << 24));
2255 } else {
2256 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2257 }
2258 I915_WRITE(DP_A, dpa_ctl);
2259
Chris Wilson5eddb702010-09-11 13:48:45 +01002260 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002261 udelay(500);
2262}
2263
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002264static void intel_fdi_normal_train(struct drm_crtc *crtc)
2265{
2266 struct drm_device *dev = crtc->dev;
2267 struct drm_i915_private *dev_priv = dev->dev_private;
2268 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2269 int pipe = intel_crtc->pipe;
2270 u32 reg, temp;
2271
2272 /* enable normal train */
2273 reg = FDI_TX_CTL(pipe);
2274 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002275 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002276 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2277 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002278 } else {
2279 temp &= ~FDI_LINK_TRAIN_NONE;
2280 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002281 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002282 I915_WRITE(reg, temp);
2283
2284 reg = FDI_RX_CTL(pipe);
2285 temp = I915_READ(reg);
2286 if (HAS_PCH_CPT(dev)) {
2287 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2288 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2289 } else {
2290 temp &= ~FDI_LINK_TRAIN_NONE;
2291 temp |= FDI_LINK_TRAIN_NONE;
2292 }
2293 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2294
2295 /* wait one idle pattern time */
2296 POSTING_READ(reg);
2297 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002298
2299 /* IVB wants error correction enabled */
2300 if (IS_IVYBRIDGE(dev))
2301 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2302 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002303}
2304
Jesse Barnes291427f2011-07-29 12:42:37 -07002305static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2306{
2307 struct drm_i915_private *dev_priv = dev->dev_private;
2308 u32 flags = I915_READ(SOUTH_CHICKEN1);
2309
2310 flags |= FDI_PHASE_SYNC_OVR(pipe);
2311 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2312 flags |= FDI_PHASE_SYNC_EN(pipe);
2313 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2314 POSTING_READ(SOUTH_CHICKEN1);
2315}
2316
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002317/* The FDI link training functions for ILK/Ibexpeak. */
2318static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2319{
2320 struct drm_device *dev = crtc->dev;
2321 struct drm_i915_private *dev_priv = dev->dev_private;
2322 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2323 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002324 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002325 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002326
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002327 /* FDI needs bits from pipe & plane first */
2328 assert_pipe_enabled(dev_priv, pipe);
2329 assert_plane_enabled(dev_priv, plane);
2330
Adam Jacksone1a44742010-06-25 15:32:14 -04002331 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2332 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002333 reg = FDI_RX_IMR(pipe);
2334 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002335 temp &= ~FDI_RX_SYMBOL_LOCK;
2336 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002337 I915_WRITE(reg, temp);
2338 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002339 udelay(150);
2340
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002341 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002342 reg = FDI_TX_CTL(pipe);
2343 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002344 temp &= ~(7 << 19);
2345 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002346 temp &= ~FDI_LINK_TRAIN_NONE;
2347 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002348 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002349
Chris Wilson5eddb702010-09-11 13:48:45 +01002350 reg = FDI_RX_CTL(pipe);
2351 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002352 temp &= ~FDI_LINK_TRAIN_NONE;
2353 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002354 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2355
2356 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002357 udelay(150);
2358
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002359 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002360 if (HAS_PCH_IBX(dev)) {
2361 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2362 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2363 FDI_RX_PHASE_SYNC_POINTER_EN);
2364 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002365
Chris Wilson5eddb702010-09-11 13:48:45 +01002366 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002367 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002368 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002369 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2370
2371 if ((temp & FDI_RX_BIT_LOCK)) {
2372 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002373 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002374 break;
2375 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002376 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002377 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002378 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002379
2380 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002381 reg = FDI_TX_CTL(pipe);
2382 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002383 temp &= ~FDI_LINK_TRAIN_NONE;
2384 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002385 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002386
Chris Wilson5eddb702010-09-11 13:48:45 +01002387 reg = FDI_RX_CTL(pipe);
2388 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002389 temp &= ~FDI_LINK_TRAIN_NONE;
2390 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002391 I915_WRITE(reg, temp);
2392
2393 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002394 udelay(150);
2395
Chris Wilson5eddb702010-09-11 13:48:45 +01002396 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002397 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002398 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002399 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2400
2401 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002402 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002403 DRM_DEBUG_KMS("FDI train 2 done.\n");
2404 break;
2405 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002406 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002407 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002408 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002409
2410 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002411
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002412}
2413
Akshay Joshi0206e352011-08-16 15:34:10 -04002414static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002415 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2416 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2417 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2418 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2419};
2420
2421/* The FDI link training functions for SNB/Cougarpoint. */
2422static void gen6_fdi_link_train(struct drm_crtc *crtc)
2423{
2424 struct drm_device *dev = crtc->dev;
2425 struct drm_i915_private *dev_priv = dev->dev_private;
2426 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2427 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002428 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002429
Adam Jacksone1a44742010-06-25 15:32:14 -04002430 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2431 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002432 reg = FDI_RX_IMR(pipe);
2433 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002434 temp &= ~FDI_RX_SYMBOL_LOCK;
2435 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002436 I915_WRITE(reg, temp);
2437
2438 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002439 udelay(150);
2440
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002441 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002442 reg = FDI_TX_CTL(pipe);
2443 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002444 temp &= ~(7 << 19);
2445 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002446 temp &= ~FDI_LINK_TRAIN_NONE;
2447 temp |= FDI_LINK_TRAIN_PATTERN_1;
2448 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2449 /* SNB-B */
2450 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002451 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002452
Chris Wilson5eddb702010-09-11 13:48:45 +01002453 reg = FDI_RX_CTL(pipe);
2454 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002455 if (HAS_PCH_CPT(dev)) {
2456 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2457 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2458 } else {
2459 temp &= ~FDI_LINK_TRAIN_NONE;
2460 temp |= FDI_LINK_TRAIN_PATTERN_1;
2461 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002462 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2463
2464 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002465 udelay(150);
2466
Jesse Barnes291427f2011-07-29 12:42:37 -07002467 if (HAS_PCH_CPT(dev))
2468 cpt_phase_pointer_enable(dev, pipe);
2469
Akshay Joshi0206e352011-08-16 15:34:10 -04002470 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002471 reg = FDI_TX_CTL(pipe);
2472 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002473 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2474 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002475 I915_WRITE(reg, temp);
2476
2477 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002478 udelay(500);
2479
Sean Paulfa37d392012-03-02 12:53:39 -05002480 for (retry = 0; retry < 5; retry++) {
2481 reg = FDI_RX_IIR(pipe);
2482 temp = I915_READ(reg);
2483 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2484 if (temp & FDI_RX_BIT_LOCK) {
2485 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2486 DRM_DEBUG_KMS("FDI train 1 done.\n");
2487 break;
2488 }
2489 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002490 }
Sean Paulfa37d392012-03-02 12:53:39 -05002491 if (retry < 5)
2492 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002493 }
2494 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002495 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002496
2497 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002498 reg = FDI_TX_CTL(pipe);
2499 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002500 temp &= ~FDI_LINK_TRAIN_NONE;
2501 temp |= FDI_LINK_TRAIN_PATTERN_2;
2502 if (IS_GEN6(dev)) {
2503 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2504 /* SNB-B */
2505 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2506 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002507 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002508
Chris Wilson5eddb702010-09-11 13:48:45 +01002509 reg = FDI_RX_CTL(pipe);
2510 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002511 if (HAS_PCH_CPT(dev)) {
2512 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2513 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2514 } else {
2515 temp &= ~FDI_LINK_TRAIN_NONE;
2516 temp |= FDI_LINK_TRAIN_PATTERN_2;
2517 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002518 I915_WRITE(reg, temp);
2519
2520 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002521 udelay(150);
2522
Akshay Joshi0206e352011-08-16 15:34:10 -04002523 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002524 reg = FDI_TX_CTL(pipe);
2525 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002526 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2527 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002528 I915_WRITE(reg, temp);
2529
2530 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002531 udelay(500);
2532
Sean Paulfa37d392012-03-02 12:53:39 -05002533 for (retry = 0; retry < 5; retry++) {
2534 reg = FDI_RX_IIR(pipe);
2535 temp = I915_READ(reg);
2536 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2537 if (temp & FDI_RX_SYMBOL_LOCK) {
2538 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2539 DRM_DEBUG_KMS("FDI train 2 done.\n");
2540 break;
2541 }
2542 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002543 }
Sean Paulfa37d392012-03-02 12:53:39 -05002544 if (retry < 5)
2545 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002546 }
2547 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002548 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002549
2550 DRM_DEBUG_KMS("FDI train done.\n");
2551}
2552
Jesse Barnes357555c2011-04-28 15:09:55 -07002553/* Manual link training for Ivy Bridge A0 parts */
2554static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2555{
2556 struct drm_device *dev = crtc->dev;
2557 struct drm_i915_private *dev_priv = dev->dev_private;
2558 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2559 int pipe = intel_crtc->pipe;
2560 u32 reg, temp, i;
2561
2562 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2563 for train result */
2564 reg = FDI_RX_IMR(pipe);
2565 temp = I915_READ(reg);
2566 temp &= ~FDI_RX_SYMBOL_LOCK;
2567 temp &= ~FDI_RX_BIT_LOCK;
2568 I915_WRITE(reg, temp);
2569
2570 POSTING_READ(reg);
2571 udelay(150);
2572
2573 /* enable CPU FDI TX and PCH FDI RX */
2574 reg = FDI_TX_CTL(pipe);
2575 temp = I915_READ(reg);
2576 temp &= ~(7 << 19);
2577 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2578 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2579 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2580 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2581 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002582 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002583 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2584
2585 reg = FDI_RX_CTL(pipe);
2586 temp = I915_READ(reg);
2587 temp &= ~FDI_LINK_TRAIN_AUTO;
2588 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2589 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002590 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002591 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2592
2593 POSTING_READ(reg);
2594 udelay(150);
2595
Jesse Barnes291427f2011-07-29 12:42:37 -07002596 if (HAS_PCH_CPT(dev))
2597 cpt_phase_pointer_enable(dev, pipe);
2598
Akshay Joshi0206e352011-08-16 15:34:10 -04002599 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002600 reg = FDI_TX_CTL(pipe);
2601 temp = I915_READ(reg);
2602 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2603 temp |= snb_b_fdi_train_param[i];
2604 I915_WRITE(reg, temp);
2605
2606 POSTING_READ(reg);
2607 udelay(500);
2608
2609 reg = FDI_RX_IIR(pipe);
2610 temp = I915_READ(reg);
2611 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2612
2613 if (temp & FDI_RX_BIT_LOCK ||
2614 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2615 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2616 DRM_DEBUG_KMS("FDI train 1 done.\n");
2617 break;
2618 }
2619 }
2620 if (i == 4)
2621 DRM_ERROR("FDI train 1 fail!\n");
2622
2623 /* Train 2 */
2624 reg = FDI_TX_CTL(pipe);
2625 temp = I915_READ(reg);
2626 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2627 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2628 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2629 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2630 I915_WRITE(reg, temp);
2631
2632 reg = FDI_RX_CTL(pipe);
2633 temp = I915_READ(reg);
2634 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2635 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2636 I915_WRITE(reg, temp);
2637
2638 POSTING_READ(reg);
2639 udelay(150);
2640
Akshay Joshi0206e352011-08-16 15:34:10 -04002641 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002642 reg = FDI_TX_CTL(pipe);
2643 temp = I915_READ(reg);
2644 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2645 temp |= snb_b_fdi_train_param[i];
2646 I915_WRITE(reg, temp);
2647
2648 POSTING_READ(reg);
2649 udelay(500);
2650
2651 reg = FDI_RX_IIR(pipe);
2652 temp = I915_READ(reg);
2653 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2654
2655 if (temp & FDI_RX_SYMBOL_LOCK) {
2656 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2657 DRM_DEBUG_KMS("FDI train 2 done.\n");
2658 break;
2659 }
2660 }
2661 if (i == 4)
2662 DRM_ERROR("FDI train 2 fail!\n");
2663
2664 DRM_DEBUG_KMS("FDI train done.\n");
2665}
2666
Daniel Vetter88cefb62012-08-12 19:27:14 +02002667static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002668{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002669 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002670 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002671 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002672 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002673
Jesse Barnesc64e3112010-09-10 11:27:03 -07002674 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002675 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2676 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002677
Jesse Barnes0e23b992010-09-10 11:10:00 -07002678 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002679 reg = FDI_RX_CTL(pipe);
2680 temp = I915_READ(reg);
2681 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002682 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002683 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2684 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2685
2686 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002687 udelay(200);
2688
2689 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002690 temp = I915_READ(reg);
2691 I915_WRITE(reg, temp | FDI_PCDCLK);
2692
2693 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002694 udelay(200);
2695
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002696 /* On Haswell, the PLL configuration for ports and pipes is handled
2697 * separately, as part of DDI setup */
2698 if (!IS_HASWELL(dev)) {
2699 /* Enable CPU FDI TX PLL, always on for Ironlake */
2700 reg = FDI_TX_CTL(pipe);
2701 temp = I915_READ(reg);
2702 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2703 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002704
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002705 POSTING_READ(reg);
2706 udelay(100);
2707 }
Jesse Barnes0e23b992010-09-10 11:10:00 -07002708 }
2709}
2710
Daniel Vetter88cefb62012-08-12 19:27:14 +02002711static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2712{
2713 struct drm_device *dev = intel_crtc->base.dev;
2714 struct drm_i915_private *dev_priv = dev->dev_private;
2715 int pipe = intel_crtc->pipe;
2716 u32 reg, temp;
2717
2718 /* Switch from PCDclk to Rawclk */
2719 reg = FDI_RX_CTL(pipe);
2720 temp = I915_READ(reg);
2721 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2722
2723 /* Disable CPU FDI TX PLL */
2724 reg = FDI_TX_CTL(pipe);
2725 temp = I915_READ(reg);
2726 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2727
2728 POSTING_READ(reg);
2729 udelay(100);
2730
2731 reg = FDI_RX_CTL(pipe);
2732 temp = I915_READ(reg);
2733 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2734
2735 /* Wait for the clocks to turn off. */
2736 POSTING_READ(reg);
2737 udelay(100);
2738}
2739
Jesse Barnes291427f2011-07-29 12:42:37 -07002740static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2741{
2742 struct drm_i915_private *dev_priv = dev->dev_private;
2743 u32 flags = I915_READ(SOUTH_CHICKEN1);
2744
2745 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2746 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2747 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2748 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2749 POSTING_READ(SOUTH_CHICKEN1);
2750}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002751static void ironlake_fdi_disable(struct drm_crtc *crtc)
2752{
2753 struct drm_device *dev = crtc->dev;
2754 struct drm_i915_private *dev_priv = dev->dev_private;
2755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2756 int pipe = intel_crtc->pipe;
2757 u32 reg, temp;
2758
2759 /* disable CPU FDI tx and PCH FDI rx */
2760 reg = FDI_TX_CTL(pipe);
2761 temp = I915_READ(reg);
2762 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2763 POSTING_READ(reg);
2764
2765 reg = FDI_RX_CTL(pipe);
2766 temp = I915_READ(reg);
2767 temp &= ~(0x7 << 16);
2768 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2769 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2770
2771 POSTING_READ(reg);
2772 udelay(100);
2773
2774 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002775 if (HAS_PCH_IBX(dev)) {
2776 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002777 I915_WRITE(FDI_RX_CHICKEN(pipe),
2778 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002779 ~FDI_RX_PHASE_SYNC_POINTER_EN));
Jesse Barnes291427f2011-07-29 12:42:37 -07002780 } else if (HAS_PCH_CPT(dev)) {
2781 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002782 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002783
2784 /* still set train pattern 1 */
2785 reg = FDI_TX_CTL(pipe);
2786 temp = I915_READ(reg);
2787 temp &= ~FDI_LINK_TRAIN_NONE;
2788 temp |= FDI_LINK_TRAIN_PATTERN_1;
2789 I915_WRITE(reg, temp);
2790
2791 reg = FDI_RX_CTL(pipe);
2792 temp = I915_READ(reg);
2793 if (HAS_PCH_CPT(dev)) {
2794 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2795 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2796 } else {
2797 temp &= ~FDI_LINK_TRAIN_NONE;
2798 temp |= FDI_LINK_TRAIN_PATTERN_1;
2799 }
2800 /* BPC in FDI rx is consistent with that in PIPECONF */
2801 temp &= ~(0x07 << 16);
2802 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2803 I915_WRITE(reg, temp);
2804
2805 POSTING_READ(reg);
2806 udelay(100);
2807}
2808
Chris Wilson5bb61642012-09-27 21:25:58 +01002809static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2810{
2811 struct drm_device *dev = crtc->dev;
2812 struct drm_i915_private *dev_priv = dev->dev_private;
2813 unsigned long flags;
2814 bool pending;
2815
2816 if (atomic_read(&dev_priv->mm.wedged))
2817 return false;
2818
2819 spin_lock_irqsave(&dev->event_lock, flags);
2820 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2821 spin_unlock_irqrestore(&dev->event_lock, flags);
2822
2823 return pending;
2824}
2825
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002826static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2827{
Chris Wilson0f911282012-04-17 10:05:38 +01002828 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002829 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002830
2831 if (crtc->fb == NULL)
2832 return;
2833
Chris Wilson5bb61642012-09-27 21:25:58 +01002834 wait_event(dev_priv->pending_flip_queue,
2835 !intel_crtc_has_pending_flip(crtc));
2836
Chris Wilson0f911282012-04-17 10:05:38 +01002837 mutex_lock(&dev->struct_mutex);
2838 intel_finish_fb(crtc->fb);
2839 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002840}
2841
Jesse Barnes040484a2011-01-03 12:14:26 -08002842static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2843{
2844 struct drm_device *dev = crtc->dev;
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002845 struct intel_encoder *intel_encoder;
Jesse Barnes040484a2011-01-03 12:14:26 -08002846
2847 /*
2848 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2849 * must be driven by its own crtc; no sharing is possible.
2850 */
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002851 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002852
Eugeni Dodonov6ee8bab2012-05-09 20:30:31 -03002853 /* On Haswell, LPT PCH handles the VGA connection via FDI, and Haswell
2854 * CPU handles all others */
2855 if (IS_HASWELL(dev)) {
2856 /* It is still unclear how this will work on PPT, so throw up a warning */
2857 WARN_ON(!HAS_PCH_LPT(dev));
2858
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002859 if (intel_encoder->type == INTEL_OUTPUT_ANALOG) {
Eugeni Dodonov6ee8bab2012-05-09 20:30:31 -03002860 DRM_DEBUG_KMS("Haswell detected DAC encoder, assuming is PCH\n");
2861 return true;
2862 } else {
2863 DRM_DEBUG_KMS("Haswell detected encoder %d, assuming is CPU\n",
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002864 intel_encoder->type);
Eugeni Dodonov6ee8bab2012-05-09 20:30:31 -03002865 return false;
2866 }
2867 }
2868
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002869 switch (intel_encoder->type) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002870 case INTEL_OUTPUT_EDP:
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002871 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
Jesse Barnes040484a2011-01-03 12:14:26 -08002872 return false;
2873 continue;
2874 }
2875 }
2876
2877 return true;
2878}
2879
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002880/* Program iCLKIP clock to the desired frequency */
2881static void lpt_program_iclkip(struct drm_crtc *crtc)
2882{
2883 struct drm_device *dev = crtc->dev;
2884 struct drm_i915_private *dev_priv = dev->dev_private;
2885 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2886 u32 temp;
2887
2888 /* It is necessary to ungate the pixclk gate prior to programming
2889 * the divisors, and gate it back when it is done.
2890 */
2891 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2892
2893 /* Disable SSCCTL */
2894 intel_sbi_write(dev_priv, SBI_SSCCTL6,
2895 intel_sbi_read(dev_priv, SBI_SSCCTL6) |
2896 SBI_SSCCTL_DISABLE);
2897
2898 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2899 if (crtc->mode.clock == 20000) {
2900 auxdiv = 1;
2901 divsel = 0x41;
2902 phaseinc = 0x20;
2903 } else {
2904 /* The iCLK virtual clock root frequency is in MHz,
2905 * but the crtc->mode.clock in in KHz. To get the divisors,
2906 * it is necessary to divide one by another, so we
2907 * convert the virtual clock precision to KHz here for higher
2908 * precision.
2909 */
2910 u32 iclk_virtual_root_freq = 172800 * 1000;
2911 u32 iclk_pi_range = 64;
2912 u32 desired_divisor, msb_divisor_value, pi_value;
2913
2914 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2915 msb_divisor_value = desired_divisor / iclk_pi_range;
2916 pi_value = desired_divisor % iclk_pi_range;
2917
2918 auxdiv = 0;
2919 divsel = msb_divisor_value - 2;
2920 phaseinc = pi_value;
2921 }
2922
2923 /* This should not happen with any sane values */
2924 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2925 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2926 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2927 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2928
2929 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2930 crtc->mode.clock,
2931 auxdiv,
2932 divsel,
2933 phasedir,
2934 phaseinc);
2935
2936 /* Program SSCDIVINTPHASE6 */
2937 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6);
2938 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2939 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2940 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2941 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2942 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2943 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
2944
2945 intel_sbi_write(dev_priv,
2946 SBI_SSCDIVINTPHASE6,
2947 temp);
2948
2949 /* Program SSCAUXDIV */
2950 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6);
2951 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2952 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
2953 intel_sbi_write(dev_priv,
2954 SBI_SSCAUXDIV6,
2955 temp);
2956
2957
2958 /* Enable modulator and associated divider */
2959 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6);
2960 temp &= ~SBI_SSCCTL_DISABLE;
2961 intel_sbi_write(dev_priv,
2962 SBI_SSCCTL6,
2963 temp);
2964
2965 /* Wait for initialization time */
2966 udelay(24);
2967
2968 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
2969}
2970
Jesse Barnesf67a5592011-01-05 10:31:48 -08002971/*
2972 * Enable PCH resources required for PCH ports:
2973 * - PCH PLLs
2974 * - FDI training & RX/TX
2975 * - update transcoder timings
2976 * - DP transcoding bits
2977 * - transcoder
2978 */
2979static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002980{
2981 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002982 struct drm_i915_private *dev_priv = dev->dev_private;
2983 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2984 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002985 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002986
Chris Wilsone7e164d2012-05-11 09:21:25 +01002987 assert_transcoder_disabled(dev_priv, pipe);
2988
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002989 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002990 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002991
Chris Wilson6f13b7b2012-05-13 09:54:09 +01002992 intel_enable_pch_pll(intel_crtc);
2993
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002994 if (HAS_PCH_LPT(dev)) {
2995 DRM_DEBUG_KMS("LPT detected: programming iCLKIP\n");
2996 lpt_program_iclkip(crtc);
2997 } else if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002998 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002999
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003000 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003001 switch (pipe) {
3002 default:
3003 case 0:
3004 temp |= TRANSA_DPLL_ENABLE;
3005 sel = TRANSA_DPLLB_SEL;
3006 break;
3007 case 1:
3008 temp |= TRANSB_DPLL_ENABLE;
3009 sel = TRANSB_DPLLB_SEL;
3010 break;
3011 case 2:
3012 temp |= TRANSC_DPLL_ENABLE;
3013 sel = TRANSC_DPLLB_SEL;
3014 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07003015 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003016 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
3017 temp |= sel;
3018 else
3019 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003020 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003021 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003022
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003023 /* set transcoder timing, panel must allow it */
3024 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01003025 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3026 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3027 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
3028
3029 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3030 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3031 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003032 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003033
Eugeni Dodonovf57e1e32012-05-09 15:37:14 -03003034 if (!IS_HASWELL(dev))
3035 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003036
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003037 /* For PCH DP, enable TRANS_DP_CTL */
3038 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003039 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3040 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003041 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003042 reg = TRANS_DP_CTL(pipe);
3043 temp = I915_READ(reg);
3044 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003045 TRANS_DP_SYNC_MASK |
3046 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003047 temp |= (TRANS_DP_OUTPUT_ENABLE |
3048 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003049 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003050
3051 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003052 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003053 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003054 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003055
3056 switch (intel_trans_dp_port_sel(crtc)) {
3057 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003058 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003059 break;
3060 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003061 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003062 break;
3063 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003064 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003065 break;
3066 default:
3067 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003068 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003069 break;
3070 }
3071
Chris Wilson5eddb702010-09-11 13:48:45 +01003072 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003073 }
3074
Jesse Barnes040484a2011-01-03 12:14:26 -08003075 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003076}
3077
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003078static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3079{
3080 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3081
3082 if (pll == NULL)
3083 return;
3084
3085 if (pll->refcount == 0) {
3086 WARN(1, "bad PCH PLL refcount\n");
3087 return;
3088 }
3089
3090 --pll->refcount;
3091 intel_crtc->pch_pll = NULL;
3092}
3093
3094static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3095{
3096 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3097 struct intel_pch_pll *pll;
3098 int i;
3099
3100 pll = intel_crtc->pch_pll;
3101 if (pll) {
3102 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3103 intel_crtc->base.base.id, pll->pll_reg);
3104 goto prepare;
3105 }
3106
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003107 if (HAS_PCH_IBX(dev_priv->dev)) {
3108 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3109 i = intel_crtc->pipe;
3110 pll = &dev_priv->pch_plls[i];
3111
3112 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3113 intel_crtc->base.base.id, pll->pll_reg);
3114
3115 goto found;
3116 }
3117
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003118 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3119 pll = &dev_priv->pch_plls[i];
3120
3121 /* Only want to check enabled timings first */
3122 if (pll->refcount == 0)
3123 continue;
3124
3125 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3126 fp == I915_READ(pll->fp0_reg)) {
3127 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3128 intel_crtc->base.base.id,
3129 pll->pll_reg, pll->refcount, pll->active);
3130
3131 goto found;
3132 }
3133 }
3134
3135 /* Ok no matching timings, maybe there's a free one? */
3136 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3137 pll = &dev_priv->pch_plls[i];
3138 if (pll->refcount == 0) {
3139 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3140 intel_crtc->base.base.id, pll->pll_reg);
3141 goto found;
3142 }
3143 }
3144
3145 return NULL;
3146
3147found:
3148 intel_crtc->pch_pll = pll;
3149 pll->refcount++;
3150 DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
3151prepare: /* separate function? */
3152 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003153
Chris Wilsone04c7352012-05-02 20:43:56 +01003154 /* Wait for the clocks to stabilize before rewriting the regs */
3155 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003156 POSTING_READ(pll->pll_reg);
3157 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003158
3159 I915_WRITE(pll->fp0_reg, fp);
3160 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003161 pll->on = false;
3162 return pll;
3163}
3164
Jesse Barnesd4270e52011-10-11 10:43:02 -07003165void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3166{
3167 struct drm_i915_private *dev_priv = dev->dev_private;
3168 int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
3169 u32 temp;
3170
3171 temp = I915_READ(dslreg);
3172 udelay(500);
3173 if (wait_for(I915_READ(dslreg) != temp, 5)) {
3174 /* Without this, mode sets may fail silently on FDI */
3175 I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
3176 udelay(250);
3177 I915_WRITE(tc2reg, 0);
3178 if (wait_for(I915_READ(dslreg) != temp, 5))
3179 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
3180 }
3181}
3182
Jesse Barnesf67a5592011-01-05 10:31:48 -08003183static void ironlake_crtc_enable(struct drm_crtc *crtc)
3184{
3185 struct drm_device *dev = crtc->dev;
3186 struct drm_i915_private *dev_priv = dev->dev_private;
3187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003188 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003189 int pipe = intel_crtc->pipe;
3190 int plane = intel_crtc->plane;
3191 u32 temp;
3192 bool is_pch_port;
3193
Daniel Vetter08a48462012-07-02 11:43:47 +02003194 WARN_ON(!crtc->enabled);
3195
Jesse Barnesf67a5592011-01-05 10:31:48 -08003196 if (intel_crtc->active)
3197 return;
3198
3199 intel_crtc->active = true;
3200 intel_update_watermarks(dev);
3201
3202 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3203 temp = I915_READ(PCH_LVDS);
3204 if ((temp & LVDS_PORT_EN) == 0)
3205 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3206 }
3207
3208 is_pch_port = intel_crtc_driving_pch(crtc);
3209
Daniel Vetter46b6f812012-09-06 22:08:33 +02003210 if (is_pch_port) {
Daniel Vetter88cefb62012-08-12 19:27:14 +02003211 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003212 } else {
3213 assert_fdi_tx_disabled(dev_priv, pipe);
3214 assert_fdi_rx_disabled(dev_priv, pipe);
3215 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003216
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003217 for_each_encoder_on_crtc(dev, crtc, encoder)
3218 if (encoder->pre_enable)
3219 encoder->pre_enable(encoder);
3220
Jesse Barnesf67a5592011-01-05 10:31:48 -08003221 /* Enable panel fitting for LVDS */
3222 if (dev_priv->pch_pf_size &&
3223 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
3224 /* Force use of hard-coded filter coefficients
3225 * as some pre-programmed values are broken,
3226 * e.g. x201.
3227 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003228 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3229 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3230 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003231 }
3232
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003233 /*
3234 * On ILK+ LUT must be loaded before the pipe is running but with
3235 * clocks enabled
3236 */
3237 intel_crtc_load_lut(crtc);
3238
Jesse Barnesf67a5592011-01-05 10:31:48 -08003239 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3240 intel_enable_plane(dev_priv, plane, pipe);
3241
3242 if (is_pch_port)
3243 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003244
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003245 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003246 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003247 mutex_unlock(&dev->struct_mutex);
3248
Chris Wilson6b383a72010-09-13 13:54:26 +01003249 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003250
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003251 for_each_encoder_on_crtc(dev, crtc, encoder)
3252 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003253
3254 if (HAS_PCH_CPT(dev))
3255 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003256}
3257
3258static void ironlake_crtc_disable(struct drm_crtc *crtc)
3259{
3260 struct drm_device *dev = crtc->dev;
3261 struct drm_i915_private *dev_priv = dev->dev_private;
3262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003263 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003264 int pipe = intel_crtc->pipe;
3265 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003266 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003267
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003268
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003269 if (!intel_crtc->active)
3270 return;
3271
Daniel Vetterea9d7582012-07-10 10:42:52 +02003272 for_each_encoder_on_crtc(dev, crtc, encoder)
3273 encoder->disable(encoder);
3274
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003275 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003276 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003277 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003278
Jesse Barnesb24e7172011-01-04 15:09:30 -08003279 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003280
Chris Wilson973d04f2011-07-08 12:22:37 +01003281 if (dev_priv->cfb_plane == plane)
3282 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003283
Jesse Barnesb24e7172011-01-04 15:09:30 -08003284 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003285
Jesse Barnes6be4a602010-09-10 10:26:01 -07003286 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003287 I915_WRITE(PF_CTL(pipe), 0);
3288 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003289
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003290 for_each_encoder_on_crtc(dev, crtc, encoder)
3291 if (encoder->post_disable)
3292 encoder->post_disable(encoder);
3293
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003294 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003295
Jesse Barnes040484a2011-01-03 12:14:26 -08003296 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003297
Jesse Barnes6be4a602010-09-10 10:26:01 -07003298 if (HAS_PCH_CPT(dev)) {
3299 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003300 reg = TRANS_DP_CTL(pipe);
3301 temp = I915_READ(reg);
3302 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003303 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003304 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003305
3306 /* disable DPLL_SEL */
3307 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003308 switch (pipe) {
3309 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003310 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003311 break;
3312 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003313 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003314 break;
3315 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003316 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003317 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003318 break;
3319 default:
3320 BUG(); /* wtf */
3321 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003322 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003323 }
3324
3325 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003326 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003327
Daniel Vetter88cefb62012-08-12 19:27:14 +02003328 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003329
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003330 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003331 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003332
3333 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003334 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003335 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003336}
3337
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003338static void ironlake_crtc_off(struct drm_crtc *crtc)
3339{
3340 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3341 intel_put_pch_pll(intel_crtc);
3342}
3343
Daniel Vetter02e792f2009-09-15 22:57:34 +02003344static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3345{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003346 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003347 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003348 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003349
Chris Wilson23f09ce2010-08-12 13:53:37 +01003350 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003351 dev_priv->mm.interruptible = false;
3352 (void) intel_overlay_switch_off(intel_crtc->overlay);
3353 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003354 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003355 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003356
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003357 /* Let userspace switch the overlay on again. In most cases userspace
3358 * has to recompute where to put it anyway.
3359 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003360}
3361
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003362static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003363{
3364 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003365 struct drm_i915_private *dev_priv = dev->dev_private;
3366 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003367 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003368 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003369 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003370
Daniel Vetter08a48462012-07-02 11:43:47 +02003371 WARN_ON(!crtc->enabled);
3372
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003373 if (intel_crtc->active)
3374 return;
3375
3376 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003377 intel_update_watermarks(dev);
3378
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003379 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003380 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003381 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003382
3383 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003384 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003385
3386 /* Give the overlay scaler a chance to enable if it's on this pipe */
3387 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003388 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003389
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003390 for_each_encoder_on_crtc(dev, crtc, encoder)
3391 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003392}
3393
3394static void i9xx_crtc_disable(struct drm_crtc *crtc)
3395{
3396 struct drm_device *dev = crtc->dev;
3397 struct drm_i915_private *dev_priv = dev->dev_private;
3398 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003399 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003400 int pipe = intel_crtc->pipe;
3401 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003402
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003403
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003404 if (!intel_crtc->active)
3405 return;
3406
Daniel Vetterea9d7582012-07-10 10:42:52 +02003407 for_each_encoder_on_crtc(dev, crtc, encoder)
3408 encoder->disable(encoder);
3409
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003410 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003411 intel_crtc_wait_for_pending_flips(crtc);
3412 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003413 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003414 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003415
Chris Wilson973d04f2011-07-08 12:22:37 +01003416 if (dev_priv->cfb_plane == plane)
3417 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003418
Jesse Barnesb24e7172011-01-04 15:09:30 -08003419 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003420 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003421 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003422
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003423 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003424 intel_update_fbc(dev);
3425 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003426}
3427
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003428static void i9xx_crtc_off(struct drm_crtc *crtc)
3429{
3430}
3431
Daniel Vetter976f8a22012-07-08 22:34:21 +02003432static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3433 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003434{
3435 struct drm_device *dev = crtc->dev;
3436 struct drm_i915_master_private *master_priv;
3437 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3438 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003439
3440 if (!dev->primary->master)
3441 return;
3442
3443 master_priv = dev->primary->master->driver_priv;
3444 if (!master_priv->sarea_priv)
3445 return;
3446
Jesse Barnes79e53942008-11-07 14:24:08 -08003447 switch (pipe) {
3448 case 0:
3449 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3450 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3451 break;
3452 case 1:
3453 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3454 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3455 break;
3456 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003457 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003458 break;
3459 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003460}
3461
Daniel Vetter976f8a22012-07-08 22:34:21 +02003462/**
3463 * Sets the power management mode of the pipe and plane.
3464 */
3465void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003466{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003467 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003468 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003469 struct intel_encoder *intel_encoder;
3470 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003471
Daniel Vetter976f8a22012-07-08 22:34:21 +02003472 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3473 enable |= intel_encoder->connectors_active;
3474
3475 if (enable)
3476 dev_priv->display.crtc_enable(crtc);
3477 else
3478 dev_priv->display.crtc_disable(crtc);
3479
3480 intel_crtc_update_sarea(crtc, enable);
3481}
3482
3483static void intel_crtc_noop(struct drm_crtc *crtc)
3484{
3485}
3486
3487static void intel_crtc_disable(struct drm_crtc *crtc)
3488{
3489 struct drm_device *dev = crtc->dev;
3490 struct drm_connector *connector;
3491 struct drm_i915_private *dev_priv = dev->dev_private;
3492
3493 /* crtc should still be enabled when we disable it. */
3494 WARN_ON(!crtc->enabled);
3495
3496 dev_priv->display.crtc_disable(crtc);
3497 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003498 dev_priv->display.off(crtc);
3499
Chris Wilson931872f2012-01-16 23:01:13 +00003500 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3501 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003502
3503 if (crtc->fb) {
3504 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003505 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003506 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003507 crtc->fb = NULL;
3508 }
3509
3510 /* Update computed state. */
3511 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3512 if (!connector->encoder || !connector->encoder->crtc)
3513 continue;
3514
3515 if (connector->encoder->crtc != crtc)
3516 continue;
3517
3518 connector->dpms = DRM_MODE_DPMS_OFF;
3519 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003520 }
3521}
3522
Daniel Vettera261b242012-07-26 19:21:47 +02003523void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003524{
Daniel Vettera261b242012-07-26 19:21:47 +02003525 struct drm_crtc *crtc;
3526
3527 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3528 if (crtc->enabled)
3529 intel_crtc_disable(crtc);
3530 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003531}
3532
Daniel Vetter1f703852012-07-11 16:51:39 +02003533void intel_encoder_noop(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003534{
Jesse Barnes79e53942008-11-07 14:24:08 -08003535}
3536
Chris Wilsonea5b2132010-08-04 13:50:23 +01003537void intel_encoder_destroy(struct drm_encoder *encoder)
3538{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003539 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003540
Chris Wilsonea5b2132010-08-04 13:50:23 +01003541 drm_encoder_cleanup(encoder);
3542 kfree(intel_encoder);
3543}
3544
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003545/* Simple dpms helper for encodres with just one connector, no cloning and only
3546 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3547 * state of the entire output pipe. */
3548void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3549{
3550 if (mode == DRM_MODE_DPMS_ON) {
3551 encoder->connectors_active = true;
3552
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003553 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003554 } else {
3555 encoder->connectors_active = false;
3556
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003557 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003558 }
3559}
3560
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003561/* Cross check the actual hw state with our own modeset state tracking (and it's
3562 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003563static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003564{
3565 if (connector->get_hw_state(connector)) {
3566 struct intel_encoder *encoder = connector->encoder;
3567 struct drm_crtc *crtc;
3568 bool encoder_enabled;
3569 enum pipe pipe;
3570
3571 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3572 connector->base.base.id,
3573 drm_get_connector_name(&connector->base));
3574
3575 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3576 "wrong connector dpms state\n");
3577 WARN(connector->base.encoder != &encoder->base,
3578 "active connector not linked to encoder\n");
3579 WARN(!encoder->connectors_active,
3580 "encoder->connectors_active not set\n");
3581
3582 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3583 WARN(!encoder_enabled, "encoder not enabled\n");
3584 if (WARN_ON(!encoder->base.crtc))
3585 return;
3586
3587 crtc = encoder->base.crtc;
3588
3589 WARN(!crtc->enabled, "crtc not enabled\n");
3590 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3591 WARN(pipe != to_intel_crtc(crtc)->pipe,
3592 "encoder active on the wrong pipe\n");
3593 }
3594}
3595
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003596/* Even simpler default implementation, if there's really no special case to
3597 * consider. */
3598void intel_connector_dpms(struct drm_connector *connector, int mode)
3599{
3600 struct intel_encoder *encoder = intel_attached_encoder(connector);
3601
3602 /* All the simple cases only support two dpms states. */
3603 if (mode != DRM_MODE_DPMS_ON)
3604 mode = DRM_MODE_DPMS_OFF;
3605
3606 if (mode == connector->dpms)
3607 return;
3608
3609 connector->dpms = mode;
3610
3611 /* Only need to change hw state when actually enabled */
3612 if (encoder->base.crtc)
3613 intel_encoder_dpms(encoder, mode);
3614 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003615 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003616
Daniel Vetterb9805142012-08-31 17:37:33 +02003617 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003618}
3619
Daniel Vetterf0947c32012-07-02 13:10:34 +02003620/* Simple connector->get_hw_state implementation for encoders that support only
3621 * one connector and no cloning and hence the encoder state determines the state
3622 * of the connector. */
3623bool intel_connector_get_hw_state(struct intel_connector *connector)
3624{
Daniel Vetter24929352012-07-02 20:28:59 +02003625 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003626 struct intel_encoder *encoder = connector->encoder;
3627
3628 return encoder->get_hw_state(encoder, &pipe);
3629}
3630
Jesse Barnes79e53942008-11-07 14:24:08 -08003631static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
Daniel Vetter35313cd2012-07-20 10:30:45 +02003632 const struct drm_display_mode *mode,
Jesse Barnes79e53942008-11-07 14:24:08 -08003633 struct drm_display_mode *adjusted_mode)
3634{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003635 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003636
Eric Anholtbad720f2009-10-22 16:11:14 -07003637 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003638 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003639 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3640 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003641 }
Chris Wilson89749352010-09-12 18:25:19 +01003642
Daniel Vetterf9bef082012-04-15 19:53:19 +02003643 /* All interlaced capable intel hw wants timings in frames. Note though
3644 * that intel_lvds_mode_fixup does some funny tricks with the crtc
3645 * timings, so we need to be careful not to clobber these.*/
3646 if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
3647 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003648
Chris Wilson44f46b422012-06-21 13:19:59 +03003649 /* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
3650 * with a hsync front porch of 0.
3651 */
3652 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
3653 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
3654 return false;
3655
Jesse Barnes79e53942008-11-07 14:24:08 -08003656 return true;
3657}
3658
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003659static int valleyview_get_display_clock_speed(struct drm_device *dev)
3660{
3661 return 400000; /* FIXME */
3662}
3663
Jesse Barnese70236a2009-09-21 10:42:27 -07003664static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003665{
Jesse Barnese70236a2009-09-21 10:42:27 -07003666 return 400000;
3667}
Jesse Barnes79e53942008-11-07 14:24:08 -08003668
Jesse Barnese70236a2009-09-21 10:42:27 -07003669static int i915_get_display_clock_speed(struct drm_device *dev)
3670{
3671 return 333000;
3672}
Jesse Barnes79e53942008-11-07 14:24:08 -08003673
Jesse Barnese70236a2009-09-21 10:42:27 -07003674static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3675{
3676 return 200000;
3677}
Jesse Barnes79e53942008-11-07 14:24:08 -08003678
Jesse Barnese70236a2009-09-21 10:42:27 -07003679static int i915gm_get_display_clock_speed(struct drm_device *dev)
3680{
3681 u16 gcfgc = 0;
3682
3683 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3684
3685 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003686 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003687 else {
3688 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3689 case GC_DISPLAY_CLOCK_333_MHZ:
3690 return 333000;
3691 default:
3692 case GC_DISPLAY_CLOCK_190_200_MHZ:
3693 return 190000;
3694 }
3695 }
3696}
Jesse Barnes79e53942008-11-07 14:24:08 -08003697
Jesse Barnese70236a2009-09-21 10:42:27 -07003698static int i865_get_display_clock_speed(struct drm_device *dev)
3699{
3700 return 266000;
3701}
3702
3703static int i855_get_display_clock_speed(struct drm_device *dev)
3704{
3705 u16 hpllcc = 0;
3706 /* Assume that the hardware is in the high speed state. This
3707 * should be the default.
3708 */
3709 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3710 case GC_CLOCK_133_200:
3711 case GC_CLOCK_100_200:
3712 return 200000;
3713 case GC_CLOCK_166_250:
3714 return 250000;
3715 case GC_CLOCK_100_133:
3716 return 133000;
3717 }
3718
3719 /* Shouldn't happen */
3720 return 0;
3721}
3722
3723static int i830_get_display_clock_speed(struct drm_device *dev)
3724{
3725 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003726}
3727
Zhenyu Wang2c072452009-06-05 15:38:42 +08003728struct fdi_m_n {
3729 u32 tu;
3730 u32 gmch_m;
3731 u32 gmch_n;
3732 u32 link_m;
3733 u32 link_n;
3734};
3735
3736static void
3737fdi_reduce_ratio(u32 *num, u32 *den)
3738{
3739 while (*num > 0xffffff || *den > 0xffffff) {
3740 *num >>= 1;
3741 *den >>= 1;
3742 }
3743}
3744
Zhenyu Wang2c072452009-06-05 15:38:42 +08003745static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003746ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3747 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003748{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003749 m_n->tu = 64; /* default size */
3750
Chris Wilson22ed1112010-12-04 01:01:29 +00003751 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3752 m_n->gmch_m = bits_per_pixel * pixel_clock;
3753 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003754 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3755
Chris Wilson22ed1112010-12-04 01:01:29 +00003756 m_n->link_m = pixel_clock;
3757 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003758 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3759}
3760
Chris Wilsona7615032011-01-12 17:04:08 +00003761static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
3762{
Keith Packard72bbe582011-09-26 16:09:45 -07003763 if (i915_panel_use_ssc >= 0)
3764 return i915_panel_use_ssc != 0;
3765 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07003766 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00003767}
3768
Jesse Barnes5a354202011-06-24 12:19:22 -07003769/**
3770 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
3771 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003772 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07003773 *
3774 * A pipe may be connected to one or more outputs. Based on the depth of the
3775 * attached framebuffer, choose a good color depth to use on the pipe.
3776 *
3777 * If possible, match the pipe depth to the fb depth. In some cases, this
3778 * isn't ideal, because the connected output supports a lesser or restricted
3779 * set of depths. Resolve that here:
3780 * LVDS typically supports only 6bpc, so clamp down in that case
3781 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
3782 * Displays may support a restricted set as well, check EDID and clamp as
3783 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003784 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07003785 *
3786 * RETURNS:
3787 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
3788 * true if they don't match).
3789 */
3790static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02003791 struct drm_framebuffer *fb,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003792 unsigned int *pipe_bpp,
3793 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07003794{
3795 struct drm_device *dev = crtc->dev;
3796 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes5a354202011-06-24 12:19:22 -07003797 struct drm_connector *connector;
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02003798 struct intel_encoder *intel_encoder;
Jesse Barnes5a354202011-06-24 12:19:22 -07003799 unsigned int display_bpc = UINT_MAX, bpc;
3800
3801 /* Walk the encoders & connectors on this crtc, get min bpc */
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02003802 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Jesse Barnes5a354202011-06-24 12:19:22 -07003803
3804 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
3805 unsigned int lvds_bpc;
3806
3807 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
3808 LVDS_A3_POWER_UP)
3809 lvds_bpc = 8;
3810 else
3811 lvds_bpc = 6;
3812
3813 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04003814 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003815 display_bpc = lvds_bpc;
3816 }
3817 continue;
3818 }
3819
Jesse Barnes5a354202011-06-24 12:19:22 -07003820 /* Not one of the known troublemakers, check the EDID */
3821 list_for_each_entry(connector, &dev->mode_config.connector_list,
3822 head) {
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02003823 if (connector->encoder != &intel_encoder->base)
Jesse Barnes5a354202011-06-24 12:19:22 -07003824 continue;
3825
Jesse Barnes62ac41a2011-07-28 12:55:14 -07003826 /* Don't use an invalid EDID bpc value */
3827 if (connector->display_info.bpc &&
3828 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04003829 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003830 display_bpc = connector->display_info.bpc;
3831 }
3832 }
3833
3834 /*
3835 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
3836 * through, clamp it down. (Note: >12bpc will be caught below.)
3837 */
3838 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
3839 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04003840 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07003841 display_bpc = 12;
3842 } else {
Adam Jackson82820492011-10-10 16:33:34 -04003843 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07003844 display_bpc = 8;
3845 }
3846 }
3847 }
3848
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003849 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
3850 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
3851 display_bpc = 6;
3852 }
3853
Jesse Barnes5a354202011-06-24 12:19:22 -07003854 /*
3855 * We could just drive the pipe at the highest bpc all the time and
3856 * enable dithering as needed, but that costs bandwidth. So choose
3857 * the minimum value that expresses the full color range of the fb but
3858 * also stays within the max display bpc discovered above.
3859 */
3860
Daniel Vetter94352cf2012-07-05 22:51:56 +02003861 switch (fb->depth) {
Jesse Barnes5a354202011-06-24 12:19:22 -07003862 case 8:
3863 bpc = 8; /* since we go through a colormap */
3864 break;
3865 case 15:
3866 case 16:
3867 bpc = 6; /* min is 18bpp */
3868 break;
3869 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07003870 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07003871 break;
3872 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07003873 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07003874 break;
3875 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07003876 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07003877 break;
3878 default:
3879 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
3880 bpc = min((unsigned int)8, display_bpc);
3881 break;
3882 }
3883
Keith Packard578393c2011-09-05 11:53:21 -07003884 display_bpc = min(display_bpc, bpc);
3885
Adam Jackson82820492011-10-10 16:33:34 -04003886 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
3887 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003888
Keith Packard578393c2011-09-05 11:53:21 -07003889 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07003890
3891 return display_bpc != bpc;
3892}
3893
Jesse Barnesa0c4da242012-06-15 11:55:13 -07003894static int vlv_get_refclk(struct drm_crtc *crtc)
3895{
3896 struct drm_device *dev = crtc->dev;
3897 struct drm_i915_private *dev_priv = dev->dev_private;
3898 int refclk = 27000; /* for DP & HDMI */
3899
3900 return 100000; /* only one validated so far */
3901
3902 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
3903 refclk = 96000;
3904 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3905 if (intel_panel_use_ssc(dev_priv))
3906 refclk = 100000;
3907 else
3908 refclk = 96000;
3909 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
3910 refclk = 100000;
3911 }
3912
3913 return refclk;
3914}
3915
Jesse Barnesc65d77d2011-12-15 12:30:36 -08003916static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
3917{
3918 struct drm_device *dev = crtc->dev;
3919 struct drm_i915_private *dev_priv = dev->dev_private;
3920 int refclk;
3921
Jesse Barnesa0c4da242012-06-15 11:55:13 -07003922 if (IS_VALLEYVIEW(dev)) {
3923 refclk = vlv_get_refclk(crtc);
3924 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08003925 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
3926 refclk = dev_priv->lvds_ssc_freq * 1000;
3927 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
3928 refclk / 1000);
3929 } else if (!IS_GEN2(dev)) {
3930 refclk = 96000;
3931 } else {
3932 refclk = 48000;
3933 }
3934
3935 return refclk;
3936}
3937
3938static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
3939 intel_clock_t *clock)
3940{
3941 /* SDVO TV has fixed PLL values depend on its clock range,
3942 this mirrors vbios setting. */
3943 if (adjusted_mode->clock >= 100000
3944 && adjusted_mode->clock < 140500) {
3945 clock->p1 = 2;
3946 clock->p2 = 10;
3947 clock->n = 3;
3948 clock->m1 = 16;
3949 clock->m2 = 8;
3950 } else if (adjusted_mode->clock >= 140500
3951 && adjusted_mode->clock <= 200000) {
3952 clock->p1 = 1;
3953 clock->p2 = 10;
3954 clock->n = 6;
3955 clock->m1 = 12;
3956 clock->m2 = 8;
3957 }
3958}
3959
Jesse Barnesa7516a02011-12-15 12:30:37 -08003960static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
3961 intel_clock_t *clock,
3962 intel_clock_t *reduced_clock)
3963{
3964 struct drm_device *dev = crtc->dev;
3965 struct drm_i915_private *dev_priv = dev->dev_private;
3966 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3967 int pipe = intel_crtc->pipe;
3968 u32 fp, fp2 = 0;
3969
3970 if (IS_PINEVIEW(dev)) {
3971 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
3972 if (reduced_clock)
3973 fp2 = (1 << reduced_clock->n) << 16 |
3974 reduced_clock->m1 << 8 | reduced_clock->m2;
3975 } else {
3976 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
3977 if (reduced_clock)
3978 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
3979 reduced_clock->m2;
3980 }
3981
3982 I915_WRITE(FP0(pipe), fp);
3983
3984 intel_crtc->lowfreq_avail = false;
3985 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
3986 reduced_clock && i915_powersave) {
3987 I915_WRITE(FP1(pipe), fp2);
3988 intel_crtc->lowfreq_avail = true;
3989 } else {
3990 I915_WRITE(FP1(pipe), fp);
3991 }
3992}
3993
Daniel Vetter93e537a2012-03-28 23:11:26 +02003994static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
3995 struct drm_display_mode *adjusted_mode)
3996{
3997 struct drm_device *dev = crtc->dev;
3998 struct drm_i915_private *dev_priv = dev->dev_private;
3999 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4000 int pipe = intel_crtc->pipe;
Chris Wilson284d5df2012-04-14 17:41:59 +01004001 u32 temp;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004002
4003 temp = I915_READ(LVDS);
4004 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
4005 if (pipe == 1) {
4006 temp |= LVDS_PIPEB_SELECT;
4007 } else {
4008 temp &= ~LVDS_PIPEB_SELECT;
4009 }
4010 /* set the corresponsding LVDS_BORDER bit */
4011 temp |= dev_priv->lvds_border_bits;
4012 /* Set the B0-B3 data pairs corresponding to whether we're going to
4013 * set the DPLLs for dual-channel mode or not.
4014 */
4015 if (clock->p2 == 7)
4016 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
4017 else
4018 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
4019
4020 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4021 * appropriately here, but we need to look more thoroughly into how
4022 * panels behave in the two modes.
4023 */
4024 /* set the dithering flag on LVDS as needed */
4025 if (INTEL_INFO(dev)->gen >= 4) {
4026 if (dev_priv->lvds_dither)
4027 temp |= LVDS_ENABLE_DITHER;
4028 else
4029 temp &= ~LVDS_ENABLE_DITHER;
4030 }
Chris Wilson284d5df2012-04-14 17:41:59 +01004031 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Daniel Vetter93e537a2012-03-28 23:11:26 +02004032 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004033 temp |= LVDS_HSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004034 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004035 temp |= LVDS_VSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004036 I915_WRITE(LVDS, temp);
4037}
4038
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004039static void vlv_update_pll(struct drm_crtc *crtc,
4040 struct drm_display_mode *mode,
4041 struct drm_display_mode *adjusted_mode,
4042 intel_clock_t *clock, intel_clock_t *reduced_clock,
4043 int refclk, int num_connectors)
4044{
4045 struct drm_device *dev = crtc->dev;
4046 struct drm_i915_private *dev_priv = dev->dev_private;
4047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4048 int pipe = intel_crtc->pipe;
4049 u32 dpll, mdiv, pdiv;
4050 u32 bestn, bestm1, bestm2, bestp1, bestp2;
4051 bool is_hdmi;
4052
4053 is_hdmi = intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4054
4055 bestn = clock->n;
4056 bestm1 = clock->m1;
4057 bestm2 = clock->m2;
4058 bestp1 = clock->p1;
4059 bestp2 = clock->p2;
4060
4061 /* Enable DPIO clock input */
4062 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4063 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4064 I915_WRITE(DPLL(pipe), dpll);
4065 POSTING_READ(DPLL(pipe));
4066
4067 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4068 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4069 mdiv |= ((bestn << DPIO_N_SHIFT));
4070 mdiv |= (1 << DPIO_POST_DIV_SHIFT);
4071 mdiv |= (1 << DPIO_K_SHIFT);
4072 mdiv |= DPIO_ENABLE_CALIBRATION;
4073 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4074
4075 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);
4076
4077 pdiv = DPIO_REFSEL_OVERRIDE | (5 << DPIO_PLL_MODESEL_SHIFT) |
4078 (3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
4079 (8 << DPIO_DRIVER_CTL_SHIFT) | (5 << DPIO_CLK_BIAS_CTL_SHIFT);
4080 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);
4081
4082 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x009f0051);
4083
4084 dpll |= DPLL_VCO_ENABLE;
4085 I915_WRITE(DPLL(pipe), dpll);
4086 POSTING_READ(DPLL(pipe));
4087 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4088 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4089
4090 if (is_hdmi) {
4091 u32 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4092
4093 if (temp > 1)
4094 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4095 else
4096 temp = 0;
4097
4098 I915_WRITE(DPLL_MD(pipe), temp);
4099 POSTING_READ(DPLL_MD(pipe));
4100 }
4101
4102 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x641); /* ??? */
4103}
4104
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004105static void i9xx_update_pll(struct drm_crtc *crtc,
4106 struct drm_display_mode *mode,
4107 struct drm_display_mode *adjusted_mode,
4108 intel_clock_t *clock, intel_clock_t *reduced_clock,
4109 int num_connectors)
4110{
4111 struct drm_device *dev = crtc->dev;
4112 struct drm_i915_private *dev_priv = dev->dev_private;
4113 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4114 int pipe = intel_crtc->pipe;
4115 u32 dpll;
4116 bool is_sdvo;
4117
4118 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4119 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4120
4121 dpll = DPLL_VGA_MODE_DIS;
4122
4123 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4124 dpll |= DPLLB_MODE_LVDS;
4125 else
4126 dpll |= DPLLB_MODE_DAC_SERIAL;
4127 if (is_sdvo) {
4128 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4129 if (pixel_multiplier > 1) {
4130 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4131 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4132 }
4133 dpll |= DPLL_DVO_HIGH_SPEED;
4134 }
4135 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4136 dpll |= DPLL_DVO_HIGH_SPEED;
4137
4138 /* compute bitmask from p1 value */
4139 if (IS_PINEVIEW(dev))
4140 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4141 else {
4142 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4143 if (IS_G4X(dev) && reduced_clock)
4144 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4145 }
4146 switch (clock->p2) {
4147 case 5:
4148 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4149 break;
4150 case 7:
4151 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4152 break;
4153 case 10:
4154 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4155 break;
4156 case 14:
4157 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4158 break;
4159 }
4160 if (INTEL_INFO(dev)->gen >= 4)
4161 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4162
4163 if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4164 dpll |= PLL_REF_INPUT_TVCLKINBC;
4165 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4166 /* XXX: just matching BIOS for now */
4167 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4168 dpll |= 3;
4169 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4170 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4171 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4172 else
4173 dpll |= PLL_REF_INPUT_DREFCLK;
4174
4175 dpll |= DPLL_VCO_ENABLE;
4176 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4177 POSTING_READ(DPLL(pipe));
4178 udelay(150);
4179
4180 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4181 * This is an exception to the general rule that mode_set doesn't turn
4182 * things on.
4183 */
4184 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4185 intel_update_lvds(crtc, clock, adjusted_mode);
4186
4187 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4188 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4189
4190 I915_WRITE(DPLL(pipe), dpll);
4191
4192 /* Wait for the clocks to stabilize. */
4193 POSTING_READ(DPLL(pipe));
4194 udelay(150);
4195
4196 if (INTEL_INFO(dev)->gen >= 4) {
4197 u32 temp = 0;
4198 if (is_sdvo) {
4199 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4200 if (temp > 1)
4201 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4202 else
4203 temp = 0;
4204 }
4205 I915_WRITE(DPLL_MD(pipe), temp);
4206 } else {
4207 /* The pixel multiplier can only be updated once the
4208 * DPLL is enabled and the clocks are stable.
4209 *
4210 * So write it again.
4211 */
4212 I915_WRITE(DPLL(pipe), dpll);
4213 }
4214}
4215
4216static void i8xx_update_pll(struct drm_crtc *crtc,
4217 struct drm_display_mode *adjusted_mode,
4218 intel_clock_t *clock,
4219 int num_connectors)
4220{
4221 struct drm_device *dev = crtc->dev;
4222 struct drm_i915_private *dev_priv = dev->dev_private;
4223 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4224 int pipe = intel_crtc->pipe;
4225 u32 dpll;
4226
4227 dpll = DPLL_VGA_MODE_DIS;
4228
4229 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4230 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4231 } else {
4232 if (clock->p1 == 2)
4233 dpll |= PLL_P1_DIVIDE_BY_TWO;
4234 else
4235 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4236 if (clock->p2 == 4)
4237 dpll |= PLL_P2_DIVIDE_BY_4;
4238 }
4239
4240 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4241 /* XXX: just matching BIOS for now */
4242 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4243 dpll |= 3;
4244 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4245 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4246 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4247 else
4248 dpll |= PLL_REF_INPUT_DREFCLK;
4249
4250 dpll |= DPLL_VCO_ENABLE;
4251 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4252 POSTING_READ(DPLL(pipe));
4253 udelay(150);
4254
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004255 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4256 * This is an exception to the general rule that mode_set doesn't turn
4257 * things on.
4258 */
4259 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4260 intel_update_lvds(crtc, clock, adjusted_mode);
4261
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004262 I915_WRITE(DPLL(pipe), dpll);
4263
4264 /* Wait for the clocks to stabilize. */
4265 POSTING_READ(DPLL(pipe));
4266 udelay(150);
4267
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004268 /* The pixel multiplier can only be updated once the
4269 * DPLL is enabled and the clocks are stable.
4270 *
4271 * So write it again.
4272 */
4273 I915_WRITE(DPLL(pipe), dpll);
4274}
4275
Eric Anholtf564048e2011-03-30 13:01:02 -07004276static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4277 struct drm_display_mode *mode,
4278 struct drm_display_mode *adjusted_mode,
4279 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004280 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004281{
4282 struct drm_device *dev = crtc->dev;
4283 struct drm_i915_private *dev_priv = dev->dev_private;
4284 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4285 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004286 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004287 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004288 intel_clock_t clock, reduced_clock;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004289 u32 dspcntr, pipeconf, vsyncshift;
4290 bool ok, has_reduced_clock = false, is_sdvo = false;
4291 bool is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004292 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004293 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004294 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004295
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004296 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004297 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004298 case INTEL_OUTPUT_LVDS:
4299 is_lvds = true;
4300 break;
4301 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004302 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004303 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004304 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004305 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004306 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004307 case INTEL_OUTPUT_TVOUT:
4308 is_tv = true;
4309 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004310 case INTEL_OUTPUT_DISPLAYPORT:
4311 is_dp = true;
4312 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004313 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004314
Eric Anholtc751ce42010-03-25 11:48:48 -07004315 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004316 }
4317
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004318 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004319
Ma Lingd4906092009-03-18 20:13:27 +08004320 /*
4321 * Returns a set of divisors for the desired target clock with the given
4322 * refclk, or FALSE. The returned values represent the clock equation:
4323 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4324 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004325 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004326 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4327 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004328 if (!ok) {
4329 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004330 return -EINVAL;
4331 }
4332
4333 /* Ensure that the cursor is valid for the new mode before changing... */
4334 intel_crtc_update_cursor(crtc, true);
4335
4336 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004337 /*
4338 * Ensure we match the reduced clock's P to the target clock.
4339 * If the clocks don't match, we can't switch the display clock
4340 * by using the FP0/FP1. In such case we will disable the LVDS
4341 * downclock feature.
4342 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004343 has_reduced_clock = limit->find_pll(limit, crtc,
4344 dev_priv->lvds_downclock,
4345 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004346 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004347 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004348 }
4349
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004350 if (is_sdvo && is_tv)
4351 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004352
Jesse Barnesa7516a02011-12-15 12:30:37 -08004353 i9xx_update_pll_dividers(crtc, &clock, has_reduced_clock ?
4354 &reduced_clock : NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07004355
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004356 if (IS_GEN2(dev))
4357 i8xx_update_pll(crtc, adjusted_mode, &clock, num_connectors);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004358 else if (IS_VALLEYVIEW(dev))
4359 vlv_update_pll(crtc, mode,adjusted_mode, &clock, NULL,
4360 refclk, num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004361 else
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004362 i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
4363 has_reduced_clock ? &reduced_clock : NULL,
4364 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004365
4366 /* setup pipeconf */
4367 pipeconf = I915_READ(PIPECONF(pipe));
4368
4369 /* Set up the display plane register */
4370 dspcntr = DISPPLANE_GAMMA_ENABLE;
4371
Eric Anholt929c77f2011-03-30 13:01:04 -07004372 if (pipe == 0)
4373 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4374 else
4375 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07004376
4377 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4378 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4379 * core speed.
4380 *
4381 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4382 * pipe == 0 check?
4383 */
4384 if (mode->clock >
4385 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4386 pipeconf |= PIPECONF_DOUBLE_WIDE;
4387 else
4388 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4389 }
4390
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004391 /* default to 8bpc */
4392 pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
4393 if (is_dp) {
Jani Nikula0c96c652012-09-26 18:43:10 +03004394 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004395 pipeconf |= PIPECONF_BPP_6 |
4396 PIPECONF_DITHER_EN |
4397 PIPECONF_DITHER_TYPE_SP;
4398 }
4399 }
4400
Eric Anholtf564048e2011-03-30 13:01:02 -07004401 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4402 drm_mode_debug_printmodeline(mode);
4403
Jesse Barnesa7516a02011-12-15 12:30:37 -08004404 if (HAS_PIPE_CXSR(dev)) {
4405 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004406 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4407 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004408 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07004409 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4410 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4411 }
4412 }
4413
Keith Packard617cf882012-02-08 13:53:38 -08004414 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01004415 if (!IS_GEN2(dev) &&
4416 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004417 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4418 /* the chip adds 2 halflines automatically */
Eric Anholtf564048e2011-03-30 13:01:02 -07004419 adjusted_mode->crtc_vtotal -= 1;
Eric Anholtf564048e2011-03-30 13:01:02 -07004420 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004421 vsyncshift = adjusted_mode->crtc_hsync_start
4422 - adjusted_mode->crtc_htotal/2;
4423 } else {
Keith Packard617cf882012-02-08 13:53:38 -08004424 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004425 vsyncshift = 0;
4426 }
4427
4428 if (!IS_GEN3(dev))
4429 I915_WRITE(VSYNCSHIFT(pipe), vsyncshift);
Eric Anholtf564048e2011-03-30 13:01:02 -07004430
4431 I915_WRITE(HTOTAL(pipe),
4432 (adjusted_mode->crtc_hdisplay - 1) |
4433 ((adjusted_mode->crtc_htotal - 1) << 16));
4434 I915_WRITE(HBLANK(pipe),
4435 (adjusted_mode->crtc_hblank_start - 1) |
4436 ((adjusted_mode->crtc_hblank_end - 1) << 16));
4437 I915_WRITE(HSYNC(pipe),
4438 (adjusted_mode->crtc_hsync_start - 1) |
4439 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4440
4441 I915_WRITE(VTOTAL(pipe),
4442 (adjusted_mode->crtc_vdisplay - 1) |
4443 ((adjusted_mode->crtc_vtotal - 1) << 16));
4444 I915_WRITE(VBLANK(pipe),
4445 (adjusted_mode->crtc_vblank_start - 1) |
4446 ((adjusted_mode->crtc_vblank_end - 1) << 16));
4447 I915_WRITE(VSYNC(pipe),
4448 (adjusted_mode->crtc_vsync_start - 1) |
4449 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4450
4451 /* pipesrc and dspsize control the size that is scaled from,
4452 * which should always be the user's requested size.
4453 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004454 I915_WRITE(DSPSIZE(plane),
4455 ((mode->vdisplay - 1) << 16) |
4456 (mode->hdisplay - 1));
4457 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004458 I915_WRITE(PIPESRC(pipe),
4459 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4460
Eric Anholtf564048e2011-03-30 13:01:02 -07004461 I915_WRITE(PIPECONF(pipe), pipeconf);
4462 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004463 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07004464
4465 intel_wait_for_vblank(dev, pipe);
4466
Eric Anholtf564048e2011-03-30 13:01:02 -07004467 I915_WRITE(DSPCNTR(plane), dspcntr);
4468 POSTING_READ(DSPCNTR(plane));
4469
Daniel Vetter94352cf2012-07-05 22:51:56 +02004470 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004471
4472 intel_update_watermarks(dev);
4473
Eric Anholtf564048e2011-03-30 13:01:02 -07004474 return ret;
4475}
4476
Keith Packard9fb526d2011-09-26 22:24:57 -07004477/*
4478 * Initialize reference clocks when the driver loads
4479 */
4480void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004481{
4482 struct drm_i915_private *dev_priv = dev->dev_private;
4483 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004484 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004485 u32 temp;
4486 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004487 bool has_cpu_edp = false;
4488 bool has_pch_edp = false;
4489 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004490 bool has_ck505 = false;
4491 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004492
4493 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004494 list_for_each_entry(encoder, &mode_config->encoder_list,
4495 base.head) {
4496 switch (encoder->type) {
4497 case INTEL_OUTPUT_LVDS:
4498 has_panel = true;
4499 has_lvds = true;
4500 break;
4501 case INTEL_OUTPUT_EDP:
4502 has_panel = true;
4503 if (intel_encoder_is_pch_edp(&encoder->base))
4504 has_pch_edp = true;
4505 else
4506 has_cpu_edp = true;
4507 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004508 }
4509 }
4510
Keith Packard99eb6a02011-09-26 14:29:12 -07004511 if (HAS_PCH_IBX(dev)) {
4512 has_ck505 = dev_priv->display_clock_mode;
4513 can_ssc = has_ck505;
4514 } else {
4515 has_ck505 = false;
4516 can_ssc = true;
4517 }
4518
4519 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4520 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4521 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004522
4523 /* Ironlake: try to setup display ref clock before DPLL
4524 * enabling. This is only under driver's control after
4525 * PCH B stepping, previous chipset stepping should be
4526 * ignoring this setting.
4527 */
4528 temp = I915_READ(PCH_DREF_CONTROL);
4529 /* Always enable nonspread source */
4530 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004531
Keith Packard99eb6a02011-09-26 14:29:12 -07004532 if (has_ck505)
4533 temp |= DREF_NONSPREAD_CK505_ENABLE;
4534 else
4535 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004536
Keith Packard199e5d72011-09-22 12:01:57 -07004537 if (has_panel) {
4538 temp &= ~DREF_SSC_SOURCE_MASK;
4539 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004540
Keith Packard199e5d72011-09-22 12:01:57 -07004541 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07004542 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004543 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004544 temp |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02004545 } else
4546 temp &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004547
4548 /* Get SSC going before enabling the outputs */
4549 I915_WRITE(PCH_DREF_CONTROL, temp);
4550 POSTING_READ(PCH_DREF_CONTROL);
4551 udelay(200);
4552
Jesse Barnes13d83a62011-08-03 12:59:20 -07004553 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4554
4555 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07004556 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07004557 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004558 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004559 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004560 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07004561 else
4562 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004563 } else
4564 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4565
4566 I915_WRITE(PCH_DREF_CONTROL, temp);
4567 POSTING_READ(PCH_DREF_CONTROL);
4568 udelay(200);
4569 } else {
4570 DRM_DEBUG_KMS("Disabling SSC entirely\n");
4571
4572 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4573
4574 /* Turn off CPU output */
4575 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4576
4577 I915_WRITE(PCH_DREF_CONTROL, temp);
4578 POSTING_READ(PCH_DREF_CONTROL);
4579 udelay(200);
4580
4581 /* Turn off the SSC source */
4582 temp &= ~DREF_SSC_SOURCE_MASK;
4583 temp |= DREF_SSC_SOURCE_DISABLE;
4584
4585 /* Turn off SSC1 */
4586 temp &= ~ DREF_SSC1_ENABLE;
4587
Jesse Barnes13d83a62011-08-03 12:59:20 -07004588 I915_WRITE(PCH_DREF_CONTROL, temp);
4589 POSTING_READ(PCH_DREF_CONTROL);
4590 udelay(200);
4591 }
4592}
4593
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004594static int ironlake_get_refclk(struct drm_crtc *crtc)
4595{
4596 struct drm_device *dev = crtc->dev;
4597 struct drm_i915_private *dev_priv = dev->dev_private;
4598 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004599 struct intel_encoder *edp_encoder = NULL;
4600 int num_connectors = 0;
4601 bool is_lvds = false;
4602
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004603 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004604 switch (encoder->type) {
4605 case INTEL_OUTPUT_LVDS:
4606 is_lvds = true;
4607 break;
4608 case INTEL_OUTPUT_EDP:
4609 edp_encoder = encoder;
4610 break;
4611 }
4612 num_connectors++;
4613 }
4614
4615 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4616 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4617 dev_priv->lvds_ssc_freq);
4618 return dev_priv->lvds_ssc_freq * 1000;
4619 }
4620
4621 return 120000;
4622}
4623
Paulo Zanonic8203562012-09-12 10:06:29 -03004624static void ironlake_set_pipeconf(struct drm_crtc *crtc,
4625 struct drm_display_mode *adjusted_mode,
4626 bool dither)
4627{
4628 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
4629 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4630 int pipe = intel_crtc->pipe;
4631 uint32_t val;
4632
4633 val = I915_READ(PIPECONF(pipe));
4634
4635 val &= ~PIPE_BPC_MASK;
4636 switch (intel_crtc->bpp) {
4637 case 18:
4638 val |= PIPE_6BPC;
4639 break;
4640 case 24:
4641 val |= PIPE_8BPC;
4642 break;
4643 case 30:
4644 val |= PIPE_10BPC;
4645 break;
4646 case 36:
4647 val |= PIPE_12BPC;
4648 break;
4649 default:
4650 val |= PIPE_8BPC;
4651 break;
4652 }
4653
4654 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
4655 if (dither)
4656 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
4657
4658 val &= ~PIPECONF_INTERLACE_MASK;
4659 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
4660 val |= PIPECONF_INTERLACED_ILK;
4661 else
4662 val |= PIPECONF_PROGRESSIVE;
4663
4664 I915_WRITE(PIPECONF(pipe), val);
4665 POSTING_READ(PIPECONF(pipe));
4666}
4667
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03004668static bool ironlake_compute_clocks(struct drm_crtc *crtc,
4669 struct drm_display_mode *adjusted_mode,
4670 intel_clock_t *clock,
4671 bool *has_reduced_clock,
4672 intel_clock_t *reduced_clock)
4673{
4674 struct drm_device *dev = crtc->dev;
4675 struct drm_i915_private *dev_priv = dev->dev_private;
4676 struct intel_encoder *intel_encoder;
4677 int refclk;
4678 const intel_limit_t *limit;
4679 bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
4680
4681 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4682 switch (intel_encoder->type) {
4683 case INTEL_OUTPUT_LVDS:
4684 is_lvds = true;
4685 break;
4686 case INTEL_OUTPUT_SDVO:
4687 case INTEL_OUTPUT_HDMI:
4688 is_sdvo = true;
4689 if (intel_encoder->needs_tv_clock)
4690 is_tv = true;
4691 break;
4692 case INTEL_OUTPUT_TVOUT:
4693 is_tv = true;
4694 break;
4695 }
4696 }
4697
4698 refclk = ironlake_get_refclk(crtc);
4699
4700 /*
4701 * Returns a set of divisors for the desired target clock with the given
4702 * refclk, or FALSE. The returned values represent the clock equation:
4703 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4704 */
4705 limit = intel_limit(crtc, refclk);
4706 ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4707 clock);
4708 if (!ret)
4709 return false;
4710
4711 if (is_lvds && dev_priv->lvds_downclock_avail) {
4712 /*
4713 * Ensure we match the reduced clock's P to the target clock.
4714 * If the clocks don't match, we can't switch the display clock
4715 * by using the FP0/FP1. In such case we will disable the LVDS
4716 * downclock feature.
4717 */
4718 *has_reduced_clock = limit->find_pll(limit, crtc,
4719 dev_priv->lvds_downclock,
4720 refclk,
4721 clock,
4722 reduced_clock);
4723 }
4724
4725 if (is_sdvo && is_tv)
4726 i9xx_adjust_sdvo_tv_clock(adjusted_mode, clock);
4727
4728 return true;
4729}
4730
Eric Anholtf564048e2011-03-30 13:01:02 -07004731static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
4732 struct drm_display_mode *mode,
4733 struct drm_display_mode *adjusted_mode,
4734 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004735 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004736{
4737 struct drm_device *dev = crtc->dev;
4738 struct drm_i915_private *dev_priv = dev->dev_private;
4739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4740 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004741 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03004742 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004743 intel_clock_t clock, reduced_clock;
Paulo Zanonia1f9e772012-09-12 10:06:32 -03004744 u32 dpll, fp = 0, fp2 = 0;
Eric Anholta07d6782011-03-30 13:01:08 -07004745 bool ok, has_reduced_clock = false, is_sdvo = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004746 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnese3aef172012-04-10 11:58:03 -07004747 struct intel_encoder *encoder, *edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08004748 int ret;
4749 struct fdi_m_n m_n = {0};
Eric Anholtfae14982011-03-30 13:01:09 -07004750 u32 temp;
Jesse Barnes5a354202011-06-24 12:19:22 -07004751 int target_clock, pixel_multiplier, lane, link_bw, factor;
4752 unsigned int pipe_bpp;
4753 bool dither;
Jesse Barnese3aef172012-04-10 11:58:03 -07004754 bool is_cpu_edp = false, is_pch_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004755
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004756 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004757 switch (encoder->type) {
4758 case INTEL_OUTPUT_LVDS:
4759 is_lvds = true;
4760 break;
4761 case INTEL_OUTPUT_SDVO:
4762 case INTEL_OUTPUT_HDMI:
4763 is_sdvo = true;
4764 if (encoder->needs_tv_clock)
4765 is_tv = true;
4766 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004767 case INTEL_OUTPUT_TVOUT:
4768 is_tv = true;
4769 break;
4770 case INTEL_OUTPUT_ANALOG:
4771 is_crt = true;
4772 break;
4773 case INTEL_OUTPUT_DISPLAYPORT:
4774 is_dp = true;
4775 break;
4776 case INTEL_OUTPUT_EDP:
Jesse Barnese3aef172012-04-10 11:58:03 -07004777 is_dp = true;
4778 if (intel_encoder_is_pch_edp(&encoder->base))
4779 is_pch_edp = true;
4780 else
4781 is_cpu_edp = true;
4782 edp_encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004783 break;
4784 }
4785
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004786 num_connectors++;
4787 }
4788
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03004789 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
4790 &has_reduced_clock, &reduced_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004791 if (!ok) {
4792 DRM_ERROR("Couldn't find PLL settings for mode!\n");
4793 return -EINVAL;
4794 }
4795
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004796 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004797 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004798
Zhenyu Wang2c072452009-06-05 15:38:42 +08004799 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07004800 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4801 lane = 0;
4802 /* CPU eDP doesn't require FDI link, so just set DP M/N
4803 according to current link config */
Jesse Barnese3aef172012-04-10 11:58:03 -07004804 if (is_cpu_edp) {
Jesse Barnese3aef172012-04-10 11:58:03 -07004805 intel_edp_link_config(edp_encoder, &lane, &link_bw);
Eric Anholt8febb292011-03-30 13:01:07 -07004806 } else {
Eric Anholt8febb292011-03-30 13:01:07 -07004807 /* FDI is a binary signal running at ~2.7GHz, encoding
4808 * each output octet as 10 bits. The actual frequency
4809 * is stored as a divider into a 100MHz clock, and the
4810 * mode pixel clock is stored in units of 1KHz.
4811 * Hence the bw of each lane in terms of the mode signal
4812 * is:
4813 */
4814 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004815 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004816
Daniel Vetter94bf2ce2012-06-04 18:39:19 +02004817 /* [e]DP over FDI requires target mode clock instead of link clock. */
4818 if (edp_encoder)
4819 target_clock = intel_edp_target_clock(edp_encoder, mode);
4820 else if (is_dp)
4821 target_clock = mode->clock;
4822 else
4823 target_clock = adjusted_mode->clock;
4824
Eric Anholt8febb292011-03-30 13:01:07 -07004825 /* determine panel color depth */
Jani Nikula0c96c652012-09-26 18:43:10 +03004826 dither = intel_choose_pipe_bpp_dither(crtc, fb, &pipe_bpp,
4827 adjusted_mode);
Paulo Zanonic8203562012-09-12 10:06:29 -03004828 if (is_lvds && dev_priv->lvds_dither)
4829 dither = true;
Eric Anholt8febb292011-03-30 13:01:07 -07004830
Paulo Zanonic8203562012-09-12 10:06:29 -03004831 if (pipe_bpp != 18 && pipe_bpp != 24 && pipe_bpp != 30 &&
4832 pipe_bpp != 36) {
4833 WARN(1, "intel_choose_pipe_bpp returned invalid value %d\n",
4834 pipe_bpp);
4835 pipe_bpp = 24;
4836 }
Jesse Barnes5a354202011-06-24 12:19:22 -07004837 intel_crtc->bpp = pipe_bpp;
Jesse Barnes5a354202011-06-24 12:19:22 -07004838
Eric Anholt8febb292011-03-30 13:01:07 -07004839 if (!lane) {
4840 /*
4841 * Account for spread spectrum to avoid
4842 * oversubscribing the link. Max center spread
4843 * is 2.5%; use 5% for safety's sake.
4844 */
Jesse Barnes5a354202011-06-24 12:19:22 -07004845 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
Eric Anholt8febb292011-03-30 13:01:07 -07004846 lane = bps / (link_bw * 8) + 1;
4847 }
4848
4849 intel_crtc->fdi_lanes = lane;
4850
4851 if (pixel_multiplier > 1)
4852 link_bw *= pixel_multiplier;
Jesse Barnes5a354202011-06-24 12:19:22 -07004853 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
4854 &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07004855
Eric Anholta07d6782011-03-30 13:01:08 -07004856 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
4857 if (has_reduced_clock)
4858 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4859 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08004860
Chris Wilsonc1858122010-12-03 21:35:48 +00004861 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07004862 factor = 21;
4863 if (is_lvds) {
4864 if ((intel_panel_use_ssc(dev_priv) &&
4865 dev_priv->lvds_ssc_freq == 100) ||
4866 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
4867 factor = 25;
4868 } else if (is_sdvo && is_tv)
4869 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00004870
Jesse Barnescb0e0932011-07-28 14:50:30 -07004871 if (clock.m < factor * clock.n)
Eric Anholt8febb292011-03-30 13:01:07 -07004872 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00004873
Chris Wilson5eddb702010-09-11 13:48:45 +01004874 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004875
Eric Anholta07d6782011-03-30 13:01:08 -07004876 if (is_lvds)
4877 dpll |= DPLLB_MODE_LVDS;
4878 else
4879 dpll |= DPLLB_MODE_DAC_SERIAL;
4880 if (is_sdvo) {
4881 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4882 if (pixel_multiplier > 1) {
4883 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08004884 }
Eric Anholta07d6782011-03-30 13:01:08 -07004885 dpll |= DPLL_DVO_HIGH_SPEED;
4886 }
Jesse Barnese3aef172012-04-10 11:58:03 -07004887 if (is_dp && !is_cpu_edp)
Eric Anholta07d6782011-03-30 13:01:08 -07004888 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08004889
Eric Anholta07d6782011-03-30 13:01:08 -07004890 /* compute bitmask from p1 value */
4891 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4892 /* also FPA1 */
4893 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4894
4895 switch (clock.p2) {
4896 case 5:
4897 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4898 break;
4899 case 7:
4900 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4901 break;
4902 case 10:
4903 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4904 break;
4905 case 14:
4906 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4907 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004908 }
4909
4910 if (is_sdvo && is_tv)
4911 dpll |= PLL_REF_INPUT_TVCLKINBC;
4912 else if (is_tv)
4913 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004914 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08004915 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00004916 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004917 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08004918 else
4919 dpll |= PLL_REF_INPUT_DREFCLK;
4920
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07004921 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004922 drm_mode_debug_printmodeline(mode);
4923
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03004924 /* CPU eDP is the only output that doesn't need a PCH PLL of its own on
4925 * pre-Haswell/LPT generation */
4926 if (HAS_PCH_LPT(dev)) {
4927 DRM_DEBUG_KMS("LPT detected: no PLL for pipe %d necessary\n",
4928 pipe);
4929 } else if (!is_cpu_edp) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004930 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01004931
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004932 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
4933 if (pll == NULL) {
4934 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
4935 pipe);
Jesse Barnes4b645f12011-10-12 09:51:31 -07004936 return -EINVAL;
4937 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004938 } else
4939 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004940
4941 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4942 * This is an exception to the general rule that mode_set doesn't turn
4943 * things on.
4944 */
4945 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07004946 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01004947 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes7885d202012-01-12 14:51:17 -08004948 if (HAS_PCH_CPT(dev)) {
4949 temp &= ~PORT_TRANS_SEL_MASK;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004950 temp |= PORT_TRANS_SEL_CPT(pipe);
Jesse Barnes7885d202012-01-12 14:51:17 -08004951 } else {
4952 if (pipe == 1)
4953 temp |= LVDS_PIPEB_SELECT;
4954 else
4955 temp &= ~LVDS_PIPEB_SELECT;
4956 }
Jesse Barnes4b645f12011-10-12 09:51:31 -07004957
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004958 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01004959 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08004960 /* Set the B0-B3 data pairs corresponding to whether we're going to
4961 * set the DPLLs for dual-channel mode or not.
4962 */
4963 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01004964 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08004965 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004966 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08004967
4968 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4969 * appropriately here, but we need to look more thoroughly into how
4970 * panels behave in the two modes.
4971 */
Chris Wilson284d5df2012-04-14 17:41:59 +01004972 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Bryan Freedaa9b5002011-01-12 13:43:19 -08004973 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004974 temp |= LVDS_HSYNC_POLARITY;
Bryan Freedaa9b5002011-01-12 13:43:19 -08004975 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004976 temp |= LVDS_VSYNC_POLARITY;
Eric Anholtfae14982011-03-30 13:01:09 -07004977 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004978 }
Jesse Barnes434ed092010-09-07 14:48:06 -07004979
Jesse Barnese3aef172012-04-10 11:58:03 -07004980 if (is_dp && !is_cpu_edp) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004981 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07004982 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004983 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004984 I915_WRITE(TRANSDATA_M1(pipe), 0);
4985 I915_WRITE(TRANSDATA_N1(pipe), 0);
4986 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
4987 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004988 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004989
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004990 if (intel_crtc->pch_pll) {
4991 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01004992
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004993 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004994 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004995 udelay(150);
4996
Eric Anholt8febb292011-03-30 13:01:07 -07004997 /* The pixel multiplier can only be updated once the
4998 * DPLL is enabled and the clocks are stable.
4999 *
5000 * So write it again.
5001 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005002 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005003 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005004
Chris Wilson5eddb702010-09-11 13:48:45 +01005005 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005006 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005007 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005008 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005009 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005010 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005011 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005012 }
5013 }
5014
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005015 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005016 /* the chip adds 2 halflines automatically */
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005017 adjusted_mode->crtc_vtotal -= 1;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005018 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01005019 I915_WRITE(VSYNCSHIFT(pipe),
5020 adjusted_mode->crtc_hsync_start
5021 - adjusted_mode->crtc_htotal/2);
5022 } else {
Daniel Vetter0529a0d2012-01-28 14:49:24 +01005023 I915_WRITE(VSYNCSHIFT(pipe), 0);
5024 }
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005025
Chris Wilson5eddb702010-09-11 13:48:45 +01005026 I915_WRITE(HTOTAL(pipe),
5027 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005028 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005029 I915_WRITE(HBLANK(pipe),
5030 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005031 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005032 I915_WRITE(HSYNC(pipe),
5033 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005034 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005035
5036 I915_WRITE(VTOTAL(pipe),
5037 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005038 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005039 I915_WRITE(VBLANK(pipe),
5040 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005041 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005042 I915_WRITE(VSYNC(pipe),
5043 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005044 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005045
Eric Anholt8febb292011-03-30 13:01:07 -07005046 /* pipesrc controls the size that is scaled from, which should
5047 * always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08005048 */
Chris Wilson5eddb702010-09-11 13:48:45 +01005049 I915_WRITE(PIPESRC(pipe),
5050 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08005051
Eric Anholt8febb292011-03-30 13:01:07 -07005052 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
5053 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
5054 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
5055 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005056
Jesse Barnese3aef172012-04-10 11:58:03 -07005057 if (is_cpu_edp)
Eric Anholt8febb292011-03-30 13:01:07 -07005058 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005059
Paulo Zanonic8203562012-09-12 10:06:29 -03005060 ironlake_set_pipeconf(crtc, adjusted_mode, dither);
Jesse Barnes79e53942008-11-07 14:24:08 -08005061
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005062 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005063
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005064 /* Set up the display plane register */
5065 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005066 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005067
Daniel Vetter94352cf2012-07-05 22:51:56 +02005068 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005069
5070 intel_update_watermarks(dev);
5071
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03005072 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5073
Chris Wilson1f803ee2009-06-06 09:45:59 +01005074 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005075}
5076
Eric Anholtf564048e2011-03-30 13:01:02 -07005077static int intel_crtc_mode_set(struct drm_crtc *crtc,
5078 struct drm_display_mode *mode,
5079 struct drm_display_mode *adjusted_mode,
5080 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005081 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07005082{
5083 struct drm_device *dev = crtc->dev;
5084 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07005085 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5086 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005087 int ret;
5088
Eric Anholt0b701d22011-03-30 13:01:03 -07005089 drm_vblank_pre_modeset(dev, pipe);
5090
Eric Anholtf564048e2011-03-30 13:01:02 -07005091 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005092 x, y, fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005093 drm_vblank_post_modeset(dev, pipe);
5094
5095 return ret;
5096}
5097
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005098static bool intel_eld_uptodate(struct drm_connector *connector,
5099 int reg_eldv, uint32_t bits_eldv,
5100 int reg_elda, uint32_t bits_elda,
5101 int reg_edid)
5102{
5103 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5104 uint8_t *eld = connector->eld;
5105 uint32_t i;
5106
5107 i = I915_READ(reg_eldv);
5108 i &= bits_eldv;
5109
5110 if (!eld[0])
5111 return !i;
5112
5113 if (!i)
5114 return false;
5115
5116 i = I915_READ(reg_elda);
5117 i &= ~bits_elda;
5118 I915_WRITE(reg_elda, i);
5119
5120 for (i = 0; i < eld[2]; i++)
5121 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
5122 return false;
5123
5124 return true;
5125}
5126
Wu Fengguange0dac652011-09-05 14:25:34 +08005127static void g4x_write_eld(struct drm_connector *connector,
5128 struct drm_crtc *crtc)
5129{
5130 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5131 uint8_t *eld = connector->eld;
5132 uint32_t eldv;
5133 uint32_t len;
5134 uint32_t i;
5135
5136 i = I915_READ(G4X_AUD_VID_DID);
5137
5138 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
5139 eldv = G4X_ELDV_DEVCL_DEVBLC;
5140 else
5141 eldv = G4X_ELDV_DEVCTG;
5142
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005143 if (intel_eld_uptodate(connector,
5144 G4X_AUD_CNTL_ST, eldv,
5145 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
5146 G4X_HDMIW_HDMIEDID))
5147 return;
5148
Wu Fengguange0dac652011-09-05 14:25:34 +08005149 i = I915_READ(G4X_AUD_CNTL_ST);
5150 i &= ~(eldv | G4X_ELD_ADDR);
5151 len = (i >> 9) & 0x1f; /* ELD buffer size */
5152 I915_WRITE(G4X_AUD_CNTL_ST, i);
5153
5154 if (!eld[0])
5155 return;
5156
5157 len = min_t(uint8_t, eld[2], len);
5158 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5159 for (i = 0; i < len; i++)
5160 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
5161
5162 i = I915_READ(G4X_AUD_CNTL_ST);
5163 i |= eldv;
5164 I915_WRITE(G4X_AUD_CNTL_ST, i);
5165}
5166
Wang Xingchao83358c852012-08-16 22:43:37 +08005167static void haswell_write_eld(struct drm_connector *connector,
5168 struct drm_crtc *crtc)
5169{
5170 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5171 uint8_t *eld = connector->eld;
5172 struct drm_device *dev = crtc->dev;
5173 uint32_t eldv;
5174 uint32_t i;
5175 int len;
5176 int pipe = to_intel_crtc(crtc)->pipe;
5177 int tmp;
5178
5179 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
5180 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
5181 int aud_config = HSW_AUD_CFG(pipe);
5182 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
5183
5184
5185 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
5186
5187 /* Audio output enable */
5188 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
5189 tmp = I915_READ(aud_cntrl_st2);
5190 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
5191 I915_WRITE(aud_cntrl_st2, tmp);
5192
5193 /* Wait for 1 vertical blank */
5194 intel_wait_for_vblank(dev, pipe);
5195
5196 /* Set ELD valid state */
5197 tmp = I915_READ(aud_cntrl_st2);
5198 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
5199 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
5200 I915_WRITE(aud_cntrl_st2, tmp);
5201 tmp = I915_READ(aud_cntrl_st2);
5202 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
5203
5204 /* Enable HDMI mode */
5205 tmp = I915_READ(aud_config);
5206 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
5207 /* clear N_programing_enable and N_value_index */
5208 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
5209 I915_WRITE(aud_config, tmp);
5210
5211 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
5212
5213 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
5214
5215 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5216 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5217 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
5218 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5219 } else
5220 I915_WRITE(aud_config, 0);
5221
5222 if (intel_eld_uptodate(connector,
5223 aud_cntrl_st2, eldv,
5224 aud_cntl_st, IBX_ELD_ADDRESS,
5225 hdmiw_hdmiedid))
5226 return;
5227
5228 i = I915_READ(aud_cntrl_st2);
5229 i &= ~eldv;
5230 I915_WRITE(aud_cntrl_st2, i);
5231
5232 if (!eld[0])
5233 return;
5234
5235 i = I915_READ(aud_cntl_st);
5236 i &= ~IBX_ELD_ADDRESS;
5237 I915_WRITE(aud_cntl_st, i);
5238 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
5239 DRM_DEBUG_DRIVER("port num:%d\n", i);
5240
5241 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5242 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5243 for (i = 0; i < len; i++)
5244 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5245
5246 i = I915_READ(aud_cntrl_st2);
5247 i |= eldv;
5248 I915_WRITE(aud_cntrl_st2, i);
5249
5250}
5251
Wu Fengguange0dac652011-09-05 14:25:34 +08005252static void ironlake_write_eld(struct drm_connector *connector,
5253 struct drm_crtc *crtc)
5254{
5255 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5256 uint8_t *eld = connector->eld;
5257 uint32_t eldv;
5258 uint32_t i;
5259 int len;
5260 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06005261 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08005262 int aud_cntl_st;
5263 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08005264 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08005265
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08005266 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08005267 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
5268 aud_config = IBX_AUD_CFG(pipe);
5269 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005270 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08005271 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08005272 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
5273 aud_config = CPT_AUD_CFG(pipe);
5274 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005275 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08005276 }
5277
Wang Xingchao9b138a82012-08-09 16:52:18 +08005278 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08005279
5280 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08005281 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08005282 if (!i) {
5283 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
5284 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005285 eldv = IBX_ELD_VALIDB;
5286 eldv |= IBX_ELD_VALIDB << 4;
5287 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08005288 } else {
5289 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005290 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08005291 }
5292
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005293 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5294 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5295 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06005296 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5297 } else
5298 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005299
5300 if (intel_eld_uptodate(connector,
5301 aud_cntrl_st2, eldv,
5302 aud_cntl_st, IBX_ELD_ADDRESS,
5303 hdmiw_hdmiedid))
5304 return;
5305
Wu Fengguange0dac652011-09-05 14:25:34 +08005306 i = I915_READ(aud_cntrl_st2);
5307 i &= ~eldv;
5308 I915_WRITE(aud_cntrl_st2, i);
5309
5310 if (!eld[0])
5311 return;
5312
Wu Fengguange0dac652011-09-05 14:25:34 +08005313 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005314 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08005315 I915_WRITE(aud_cntl_st, i);
5316
5317 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5318 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5319 for (i = 0; i < len; i++)
5320 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5321
5322 i = I915_READ(aud_cntrl_st2);
5323 i |= eldv;
5324 I915_WRITE(aud_cntrl_st2, i);
5325}
5326
5327void intel_write_eld(struct drm_encoder *encoder,
5328 struct drm_display_mode *mode)
5329{
5330 struct drm_crtc *crtc = encoder->crtc;
5331 struct drm_connector *connector;
5332 struct drm_device *dev = encoder->dev;
5333 struct drm_i915_private *dev_priv = dev->dev_private;
5334
5335 connector = drm_select_eld(encoder, mode);
5336 if (!connector)
5337 return;
5338
5339 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5340 connector->base.id,
5341 drm_get_connector_name(connector),
5342 connector->encoder->base.id,
5343 drm_get_encoder_name(connector->encoder));
5344
5345 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
5346
5347 if (dev_priv->display.write_eld)
5348 dev_priv->display.write_eld(connector, crtc);
5349}
5350
Jesse Barnes79e53942008-11-07 14:24:08 -08005351/** Loads the palette/gamma unit for the CRTC with the prepared values */
5352void intel_crtc_load_lut(struct drm_crtc *crtc)
5353{
5354 struct drm_device *dev = crtc->dev;
5355 struct drm_i915_private *dev_priv = dev->dev_private;
5356 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005357 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005358 int i;
5359
5360 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00005361 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08005362 return;
5363
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005364 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07005365 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005366 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005367
Jesse Barnes79e53942008-11-07 14:24:08 -08005368 for (i = 0; i < 256; i++) {
5369 I915_WRITE(palreg + 4 * i,
5370 (intel_crtc->lut_r[i] << 16) |
5371 (intel_crtc->lut_g[i] << 8) |
5372 intel_crtc->lut_b[i]);
5373 }
5374}
5375
Chris Wilson560b85b2010-08-07 11:01:38 +01005376static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
5377{
5378 struct drm_device *dev = crtc->dev;
5379 struct drm_i915_private *dev_priv = dev->dev_private;
5380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5381 bool visible = base != 0;
5382 u32 cntl;
5383
5384 if (intel_crtc->cursor_visible == visible)
5385 return;
5386
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005387 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01005388 if (visible) {
5389 /* On these chipsets we can only modify the base whilst
5390 * the cursor is disabled.
5391 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005392 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005393
5394 cntl &= ~(CURSOR_FORMAT_MASK);
5395 /* XXX width must be 64, stride 256 => 0x00 << 28 */
5396 cntl |= CURSOR_ENABLE |
5397 CURSOR_GAMMA_ENABLE |
5398 CURSOR_FORMAT_ARGB;
5399 } else
5400 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005401 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005402
5403 intel_crtc->cursor_visible = visible;
5404}
5405
5406static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
5407{
5408 struct drm_device *dev = crtc->dev;
5409 struct drm_i915_private *dev_priv = dev->dev_private;
5410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5411 int pipe = intel_crtc->pipe;
5412 bool visible = base != 0;
5413
5414 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08005415 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01005416 if (base) {
5417 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
5418 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5419 cntl |= pipe << 28; /* Connect to correct pipe */
5420 } else {
5421 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5422 cntl |= CURSOR_MODE_DISABLE;
5423 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005424 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005425
5426 intel_crtc->cursor_visible = visible;
5427 }
5428 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005429 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005430}
5431
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005432static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
5433{
5434 struct drm_device *dev = crtc->dev;
5435 struct drm_i915_private *dev_priv = dev->dev_private;
5436 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5437 int pipe = intel_crtc->pipe;
5438 bool visible = base != 0;
5439
5440 if (intel_crtc->cursor_visible != visible) {
5441 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
5442 if (base) {
5443 cntl &= ~CURSOR_MODE;
5444 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5445 } else {
5446 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5447 cntl |= CURSOR_MODE_DISABLE;
5448 }
5449 I915_WRITE(CURCNTR_IVB(pipe), cntl);
5450
5451 intel_crtc->cursor_visible = visible;
5452 }
5453 /* and commit changes on next vblank */
5454 I915_WRITE(CURBASE_IVB(pipe), base);
5455}
5456
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005457/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005458static void intel_crtc_update_cursor(struct drm_crtc *crtc,
5459 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005460{
5461 struct drm_device *dev = crtc->dev;
5462 struct drm_i915_private *dev_priv = dev->dev_private;
5463 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5464 int pipe = intel_crtc->pipe;
5465 int x = intel_crtc->cursor_x;
5466 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01005467 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005468 bool visible;
5469
5470 pos = 0;
5471
Chris Wilson6b383a72010-09-13 13:54:26 +01005472 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005473 base = intel_crtc->cursor_addr;
5474 if (x > (int) crtc->fb->width)
5475 base = 0;
5476
5477 if (y > (int) crtc->fb->height)
5478 base = 0;
5479 } else
5480 base = 0;
5481
5482 if (x < 0) {
5483 if (x + intel_crtc->cursor_width < 0)
5484 base = 0;
5485
5486 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
5487 x = -x;
5488 }
5489 pos |= x << CURSOR_X_SHIFT;
5490
5491 if (y < 0) {
5492 if (y + intel_crtc->cursor_height < 0)
5493 base = 0;
5494
5495 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
5496 y = -y;
5497 }
5498 pos |= y << CURSOR_Y_SHIFT;
5499
5500 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01005501 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005502 return;
5503
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03005504 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005505 I915_WRITE(CURPOS_IVB(pipe), pos);
5506 ivb_update_cursor(crtc, base);
5507 } else {
5508 I915_WRITE(CURPOS(pipe), pos);
5509 if (IS_845G(dev) || IS_I865G(dev))
5510 i845_update_cursor(crtc, base);
5511 else
5512 i9xx_update_cursor(crtc, base);
5513 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005514}
5515
Jesse Barnes79e53942008-11-07 14:24:08 -08005516static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00005517 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08005518 uint32_t handle,
5519 uint32_t width, uint32_t height)
5520{
5521 struct drm_device *dev = crtc->dev;
5522 struct drm_i915_private *dev_priv = dev->dev_private;
5523 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00005524 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005525 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005526 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005527
Jesse Barnes79e53942008-11-07 14:24:08 -08005528 /* if we want to turn off the cursor ignore width and height */
5529 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005530 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005531 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00005532 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10005533 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005534 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08005535 }
5536
5537 /* Currently we only support 64x64 cursors */
5538 if (width != 64 || height != 64) {
5539 DRM_ERROR("we currently only support 64x64 cursors\n");
5540 return -EINVAL;
5541 }
5542
Chris Wilson05394f32010-11-08 19:18:58 +00005543 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00005544 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08005545 return -ENOENT;
5546
Chris Wilson05394f32010-11-08 19:18:58 +00005547 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005548 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10005549 ret = -ENOMEM;
5550 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08005551 }
5552
Dave Airlie71acb5e2008-12-30 20:31:46 +10005553 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005554 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005555 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00005556 if (obj->tiling_mode) {
5557 DRM_ERROR("cursor cannot be tiled\n");
5558 ret = -EINVAL;
5559 goto fail_locked;
5560 }
5561
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005562 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01005563 if (ret) {
5564 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005565 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005566 }
5567
Chris Wilsond9e86c02010-11-10 16:40:20 +00005568 ret = i915_gem_object_put_fence(obj);
5569 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005570 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00005571 goto fail_unpin;
5572 }
5573
Chris Wilson05394f32010-11-08 19:18:58 +00005574 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005575 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005576 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00005577 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005578 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
5579 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005580 if (ret) {
5581 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005582 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005583 }
Chris Wilson05394f32010-11-08 19:18:58 +00005584 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005585 }
5586
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005587 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04005588 I915_WRITE(CURSIZE, (height << 12) | width);
5589
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005590 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005591 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005592 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00005593 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10005594 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
5595 } else
5596 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00005597 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005598 }
Jesse Barnes80824002009-09-10 15:28:06 -07005599
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005600 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005601
5602 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00005603 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005604 intel_crtc->cursor_width = width;
5605 intel_crtc->cursor_height = height;
5606
Chris Wilson6b383a72010-09-13 13:54:26 +01005607 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005608
Jesse Barnes79e53942008-11-07 14:24:08 -08005609 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005610fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00005611 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005612fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10005613 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005614fail:
Chris Wilson05394f32010-11-08 19:18:58 +00005615 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10005616 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005617}
5618
5619static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
5620{
Jesse Barnes79e53942008-11-07 14:24:08 -08005621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005622
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005623 intel_crtc->cursor_x = x;
5624 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07005625
Chris Wilson6b383a72010-09-13 13:54:26 +01005626 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08005627
5628 return 0;
5629}
5630
5631/** Sets the color ramps on behalf of RandR */
5632void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
5633 u16 blue, int regno)
5634{
5635 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5636
5637 intel_crtc->lut_r[regno] = red >> 8;
5638 intel_crtc->lut_g[regno] = green >> 8;
5639 intel_crtc->lut_b[regno] = blue >> 8;
5640}
5641
Dave Airlieb8c00ac2009-10-06 13:54:01 +10005642void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
5643 u16 *blue, int regno)
5644{
5645 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5646
5647 *red = intel_crtc->lut_r[regno] << 8;
5648 *green = intel_crtc->lut_g[regno] << 8;
5649 *blue = intel_crtc->lut_b[regno] << 8;
5650}
5651
Jesse Barnes79e53942008-11-07 14:24:08 -08005652static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01005653 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08005654{
James Simmons72034252010-08-03 01:33:19 +01005655 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08005656 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005657
James Simmons72034252010-08-03 01:33:19 +01005658 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005659 intel_crtc->lut_r[i] = red[i] >> 8;
5660 intel_crtc->lut_g[i] = green[i] >> 8;
5661 intel_crtc->lut_b[i] = blue[i] >> 8;
5662 }
5663
5664 intel_crtc_load_lut(crtc);
5665}
5666
5667/**
5668 * Get a pipe with a simple mode set on it for doing load-based monitor
5669 * detection.
5670 *
5671 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07005672 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08005673 *
Eric Anholtc751ce42010-03-25 11:48:48 -07005674 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08005675 * configured for it. In the future, it could choose to temporarily disable
5676 * some outputs to free up a pipe for its use.
5677 *
5678 * \return crtc, or NULL if no pipes are available.
5679 */
5680
5681/* VESA 640x480x72Hz mode to set on the pipe */
5682static struct drm_display_mode load_detect_mode = {
5683 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
5684 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
5685};
5686
Chris Wilsond2dff872011-04-19 08:36:26 +01005687static struct drm_framebuffer *
5688intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005689 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01005690 struct drm_i915_gem_object *obj)
5691{
5692 struct intel_framebuffer *intel_fb;
5693 int ret;
5694
5695 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5696 if (!intel_fb) {
5697 drm_gem_object_unreference_unlocked(&obj->base);
5698 return ERR_PTR(-ENOMEM);
5699 }
5700
5701 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
5702 if (ret) {
5703 drm_gem_object_unreference_unlocked(&obj->base);
5704 kfree(intel_fb);
5705 return ERR_PTR(ret);
5706 }
5707
5708 return &intel_fb->base;
5709}
5710
5711static u32
5712intel_framebuffer_pitch_for_width(int width, int bpp)
5713{
5714 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
5715 return ALIGN(pitch, 64);
5716}
5717
5718static u32
5719intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
5720{
5721 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
5722 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
5723}
5724
5725static struct drm_framebuffer *
5726intel_framebuffer_create_for_mode(struct drm_device *dev,
5727 struct drm_display_mode *mode,
5728 int depth, int bpp)
5729{
5730 struct drm_i915_gem_object *obj;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005731 struct drm_mode_fb_cmd2 mode_cmd;
Chris Wilsond2dff872011-04-19 08:36:26 +01005732
5733 obj = i915_gem_alloc_object(dev,
5734 intel_framebuffer_size_for_mode(mode, bpp));
5735 if (obj == NULL)
5736 return ERR_PTR(-ENOMEM);
5737
5738 mode_cmd.width = mode->hdisplay;
5739 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005740 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
5741 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00005742 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01005743
5744 return intel_framebuffer_create(dev, &mode_cmd, obj);
5745}
5746
5747static struct drm_framebuffer *
5748mode_fits_in_fbdev(struct drm_device *dev,
5749 struct drm_display_mode *mode)
5750{
5751 struct drm_i915_private *dev_priv = dev->dev_private;
5752 struct drm_i915_gem_object *obj;
5753 struct drm_framebuffer *fb;
5754
5755 if (dev_priv->fbdev == NULL)
5756 return NULL;
5757
5758 obj = dev_priv->fbdev->ifb.obj;
5759 if (obj == NULL)
5760 return NULL;
5761
5762 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005763 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
5764 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01005765 return NULL;
5766
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005767 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01005768 return NULL;
5769
5770 return fb;
5771}
5772
Daniel Vetterd2434ab2012-08-12 21:20:10 +02005773bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01005774 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01005775 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005776{
5777 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02005778 struct intel_encoder *intel_encoder =
5779 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08005780 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005781 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005782 struct drm_crtc *crtc = NULL;
5783 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02005784 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005785 int i = -1;
5786
Chris Wilsond2dff872011-04-19 08:36:26 +01005787 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5788 connector->base.id, drm_get_connector_name(connector),
5789 encoder->base.id, drm_get_encoder_name(encoder));
5790
Jesse Barnes79e53942008-11-07 14:24:08 -08005791 /*
5792 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01005793 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005794 * - if the connector already has an assigned crtc, use it (but make
5795 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01005796 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005797 * - try to find the first unused crtc that can drive this connector,
5798 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08005799 */
5800
5801 /* See if we already have a CRTC for this connector */
5802 if (encoder->crtc) {
5803 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01005804
Daniel Vetter24218aa2012-08-12 19:27:11 +02005805 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01005806 old->load_detect_temp = false;
5807
5808 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02005809 if (connector->dpms != DRM_MODE_DPMS_ON)
5810 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01005811
Chris Wilson71731882011-04-19 23:10:58 +01005812 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005813 }
5814
5815 /* Find an unused one (if possible) */
5816 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
5817 i++;
5818 if (!(encoder->possible_crtcs & (1 << i)))
5819 continue;
5820 if (!possible_crtc->enabled) {
5821 crtc = possible_crtc;
5822 break;
5823 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005824 }
5825
5826 /*
5827 * If we didn't find an unused CRTC, don't use any.
5828 */
5829 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01005830 DRM_DEBUG_KMS("no pipe available for load-detect\n");
5831 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005832 }
5833
Daniel Vetterfc303102012-07-09 10:40:58 +02005834 intel_encoder->new_crtc = to_intel_crtc(crtc);
5835 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005836
5837 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02005838 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01005839 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01005840 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005841
Chris Wilson64927112011-04-20 07:25:26 +01005842 if (!mode)
5843 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08005844
Chris Wilsond2dff872011-04-19 08:36:26 +01005845 /* We need a framebuffer large enough to accommodate all accesses
5846 * that the plane may generate whilst we perform load detection.
5847 * We can not rely on the fbcon either being present (we get called
5848 * during its initialisation to detect all boot displays, or it may
5849 * not even exist) or that it is large enough to satisfy the
5850 * requested mode.
5851 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02005852 fb = mode_fits_in_fbdev(dev, mode);
5853 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01005854 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02005855 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
5856 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01005857 } else
5858 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02005859 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01005860 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter24218aa2012-08-12 19:27:11 +02005861 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08005862 }
Chris Wilsond2dff872011-04-19 08:36:26 +01005863
Daniel Vetter94352cf2012-07-05 22:51:56 +02005864 if (!intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01005865 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01005866 if (old->release_fb)
5867 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter24218aa2012-08-12 19:27:11 +02005868 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08005869 }
Chris Wilson71731882011-04-19 23:10:58 +01005870
Jesse Barnes79e53942008-11-07 14:24:08 -08005871 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005872 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005873
Chris Wilson71731882011-04-19 23:10:58 +01005874 return true;
Daniel Vetter24218aa2012-08-12 19:27:11 +02005875fail:
5876 connector->encoder = NULL;
5877 encoder->crtc = NULL;
Daniel Vetter24218aa2012-08-12 19:27:11 +02005878 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005879}
5880
Daniel Vetterd2434ab2012-08-12 21:20:10 +02005881void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01005882 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005883{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02005884 struct intel_encoder *intel_encoder =
5885 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01005886 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005887
Chris Wilsond2dff872011-04-19 08:36:26 +01005888 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5889 connector->base.id, drm_get_connector_name(connector),
5890 encoder->base.id, drm_get_encoder_name(encoder));
5891
Chris Wilson8261b192011-04-19 23:18:09 +01005892 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02005893 struct drm_crtc *crtc = encoder->crtc;
5894
5895 to_intel_connector(connector)->new_encoder = NULL;
5896 intel_encoder->new_crtc = NULL;
5897 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01005898
5899 if (old->release_fb)
5900 old->release_fb->funcs->destroy(old->release_fb);
5901
Chris Wilson0622a532011-04-21 09:32:11 +01005902 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08005903 }
5904
Eric Anholtc751ce42010-03-25 11:48:48 -07005905 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02005906 if (old->dpms_mode != DRM_MODE_DPMS_ON)
5907 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08005908}
5909
5910/* Returns the clock of the currently programmed mode of the given pipe. */
5911static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
5912{
5913 struct drm_i915_private *dev_priv = dev->dev_private;
5914 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5915 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08005916 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005917 u32 fp;
5918 intel_clock_t clock;
5919
5920 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01005921 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005922 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01005923 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005924
5925 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005926 if (IS_PINEVIEW(dev)) {
5927 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
5928 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08005929 } else {
5930 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
5931 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
5932 }
5933
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005934 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005935 if (IS_PINEVIEW(dev))
5936 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
5937 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08005938 else
5939 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08005940 DPLL_FPA01_P1_POST_DIV_SHIFT);
5941
5942 switch (dpll & DPLL_MODE_MASK) {
5943 case DPLLB_MODE_DAC_SERIAL:
5944 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
5945 5 : 10;
5946 break;
5947 case DPLLB_MODE_LVDS:
5948 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
5949 7 : 14;
5950 break;
5951 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08005952 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08005953 "mode\n", (int)(dpll & DPLL_MODE_MASK));
5954 return 0;
5955 }
5956
5957 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08005958 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005959 } else {
5960 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
5961
5962 if (is_lvds) {
5963 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
5964 DPLL_FPA01_P1_POST_DIV_SHIFT);
5965 clock.p2 = 14;
5966
5967 if ((dpll & PLL_REF_INPUT_MASK) ==
5968 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
5969 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08005970 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005971 } else
Shaohua Li21778322009-02-23 15:19:16 +08005972 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005973 } else {
5974 if (dpll & PLL_P1_DIVIDE_BY_TWO)
5975 clock.p1 = 2;
5976 else {
5977 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
5978 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
5979 }
5980 if (dpll & PLL_P2_DIVIDE_BY_4)
5981 clock.p2 = 4;
5982 else
5983 clock.p2 = 2;
5984
Shaohua Li21778322009-02-23 15:19:16 +08005985 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005986 }
5987 }
5988
5989 /* XXX: It would be nice to validate the clocks, but we can't reuse
5990 * i830PllIsValid() because it relies on the xf86_config connector
5991 * configuration being accurate, which it isn't necessarily.
5992 */
5993
5994 return clock.dot;
5995}
5996
5997/** Returns the currently programmed mode of the given pipe. */
5998struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
5999 struct drm_crtc *crtc)
6000{
Jesse Barnes548f2452011-02-17 10:40:53 -08006001 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006002 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6003 int pipe = intel_crtc->pipe;
6004 struct drm_display_mode *mode;
Jesse Barnes548f2452011-02-17 10:40:53 -08006005 int htot = I915_READ(HTOTAL(pipe));
6006 int hsync = I915_READ(HSYNC(pipe));
6007 int vtot = I915_READ(VTOTAL(pipe));
6008 int vsync = I915_READ(VSYNC(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006009
6010 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6011 if (!mode)
6012 return NULL;
6013
6014 mode->clock = intel_crtc_clock_get(dev, crtc);
6015 mode->hdisplay = (htot & 0xffff) + 1;
6016 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6017 mode->hsync_start = (hsync & 0xffff) + 1;
6018 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6019 mode->vdisplay = (vtot & 0xffff) + 1;
6020 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6021 mode->vsync_start = (vsync & 0xffff) + 1;
6022 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6023
6024 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006025
6026 return mode;
6027}
6028
Daniel Vetter3dec0092010-08-20 21:40:52 +02006029static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006030{
6031 struct drm_device *dev = crtc->dev;
6032 drm_i915_private_t *dev_priv = dev->dev_private;
6033 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6034 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006035 int dpll_reg = DPLL(pipe);
6036 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006037
Eric Anholtbad720f2009-10-22 16:11:14 -07006038 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006039 return;
6040
6041 if (!dev_priv->lvds_downclock_avail)
6042 return;
6043
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006044 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006045 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006046 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006047
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006048 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006049
6050 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6051 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006052 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006053
Jesse Barnes652c3932009-08-17 13:31:43 -07006054 dpll = I915_READ(dpll_reg);
6055 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006056 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006057 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006058}
6059
6060static void intel_decrease_pllclock(struct drm_crtc *crtc)
6061{
6062 struct drm_device *dev = crtc->dev;
6063 drm_i915_private_t *dev_priv = dev->dev_private;
6064 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006065
Eric Anholtbad720f2009-10-22 16:11:14 -07006066 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006067 return;
6068
6069 if (!dev_priv->lvds_downclock_avail)
6070 return;
6071
6072 /*
6073 * Since this is called by a timer, we should never get here in
6074 * the manual case.
6075 */
6076 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01006077 int pipe = intel_crtc->pipe;
6078 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02006079 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01006080
Zhao Yakui44d98a62009-10-09 11:39:40 +08006081 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006082
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006083 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006084
Chris Wilson074b5e12012-05-02 12:07:06 +01006085 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006086 dpll |= DISPLAY_RATE_SELECT_FPA1;
6087 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006088 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006089 dpll = I915_READ(dpll_reg);
6090 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006091 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006092 }
6093
6094}
6095
Chris Wilsonf047e392012-07-21 12:31:41 +01006096void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07006097{
Chris Wilsonf047e392012-07-21 12:31:41 +01006098 i915_update_gfx_val(dev->dev_private);
6099}
6100
6101void intel_mark_idle(struct drm_device *dev)
6102{
Chris Wilsonf047e392012-07-21 12:31:41 +01006103}
6104
6105void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
6106{
6107 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07006108 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006109
6110 if (!i915_powersave)
6111 return;
6112
Jesse Barnes652c3932009-08-17 13:31:43 -07006113 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07006114 if (!crtc->fb)
6115 continue;
6116
Chris Wilsonf047e392012-07-21 12:31:41 +01006117 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6118 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006119 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006120}
6121
Chris Wilsonf047e392012-07-21 12:31:41 +01006122void intel_mark_fb_idle(struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07006123{
Chris Wilsonf047e392012-07-21 12:31:41 +01006124 struct drm_device *dev = obj->base.dev;
6125 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006126
Chris Wilsonf047e392012-07-21 12:31:41 +01006127 if (!i915_powersave)
Chris Wilsonacb87df2012-05-03 15:47:57 +01006128 return;
6129
Jesse Barnes652c3932009-08-17 13:31:43 -07006130 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6131 if (!crtc->fb)
6132 continue;
6133
Chris Wilsonf047e392012-07-21 12:31:41 +01006134 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6135 intel_decrease_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006136 }
6137}
6138
Jesse Barnes79e53942008-11-07 14:24:08 -08006139static void intel_crtc_destroy(struct drm_crtc *crtc)
6140{
6141 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006142 struct drm_device *dev = crtc->dev;
6143 struct intel_unpin_work *work;
6144 unsigned long flags;
6145
6146 spin_lock_irqsave(&dev->event_lock, flags);
6147 work = intel_crtc->unpin_work;
6148 intel_crtc->unpin_work = NULL;
6149 spin_unlock_irqrestore(&dev->event_lock, flags);
6150
6151 if (work) {
6152 cancel_work_sync(&work->work);
6153 kfree(work);
6154 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006155
6156 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006157
Jesse Barnes79e53942008-11-07 14:24:08 -08006158 kfree(intel_crtc);
6159}
6160
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006161static void intel_unpin_work_fn(struct work_struct *__work)
6162{
6163 struct intel_unpin_work *work =
6164 container_of(__work, struct intel_unpin_work, work);
6165
6166 mutex_lock(&work->dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01006167 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006168 drm_gem_object_unreference(&work->pending_flip_obj->base);
6169 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006170
Chris Wilson7782de32011-07-08 12:22:41 +01006171 intel_update_fbc(work->dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006172 mutex_unlock(&work->dev->struct_mutex);
6173 kfree(work);
6174}
6175
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006176static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006177 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006178{
6179 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6181 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00006182 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006183 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006184 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006185 unsigned long flags;
6186
6187 /* Ignore early vblank irqs */
6188 if (intel_crtc == NULL)
6189 return;
6190
Mario Kleiner49b14a52010-12-09 07:00:07 +01006191 do_gettimeofday(&tnow);
6192
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006193 spin_lock_irqsave(&dev->event_lock, flags);
6194 work = intel_crtc->unpin_work;
6195 if (work == NULL || !work->pending) {
6196 spin_unlock_irqrestore(&dev->event_lock, flags);
6197 return;
6198 }
6199
6200 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006201
6202 if (work->event) {
6203 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006204 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006205
6206 /* Called before vblank count and timestamps have
6207 * been updated for the vblank interval of flip
6208 * completion? Need to increment vblank count and
6209 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01006210 * to account for this. We assume this happened if we
6211 * get called over 0.9 frame durations after the last
6212 * timestamped vblank.
6213 *
6214 * This calculation can not be used with vrefresh rates
6215 * below 5Hz (10Hz to be on the safe side) without
6216 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006217 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01006218 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
6219 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006220 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006221 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
6222 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006223 }
6224
Mario Kleiner49b14a52010-12-09 07:00:07 +01006225 e->event.tv_sec = tvbl.tv_sec;
6226 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006227
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006228 list_add_tail(&e->base.link,
6229 &e->base.file_priv->event_list);
6230 wake_up_interruptible(&e->base.file_priv->event_wait);
6231 }
6232
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006233 drm_vblank_put(dev, intel_crtc->pipe);
6234
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006235 spin_unlock_irqrestore(&dev->event_lock, flags);
6236
Chris Wilson05394f32010-11-08 19:18:58 +00006237 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006238
Chris Wilsone59f2ba2010-10-07 17:28:15 +01006239 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00006240 &obj->pending_flip.counter);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006241
Chris Wilson5bb61642012-09-27 21:25:58 +01006242 wake_up(&dev_priv->pending_flip_queue);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006243 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006244
6245 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006246}
6247
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006248void intel_finish_page_flip(struct drm_device *dev, int pipe)
6249{
6250 drm_i915_private_t *dev_priv = dev->dev_private;
6251 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6252
Mario Kleiner49b14a52010-12-09 07:00:07 +01006253 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006254}
6255
6256void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6257{
6258 drm_i915_private_t *dev_priv = dev->dev_private;
6259 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6260
Mario Kleiner49b14a52010-12-09 07:00:07 +01006261 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006262}
6263
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006264void intel_prepare_page_flip(struct drm_device *dev, int plane)
6265{
6266 drm_i915_private_t *dev_priv = dev->dev_private;
6267 struct intel_crtc *intel_crtc =
6268 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6269 unsigned long flags;
6270
6271 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08006272 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006273 if ((++intel_crtc->unpin_work->pending) > 1)
6274 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08006275 } else {
6276 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
6277 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006278 spin_unlock_irqrestore(&dev->event_lock, flags);
6279}
6280
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006281static int intel_gen2_queue_flip(struct drm_device *dev,
6282 struct drm_crtc *crtc,
6283 struct drm_framebuffer *fb,
6284 struct drm_i915_gem_object *obj)
6285{
6286 struct drm_i915_private *dev_priv = dev->dev_private;
6287 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006288 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006289 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006290 int ret;
6291
Daniel Vetter6d90c952012-04-26 23:28:05 +02006292 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006293 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006294 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006295
Daniel Vetter6d90c952012-04-26 23:28:05 +02006296 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006297 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006298 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006299
6300 /* Can't queue multiple flips, so wait for the previous
6301 * one to finish before executing the next.
6302 */
6303 if (intel_crtc->plane)
6304 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6305 else
6306 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006307 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
6308 intel_ring_emit(ring, MI_NOOP);
6309 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6310 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6311 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02006312 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006313 intel_ring_emit(ring, 0); /* aux display base address, unused */
6314 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006315 return 0;
6316
6317err_unpin:
6318 intel_unpin_fb_obj(obj);
6319err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006320 return ret;
6321}
6322
6323static int intel_gen3_queue_flip(struct drm_device *dev,
6324 struct drm_crtc *crtc,
6325 struct drm_framebuffer *fb,
6326 struct drm_i915_gem_object *obj)
6327{
6328 struct drm_i915_private *dev_priv = dev->dev_private;
6329 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006330 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006331 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006332 int ret;
6333
Daniel Vetter6d90c952012-04-26 23:28:05 +02006334 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006335 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006336 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006337
Daniel Vetter6d90c952012-04-26 23:28:05 +02006338 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006339 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006340 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006341
6342 if (intel_crtc->plane)
6343 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6344 else
6345 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006346 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
6347 intel_ring_emit(ring, MI_NOOP);
6348 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
6349 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6350 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02006351 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006352 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006353
Daniel Vetter6d90c952012-04-26 23:28:05 +02006354 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006355 return 0;
6356
6357err_unpin:
6358 intel_unpin_fb_obj(obj);
6359err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006360 return ret;
6361}
6362
6363static int intel_gen4_queue_flip(struct drm_device *dev,
6364 struct drm_crtc *crtc,
6365 struct drm_framebuffer *fb,
6366 struct drm_i915_gem_object *obj)
6367{
6368 struct drm_i915_private *dev_priv = dev->dev_private;
6369 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6370 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006371 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006372 int ret;
6373
Daniel Vetter6d90c952012-04-26 23:28:05 +02006374 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006375 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006376 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006377
Daniel Vetter6d90c952012-04-26 23:28:05 +02006378 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006379 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006380 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006381
6382 /* i965+ uses the linear or tiled offsets from the
6383 * Display Registers (which do not change across a page-flip)
6384 * so we need only reprogram the base address.
6385 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02006386 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6387 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6388 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02006389 intel_ring_emit(ring,
6390 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
6391 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006392
6393 /* XXX Enabling the panel-fitter across page-flip is so far
6394 * untested on non-native modes, so ignore it for now.
6395 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6396 */
6397 pf = 0;
6398 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006399 intel_ring_emit(ring, pf | pipesrc);
6400 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006401 return 0;
6402
6403err_unpin:
6404 intel_unpin_fb_obj(obj);
6405err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006406 return ret;
6407}
6408
6409static int intel_gen6_queue_flip(struct drm_device *dev,
6410 struct drm_crtc *crtc,
6411 struct drm_framebuffer *fb,
6412 struct drm_i915_gem_object *obj)
6413{
6414 struct drm_i915_private *dev_priv = dev->dev_private;
6415 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006416 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006417 uint32_t pf, pipesrc;
6418 int ret;
6419
Daniel Vetter6d90c952012-04-26 23:28:05 +02006420 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006421 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006422 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006423
Daniel Vetter6d90c952012-04-26 23:28:05 +02006424 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006425 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006426 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006427
Daniel Vetter6d90c952012-04-26 23:28:05 +02006428 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6429 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6430 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02006431 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006432
Chris Wilson99d9acd2012-04-17 20:37:00 +01006433 /* Contrary to the suggestions in the documentation,
6434 * "Enable Panel Fitter" does not seem to be required when page
6435 * flipping with a non-native mode, and worse causes a normal
6436 * modeset to fail.
6437 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
6438 */
6439 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006440 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006441 intel_ring_emit(ring, pf | pipesrc);
6442 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006443 return 0;
6444
6445err_unpin:
6446 intel_unpin_fb_obj(obj);
6447err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006448 return ret;
6449}
6450
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006451/*
6452 * On gen7 we currently use the blit ring because (in early silicon at least)
6453 * the render ring doesn't give us interrpts for page flip completion, which
6454 * means clients will hang after the first flip is queued. Fortunately the
6455 * blit ring generates interrupts properly, so use it instead.
6456 */
6457static int intel_gen7_queue_flip(struct drm_device *dev,
6458 struct drm_crtc *crtc,
6459 struct drm_framebuffer *fb,
6460 struct drm_i915_gem_object *obj)
6461{
6462 struct drm_i915_private *dev_priv = dev->dev_private;
6463 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6464 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02006465 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006466 int ret;
6467
6468 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6469 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006470 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006471
Daniel Vettercb05d8d2012-05-23 14:02:00 +02006472 switch(intel_crtc->plane) {
6473 case PLANE_A:
6474 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
6475 break;
6476 case PLANE_B:
6477 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
6478 break;
6479 case PLANE_C:
6480 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
6481 break;
6482 default:
6483 WARN_ONCE(1, "unknown plane in flip command\n");
6484 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03006485 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02006486 }
6487
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006488 ret = intel_ring_begin(ring, 4);
6489 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006490 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006491
Daniel Vettercb05d8d2012-05-23 14:02:00 +02006492 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006493 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02006494 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006495 intel_ring_emit(ring, (MI_NOOP));
6496 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006497 return 0;
6498
6499err_unpin:
6500 intel_unpin_fb_obj(obj);
6501err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006502 return ret;
6503}
6504
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006505static int intel_default_queue_flip(struct drm_device *dev,
6506 struct drm_crtc *crtc,
6507 struct drm_framebuffer *fb,
6508 struct drm_i915_gem_object *obj)
6509{
6510 return -ENODEV;
6511}
6512
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006513static int intel_crtc_page_flip(struct drm_crtc *crtc,
6514 struct drm_framebuffer *fb,
6515 struct drm_pending_vblank_event *event)
6516{
6517 struct drm_device *dev = crtc->dev;
6518 struct drm_i915_private *dev_priv = dev->dev_private;
6519 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00006520 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006521 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6522 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006523 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01006524 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006525
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03006526 /* Can't change pixel format via MI display flips. */
6527 if (fb->pixel_format != crtc->fb->pixel_format)
6528 return -EINVAL;
6529
6530 /*
6531 * TILEOFF/LINOFF registers can't be changed via MI display flips.
6532 * Note that pitch changes could also affect these register.
6533 */
6534 if (INTEL_INFO(dev)->gen > 3 &&
6535 (fb->offsets[0] != crtc->fb->offsets[0] ||
6536 fb->pitches[0] != crtc->fb->pitches[0]))
6537 return -EINVAL;
6538
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006539 work = kzalloc(sizeof *work, GFP_KERNEL);
6540 if (work == NULL)
6541 return -ENOMEM;
6542
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006543 work->event = event;
6544 work->dev = crtc->dev;
6545 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006546 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006547 INIT_WORK(&work->work, intel_unpin_work_fn);
6548
Jesse Barnes7317c75e62011-08-29 09:45:28 -07006549 ret = drm_vblank_get(dev, intel_crtc->pipe);
6550 if (ret)
6551 goto free_work;
6552
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006553 /* We borrow the event spin lock for protecting unpin_work */
6554 spin_lock_irqsave(&dev->event_lock, flags);
6555 if (intel_crtc->unpin_work) {
6556 spin_unlock_irqrestore(&dev->event_lock, flags);
6557 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07006558 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01006559
6560 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006561 return -EBUSY;
6562 }
6563 intel_crtc->unpin_work = work;
6564 spin_unlock_irqrestore(&dev->event_lock, flags);
6565
6566 intel_fb = to_intel_framebuffer(fb);
6567 obj = intel_fb->obj;
6568
Chris Wilson79158102012-05-23 11:13:58 +01006569 ret = i915_mutex_lock_interruptible(dev);
6570 if (ret)
6571 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006572
Jesse Barnes75dfca82010-02-10 15:09:44 -08006573 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00006574 drm_gem_object_reference(&work->old_fb_obj->base);
6575 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006576
6577 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01006578
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006579 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006580
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006581 work->enable_stall_check = true;
6582
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006583 /* Block clients from rendering to the new back buffer until
6584 * the flip occurs and the object is no longer visible.
6585 */
Chris Wilson05394f32010-11-08 19:18:58 +00006586 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006587
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006588 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
6589 if (ret)
6590 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006591
Chris Wilson7782de32011-07-08 12:22:41 +01006592 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01006593 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006594 mutex_unlock(&dev->struct_mutex);
6595
Jesse Barnese5510fa2010-07-01 16:48:37 -07006596 trace_i915_flip_request(intel_crtc->plane, obj);
6597
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006598 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01006599
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006600cleanup_pending:
6601 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson05394f32010-11-08 19:18:58 +00006602 drm_gem_object_unreference(&work->old_fb_obj->base);
6603 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01006604 mutex_unlock(&dev->struct_mutex);
6605
Chris Wilson79158102012-05-23 11:13:58 +01006606cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01006607 spin_lock_irqsave(&dev->event_lock, flags);
6608 intel_crtc->unpin_work = NULL;
6609 spin_unlock_irqrestore(&dev->event_lock, flags);
6610
Jesse Barnes7317c75e62011-08-29 09:45:28 -07006611 drm_vblank_put(dev, intel_crtc->pipe);
6612free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01006613 kfree(work);
6614
6615 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006616}
6617
Chris Wilsonf6e5b162011-04-12 18:06:51 +01006618static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01006619 .mode_set_base_atomic = intel_pipe_set_base_atomic,
6620 .load_lut = intel_crtc_load_lut,
Daniel Vetter976f8a22012-07-08 22:34:21 +02006621 .disable = intel_crtc_noop,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01006622};
6623
Daniel Vetter6ed0f792012-07-08 19:41:43 +02006624bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
6625{
6626 struct intel_encoder *other_encoder;
6627 struct drm_crtc *crtc = &encoder->new_crtc->base;
6628
6629 if (WARN_ON(!crtc))
6630 return false;
6631
6632 list_for_each_entry(other_encoder,
6633 &crtc->dev->mode_config.encoder_list,
6634 base.head) {
6635
6636 if (&other_encoder->new_crtc->base != crtc ||
6637 encoder == other_encoder)
6638 continue;
6639 else
6640 return true;
6641 }
6642
6643 return false;
6644}
6645
Daniel Vetter50f56112012-07-02 09:35:43 +02006646static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
6647 struct drm_crtc *crtc)
6648{
6649 struct drm_device *dev;
6650 struct drm_crtc *tmp;
6651 int crtc_mask = 1;
6652
6653 WARN(!crtc, "checking null crtc?\n");
6654
6655 dev = crtc->dev;
6656
6657 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
6658 if (tmp == crtc)
6659 break;
6660 crtc_mask <<= 1;
6661 }
6662
6663 if (encoder->possible_crtcs & crtc_mask)
6664 return true;
6665 return false;
6666}
6667
Daniel Vetter9a935852012-07-05 22:34:27 +02006668/**
6669 * intel_modeset_update_staged_output_state
6670 *
6671 * Updates the staged output configuration state, e.g. after we've read out the
6672 * current hw state.
6673 */
6674static void intel_modeset_update_staged_output_state(struct drm_device *dev)
6675{
6676 struct intel_encoder *encoder;
6677 struct intel_connector *connector;
6678
6679 list_for_each_entry(connector, &dev->mode_config.connector_list,
6680 base.head) {
6681 connector->new_encoder =
6682 to_intel_encoder(connector->base.encoder);
6683 }
6684
6685 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
6686 base.head) {
6687 encoder->new_crtc =
6688 to_intel_crtc(encoder->base.crtc);
6689 }
6690}
6691
6692/**
6693 * intel_modeset_commit_output_state
6694 *
6695 * This function copies the stage display pipe configuration to the real one.
6696 */
6697static void intel_modeset_commit_output_state(struct drm_device *dev)
6698{
6699 struct intel_encoder *encoder;
6700 struct intel_connector *connector;
6701
6702 list_for_each_entry(connector, &dev->mode_config.connector_list,
6703 base.head) {
6704 connector->base.encoder = &connector->new_encoder->base;
6705 }
6706
6707 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
6708 base.head) {
6709 encoder->base.crtc = &encoder->new_crtc->base;
6710 }
6711}
6712
Daniel Vetter7758a112012-07-08 19:40:39 +02006713static struct drm_display_mode *
6714intel_modeset_adjusted_mode(struct drm_crtc *crtc,
6715 struct drm_display_mode *mode)
6716{
6717 struct drm_device *dev = crtc->dev;
6718 struct drm_display_mode *adjusted_mode;
6719 struct drm_encoder_helper_funcs *encoder_funcs;
6720 struct intel_encoder *encoder;
6721
6722 adjusted_mode = drm_mode_duplicate(dev, mode);
6723 if (!adjusted_mode)
6724 return ERR_PTR(-ENOMEM);
6725
6726 /* Pass our mode to the connectors and the CRTC to give them a chance to
6727 * adjust it according to limitations or connector properties, and also
6728 * a chance to reject the mode entirely.
6729 */
6730 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
6731 base.head) {
6732
6733 if (&encoder->new_crtc->base != crtc)
6734 continue;
6735 encoder_funcs = encoder->base.helper_private;
6736 if (!(encoder_funcs->mode_fixup(&encoder->base, mode,
6737 adjusted_mode))) {
6738 DRM_DEBUG_KMS("Encoder fixup failed\n");
6739 goto fail;
6740 }
6741 }
6742
6743 if (!(intel_crtc_mode_fixup(crtc, mode, adjusted_mode))) {
6744 DRM_DEBUG_KMS("CRTC fixup failed\n");
6745 goto fail;
6746 }
6747 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
6748
6749 return adjusted_mode;
6750fail:
6751 drm_mode_destroy(dev, adjusted_mode);
6752 return ERR_PTR(-EINVAL);
6753}
6754
Daniel Vettere2e1ed42012-07-08 21:14:38 +02006755/* Computes which crtcs are affected and sets the relevant bits in the mask. For
6756 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
6757static void
6758intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
6759 unsigned *prepare_pipes, unsigned *disable_pipes)
6760{
6761 struct intel_crtc *intel_crtc;
6762 struct drm_device *dev = crtc->dev;
6763 struct intel_encoder *encoder;
6764 struct intel_connector *connector;
6765 struct drm_crtc *tmp_crtc;
6766
6767 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
6768
6769 /* Check which crtcs have changed outputs connected to them, these need
6770 * to be part of the prepare_pipes mask. We don't (yet) support global
6771 * modeset across multiple crtcs, so modeset_pipes will only have one
6772 * bit set at most. */
6773 list_for_each_entry(connector, &dev->mode_config.connector_list,
6774 base.head) {
6775 if (connector->base.encoder == &connector->new_encoder->base)
6776 continue;
6777
6778 if (connector->base.encoder) {
6779 tmp_crtc = connector->base.encoder->crtc;
6780
6781 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
6782 }
6783
6784 if (connector->new_encoder)
6785 *prepare_pipes |=
6786 1 << connector->new_encoder->new_crtc->pipe;
6787 }
6788
6789 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
6790 base.head) {
6791 if (encoder->base.crtc == &encoder->new_crtc->base)
6792 continue;
6793
6794 if (encoder->base.crtc) {
6795 tmp_crtc = encoder->base.crtc;
6796
6797 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
6798 }
6799
6800 if (encoder->new_crtc)
6801 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
6802 }
6803
6804 /* Check for any pipes that will be fully disabled ... */
6805 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
6806 base.head) {
6807 bool used = false;
6808
6809 /* Don't try to disable disabled crtcs. */
6810 if (!intel_crtc->base.enabled)
6811 continue;
6812
6813 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
6814 base.head) {
6815 if (encoder->new_crtc == intel_crtc)
6816 used = true;
6817 }
6818
6819 if (!used)
6820 *disable_pipes |= 1 << intel_crtc->pipe;
6821 }
6822
6823
6824 /* set_mode is also used to update properties on life display pipes. */
6825 intel_crtc = to_intel_crtc(crtc);
6826 if (crtc->enabled)
6827 *prepare_pipes |= 1 << intel_crtc->pipe;
6828
6829 /* We only support modeset on one single crtc, hence we need to do that
6830 * only for the passed in crtc iff we change anything else than just
6831 * disable crtcs.
6832 *
6833 * This is actually not true, to be fully compatible with the old crtc
6834 * helper we automatically disable _any_ output (i.e. doesn't need to be
6835 * connected to the crtc we're modesetting on) if it's disconnected.
6836 * Which is a rather nutty api (since changed the output configuration
6837 * without userspace's explicit request can lead to confusion), but
6838 * alas. Hence we currently need to modeset on all pipes we prepare. */
6839 if (*prepare_pipes)
6840 *modeset_pipes = *prepare_pipes;
6841
6842 /* ... and mask these out. */
6843 *modeset_pipes &= ~(*disable_pipes);
6844 *prepare_pipes &= ~(*disable_pipes);
6845}
6846
Daniel Vetterea9d7582012-07-10 10:42:52 +02006847static bool intel_crtc_in_use(struct drm_crtc *crtc)
6848{
6849 struct drm_encoder *encoder;
6850 struct drm_device *dev = crtc->dev;
6851
6852 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
6853 if (encoder->crtc == crtc)
6854 return true;
6855
6856 return false;
6857}
6858
6859static void
6860intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
6861{
6862 struct intel_encoder *intel_encoder;
6863 struct intel_crtc *intel_crtc;
6864 struct drm_connector *connector;
6865
6866 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
6867 base.head) {
6868 if (!intel_encoder->base.crtc)
6869 continue;
6870
6871 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
6872
6873 if (prepare_pipes & (1 << intel_crtc->pipe))
6874 intel_encoder->connectors_active = false;
6875 }
6876
6877 intel_modeset_commit_output_state(dev);
6878
6879 /* Update computed state. */
6880 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
6881 base.head) {
6882 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
6883 }
6884
6885 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
6886 if (!connector->encoder || !connector->encoder->crtc)
6887 continue;
6888
6889 intel_crtc = to_intel_crtc(connector->encoder->crtc);
6890
6891 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02006892 struct drm_property *dpms_property =
6893 dev->mode_config.dpms_property;
6894
Daniel Vetterea9d7582012-07-10 10:42:52 +02006895 connector->dpms = DRM_MODE_DPMS_ON;
Daniel Vetter68d34722012-09-06 22:08:35 +02006896 drm_connector_property_set_value(connector,
6897 dpms_property,
6898 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02006899
6900 intel_encoder = to_intel_encoder(connector->encoder);
6901 intel_encoder->connectors_active = true;
6902 }
6903 }
6904
6905}
6906
Daniel Vetter25c5b262012-07-08 22:08:04 +02006907#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
6908 list_for_each_entry((intel_crtc), \
6909 &(dev)->mode_config.crtc_list, \
6910 base.head) \
6911 if (mask & (1 <<(intel_crtc)->pipe)) \
6912
Daniel Vetterb9805142012-08-31 17:37:33 +02006913void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02006914intel_modeset_check_state(struct drm_device *dev)
6915{
6916 struct intel_crtc *crtc;
6917 struct intel_encoder *encoder;
6918 struct intel_connector *connector;
6919
6920 list_for_each_entry(connector, &dev->mode_config.connector_list,
6921 base.head) {
6922 /* This also checks the encoder/connector hw state with the
6923 * ->get_hw_state callbacks. */
6924 intel_connector_check_state(connector);
6925
6926 WARN(&connector->new_encoder->base != connector->base.encoder,
6927 "connector's staged encoder doesn't match current encoder\n");
6928 }
6929
6930 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
6931 base.head) {
6932 bool enabled = false;
6933 bool active = false;
6934 enum pipe pipe, tracked_pipe;
6935
6936 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
6937 encoder->base.base.id,
6938 drm_get_encoder_name(&encoder->base));
6939
6940 WARN(&encoder->new_crtc->base != encoder->base.crtc,
6941 "encoder's stage crtc doesn't match current crtc\n");
6942 WARN(encoder->connectors_active && !encoder->base.crtc,
6943 "encoder's active_connectors set, but no crtc\n");
6944
6945 list_for_each_entry(connector, &dev->mode_config.connector_list,
6946 base.head) {
6947 if (connector->base.encoder != &encoder->base)
6948 continue;
6949 enabled = true;
6950 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
6951 active = true;
6952 }
6953 WARN(!!encoder->base.crtc != enabled,
6954 "encoder's enabled state mismatch "
6955 "(expected %i, found %i)\n",
6956 !!encoder->base.crtc, enabled);
6957 WARN(active && !encoder->base.crtc,
6958 "active encoder with no crtc\n");
6959
6960 WARN(encoder->connectors_active != active,
6961 "encoder's computed active state doesn't match tracked active state "
6962 "(expected %i, found %i)\n", active, encoder->connectors_active);
6963
6964 active = encoder->get_hw_state(encoder, &pipe);
6965 WARN(active != encoder->connectors_active,
6966 "encoder's hw state doesn't match sw tracking "
6967 "(expected %i, found %i)\n",
6968 encoder->connectors_active, active);
6969
6970 if (!encoder->base.crtc)
6971 continue;
6972
6973 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
6974 WARN(active && pipe != tracked_pipe,
6975 "active encoder's pipe doesn't match"
6976 "(expected %i, found %i)\n",
6977 tracked_pipe, pipe);
6978
6979 }
6980
6981 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
6982 base.head) {
6983 bool enabled = false;
6984 bool active = false;
6985
6986 DRM_DEBUG_KMS("[CRTC:%d]\n",
6987 crtc->base.base.id);
6988
6989 WARN(crtc->active && !crtc->base.enabled,
6990 "active crtc, but not enabled in sw tracking\n");
6991
6992 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
6993 base.head) {
6994 if (encoder->base.crtc != &crtc->base)
6995 continue;
6996 enabled = true;
6997 if (encoder->connectors_active)
6998 active = true;
6999 }
7000 WARN(active != crtc->active,
7001 "crtc's computed active state doesn't match tracked active state "
7002 "(expected %i, found %i)\n", active, crtc->active);
7003 WARN(enabled != crtc->base.enabled,
7004 "crtc's computed enabled state doesn't match tracked enabled state "
7005 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
7006
7007 assert_pipe(dev->dev_private, crtc->pipe, crtc->active);
7008 }
7009}
7010
Daniel Vettera6778b32012-07-02 09:56:42 +02007011bool intel_set_mode(struct drm_crtc *crtc,
7012 struct drm_display_mode *mode,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007013 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02007014{
7015 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02007016 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vettera6778b32012-07-02 09:56:42 +02007017 struct drm_display_mode *adjusted_mode, saved_mode, saved_hwmode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007018 struct drm_encoder_helper_funcs *encoder_funcs;
Daniel Vettera6778b32012-07-02 09:56:42 +02007019 struct drm_encoder *encoder;
Daniel Vetter25c5b262012-07-08 22:08:04 +02007020 struct intel_crtc *intel_crtc;
7021 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Daniel Vettera6778b32012-07-02 09:56:42 +02007022 bool ret = true;
7023
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007024 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02007025 &prepare_pipes, &disable_pipes);
7026
7027 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7028 modeset_pipes, prepare_pipes, disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007029
Daniel Vetter976f8a22012-07-08 22:34:21 +02007030 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
7031 intel_crtc_disable(&intel_crtc->base);
7032
Daniel Vettera6778b32012-07-02 09:56:42 +02007033 saved_hwmode = crtc->hwmode;
7034 saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007035
Daniel Vetter25c5b262012-07-08 22:08:04 +02007036 /* Hack: Because we don't (yet) support global modeset on multiple
7037 * crtcs, we don't keep track of the new mode for more than one crtc.
7038 * Hence simply check whether any bit is set in modeset_pipes in all the
7039 * pieces of code that are not yet converted to deal with mutliple crtcs
7040 * changing their mode at the same time. */
7041 adjusted_mode = NULL;
7042 if (modeset_pipes) {
7043 adjusted_mode = intel_modeset_adjusted_mode(crtc, mode);
7044 if (IS_ERR(adjusted_mode)) {
7045 return false;
7046 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007047 }
7048
Daniel Vetterea9d7582012-07-10 10:42:52 +02007049 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
7050 if (intel_crtc->base.enabled)
7051 dev_priv->display.crtc_disable(&intel_crtc->base);
7052 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007053
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02007054 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
7055 * to set it here already despite that we pass it down the callchain.
7056 */
7057 if (modeset_pipes)
Daniel Vetter25c5b262012-07-08 22:08:04 +02007058 crtc->mode = *mode;
Daniel Vetter7758a112012-07-08 19:40:39 +02007059
Daniel Vetterea9d7582012-07-10 10:42:52 +02007060 /* Only after disabling all output pipelines that will be changed can we
7061 * update the the output configuration. */
7062 intel_modeset_update_state(dev, prepare_pipes);
7063
Daniel Vettera6778b32012-07-02 09:56:42 +02007064 /* Set up the DPLL and any encoders state that needs to adjust or depend
7065 * on the DPLL.
7066 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007067 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
7068 ret = !intel_crtc_mode_set(&intel_crtc->base,
7069 mode, adjusted_mode,
7070 x, y, fb);
7071 if (!ret)
7072 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02007073
Daniel Vetter25c5b262012-07-08 22:08:04 +02007074 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vettera6778b32012-07-02 09:56:42 +02007075
Daniel Vetter25c5b262012-07-08 22:08:04 +02007076 if (encoder->crtc != &intel_crtc->base)
7077 continue;
Daniel Vettera6778b32012-07-02 09:56:42 +02007078
Daniel Vetter25c5b262012-07-08 22:08:04 +02007079 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7080 encoder->base.id, drm_get_encoder_name(encoder),
7081 mode->base.id, mode->name);
7082 encoder_funcs = encoder->helper_private;
7083 encoder_funcs->mode_set(encoder, mode, adjusted_mode);
7084 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007085 }
7086
7087 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007088 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
7089 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02007090
Daniel Vetter25c5b262012-07-08 22:08:04 +02007091 if (modeset_pipes) {
7092 /* Store real post-adjustment hardware mode. */
7093 crtc->hwmode = *adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007094
Daniel Vetter25c5b262012-07-08 22:08:04 +02007095 /* Calculate and store various constants which
7096 * are later needed by vblank and swap-completion
7097 * timestamping. They are derived from true hwmode.
7098 */
7099 drm_calc_timestamping_constants(crtc);
7100 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007101
7102 /* FIXME: add subpixel order */
7103done:
7104 drm_mode_destroy(dev, adjusted_mode);
Daniel Vetter25c5b262012-07-08 22:08:04 +02007105 if (!ret && crtc->enabled) {
Daniel Vettera6778b32012-07-02 09:56:42 +02007106 crtc->hwmode = saved_hwmode;
7107 crtc->mode = saved_mode;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007108 } else {
7109 intel_modeset_check_state(dev);
Daniel Vettera6778b32012-07-02 09:56:42 +02007110 }
7111
7112 return ret;
7113}
7114
Daniel Vetter25c5b262012-07-08 22:08:04 +02007115#undef for_each_intel_crtc_masked
7116
Daniel Vetterd9e55602012-07-04 22:16:09 +02007117static void intel_set_config_free(struct intel_set_config *config)
7118{
7119 if (!config)
7120 return;
7121
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007122 kfree(config->save_connector_encoders);
7123 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02007124 kfree(config);
7125}
7126
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007127static int intel_set_config_save_state(struct drm_device *dev,
7128 struct intel_set_config *config)
7129{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007130 struct drm_encoder *encoder;
7131 struct drm_connector *connector;
7132 int count;
7133
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007134 config->save_encoder_crtcs =
7135 kcalloc(dev->mode_config.num_encoder,
7136 sizeof(struct drm_crtc *), GFP_KERNEL);
7137 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007138 return -ENOMEM;
7139
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007140 config->save_connector_encoders =
7141 kcalloc(dev->mode_config.num_connector,
7142 sizeof(struct drm_encoder *), GFP_KERNEL);
7143 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007144 return -ENOMEM;
7145
7146 /* Copy data. Note that driver private data is not affected.
7147 * Should anything bad happen only the expected state is
7148 * restored, not the drivers personal bookkeeping.
7149 */
7150 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007151 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007152 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007153 }
7154
7155 count = 0;
7156 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007157 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007158 }
7159
7160 return 0;
7161}
7162
7163static void intel_set_config_restore_state(struct drm_device *dev,
7164 struct intel_set_config *config)
7165{
Daniel Vetter9a935852012-07-05 22:34:27 +02007166 struct intel_encoder *encoder;
7167 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007168 int count;
7169
7170 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007171 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7172 encoder->new_crtc =
7173 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007174 }
7175
7176 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007177 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
7178 connector->new_encoder =
7179 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007180 }
7181}
7182
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007183static void
7184intel_set_config_compute_mode_changes(struct drm_mode_set *set,
7185 struct intel_set_config *config)
7186{
7187
7188 /* We should be able to check here if the fb has the same properties
7189 * and then just flip_or_move it */
7190 if (set->crtc->fb != set->fb) {
7191 /* If we have no fb then treat it as a full mode set */
7192 if (set->crtc->fb == NULL) {
7193 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
7194 config->mode_changed = true;
7195 } else if (set->fb == NULL) {
7196 config->mode_changed = true;
7197 } else if (set->fb->depth != set->crtc->fb->depth) {
7198 config->mode_changed = true;
7199 } else if (set->fb->bits_per_pixel !=
7200 set->crtc->fb->bits_per_pixel) {
7201 config->mode_changed = true;
7202 } else
7203 config->fb_changed = true;
7204 }
7205
Daniel Vetter835c5872012-07-10 18:11:08 +02007206 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007207 config->fb_changed = true;
7208
7209 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
7210 DRM_DEBUG_KMS("modes are different, full mode set\n");
7211 drm_mode_debug_printmodeline(&set->crtc->mode);
7212 drm_mode_debug_printmodeline(set->mode);
7213 config->mode_changed = true;
7214 }
7215}
7216
Daniel Vetter2e431052012-07-04 22:42:15 +02007217static int
Daniel Vetter9a935852012-07-05 22:34:27 +02007218intel_modeset_stage_output_state(struct drm_device *dev,
7219 struct drm_mode_set *set,
7220 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02007221{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007222 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02007223 struct intel_connector *connector;
7224 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02007225 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02007226
Daniel Vetter9a935852012-07-05 22:34:27 +02007227 /* The upper layers ensure that we either disabl a crtc or have a list
7228 * of connectors. For paranoia, double-check this. */
7229 WARN_ON(!set->fb && (set->num_connectors != 0));
7230 WARN_ON(set->fb && (set->num_connectors == 0));
7231
Daniel Vetter50f56112012-07-02 09:35:43 +02007232 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007233 list_for_each_entry(connector, &dev->mode_config.connector_list,
7234 base.head) {
7235 /* Otherwise traverse passed in connector list and get encoders
7236 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007237 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02007238 if (set->connectors[ro] == &connector->base) {
7239 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02007240 break;
7241 }
7242 }
7243
Daniel Vetter9a935852012-07-05 22:34:27 +02007244 /* If we disable the crtc, disable all its connectors. Also, if
7245 * the connector is on the changing crtc but not on the new
7246 * connector list, disable it. */
7247 if ((!set->fb || ro == set->num_connectors) &&
7248 connector->base.encoder &&
7249 connector->base.encoder->crtc == set->crtc) {
7250 connector->new_encoder = NULL;
7251
7252 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
7253 connector->base.base.id,
7254 drm_get_connector_name(&connector->base));
7255 }
7256
7257
7258 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02007259 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007260 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02007261 }
Daniel Vetter50f56112012-07-02 09:35:43 +02007262
Daniel Vetter9a935852012-07-05 22:34:27 +02007263 /* Disable all disconnected encoders. */
7264 if (connector->base.status == connector_status_disconnected)
7265 connector->new_encoder = NULL;
7266 }
7267 /* connector->new_encoder is now updated for all connectors. */
7268
7269 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007270 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007271 list_for_each_entry(connector, &dev->mode_config.connector_list,
7272 base.head) {
7273 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02007274 continue;
7275
Daniel Vetter9a935852012-07-05 22:34:27 +02007276 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02007277
7278 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02007279 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02007280 new_crtc = set->crtc;
7281 }
7282
7283 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02007284 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
7285 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007286 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02007287 }
Daniel Vetter9a935852012-07-05 22:34:27 +02007288 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
7289
7290 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
7291 connector->base.base.id,
7292 drm_get_connector_name(&connector->base),
7293 new_crtc->base.id);
7294 }
7295
7296 /* Check for any encoders that needs to be disabled. */
7297 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7298 base.head) {
7299 list_for_each_entry(connector,
7300 &dev->mode_config.connector_list,
7301 base.head) {
7302 if (connector->new_encoder == encoder) {
7303 WARN_ON(!connector->new_encoder->new_crtc);
7304
7305 goto next_encoder;
7306 }
7307 }
7308 encoder->new_crtc = NULL;
7309next_encoder:
7310 /* Only now check for crtc changes so we don't miss encoders
7311 * that will be disabled. */
7312 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02007313 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007314 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02007315 }
7316 }
Daniel Vetter9a935852012-07-05 22:34:27 +02007317 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007318
Daniel Vetter2e431052012-07-04 22:42:15 +02007319 return 0;
7320}
7321
7322static int intel_crtc_set_config(struct drm_mode_set *set)
7323{
7324 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02007325 struct drm_mode_set save_set;
7326 struct intel_set_config *config;
7327 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02007328
Daniel Vetter8d3e3752012-07-05 16:09:09 +02007329 BUG_ON(!set);
7330 BUG_ON(!set->crtc);
7331 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02007332
7333 if (!set->mode)
7334 set->fb = NULL;
7335
Daniel Vetter431e50f2012-07-10 17:53:42 +02007336 /* The fb helper likes to play gross jokes with ->mode_set_config.
7337 * Unfortunately the crtc helper doesn't do much at all for this case,
7338 * so we have to cope with this madness until the fb helper is fixed up. */
7339 if (set->fb && set->num_connectors == 0)
7340 return 0;
7341
Daniel Vetter2e431052012-07-04 22:42:15 +02007342 if (set->fb) {
7343 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
7344 set->crtc->base.id, set->fb->base.id,
7345 (int)set->num_connectors, set->x, set->y);
7346 } else {
7347 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02007348 }
7349
7350 dev = set->crtc->dev;
7351
7352 ret = -ENOMEM;
7353 config = kzalloc(sizeof(*config), GFP_KERNEL);
7354 if (!config)
7355 goto out_config;
7356
7357 ret = intel_set_config_save_state(dev, config);
7358 if (ret)
7359 goto out_config;
7360
7361 save_set.crtc = set->crtc;
7362 save_set.mode = &set->crtc->mode;
7363 save_set.x = set->crtc->x;
7364 save_set.y = set->crtc->y;
7365 save_set.fb = set->crtc->fb;
7366
7367 /* Compute whether we need a full modeset, only an fb base update or no
7368 * change at all. In the future we might also check whether only the
7369 * mode changed, e.g. for LVDS where we only change the panel fitter in
7370 * such cases. */
7371 intel_set_config_compute_mode_changes(set, config);
7372
Daniel Vetter9a935852012-07-05 22:34:27 +02007373 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02007374 if (ret)
7375 goto fail;
7376
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007377 if (config->mode_changed) {
Daniel Vetter87f1faa2012-07-05 23:36:17 +02007378 if (set->mode) {
Daniel Vetter50f56112012-07-02 09:35:43 +02007379 DRM_DEBUG_KMS("attempting to set mode from"
7380 " userspace\n");
7381 drm_mode_debug_printmodeline(set->mode);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02007382 }
7383
7384 if (!intel_set_mode(set->crtc, set->mode,
7385 set->x, set->y, set->fb)) {
7386 DRM_ERROR("failed to set mode on [CRTC:%d]\n",
7387 set->crtc->base.id);
7388 ret = -EINVAL;
7389 goto fail;
7390 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007391 } else if (config->fb_changed) {
Daniel Vetter4f660f42012-07-02 09:47:37 +02007392 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007393 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02007394 }
7395
Daniel Vetterd9e55602012-07-04 22:16:09 +02007396 intel_set_config_free(config);
7397
Daniel Vetter50f56112012-07-02 09:35:43 +02007398 return 0;
7399
7400fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007401 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02007402
7403 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007404 if (config->mode_changed &&
Daniel Vettera6778b32012-07-02 09:56:42 +02007405 !intel_set_mode(save_set.crtc, save_set.mode,
7406 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02007407 DRM_ERROR("failed to restore config after modeset failure\n");
7408
Daniel Vetterd9e55602012-07-04 22:16:09 +02007409out_config:
7410 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02007411 return ret;
7412}
7413
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007414static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007415 .cursor_set = intel_crtc_cursor_set,
7416 .cursor_move = intel_crtc_cursor_move,
7417 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02007418 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007419 .destroy = intel_crtc_destroy,
7420 .page_flip = intel_crtc_page_flip,
7421};
7422
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007423static void intel_pch_pll_init(struct drm_device *dev)
7424{
7425 drm_i915_private_t *dev_priv = dev->dev_private;
7426 int i;
7427
7428 if (dev_priv->num_pch_pll == 0) {
7429 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
7430 return;
7431 }
7432
7433 for (i = 0; i < dev_priv->num_pch_pll; i++) {
7434 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
7435 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
7436 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
7437 }
7438}
7439
Hannes Ederb358d0a2008-12-18 21:18:47 +01007440static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08007441{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08007442 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007443 struct intel_crtc *intel_crtc;
7444 int i;
7445
7446 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
7447 if (intel_crtc == NULL)
7448 return;
7449
7450 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
7451
7452 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08007453 for (i = 0; i < 256; i++) {
7454 intel_crtc->lut_r[i] = i;
7455 intel_crtc->lut_g[i] = i;
7456 intel_crtc->lut_b[i] = i;
7457 }
7458
Jesse Barnes80824002009-09-10 15:28:06 -07007459 /* Swap pipes & planes for FBC on pre-965 */
7460 intel_crtc->pipe = pipe;
7461 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01007462 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007463 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01007464 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07007465 }
7466
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08007467 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
7468 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
7469 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
7470 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
7471
Jesse Barnes5a354202011-06-24 12:19:22 -07007472 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07007473
Jesse Barnes79e53942008-11-07 14:24:08 -08007474 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08007475}
7476
Carl Worth08d7b3d2009-04-29 14:43:54 -07007477int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00007478 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07007479{
Carl Worth08d7b3d2009-04-29 14:43:54 -07007480 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02007481 struct drm_mode_object *drmmode_obj;
7482 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007483
Daniel Vetter1cff8f62012-04-24 09:55:08 +02007484 if (!drm_core_check_feature(dev, DRIVER_MODESET))
7485 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007486
Daniel Vetterc05422d2009-08-11 16:05:30 +02007487 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
7488 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07007489
Daniel Vetterc05422d2009-08-11 16:05:30 +02007490 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07007491 DRM_ERROR("no such CRTC id\n");
7492 return -EINVAL;
7493 }
7494
Daniel Vetterc05422d2009-08-11 16:05:30 +02007495 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
7496 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007497
Daniel Vetterc05422d2009-08-11 16:05:30 +02007498 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007499}
7500
Daniel Vetter66a92782012-07-12 20:08:18 +02007501static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08007502{
Daniel Vetter66a92782012-07-12 20:08:18 +02007503 struct drm_device *dev = encoder->base.dev;
7504 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007505 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007506 int entry = 0;
7507
Daniel Vetter66a92782012-07-12 20:08:18 +02007508 list_for_each_entry(source_encoder,
7509 &dev->mode_config.encoder_list, base.head) {
7510
7511 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08007512 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02007513
7514 /* Intel hw has only one MUX where enocoders could be cloned. */
7515 if (encoder->cloneable && source_encoder->cloneable)
7516 index_mask |= (1 << entry);
7517
Jesse Barnes79e53942008-11-07 14:24:08 -08007518 entry++;
7519 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01007520
Jesse Barnes79e53942008-11-07 14:24:08 -08007521 return index_mask;
7522}
7523
Chris Wilson4d302442010-12-14 19:21:29 +00007524static bool has_edp_a(struct drm_device *dev)
7525{
7526 struct drm_i915_private *dev_priv = dev->dev_private;
7527
7528 if (!IS_MOBILE(dev))
7529 return false;
7530
7531 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
7532 return false;
7533
7534 if (IS_GEN5(dev) &&
7535 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
7536 return false;
7537
7538 return true;
7539}
7540
Jesse Barnes79e53942008-11-07 14:24:08 -08007541static void intel_setup_outputs(struct drm_device *dev)
7542{
Eric Anholt725e30a2009-01-22 13:01:02 -08007543 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007544 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007545 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00007546 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08007547
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00007548 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00007549 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
7550 /* disable the panel fitter on everything but LVDS */
7551 I915_WRITE(PFIT_CONTROL, 0);
7552 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007553
Eric Anholtbad720f2009-10-22 16:11:14 -07007554 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007555 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007556
Chris Wilson4d302442010-12-14 19:21:29 +00007557 if (has_edp_a(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03007558 intel_dp_init(dev, DP_A, PORT_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08007559
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007560 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03007561 intel_dp_init(dev, PCH_DP_D, PORT_D);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007562 }
7563
7564 intel_crt_init(dev);
7565
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03007566 if (IS_HASWELL(dev)) {
7567 int found;
7568
7569 /* Haswell uses DDI functions to detect digital outputs */
7570 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
7571 /* DDI A only supports eDP */
7572 if (found)
7573 intel_ddi_init(dev, PORT_A);
7574
7575 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
7576 * register */
7577 found = I915_READ(SFUSE_STRAP);
7578
7579 if (found & SFUSE_STRAP_DDIB_DETECTED)
7580 intel_ddi_init(dev, PORT_B);
7581 if (found & SFUSE_STRAP_DDIC_DETECTED)
7582 intel_ddi_init(dev, PORT_C);
7583 if (found & SFUSE_STRAP_DDID_DETECTED)
7584 intel_ddi_init(dev, PORT_D);
7585 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007586 int found;
7587
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007588 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08007589 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01007590 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007591 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02007592 intel_hdmi_init(dev, HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007593 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03007594 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007595 }
7596
7597 if (I915_READ(HDMIC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02007598 intel_hdmi_init(dev, HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007599
Jesse Barnesb708a1d2012-06-11 14:39:56 -04007600 if (!dpd_is_edp && I915_READ(HDMID) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02007601 intel_hdmi_init(dev, HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007602
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007603 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03007604 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007605
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007606 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03007607 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07007608 } else if (IS_VALLEYVIEW(dev)) {
7609 int found;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007610
Jesse Barnes4a87d652012-06-15 11:55:16 -07007611 if (I915_READ(SDVOB) & PORT_DETECTED) {
7612 /* SDVOB multiplex with HDMIB */
7613 found = intel_sdvo_init(dev, SDVOB, true);
7614 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02007615 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07007616 if (!found && (I915_READ(DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03007617 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07007618 }
7619
7620 if (I915_READ(SDVOC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02007621 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnes4a87d652012-06-15 11:55:16 -07007622
7623 /* Shares lanes with HDMI on SDVOC */
7624 if (I915_READ(DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03007625 intel_dp_init(dev, DP_C, PORT_C);
Zhenyu Wang103a1962009-11-27 11:44:36 +08007626 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08007627 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08007628
Eric Anholt725e30a2009-01-22 13:01:02 -08007629 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007630 DRM_DEBUG_KMS("probing SDVOB\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01007631 found = intel_sdvo_init(dev, SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007632 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
7633 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02007634 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007635 }
Ma Ling27185ae2009-08-24 13:50:23 +08007636
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007637 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
7638 DRM_DEBUG_KMS("probing DP_B\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03007639 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007640 }
Eric Anholt725e30a2009-01-22 13:01:02 -08007641 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04007642
7643 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04007644
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007645 if (I915_READ(SDVOB) & SDVO_DETECTED) {
7646 DRM_DEBUG_KMS("probing SDVOC\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01007647 found = intel_sdvo_init(dev, SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007648 }
Ma Ling27185ae2009-08-24 13:50:23 +08007649
7650 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
7651
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007652 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
7653 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02007654 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007655 }
7656 if (SUPPORTS_INTEGRATED_DP(dev)) {
7657 DRM_DEBUG_KMS("probing DP_C\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03007658 intel_dp_init(dev, DP_C, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007659 }
Eric Anholt725e30a2009-01-22 13:01:02 -08007660 }
Ma Ling27185ae2009-08-24 13:50:23 +08007661
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007662 if (SUPPORTS_INTEGRATED_DP(dev) &&
7663 (I915_READ(DP_D) & DP_DETECTED)) {
7664 DRM_DEBUG_KMS("probing DP_D\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03007665 intel_dp_init(dev, DP_D, PORT_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007666 }
Eric Anholtbad720f2009-10-22 16:11:14 -07007667 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08007668 intel_dvo_init(dev);
7669
Zhenyu Wang103a1962009-11-27 11:44:36 +08007670 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08007671 intel_tv_init(dev);
7672
Chris Wilson4ef69c72010-09-09 15:14:28 +01007673 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7674 encoder->base.possible_crtcs = encoder->crtc_mask;
7675 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02007676 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08007677 }
Chris Wilson47356eb2011-01-11 17:06:04 +00007678
Paulo Zanoni40579ab2012-07-03 15:57:33 -03007679 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Keith Packard9fb526d2011-09-26 22:24:57 -07007680 ironlake_init_pch_refclk(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007681}
7682
7683static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
7684{
7685 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08007686
7687 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00007688 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007689
7690 kfree(intel_fb);
7691}
7692
7693static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00007694 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007695 unsigned int *handle)
7696{
7697 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00007698 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007699
Chris Wilson05394f32010-11-08 19:18:58 +00007700 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08007701}
7702
7703static const struct drm_framebuffer_funcs intel_fb_funcs = {
7704 .destroy = intel_user_framebuffer_destroy,
7705 .create_handle = intel_user_framebuffer_create_handle,
7706};
7707
Dave Airlie38651672010-03-30 05:34:13 +00007708int intel_framebuffer_init(struct drm_device *dev,
7709 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007710 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00007711 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08007712{
Jesse Barnes79e53942008-11-07 14:24:08 -08007713 int ret;
7714
Chris Wilson05394f32010-11-08 19:18:58 +00007715 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01007716 return -EINVAL;
7717
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007718 if (mode_cmd->pitches[0] & 63)
Chris Wilson57cd6502010-08-08 12:34:44 +01007719 return -EINVAL;
7720
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007721 switch (mode_cmd->pixel_format) {
Ville Syrjälä04b39242011-11-17 18:05:13 +02007722 case DRM_FORMAT_RGB332:
7723 case DRM_FORMAT_RGB565:
7724 case DRM_FORMAT_XRGB8888:
Jesse Barnesb250da72012-03-07 08:49:29 -08007725 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02007726 case DRM_FORMAT_ARGB8888:
7727 case DRM_FORMAT_XRGB2101010:
7728 case DRM_FORMAT_ARGB2101010:
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007729 /* RGB formats are common across chipsets */
Jesse Barnesb5626742011-06-24 12:19:27 -07007730 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02007731 case DRM_FORMAT_YUYV:
7732 case DRM_FORMAT_UYVY:
7733 case DRM_FORMAT_YVYU:
7734 case DRM_FORMAT_VYUY:
Chris Wilson57cd6502010-08-08 12:34:44 +01007735 break;
7736 default:
Eugeni Dodonovaca25842012-01-17 15:25:45 -02007737 DRM_DEBUG_KMS("unsupported pixel format %u\n",
7738 mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01007739 return -EINVAL;
7740 }
7741
Jesse Barnes79e53942008-11-07 14:24:08 -08007742 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
7743 if (ret) {
7744 DRM_ERROR("framebuffer init failed %d\n", ret);
7745 return ret;
7746 }
7747
7748 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08007749 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007750 return 0;
7751}
7752
Jesse Barnes79e53942008-11-07 14:24:08 -08007753static struct drm_framebuffer *
7754intel_user_framebuffer_create(struct drm_device *dev,
7755 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007756 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08007757{
Chris Wilson05394f32010-11-08 19:18:58 +00007758 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007759
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007760 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
7761 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00007762 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01007763 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08007764
Chris Wilsond2dff872011-04-19 08:36:26 +01007765 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08007766}
7767
Jesse Barnes79e53942008-11-07 14:24:08 -08007768static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08007769 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00007770 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08007771};
7772
Jesse Barnese70236a2009-09-21 10:42:27 -07007773/* Set up chip specific display functions */
7774static void intel_init_display(struct drm_device *dev)
7775{
7776 struct drm_i915_private *dev_priv = dev->dev_private;
7777
7778 /* We always want a DPMS function */
Eric Anholtf564048e2011-03-30 13:01:02 -07007779 if (HAS_PCH_SPLIT(dev)) {
Eric Anholtf564048e2011-03-30 13:01:02 -07007780 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02007781 dev_priv->display.crtc_enable = ironlake_crtc_enable;
7782 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007783 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07007784 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07007785 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07007786 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02007787 dev_priv->display.crtc_enable = i9xx_crtc_enable;
7788 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007789 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07007790 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07007791 }
Jesse Barnese70236a2009-09-21 10:42:27 -07007792
Jesse Barnese70236a2009-09-21 10:42:27 -07007793 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007794 if (IS_VALLEYVIEW(dev))
7795 dev_priv->display.get_display_clock_speed =
7796 valleyview_get_display_clock_speed;
7797 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07007798 dev_priv->display.get_display_clock_speed =
7799 i945_get_display_clock_speed;
7800 else if (IS_I915G(dev))
7801 dev_priv->display.get_display_clock_speed =
7802 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007803 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007804 dev_priv->display.get_display_clock_speed =
7805 i9xx_misc_get_display_clock_speed;
7806 else if (IS_I915GM(dev))
7807 dev_priv->display.get_display_clock_speed =
7808 i915gm_get_display_clock_speed;
7809 else if (IS_I865G(dev))
7810 dev_priv->display.get_display_clock_speed =
7811 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02007812 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007813 dev_priv->display.get_display_clock_speed =
7814 i855_get_display_clock_speed;
7815 else /* 852, 830 */
7816 dev_priv->display.get_display_clock_speed =
7817 i830_get_display_clock_speed;
7818
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007819 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01007820 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07007821 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08007822 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08007823 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07007824 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08007825 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07007826 } else if (IS_IVYBRIDGE(dev)) {
7827 /* FIXME: detect B0+ stepping and use auto training */
7828 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08007829 dev_priv->display.write_eld = ironlake_write_eld;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03007830 } else if (IS_HASWELL(dev)) {
7831 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08007832 dev_priv->display.write_eld = haswell_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007833 } else
7834 dev_priv->display.update_wm = NULL;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007835 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08007836 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07007837 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007838
7839 /* Default just returns -ENODEV to indicate unsupported */
7840 dev_priv->display.queue_flip = intel_default_queue_flip;
7841
7842 switch (INTEL_INFO(dev)->gen) {
7843 case 2:
7844 dev_priv->display.queue_flip = intel_gen2_queue_flip;
7845 break;
7846
7847 case 3:
7848 dev_priv->display.queue_flip = intel_gen3_queue_flip;
7849 break;
7850
7851 case 4:
7852 case 5:
7853 dev_priv->display.queue_flip = intel_gen4_queue_flip;
7854 break;
7855
7856 case 6:
7857 dev_priv->display.queue_flip = intel_gen6_queue_flip;
7858 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007859 case 7:
7860 dev_priv->display.queue_flip = intel_gen7_queue_flip;
7861 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007862 }
Jesse Barnese70236a2009-09-21 10:42:27 -07007863}
7864
Jesse Barnesb690e962010-07-19 13:53:12 -07007865/*
7866 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
7867 * resume, or other times. This quirk makes sure that's the case for
7868 * affected systems.
7869 */
Akshay Joshi0206e352011-08-16 15:34:10 -04007870static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07007871{
7872 struct drm_i915_private *dev_priv = dev->dev_private;
7873
7874 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02007875 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07007876}
7877
Keith Packard435793d2011-07-12 14:56:22 -07007878/*
7879 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
7880 */
7881static void quirk_ssc_force_disable(struct drm_device *dev)
7882{
7883 struct drm_i915_private *dev_priv = dev->dev_private;
7884 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02007885 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07007886}
7887
Carsten Emde4dca20e2012-03-15 15:56:26 +01007888/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01007889 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
7890 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01007891 */
7892static void quirk_invert_brightness(struct drm_device *dev)
7893{
7894 struct drm_i915_private *dev_priv = dev->dev_private;
7895 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02007896 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07007897}
7898
7899struct intel_quirk {
7900 int device;
7901 int subsystem_vendor;
7902 int subsystem_device;
7903 void (*hook)(struct drm_device *dev);
7904};
7905
Ben Widawskyc43b5632012-04-16 14:07:40 -07007906static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07007907 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04007908 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07007909
Jesse Barnesb690e962010-07-19 13:53:12 -07007910 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
7911 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
7912
Jesse Barnesb690e962010-07-19 13:53:12 -07007913 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
7914 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
7915
7916 /* 855 & before need to leave pipe A & dpll A up */
7917 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7918 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02007919 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07007920
7921 /* Lenovo U160 cannot use SSC on LVDS */
7922 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02007923
7924 /* Sony Vaio Y cannot use SSC on LVDS */
7925 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01007926
7927 /* Acer Aspire 5734Z must invert backlight brightness */
7928 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07007929};
7930
7931static void intel_init_quirks(struct drm_device *dev)
7932{
7933 struct pci_dev *d = dev->pdev;
7934 int i;
7935
7936 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
7937 struct intel_quirk *q = &intel_quirks[i];
7938
7939 if (d->device == q->device &&
7940 (d->subsystem_vendor == q->subsystem_vendor ||
7941 q->subsystem_vendor == PCI_ANY_ID) &&
7942 (d->subsystem_device == q->subsystem_device ||
7943 q->subsystem_device == PCI_ANY_ID))
7944 q->hook(dev);
7945 }
7946}
7947
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007948/* Disable the VGA plane that we never use */
7949static void i915_disable_vga(struct drm_device *dev)
7950{
7951 struct drm_i915_private *dev_priv = dev->dev_private;
7952 u8 sr1;
7953 u32 vga_reg;
7954
7955 if (HAS_PCH_SPLIT(dev))
7956 vga_reg = CPU_VGACNTRL;
7957 else
7958 vga_reg = VGACNTRL;
7959
7960 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07007961 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007962 sr1 = inb(VGA_SR_DATA);
7963 outb(sr1 | 1<<5, VGA_SR_DATA);
7964 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
7965 udelay(300);
7966
7967 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
7968 POSTING_READ(vga_reg);
7969}
7970
Daniel Vetterf8175862012-04-10 15:50:11 +02007971void intel_modeset_init_hw(struct drm_device *dev)
7972{
Eugeni Dodonov0232e922012-07-06 15:42:36 -03007973 /* We attempt to init the necessary power wells early in the initialization
7974 * time, so the subsystems that expect power to be enabled can work.
7975 */
7976 intel_init_power_wells(dev);
7977
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03007978 intel_prepare_ddi(dev);
7979
Daniel Vetterf8175862012-04-10 15:50:11 +02007980 intel_init_clock_gating(dev);
7981
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02007982 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02007983 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02007984 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02007985}
7986
Jesse Barnes79e53942008-11-07 14:24:08 -08007987void intel_modeset_init(struct drm_device *dev)
7988{
Jesse Barnes652c3932009-08-17 13:31:43 -07007989 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08007990 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007991
7992 drm_mode_config_init(dev);
7993
7994 dev->mode_config.min_width = 0;
7995 dev->mode_config.min_height = 0;
7996
Dave Airlie019d96c2011-09-29 16:20:42 +01007997 dev->mode_config.preferred_depth = 24;
7998 dev->mode_config.prefer_shadow = 1;
7999
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02008000 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08008001
Jesse Barnesb690e962010-07-19 13:53:12 -07008002 intel_init_quirks(dev);
8003
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008004 intel_init_pm(dev);
8005
Jesse Barnese70236a2009-09-21 10:42:27 -07008006 intel_init_display(dev);
8007
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008008 if (IS_GEN2(dev)) {
8009 dev->mode_config.max_width = 2048;
8010 dev->mode_config.max_height = 2048;
8011 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07008012 dev->mode_config.max_width = 4096;
8013 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08008014 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008015 dev->mode_config.max_width = 8192;
8016 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08008017 }
Daniel Vetterdd2757f2012-06-07 15:55:57 +02008018 dev->mode_config.fb_base = dev_priv->mm.gtt_base_addr;
Jesse Barnes79e53942008-11-07 14:24:08 -08008019
Zhao Yakui28c97732009-10-09 11:39:41 +08008020 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10008021 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08008022
Dave Airliea3524f12010-06-06 18:59:41 +10008023 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008024 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08008025 ret = intel_plane_init(dev, i);
8026 if (ret)
8027 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08008028 }
8029
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008030 intel_pch_pll_init(dev);
8031
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008032 /* Just disable it once at startup */
8033 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008034 intel_setup_outputs(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01008035}
8036
Daniel Vetter24929352012-07-02 20:28:59 +02008037static void
8038intel_connector_break_all_links(struct intel_connector *connector)
8039{
8040 connector->base.dpms = DRM_MODE_DPMS_OFF;
8041 connector->base.encoder = NULL;
8042 connector->encoder->connectors_active = false;
8043 connector->encoder->base.crtc = NULL;
8044}
8045
Daniel Vetter7fad7982012-07-04 17:51:47 +02008046static void intel_enable_pipe_a(struct drm_device *dev)
8047{
8048 struct intel_connector *connector;
8049 struct drm_connector *crt = NULL;
8050 struct intel_load_detect_pipe load_detect_temp;
8051
8052 /* We can't just switch on the pipe A, we need to set things up with a
8053 * proper mode and output configuration. As a gross hack, enable pipe A
8054 * by enabling the load detect pipe once. */
8055 list_for_each_entry(connector,
8056 &dev->mode_config.connector_list,
8057 base.head) {
8058 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
8059 crt = &connector->base;
8060 break;
8061 }
8062 }
8063
8064 if (!crt)
8065 return;
8066
8067 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
8068 intel_release_load_detect_pipe(crt, &load_detect_temp);
8069
8070
8071}
8072
Daniel Vetter24929352012-07-02 20:28:59 +02008073static void intel_sanitize_crtc(struct intel_crtc *crtc)
8074{
8075 struct drm_device *dev = crtc->base.dev;
8076 struct drm_i915_private *dev_priv = dev->dev_private;
8077 u32 reg, val;
8078
Daniel Vetter24929352012-07-02 20:28:59 +02008079 /* Clear any frame start delays used for debugging left by the BIOS */
8080 reg = PIPECONF(crtc->pipe);
8081 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
8082
8083 /* We need to sanitize the plane -> pipe mapping first because this will
8084 * disable the crtc (and hence change the state) if it is wrong. */
8085 if (!HAS_PCH_SPLIT(dev)) {
8086 struct intel_connector *connector;
8087 bool plane;
8088
8089 reg = DSPCNTR(crtc->plane);
8090 val = I915_READ(reg);
8091
8092 if ((val & DISPLAY_PLANE_ENABLE) == 0 &&
8093 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
8094 goto ok;
8095
8096 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
8097 crtc->base.base.id);
8098
8099 /* Pipe has the wrong plane attached and the plane is active.
8100 * Temporarily change the plane mapping and disable everything
8101 * ... */
8102 plane = crtc->plane;
8103 crtc->plane = !plane;
8104 dev_priv->display.crtc_disable(&crtc->base);
8105 crtc->plane = plane;
8106
8107 /* ... and break all links. */
8108 list_for_each_entry(connector, &dev->mode_config.connector_list,
8109 base.head) {
8110 if (connector->encoder->base.crtc != &crtc->base)
8111 continue;
8112
8113 intel_connector_break_all_links(connector);
8114 }
8115
8116 WARN_ON(crtc->active);
8117 crtc->base.enabled = false;
8118 }
8119ok:
8120
Daniel Vetter7fad7982012-07-04 17:51:47 +02008121 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
8122 crtc->pipe == PIPE_A && !crtc->active) {
8123 /* BIOS forgot to enable pipe A, this mostly happens after
8124 * resume. Force-enable the pipe to fix this, the update_dpms
8125 * call below we restore the pipe to the right state, but leave
8126 * the required bits on. */
8127 intel_enable_pipe_a(dev);
8128 }
8129
Daniel Vetter24929352012-07-02 20:28:59 +02008130 /* Adjust the state of the output pipe according to whether we
8131 * have active connectors/encoders. */
8132 intel_crtc_update_dpms(&crtc->base);
8133
8134 if (crtc->active != crtc->base.enabled) {
8135 struct intel_encoder *encoder;
8136
8137 /* This can happen either due to bugs in the get_hw_state
8138 * functions or because the pipe is force-enabled due to the
8139 * pipe A quirk. */
8140 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
8141 crtc->base.base.id,
8142 crtc->base.enabled ? "enabled" : "disabled",
8143 crtc->active ? "enabled" : "disabled");
8144
8145 crtc->base.enabled = crtc->active;
8146
8147 /* Because we only establish the connector -> encoder ->
8148 * crtc links if something is active, this means the
8149 * crtc is now deactivated. Break the links. connector
8150 * -> encoder links are only establish when things are
8151 * actually up, hence no need to break them. */
8152 WARN_ON(crtc->active);
8153
8154 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
8155 WARN_ON(encoder->connectors_active);
8156 encoder->base.crtc = NULL;
8157 }
8158 }
8159}
8160
8161static void intel_sanitize_encoder(struct intel_encoder *encoder)
8162{
8163 struct intel_connector *connector;
8164 struct drm_device *dev = encoder->base.dev;
8165
8166 /* We need to check both for a crtc link (meaning that the
8167 * encoder is active and trying to read from a pipe) and the
8168 * pipe itself being active. */
8169 bool has_active_crtc = encoder->base.crtc &&
8170 to_intel_crtc(encoder->base.crtc)->active;
8171
8172 if (encoder->connectors_active && !has_active_crtc) {
8173 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
8174 encoder->base.base.id,
8175 drm_get_encoder_name(&encoder->base));
8176
8177 /* Connector is active, but has no active pipe. This is
8178 * fallout from our resume register restoring. Disable
8179 * the encoder manually again. */
8180 if (encoder->base.crtc) {
8181 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
8182 encoder->base.base.id,
8183 drm_get_encoder_name(&encoder->base));
8184 encoder->disable(encoder);
8185 }
8186
8187 /* Inconsistent output/port/pipe state happens presumably due to
8188 * a bug in one of the get_hw_state functions. Or someplace else
8189 * in our code, like the register restore mess on resume. Clamp
8190 * things to off as a safer default. */
8191 list_for_each_entry(connector,
8192 &dev->mode_config.connector_list,
8193 base.head) {
8194 if (connector->encoder != encoder)
8195 continue;
8196
8197 intel_connector_break_all_links(connector);
8198 }
8199 }
8200 /* Enabled encoders without active connectors will be fixed in
8201 * the crtc fixup. */
8202}
8203
8204/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
8205 * and i915 state tracking structures. */
8206void intel_modeset_setup_hw_state(struct drm_device *dev)
8207{
8208 struct drm_i915_private *dev_priv = dev->dev_private;
8209 enum pipe pipe;
8210 u32 tmp;
8211 struct intel_crtc *crtc;
8212 struct intel_encoder *encoder;
8213 struct intel_connector *connector;
8214
8215 for_each_pipe(pipe) {
8216 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
8217
8218 tmp = I915_READ(PIPECONF(pipe));
8219 if (tmp & PIPECONF_ENABLE)
8220 crtc->active = true;
8221 else
8222 crtc->active = false;
8223
8224 crtc->base.enabled = crtc->active;
8225
8226 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
8227 crtc->base.base.id,
8228 crtc->active ? "enabled" : "disabled");
8229 }
8230
8231 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8232 base.head) {
8233 pipe = 0;
8234
8235 if (encoder->get_hw_state(encoder, &pipe)) {
8236 encoder->base.crtc =
8237 dev_priv->pipe_to_crtc_mapping[pipe];
8238 } else {
8239 encoder->base.crtc = NULL;
8240 }
8241
8242 encoder->connectors_active = false;
8243 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
8244 encoder->base.base.id,
8245 drm_get_encoder_name(&encoder->base),
8246 encoder->base.crtc ? "enabled" : "disabled",
8247 pipe);
8248 }
8249
8250 list_for_each_entry(connector, &dev->mode_config.connector_list,
8251 base.head) {
8252 if (connector->get_hw_state(connector)) {
8253 connector->base.dpms = DRM_MODE_DPMS_ON;
8254 connector->encoder->connectors_active = true;
8255 connector->base.encoder = &connector->encoder->base;
8256 } else {
8257 connector->base.dpms = DRM_MODE_DPMS_OFF;
8258 connector->base.encoder = NULL;
8259 }
8260 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
8261 connector->base.base.id,
8262 drm_get_connector_name(&connector->base),
8263 connector->base.encoder ? "enabled" : "disabled");
8264 }
8265
8266 /* HW state is read out, now we need to sanitize this mess. */
8267 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8268 base.head) {
8269 intel_sanitize_encoder(encoder);
8270 }
8271
8272 for_each_pipe(pipe) {
8273 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
8274 intel_sanitize_crtc(crtc);
8275 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008276
8277 intel_modeset_update_staged_output_state(dev);
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008278
8279 intel_modeset_check_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02008280}
8281
Chris Wilson2c7111d2011-03-29 10:40:27 +01008282void intel_modeset_gem_init(struct drm_device *dev)
8283{
Chris Wilson1833b132012-05-09 11:56:28 +01008284 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02008285
8286 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02008287
8288 intel_modeset_setup_hw_state(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008289}
8290
8291void intel_modeset_cleanup(struct drm_device *dev)
8292{
Jesse Barnes652c3932009-08-17 13:31:43 -07008293 struct drm_i915_private *dev_priv = dev->dev_private;
8294 struct drm_crtc *crtc;
8295 struct intel_crtc *intel_crtc;
8296
Keith Packardf87ea762010-10-03 19:36:26 -07008297 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07008298 mutex_lock(&dev->struct_mutex);
8299
Jesse Barnes723bfd72010-10-07 16:01:13 -07008300 intel_unregister_dsm_handler();
8301
8302
Jesse Barnes652c3932009-08-17 13:31:43 -07008303 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8304 /* Skip inactive CRTCs */
8305 if (!crtc->fb)
8306 continue;
8307
8308 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02008309 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008310 }
8311
Chris Wilson973d04f2011-07-08 12:22:37 +01008312 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07008313
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008314 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00008315
Daniel Vetter930ebb42012-06-29 23:32:16 +02008316 ironlake_teardown_rc6(dev);
8317
Jesse Barnes57f350b2012-03-28 13:39:25 -07008318 if (IS_VALLEYVIEW(dev))
8319 vlv_init_dpio(dev);
8320
Kristian Høgsberg69341a52009-11-11 12:19:17 -05008321 mutex_unlock(&dev->struct_mutex);
8322
Daniel Vetter6c0d93502010-08-20 18:26:46 +02008323 /* Disable the irq before mode object teardown, for the irq might
8324 * enqueue unpin/hotplug work. */
8325 drm_irq_uninstall(dev);
8326 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02008327 cancel_work_sync(&dev_priv->rps.work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02008328
Chris Wilson1630fe72011-07-08 12:22:42 +01008329 /* flush any delayed tasks or pending work */
8330 flush_scheduled_work();
8331
Jesse Barnes79e53942008-11-07 14:24:08 -08008332 drm_mode_config_cleanup(dev);
8333}
8334
Dave Airlie28d52042009-09-21 14:33:58 +10008335/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08008336 * Return which encoder is currently attached for connector.
8337 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01008338struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08008339{
Chris Wilsondf0e9242010-09-09 16:20:55 +01008340 return &intel_attached_encoder(connector)->base;
8341}
Jesse Barnes79e53942008-11-07 14:24:08 -08008342
Chris Wilsondf0e9242010-09-09 16:20:55 +01008343void intel_connector_attach_encoder(struct intel_connector *connector,
8344 struct intel_encoder *encoder)
8345{
8346 connector->encoder = encoder;
8347 drm_mode_connector_attach_encoder(&connector->base,
8348 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008349}
Dave Airlie28d52042009-09-21 14:33:58 +10008350
8351/*
8352 * set vga decode state - true == enable VGA decode
8353 */
8354int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
8355{
8356 struct drm_i915_private *dev_priv = dev->dev_private;
8357 u16 gmch_ctrl;
8358
8359 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
8360 if (state)
8361 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
8362 else
8363 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
8364 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
8365 return 0;
8366}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008367
8368#ifdef CONFIG_DEBUG_FS
8369#include <linux/seq_file.h>
8370
8371struct intel_display_error_state {
8372 struct intel_cursor_error_state {
8373 u32 control;
8374 u32 position;
8375 u32 base;
8376 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01008377 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008378
8379 struct intel_pipe_error_state {
8380 u32 conf;
8381 u32 source;
8382
8383 u32 htotal;
8384 u32 hblank;
8385 u32 hsync;
8386 u32 vtotal;
8387 u32 vblank;
8388 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01008389 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008390
8391 struct intel_plane_error_state {
8392 u32 control;
8393 u32 stride;
8394 u32 size;
8395 u32 pos;
8396 u32 addr;
8397 u32 surface;
8398 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01008399 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008400};
8401
8402struct intel_display_error_state *
8403intel_display_capture_error_state(struct drm_device *dev)
8404{
Akshay Joshi0206e352011-08-16 15:34:10 -04008405 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008406 struct intel_display_error_state *error;
8407 int i;
8408
8409 error = kmalloc(sizeof(*error), GFP_ATOMIC);
8410 if (error == NULL)
8411 return NULL;
8412
Damien Lespiau52331302012-08-15 19:23:25 +01008413 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008414 error->cursor[i].control = I915_READ(CURCNTR(i));
8415 error->cursor[i].position = I915_READ(CURPOS(i));
8416 error->cursor[i].base = I915_READ(CURBASE(i));
8417
8418 error->plane[i].control = I915_READ(DSPCNTR(i));
8419 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
8420 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04008421 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008422 error->plane[i].addr = I915_READ(DSPADDR(i));
8423 if (INTEL_INFO(dev)->gen >= 4) {
8424 error->plane[i].surface = I915_READ(DSPSURF(i));
8425 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
8426 }
8427
8428 error->pipe[i].conf = I915_READ(PIPECONF(i));
8429 error->pipe[i].source = I915_READ(PIPESRC(i));
8430 error->pipe[i].htotal = I915_READ(HTOTAL(i));
8431 error->pipe[i].hblank = I915_READ(HBLANK(i));
8432 error->pipe[i].hsync = I915_READ(HSYNC(i));
8433 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
8434 error->pipe[i].vblank = I915_READ(VBLANK(i));
8435 error->pipe[i].vsync = I915_READ(VSYNC(i));
8436 }
8437
8438 return error;
8439}
8440
8441void
8442intel_display_print_error_state(struct seq_file *m,
8443 struct drm_device *dev,
8444 struct intel_display_error_state *error)
8445{
Damien Lespiau52331302012-08-15 19:23:25 +01008446 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008447 int i;
8448
Damien Lespiau52331302012-08-15 19:23:25 +01008449 seq_printf(m, "Num Pipes: %d\n", dev_priv->num_pipe);
8450 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008451 seq_printf(m, "Pipe [%d]:\n", i);
8452 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
8453 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
8454 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
8455 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
8456 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
8457 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
8458 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
8459 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
8460
8461 seq_printf(m, "Plane [%d]:\n", i);
8462 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
8463 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
8464 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
8465 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
8466 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
8467 if (INTEL_INFO(dev)->gen >= 4) {
8468 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
8469 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
8470 }
8471
8472 seq_printf(m, "Cursor [%d]:\n", i);
8473 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
8474 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
8475 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
8476 }
8477}
8478#endif