blob: e0268fe053f8d0332aa0ecd90da07628ea572990 [file] [log] [blame]
pbrook502a5392006-05-13 16:11:23 +00001/*
2 * QEMU i440FX/PIIX3 PCI Bridge Emulation
3 *
4 * Copyright (c) 2006 Fabrice Bellard
ths5fafdf22007-09-16 21:08:06 +00005 *
pbrook502a5392006-05-13 16:11:23 +00006 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
pbrook87ecb682007-11-17 17:14:51 +000025#include "hw.h"
26#include "pc.h"
27#include "pci.h"
Isaku Yamahata4f5e19e2009-10-30 21:21:06 +090028#include "pci_host.h"
Gerd Hoffmannf75247f2009-07-31 12:30:16 +020029#include "isa.h"
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +020030#include "sysbus.h"
Blue Swirlbf1b0072010-09-18 05:53:14 +000031#include "range.h"
Anthony PERARD41445302010-07-16 14:55:39 +010032#include "xen.h"
pbrook87ecb682007-11-17 17:14:51 +000033
Isaku Yamahata56594fe2009-12-15 20:26:07 +090034/*
35 * I440FX chipset data sheet.
36 * http://download.intel.com/design/chipsets/datashts/29054901.pdf
37 */
38
pbrook502a5392006-05-13 16:11:23 +000039typedef PCIHostState I440FXState;
40
Isaku Yamahataab431c22011-04-01 20:43:23 +090041#define PIIX_NUM_PIC_IRQS 16 /* i8259 * 2 */
Isaku Yamahatae735b552011-04-01 20:43:22 +090042#define PIIX_NUM_PIRQS 4ULL /* PIRQ[A-D] */
Stefano Stabellinibf095512011-06-15 17:36:56 +010043#define XEN_PIIX_NUM_PIRQS 128ULL
Isaku Yamahataab431c22011-04-01 20:43:23 +090044#define PIIX_PIRQC 0x60
Isaku Yamahatae735b552011-04-01 20:43:22 +090045
Juan Quintelafd37d882009-08-28 15:28:18 +020046typedef struct PIIX3State {
47 PCIDevice dev;
Isaku Yamahataab431c22011-04-01 20:43:23 +090048
49 /*
50 * bitmap to track pic levels.
51 * The pic level is the logical OR of all the PCI irqs mapped to it
52 * So one PIC level is tracked by PIIX_NUM_PIRQS bits.
53 *
54 * PIRQ is mapped to PIC pins, we track it by
55 * PIIX_NUM_PIRQS * PIIX_NUM_PIC_IRQS = 64 bits with
56 * pic_irq * PIIX_NUM_PIRQS + pirq
57 */
58#if PIIX_NUM_PIC_IRQS * PIIX_NUM_PIRQS > 64
59#error "unable to encode pic state in 64bit in pic_levels."
60#endif
61 uint64_t pic_levels;
62
Juan Quintelabd7dce82009-08-28 15:28:19 +020063 qemu_irq *pic;
Isaku Yamahatae735b552011-04-01 20:43:22 +090064
65 /* This member isn't used. Just for save/load compatibility */
66 int32_t pci_irq_levels_vmstate[PIIX_NUM_PIRQS];
Gerd Hoffmann7cd9eee2009-09-16 22:25:33 +020067} PIIX3State;
Juan Quintelabd7dce82009-08-28 15:28:19 +020068
Avi Kivityae0a5462011-08-15 17:17:38 +030069typedef struct PAMMemoryRegion {
70 MemoryRegion mem;
71 bool initialized;
72} PAMMemoryRegion;
73
Juan Quintela0a3bacf2009-08-28 15:28:15 +020074struct PCII440FXState {
75 PCIDevice dev;
Avi Kivityae0a5462011-08-15 17:17:38 +030076 MemoryRegion *system_memory;
77 MemoryRegion *pci_address_space;
78 MemoryRegion *ram_memory;
79 MemoryRegion pci_hole;
80 MemoryRegion pci_hole_64bit;
81 PAMMemoryRegion pam_regions[13];
82 MemoryRegion smram_region;
Juan Quintela6c009fa2009-08-28 15:28:16 +020083 uint8_t smm_enabled;
Juan Quintela0a3bacf2009-08-28 15:28:15 +020084};
85
Isaku Yamahataf2c688b2009-12-15 20:26:05 +090086
87#define I440FX_PAM 0x59
88#define I440FX_PAM_SIZE 7
89#define I440FX_SMRAM 0x72
90
Isaku Yamahataab431c22011-04-01 20:43:23 +090091static void piix3_set_irq(void *opaque, int pirq, int level);
Stefano Stabellinibf095512011-06-15 17:36:56 +010092static void piix3_write_config_xen(PCIDevice *dev,
93 uint32_t address, uint32_t val, int len);
pbrookd2b59312006-09-24 00:16:34 +000094
95/* return the global irq number corresponding to a given device irq
96 pin. We could also use the bus number to have a more precise
97 mapping. */
Isaku Yamahataab431c22011-04-01 20:43:23 +090098static int pci_slot_get_pirq(PCIDevice *pci_dev, int pci_intx)
pbrookd2b59312006-09-24 00:16:34 +000099{
100 int slot_addend;
101 slot_addend = (pci_dev->devfn >> 3) - 1;
Isaku Yamahataab431c22011-04-01 20:43:23 +0900102 return (pci_intx + slot_addend) & 3;
pbrookd2b59312006-09-24 00:16:34 +0000103}
pbrook502a5392006-05-13 16:11:23 +0000104
Avi Kivityae0a5462011-08-15 17:17:38 +0300105static void update_pam(PCII440FXState *d, uint32_t start, uint32_t end, int r,
106 PAMMemoryRegion *mem)
bellard84631fd2006-09-24 19:31:43 +0000107{
Avi Kivityae0a5462011-08-15 17:17:38 +0300108 if (mem->initialized) {
109 memory_region_del_subregion(d->system_memory, &mem->mem);
110 memory_region_destroy(&mem->mem);
111 }
bellard84631fd2006-09-24 19:31:43 +0000112
113 // printf("ISA mapping %08x-0x%08x: %d\n", start, end, r);
114 switch(r) {
115 case 3:
116 /* RAM */
Avi Kivityae0a5462011-08-15 17:17:38 +0300117 memory_region_init_alias(&mem->mem, "pam-ram", d->ram_memory,
118 start, end - start);
bellard84631fd2006-09-24 19:31:43 +0000119 break;
120 case 1:
121 /* ROM (XXX: not quite correct) */
Avi Kivityae0a5462011-08-15 17:17:38 +0300122 memory_region_init_alias(&mem->mem, "pam-rom", d->ram_memory,
123 start, end - start);
124 memory_region_set_readonly(&mem->mem, true);
bellard84631fd2006-09-24 19:31:43 +0000125 break;
126 case 2:
127 case 0:
128 /* XXX: should distinguish read/write cases */
Avi Kivityae0a5462011-08-15 17:17:38 +0300129 memory_region_init_alias(&mem->mem, "pam-pci", d->pci_address_space,
130 start, end - start);
bellard84631fd2006-09-24 19:31:43 +0000131 break;
132 }
Avi Kivityae0a5462011-08-15 17:17:38 +0300133 memory_region_add_subregion_overlap(d->system_memory,
134 start, &mem->mem, 1);
135 mem->initialized = true;
bellard84631fd2006-09-24 19:31:43 +0000136}
bellardee0ea1d2006-09-24 18:49:13 +0000137
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200138static void i440fx_update_memory_mappings(PCII440FXState *d)
bellardee0ea1d2006-09-24 18:49:13 +0000139{
140 int i, r;
Avi Kivityae0a5462011-08-15 17:17:38 +0300141 uint32_t smram;
Avi Kivityb41e1ed2011-12-04 20:06:16 +0200142 bool smram_enabled;
bellardee0ea1d2006-09-24 18:49:13 +0000143
Avi Kivity72124c02011-08-01 11:04:39 +0300144 memory_region_transaction_begin();
Avi Kivityae0a5462011-08-15 17:17:38 +0300145 update_pam(d, 0xf0000, 0x100000, (d->dev.config[I440FX_PAM] >> 4) & 3,
146 &d->pam_regions[0]);
bellard84631fd2006-09-24 19:31:43 +0000147 for(i = 0; i < 12; i++) {
Isaku Yamahataf2c688b2009-12-15 20:26:05 +0900148 r = (d->dev.config[(i >> 1) + (I440FX_PAM + 1)] >> ((i & 1) * 4)) & 3;
Avi Kivityae0a5462011-08-15 17:17:38 +0300149 update_pam(d, 0xc0000 + 0x4000 * i, 0xc0000 + 0x4000 * (i + 1), r,
150 &d->pam_regions[i+1]);
bellardee0ea1d2006-09-24 18:49:13 +0000151 }
Isaku Yamahataf2c688b2009-12-15 20:26:05 +0900152 smram = d->dev.config[I440FX_SMRAM];
Avi Kivityb41e1ed2011-12-04 20:06:16 +0200153 smram_enabled = (d->smm_enabled && (smram & 0x08)) || (smram & 0x40);
154 memory_region_set_enabled(&d->smram_region, !smram_enabled);
Avi Kivity72124c02011-08-01 11:04:39 +0300155 memory_region_transaction_commit();
bellardee0ea1d2006-09-24 18:49:13 +0000156}
157
Isaku Yamahataf885f1e2010-05-14 16:29:04 +0900158static void i440fx_set_smm(int val, void *arg)
bellardee0ea1d2006-09-24 18:49:13 +0000159{
Isaku Yamahataf885f1e2010-05-14 16:29:04 +0900160 PCII440FXState *d = arg;
161
bellardee0ea1d2006-09-24 18:49:13 +0000162 val = (val != 0);
Juan Quintela6c009fa2009-08-28 15:28:16 +0200163 if (d->smm_enabled != val) {
164 d->smm_enabled = val;
bellardee0ea1d2006-09-24 18:49:13 +0000165 i440fx_update_memory_mappings(d);
166 }
167}
168
169
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200170static void i440fx_write_config(PCIDevice *dev,
bellardee0ea1d2006-09-24 18:49:13 +0000171 uint32_t address, uint32_t val, int len)
172{
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200173 PCII440FXState *d = DO_UPCAST(PCII440FXState, dev, dev);
174
bellardee0ea1d2006-09-24 18:49:13 +0000175 /* XXX: implement SMRAM.D_LOCK */
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200176 pci_default_write_config(dev, address, val, len);
Isaku Yamahata4da5fcd2009-12-15 20:26:06 +0900177 if (ranges_overlap(address, len, I440FX_PAM, I440FX_PAM_SIZE) ||
178 range_covers_byte(address, len, I440FX_SMRAM)) {
bellardee0ea1d2006-09-24 18:49:13 +0000179 i440fx_update_memory_mappings(d);
Isaku Yamahata4da5fcd2009-12-15 20:26:06 +0900180 }
bellardee0ea1d2006-09-24 18:49:13 +0000181}
182
Juan Quintela0c7d19e2009-08-28 15:28:26 +0200183static int i440fx_load_old(QEMUFile* f, void *opaque, int version_id)
bellardee0ea1d2006-09-24 18:49:13 +0000184{
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200185 PCII440FXState *d = opaque;
balrog52fc1d82007-12-09 23:56:13 +0000186 int ret, i;
bellardee0ea1d2006-09-24 18:49:13 +0000187
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200188 ret = pci_device_load(&d->dev, f);
bellardee0ea1d2006-09-24 18:49:13 +0000189 if (ret < 0)
190 return ret;
191 i440fx_update_memory_mappings(d);
Juan Quintela6c009fa2009-08-28 15:28:16 +0200192 qemu_get_8s(f, &d->smm_enabled);
balrog52fc1d82007-12-09 23:56:13 +0000193
Isaku Yamahatae735b552011-04-01 20:43:22 +0900194 if (version_id == 2) {
195 for (i = 0; i < PIIX_NUM_PIRQS; i++) {
196 qemu_get_be32(f); /* dummy load for compatibility */
197 }
198 }
balrog52fc1d82007-12-09 23:56:13 +0000199
bellardee0ea1d2006-09-24 18:49:13 +0000200 return 0;
201}
202
Juan Quintelae59fb372009-09-29 22:48:21 +0200203static int i440fx_post_load(void *opaque, int version_id)
Juan Quintela0c7d19e2009-08-28 15:28:26 +0200204{
205 PCII440FXState *d = opaque;
206
207 i440fx_update_memory_mappings(d);
208 return 0;
209}
210
211static const VMStateDescription vmstate_i440fx = {
212 .name = "I440FX",
213 .version_id = 3,
214 .minimum_version_id = 3,
215 .minimum_version_id_old = 1,
216 .load_state_old = i440fx_load_old,
Juan Quintela752ff2f2009-09-10 03:04:30 +0200217 .post_load = i440fx_post_load,
Juan Quintela0c7d19e2009-08-28 15:28:26 +0200218 .fields = (VMStateField []) {
219 VMSTATE_PCI_DEVICE(dev, PCII440FXState),
220 VMSTATE_UINT8(smm_enabled, PCII440FXState),
221 VMSTATE_END_OF_LIST()
222 }
223};
224
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200225static int i440fx_pcihost_initfn(SysBusDevice *dev)
pbrook502a5392006-05-13 16:11:23 +0000226{
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200227 I440FXState *s = FROM_SYSBUS(I440FXState, dev);
pbrook502a5392006-05-13 16:11:23 +0000228
Avi Kivityd0ed8072011-07-24 17:47:18 +0300229 memory_region_init_io(&s->conf_mem, &pci_host_conf_le_ops, s,
230 "pci-conf-idx", 4);
231 sysbus_add_io(dev, 0xcf8, &s->conf_mem);
232 sysbus_init_ioports(&s->busdev, 0xcf8, 4);
pbrook502a5392006-05-13 16:11:23 +0000233
Avi Kivityd0ed8072011-07-24 17:47:18 +0300234 memory_region_init_io(&s->data_mem, &pci_host_data_le_ops, s,
235 "pci-conf-data", 4);
236 sysbus_add_io(dev, 0xcfc, &s->data_mem);
237 sysbus_init_ioports(&s->busdev, 0xcfc, 4);
238
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200239 return 0;
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200240}
pbrook502a5392006-05-13 16:11:23 +0000241
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200242static int i440fx_initfn(PCIDevice *dev)
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200243{
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200244 PCII440FXState *d = DO_UPCAST(PCII440FXState, dev, dev);
bellardee0ea1d2006-09-24 18:49:13 +0000245
Isaku Yamahataf2c688b2009-12-15 20:26:05 +0900246 d->dev.config[I440FX_SMRAM] = 0x02;
bellardee0ea1d2006-09-24 18:49:13 +0000247
Isaku Yamahataf885f1e2010-05-14 16:29:04 +0900248 cpu_smm_register(&i440fx_set_smm, d);
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200249 return 0;
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200250}
251
Anthony PERARD41445302010-07-16 14:55:39 +0100252static PCIBus *i440fx_common_init(const char *device_name,
253 PCII440FXState **pi440fx_state,
254 int *piix3_devfn,
Hervé Poussineau60573072011-12-15 22:09:54 +0100255 ISABus **isa_bus, qemu_irq *pic,
Avi Kivityaee97b82011-08-08 16:09:04 +0300256 MemoryRegion *address_space_mem,
257 MemoryRegion *address_space_io,
Avi Kivityae0a5462011-08-15 17:17:38 +0300258 ram_addr_t ram_size,
259 target_phys_addr_t pci_hole_start,
260 target_phys_addr_t pci_hole_size,
261 target_phys_addr_t pci_hole64_start,
262 target_phys_addr_t pci_hole64_size,
263 MemoryRegion *pci_address_space,
264 MemoryRegion *ram_memory)
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200265{
266 DeviceState *dev;
267 PCIBus *b;
268 PCIDevice *d;
269 I440FXState *s;
Gerd Hoffmann7cd9eee2009-09-16 22:25:33 +0200270 PIIX3State *piix3;
Avi Kivityae0a5462011-08-15 17:17:38 +0300271 PCII440FXState *f;
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200272
273 dev = qdev_create(NULL, "i440FX-pcihost");
274 s = FROM_SYSBUS(I440FXState, sysbus_from_qdev(dev));
Avi Kivityaee97b82011-08-08 16:09:04 +0300275 s->address_space = address_space_mem;
Avi Kivityae0a5462011-08-15 17:17:38 +0300276 b = pci_bus_new(&s->busdev.qdev, NULL, pci_address_space,
Avi Kivityaee97b82011-08-08 16:09:04 +0300277 address_space_io, 0);
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200278 s->bus = b;
Markus Armbrustere23a1b32009-10-07 01:15:58 +0200279 qdev_init_nofail(dev);
Anthony Liguori57c9faf2012-01-30 08:55:55 -0600280 object_property_add_child(object_get_root(), "i440fx", OBJECT(dev), NULL);
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200281
Anthony PERARD41445302010-07-16 14:55:39 +0100282 d = pci_create_simple(b, 0, device_name);
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200283 *pi440fx_state = DO_UPCAST(PCII440FXState, dev, d);
Avi Kivityae0a5462011-08-15 17:17:38 +0300284 f = *pi440fx_state;
285 f->system_memory = address_space_mem;
286 f->pci_address_space = pci_address_space;
287 f->ram_memory = ram_memory;
288 memory_region_init_alias(&f->pci_hole, "pci-hole", f->pci_address_space,
289 pci_hole_start, pci_hole_size);
290 memory_region_add_subregion(f->system_memory, pci_hole_start, &f->pci_hole);
291 memory_region_init_alias(&f->pci_hole_64bit, "pci-hole64",
292 f->pci_address_space,
293 pci_hole64_start, pci_hole64_size);
294 if (pci_hole64_size) {
295 memory_region_add_subregion(f->system_memory, pci_hole64_start,
296 &f->pci_hole_64bit);
297 }
298 memory_region_init_alias(&f->smram_region, "smram-region",
299 f->pci_address_space, 0xa0000, 0x20000);
Avi Kivityb41e1ed2011-12-04 20:06:16 +0200300 memory_region_add_subregion_overlap(f->system_memory, 0xa0000,
301 &f->smram_region, 1);
302 memory_region_set_enabled(&f->smram_region, false);
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200303
Stefano Stabellinibf095512011-06-15 17:36:56 +0100304 /* Xen supports additional interrupt routes from the PCI devices to
305 * the IOAPIC: the four pins of each PCI device on the bus are also
306 * connected to the IOAPIC directly.
307 * These additional routes can be discovered through ACPI. */
308 if (xen_enabled()) {
309 piix3 = DO_UPCAST(PIIX3State, dev,
310 pci_create_simple_multifunction(b, -1, true, "PIIX3-xen"));
311 pci_bus_irqs(b, xen_piix3_set_irq, xen_pci_slot_get_pirq,
312 piix3, XEN_PIIX_NUM_PIRQS);
313 } else {
314 piix3 = DO_UPCAST(PIIX3State, dev,
315 pci_create_simple_multifunction(b, -1, true, "PIIX3"));
316 pci_bus_irqs(b, piix3_set_irq, pci_slot_get_pirq, piix3,
317 PIIX_NUM_PIRQS);
318 }
Anthony Liguori57c9faf2012-01-30 08:55:55 -0600319 object_property_add_child(OBJECT(dev), "piix3", OBJECT(piix3), NULL);
Gerd Hoffmann7cd9eee2009-09-16 22:25:33 +0200320 piix3->pic = pic;
Hervé Poussineau60573072011-12-15 22:09:54 +0100321 *isa_bus = DO_UPCAST(ISABus, qbus,
322 qdev_get_child_bus(&piix3->dev.qdev, "isa.0"));
Anthony PERARD41445302010-07-16 14:55:39 +0100323
Gerd Hoffmann7cd9eee2009-09-16 22:25:33 +0200324 *piix3_devfn = piix3->dev.devfn;
Juan Quintela85a750c2009-08-28 15:28:20 +0200325
Bernhard M. Wiedemannec5f92c2010-04-20 20:48:06 +0200326 ram_size = ram_size / 8 / 1024 / 1024;
327 if (ram_size > 255)
328 ram_size = 255;
329 (*pi440fx_state)->dev.config[0x57]=ram_size;
330
Avi Kivityae0a5462011-08-15 17:17:38 +0300331 i440fx_update_memory_mappings(f);
332
pbrook502a5392006-05-13 16:11:23 +0000333 return b;
334}
335
Anthony PERARD41445302010-07-16 14:55:39 +0100336PCIBus *i440fx_init(PCII440FXState **pi440fx_state, int *piix3_devfn,
Hervé Poussineau60573072011-12-15 22:09:54 +0100337 ISABus **isa_bus, qemu_irq *pic,
Avi Kivityaee97b82011-08-08 16:09:04 +0300338 MemoryRegion *address_space_mem,
339 MemoryRegion *address_space_io,
Avi Kivityae0a5462011-08-15 17:17:38 +0300340 ram_addr_t ram_size,
341 target_phys_addr_t pci_hole_start,
342 target_phys_addr_t pci_hole_size,
343 target_phys_addr_t pci_hole64_start,
344 target_phys_addr_t pci_hole64_size,
345 MemoryRegion *pci_memory, MemoryRegion *ram_memory)
346
Anthony PERARD41445302010-07-16 14:55:39 +0100347{
348 PCIBus *b;
349
Hervé Poussineau60573072011-12-15 22:09:54 +0100350 b = i440fx_common_init("i440FX", pi440fx_state, piix3_devfn, isa_bus, pic,
Avi Kivityae0a5462011-08-15 17:17:38 +0300351 address_space_mem, address_space_io, ram_size,
352 pci_hole_start, pci_hole_size,
353 pci_hole64_size, pci_hole64_size,
354 pci_memory, ram_memory);
Anthony PERARD41445302010-07-16 14:55:39 +0100355 return b;
356}
357
pbrook502a5392006-05-13 16:11:23 +0000358/* PIIX3 PCI to ISA bridge */
Isaku Yamahataab431c22011-04-01 20:43:23 +0900359static void piix3_set_irq_pic(PIIX3State *piix3, int pic_irq)
pbrook502a5392006-05-13 16:11:23 +0000360{
Isaku Yamahataab431c22011-04-01 20:43:23 +0900361 qemu_set_irq(piix3->pic[pic_irq],
362 !!(piix3->pic_levels &
TeLeMan09de0f42011-05-16 19:50:55 +0800363 (((1ULL << PIIX_NUM_PIRQS) - 1) <<
Isaku Yamahataab431c22011-04-01 20:43:23 +0900364 (pic_irq * PIIX_NUM_PIRQS))));
365}
pbrook502a5392006-05-13 16:11:23 +0000366
Isaku Yamahataafe3ef12011-04-01 20:43:24 +0900367static void piix3_set_irq_level(PIIX3State *piix3, int pirq, int level)
Isaku Yamahataab431c22011-04-01 20:43:23 +0900368{
369 int pic_irq;
370 uint64_t mask;
371
372 pic_irq = piix3->dev.config[PIIX_PIRQC + pirq];
373 if (pic_irq >= PIIX_NUM_PIC_IRQS) {
374 return;
375 }
376
377 mask = 1ULL << ((pic_irq * PIIX_NUM_PIRQS) + pirq);
378 piix3->pic_levels &= ~mask;
379 piix3->pic_levels |= mask * !!level;
380
Isaku Yamahataafe3ef12011-04-01 20:43:24 +0900381 piix3_set_irq_pic(piix3, pic_irq);
Isaku Yamahataab431c22011-04-01 20:43:23 +0900382}
383
384static void piix3_set_irq(void *opaque, int pirq, int level)
385{
386 PIIX3State *piix3 = opaque;
Isaku Yamahataafe3ef12011-04-01 20:43:24 +0900387 piix3_set_irq_level(piix3, pirq, level);
Isaku Yamahataab431c22011-04-01 20:43:23 +0900388}
389
390/* irq routing is changed. so rebuild bitmap */
391static void piix3_update_irq_levels(PIIX3State *piix3)
392{
393 int pirq;
394
395 piix3->pic_levels = 0;
396 for (pirq = 0; pirq < PIIX_NUM_PIRQS; pirq++) {
397 piix3_set_irq_level(piix3, pirq,
Isaku Yamahataafe3ef12011-04-01 20:43:24 +0900398 pci_bus_get_irq_level(piix3->dev.bus, pirq));
Isaku Yamahataab431c22011-04-01 20:43:23 +0900399 }
400}
401
402static void piix3_write_config(PCIDevice *dev,
403 uint32_t address, uint32_t val, int len)
404{
405 pci_default_write_config(dev, address, val, len);
406 if (ranges_overlap(address, len, PIIX_PIRQC, 4)) {
407 PIIX3State *piix3 = DO_UPCAST(PIIX3State, dev, dev);
408 int pic_irq;
409 piix3_update_irq_levels(piix3);
410 for (pic_irq = 0; pic_irq < PIIX_NUM_PIC_IRQS; pic_irq++) {
411 piix3_set_irq_pic(piix3, pic_irq);
pbrookd2b59312006-09-24 00:16:34 +0000412 }
pbrook502a5392006-05-13 16:11:23 +0000413 }
414}
415
Stefano Stabellinibf095512011-06-15 17:36:56 +0100416static void piix3_write_config_xen(PCIDevice *dev,
417 uint32_t address, uint32_t val, int len)
418{
419 xen_piix_pci_write_config_client(address, val, len);
420 piix3_write_config(dev, address, val, len);
421}
422
Gleb Natapov15a19562009-06-17 19:32:01 +0300423static void piix3_reset(void *opaque)
pbrook502a5392006-05-13 16:11:23 +0000424{
Juan Quintelafd37d882009-08-28 15:28:18 +0200425 PIIX3State *d = opaque;
426 uint8_t *pci_conf = d->dev.config;
pbrook502a5392006-05-13 16:11:23 +0000427
428 pci_conf[0x04] = 0x07; // master, memory and I/O
429 pci_conf[0x05] = 0x00;
430 pci_conf[0x06] = 0x00;
431 pci_conf[0x07] = 0x02; // PCI_status_devsel_medium
432 pci_conf[0x4c] = 0x4d;
433 pci_conf[0x4e] = 0x03;
434 pci_conf[0x4f] = 0x00;
435 pci_conf[0x60] = 0x80;
aurel32477afee2008-03-28 22:28:45 +0000436 pci_conf[0x61] = 0x80;
437 pci_conf[0x62] = 0x80;
438 pci_conf[0x63] = 0x80;
pbrook502a5392006-05-13 16:11:23 +0000439 pci_conf[0x69] = 0x02;
440 pci_conf[0x70] = 0x80;
441 pci_conf[0x76] = 0x0c;
442 pci_conf[0x77] = 0x0c;
443 pci_conf[0x78] = 0x02;
444 pci_conf[0x79] = 0x00;
445 pci_conf[0x80] = 0x00;
446 pci_conf[0x82] = 0x00;
447 pci_conf[0xa0] = 0x08;
pbrook502a5392006-05-13 16:11:23 +0000448 pci_conf[0xa2] = 0x00;
449 pci_conf[0xa3] = 0x00;
450 pci_conf[0xa4] = 0x00;
451 pci_conf[0xa5] = 0x00;
452 pci_conf[0xa6] = 0x00;
453 pci_conf[0xa7] = 0x00;
454 pci_conf[0xa8] = 0x0f;
455 pci_conf[0xaa] = 0x00;
456 pci_conf[0xab] = 0x00;
457 pci_conf[0xac] = 0x00;
458 pci_conf[0xae] = 0x00;
Isaku Yamahataab431c22011-04-01 20:43:23 +0900459
460 d->pic_levels = 0;
461}
462
463static int piix3_post_load(void *opaque, int version_id)
464{
465 PIIX3State *piix3 = opaque;
466 piix3_update_irq_levels(piix3);
467 return 0;
Isaku Yamahatae735b552011-04-01 20:43:22 +0900468}
Gleb Natapov15a19562009-06-17 19:32:01 +0300469
Isaku Yamahatae735b552011-04-01 20:43:22 +0900470static void piix3_pre_save(void *opaque)
471{
472 int i;
473 PIIX3State *piix3 = opaque;
474
475 for (i = 0; i < ARRAY_SIZE(piix3->pci_irq_levels_vmstate); i++) {
476 piix3->pci_irq_levels_vmstate[i] =
477 pci_bus_get_irq_level(piix3->dev.bus, i);
478 }
pbrook502a5392006-05-13 16:11:23 +0000479}
480
Juan Quintelad1f171b2009-08-28 15:28:27 +0200481static const VMStateDescription vmstate_piix3 = {
482 .name = "PIIX3",
483 .version_id = 3,
484 .minimum_version_id = 2,
485 .minimum_version_id_old = 2,
Isaku Yamahataab431c22011-04-01 20:43:23 +0900486 .post_load = piix3_post_load,
Isaku Yamahatae735b552011-04-01 20:43:22 +0900487 .pre_save = piix3_pre_save,
Juan Quintelad1f171b2009-08-28 15:28:27 +0200488 .fields = (VMStateField []) {
489 VMSTATE_PCI_DEVICE(dev, PIIX3State),
Isaku Yamahatae735b552011-04-01 20:43:22 +0900490 VMSTATE_INT32_ARRAY_V(pci_irq_levels_vmstate, PIIX3State,
491 PIIX_NUM_PIRQS, 3),
Juan Quintelad1f171b2009-08-28 15:28:27 +0200492 VMSTATE_END_OF_LIST()
Juan Quintelada641822009-08-28 15:28:24 +0200493 }
Juan Quintelad1f171b2009-08-28 15:28:27 +0200494};
bellard1941d192006-08-17 10:46:34 +0000495
Juan Quintelafd37d882009-08-28 15:28:18 +0200496static int piix3_initfn(PCIDevice *dev)
pbrook502a5392006-05-13 16:11:23 +0000497{
Juan Quintelafd37d882009-08-28 15:28:18 +0200498 PIIX3State *d = DO_UPCAST(PIIX3State, dev, dev);
pbrook502a5392006-05-13 16:11:23 +0000499
Richard Hendersonc2d0d012011-08-10 15:28:11 -0700500 isa_bus_new(&d->dev.qdev, pci_address_space_io(dev));
Jan Kiszkaa08d4362009-06-27 09:25:07 +0200501 qemu_register_reset(piix3_reset, d);
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200502 return 0;
pbrook502a5392006-05-13 16:11:23 +0000503}
ths5c2b87e2007-01-15 17:08:08 +0000504
Anthony Liguori40021f02011-12-04 12:22:06 -0600505static void piix3_class_init(ObjectClass *klass, void *data)
506{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600507 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori40021f02011-12-04 12:22:06 -0600508 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
509
Anthony Liguori39bffca2011-12-07 21:34:16 -0600510 dc->desc = "ISA bridge";
511 dc->vmsd = &vmstate_piix3;
512 dc->no_user = 1,
Anthony Liguori40021f02011-12-04 12:22:06 -0600513 k->no_hotplug = 1;
514 k->init = piix3_initfn;
515 k->config_write = piix3_write_config;
516 k->vendor_id = PCI_VENDOR_ID_INTEL;
517 k->device_id = PCI_DEVICE_ID_INTEL_82371SB_0; // 82371SB PIIX3 PCI-to-ISA bridge (Step A1)
518 k->class_id = PCI_CLASS_BRIDGE_ISA;
519}
520
Anthony Liguori39bffca2011-12-07 21:34:16 -0600521static TypeInfo piix3_info = {
522 .name = "PIIX3",
523 .parent = TYPE_PCI_DEVICE,
524 .instance_size = sizeof(PIIX3State),
525 .class_init = piix3_class_init,
Anthony Liguorie8557612011-12-06 19:32:44 -0600526};
527
Anthony Liguori40021f02011-12-04 12:22:06 -0600528static void piix3_xen_class_init(ObjectClass *klass, void *data)
529{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600530 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori40021f02011-12-04 12:22:06 -0600531 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
532
Anthony Liguori39bffca2011-12-07 21:34:16 -0600533 dc->desc = "ISA bridge";
534 dc->vmsd = &vmstate_piix3;
535 dc->no_user = 1;
Anthony Liguori40021f02011-12-04 12:22:06 -0600536 k->no_hotplug = 1;
537 k->init = piix3_initfn;
538 k->config_write = piix3_write_config_xen;
539 k->vendor_id = PCI_VENDOR_ID_INTEL;
540 k->device_id = PCI_DEVICE_ID_INTEL_82371SB_0; // 82371SB PIIX3 PCI-to-ISA bridge (Step A1)
541 k->class_id = PCI_CLASS_BRIDGE_ISA;
Anthony Liguorie8557612011-12-06 19:32:44 -0600542};
543
Anthony Liguori39bffca2011-12-07 21:34:16 -0600544static TypeInfo piix3_xen_info = {
545 .name = "PIIX3-xen",
546 .parent = TYPE_PCI_DEVICE,
547 .instance_size = sizeof(PIIX3State),
548 .class_init = piix3_xen_class_init,
Anthony Liguori40021f02011-12-04 12:22:06 -0600549};
550
551static void i440fx_class_init(ObjectClass *klass, void *data)
552{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600553 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori40021f02011-12-04 12:22:06 -0600554 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
555
556 k->no_hotplug = 1;
557 k->init = i440fx_initfn;
558 k->config_write = i440fx_write_config;
559 k->vendor_id = PCI_VENDOR_ID_INTEL;
560 k->device_id = PCI_DEVICE_ID_INTEL_82441;
561 k->revision = 0x02;
562 k->class_id = PCI_CLASS_BRIDGE_HOST;
Anthony Liguori39bffca2011-12-07 21:34:16 -0600563 dc->desc = "Host bridge";
564 dc->no_user = 1;
565 dc->vmsd = &vmstate_i440fx;
Anthony Liguori40021f02011-12-04 12:22:06 -0600566}
567
Anthony Liguori39bffca2011-12-07 21:34:16 -0600568static TypeInfo i440fx_info = {
569 .name = "i440FX",
570 .parent = TYPE_PCI_DEVICE,
571 .instance_size = sizeof(PCII440FXState),
572 .class_init = i440fx_class_init,
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200573};
574
Anthony Liguori999e12b2012-01-24 13:12:29 -0600575static void i440fx_pcihost_class_init(ObjectClass *klass, void *data)
576{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600577 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori999e12b2012-01-24 13:12:29 -0600578 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
579
580 k->init = i440fx_pcihost_initfn;
Anthony Liguori39bffca2011-12-07 21:34:16 -0600581 dc->fw_name = "pci";
582 dc->no_user = 1;
Anthony Liguori999e12b2012-01-24 13:12:29 -0600583}
584
Anthony Liguori39bffca2011-12-07 21:34:16 -0600585static TypeInfo i440fx_pcihost_info = {
586 .name = "i440FX-pcihost",
587 .parent = TYPE_SYS_BUS_DEVICE,
588 .instance_size = sizeof(I440FXState),
589 .class_init = i440fx_pcihost_class_init,
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200590};
591
Andreas Färber83f7d432012-02-09 15:20:55 +0100592static void i440fx_register_types(void)
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200593{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600594 type_register_static(&i440fx_info);
595 type_register_static(&piix3_info);
596 type_register_static(&piix3_xen_info);
597 type_register_static(&i440fx_pcihost_info);
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200598}
Andreas Färber83f7d432012-02-09 15:20:55 +0100599
600type_init(i440fx_register_types)