blob: b2b7bf0cc89673340a0a8e3d65550b4bc7f49a06 [file] [log] [blame]
pbrook502a5392006-05-13 16:11:23 +00001/*
2 * QEMU i440FX/PIIX3 PCI Bridge Emulation
3 *
4 * Copyright (c) 2006 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
25#include "vl.h"
26typedef uint32_t pci_addr_t;
27#include "pci_host.h"
28
29typedef PCIHostState I440FXState;
30
31static void i440fx_addr_writel(void* opaque, uint32_t addr, uint32_t val)
32{
33 I440FXState *s = opaque;
34 s->config_reg = val;
35}
36
37static uint32_t i440fx_addr_readl(void* opaque, uint32_t addr)
38{
39 I440FXState *s = opaque;
40 return s->config_reg;
41}
42
pbrookd2b59312006-09-24 00:16:34 +000043static void piix3_set_irq(void *pic, int irq_num, int level);
44
45/* return the global irq number corresponding to a given device irq
46 pin. We could also use the bus number to have a more precise
47 mapping. */
48static int pci_slot_get_pirq(PCIDevice *pci_dev, int irq_num)
49{
50 int slot_addend;
51 slot_addend = (pci_dev->devfn >> 3) - 1;
52 return (irq_num + slot_addend) & 3;
53}
pbrook502a5392006-05-13 16:11:23 +000054
bellardee0ea1d2006-09-24 18:49:13 +000055static uint32_t isa_page_descs[384 / 4];
56static uint8_t smm_enabled;
57
bellard84631fd2006-09-24 19:31:43 +000058static void update_pam(PCIDevice *d, uint32_t start, uint32_t end, int r)
59{
60 uint32_t addr;
61
62 // printf("ISA mapping %08x-0x%08x: %d\n", start, end, r);
63 switch(r) {
64 case 3:
65 /* RAM */
66 cpu_register_physical_memory(start, end - start,
67 start);
68 break;
69 case 1:
70 /* ROM (XXX: not quite correct) */
71 cpu_register_physical_memory(start, end - start,
72 start | IO_MEM_ROM);
73 break;
74 case 2:
75 case 0:
76 /* XXX: should distinguish read/write cases */
77 for(addr = start; addr < end; addr += 4096) {
78 cpu_register_physical_memory(addr, 4096,
79 isa_page_descs[(addr - 0xa0000) >> 12]);
80 }
81 break;
82 }
83}
bellardee0ea1d2006-09-24 18:49:13 +000084
85static void i440fx_update_memory_mappings(PCIDevice *d)
86{
87 int i, r;
bellard84631fd2006-09-24 19:31:43 +000088 uint32_t smram, addr;
bellardee0ea1d2006-09-24 18:49:13 +000089
bellard84631fd2006-09-24 19:31:43 +000090 update_pam(d, 0xf0000, 0x100000, (d->config[0x59] >> 4) & 3);
91 for(i = 0; i < 12; i++) {
92 r = (d->config[(i >> 1) + 0x5a] >> ((i & 1) * 4)) & 3;
93 update_pam(d, 0xc0000 + 0x4000 * i, 0xc0000 + 0x4000 * (i + 1), r);
bellardee0ea1d2006-09-24 18:49:13 +000094 }
bellard84631fd2006-09-24 19:31:43 +000095 smram = d->config[0x72];
96 if ((smm_enabled && (smram & 0x08)) || (smram & 0x40)) {
97 cpu_register_physical_memory(0xa0000, 0x20000, 0xa0000);
98 } else {
99 for(addr = 0xa0000; addr < 0xc0000; addr += 4096) {
100 cpu_register_physical_memory(addr, 4096,
101 isa_page_descs[(addr - 0xa0000) >> 12]);
bellardee0ea1d2006-09-24 18:49:13 +0000102 }
103 }
104}
105
106void i440fx_set_smm(PCIDevice *d, int val)
107{
108 val = (val != 0);
109 if (smm_enabled != val) {
110 smm_enabled = val;
111 i440fx_update_memory_mappings(d);
112 }
113}
114
115
116/* XXX: suppress when better memory API. We make the assumption that
117 no device (in particular the VGA) changes the memory mappings in
118 the 0xa0000-0x100000 range */
119void i440fx_init_memory_mappings(PCIDevice *d)
120{
121 int i;
122 for(i = 0; i < 96; i++) {
123 isa_page_descs[i] = cpu_get_physical_page_desc(0xa0000 + i * 0x1000);
124 }
125}
126
127static void i440fx_write_config(PCIDevice *d,
128 uint32_t address, uint32_t val, int len)
129{
130 /* XXX: implement SMRAM.D_LOCK */
131 pci_default_write_config(d, address, val, len);
bellard84631fd2006-09-24 19:31:43 +0000132 if ((address >= 0x59 && address <= 0x5f) || address == 0x72)
bellardee0ea1d2006-09-24 18:49:13 +0000133 i440fx_update_memory_mappings(d);
134}
135
136static void i440fx_save(QEMUFile* f, void *opaque)
137{
138 PCIDevice *d = opaque;
139 pci_device_save(d, f);
140 qemu_put_8s(f, &smm_enabled);
141}
142
143static int i440fx_load(QEMUFile* f, void *opaque, int version_id)
144{
145 PCIDevice *d = opaque;
146 int ret;
147
148 if (version_id != 1)
149 return -EINVAL;
150 ret = pci_device_load(d, f);
151 if (ret < 0)
152 return ret;
153 i440fx_update_memory_mappings(d);
154 qemu_get_8s(f, &smm_enabled);
155 return 0;
156}
157
158PCIBus *i440fx_init(PCIDevice **pi440fx_state)
pbrook502a5392006-05-13 16:11:23 +0000159{
160 PCIBus *b;
161 PCIDevice *d;
162 I440FXState *s;
163
164 s = qemu_mallocz(sizeof(I440FXState));
pbrook80b3ada2006-09-24 17:01:44 +0000165 b = pci_register_bus(piix3_set_irq, pci_slot_get_pirq, NULL, 0, 4);
pbrook502a5392006-05-13 16:11:23 +0000166 s->bus = b;
167
168 register_ioport_write(0xcf8, 4, 4, i440fx_addr_writel, s);
169 register_ioport_read(0xcf8, 4, 4, i440fx_addr_readl, s);
170
171 register_ioport_write(0xcfc, 4, 1, pci_host_data_writeb, s);
172 register_ioport_write(0xcfc, 4, 2, pci_host_data_writew, s);
173 register_ioport_write(0xcfc, 4, 4, pci_host_data_writel, s);
174 register_ioport_read(0xcfc, 4, 1, pci_host_data_readb, s);
175 register_ioport_read(0xcfc, 4, 2, pci_host_data_readw, s);
176 register_ioport_read(0xcfc, 4, 4, pci_host_data_readl, s);
177
178 d = pci_register_device(b, "i440FX", sizeof(PCIDevice), 0,
bellardee0ea1d2006-09-24 18:49:13 +0000179 NULL, i440fx_write_config);
pbrook502a5392006-05-13 16:11:23 +0000180
181 d->config[0x00] = 0x86; // vendor_id
182 d->config[0x01] = 0x80;
183 d->config[0x02] = 0x37; // device_id
184 d->config[0x03] = 0x12;
185 d->config[0x08] = 0x02; // revision
186 d->config[0x0a] = 0x00; // class_sub = host2pci
187 d->config[0x0b] = 0x06; // class_base = PCI_bridge
188 d->config[0x0e] = 0x00; // header_type
bellardee0ea1d2006-09-24 18:49:13 +0000189
bellard84631fd2006-09-24 19:31:43 +0000190 d->config[0x72] = 0x02; /* SMRAM */
bellardee0ea1d2006-09-24 18:49:13 +0000191
192 register_savevm("I440FX", 0, 1, i440fx_save, i440fx_load, d);
193 *pi440fx_state = d;
pbrook502a5392006-05-13 16:11:23 +0000194 return b;
195}
196
197/* PIIX3 PCI to ISA bridge */
198
ths8f1c91d2007-01-10 16:23:41 +0000199PCIDevice *piix3_dev;
ths5c2b87e2007-01-15 17:08:08 +0000200PCIDevice *piix4_dev;
pbrook502a5392006-05-13 16:11:23 +0000201
202/* just used for simpler irq handling. */
203#define PCI_IRQ_WORDS ((PCI_DEVICES_MAX + 31) / 32)
204
pbrookd2b59312006-09-24 00:16:34 +0000205static int pci_irq_levels[4];
pbrook502a5392006-05-13 16:11:23 +0000206
pbrookd2b59312006-09-24 00:16:34 +0000207static void piix3_set_irq(void *pic, int irq_num, int level)
pbrook502a5392006-05-13 16:11:23 +0000208{
pbrookd2b59312006-09-24 00:16:34 +0000209 int i, pic_irq, pic_level;
pbrook502a5392006-05-13 16:11:23 +0000210
pbrookd2b59312006-09-24 00:16:34 +0000211 pci_irq_levels[irq_num] = level;
pbrook502a5392006-05-13 16:11:23 +0000212
213 /* now we change the pic irq level according to the piix irq mappings */
214 /* XXX: optimize */
215 pic_irq = piix3_dev->config[0x60 + irq_num];
216 if (pic_irq < 16) {
pbrookd2b59312006-09-24 00:16:34 +0000217 /* The pic level is the logical OR of all the PCI irqs mapped
pbrook502a5392006-05-13 16:11:23 +0000218 to it */
219 pic_level = 0;
pbrookd2b59312006-09-24 00:16:34 +0000220 for (i = 0; i < 4; i++) {
221 if (pic_irq == piix3_dev->config[0x60 + i])
222 pic_level |= pci_irq_levels[i];
223 }
pbrook502a5392006-05-13 16:11:23 +0000224 pic_set_irq(pic_irq, pic_level);
225 }
226}
227
228static void piix3_reset(PCIDevice *d)
229{
230 uint8_t *pci_conf = d->config;
231
232 pci_conf[0x04] = 0x07; // master, memory and I/O
233 pci_conf[0x05] = 0x00;
234 pci_conf[0x06] = 0x00;
235 pci_conf[0x07] = 0x02; // PCI_status_devsel_medium
236 pci_conf[0x4c] = 0x4d;
237 pci_conf[0x4e] = 0x03;
238 pci_conf[0x4f] = 0x00;
239 pci_conf[0x60] = 0x80;
240 pci_conf[0x69] = 0x02;
241 pci_conf[0x70] = 0x80;
242 pci_conf[0x76] = 0x0c;
243 pci_conf[0x77] = 0x0c;
244 pci_conf[0x78] = 0x02;
245 pci_conf[0x79] = 0x00;
246 pci_conf[0x80] = 0x00;
247 pci_conf[0x82] = 0x00;
248 pci_conf[0xa0] = 0x08;
249 pci_conf[0xa0] = 0x08;
250 pci_conf[0xa2] = 0x00;
251 pci_conf[0xa3] = 0x00;
252 pci_conf[0xa4] = 0x00;
253 pci_conf[0xa5] = 0x00;
254 pci_conf[0xa6] = 0x00;
255 pci_conf[0xa7] = 0x00;
256 pci_conf[0xa8] = 0x0f;
257 pci_conf[0xaa] = 0x00;
258 pci_conf[0xab] = 0x00;
259 pci_conf[0xac] = 0x00;
260 pci_conf[0xae] = 0x00;
261}
262
ths5c2b87e2007-01-15 17:08:08 +0000263static void piix4_reset(PCIDevice *d)
264{
265 uint8_t *pci_conf = d->config;
266
267 pci_conf[0x04] = 0x07; // master, memory and I/O
268 pci_conf[0x05] = 0x00;
269 pci_conf[0x06] = 0x00;
270 pci_conf[0x07] = 0x02; // PCI_status_devsel_medium
271 pci_conf[0x4c] = 0x4d;
272 pci_conf[0x4e] = 0x03;
273 pci_conf[0x4f] = 0x00;
274 pci_conf[0x60] = 0x0a; // PCI A -> IRQ 10
275 pci_conf[0x61] = 0x0a; // PCI B -> IRQ 10
276 pci_conf[0x62] = 0x0b; // PCI C -> IRQ 11
277 pci_conf[0x63] = 0x0b; // PCI D -> IRQ 11
278 pci_conf[0x69] = 0x02;
279 pci_conf[0x70] = 0x80;
280 pci_conf[0x76] = 0x0c;
281 pci_conf[0x77] = 0x0c;
282 pci_conf[0x78] = 0x02;
283 pci_conf[0x79] = 0x00;
284 pci_conf[0x80] = 0x00;
285 pci_conf[0x82] = 0x00;
286 pci_conf[0xa0] = 0x08;
287 pci_conf[0xa0] = 0x08;
288 pci_conf[0xa2] = 0x00;
289 pci_conf[0xa3] = 0x00;
290 pci_conf[0xa4] = 0x00;
291 pci_conf[0xa5] = 0x00;
292 pci_conf[0xa6] = 0x00;
293 pci_conf[0xa7] = 0x00;
294 pci_conf[0xa8] = 0x0f;
295 pci_conf[0xaa] = 0x00;
296 pci_conf[0xab] = 0x00;
297 pci_conf[0xac] = 0x00;
298 pci_conf[0xae] = 0x00;
299}
300
bellard1941d192006-08-17 10:46:34 +0000301static void piix_save(QEMUFile* f, void *opaque)
302{
303 PCIDevice *d = opaque;
304 pci_device_save(d, f);
305}
306
307static int piix_load(QEMUFile* f, void *opaque, int version_id)
308{
309 PCIDevice *d = opaque;
310 if (version_id != 2)
311 return -EINVAL;
312 return pci_device_load(d, f);
313}
314
ths8f1c91d2007-01-10 16:23:41 +0000315int piix3_init(PCIBus *bus, int devfn)
pbrook502a5392006-05-13 16:11:23 +0000316{
317 PCIDevice *d;
318 uint8_t *pci_conf;
319
320 d = pci_register_device(bus, "PIIX3", sizeof(PCIDevice),
ths8f1c91d2007-01-10 16:23:41 +0000321 devfn, NULL, NULL);
bellard1941d192006-08-17 10:46:34 +0000322 register_savevm("PIIX3", 0, 2, piix_save, piix_load, d);
pbrook502a5392006-05-13 16:11:23 +0000323
324 piix3_dev = d;
325 pci_conf = d->config;
326
327 pci_conf[0x00] = 0x86; // Intel
328 pci_conf[0x01] = 0x80;
329 pci_conf[0x02] = 0x00; // 82371SB PIIX3 PCI-to-ISA bridge (Step A1)
330 pci_conf[0x03] = 0x70;
331 pci_conf[0x0a] = 0x01; // class_sub = PCI_ISA
332 pci_conf[0x0b] = 0x06; // class_base = PCI_bridge
333 pci_conf[0x0e] = 0x80; // header_type = PCI_multifunction, generic
334
335 piix3_reset(d);
336 return d->devfn;
337}
ths5c2b87e2007-01-15 17:08:08 +0000338
339int piix4_init(PCIBus *bus, int devfn)
340{
341 PCIDevice *d;
342 uint8_t *pci_conf;
343
344 d = pci_register_device(bus, "PIIX4", sizeof(PCIDevice),
345 devfn, NULL, NULL);
346 register_savevm("PIIX4", 0, 2, piix_save, piix_load, d);
347
348 piix4_dev = d;
349 pci_conf = d->config;
350
351 pci_conf[0x00] = 0x86; // Intel
352 pci_conf[0x01] = 0x80;
353 pci_conf[0x02] = 0x10; // 82371AB/EB/MB PIIX4 PCI-to-ISA bridge
354 pci_conf[0x03] = 0x71;
355 pci_conf[0x0a] = 0x01; // class_sub = PCI_ISA
356 pci_conf[0x0b] = 0x06; // class_base = PCI_bridge
357 pci_conf[0x0e] = 0x80; // header_type = PCI_multifunction, generic
358
359 piix4_reset(d);
360 return d->devfn;
361}