blob: b931f8439c9b08b6df27538550ac790bc51f9f75 [file] [log] [blame]
pbrook502a5392006-05-13 16:11:23 +00001/*
2 * QEMU i440FX/PIIX3 PCI Bridge Emulation
3 *
4 * Copyright (c) 2006 Fabrice Bellard
ths5fafdf22007-09-16 21:08:06 +00005 *
pbrook502a5392006-05-13 16:11:23 +00006 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
pbrook87ecb682007-11-17 17:14:51 +000025#include "hw.h"
26#include "pc.h"
27#include "pci.h"
Gerd Hoffmannf75247f2009-07-31 12:30:16 +020028#include "isa.h"
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +020029#include "sysbus.h"
pbrook87ecb682007-11-17 17:14:51 +000030
pbrook502a5392006-05-13 16:11:23 +000031typedef uint32_t pci_addr_t;
32#include "pci_host.h"
33
34typedef PCIHostState I440FXState;
35
Juan Quintelafd37d882009-08-28 15:28:18 +020036typedef struct PIIX3State {
37 PCIDevice dev;
38} PIIX3State;
39
Juan Quintelabd7dce82009-08-28 15:28:19 +020040typedef struct PIIX3IrqState {
41 qemu_irq *pic;
42} PIIX3IrqState;
43
Juan Quintela0a3bacf2009-08-28 15:28:15 +020044struct PCII440FXState {
45 PCIDevice dev;
Juan Quintela6c009fa2009-08-28 15:28:16 +020046 target_phys_addr_t isa_page_descs[384 / 4];
47 uint8_t smm_enabled;
Juan Quintela0a3bacf2009-08-28 15:28:15 +020048};
49
pbrook502a5392006-05-13 16:11:23 +000050static void i440fx_addr_writel(void* opaque, uint32_t addr, uint32_t val)
51{
52 I440FXState *s = opaque;
53 s->config_reg = val;
54}
55
56static uint32_t i440fx_addr_readl(void* opaque, uint32_t addr)
57{
58 I440FXState *s = opaque;
59 return s->config_reg;
60}
61
Juan Quintela5d4e84c2009-08-28 15:28:17 +020062static void piix3_set_irq(void *opaque, int irq_num, int level);
pbrookd2b59312006-09-24 00:16:34 +000063
64/* return the global irq number corresponding to a given device irq
65 pin. We could also use the bus number to have a more precise
66 mapping. */
67static int pci_slot_get_pirq(PCIDevice *pci_dev, int irq_num)
68{
69 int slot_addend;
70 slot_addend = (pci_dev->devfn >> 3) - 1;
71 return (irq_num + slot_addend) & 3;
72}
pbrook502a5392006-05-13 16:11:23 +000073
balrog52fc1d82007-12-09 23:56:13 +000074static int pci_irq_levels[4];
bellardee0ea1d2006-09-24 18:49:13 +000075
Juan Quintela0a3bacf2009-08-28 15:28:15 +020076static void update_pam(PCII440FXState *d, uint32_t start, uint32_t end, int r)
bellard84631fd2006-09-24 19:31:43 +000077{
78 uint32_t addr;
79
80 // printf("ISA mapping %08x-0x%08x: %d\n", start, end, r);
81 switch(r) {
82 case 3:
83 /* RAM */
ths5fafdf22007-09-16 21:08:06 +000084 cpu_register_physical_memory(start, end - start,
bellard84631fd2006-09-24 19:31:43 +000085 start);
86 break;
87 case 1:
88 /* ROM (XXX: not quite correct) */
ths5fafdf22007-09-16 21:08:06 +000089 cpu_register_physical_memory(start, end - start,
bellard84631fd2006-09-24 19:31:43 +000090 start | IO_MEM_ROM);
91 break;
92 case 2:
93 case 0:
94 /* XXX: should distinguish read/write cases */
95 for(addr = start; addr < end; addr += 4096) {
ths5fafdf22007-09-16 21:08:06 +000096 cpu_register_physical_memory(addr, 4096,
Juan Quintela6c009fa2009-08-28 15:28:16 +020097 d->isa_page_descs[(addr - 0xa0000) >> 12]);
bellard84631fd2006-09-24 19:31:43 +000098 }
99 break;
100 }
101}
bellardee0ea1d2006-09-24 18:49:13 +0000102
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200103static void i440fx_update_memory_mappings(PCII440FXState *d)
bellardee0ea1d2006-09-24 18:49:13 +0000104{
105 int i, r;
bellard84631fd2006-09-24 19:31:43 +0000106 uint32_t smram, addr;
bellardee0ea1d2006-09-24 18:49:13 +0000107
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200108 update_pam(d, 0xf0000, 0x100000, (d->dev.config[0x59] >> 4) & 3);
bellard84631fd2006-09-24 19:31:43 +0000109 for(i = 0; i < 12; i++) {
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200110 r = (d->dev.config[(i >> 1) + 0x5a] >> ((i & 1) * 4)) & 3;
bellard84631fd2006-09-24 19:31:43 +0000111 update_pam(d, 0xc0000 + 0x4000 * i, 0xc0000 + 0x4000 * (i + 1), r);
bellardee0ea1d2006-09-24 18:49:13 +0000112 }
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200113 smram = d->dev.config[0x72];
Juan Quintela6c009fa2009-08-28 15:28:16 +0200114 if ((d->smm_enabled && (smram & 0x08)) || (smram & 0x40)) {
bellard84631fd2006-09-24 19:31:43 +0000115 cpu_register_physical_memory(0xa0000, 0x20000, 0xa0000);
116 } else {
117 for(addr = 0xa0000; addr < 0xc0000; addr += 4096) {
ths5fafdf22007-09-16 21:08:06 +0000118 cpu_register_physical_memory(addr, 4096,
Juan Quintela6c009fa2009-08-28 15:28:16 +0200119 d->isa_page_descs[(addr - 0xa0000) >> 12]);
bellardee0ea1d2006-09-24 18:49:13 +0000120 }
121 }
122}
123
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200124void i440fx_set_smm(PCII440FXState *d, int val)
bellardee0ea1d2006-09-24 18:49:13 +0000125{
126 val = (val != 0);
Juan Quintela6c009fa2009-08-28 15:28:16 +0200127 if (d->smm_enabled != val) {
128 d->smm_enabled = val;
bellardee0ea1d2006-09-24 18:49:13 +0000129 i440fx_update_memory_mappings(d);
130 }
131}
132
133
134/* XXX: suppress when better memory API. We make the assumption that
135 no device (in particular the VGA) changes the memory mappings in
136 the 0xa0000-0x100000 range */
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200137void i440fx_init_memory_mappings(PCII440FXState *d)
bellardee0ea1d2006-09-24 18:49:13 +0000138{
139 int i;
140 for(i = 0; i < 96; i++) {
Juan Quintela6c009fa2009-08-28 15:28:16 +0200141 d->isa_page_descs[i] = cpu_get_physical_page_desc(0xa0000 + i * 0x1000);
bellardee0ea1d2006-09-24 18:49:13 +0000142 }
143}
144
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200145static void i440fx_write_config(PCIDevice *dev,
bellardee0ea1d2006-09-24 18:49:13 +0000146 uint32_t address, uint32_t val, int len)
147{
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200148 PCII440FXState *d = DO_UPCAST(PCII440FXState, dev, dev);
149
bellardee0ea1d2006-09-24 18:49:13 +0000150 /* XXX: implement SMRAM.D_LOCK */
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200151 pci_default_write_config(dev, address, val, len);
bellard84631fd2006-09-24 19:31:43 +0000152 if ((address >= 0x59 && address <= 0x5f) || address == 0x72)
bellardee0ea1d2006-09-24 18:49:13 +0000153 i440fx_update_memory_mappings(d);
154}
155
156static void i440fx_save(QEMUFile* f, void *opaque)
157{
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200158 PCII440FXState *d = opaque;
balrog52fc1d82007-12-09 23:56:13 +0000159 int i;
160
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200161 pci_device_save(&d->dev, f);
Juan Quintela6c009fa2009-08-28 15:28:16 +0200162 qemu_put_8s(f, &d->smm_enabled);
balrog52fc1d82007-12-09 23:56:13 +0000163
164 for (i = 0; i < 4; i++)
165 qemu_put_be32(f, pci_irq_levels[i]);
bellardee0ea1d2006-09-24 18:49:13 +0000166}
167
168static int i440fx_load(QEMUFile* f, void *opaque, int version_id)
169{
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200170 PCII440FXState *d = opaque;
balrog52fc1d82007-12-09 23:56:13 +0000171 int ret, i;
bellardee0ea1d2006-09-24 18:49:13 +0000172
balrog52fc1d82007-12-09 23:56:13 +0000173 if (version_id > 2)
bellardee0ea1d2006-09-24 18:49:13 +0000174 return -EINVAL;
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200175 ret = pci_device_load(&d->dev, f);
bellardee0ea1d2006-09-24 18:49:13 +0000176 if (ret < 0)
177 return ret;
178 i440fx_update_memory_mappings(d);
Juan Quintela6c009fa2009-08-28 15:28:16 +0200179 qemu_get_8s(f, &d->smm_enabled);
balrog52fc1d82007-12-09 23:56:13 +0000180
181 if (version_id >= 2)
182 for (i = 0; i < 4; i++)
183 pci_irq_levels[i] = qemu_get_be32(f);
184
bellardee0ea1d2006-09-24 18:49:13 +0000185 return 0;
186}
187
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200188static int i440fx_pcihost_initfn(SysBusDevice *dev)
pbrook502a5392006-05-13 16:11:23 +0000189{
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200190 I440FXState *s = FROM_SYSBUS(I440FXState, dev);
pbrook502a5392006-05-13 16:11:23 +0000191
192 register_ioport_write(0xcf8, 4, 4, i440fx_addr_writel, s);
193 register_ioport_read(0xcf8, 4, 4, i440fx_addr_readl, s);
194
195 register_ioport_write(0xcfc, 4, 1, pci_host_data_writeb, s);
196 register_ioport_write(0xcfc, 4, 2, pci_host_data_writew, s);
197 register_ioport_write(0xcfc, 4, 4, pci_host_data_writel, s);
198 register_ioport_read(0xcfc, 4, 1, pci_host_data_readb, s);
199 register_ioport_read(0xcfc, 4, 2, pci_host_data_readw, s);
200 register_ioport_read(0xcfc, 4, 4, pci_host_data_readl, s);
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200201 return 0;
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200202}
pbrook502a5392006-05-13 16:11:23 +0000203
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200204static int i440fx_initfn(PCIDevice *dev)
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200205{
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200206 PCII440FXState *d = DO_UPCAST(PCII440FXState, dev, dev);
bellardee0ea1d2006-09-24 18:49:13 +0000207
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200208 pci_config_set_vendor_id(d->dev.config, PCI_VENDOR_ID_INTEL);
209 pci_config_set_device_id(d->dev.config, PCI_DEVICE_ID_INTEL_82441);
210 d->dev.config[0x08] = 0x02; // revision
211 pci_config_set_class(d->dev.config, PCI_CLASS_BRIDGE_HOST);
212 d->dev.config[PCI_HEADER_TYPE] = PCI_HEADER_TYPE_NORMAL; // header_type
213
214 d->dev.config[0x72] = 0x02; /* SMRAM */
bellardee0ea1d2006-09-24 18:49:13 +0000215
balrog52fc1d82007-12-09 23:56:13 +0000216 register_savevm("I440FX", 0, 2, i440fx_save, i440fx_load, d);
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200217 return 0;
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200218}
219
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200220PCIBus *i440fx_init(PCII440FXState **pi440fx_state, qemu_irq *pic)
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200221{
222 DeviceState *dev;
223 PCIBus *b;
224 PCIDevice *d;
225 I440FXState *s;
Juan Quintelabd7dce82009-08-28 15:28:19 +0200226 PIIX3IrqState *irq_state = qemu_malloc(sizeof(*irq_state));
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200227
Juan Quintelabd7dce82009-08-28 15:28:19 +0200228 irq_state->pic = pic;
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200229 dev = qdev_create(NULL, "i440FX-pcihost");
230 s = FROM_SYSBUS(I440FXState, sysbus_from_qdev(dev));
231 b = pci_register_bus(&s->busdev.qdev, "pci.0",
Juan Quintelabd7dce82009-08-28 15:28:19 +0200232 piix3_set_irq, pci_slot_get_pirq, irq_state, 0, 4);
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200233 s->bus = b;
234 qdev_init(dev);
235
236 d = pci_create_simple(b, 0, "i440FX");
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200237 *pi440fx_state = DO_UPCAST(PCII440FXState, dev, d);
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200238
pbrook502a5392006-05-13 16:11:23 +0000239 return b;
240}
241
242/* PIIX3 PCI to ISA bridge */
243
Juan Quintelafd37d882009-08-28 15:28:18 +0200244static PIIX3State *piix3_dev;
pbrook502a5392006-05-13 16:11:23 +0000245
Juan Quintela5d4e84c2009-08-28 15:28:17 +0200246static void piix3_set_irq(void *opaque, int irq_num, int level)
pbrook502a5392006-05-13 16:11:23 +0000247{
pbrookd2b59312006-09-24 00:16:34 +0000248 int i, pic_irq, pic_level;
Juan Quintelabd7dce82009-08-28 15:28:19 +0200249 PIIX3IrqState *irq_state = opaque;
pbrook502a5392006-05-13 16:11:23 +0000250
pbrookd2b59312006-09-24 00:16:34 +0000251 pci_irq_levels[irq_num] = level;
pbrook502a5392006-05-13 16:11:23 +0000252
253 /* now we change the pic irq level according to the piix irq mappings */
254 /* XXX: optimize */
Juan Quintelafd37d882009-08-28 15:28:18 +0200255 pic_irq = piix3_dev->dev.config[0x60 + irq_num];
pbrook502a5392006-05-13 16:11:23 +0000256 if (pic_irq < 16) {
pbrookd2b59312006-09-24 00:16:34 +0000257 /* The pic level is the logical OR of all the PCI irqs mapped
pbrook502a5392006-05-13 16:11:23 +0000258 to it */
259 pic_level = 0;
pbrookd2b59312006-09-24 00:16:34 +0000260 for (i = 0; i < 4; i++) {
Juan Quintelafd37d882009-08-28 15:28:18 +0200261 if (pic_irq == piix3_dev->dev.config[0x60 + i])
pbrookd2b59312006-09-24 00:16:34 +0000262 pic_level |= pci_irq_levels[i];
263 }
Juan Quintelabd7dce82009-08-28 15:28:19 +0200264 qemu_set_irq(irq_state->pic[pic_irq], pic_level);
pbrook502a5392006-05-13 16:11:23 +0000265 }
266}
267
Gleb Natapov15a19562009-06-17 19:32:01 +0300268static void piix3_reset(void *opaque)
pbrook502a5392006-05-13 16:11:23 +0000269{
Juan Quintelafd37d882009-08-28 15:28:18 +0200270 PIIX3State *d = opaque;
271 uint8_t *pci_conf = d->dev.config;
pbrook502a5392006-05-13 16:11:23 +0000272
273 pci_conf[0x04] = 0x07; // master, memory and I/O
274 pci_conf[0x05] = 0x00;
275 pci_conf[0x06] = 0x00;
276 pci_conf[0x07] = 0x02; // PCI_status_devsel_medium
277 pci_conf[0x4c] = 0x4d;
278 pci_conf[0x4e] = 0x03;
279 pci_conf[0x4f] = 0x00;
280 pci_conf[0x60] = 0x80;
aurel32477afee2008-03-28 22:28:45 +0000281 pci_conf[0x61] = 0x80;
282 pci_conf[0x62] = 0x80;
283 pci_conf[0x63] = 0x80;
pbrook502a5392006-05-13 16:11:23 +0000284 pci_conf[0x69] = 0x02;
285 pci_conf[0x70] = 0x80;
286 pci_conf[0x76] = 0x0c;
287 pci_conf[0x77] = 0x0c;
288 pci_conf[0x78] = 0x02;
289 pci_conf[0x79] = 0x00;
290 pci_conf[0x80] = 0x00;
291 pci_conf[0x82] = 0x00;
292 pci_conf[0xa0] = 0x08;
pbrook502a5392006-05-13 16:11:23 +0000293 pci_conf[0xa2] = 0x00;
294 pci_conf[0xa3] = 0x00;
295 pci_conf[0xa4] = 0x00;
296 pci_conf[0xa5] = 0x00;
297 pci_conf[0xa6] = 0x00;
298 pci_conf[0xa7] = 0x00;
299 pci_conf[0xa8] = 0x0f;
300 pci_conf[0xaa] = 0x00;
301 pci_conf[0xab] = 0x00;
302 pci_conf[0xac] = 0x00;
303 pci_conf[0xae] = 0x00;
Gleb Natapov15a19562009-06-17 19:32:01 +0300304
305 memset(pci_irq_levels, 0, sizeof(pci_irq_levels));
pbrook502a5392006-05-13 16:11:23 +0000306}
307
bellard1941d192006-08-17 10:46:34 +0000308static void piix_save(QEMUFile* f, void *opaque)
309{
310 PCIDevice *d = opaque;
311 pci_device_save(d, f);
312}
313
314static int piix_load(QEMUFile* f, void *opaque, int version_id)
315{
316 PCIDevice *d = opaque;
317 if (version_id != 2)
318 return -EINVAL;
319 return pci_device_load(d, f);
320}
321
Juan Quintelafd37d882009-08-28 15:28:18 +0200322static int piix3_initfn(PCIDevice *dev)
pbrook502a5392006-05-13 16:11:23 +0000323{
Juan Quintelafd37d882009-08-28 15:28:18 +0200324 PIIX3State *d = DO_UPCAST(PIIX3State, dev, dev);
pbrook502a5392006-05-13 16:11:23 +0000325 uint8_t *pci_conf;
326
Juan Quintelafd37d882009-08-28 15:28:18 +0200327 isa_bus_new(&d->dev.qdev);
bellard1941d192006-08-17 10:46:34 +0000328 register_savevm("PIIX3", 0, 2, piix_save, piix_load, d);
pbrook502a5392006-05-13 16:11:23 +0000329
Juan Quintelafd37d882009-08-28 15:28:18 +0200330 pci_conf = d->dev.config;
aliguorideb54392009-01-26 15:37:35 +0000331 pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_INTEL);
332 pci_config_set_device_id(pci_conf, PCI_DEVICE_ID_INTEL_82371SB_0); // 82371SB PIIX3 PCI-to-ISA bridge (Step A1)
blueswir1173a5432009-02-01 19:26:20 +0000333 pci_config_set_class(pci_conf, PCI_CLASS_BRIDGE_ISA);
Isaku Yamahata6407f372009-05-03 19:03:00 +0000334 pci_conf[PCI_HEADER_TYPE] =
335 PCI_HEADER_TYPE_NORMAL | PCI_HEADER_TYPE_MULTI_FUNCTION; // header_type = PCI_multifunction, generic
pbrook502a5392006-05-13 16:11:23 +0000336
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200337 piix3_dev = d;
pbrook502a5392006-05-13 16:11:23 +0000338 piix3_reset(d);
Jan Kiszkaa08d4362009-06-27 09:25:07 +0200339 qemu_register_reset(piix3_reset, d);
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200340 return 0;
pbrook502a5392006-05-13 16:11:23 +0000341}
ths5c2b87e2007-01-15 17:08:08 +0000342
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200343int piix3_init(PCIBus *bus, int devfn)
344{
345 PCIDevice *d;
346
347 d = pci_create_simple(bus, devfn, "PIIX3");
ths5c2b87e2007-01-15 17:08:08 +0000348 return d->devfn;
349}
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200350
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200351static PCIDeviceInfo i440fx_info[] = {
352 {
353 .qdev.name = "i440FX",
354 .qdev.desc = "Host bridge",
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200355 .qdev.size = sizeof(PCII440FXState),
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200356 .qdev.no_user = 1,
357 .init = i440fx_initfn,
358 .config_write = i440fx_write_config,
359 },{
360 .qdev.name = "PIIX3",
361 .qdev.desc = "ISA bridge",
Juan Quintelafd37d882009-08-28 15:28:18 +0200362 .qdev.size = sizeof(PIIX3State),
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200363 .qdev.no_user = 1,
364 .init = piix3_initfn,
365 },{
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200366 /* end of list */
367 }
368};
369
370static SysBusDeviceInfo i440fx_pcihost_info = {
371 .init = i440fx_pcihost_initfn,
372 .qdev.name = "i440FX-pcihost",
373 .qdev.size = sizeof(I440FXState),
374 .qdev.no_user = 1,
375};
376
377static void i440fx_register(void)
378{
379 sysbus_register_withprop(&i440fx_pcihost_info);
380 pci_qdev_register_many(i440fx_info);
381}
382device_init(i440fx_register);