blob: b5589b903529c45d32bc6bd367e4066b366a21f8 [file] [log] [blame]
pbrook502a5392006-05-13 16:11:23 +00001/*
2 * QEMU i440FX/PIIX3 PCI Bridge Emulation
3 *
4 * Copyright (c) 2006 Fabrice Bellard
ths5fafdf22007-09-16 21:08:06 +00005 *
pbrook502a5392006-05-13 16:11:23 +00006 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
pbrook87ecb682007-11-17 17:14:51 +000025#include "hw.h"
26#include "pc.h"
27#include "pci.h"
Isaku Yamahata4f5e19e2009-10-30 21:21:06 +090028#include "pci_host.h"
Gerd Hoffmannf75247f2009-07-31 12:30:16 +020029#include "isa.h"
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +020030#include "sysbus.h"
Blue Swirlbf1b0072010-09-18 05:53:14 +000031#include "range.h"
pbrook87ecb682007-11-17 17:14:51 +000032
Isaku Yamahata56594fe2009-12-15 20:26:07 +090033/*
34 * I440FX chipset data sheet.
35 * http://download.intel.com/design/chipsets/datashts/29054901.pdf
36 */
37
pbrook502a5392006-05-13 16:11:23 +000038typedef PCIHostState I440FXState;
39
Juan Quintelafd37d882009-08-28 15:28:18 +020040typedef struct PIIX3State {
41 PCIDevice dev;
Juan Quintela83726152009-08-28 15:28:23 +020042 int pci_irq_levels[4];
Juan Quintelabd7dce82009-08-28 15:28:19 +020043 qemu_irq *pic;
Gerd Hoffmann7cd9eee2009-09-16 22:25:33 +020044} PIIX3State;
Juan Quintelabd7dce82009-08-28 15:28:19 +020045
Juan Quintela0a3bacf2009-08-28 15:28:15 +020046struct PCII440FXState {
47 PCIDevice dev;
Anthony Liguoric227f092009-10-01 16:12:16 -050048 target_phys_addr_t isa_page_descs[384 / 4];
Juan Quintela6c009fa2009-08-28 15:28:16 +020049 uint8_t smm_enabled;
Gerd Hoffmann7cd9eee2009-09-16 22:25:33 +020050 PIIX3State *piix3;
Juan Quintela0a3bacf2009-08-28 15:28:15 +020051};
52
Isaku Yamahataf2c688b2009-12-15 20:26:05 +090053
54#define I440FX_PAM 0x59
55#define I440FX_PAM_SIZE 7
56#define I440FX_SMRAM 0x72
57
Juan Quintela5d4e84c2009-08-28 15:28:17 +020058static void piix3_set_irq(void *opaque, int irq_num, int level);
pbrookd2b59312006-09-24 00:16:34 +000059
60/* return the global irq number corresponding to a given device irq
61 pin. We could also use the bus number to have a more precise
62 mapping. */
63static int pci_slot_get_pirq(PCIDevice *pci_dev, int irq_num)
64{
65 int slot_addend;
66 slot_addend = (pci_dev->devfn >> 3) - 1;
67 return (irq_num + slot_addend) & 3;
68}
pbrook502a5392006-05-13 16:11:23 +000069
Juan Quintela0a3bacf2009-08-28 15:28:15 +020070static void update_pam(PCII440FXState *d, uint32_t start, uint32_t end, int r)
bellard84631fd2006-09-24 19:31:43 +000071{
72 uint32_t addr;
73
74 // printf("ISA mapping %08x-0x%08x: %d\n", start, end, r);
75 switch(r) {
76 case 3:
77 /* RAM */
ths5fafdf22007-09-16 21:08:06 +000078 cpu_register_physical_memory(start, end - start,
bellard84631fd2006-09-24 19:31:43 +000079 start);
80 break;
81 case 1:
82 /* ROM (XXX: not quite correct) */
ths5fafdf22007-09-16 21:08:06 +000083 cpu_register_physical_memory(start, end - start,
bellard84631fd2006-09-24 19:31:43 +000084 start | IO_MEM_ROM);
85 break;
86 case 2:
87 case 0:
88 /* XXX: should distinguish read/write cases */
89 for(addr = start; addr < end; addr += 4096) {
ths5fafdf22007-09-16 21:08:06 +000090 cpu_register_physical_memory(addr, 4096,
Juan Quintela6c009fa2009-08-28 15:28:16 +020091 d->isa_page_descs[(addr - 0xa0000) >> 12]);
bellard84631fd2006-09-24 19:31:43 +000092 }
93 break;
94 }
95}
bellardee0ea1d2006-09-24 18:49:13 +000096
Juan Quintela0a3bacf2009-08-28 15:28:15 +020097static void i440fx_update_memory_mappings(PCII440FXState *d)
bellardee0ea1d2006-09-24 18:49:13 +000098{
99 int i, r;
bellard84631fd2006-09-24 19:31:43 +0000100 uint32_t smram, addr;
bellardee0ea1d2006-09-24 18:49:13 +0000101
Isaku Yamahataf2c688b2009-12-15 20:26:05 +0900102 update_pam(d, 0xf0000, 0x100000, (d->dev.config[I440FX_PAM] >> 4) & 3);
bellard84631fd2006-09-24 19:31:43 +0000103 for(i = 0; i < 12; i++) {
Isaku Yamahataf2c688b2009-12-15 20:26:05 +0900104 r = (d->dev.config[(i >> 1) + (I440FX_PAM + 1)] >> ((i & 1) * 4)) & 3;
bellard84631fd2006-09-24 19:31:43 +0000105 update_pam(d, 0xc0000 + 0x4000 * i, 0xc0000 + 0x4000 * (i + 1), r);
bellardee0ea1d2006-09-24 18:49:13 +0000106 }
Isaku Yamahataf2c688b2009-12-15 20:26:05 +0900107 smram = d->dev.config[I440FX_SMRAM];
Juan Quintela6c009fa2009-08-28 15:28:16 +0200108 if ((d->smm_enabled && (smram & 0x08)) || (smram & 0x40)) {
bellard84631fd2006-09-24 19:31:43 +0000109 cpu_register_physical_memory(0xa0000, 0x20000, 0xa0000);
110 } else {
111 for(addr = 0xa0000; addr < 0xc0000; addr += 4096) {
ths5fafdf22007-09-16 21:08:06 +0000112 cpu_register_physical_memory(addr, 4096,
Juan Quintela6c009fa2009-08-28 15:28:16 +0200113 d->isa_page_descs[(addr - 0xa0000) >> 12]);
bellardee0ea1d2006-09-24 18:49:13 +0000114 }
115 }
116}
117
Isaku Yamahataf885f1e2010-05-14 16:29:04 +0900118static void i440fx_set_smm(int val, void *arg)
bellardee0ea1d2006-09-24 18:49:13 +0000119{
Isaku Yamahataf885f1e2010-05-14 16:29:04 +0900120 PCII440FXState *d = arg;
121
bellardee0ea1d2006-09-24 18:49:13 +0000122 val = (val != 0);
Juan Quintela6c009fa2009-08-28 15:28:16 +0200123 if (d->smm_enabled != val) {
124 d->smm_enabled = val;
bellardee0ea1d2006-09-24 18:49:13 +0000125 i440fx_update_memory_mappings(d);
126 }
127}
128
129
130/* XXX: suppress when better memory API. We make the assumption that
131 no device (in particular the VGA) changes the memory mappings in
132 the 0xa0000-0x100000 range */
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200133void i440fx_init_memory_mappings(PCII440FXState *d)
bellardee0ea1d2006-09-24 18:49:13 +0000134{
135 int i;
136 for(i = 0; i < 96; i++) {
Juan Quintela6c009fa2009-08-28 15:28:16 +0200137 d->isa_page_descs[i] = cpu_get_physical_page_desc(0xa0000 + i * 0x1000);
bellardee0ea1d2006-09-24 18:49:13 +0000138 }
139}
140
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200141static void i440fx_write_config(PCIDevice *dev,
bellardee0ea1d2006-09-24 18:49:13 +0000142 uint32_t address, uint32_t val, int len)
143{
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200144 PCII440FXState *d = DO_UPCAST(PCII440FXState, dev, dev);
145
bellardee0ea1d2006-09-24 18:49:13 +0000146 /* XXX: implement SMRAM.D_LOCK */
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200147 pci_default_write_config(dev, address, val, len);
Isaku Yamahata4da5fcd2009-12-15 20:26:06 +0900148 if (ranges_overlap(address, len, I440FX_PAM, I440FX_PAM_SIZE) ||
149 range_covers_byte(address, len, I440FX_SMRAM)) {
bellardee0ea1d2006-09-24 18:49:13 +0000150 i440fx_update_memory_mappings(d);
Isaku Yamahata4da5fcd2009-12-15 20:26:06 +0900151 }
bellardee0ea1d2006-09-24 18:49:13 +0000152}
153
Juan Quintela0c7d19e2009-08-28 15:28:26 +0200154static int i440fx_load_old(QEMUFile* f, void *opaque, int version_id)
bellardee0ea1d2006-09-24 18:49:13 +0000155{
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200156 PCII440FXState *d = opaque;
balrog52fc1d82007-12-09 23:56:13 +0000157 int ret, i;
bellardee0ea1d2006-09-24 18:49:13 +0000158
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200159 ret = pci_device_load(&d->dev, f);
bellardee0ea1d2006-09-24 18:49:13 +0000160 if (ret < 0)
161 return ret;
162 i440fx_update_memory_mappings(d);
Juan Quintela6c009fa2009-08-28 15:28:16 +0200163 qemu_get_8s(f, &d->smm_enabled);
balrog52fc1d82007-12-09 23:56:13 +0000164
Juan Quintelada641822009-08-28 15:28:24 +0200165 if (version_id == 2)
balrog52fc1d82007-12-09 23:56:13 +0000166 for (i = 0; i < 4; i++)
Gerd Hoffmann7cd9eee2009-09-16 22:25:33 +0200167 d->piix3->pci_irq_levels[i] = qemu_get_be32(f);
balrog52fc1d82007-12-09 23:56:13 +0000168
bellardee0ea1d2006-09-24 18:49:13 +0000169 return 0;
170}
171
Juan Quintelae59fb372009-09-29 22:48:21 +0200172static int i440fx_post_load(void *opaque, int version_id)
Juan Quintela0c7d19e2009-08-28 15:28:26 +0200173{
174 PCII440FXState *d = opaque;
175
176 i440fx_update_memory_mappings(d);
177 return 0;
178}
179
180static const VMStateDescription vmstate_i440fx = {
181 .name = "I440FX",
182 .version_id = 3,
183 .minimum_version_id = 3,
184 .minimum_version_id_old = 1,
185 .load_state_old = i440fx_load_old,
Juan Quintela752ff2f2009-09-10 03:04:30 +0200186 .post_load = i440fx_post_load,
Juan Quintela0c7d19e2009-08-28 15:28:26 +0200187 .fields = (VMStateField []) {
188 VMSTATE_PCI_DEVICE(dev, PCII440FXState),
189 VMSTATE_UINT8(smm_enabled, PCII440FXState),
190 VMSTATE_END_OF_LIST()
191 }
192};
193
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200194static int i440fx_pcihost_initfn(SysBusDevice *dev)
pbrook502a5392006-05-13 16:11:23 +0000195{
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200196 I440FXState *s = FROM_SYSBUS(I440FXState, dev);
pbrook502a5392006-05-13 16:11:23 +0000197
Isaku Yamahataf08b32f2009-11-12 14:58:34 +0900198 pci_host_conf_register_ioport(0xcf8, s);
pbrook502a5392006-05-13 16:11:23 +0000199
Isaku Yamahata4f5e19e2009-10-30 21:21:06 +0900200 pci_host_data_register_ioport(0xcfc, s);
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200201 return 0;
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200202}
pbrook502a5392006-05-13 16:11:23 +0000203
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200204static int i440fx_initfn(PCIDevice *dev)
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200205{
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200206 PCII440FXState *d = DO_UPCAST(PCII440FXState, dev, dev);
bellardee0ea1d2006-09-24 18:49:13 +0000207
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200208 pci_config_set_vendor_id(d->dev.config, PCI_VENDOR_ID_INTEL);
209 pci_config_set_device_id(d->dev.config, PCI_DEVICE_ID_INTEL_82441);
210 d->dev.config[0x08] = 0x02; // revision
211 pci_config_set_class(d->dev.config, PCI_CLASS_BRIDGE_HOST);
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200212
Isaku Yamahataf2c688b2009-12-15 20:26:05 +0900213 d->dev.config[I440FX_SMRAM] = 0x02;
bellardee0ea1d2006-09-24 18:49:13 +0000214
Isaku Yamahataf885f1e2010-05-14 16:29:04 +0900215 cpu_smm_register(&i440fx_set_smm, d);
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200216 return 0;
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200217}
218
Avi Kivity97679522010-05-09 14:51:13 +0300219PCIBus *i440fx_init(PCII440FXState **pi440fx_state, int *piix3_devfn, qemu_irq *pic, ram_addr_t ram_size)
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200220{
221 DeviceState *dev;
222 PCIBus *b;
223 PCIDevice *d;
224 I440FXState *s;
Gerd Hoffmann7cd9eee2009-09-16 22:25:33 +0200225 PIIX3State *piix3;
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200226
227 dev = qdev_create(NULL, "i440FX-pcihost");
228 s = FROM_SYSBUS(I440FXState, sysbus_from_qdev(dev));
Gerd Hoffmann7cd9eee2009-09-16 22:25:33 +0200229 b = pci_bus_new(&s->busdev.qdev, NULL, 0);
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200230 s->bus = b;
Markus Armbrustere23a1b32009-10-07 01:15:58 +0200231 qdev_init_nofail(dev);
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200232
233 d = pci_create_simple(b, 0, "i440FX");
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200234 *pi440fx_state = DO_UPCAST(PCII440FXState, dev, d);
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200235
Gerd Hoffmann7cd9eee2009-09-16 22:25:33 +0200236 piix3 = DO_UPCAST(PIIX3State, dev,
Isaku Yamahatafecb93c2010-06-23 16:15:31 +0900237 pci_create_simple_multifunction(b, -1, true, "PIIX3"));
Gerd Hoffmann7cd9eee2009-09-16 22:25:33 +0200238 piix3->pic = pic;
239 pci_bus_irqs(b, piix3_set_irq, pci_slot_get_pirq, piix3, 4);
240 (*pi440fx_state)->piix3 = piix3;
241
242 *piix3_devfn = piix3->dev.devfn;
Juan Quintela85a750c2009-08-28 15:28:20 +0200243
Bernhard M. Wiedemannec5f92c2010-04-20 20:48:06 +0200244 ram_size = ram_size / 8 / 1024 / 1024;
245 if (ram_size > 255)
246 ram_size = 255;
247 (*pi440fx_state)->dev.config[0x57]=ram_size;
248
pbrook502a5392006-05-13 16:11:23 +0000249 return b;
250}
251
252/* PIIX3 PCI to ISA bridge */
253
Juan Quintela5d4e84c2009-08-28 15:28:17 +0200254static void piix3_set_irq(void *opaque, int irq_num, int level)
pbrook502a5392006-05-13 16:11:23 +0000255{
pbrookd2b59312006-09-24 00:16:34 +0000256 int i, pic_irq, pic_level;
Gerd Hoffmann7cd9eee2009-09-16 22:25:33 +0200257 PIIX3State *piix3 = opaque;
pbrook502a5392006-05-13 16:11:23 +0000258
Gerd Hoffmann7cd9eee2009-09-16 22:25:33 +0200259 piix3->pci_irq_levels[irq_num] = level;
pbrook502a5392006-05-13 16:11:23 +0000260
261 /* now we change the pic irq level according to the piix irq mappings */
262 /* XXX: optimize */
Gerd Hoffmann7cd9eee2009-09-16 22:25:33 +0200263 pic_irq = piix3->dev.config[0x60 + irq_num];
pbrook502a5392006-05-13 16:11:23 +0000264 if (pic_irq < 16) {
pbrookd2b59312006-09-24 00:16:34 +0000265 /* The pic level is the logical OR of all the PCI irqs mapped
pbrook502a5392006-05-13 16:11:23 +0000266 to it */
267 pic_level = 0;
pbrookd2b59312006-09-24 00:16:34 +0000268 for (i = 0; i < 4; i++) {
Gerd Hoffmann7cd9eee2009-09-16 22:25:33 +0200269 if (pic_irq == piix3->dev.config[0x60 + i])
270 pic_level |= piix3->pci_irq_levels[i];
pbrookd2b59312006-09-24 00:16:34 +0000271 }
Gerd Hoffmann7cd9eee2009-09-16 22:25:33 +0200272 qemu_set_irq(piix3->pic[pic_irq], pic_level);
pbrook502a5392006-05-13 16:11:23 +0000273 }
274}
275
Gleb Natapov15a19562009-06-17 19:32:01 +0300276static void piix3_reset(void *opaque)
pbrook502a5392006-05-13 16:11:23 +0000277{
Juan Quintelafd37d882009-08-28 15:28:18 +0200278 PIIX3State *d = opaque;
279 uint8_t *pci_conf = d->dev.config;
pbrook502a5392006-05-13 16:11:23 +0000280
281 pci_conf[0x04] = 0x07; // master, memory and I/O
282 pci_conf[0x05] = 0x00;
283 pci_conf[0x06] = 0x00;
284 pci_conf[0x07] = 0x02; // PCI_status_devsel_medium
285 pci_conf[0x4c] = 0x4d;
286 pci_conf[0x4e] = 0x03;
287 pci_conf[0x4f] = 0x00;
288 pci_conf[0x60] = 0x80;
aurel32477afee2008-03-28 22:28:45 +0000289 pci_conf[0x61] = 0x80;
290 pci_conf[0x62] = 0x80;
291 pci_conf[0x63] = 0x80;
pbrook502a5392006-05-13 16:11:23 +0000292 pci_conf[0x69] = 0x02;
293 pci_conf[0x70] = 0x80;
294 pci_conf[0x76] = 0x0c;
295 pci_conf[0x77] = 0x0c;
296 pci_conf[0x78] = 0x02;
297 pci_conf[0x79] = 0x00;
298 pci_conf[0x80] = 0x00;
299 pci_conf[0x82] = 0x00;
300 pci_conf[0xa0] = 0x08;
pbrook502a5392006-05-13 16:11:23 +0000301 pci_conf[0xa2] = 0x00;
302 pci_conf[0xa3] = 0x00;
303 pci_conf[0xa4] = 0x00;
304 pci_conf[0xa5] = 0x00;
305 pci_conf[0xa6] = 0x00;
306 pci_conf[0xa7] = 0x00;
307 pci_conf[0xa8] = 0x0f;
308 pci_conf[0xaa] = 0x00;
309 pci_conf[0xab] = 0x00;
310 pci_conf[0xac] = 0x00;
311 pci_conf[0xae] = 0x00;
Gleb Natapov15a19562009-06-17 19:32:01 +0300312
Juan Quintela83726152009-08-28 15:28:23 +0200313 memset(d->pci_irq_levels, 0, sizeof(d->pci_irq_levels));
pbrook502a5392006-05-13 16:11:23 +0000314}
315
Juan Quintelad1f171b2009-08-28 15:28:27 +0200316static const VMStateDescription vmstate_piix3 = {
317 .name = "PIIX3",
318 .version_id = 3,
319 .minimum_version_id = 2,
320 .minimum_version_id_old = 2,
321 .fields = (VMStateField []) {
322 VMSTATE_PCI_DEVICE(dev, PIIX3State),
323 VMSTATE_INT32_ARRAY_V(pci_irq_levels, PIIX3State, 4, 3),
324 VMSTATE_END_OF_LIST()
Juan Quintelada641822009-08-28 15:28:24 +0200325 }
Juan Quintelad1f171b2009-08-28 15:28:27 +0200326};
bellard1941d192006-08-17 10:46:34 +0000327
Juan Quintelafd37d882009-08-28 15:28:18 +0200328static int piix3_initfn(PCIDevice *dev)
pbrook502a5392006-05-13 16:11:23 +0000329{
Juan Quintelafd37d882009-08-28 15:28:18 +0200330 PIIX3State *d = DO_UPCAST(PIIX3State, dev, dev);
pbrook502a5392006-05-13 16:11:23 +0000331 uint8_t *pci_conf;
332
Juan Quintelafd37d882009-08-28 15:28:18 +0200333 isa_bus_new(&d->dev.qdev);
pbrook502a5392006-05-13 16:11:23 +0000334
Juan Quintelafd37d882009-08-28 15:28:18 +0200335 pci_conf = d->dev.config;
aliguorideb54392009-01-26 15:37:35 +0000336 pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_INTEL);
337 pci_config_set_device_id(pci_conf, PCI_DEVICE_ID_INTEL_82371SB_0); // 82371SB PIIX3 PCI-to-ISA bridge (Step A1)
blueswir1173a5432009-02-01 19:26:20 +0000338 pci_config_set_class(pci_conf, PCI_CLASS_BRIDGE_ISA);
pbrook502a5392006-05-13 16:11:23 +0000339
Jan Kiszkaa08d4362009-06-27 09:25:07 +0200340 qemu_register_reset(piix3_reset, d);
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200341 return 0;
pbrook502a5392006-05-13 16:11:23 +0000342}
ths5c2b87e2007-01-15 17:08:08 +0000343
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200344static PCIDeviceInfo i440fx_info[] = {
345 {
346 .qdev.name = "i440FX",
347 .qdev.desc = "Host bridge",
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200348 .qdev.size = sizeof(PCII440FXState),
Juan Quintelabe73cfe2009-12-02 12:36:46 +0100349 .qdev.vmsd = &vmstate_i440fx,
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200350 .qdev.no_user = 1,
351 .init = i440fx_initfn,
352 .config_write = i440fx_write_config,
353 },{
354 .qdev.name = "PIIX3",
355 .qdev.desc = "ISA bridge",
Juan Quintelafd37d882009-08-28 15:28:18 +0200356 .qdev.size = sizeof(PIIX3State),
Juan Quintelabe73cfe2009-12-02 12:36:46 +0100357 .qdev.vmsd = &vmstate_piix3,
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200358 .qdev.no_user = 1,
359 .init = piix3_initfn,
360 },{
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200361 /* end of list */
362 }
363};
364
365static SysBusDeviceInfo i440fx_pcihost_info = {
366 .init = i440fx_pcihost_initfn,
367 .qdev.name = "i440FX-pcihost",
368 .qdev.size = sizeof(I440FXState),
369 .qdev.no_user = 1,
370};
371
372static void i440fx_register(void)
373{
374 sysbus_register_withprop(&i440fx_pcihost_info);
375 pci_qdev_register_many(i440fx_info);
376}
377device_init(i440fx_register);