blob: ed036feb8def45ed89e4fd5e6637c25b8fca691f [file] [log] [blame]
pbrook502a5392006-05-13 16:11:23 +00001/*
2 * QEMU i440FX/PIIX3 PCI Bridge Emulation
3 *
4 * Copyright (c) 2006 Fabrice Bellard
ths5fafdf22007-09-16 21:08:06 +00005 *
pbrook502a5392006-05-13 16:11:23 +00006 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
pbrook87ecb682007-11-17 17:14:51 +000025#include "hw.h"
26#include "pc.h"
27#include "pci.h"
Gerd Hoffmannf75247f2009-07-31 12:30:16 +020028#include "isa.h"
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +020029#include "sysbus.h"
pbrook87ecb682007-11-17 17:14:51 +000030
Anthony Liguoric227f092009-10-01 16:12:16 -050031typedef uint32_t pci_addr_t;
pbrook502a5392006-05-13 16:11:23 +000032#include "pci_host.h"
33
34typedef PCIHostState I440FXState;
35
Juan Quintelafd37d882009-08-28 15:28:18 +020036typedef struct PIIX3State {
37 PCIDevice dev;
Juan Quintela83726152009-08-28 15:28:23 +020038 int pci_irq_levels[4];
Juan Quintelabd7dce82009-08-28 15:28:19 +020039 qemu_irq *pic;
Gerd Hoffmann7cd9eee2009-09-16 22:25:33 +020040} PIIX3State;
Juan Quintelabd7dce82009-08-28 15:28:19 +020041
Juan Quintela0a3bacf2009-08-28 15:28:15 +020042struct PCII440FXState {
43 PCIDevice dev;
Anthony Liguoric227f092009-10-01 16:12:16 -050044 target_phys_addr_t isa_page_descs[384 / 4];
Juan Quintela6c009fa2009-08-28 15:28:16 +020045 uint8_t smm_enabled;
Gerd Hoffmann7cd9eee2009-09-16 22:25:33 +020046 PIIX3State *piix3;
Juan Quintela0a3bacf2009-08-28 15:28:15 +020047};
48
pbrook502a5392006-05-13 16:11:23 +000049static void i440fx_addr_writel(void* opaque, uint32_t addr, uint32_t val)
50{
51 I440FXState *s = opaque;
52 s->config_reg = val;
53}
54
55static uint32_t i440fx_addr_readl(void* opaque, uint32_t addr)
56{
57 I440FXState *s = opaque;
58 return s->config_reg;
59}
60
Juan Quintela5d4e84c2009-08-28 15:28:17 +020061static void piix3_set_irq(void *opaque, int irq_num, int level);
pbrookd2b59312006-09-24 00:16:34 +000062
63/* return the global irq number corresponding to a given device irq
64 pin. We could also use the bus number to have a more precise
65 mapping. */
66static int pci_slot_get_pirq(PCIDevice *pci_dev, int irq_num)
67{
68 int slot_addend;
69 slot_addend = (pci_dev->devfn >> 3) - 1;
70 return (irq_num + slot_addend) & 3;
71}
pbrook502a5392006-05-13 16:11:23 +000072
Juan Quintela0a3bacf2009-08-28 15:28:15 +020073static void update_pam(PCII440FXState *d, uint32_t start, uint32_t end, int r)
bellard84631fd2006-09-24 19:31:43 +000074{
75 uint32_t addr;
76
77 // printf("ISA mapping %08x-0x%08x: %d\n", start, end, r);
78 switch(r) {
79 case 3:
80 /* RAM */
ths5fafdf22007-09-16 21:08:06 +000081 cpu_register_physical_memory(start, end - start,
bellard84631fd2006-09-24 19:31:43 +000082 start);
83 break;
84 case 1:
85 /* ROM (XXX: not quite correct) */
ths5fafdf22007-09-16 21:08:06 +000086 cpu_register_physical_memory(start, end - start,
bellard84631fd2006-09-24 19:31:43 +000087 start | IO_MEM_ROM);
88 break;
89 case 2:
90 case 0:
91 /* XXX: should distinguish read/write cases */
92 for(addr = start; addr < end; addr += 4096) {
ths5fafdf22007-09-16 21:08:06 +000093 cpu_register_physical_memory(addr, 4096,
Juan Quintela6c009fa2009-08-28 15:28:16 +020094 d->isa_page_descs[(addr - 0xa0000) >> 12]);
bellard84631fd2006-09-24 19:31:43 +000095 }
96 break;
97 }
98}
bellardee0ea1d2006-09-24 18:49:13 +000099
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200100static void i440fx_update_memory_mappings(PCII440FXState *d)
bellardee0ea1d2006-09-24 18:49:13 +0000101{
102 int i, r;
bellard84631fd2006-09-24 19:31:43 +0000103 uint32_t smram, addr;
bellardee0ea1d2006-09-24 18:49:13 +0000104
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200105 update_pam(d, 0xf0000, 0x100000, (d->dev.config[0x59] >> 4) & 3);
bellard84631fd2006-09-24 19:31:43 +0000106 for(i = 0; i < 12; i++) {
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200107 r = (d->dev.config[(i >> 1) + 0x5a] >> ((i & 1) * 4)) & 3;
bellard84631fd2006-09-24 19:31:43 +0000108 update_pam(d, 0xc0000 + 0x4000 * i, 0xc0000 + 0x4000 * (i + 1), r);
bellardee0ea1d2006-09-24 18:49:13 +0000109 }
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200110 smram = d->dev.config[0x72];
Juan Quintela6c009fa2009-08-28 15:28:16 +0200111 if ((d->smm_enabled && (smram & 0x08)) || (smram & 0x40)) {
bellard84631fd2006-09-24 19:31:43 +0000112 cpu_register_physical_memory(0xa0000, 0x20000, 0xa0000);
113 } else {
114 for(addr = 0xa0000; addr < 0xc0000; addr += 4096) {
ths5fafdf22007-09-16 21:08:06 +0000115 cpu_register_physical_memory(addr, 4096,
Juan Quintela6c009fa2009-08-28 15:28:16 +0200116 d->isa_page_descs[(addr - 0xa0000) >> 12]);
bellardee0ea1d2006-09-24 18:49:13 +0000117 }
118 }
119}
120
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200121void i440fx_set_smm(PCII440FXState *d, int val)
bellardee0ea1d2006-09-24 18:49:13 +0000122{
123 val = (val != 0);
Juan Quintela6c009fa2009-08-28 15:28:16 +0200124 if (d->smm_enabled != val) {
125 d->smm_enabled = val;
bellardee0ea1d2006-09-24 18:49:13 +0000126 i440fx_update_memory_mappings(d);
127 }
128}
129
130
131/* XXX: suppress when better memory API. We make the assumption that
132 no device (in particular the VGA) changes the memory mappings in
133 the 0xa0000-0x100000 range */
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200134void i440fx_init_memory_mappings(PCII440FXState *d)
bellardee0ea1d2006-09-24 18:49:13 +0000135{
136 int i;
137 for(i = 0; i < 96; i++) {
Juan Quintela6c009fa2009-08-28 15:28:16 +0200138 d->isa_page_descs[i] = cpu_get_physical_page_desc(0xa0000 + i * 0x1000);
bellardee0ea1d2006-09-24 18:49:13 +0000139 }
140}
141
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200142static void i440fx_write_config(PCIDevice *dev,
bellardee0ea1d2006-09-24 18:49:13 +0000143 uint32_t address, uint32_t val, int len)
144{
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200145 PCII440FXState *d = DO_UPCAST(PCII440FXState, dev, dev);
146
bellardee0ea1d2006-09-24 18:49:13 +0000147 /* XXX: implement SMRAM.D_LOCK */
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200148 pci_default_write_config(dev, address, val, len);
bellard84631fd2006-09-24 19:31:43 +0000149 if ((address >= 0x59 && address <= 0x5f) || address == 0x72)
bellardee0ea1d2006-09-24 18:49:13 +0000150 i440fx_update_memory_mappings(d);
151}
152
Juan Quintela0c7d19e2009-08-28 15:28:26 +0200153static int i440fx_load_old(QEMUFile* f, void *opaque, int version_id)
bellardee0ea1d2006-09-24 18:49:13 +0000154{
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200155 PCII440FXState *d = opaque;
balrog52fc1d82007-12-09 23:56:13 +0000156 int ret, i;
bellardee0ea1d2006-09-24 18:49:13 +0000157
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200158 ret = pci_device_load(&d->dev, f);
bellardee0ea1d2006-09-24 18:49:13 +0000159 if (ret < 0)
160 return ret;
161 i440fx_update_memory_mappings(d);
Juan Quintela6c009fa2009-08-28 15:28:16 +0200162 qemu_get_8s(f, &d->smm_enabled);
balrog52fc1d82007-12-09 23:56:13 +0000163
Juan Quintelada641822009-08-28 15:28:24 +0200164 if (version_id == 2)
balrog52fc1d82007-12-09 23:56:13 +0000165 for (i = 0; i < 4; i++)
Gerd Hoffmann7cd9eee2009-09-16 22:25:33 +0200166 d->piix3->pci_irq_levels[i] = qemu_get_be32(f);
balrog52fc1d82007-12-09 23:56:13 +0000167
bellardee0ea1d2006-09-24 18:49:13 +0000168 return 0;
169}
170
Juan Quintelae59fb372009-09-29 22:48:21 +0200171static int i440fx_post_load(void *opaque, int version_id)
Juan Quintela0c7d19e2009-08-28 15:28:26 +0200172{
173 PCII440FXState *d = opaque;
174
175 i440fx_update_memory_mappings(d);
176 return 0;
177}
178
179static const VMStateDescription vmstate_i440fx = {
180 .name = "I440FX",
181 .version_id = 3,
182 .minimum_version_id = 3,
183 .minimum_version_id_old = 1,
184 .load_state_old = i440fx_load_old,
Juan Quintela752ff2f2009-09-10 03:04:30 +0200185 .post_load = i440fx_post_load,
Juan Quintela0c7d19e2009-08-28 15:28:26 +0200186 .fields = (VMStateField []) {
187 VMSTATE_PCI_DEVICE(dev, PCII440FXState),
188 VMSTATE_UINT8(smm_enabled, PCII440FXState),
189 VMSTATE_END_OF_LIST()
190 }
191};
192
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200193static int i440fx_pcihost_initfn(SysBusDevice *dev)
pbrook502a5392006-05-13 16:11:23 +0000194{
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200195 I440FXState *s = FROM_SYSBUS(I440FXState, dev);
pbrook502a5392006-05-13 16:11:23 +0000196
197 register_ioport_write(0xcf8, 4, 4, i440fx_addr_writel, s);
198 register_ioport_read(0xcf8, 4, 4, i440fx_addr_readl, s);
199
200 register_ioport_write(0xcfc, 4, 1, pci_host_data_writeb, s);
201 register_ioport_write(0xcfc, 4, 2, pci_host_data_writew, s);
202 register_ioport_write(0xcfc, 4, 4, pci_host_data_writel, s);
203 register_ioport_read(0xcfc, 4, 1, pci_host_data_readb, s);
204 register_ioport_read(0xcfc, 4, 2, pci_host_data_readw, s);
205 register_ioport_read(0xcfc, 4, 4, pci_host_data_readl, s);
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200206 return 0;
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200207}
pbrook502a5392006-05-13 16:11:23 +0000208
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200209static int i440fx_initfn(PCIDevice *dev)
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200210{
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200211 PCII440FXState *d = DO_UPCAST(PCII440FXState, dev, dev);
bellardee0ea1d2006-09-24 18:49:13 +0000212
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200213 pci_config_set_vendor_id(d->dev.config, PCI_VENDOR_ID_INTEL);
214 pci_config_set_device_id(d->dev.config, PCI_DEVICE_ID_INTEL_82441);
215 d->dev.config[0x08] = 0x02; // revision
216 pci_config_set_class(d->dev.config, PCI_CLASS_BRIDGE_HOST);
217 d->dev.config[PCI_HEADER_TYPE] = PCI_HEADER_TYPE_NORMAL; // header_type
218
219 d->dev.config[0x72] = 0x02; /* SMRAM */
bellardee0ea1d2006-09-24 18:49:13 +0000220
Juan Quintela0c7d19e2009-08-28 15:28:26 +0200221 vmstate_register(0, &vmstate_i440fx, d);
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200222 return 0;
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200223}
224
Juan Quintela85a750c2009-08-28 15:28:20 +0200225PCIBus *i440fx_init(PCII440FXState **pi440fx_state, int *piix3_devfn, qemu_irq *pic)
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200226{
227 DeviceState *dev;
228 PCIBus *b;
229 PCIDevice *d;
230 I440FXState *s;
Gerd Hoffmann7cd9eee2009-09-16 22:25:33 +0200231 PIIX3State *piix3;
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200232
233 dev = qdev_create(NULL, "i440FX-pcihost");
234 s = FROM_SYSBUS(I440FXState, sysbus_from_qdev(dev));
Gerd Hoffmann7cd9eee2009-09-16 22:25:33 +0200235 b = pci_bus_new(&s->busdev.qdev, NULL, 0);
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200236 s->bus = b;
Markus Armbrustere23a1b32009-10-07 01:15:58 +0200237 qdev_init_nofail(dev);
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200238
239 d = pci_create_simple(b, 0, "i440FX");
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200240 *pi440fx_state = DO_UPCAST(PCII440FXState, dev, d);
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200241
Gerd Hoffmann7cd9eee2009-09-16 22:25:33 +0200242 piix3 = DO_UPCAST(PIIX3State, dev,
Juan Quintelafd83e9b2009-08-28 15:28:21 +0200243 pci_create_simple(b, -1, "PIIX3"));
Gerd Hoffmann7cd9eee2009-09-16 22:25:33 +0200244 piix3->pic = pic;
245 pci_bus_irqs(b, piix3_set_irq, pci_slot_get_pirq, piix3, 4);
246 (*pi440fx_state)->piix3 = piix3;
247
248 *piix3_devfn = piix3->dev.devfn;
Juan Quintela85a750c2009-08-28 15:28:20 +0200249
pbrook502a5392006-05-13 16:11:23 +0000250 return b;
251}
252
253/* PIIX3 PCI to ISA bridge */
254
Juan Quintela5d4e84c2009-08-28 15:28:17 +0200255static void piix3_set_irq(void *opaque, int irq_num, int level)
pbrook502a5392006-05-13 16:11:23 +0000256{
pbrookd2b59312006-09-24 00:16:34 +0000257 int i, pic_irq, pic_level;
Gerd Hoffmann7cd9eee2009-09-16 22:25:33 +0200258 PIIX3State *piix3 = opaque;
pbrook502a5392006-05-13 16:11:23 +0000259
Gerd Hoffmann7cd9eee2009-09-16 22:25:33 +0200260 piix3->pci_irq_levels[irq_num] = level;
pbrook502a5392006-05-13 16:11:23 +0000261
262 /* now we change the pic irq level according to the piix irq mappings */
263 /* XXX: optimize */
Gerd Hoffmann7cd9eee2009-09-16 22:25:33 +0200264 pic_irq = piix3->dev.config[0x60 + irq_num];
pbrook502a5392006-05-13 16:11:23 +0000265 if (pic_irq < 16) {
pbrookd2b59312006-09-24 00:16:34 +0000266 /* The pic level is the logical OR of all the PCI irqs mapped
pbrook502a5392006-05-13 16:11:23 +0000267 to it */
268 pic_level = 0;
pbrookd2b59312006-09-24 00:16:34 +0000269 for (i = 0; i < 4; i++) {
Gerd Hoffmann7cd9eee2009-09-16 22:25:33 +0200270 if (pic_irq == piix3->dev.config[0x60 + i])
271 pic_level |= piix3->pci_irq_levels[i];
pbrookd2b59312006-09-24 00:16:34 +0000272 }
Gerd Hoffmann7cd9eee2009-09-16 22:25:33 +0200273 qemu_set_irq(piix3->pic[pic_irq], pic_level);
pbrook502a5392006-05-13 16:11:23 +0000274 }
275}
276
Gleb Natapov15a19562009-06-17 19:32:01 +0300277static void piix3_reset(void *opaque)
pbrook502a5392006-05-13 16:11:23 +0000278{
Juan Quintelafd37d882009-08-28 15:28:18 +0200279 PIIX3State *d = opaque;
280 uint8_t *pci_conf = d->dev.config;
pbrook502a5392006-05-13 16:11:23 +0000281
282 pci_conf[0x04] = 0x07; // master, memory and I/O
283 pci_conf[0x05] = 0x00;
284 pci_conf[0x06] = 0x00;
285 pci_conf[0x07] = 0x02; // PCI_status_devsel_medium
286 pci_conf[0x4c] = 0x4d;
287 pci_conf[0x4e] = 0x03;
288 pci_conf[0x4f] = 0x00;
289 pci_conf[0x60] = 0x80;
aurel32477afee2008-03-28 22:28:45 +0000290 pci_conf[0x61] = 0x80;
291 pci_conf[0x62] = 0x80;
292 pci_conf[0x63] = 0x80;
pbrook502a5392006-05-13 16:11:23 +0000293 pci_conf[0x69] = 0x02;
294 pci_conf[0x70] = 0x80;
295 pci_conf[0x76] = 0x0c;
296 pci_conf[0x77] = 0x0c;
297 pci_conf[0x78] = 0x02;
298 pci_conf[0x79] = 0x00;
299 pci_conf[0x80] = 0x00;
300 pci_conf[0x82] = 0x00;
301 pci_conf[0xa0] = 0x08;
pbrook502a5392006-05-13 16:11:23 +0000302 pci_conf[0xa2] = 0x00;
303 pci_conf[0xa3] = 0x00;
304 pci_conf[0xa4] = 0x00;
305 pci_conf[0xa5] = 0x00;
306 pci_conf[0xa6] = 0x00;
307 pci_conf[0xa7] = 0x00;
308 pci_conf[0xa8] = 0x0f;
309 pci_conf[0xaa] = 0x00;
310 pci_conf[0xab] = 0x00;
311 pci_conf[0xac] = 0x00;
312 pci_conf[0xae] = 0x00;
Gleb Natapov15a19562009-06-17 19:32:01 +0300313
Juan Quintela83726152009-08-28 15:28:23 +0200314 memset(d->pci_irq_levels, 0, sizeof(d->pci_irq_levels));
pbrook502a5392006-05-13 16:11:23 +0000315}
316
Juan Quintelad1f171b2009-08-28 15:28:27 +0200317static const VMStateDescription vmstate_piix3 = {
318 .name = "PIIX3",
319 .version_id = 3,
320 .minimum_version_id = 2,
321 .minimum_version_id_old = 2,
322 .fields = (VMStateField []) {
323 VMSTATE_PCI_DEVICE(dev, PIIX3State),
324 VMSTATE_INT32_ARRAY_V(pci_irq_levels, PIIX3State, 4, 3),
325 VMSTATE_END_OF_LIST()
Juan Quintelada641822009-08-28 15:28:24 +0200326 }
Juan Quintelad1f171b2009-08-28 15:28:27 +0200327};
bellard1941d192006-08-17 10:46:34 +0000328
Juan Quintelafd37d882009-08-28 15:28:18 +0200329static int piix3_initfn(PCIDevice *dev)
pbrook502a5392006-05-13 16:11:23 +0000330{
Juan Quintelafd37d882009-08-28 15:28:18 +0200331 PIIX3State *d = DO_UPCAST(PIIX3State, dev, dev);
pbrook502a5392006-05-13 16:11:23 +0000332 uint8_t *pci_conf;
333
Juan Quintelafd37d882009-08-28 15:28:18 +0200334 isa_bus_new(&d->dev.qdev);
Juan Quintelad1f171b2009-08-28 15:28:27 +0200335 vmstate_register(0, &vmstate_piix3, d);
pbrook502a5392006-05-13 16:11:23 +0000336
Juan Quintelafd37d882009-08-28 15:28:18 +0200337 pci_conf = d->dev.config;
aliguorideb54392009-01-26 15:37:35 +0000338 pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_INTEL);
339 pci_config_set_device_id(pci_conf, PCI_DEVICE_ID_INTEL_82371SB_0); // 82371SB PIIX3 PCI-to-ISA bridge (Step A1)
blueswir1173a5432009-02-01 19:26:20 +0000340 pci_config_set_class(pci_conf, PCI_CLASS_BRIDGE_ISA);
Isaku Yamahata6407f372009-05-03 19:03:00 +0000341 pci_conf[PCI_HEADER_TYPE] =
342 PCI_HEADER_TYPE_NORMAL | PCI_HEADER_TYPE_MULTI_FUNCTION; // header_type = PCI_multifunction, generic
pbrook502a5392006-05-13 16:11:23 +0000343
344 piix3_reset(d);
Jan Kiszkaa08d4362009-06-27 09:25:07 +0200345 qemu_register_reset(piix3_reset, d);
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200346 return 0;
pbrook502a5392006-05-13 16:11:23 +0000347}
ths5c2b87e2007-01-15 17:08:08 +0000348
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200349static PCIDeviceInfo i440fx_info[] = {
350 {
351 .qdev.name = "i440FX",
352 .qdev.desc = "Host bridge",
Juan Quintela0a3bacf2009-08-28 15:28:15 +0200353 .qdev.size = sizeof(PCII440FXState),
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200354 .qdev.no_user = 1,
355 .init = i440fx_initfn,
356 .config_write = i440fx_write_config,
357 },{
358 .qdev.name = "PIIX3",
359 .qdev.desc = "ISA bridge",
Juan Quintelafd37d882009-08-28 15:28:18 +0200360 .qdev.size = sizeof(PIIX3State),
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200361 .qdev.no_user = 1,
362 .init = piix3_initfn,
363 },{
Gerd Hoffmann8a14daa2009-07-22 15:17:01 +0200364 /* end of list */
365 }
366};
367
368static SysBusDeviceInfo i440fx_pcihost_info = {
369 .init = i440fx_pcihost_initfn,
370 .qdev.name = "i440FX-pcihost",
371 .qdev.size = sizeof(I440FXState),
372 .qdev.no_user = 1,
373};
374
375static void i440fx_register(void)
376{
377 sysbus_register_withprop(&i440fx_pcihost_info);
378 pci_qdev_register_many(i440fx_info);
379}
380device_init(i440fx_register);