blob: cfd327c292ee1798db44ac764f2a9dc0d0445a20 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070041/**
42 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
43 * @intel_dp: DP struct
44 *
45 * If a CPU or PCH DP output is attached to an eDP panel, this function
46 * will return true, and false otherwise.
47 */
48static bool is_edp(struct intel_dp *intel_dp)
49{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020050 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
51
52 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070053}
54
55/**
56 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
57 * @intel_dp: DP struct
58 *
59 * Returns true if the given DP struct corresponds to a PCH DP port attached
60 * to an eDP panel, false otherwise. Helpful for determining whether we
61 * may need FDI resources for a given DP output or not.
62 */
63static bool is_pch_edp(struct intel_dp *intel_dp)
64{
65 return intel_dp->is_pch_edp;
66}
67
Adam Jackson1c958222011-10-14 17:22:25 -040068/**
69 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
70 * @intel_dp: DP struct
71 *
72 * Returns true if the given DP struct corresponds to a CPU eDP port.
73 */
74static bool is_cpu_edp(struct intel_dp *intel_dp)
75{
76 return is_edp(intel_dp) && !is_pch_edp(intel_dp);
77}
78
Paulo Zanoni30add222012-10-26 19:05:45 -020079static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Chris Wilsonea5b2132010-08-04 13:50:23 +010080{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020081 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
82
83 return intel_dig_port->base.base.dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +010084}
Keith Packarda4fc5ed2009-04-07 16:16:42 -070085
Chris Wilsondf0e9242010-09-09 16:20:55 +010086static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
87{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020088 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010089}
90
Jesse Barnes814948a2010-10-07 16:01:09 -070091/**
92 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
93 * @encoder: DRM encoder
94 *
95 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
96 * by intel_display.c.
97 */
98bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
99{
100 struct intel_dp *intel_dp;
101
102 if (!encoder)
103 return false;
104
105 intel_dp = enc_to_intel_dp(encoder);
106
107 return is_pch_edp(intel_dp);
108}
109
Chris Wilsonea5b2132010-08-04 13:50:23 +0100110static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700111
112static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100113intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700114{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700115 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700116
117 switch (max_link_bw) {
118 case DP_LINK_BW_1_62:
119 case DP_LINK_BW_2_7:
120 break;
121 default:
122 max_link_bw = DP_LINK_BW_1_62;
123 break;
124 }
125 return max_link_bw;
126}
127
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400128/*
129 * The units on the numbers in the next two are... bizarre. Examples will
130 * make it clearer; this one parallels an example in the eDP spec.
131 *
132 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
133 *
134 * 270000 * 1 * 8 / 10 == 216000
135 *
136 * The actual data capacity of that configuration is 2.16Gbit/s, so the
137 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
138 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
139 * 119000. At 18bpp that's 2142000 kilobits per second.
140 *
141 * Thus the strange-looking division by 10 in intel_dp_link_required, to
142 * get the result in decakilobits instead of kilobits.
143 */
144
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700145static int
Keith Packardc8982612012-01-25 08:16:25 -0800146intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700147{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400148 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700149}
150
151static int
Dave Airliefe27d532010-06-30 11:46:17 +1000152intel_dp_max_data_rate(int max_link_clock, int max_lanes)
153{
154 return (max_link_clock * max_lanes * 8) / 10;
155}
156
157static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700158intel_dp_mode_valid(struct drm_connector *connector,
159 struct drm_display_mode *mode)
160{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100161 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300162 struct intel_connector *intel_connector = to_intel_connector(connector);
163 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100164 int target_clock = mode->clock;
165 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700166
Jani Nikuladd06f902012-10-19 14:51:50 +0300167 if (is_edp(intel_dp) && fixed_mode) {
168 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100169 return MODE_PANEL;
170
Jani Nikuladd06f902012-10-19 14:51:50 +0300171 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100172 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200173
174 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100175 }
176
Daniel Vetter36008362013-03-27 00:44:59 +0100177 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
178 max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
179
180 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
181 mode_rate = intel_dp_link_required(target_clock, 18);
182
183 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200184 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185
186 if (mode->clock < 10000)
187 return MODE_CLOCK_LOW;
188
Daniel Vetter0af78a22012-05-23 11:30:55 +0200189 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
190 return MODE_H_ILLEGAL;
191
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700192 return MODE_OK;
193}
194
195static uint32_t
196pack_aux(uint8_t *src, int src_bytes)
197{
198 int i;
199 uint32_t v = 0;
200
201 if (src_bytes > 4)
202 src_bytes = 4;
203 for (i = 0; i < src_bytes; i++)
204 v |= ((uint32_t) src[i]) << ((3-i) * 8);
205 return v;
206}
207
208static void
209unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
210{
211 int i;
212 if (dst_bytes > 4)
213 dst_bytes = 4;
214 for (i = 0; i < dst_bytes; i++)
215 dst[i] = src >> ((3-i) * 8);
216}
217
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700218/* hrawclock is 1/4 the FSB frequency */
219static int
220intel_hrawclk(struct drm_device *dev)
221{
222 struct drm_i915_private *dev_priv = dev->dev_private;
223 uint32_t clkcfg;
224
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530225 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
226 if (IS_VALLEYVIEW(dev))
227 return 200;
228
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700229 clkcfg = I915_READ(CLKCFG);
230 switch (clkcfg & CLKCFG_FSB_MASK) {
231 case CLKCFG_FSB_400:
232 return 100;
233 case CLKCFG_FSB_533:
234 return 133;
235 case CLKCFG_FSB_667:
236 return 166;
237 case CLKCFG_FSB_800:
238 return 200;
239 case CLKCFG_FSB_1067:
240 return 266;
241 case CLKCFG_FSB_1333:
242 return 333;
243 /* these two are just a guess; one of them might be right */
244 case CLKCFG_FSB_1600:
245 case CLKCFG_FSB_1600_ALT:
246 return 400;
247 default:
248 return 133;
249 }
250}
251
Keith Packardebf33b12011-09-29 15:53:27 -0700252static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
253{
Paulo Zanoni30add222012-10-26 19:05:45 -0200254 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700255 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700256 u32 pp_stat_reg;
Keith Packardebf33b12011-09-29 15:53:27 -0700257
Jesse Barnes453c5422013-03-28 09:55:41 -0700258 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
259 return (I915_READ(pp_stat_reg) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700260}
261
262static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
263{
Paulo Zanoni30add222012-10-26 19:05:45 -0200264 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700265 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700266 u32 pp_ctrl_reg;
Keith Packardebf33b12011-09-29 15:53:27 -0700267
Jesse Barnes453c5422013-03-28 09:55:41 -0700268 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
269 return (I915_READ(pp_ctrl_reg) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700270}
271
Keith Packard9b984da2011-09-19 13:54:47 -0700272static void
273intel_dp_check_edp(struct intel_dp *intel_dp)
274{
Paulo Zanoni30add222012-10-26 19:05:45 -0200275 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700276 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700277 u32 pp_stat_reg, pp_ctrl_reg;
Keith Packardebf33b12011-09-29 15:53:27 -0700278
Keith Packard9b984da2011-09-19 13:54:47 -0700279 if (!is_edp(intel_dp))
280 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700281
282 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
283 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
284
Keith Packardebf33b12011-09-29 15:53:27 -0700285 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700286 WARN(1, "eDP powered off while attempting aux channel communication.\n");
287 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700288 I915_READ(pp_stat_reg),
289 I915_READ(pp_ctrl_reg));
Keith Packard9b984da2011-09-19 13:54:47 -0700290 }
291}
292
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100293static uint32_t
294intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
295{
296 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
297 struct drm_device *dev = intel_dig_port->base.base.dev;
298 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300299 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100300 uint32_t status;
301 bool done;
302
Daniel Vetteref04f002012-12-01 21:03:59 +0100303#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100304 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300305 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300306 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100307 else
308 done = wait_for_atomic(C, 10) == 0;
309 if (!done)
310 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
311 has_aux_irq);
312#undef C
313
314 return status;
315}
316
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700317static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100318intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700319 uint8_t *send, int send_bytes,
320 uint8_t *recv, int recv_size)
321{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200322 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
323 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700324 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300325 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700326 uint32_t ch_data = ch_ctl + 4;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100327 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700328 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700329 uint32_t aux_clock_divider;
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200330 int try, precharge;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100331 bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);
332
333 /* dp aux is extremely sensitive to irq latency, hence request the
334 * lowest possible wakeup latency and so prevent the cpu from going into
335 * deep sleep states.
336 */
337 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338
Keith Packard9b984da2011-09-19 13:54:47 -0700339 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700340 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700341 * and would like to run at 2MHz. So, take the
342 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700343 *
344 * Note that PCH attached eDP panels should use a 125MHz input
345 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700346 */
Adam Jackson1c958222011-10-14 17:22:25 -0400347 if (is_cpu_edp(intel_dp)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200348 if (HAS_DDI(dev))
Paulo Zanonib8fc2f62012-10-23 18:30:05 -0200349 aux_clock_divider = intel_ddi_get_cdclk_freq(dev_priv) >> 1;
350 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530351 aux_clock_divider = 100;
352 else if (IS_GEN6(dev) || IS_GEN7(dev))
Keith Packard1a2eb462011-11-16 16:26:07 -0800353 aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
Zhenyu Wange3421a12010-04-08 09:43:27 +0800354 else
355 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
Jani Nikula2c55c332013-04-09 08:11:00 +0300356 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
357 /* Workaround for non-ULT HSW */
358 aux_clock_divider = 74;
359 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter6b3ec1c2012-10-20 20:57:44 +0200360 aux_clock_divider = DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Jani Nikula2c55c332013-04-09 08:11:00 +0300361 } else {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800362 aux_clock_divider = intel_hrawclk(dev) / 2;
Jani Nikula2c55c332013-04-09 08:11:00 +0300363 }
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800364
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200365 if (IS_GEN6(dev))
366 precharge = 3;
367 else
368 precharge = 5;
369
Jesse Barnes11bee432011-08-01 15:02:20 -0700370 /* Try to wait for any previous AUX channel activity */
371 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100372 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700373 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
374 break;
375 msleep(1);
376 }
377
378 if (try == 3) {
379 WARN(1, "dp_aux_ch not started status 0x%08x\n",
380 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100381 ret = -EBUSY;
382 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100383 }
384
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700385 /* Must try at least 3 times according to DP spec */
386 for (try = 0; try < 5; try++) {
387 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100388 for (i = 0; i < send_bytes; i += 4)
389 I915_WRITE(ch_data + i,
390 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400391
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700392 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100393 I915_WRITE(ch_ctl,
394 DP_AUX_CH_CTL_SEND_BUSY |
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100395 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100396 DP_AUX_CH_CTL_TIME_OUT_400us |
397 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
398 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
399 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
400 DP_AUX_CH_CTL_DONE |
401 DP_AUX_CH_CTL_TIME_OUT_ERROR |
402 DP_AUX_CH_CTL_RECEIVE_ERROR);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100403
404 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400405
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700406 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100407 I915_WRITE(ch_ctl,
408 status |
409 DP_AUX_CH_CTL_DONE |
410 DP_AUX_CH_CTL_TIME_OUT_ERROR |
411 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400412
413 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
414 DP_AUX_CH_CTL_RECEIVE_ERROR))
415 continue;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100416 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700417 break;
418 }
419
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700420 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700421 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100422 ret = -EBUSY;
423 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700424 }
425
426 /* Check for timeout or receive error.
427 * Timeouts occur when the sink is not connected
428 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700429 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700430 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100431 ret = -EIO;
432 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700433 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700434
435 /* Timeouts occur when the device isn't connected, so they're
436 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700437 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800438 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100439 ret = -ETIMEDOUT;
440 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700441 }
442
443 /* Unload any bytes sent back from the other side */
444 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
445 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700446 if (recv_bytes > recv_size)
447 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400448
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100449 for (i = 0; i < recv_bytes; i += 4)
450 unpack_aux(I915_READ(ch_data + i),
451 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700452
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100453 ret = recv_bytes;
454out:
455 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
456
457 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700458}
459
460/* Write data to the aux channel in native mode */
461static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100462intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700463 uint16_t address, uint8_t *send, int send_bytes)
464{
465 int ret;
466 uint8_t msg[20];
467 int msg_bytes;
468 uint8_t ack;
469
Keith Packard9b984da2011-09-19 13:54:47 -0700470 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700471 if (send_bytes > 16)
472 return -1;
473 msg[0] = AUX_NATIVE_WRITE << 4;
474 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800475 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700476 msg[3] = send_bytes - 1;
477 memcpy(&msg[4], send, send_bytes);
478 msg_bytes = send_bytes + 4;
479 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100480 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700481 if (ret < 0)
482 return ret;
483 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
484 break;
485 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
486 udelay(100);
487 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700488 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700489 }
490 return send_bytes;
491}
492
493/* Write a single byte to the aux channel in native mode */
494static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100495intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700496 uint16_t address, uint8_t byte)
497{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100498 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700499}
500
501/* read bytes from a native aux channel */
502static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100503intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700504 uint16_t address, uint8_t *recv, int recv_bytes)
505{
506 uint8_t msg[4];
507 int msg_bytes;
508 uint8_t reply[20];
509 int reply_bytes;
510 uint8_t ack;
511 int ret;
512
Keith Packard9b984da2011-09-19 13:54:47 -0700513 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700514 msg[0] = AUX_NATIVE_READ << 4;
515 msg[1] = address >> 8;
516 msg[2] = address & 0xff;
517 msg[3] = recv_bytes - 1;
518
519 msg_bytes = 4;
520 reply_bytes = recv_bytes + 1;
521
522 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100523 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700524 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700525 if (ret == 0)
526 return -EPROTO;
527 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700528 return ret;
529 ack = reply[0];
530 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
531 memcpy(recv, reply + 1, ret - 1);
532 return ret - 1;
533 }
534 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
535 udelay(100);
536 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700537 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700538 }
539}
540
541static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000542intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
543 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700544{
Dave Airlieab2c0672009-12-04 10:55:24 +1000545 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100546 struct intel_dp *intel_dp = container_of(adapter,
547 struct intel_dp,
548 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000549 uint16_t address = algo_data->address;
550 uint8_t msg[5];
551 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000552 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000553 int msg_bytes;
554 int reply_bytes;
555 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700556
Keith Packard9b984da2011-09-19 13:54:47 -0700557 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000558 /* Set up the command byte */
559 if (mode & MODE_I2C_READ)
560 msg[0] = AUX_I2C_READ << 4;
561 else
562 msg[0] = AUX_I2C_WRITE << 4;
563
564 if (!(mode & MODE_I2C_STOP))
565 msg[0] |= AUX_I2C_MOT << 4;
566
567 msg[1] = address >> 8;
568 msg[2] = address;
569
570 switch (mode) {
571 case MODE_I2C_WRITE:
572 msg[3] = 0;
573 msg[4] = write_byte;
574 msg_bytes = 5;
575 reply_bytes = 1;
576 break;
577 case MODE_I2C_READ:
578 msg[3] = 0;
579 msg_bytes = 4;
580 reply_bytes = 2;
581 break;
582 default:
583 msg_bytes = 3;
584 reply_bytes = 1;
585 break;
586 }
587
David Flynn8316f332010-12-08 16:10:21 +0000588 for (retry = 0; retry < 5; retry++) {
589 ret = intel_dp_aux_ch(intel_dp,
590 msg, msg_bytes,
591 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000592 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000593 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000594 return ret;
595 }
David Flynn8316f332010-12-08 16:10:21 +0000596
597 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
598 case AUX_NATIVE_REPLY_ACK:
599 /* I2C-over-AUX Reply field is only valid
600 * when paired with AUX ACK.
601 */
602 break;
603 case AUX_NATIVE_REPLY_NACK:
604 DRM_DEBUG_KMS("aux_ch native nack\n");
605 return -EREMOTEIO;
606 case AUX_NATIVE_REPLY_DEFER:
Jani Nikulad113fee2013-09-20 16:42:15 +0300607 /*
608 * For now, just give more slack to branch devices. We
609 * could check the DPCD for I2C bit rate capabilities,
610 * and if available, adjust the interval. We could also
611 * be more careful with DP-to-Legacy adapters where a
612 * long legacy cable may force very low I2C bit rates.
613 */
614 if (intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
615 DP_DWN_STRM_PORT_PRESENT)
616 usleep_range(500, 600);
617 else
618 usleep_range(300, 400);
David Flynn8316f332010-12-08 16:10:21 +0000619 continue;
620 default:
621 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
622 reply[0]);
623 return -EREMOTEIO;
624 }
625
Dave Airlieab2c0672009-12-04 10:55:24 +1000626 switch (reply[0] & AUX_I2C_REPLY_MASK) {
627 case AUX_I2C_REPLY_ACK:
628 if (mode == MODE_I2C_READ) {
629 *read_byte = reply[1];
630 }
631 return reply_bytes - 1;
632 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000633 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000634 return -EREMOTEIO;
635 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000636 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000637 udelay(100);
638 break;
639 default:
David Flynn8316f332010-12-08 16:10:21 +0000640 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000641 return -EREMOTEIO;
642 }
643 }
David Flynn8316f332010-12-08 16:10:21 +0000644
645 DRM_ERROR("too many retries, giving up\n");
646 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700647}
648
649static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100650intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800651 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700652{
Keith Packard0b5c5412011-09-28 16:41:05 -0700653 int ret;
654
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800655 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100656 intel_dp->algo.running = false;
657 intel_dp->algo.address = 0;
658 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700659
Akshay Joshi0206e352011-08-16 15:34:10 -0400660 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100661 intel_dp->adapter.owner = THIS_MODULE;
662 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400663 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100664 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
665 intel_dp->adapter.algo_data = &intel_dp->algo;
666 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
667
Keith Packard0b5c5412011-09-28 16:41:05 -0700668 ironlake_edp_panel_vdd_on(intel_dp);
669 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700670 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700671 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700672}
673
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200674bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100675intel_dp_compute_config(struct intel_encoder *encoder,
676 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700677{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100678 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100679 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100680 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
681 struct drm_display_mode *mode = &pipe_config->requested_mode;
682 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jani Nikuladd06f902012-10-19 14:51:50 +0300683 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700684 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200685 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100686 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200687 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700688 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
Daniel Vetter36008362013-03-27 00:44:59 +0100689 int target_clock, link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700690
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100691 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && !is_cpu_edp(intel_dp))
692 pipe_config->has_pch_encoder = true;
693
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200694 pipe_config->has_dp_encoder = true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700695
Jani Nikuladd06f902012-10-19 14:51:50 +0300696 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
697 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
698 adjusted_mode);
Yuly Novikov53b41832012-10-26 12:04:00 +0300699 intel_pch_panel_fitting(dev,
700 intel_connector->panel.fitting_mode,
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100701 mode, adjusted_mode);
Zhao Yakui0d3a1bee2010-07-19 09:43:13 +0100702 }
Daniel Vetter36008362013-03-27 00:44:59 +0100703 /* We need to take the panel's fixed mode into account. */
704 target_clock = adjusted_mode->clock;
Zhao Yakui0d3a1bee2010-07-19 09:43:13 +0100705
Daniel Vettercb1793c2012-06-04 18:39:21 +0200706 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200707 return false;
708
Daniel Vetter083f9562012-04-20 20:23:49 +0200709 DRM_DEBUG_KMS("DP link computation with max lane count %i "
710 "max bw %02x pixel clock %iKHz\n",
Daniel Vetter71244652012-06-04 18:39:20 +0200711 max_lane_count, bws[max_clock], adjusted_mode->clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200712
Daniel Vetter36008362013-03-27 00:44:59 +0100713 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
714 * bpc in between. */
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200715 bpp = min_t(int, 8*3, pipe_config->pipe_bpp);
Daniel Vetter657445f2013-05-04 10:09:18 +0200716 if (is_edp(intel_dp) && dev_priv->edp.bpp)
717 bpp = min_t(int, bpp, dev_priv->edp.bpp);
718
Daniel Vetter36008362013-03-27 00:44:59 +0100719 for (; bpp >= 6*3; bpp -= 2*3) {
720 mode_rate = intel_dp_link_required(target_clock, bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200721
Daniel Vetter36008362013-03-27 00:44:59 +0100722 for (clock = 0; clock <= max_clock; clock++) {
723 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
724 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
725 link_avail = intel_dp_max_data_rate(link_clock,
726 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200727
Daniel Vetter36008362013-03-27 00:44:59 +0100728 if (mode_rate <= link_avail) {
729 goto found;
730 }
731 }
732 }
733 }
734
735 return false;
736
737found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200738 if (intel_dp->color_range_auto) {
739 /*
740 * See:
741 * CEA-861-E - 5.1 Default Encoding Parameters
742 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
743 */
Thierry Reding18316c82012-12-20 15:41:44 +0100744 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200745 intel_dp->color_range = DP_COLOR_RANGE_16_235;
746 else
747 intel_dp->color_range = 0;
748 }
749
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200750 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100751 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200752
Daniel Vetter36008362013-03-27 00:44:59 +0100753 intel_dp->link_bw = bws[clock];
754 intel_dp->lane_count = lane_count;
755 adjusted_mode->clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetter657445f2013-05-04 10:09:18 +0200756 pipe_config->pipe_bpp = bpp;
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100757 pipe_config->pixel_target_clock = target_clock;
Daniel Vetterc4867932012-04-10 10:42:36 +0200758
Daniel Vetter36008362013-03-27 00:44:59 +0100759 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
760 intel_dp->link_bw, intel_dp->lane_count,
761 adjusted_mode->clock, bpp);
762 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
763 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700764
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200765 intel_link_compute_m_n(bpp, lane_count,
766 target_clock, adjusted_mode->clock,
767 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700768
Daniel Vetter36008362013-03-27 00:44:59 +0100769 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700770}
771
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300772void intel_dp_init_link_config(struct intel_dp *intel_dp)
773{
774 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
775 intel_dp->link_configuration[0] = intel_dp->link_bw;
776 intel_dp->link_configuration[1] = intel_dp->lane_count;
777 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
778 /*
779 * Check for DPCD version > 1.1 and enhanced framing support
780 */
781 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
782 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
783 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
784 }
785}
786
Daniel Vetterea9b6002012-11-29 15:59:31 +0100787static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
788{
789 struct drm_device *dev = crtc->dev;
790 struct drm_i915_private *dev_priv = dev->dev_private;
791 u32 dpa_ctl;
792
793 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
794 dpa_ctl = I915_READ(DP_A);
795 dpa_ctl &= ~DP_PLL_FREQ_MASK;
796
797 if (clock < 200000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100798 /* For a long time we've carried around a ILK-DevA w/a for the
799 * 160MHz clock. If we're really unlucky, it's still required.
800 */
801 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100802 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100803 } else {
804 dpa_ctl |= DP_PLL_FREQ_270MHZ;
805 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100806
Daniel Vetterea9b6002012-11-29 15:59:31 +0100807 I915_WRITE(DP_A, dpa_ctl);
808
809 POSTING_READ(DP_A);
810 udelay(500);
811}
812
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700813static void
814intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
815 struct drm_display_mode *adjusted_mode)
816{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800817 struct drm_device *dev = encoder->dev;
Keith Packard417e8222011-11-01 19:54:11 -0700818 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100819 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200820 struct drm_crtc *crtc = encoder->crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700821 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
822
Keith Packard417e8222011-11-01 19:54:11 -0700823 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800824 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700825 *
826 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800827 * SNB CPU
828 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700829 * CPT PCH
830 *
831 * IBX PCH and CPU are the same for almost everything,
832 * except that the CPU DP PLL is configured in this
833 * register
834 *
835 * CPT PCH is quite different, having many bits moved
836 * to the TRANS_DP_CTL register instead. That
837 * configuration happens (oddly) in ironlake_pch_enable
838 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400839
Keith Packard417e8222011-11-01 19:54:11 -0700840 /* Preserve the BIOS-computed detected bit. This is
841 * supposed to be read-only.
842 */
843 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700844
Keith Packard417e8222011-11-01 19:54:11 -0700845 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700846 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700847
Chris Wilsonea5b2132010-08-04 13:50:23 +0100848 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700849 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100850 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700851 break;
852 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100853 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700854 break;
855 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100856 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700857 break;
858 }
Wu Fengguange0dac652011-09-05 14:25:34 +0800859 if (intel_dp->has_audio) {
860 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
861 pipe_name(intel_crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100862 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Wu Fengguange0dac652011-09-05 14:25:34 +0800863 intel_write_eld(encoder, adjusted_mode);
864 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300865
866 intel_dp_init_link_config(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700867
Keith Packard417e8222011-11-01 19:54:11 -0700868 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800869
Gajanan Bhat19c03922012-09-27 19:13:07 +0530870 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800871 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
872 intel_dp->DP |= DP_SYNC_HS_HIGH;
873 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
874 intel_dp->DP |= DP_SYNC_VS_HIGH;
875 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
876
877 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
878 intel_dp->DP |= DP_ENHANCED_FRAMING;
879
880 intel_dp->DP |= intel_crtc->pipe << 29;
881
882 /* don't miss out required setting for eDP */
Keith Packard1a2eb462011-11-16 16:26:07 -0800883 if (adjusted_mode->clock < 200000)
884 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
885 else
886 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
887 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
Jesse Barnesb2634012013-03-28 09:55:40 -0700888 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200889 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700890
891 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
892 intel_dp->DP |= DP_SYNC_HS_HIGH;
893 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
894 intel_dp->DP |= DP_SYNC_VS_HIGH;
895 intel_dp->DP |= DP_LINK_TRAIN_OFF;
896
897 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
898 intel_dp->DP |= DP_ENHANCED_FRAMING;
899
900 if (intel_crtc->pipe == 1)
901 intel_dp->DP |= DP_PIPEB_SELECT;
902
Jesse Barnesb2634012013-03-28 09:55:40 -0700903 if (is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard417e8222011-11-01 19:54:11 -0700904 /* don't miss out required setting for eDP */
Keith Packard417e8222011-11-01 19:54:11 -0700905 if (adjusted_mode->clock < 200000)
906 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
907 else
908 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
909 }
910 } else {
911 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800912 }
Daniel Vetterea9b6002012-11-29 15:59:31 +0100913
Jesse Barnes5d66d5b2013-03-01 13:14:30 -0800914 if (is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev))
Daniel Vetterea9b6002012-11-29 15:59:31 +0100915 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700916}
917
Keith Packard99ea7122011-11-01 19:57:50 -0700918#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
919#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
920
921#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
922#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
923
924#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
925#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
926
927static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
928 u32 mask,
929 u32 value)
930{
Paulo Zanoni30add222012-10-26 19:05:45 -0200931 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -0700932 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700933 u32 pp_stat_reg, pp_ctrl_reg;
934
935 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
936 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
Keith Packard99ea7122011-11-01 19:57:50 -0700937
938 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700939 mask, value,
940 I915_READ(pp_stat_reg),
941 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -0700942
Jesse Barnes453c5422013-03-28 09:55:41 -0700943 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -0700944 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700945 I915_READ(pp_stat_reg),
946 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -0700947 }
948}
949
950static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
951{
952 DRM_DEBUG_KMS("Wait for panel power on\n");
953 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
954}
955
Keith Packardbd943152011-09-18 23:09:52 -0700956static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
957{
Keith Packardbd943152011-09-18 23:09:52 -0700958 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -0700959 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -0700960}
Keith Packardbd943152011-09-18 23:09:52 -0700961
Keith Packard99ea7122011-11-01 19:57:50 -0700962static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
963{
964 DRM_DEBUG_KMS("Wait for panel power cycle\n");
965 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
966}
Keith Packardbd943152011-09-18 23:09:52 -0700967
Keith Packard99ea7122011-11-01 19:57:50 -0700968
Keith Packard832dd3c2011-11-01 19:34:06 -0700969/* Read the current pp_control value, unlocking the register if it
970 * is locked
971 */
972
Jesse Barnes453c5422013-03-28 09:55:41 -0700973static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -0700974{
Jesse Barnes453c5422013-03-28 09:55:41 -0700975 struct drm_device *dev = intel_dp_to_dev(intel_dp);
976 struct drm_i915_private *dev_priv = dev->dev_private;
977 u32 control;
978 u32 pp_ctrl_reg;
979
980 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
981 control = I915_READ(pp_ctrl_reg);
Keith Packard832dd3c2011-11-01 19:34:06 -0700982
983 control &= ~PANEL_UNLOCK_MASK;
984 control |= PANEL_UNLOCK_REGS;
985 return control;
Keith Packardbd943152011-09-18 23:09:52 -0700986}
987
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -0200988void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -0800989{
Paulo Zanoni30add222012-10-26 19:05:45 -0200990 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -0800991 struct drm_i915_private *dev_priv = dev->dev_private;
992 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -0700993 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -0800994
Keith Packard97af61f572011-09-28 16:23:51 -0700995 if (!is_edp(intel_dp))
996 return;
Keith Packardf01eca22011-09-28 16:48:10 -0700997 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -0800998
Keith Packardbd943152011-09-18 23:09:52 -0700999 WARN(intel_dp->want_panel_vdd,
1000 "eDP VDD already requested on\n");
1001
1002 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001003
Keith Packardbd943152011-09-18 23:09:52 -07001004 if (ironlake_edp_have_panel_vdd(intel_dp)) {
1005 DRM_DEBUG_KMS("eDP VDD already on\n");
1006 return;
1007 }
1008
Keith Packard99ea7122011-11-01 19:57:50 -07001009 if (!ironlake_edp_have_panel_power(intel_dp))
1010 ironlake_wait_panel_power_cycle(intel_dp);
1011
Jesse Barnes453c5422013-03-28 09:55:41 -07001012 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001013 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001014
Jesse Barnes453c5422013-03-28 09:55:41 -07001015 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
1016 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1017
1018 I915_WRITE(pp_ctrl_reg, pp);
1019 POSTING_READ(pp_ctrl_reg);
1020 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1021 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001022 /*
1023 * If the panel wasn't on, delay before accessing aux channel
1024 */
1025 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001026 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001027 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001028 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001029}
1030
Keith Packardbd943152011-09-18 23:09:52 -07001031static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001032{
Paulo Zanoni30add222012-10-26 19:05:45 -02001033 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001034 struct drm_i915_private *dev_priv = dev->dev_private;
1035 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001036 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001037
Daniel Vettera0e99e62012-12-02 01:05:46 +01001038 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1039
Keith Packardbd943152011-09-18 23:09:52 -07001040 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07001041 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001042 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001043
1044 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
1045 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1046
1047 I915_WRITE(pp_ctrl_reg, pp);
1048 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001049
Keith Packardbd943152011-09-18 23:09:52 -07001050 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001051 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1052 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001053 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001054 }
1055}
1056
1057static void ironlake_panel_vdd_work(struct work_struct *__work)
1058{
1059 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1060 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001061 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001062
Keith Packard627f7672011-10-31 11:30:10 -07001063 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001064 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001065 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001066}
1067
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001068void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001069{
Keith Packard97af61f572011-09-28 16:23:51 -07001070 if (!is_edp(intel_dp))
1071 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001072
Keith Packardbd943152011-09-18 23:09:52 -07001073 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1074 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001075
Keith Packardbd943152011-09-18 23:09:52 -07001076 intel_dp->want_panel_vdd = false;
1077
1078 if (sync) {
1079 ironlake_panel_vdd_off_sync(intel_dp);
1080 } else {
1081 /*
1082 * Queue the timer to fire a long
1083 * time from now (relative to the power down delay)
1084 * to keep the panel power up across a sequence of operations
1085 */
1086 schedule_delayed_work(&intel_dp->panel_vdd_work,
1087 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1088 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001089}
1090
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001091void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001092{
Paulo Zanoni30add222012-10-26 19:05:45 -02001093 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001094 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001095 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001096 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001097
Keith Packard97af61f572011-09-28 16:23:51 -07001098 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001099 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001100
1101 DRM_DEBUG_KMS("Turn eDP power on\n");
1102
1103 if (ironlake_edp_have_panel_power(intel_dp)) {
1104 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001105 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001106 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001107
Keith Packard99ea7122011-11-01 19:57:50 -07001108 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001109
Jesse Barnes453c5422013-03-28 09:55:41 -07001110 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001111 if (IS_GEN5(dev)) {
1112 /* ILK workaround: disable reset around power sequence */
1113 pp &= ~PANEL_POWER_RESET;
1114 I915_WRITE(PCH_PP_CONTROL, pp);
1115 POSTING_READ(PCH_PP_CONTROL);
1116 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001117
Keith Packard1c0ae802011-09-19 13:59:29 -07001118 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001119 if (!IS_GEN5(dev))
1120 pp |= PANEL_POWER_RESET;
1121
Jesse Barnes453c5422013-03-28 09:55:41 -07001122 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1123
1124 I915_WRITE(pp_ctrl_reg, pp);
1125 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001126
Keith Packard99ea7122011-11-01 19:57:50 -07001127 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001128
Keith Packard05ce1a42011-09-29 16:33:01 -07001129 if (IS_GEN5(dev)) {
1130 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1131 I915_WRITE(PCH_PP_CONTROL, pp);
1132 POSTING_READ(PCH_PP_CONTROL);
1133 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001134}
1135
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001136void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001137{
Paulo Zanoni30add222012-10-26 19:05:45 -02001138 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001139 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001140 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001141 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001142
Keith Packard97af61f572011-09-28 16:23:51 -07001143 if (!is_edp(intel_dp))
1144 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001145
Keith Packard99ea7122011-11-01 19:57:50 -07001146 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001147
Daniel Vetter6cb49832012-05-20 17:14:50 +02001148 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001149
Jesse Barnes453c5422013-03-28 09:55:41 -07001150 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001151 /* We need to switch off panel power _and_ force vdd, for otherwise some
1152 * panels get very unhappy and cease to work. */
1153 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001154
1155 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1156
1157 I915_WRITE(pp_ctrl_reg, pp);
1158 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001159
Daniel Vetter35a38552012-08-12 22:17:14 +02001160 intel_dp->want_panel_vdd = false;
1161
Keith Packard99ea7122011-11-01 19:57:50 -07001162 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001163}
1164
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001165void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001166{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001167 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1168 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001169 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001170 int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001171 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001172 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001173
Keith Packardf01eca22011-09-28 16:48:10 -07001174 if (!is_edp(intel_dp))
1175 return;
1176
Zhao Yakui28c97732009-10-09 11:39:41 +08001177 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001178 /*
1179 * If we enable the backlight right away following a panel power
1180 * on, we may see slight flicker as the panel syncs with the eDP
1181 * link. So delay a bit to make sure the image is solid before
1182 * allowing it to appear.
1183 */
Keith Packardf01eca22011-09-28 16:48:10 -07001184 msleep(intel_dp->backlight_on_delay);
Jesse Barnes453c5422013-03-28 09:55:41 -07001185 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001186 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001187
1188 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1189
1190 I915_WRITE(pp_ctrl_reg, pp);
1191 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001192
1193 intel_panel_enable_backlight(dev, pipe);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001194}
1195
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001196void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001197{
Paulo Zanoni30add222012-10-26 19:05:45 -02001198 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001199 struct drm_i915_private *dev_priv = dev->dev_private;
1200 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001201 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001202
Keith Packardf01eca22011-09-28 16:48:10 -07001203 if (!is_edp(intel_dp))
1204 return;
1205
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001206 intel_panel_disable_backlight(dev);
1207
Zhao Yakui28c97732009-10-09 11:39:41 +08001208 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001209 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001210 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001211
1212 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1213
1214 I915_WRITE(pp_ctrl_reg, pp);
1215 POSTING_READ(pp_ctrl_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07001216 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001217}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001218
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001219static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001220{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001221 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1222 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1223 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001224 struct drm_i915_private *dev_priv = dev->dev_private;
1225 u32 dpa_ctl;
1226
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001227 assert_pipe_disabled(dev_priv,
1228 to_intel_crtc(crtc)->pipe);
1229
Jesse Barnesd240f202010-08-13 15:43:26 -07001230 DRM_DEBUG_KMS("\n");
1231 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001232 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1233 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1234
1235 /* We don't adjust intel_dp->DP while tearing down the link, to
1236 * facilitate link retraining (e.g. after hotplug). Hence clear all
1237 * enable bits here to ensure that we don't enable too much. */
1238 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1239 intel_dp->DP |= DP_PLL_ENABLE;
1240 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001241 POSTING_READ(DP_A);
1242 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001243}
1244
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001245static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001246{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001247 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1248 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1249 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001250 struct drm_i915_private *dev_priv = dev->dev_private;
1251 u32 dpa_ctl;
1252
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001253 assert_pipe_disabled(dev_priv,
1254 to_intel_crtc(crtc)->pipe);
1255
Jesse Barnesd240f202010-08-13 15:43:26 -07001256 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001257 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1258 "dp pll off, should be on\n");
1259 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1260
1261 /* We can't rely on the value tracked for the DP register in
1262 * intel_dp->DP because link_down must not change that (otherwise link
1263 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001264 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001265 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001266 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001267 udelay(200);
1268}
1269
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001270/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001271void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001272{
1273 int ret, i;
1274
1275 /* Should have a valid DPCD by this point */
1276 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1277 return;
1278
1279 if (mode != DRM_MODE_DPMS_ON) {
1280 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1281 DP_SET_POWER_D3);
1282 if (ret != 1)
1283 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1284 } else {
1285 /*
1286 * When turning on, we need to retry for 1ms to give the sink
1287 * time to wake up.
1288 */
1289 for (i = 0; i < 3; i++) {
1290 ret = intel_dp_aux_native_write_1(intel_dp,
1291 DP_SET_POWER,
1292 DP_SET_POWER_D0);
1293 if (ret == 1)
1294 break;
1295 msleep(1);
1296 }
1297 }
1298}
1299
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001300static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1301 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001302{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001303 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1304 struct drm_device *dev = encoder->base.dev;
1305 struct drm_i915_private *dev_priv = dev->dev_private;
1306 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001307
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001308 if (!(tmp & DP_PORT_EN))
1309 return false;
1310
Jesse Barnes5d66d5b2013-03-01 13:14:30 -08001311 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001312 *pipe = PORT_TO_PIPE_CPT(tmp);
1313 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
1314 *pipe = PORT_TO_PIPE(tmp);
1315 } else {
1316 u32 trans_sel;
1317 u32 trans_dp;
1318 int i;
1319
1320 switch (intel_dp->output_reg) {
1321 case PCH_DP_B:
1322 trans_sel = TRANS_DP_PORT_SEL_B;
1323 break;
1324 case PCH_DP_C:
1325 trans_sel = TRANS_DP_PORT_SEL_C;
1326 break;
1327 case PCH_DP_D:
1328 trans_sel = TRANS_DP_PORT_SEL_D;
1329 break;
1330 default:
1331 return true;
1332 }
1333
1334 for_each_pipe(i) {
1335 trans_dp = I915_READ(TRANS_DP_CTL(i));
1336 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1337 *pipe = i;
1338 return true;
1339 }
1340 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001341
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001342 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1343 intel_dp->output_reg);
1344 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001345
1346 return true;
1347}
1348
Daniel Vettere8cb4552012-07-01 13:05:48 +02001349static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001350{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001351 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Daniel Vetter6cb49832012-05-20 17:14:50 +02001352
1353 /* Make sure the panel is off before trying to change the mode. But also
1354 * ensure that we have vdd while we switch off the panel. */
1355 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001356 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001357 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001358 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001359
1360 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1361 if (!is_cpu_edp(intel_dp))
1362 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001363}
1364
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001365static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001366{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001367 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnesb2634012013-03-28 09:55:40 -07001368 struct drm_device *dev = encoder->base.dev;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001369
Daniel Vetter37398502012-09-06 22:15:44 +02001370 if (is_cpu_edp(intel_dp)) {
1371 intel_dp_link_down(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001372 if (!IS_VALLEYVIEW(dev))
1373 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001374 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001375}
1376
Daniel Vettere8cb4552012-07-01 13:05:48 +02001377static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001378{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001379 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1380 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001381 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001382 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001383
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001384 if (WARN_ON(dp_reg & DP_PORT_EN))
1385 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001386
1387 ironlake_edp_panel_vdd_on(intel_dp);
1388 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1389 intel_dp_start_link_train(intel_dp);
1390 ironlake_edp_panel_on(intel_dp);
1391 ironlake_edp_panel_vdd_off(intel_dp, true);
1392 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001393 intel_dp_stop_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001394 ironlake_edp_backlight_on(intel_dp);
1395}
1396
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001397static void intel_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001398{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001399 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnesb2634012013-03-28 09:55:40 -07001400 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001401
Jesse Barnesb2634012013-03-28 09:55:40 -07001402 if (is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev))
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001403 ironlake_edp_pll_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001404}
1405
1406/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001407 * Native read with retry for link status and receiver capability reads for
1408 * cases where the sink may still be asleep.
1409 */
1410static bool
1411intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1412 uint8_t *recv, int recv_bytes)
1413{
1414 int ret, i;
1415
1416 /*
1417 * Sinks are *supposed* to come up within 1ms from an off state,
1418 * but we're also supposed to retry 3 times per the spec.
1419 */
1420 for (i = 0; i < 3; i++) {
1421 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1422 recv_bytes);
1423 if (ret == recv_bytes)
1424 return true;
1425 msleep(1);
1426 }
1427
1428 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001429}
1430
1431/*
1432 * Fetch AUX CH registers 0x202 - 0x207 which contain
1433 * link status information
1434 */
1435static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001436intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001437{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001438 return intel_dp_aux_native_read_retry(intel_dp,
1439 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001440 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001441 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001442}
1443
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001444#if 0
1445static char *voltage_names[] = {
1446 "0.4V", "0.6V", "0.8V", "1.2V"
1447};
1448static char *pre_emph_names[] = {
1449 "0dB", "3.5dB", "6dB", "9.5dB"
1450};
1451static char *link_train_names[] = {
1452 "pattern 1", "pattern 2", "idle", "off"
1453};
1454#endif
1455
1456/*
1457 * These are source-specific values; current Intel hardware supports
1458 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1459 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001460
1461static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001462intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001463{
Paulo Zanoni30add222012-10-26 19:05:45 -02001464 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001465
1466 if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
1467 return DP_TRAIN_VOLTAGE_SWING_800;
1468 else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
1469 return DP_TRAIN_VOLTAGE_SWING_1200;
1470 else
1471 return DP_TRAIN_VOLTAGE_SWING_800;
1472}
1473
1474static uint8_t
1475intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1476{
Paulo Zanoni30add222012-10-26 19:05:45 -02001477 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001478
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001479 if (HAS_DDI(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001480 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1481 case DP_TRAIN_VOLTAGE_SWING_400:
1482 return DP_TRAIN_PRE_EMPHASIS_9_5;
1483 case DP_TRAIN_VOLTAGE_SWING_600:
1484 return DP_TRAIN_PRE_EMPHASIS_6;
1485 case DP_TRAIN_VOLTAGE_SWING_800:
1486 return DP_TRAIN_PRE_EMPHASIS_3_5;
1487 case DP_TRAIN_VOLTAGE_SWING_1200:
1488 default:
1489 return DP_TRAIN_PRE_EMPHASIS_0;
1490 }
1491 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001492 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1493 case DP_TRAIN_VOLTAGE_SWING_400:
1494 return DP_TRAIN_PRE_EMPHASIS_6;
1495 case DP_TRAIN_VOLTAGE_SWING_600:
1496 case DP_TRAIN_VOLTAGE_SWING_800:
1497 return DP_TRAIN_PRE_EMPHASIS_3_5;
1498 default:
1499 return DP_TRAIN_PRE_EMPHASIS_0;
1500 }
1501 } else {
1502 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1503 case DP_TRAIN_VOLTAGE_SWING_400:
1504 return DP_TRAIN_PRE_EMPHASIS_6;
1505 case DP_TRAIN_VOLTAGE_SWING_600:
1506 return DP_TRAIN_PRE_EMPHASIS_6;
1507 case DP_TRAIN_VOLTAGE_SWING_800:
1508 return DP_TRAIN_PRE_EMPHASIS_3_5;
1509 case DP_TRAIN_VOLTAGE_SWING_1200:
1510 default:
1511 return DP_TRAIN_PRE_EMPHASIS_0;
1512 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001513 }
1514}
1515
1516static void
Keith Packard93f62da2011-11-01 19:45:03 -07001517intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001518{
1519 uint8_t v = 0;
1520 uint8_t p = 0;
1521 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08001522 uint8_t voltage_max;
1523 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001524
Jesse Barnes33a34e42010-09-08 12:42:02 -07001525 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02001526 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
1527 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001528
1529 if (this_v > v)
1530 v = this_v;
1531 if (this_p > p)
1532 p = this_p;
1533 }
1534
Keith Packard1a2eb462011-11-16 16:26:07 -08001535 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07001536 if (v >= voltage_max)
1537 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001538
Keith Packard1a2eb462011-11-16 16:26:07 -08001539 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
1540 if (p >= preemph_max)
1541 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001542
1543 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001544 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001545}
1546
1547static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001548intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001549{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001550 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001551
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001552 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001553 case DP_TRAIN_VOLTAGE_SWING_400:
1554 default:
1555 signal_levels |= DP_VOLTAGE_0_4;
1556 break;
1557 case DP_TRAIN_VOLTAGE_SWING_600:
1558 signal_levels |= DP_VOLTAGE_0_6;
1559 break;
1560 case DP_TRAIN_VOLTAGE_SWING_800:
1561 signal_levels |= DP_VOLTAGE_0_8;
1562 break;
1563 case DP_TRAIN_VOLTAGE_SWING_1200:
1564 signal_levels |= DP_VOLTAGE_1_2;
1565 break;
1566 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001567 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001568 case DP_TRAIN_PRE_EMPHASIS_0:
1569 default:
1570 signal_levels |= DP_PRE_EMPHASIS_0;
1571 break;
1572 case DP_TRAIN_PRE_EMPHASIS_3_5:
1573 signal_levels |= DP_PRE_EMPHASIS_3_5;
1574 break;
1575 case DP_TRAIN_PRE_EMPHASIS_6:
1576 signal_levels |= DP_PRE_EMPHASIS_6;
1577 break;
1578 case DP_TRAIN_PRE_EMPHASIS_9_5:
1579 signal_levels |= DP_PRE_EMPHASIS_9_5;
1580 break;
1581 }
1582 return signal_levels;
1583}
1584
Zhenyu Wange3421a12010-04-08 09:43:27 +08001585/* Gen6's DP voltage swing and pre-emphasis control */
1586static uint32_t
1587intel_gen6_edp_signal_levels(uint8_t train_set)
1588{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001589 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1590 DP_TRAIN_PRE_EMPHASIS_MASK);
1591 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001592 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001593 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1594 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1595 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1596 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001597 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001598 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1599 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001600 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001601 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1602 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001603 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001604 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1605 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001606 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001607 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1608 "0x%x\n", signal_levels);
1609 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001610 }
1611}
1612
Keith Packard1a2eb462011-11-16 16:26:07 -08001613/* Gen7's DP voltage swing and pre-emphasis control */
1614static uint32_t
1615intel_gen7_edp_signal_levels(uint8_t train_set)
1616{
1617 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1618 DP_TRAIN_PRE_EMPHASIS_MASK);
1619 switch (signal_levels) {
1620 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1621 return EDP_LINK_TRAIN_400MV_0DB_IVB;
1622 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1623 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
1624 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1625 return EDP_LINK_TRAIN_400MV_6DB_IVB;
1626
1627 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1628 return EDP_LINK_TRAIN_600MV_0DB_IVB;
1629 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1630 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
1631
1632 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1633 return EDP_LINK_TRAIN_800MV_0DB_IVB;
1634 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1635 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
1636
1637 default:
1638 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1639 "0x%x\n", signal_levels);
1640 return EDP_LINK_TRAIN_500MV_0DB_IVB;
1641 }
1642}
1643
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001644/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
1645static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001646intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001647{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001648 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1649 DP_TRAIN_PRE_EMPHASIS_MASK);
1650 switch (signal_levels) {
1651 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1652 return DDI_BUF_EMP_400MV_0DB_HSW;
1653 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1654 return DDI_BUF_EMP_400MV_3_5DB_HSW;
1655 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1656 return DDI_BUF_EMP_400MV_6DB_HSW;
1657 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
1658 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001659
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001660 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1661 return DDI_BUF_EMP_600MV_0DB_HSW;
1662 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1663 return DDI_BUF_EMP_600MV_3_5DB_HSW;
1664 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1665 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001666
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001667 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1668 return DDI_BUF_EMP_800MV_0DB_HSW;
1669 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1670 return DDI_BUF_EMP_800MV_3_5DB_HSW;
1671 default:
1672 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1673 "0x%x\n", signal_levels);
1674 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001675 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001676}
1677
Paulo Zanonif0a34242012-12-06 16:51:50 -02001678/* Properly updates "DP" with the correct signal levels. */
1679static void
1680intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
1681{
1682 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1683 struct drm_device *dev = intel_dig_port->base.base.dev;
1684 uint32_t signal_levels, mask;
1685 uint8_t train_set = intel_dp->train_set[0];
1686
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001687 if (HAS_DDI(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02001688 signal_levels = intel_hsw_signal_levels(train_set);
1689 mask = DDI_BUF_EMP_MASK;
1690 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
1691 signal_levels = intel_gen7_edp_signal_levels(train_set);
1692 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
1693 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
1694 signal_levels = intel_gen6_edp_signal_levels(train_set);
1695 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
1696 } else {
1697 signal_levels = intel_gen4_signal_levels(train_set);
1698 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
1699 }
1700
1701 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
1702
1703 *DP = (*DP & ~mask) | signal_levels;
1704}
1705
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001706static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001707intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001708 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001709 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001710{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001711 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1712 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001713 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001714 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001715 int ret;
1716
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001717 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03001718 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001719
1720 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
1721 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
1722 else
1723 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
1724
1725 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1726 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1727 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001728 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
1729
1730 break;
1731 case DP_TRAINING_PATTERN_1:
1732 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1733 break;
1734 case DP_TRAINING_PATTERN_2:
1735 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
1736 break;
1737 case DP_TRAINING_PATTERN_3:
1738 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
1739 break;
1740 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02001741 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001742
1743 } else if (HAS_PCH_CPT(dev) &&
1744 (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001745 dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
1746
1747 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1748 case DP_TRAINING_PATTERN_DISABLE:
1749 dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
1750 break;
1751 case DP_TRAINING_PATTERN_1:
1752 dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
1753 break;
1754 case DP_TRAINING_PATTERN_2:
1755 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1756 break;
1757 case DP_TRAINING_PATTERN_3:
1758 DRM_ERROR("DP training pattern 3 not supported\n");
1759 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1760 break;
1761 }
1762
1763 } else {
1764 dp_reg_value &= ~DP_LINK_TRAIN_MASK;
1765
1766 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1767 case DP_TRAINING_PATTERN_DISABLE:
1768 dp_reg_value |= DP_LINK_TRAIN_OFF;
1769 break;
1770 case DP_TRAINING_PATTERN_1:
1771 dp_reg_value |= DP_LINK_TRAIN_PAT_1;
1772 break;
1773 case DP_TRAINING_PATTERN_2:
1774 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1775 break;
1776 case DP_TRAINING_PATTERN_3:
1777 DRM_ERROR("DP training pattern 3 not supported\n");
1778 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1779 break;
1780 }
1781 }
1782
Chris Wilsonea5b2132010-08-04 13:50:23 +01001783 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1784 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001785
Chris Wilsonea5b2132010-08-04 13:50:23 +01001786 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001787 DP_TRAINING_PATTERN_SET,
1788 dp_train_pat);
1789
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001790 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
1791 DP_TRAINING_PATTERN_DISABLE) {
1792 ret = intel_dp_aux_native_write(intel_dp,
1793 DP_TRAINING_LANE0_SET,
1794 intel_dp->train_set,
1795 intel_dp->lane_count);
1796 if (ret != intel_dp->lane_count)
1797 return false;
1798 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001799
1800 return true;
1801}
1802
Imre Deak3ab9c632013-05-03 12:57:41 +03001803static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
1804{
1805 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1806 struct drm_device *dev = intel_dig_port->base.base.dev;
1807 struct drm_i915_private *dev_priv = dev->dev_private;
1808 enum port port = intel_dig_port->port;
1809 uint32_t val;
1810
1811 if (!HAS_DDI(dev))
1812 return;
1813
1814 val = I915_READ(DP_TP_CTL(port));
1815 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1816 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
1817 I915_WRITE(DP_TP_CTL(port), val);
1818
1819 /*
1820 * On PORT_A we can have only eDP in SST mode. There the only reason
1821 * we need to set idle transmission mode is to work around a HW issue
1822 * where we enable the pipe while not in idle link-training mode.
1823 * In this case there is requirement to wait for a minimum number of
1824 * idle patterns to be sent.
1825 */
1826 if (port == PORT_A)
1827 return;
1828
1829 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
1830 1))
1831 DRM_ERROR("Timed out waiting for DP idle patterns\n");
1832}
1833
Jesse Barnes33a34e42010-09-08 12:42:02 -07001834/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001835void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001836intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001837{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001838 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001839 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001840 int i;
1841 uint8_t voltage;
1842 bool clock_recovery = false;
Keith Packardcdb0e952011-11-01 20:00:06 -07001843 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001844 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001845
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001846 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03001847 intel_ddi_prepare_link_retrain(encoder);
1848
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001849 /* Write the link configuration data */
1850 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1851 intel_dp->link_configuration,
1852 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001853
1854 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08001855
Jesse Barnes33a34e42010-09-08 12:42:02 -07001856 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001857 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07001858 voltage_tries = 0;
1859 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001860 clock_recovery = false;
1861 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001862 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07001863 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packard417e8222011-11-01 19:54:11 -07001864
Paulo Zanonif0a34242012-12-06 16:51:50 -02001865 intel_dp_set_signal_levels(intel_dp, &DP);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001866
Daniel Vettera7c96552012-10-18 10:15:30 +02001867 /* Set training pattern 1 */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001868 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001869 DP_TRAINING_PATTERN_1 |
1870 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001871 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001872
Daniel Vettera7c96552012-10-18 10:15:30 +02001873 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001874 if (!intel_dp_get_link_status(intel_dp, link_status)) {
1875 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001876 break;
Keith Packard93f62da2011-11-01 19:45:03 -07001877 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001878
Daniel Vetter01916272012-10-18 10:15:25 +02001879 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07001880 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001881 clock_recovery = true;
1882 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001883 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001884
1885 /* Check to see if we've tried the max voltage */
1886 for (i = 0; i < intel_dp->lane_count; i++)
1887 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1888 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01001889 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001890 ++loop_tries;
1891 if (loop_tries == 5) {
Keith Packardcdb0e952011-11-01 20:00:06 -07001892 DRM_DEBUG_KMS("too many full retries, give up\n");
1893 break;
1894 }
1895 memset(intel_dp->train_set, 0, 4);
1896 voltage_tries = 0;
1897 continue;
1898 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001899
1900 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001901 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01001902 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001903 if (voltage_tries == 5) {
1904 DRM_DEBUG_KMS("too many voltage retries, give up\n");
1905 break;
1906 }
1907 } else
1908 voltage_tries = 0;
1909 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001910
1911 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001912 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001913 }
1914
Jesse Barnes33a34e42010-09-08 12:42:02 -07001915 intel_dp->DP = DP;
1916}
1917
Paulo Zanonic19b0662012-10-15 15:51:41 -03001918void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001919intel_dp_complete_link_train(struct intel_dp *intel_dp)
1920{
Jesse Barnes33a34e42010-09-08 12:42:02 -07001921 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08001922 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001923 uint32_t DP = intel_dp->DP;
1924
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001925 /* channel equalization */
1926 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08001927 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001928 channel_eq = false;
1929 for (;;) {
Keith Packard93f62da2011-11-01 19:45:03 -07001930 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001931
Jesse Barnes37f80972011-01-05 14:45:24 -08001932 if (cr_tries > 5) {
1933 DRM_ERROR("failed to train DP, aborting\n");
1934 intel_dp_link_down(intel_dp);
1935 break;
1936 }
1937
Paulo Zanonif0a34242012-12-06 16:51:50 -02001938 intel_dp_set_signal_levels(intel_dp, &DP);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001939
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001940 /* channel eq pattern */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001941 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001942 DP_TRAINING_PATTERN_2 |
1943 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001944 break;
1945
Daniel Vettera7c96552012-10-18 10:15:30 +02001946 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001947 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001948 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07001949
Jesse Barnes37f80972011-01-05 14:45:24 -08001950 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02001951 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08001952 intel_dp_start_link_train(intel_dp);
1953 cr_tries++;
1954 continue;
1955 }
1956
Daniel Vetter1ffdff12012-10-18 10:15:24 +02001957 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001958 channel_eq = true;
1959 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001960 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001961
Jesse Barnes37f80972011-01-05 14:45:24 -08001962 /* Try 5 times, then try clock recovery if that fails */
1963 if (tries > 5) {
1964 intel_dp_link_down(intel_dp);
1965 intel_dp_start_link_train(intel_dp);
1966 tries = 0;
1967 cr_tries++;
1968 continue;
1969 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001970
1971 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001972 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001973 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001974 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001975
Imre Deak3ab9c632013-05-03 12:57:41 +03001976 intel_dp_set_idle_link_train(intel_dp);
1977
1978 intel_dp->DP = DP;
1979
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001980 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09001981 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001982
Imre Deak3ab9c632013-05-03 12:57:41 +03001983}
1984
1985void intel_dp_stop_link_train(struct intel_dp *intel_dp)
1986{
1987 intel_dp_set_link_train(intel_dp, intel_dp->DP,
1988 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001989}
1990
1991static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001992intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001993{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001994 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1995 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001996 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01001997 struct intel_crtc *intel_crtc =
1998 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001999 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002000
Paulo Zanonic19b0662012-10-15 15:51:41 -03002001 /*
2002 * DDI code has a strict mode set sequence and we should try to respect
2003 * it, otherwise we might hang the machine in many different ways. So we
2004 * really should be disabling the port only on a complete crtc_disable
2005 * sequence. This function is just called under two conditions on DDI
2006 * code:
2007 * - Link train failed while doing crtc_enable, and on this case we
2008 * really should respect the mode set sequence and wait for a
2009 * crtc_disable.
2010 * - Someone turned the monitor off and intel_dp_check_link_status
2011 * called us. We don't need to disable the whole port on this case, so
2012 * when someone turns the monitor on again,
2013 * intel_ddi_prepare_link_retrain will take care of redoing the link
2014 * train.
2015 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002016 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002017 return;
2018
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002019 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002020 return;
2021
Zhao Yakui28c97732009-10-09 11:39:41 +08002022 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002023
Keith Packard1a2eb462011-11-16 16:26:07 -08002024 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002025 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002026 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002027 } else {
2028 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002029 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002030 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002031 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002032
Daniel Vetterab527ef2012-11-29 15:59:33 +01002033 /* We don't really know why we're doing this */
2034 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002035
Daniel Vetter493a7082012-05-30 12:31:56 +02002036 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002037 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002038 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002039
Eric Anholt5bddd172010-11-18 09:32:59 +08002040 /* Hardware workaround: leaving our transcoder select
2041 * set to transcoder B while it's off will prevent the
2042 * corresponding HDMI output on transcoder A.
2043 *
2044 * Combine this with another hardware workaround:
2045 * transcoder select bit can only be cleared while the
2046 * port is enabled.
2047 */
2048 DP &= ~DP_PIPEB_SELECT;
2049 I915_WRITE(intel_dp->output_reg, DP);
2050
2051 /* Changes to enable or select take place the vblank
2052 * after being written.
2053 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002054 if (WARN_ON(crtc == NULL)) {
2055 /* We should never try to disable a port without a crtc
2056 * attached. For paranoia keep the code around for a
2057 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002058 POSTING_READ(intel_dp->output_reg);
2059 msleep(50);
2060 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002061 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002062 }
2063
Wu Fengguang832afda2011-12-09 20:42:21 +08002064 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002065 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2066 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002067 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002068}
2069
Keith Packard26d61aa2011-07-25 20:01:09 -07002070static bool
2071intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002072{
Damien Lespiau577c7a52012-12-13 16:09:02 +00002073 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2074
Keith Packard92fd8fd2011-07-25 19:50:10 -07002075 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002076 sizeof(intel_dp->dpcd)) == 0)
2077 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002078
Damien Lespiau577c7a52012-12-13 16:09:02 +00002079 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2080 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2081 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2082
Adam Jacksonedb39242012-09-18 10:58:49 -04002083 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2084 return false; /* DPCD not present */
2085
2086 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2087 DP_DWN_STRM_PORT_PRESENT))
2088 return true; /* native DP sink */
2089
2090 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2091 return true; /* no per-port downstream info */
2092
2093 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2094 intel_dp->downstream_ports,
2095 DP_MAX_DOWNSTREAM_PORTS) == 0)
2096 return false; /* downstream port status fetch failed */
2097
2098 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002099}
2100
Adam Jackson0d198322012-05-14 16:05:47 -04002101static void
2102intel_dp_probe_oui(struct intel_dp *intel_dp)
2103{
2104 u8 buf[3];
2105
2106 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2107 return;
2108
Daniel Vetter351cfc32012-06-12 13:20:47 +02002109 ironlake_edp_panel_vdd_on(intel_dp);
2110
Adam Jackson0d198322012-05-14 16:05:47 -04002111 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2112 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2113 buf[0], buf[1], buf[2]);
2114
2115 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2116 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2117 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002118
2119 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002120}
2121
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002122static bool
2123intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2124{
2125 int ret;
2126
2127 ret = intel_dp_aux_native_read_retry(intel_dp,
2128 DP_DEVICE_SERVICE_IRQ_VECTOR,
2129 sink_irq_vector, 1);
2130 if (!ret)
2131 return false;
2132
2133 return true;
2134}
2135
2136static void
2137intel_dp_handle_test_request(struct intel_dp *intel_dp)
2138{
2139 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002140 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002141}
2142
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002143/*
2144 * According to DP spec
2145 * 5.1.2:
2146 * 1. Read DPCD
2147 * 2. Configure link according to Receiver Capabilities
2148 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2149 * 4. Check link status on receipt of hot-plug interrupt
2150 */
2151
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002152void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002153intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002154{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002155 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002156 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002157 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002158
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002159 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002160 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002161
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002162 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002163 return;
2164
Keith Packard92fd8fd2011-07-25 19:50:10 -07002165 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002166 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002167 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002168 return;
2169 }
2170
Keith Packard92fd8fd2011-07-25 19:50:10 -07002171 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002172 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002173 intel_dp_link_down(intel_dp);
2174 return;
2175 }
2176
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002177 /* Try to read the source of the interrupt */
2178 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2179 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2180 /* Clear interrupt source */
2181 intel_dp_aux_native_write_1(intel_dp,
2182 DP_DEVICE_SERVICE_IRQ_VECTOR,
2183 sink_irq_vector);
2184
2185 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2186 intel_dp_handle_test_request(intel_dp);
2187 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2188 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2189 }
2190
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002191 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002192 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002193 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002194 intel_dp_start_link_train(intel_dp);
2195 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002196 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07002197 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002198}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002199
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002200/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002201static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002202intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002203{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002204 uint8_t *dpcd = intel_dp->dpcd;
2205 bool hpd;
2206 uint8_t type;
2207
2208 if (!intel_dp_get_dpcd(intel_dp))
2209 return connector_status_disconnected;
2210
2211 /* if there's no downstream port, we're done */
2212 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002213 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002214
2215 /* If we're HPD-aware, SINK_COUNT changes dynamically */
2216 hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
2217 if (hpd) {
Adam Jackson23235172012-09-20 16:42:45 -04002218 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002219 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04002220 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002221 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04002222 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2223 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002224 }
2225
2226 /* If no HPD, poke DDC gently */
2227 if (drm_probe_ddc(&intel_dp->adapter))
2228 return connector_status_connected;
2229
2230 /* Well we tried, say unknown for unreliable port types */
2231 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2232 if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
2233 return connector_status_unknown;
2234
2235 /* Anything else is out of spec, warn and ignore */
2236 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002237 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002238}
2239
2240static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002241ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002242{
Paulo Zanoni30add222012-10-26 19:05:45 -02002243 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00002244 struct drm_i915_private *dev_priv = dev->dev_private;
2245 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002246 enum drm_connector_status status;
2247
Chris Wilsonfe16d942011-02-12 10:29:38 +00002248 /* Can't disconnect eDP, but you can close the lid... */
2249 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02002250 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00002251 if (status == connector_status_unknown)
2252 status = connector_status_connected;
2253 return status;
2254 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002255
Damien Lespiau1b469632012-12-13 16:09:01 +00002256 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
2257 return connector_status_disconnected;
2258
Keith Packard26d61aa2011-07-25 20:01:09 -07002259 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002260}
2261
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002262static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002263g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002264{
Paulo Zanoni30add222012-10-26 19:05:45 -02002265 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002266 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002267 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01002268 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002269
Jesse Barnes35aad752013-03-01 13:14:31 -08002270 /* Can't disconnect eDP, but you can close the lid... */
2271 if (is_edp(intel_dp)) {
2272 enum drm_connector_status status;
2273
2274 status = intel_panel_detect(dev);
2275 if (status == connector_status_unknown)
2276 status = connector_status_connected;
2277 return status;
2278 }
2279
Todd Previteb5576932014-01-23 00:13:41 -07002280 if (IS_VALLEYVIEW(dev)) {
2281 switch (intel_dig_port->port) {
2282 case PORT_B:
2283 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
2284 break;
2285 case PORT_C:
2286 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
2287 break;
2288 case PORT_D:
2289 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
2290 break;
2291 default:
2292 return connector_status_unknown;
2293 }
2294 } else {
2295 switch (intel_dig_port->port) {
2296 case PORT_B:
2297 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
2298 break;
2299 case PORT_C:
2300 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
2301 break;
2302 case PORT_D:
2303 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
2304 break;
2305 default:
2306 return connector_status_unknown;
2307 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002308 }
2309
Chris Wilson10f76a32012-05-11 18:01:32 +01002310 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002311 return connector_status_disconnected;
2312
Keith Packard26d61aa2011-07-25 20:01:09 -07002313 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002314}
2315
Keith Packard8c241fe2011-09-28 16:38:44 -07002316static struct edid *
2317intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2318{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002319 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002320
Jani Nikula9cd300e2012-10-19 14:51:52 +03002321 /* use cached edid if we have one */
2322 if (intel_connector->edid) {
2323 struct edid *edid;
2324 int size;
2325
2326 /* invalid edid */
2327 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002328 return NULL;
2329
Jani Nikula9cd300e2012-10-19 14:51:52 +03002330 size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002331 edid = kmalloc(size, GFP_KERNEL);
2332 if (!edid)
2333 return NULL;
2334
Jani Nikula9cd300e2012-10-19 14:51:52 +03002335 memcpy(edid, intel_connector->edid, size);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002336 return edid;
2337 }
2338
Jani Nikula9cd300e2012-10-19 14:51:52 +03002339 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002340}
2341
2342static int
2343intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2344{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002345 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002346
Jani Nikula9cd300e2012-10-19 14:51:52 +03002347 /* use cached edid if we have one */
2348 if (intel_connector->edid) {
2349 /* invalid edid */
2350 if (IS_ERR(intel_connector->edid))
2351 return 0;
2352
2353 return intel_connector_update_modes(connector,
2354 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002355 }
2356
Jani Nikula9cd300e2012-10-19 14:51:52 +03002357 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002358}
2359
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002360static enum drm_connector_status
2361intel_dp_detect(struct drm_connector *connector, bool force)
2362{
2363 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02002364 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2365 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002366 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002367 enum drm_connector_status status;
2368 struct edid *edid = NULL;
2369
2370 intel_dp->has_audio = false;
2371
2372 if (HAS_PCH_SPLIT(dev))
2373 status = ironlake_dp_detect(intel_dp);
2374 else
2375 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002376
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002377 if (status != connector_status_connected)
2378 return status;
2379
Adam Jackson0d198322012-05-14 16:05:47 -04002380 intel_dp_probe_oui(intel_dp);
2381
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002382 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
2383 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01002384 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002385 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002386 if (edid) {
2387 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01002388 kfree(edid);
2389 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002390 }
2391
Paulo Zanonid63885d2012-10-26 19:05:49 -02002392 if (intel_encoder->type != INTEL_OUTPUT_EDP)
2393 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002394 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002395}
2396
2397static int intel_dp_get_modes(struct drm_connector *connector)
2398{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002399 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03002400 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002401 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002402 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002403
2404 /* We should parse the EDID data and find out if it has an audio sink
2405 */
2406
Keith Packard8c241fe2011-09-28 16:38:44 -07002407 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002408 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002409 return ret;
2410
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002411 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03002412 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002413 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03002414 mode = drm_mode_duplicate(dev,
2415 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002416 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002417 drm_mode_probed_add(connector, mode);
2418 return 1;
2419 }
2420 }
2421 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002422}
2423
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002424static bool
2425intel_dp_detect_audio(struct drm_connector *connector)
2426{
2427 struct intel_dp *intel_dp = intel_attached_dp(connector);
2428 struct edid *edid;
2429 bool has_audio = false;
2430
Keith Packard8c241fe2011-09-28 16:38:44 -07002431 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002432 if (edid) {
2433 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002434 kfree(edid);
2435 }
2436
2437 return has_audio;
2438}
2439
Chris Wilsonf6849602010-09-19 09:29:33 +01002440static int
2441intel_dp_set_property(struct drm_connector *connector,
2442 struct drm_property *property,
2443 uint64_t val)
2444{
Chris Wilsone953fd72011-02-21 22:23:52 +00002445 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03002446 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002447 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
2448 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01002449 int ret;
2450
Rob Clark662595d2012-10-11 20:36:04 -05002451 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01002452 if (ret)
2453 return ret;
2454
Chris Wilson3f43c482011-05-12 22:17:24 +01002455 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002456 int i = val;
2457 bool has_audio;
2458
2459 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002460 return 0;
2461
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002462 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01002463
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002464 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002465 has_audio = intel_dp_detect_audio(connector);
2466 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002467 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002468
2469 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002470 return 0;
2471
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002472 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01002473 goto done;
2474 }
2475
Chris Wilsone953fd72011-02-21 22:23:52 +00002476 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02002477 bool old_auto = intel_dp->color_range_auto;
2478 uint32_t old_range = intel_dp->color_range;
2479
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002480 switch (val) {
2481 case INTEL_BROADCAST_RGB_AUTO:
2482 intel_dp->color_range_auto = true;
2483 break;
2484 case INTEL_BROADCAST_RGB_FULL:
2485 intel_dp->color_range_auto = false;
2486 intel_dp->color_range = 0;
2487 break;
2488 case INTEL_BROADCAST_RGB_LIMITED:
2489 intel_dp->color_range_auto = false;
2490 intel_dp->color_range = DP_COLOR_RANGE_16_235;
2491 break;
2492 default:
2493 return -EINVAL;
2494 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02002495
2496 if (old_auto == intel_dp->color_range_auto &&
2497 old_range == intel_dp->color_range)
2498 return 0;
2499
Chris Wilsone953fd72011-02-21 22:23:52 +00002500 goto done;
2501 }
2502
Yuly Novikov53b41832012-10-26 12:04:00 +03002503 if (is_edp(intel_dp) &&
2504 property == connector->dev->mode_config.scaling_mode_property) {
2505 if (val == DRM_MODE_SCALE_NONE) {
2506 DRM_DEBUG_KMS("no scaling not supported\n");
2507 return -EINVAL;
2508 }
2509
2510 if (intel_connector->panel.fitting_mode == val) {
2511 /* the eDP scaling property is not changed */
2512 return 0;
2513 }
2514 intel_connector->panel.fitting_mode = val;
2515
2516 goto done;
2517 }
2518
Chris Wilsonf6849602010-09-19 09:29:33 +01002519 return -EINVAL;
2520
2521done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00002522 if (intel_encoder->base.crtc)
2523 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01002524
2525 return 0;
2526}
2527
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002528static void
Akshay Joshi0206e352011-08-16 15:34:10 -04002529intel_dp_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002530{
Jani Nikulabe3cd5e2012-10-12 10:33:05 +03002531 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikula1d508702012-10-19 14:51:49 +03002532 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002533
Jani Nikula9cd300e2012-10-19 14:51:52 +03002534 if (!IS_ERR_OR_NULL(intel_connector->edid))
2535 kfree(intel_connector->edid);
2536
Jani Nikuladc652f92013-04-12 15:18:38 +03002537 if (is_edp(intel_dp))
Jani Nikula1d508702012-10-19 14:51:49 +03002538 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002539
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002540 drm_sysfs_connector_remove(connector);
2541 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002542 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002543}
2544
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002545void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02002546{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002547 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
2548 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01002549 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02002550
2551 i2c_del_adapter(&intel_dp->adapter);
2552 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07002553 if (is_edp(intel_dp)) {
2554 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Daniel Vetterbd173812013-03-25 11:24:10 +01002555 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07002556 ironlake_panel_vdd_off_sync(intel_dp);
Daniel Vetterbd173812013-03-25 11:24:10 +01002557 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07002558 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002559 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02002560}
2561
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002562static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002563 .mode_set = intel_dp_mode_set,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002564};
2565
2566static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002567 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002568 .detect = intel_dp_detect,
2569 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01002570 .set_property = intel_dp_set_property,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002571 .destroy = intel_dp_destroy,
2572};
2573
2574static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
2575 .get_modes = intel_dp_get_modes,
2576 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002577 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002578};
2579
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002580static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02002581 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002582};
2583
Chris Wilson995b6762010-08-20 13:23:26 +01002584static void
Eric Anholt21d40d32010-03-25 11:11:14 -07002585intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07002586{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002587 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07002588
Jesse Barnes885a5012011-07-07 11:11:01 -07002589 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07002590}
2591
Zhenyu Wange3421a12010-04-08 09:43:27 +08002592/* Return which DP Port should be selected for Transcoder DP control */
2593int
Akshay Joshi0206e352011-08-16 15:34:10 -04002594intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002595{
2596 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002597 struct intel_encoder *intel_encoder;
2598 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002599
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002600 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
2601 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002602
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002603 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2604 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002605 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002606 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002607
Zhenyu Wange3421a12010-04-08 09:43:27 +08002608 return -1;
2609}
2610
Zhao Yakui36e83a12010-06-12 14:32:21 +08002611/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04002612bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002613{
2614 struct drm_i915_private *dev_priv = dev->dev_private;
2615 struct child_device_config *p_child;
2616 int i;
2617
2618 if (!dev_priv->child_dev_num)
2619 return false;
2620
2621 for (i = 0; i < dev_priv->child_dev_num; i++) {
2622 p_child = dev_priv->child_dev + i;
2623
2624 if (p_child->dvo_port == PORT_IDPD &&
2625 p_child->device_type == DEVICE_TYPE_eDP)
2626 return true;
2627 }
2628 return false;
2629}
2630
Chris Wilsonf6849602010-09-19 09:29:33 +01002631static void
2632intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
2633{
Yuly Novikov53b41832012-10-26 12:04:00 +03002634 struct intel_connector *intel_connector = to_intel_connector(connector);
2635
Chris Wilson3f43c482011-05-12 22:17:24 +01002636 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002637 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002638 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03002639
2640 if (is_edp(intel_dp)) {
2641 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05002642 drm_object_attach_property(
2643 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03002644 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03002645 DRM_MODE_SCALE_ASPECT);
2646 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03002647 }
Chris Wilsonf6849602010-09-19 09:29:33 +01002648}
2649
Daniel Vetter67a54562012-10-20 20:57:45 +02002650static void
2651intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002652 struct intel_dp *intel_dp,
2653 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02002654{
2655 struct drm_i915_private *dev_priv = dev->dev_private;
2656 struct edp_power_seq cur, vbt, spec, final;
2657 u32 pp_on, pp_off, pp_div, pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002658 int pp_control_reg, pp_on_reg, pp_off_reg, pp_div_reg;
2659
2660 if (HAS_PCH_SPLIT(dev)) {
2661 pp_control_reg = PCH_PP_CONTROL;
2662 pp_on_reg = PCH_PP_ON_DELAYS;
2663 pp_off_reg = PCH_PP_OFF_DELAYS;
2664 pp_div_reg = PCH_PP_DIVISOR;
2665 } else {
2666 pp_control_reg = PIPEA_PP_CONTROL;
2667 pp_on_reg = PIPEA_PP_ON_DELAYS;
2668 pp_off_reg = PIPEA_PP_OFF_DELAYS;
2669 pp_div_reg = PIPEA_PP_DIVISOR;
2670 }
Daniel Vetter67a54562012-10-20 20:57:45 +02002671
2672 /* Workaround: Need to write PP_CONTROL with the unlock key as
2673 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07002674 pp = ironlake_get_pp_control(intel_dp);
2675 I915_WRITE(pp_control_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02002676
Jesse Barnes453c5422013-03-28 09:55:41 -07002677 pp_on = I915_READ(pp_on_reg);
2678 pp_off = I915_READ(pp_off_reg);
2679 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02002680
2681 /* Pull timing values out of registers */
2682 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
2683 PANEL_POWER_UP_DELAY_SHIFT;
2684
2685 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
2686 PANEL_LIGHT_ON_DELAY_SHIFT;
2687
2688 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
2689 PANEL_LIGHT_OFF_DELAY_SHIFT;
2690
2691 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
2692 PANEL_POWER_DOWN_DELAY_SHIFT;
2693
2694 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
2695 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
2696
2697 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2698 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
2699
2700 vbt = dev_priv->edp.pps;
2701
2702 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
2703 * our hw here, which are all in 100usec. */
2704 spec.t1_t3 = 210 * 10;
2705 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
2706 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
2707 spec.t10 = 500 * 10;
2708 /* This one is special and actually in units of 100ms, but zero
2709 * based in the hw (so we need to add 100 ms). But the sw vbt
2710 * table multiplies it with 1000 to make it in units of 100usec,
2711 * too. */
2712 spec.t11_t12 = (510 + 100) * 10;
2713
2714 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2715 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
2716
2717 /* Use the max of the register settings and vbt. If both are
2718 * unset, fall back to the spec limits. */
2719#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
2720 spec.field : \
2721 max(cur.field, vbt.field))
2722 assign_final(t1_t3);
2723 assign_final(t8);
2724 assign_final(t9);
2725 assign_final(t10);
2726 assign_final(t11_t12);
2727#undef assign_final
2728
2729#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
2730 intel_dp->panel_power_up_delay = get_delay(t1_t3);
2731 intel_dp->backlight_on_delay = get_delay(t8);
2732 intel_dp->backlight_off_delay = get_delay(t9);
2733 intel_dp->panel_power_down_delay = get_delay(t10);
2734 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
2735#undef get_delay
2736
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002737 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
2738 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
2739 intel_dp->panel_power_cycle_delay);
2740
2741 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
2742 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
2743
2744 if (out)
2745 *out = final;
2746}
2747
2748static void
2749intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
2750 struct intel_dp *intel_dp,
2751 struct edp_power_seq *seq)
2752{
2753 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07002754 u32 pp_on, pp_off, pp_div, port_sel = 0;
2755 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
2756 int pp_on_reg, pp_off_reg, pp_div_reg;
2757
2758 if (HAS_PCH_SPLIT(dev)) {
2759 pp_on_reg = PCH_PP_ON_DELAYS;
2760 pp_off_reg = PCH_PP_OFF_DELAYS;
2761 pp_div_reg = PCH_PP_DIVISOR;
2762 } else {
2763 pp_on_reg = PIPEA_PP_ON_DELAYS;
2764 pp_off_reg = PIPEA_PP_OFF_DELAYS;
2765 pp_div_reg = PIPEA_PP_DIVISOR;
2766 }
2767
2768 if (IS_VALLEYVIEW(dev))
2769 port_sel = I915_READ(pp_on_reg) & 0xc0000000;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002770
Daniel Vetter67a54562012-10-20 20:57:45 +02002771 /* And finally store the new values in the power sequencer. */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002772 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
2773 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
2774 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
2775 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02002776 /* Compute the divisor for the pp clock, simply match the Bspec
2777 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07002778 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002779 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02002780 << PANEL_POWER_CYCLE_DELAY_SHIFT);
2781
2782 /* Haswell doesn't have any port selection bits for the panel
2783 * power sequencer any more. */
2784 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
2785 if (is_cpu_edp(intel_dp))
Jesse Barnes453c5422013-03-28 09:55:41 -07002786 port_sel = PANEL_POWER_PORT_DP_A;
Daniel Vetter67a54562012-10-20 20:57:45 +02002787 else
Jesse Barnes453c5422013-03-28 09:55:41 -07002788 port_sel = PANEL_POWER_PORT_DP_D;
Daniel Vetter67a54562012-10-20 20:57:45 +02002789 }
2790
Jesse Barnes453c5422013-03-28 09:55:41 -07002791 pp_on |= port_sel;
2792
2793 I915_WRITE(pp_on_reg, pp_on);
2794 I915_WRITE(pp_off_reg, pp_off);
2795 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02002796
Daniel Vetter67a54562012-10-20 20:57:45 +02002797 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07002798 I915_READ(pp_on_reg),
2799 I915_READ(pp_off_reg),
2800 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07002801}
2802
2803void
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002804intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
2805 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002806{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002807 struct drm_connector *connector = &intel_connector->base;
2808 struct intel_dp *intel_dp = &intel_dig_port->dp;
2809 struct intel_encoder *intel_encoder = &intel_dig_port->base;
2810 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002811 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002812 struct drm_display_mode *fixed_mode = NULL;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002813 struct edp_power_seq power_seq = { 0 };
Paulo Zanoni174edf12012-10-26 19:05:50 -02002814 enum port port = intel_dig_port->port;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002815 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04002816 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002817
Daniel Vetter07679352012-09-06 22:15:42 +02002818 /* Preserve the current hw state. */
2819 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03002820 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00002821
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002822 if (HAS_PCH_SPLIT(dev) && port == PORT_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04002823 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01002824 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04002825
Gajanan Bhat19c03922012-09-27 19:13:07 +05302826 /*
2827 * FIXME : We need to initialize built-in panels before external panels.
2828 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
2829 */
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002830 if (IS_VALLEYVIEW(dev) && port == PORT_C) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05302831 type = DRM_MODE_CONNECTOR_eDP;
2832 intel_encoder->type = INTEL_OUTPUT_EDP;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002833 } else if (port == PORT_A || is_pch_edp(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04002834 type = DRM_MODE_CONNECTOR_eDP;
2835 intel_encoder->type = INTEL_OUTPUT_EDP;
2836 } else {
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002837 /* The intel_encoder->type value may be INTEL_OUTPUT_UNKNOWN for
2838 * DDI or INTEL_OUTPUT_DISPLAYPORT for the older gens, so don't
2839 * rewrite it.
2840 */
Adam Jacksonb3295302010-07-16 14:46:28 -04002841 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04002842 }
2843
Adam Jacksonb3295302010-07-16 14:46:28 -04002844 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002845 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
2846
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002847 connector->interlace_allowed = true;
2848 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08002849
Daniel Vetter66a92782012-07-12 20:08:18 +02002850 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
2851 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08002852
Chris Wilsondf0e9242010-09-09 16:20:55 +01002853 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002854 drm_sysfs_connector_add(connector);
2855
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002856 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02002857 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
2858 else
2859 intel_connector->get_hw_state = intel_connector_get_hw_state;
2860
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -03002861 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
2862 if (HAS_DDI(dev)) {
2863 switch (intel_dig_port->port) {
2864 case PORT_A:
2865 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
2866 break;
2867 case PORT_B:
2868 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
2869 break;
2870 case PORT_C:
2871 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
2872 break;
2873 case PORT_D:
2874 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
2875 break;
2876 default:
2877 BUG();
2878 }
2879 }
Daniel Vettere8cb4552012-07-01 13:05:48 +02002880
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002881 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002882 switch (port) {
2883 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05002884 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002885 name = "DPDDC-A";
2886 break;
2887 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05002888 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002889 name = "DPDDC-B";
2890 break;
2891 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05002892 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002893 name = "DPDDC-C";
2894 break;
2895 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05002896 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002897 name = "DPDDC-D";
2898 break;
2899 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00002900 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002901 }
2902
Daniel Vetter67a54562012-10-20 20:57:45 +02002903 if (is_edp(intel_dp))
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002904 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Dave Airliec1f05262012-08-30 11:06:18 +10002905
2906 intel_dp_i2c_init(intel_dp, intel_connector, name);
2907
Daniel Vetter67a54562012-10-20 20:57:45 +02002908 /* Cache DPCD and EDID for edp. */
Dave Airliec1f05262012-08-30 11:06:18 +10002909 if (is_edp(intel_dp)) {
2910 bool ret;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002911 struct drm_display_mode *scan;
Dave Airliec1f05262012-08-30 11:06:18 +10002912 struct edid *edid;
Jesse Barnes5d613502011-01-24 17:10:54 -08002913
2914 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard59f3e272011-07-25 20:01:56 -07002915 ret = intel_dp_get_dpcd(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002916 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard99ea7122011-11-01 19:57:50 -07002917
Keith Packard59f3e272011-07-25 20:01:56 -07002918 if (ret) {
Jesse Barnes7183dc22011-07-07 11:10:58 -07002919 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
2920 dev_priv->no_aux_handshake =
2921 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
Jesse Barnes89667382010-10-07 16:01:21 -07002922 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
2923 } else {
Chris Wilson3d3dc142011-02-12 10:33:12 +00002924 /* if this fails, presume the device is a ghost */
Takashi Iwai48898b02011-03-18 09:06:49 +00002925 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002926 intel_dp_encoder_destroy(&intel_encoder->base);
2927 intel_dp_destroy(connector);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002928 return;
Jesse Barnes89667382010-10-07 16:01:21 -07002929 }
Jesse Barnes89667382010-10-07 16:01:21 -07002930
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002931 /* We now know it's not a ghost, init power sequence regs. */
2932 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2933 &power_seq);
2934
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002935 ironlake_edp_panel_vdd_on(intel_dp);
2936 edid = drm_get_edid(connector, &intel_dp->adapter);
2937 if (edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03002938 if (drm_add_edid_modes(connector, edid)) {
2939 drm_mode_connector_update_edid_property(connector, edid);
2940 drm_edid_to_eld(connector, edid);
2941 } else {
2942 kfree(edid);
2943 edid = ERR_PTR(-EINVAL);
2944 }
2945 } else {
2946 edid = ERR_PTR(-ENOENT);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002947 }
Jani Nikula9cd300e2012-10-19 14:51:52 +03002948 intel_connector->edid = edid;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002949
2950 /* prefer fixed mode from EDID if available */
2951 list_for_each_entry(scan, &connector->probed_modes, head) {
2952 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
2953 fixed_mode = drm_mode_duplicate(dev, scan);
2954 break;
2955 }
2956 }
2957
2958 /* fallback to VBT if available for eDP */
2959 if (!fixed_mode && dev_priv->lfp_lvds_vbt_mode) {
2960 fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
2961 if (fixed_mode)
2962 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
2963 }
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002964
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002965 ironlake_edp_panel_vdd_off(intel_dp, false);
2966 }
Keith Packard552fb0b2011-09-28 16:31:53 -07002967
Jesse Barnes4d926462010-10-07 16:01:07 -07002968 if (is_edp(intel_dp)) {
Jani Nikuladd06f902012-10-19 14:51:50 +03002969 intel_panel_init(&intel_connector->panel, fixed_mode);
Jani Nikula0657b6b2012-10-19 14:51:46 +03002970 intel_panel_setup_backlight(connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002971 }
2972
Chris Wilsonf6849602010-09-19 09:29:33 +01002973 intel_dp_add_properties(intel_dp, connector);
2974
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002975 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2976 * 0xd. Failure to do so will result in spurious interrupts being
2977 * generated on the port when a cable is not attached.
2978 */
2979 if (IS_G4X(dev) && !IS_GM45(dev)) {
2980 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2981 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2982 }
2983}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002984
2985void
2986intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
2987{
2988 struct intel_digital_port *intel_dig_port;
2989 struct intel_encoder *intel_encoder;
2990 struct drm_encoder *encoder;
2991 struct intel_connector *intel_connector;
2992
2993 intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
2994 if (!intel_dig_port)
2995 return;
2996
2997 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
2998 if (!intel_connector) {
2999 kfree(intel_dig_port);
3000 return;
3001 }
3002
3003 intel_encoder = &intel_dig_port->base;
3004 encoder = &intel_encoder->base;
3005
3006 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
3007 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003008 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003009
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003010 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003011 intel_encoder->enable = intel_enable_dp;
3012 intel_encoder->pre_enable = intel_pre_enable_dp;
3013 intel_encoder->disable = intel_disable_dp;
3014 intel_encoder->post_disable = intel_post_disable_dp;
3015 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003016
Paulo Zanoni174edf12012-10-26 19:05:50 -02003017 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003018 intel_dig_port->dp.output_reg = output_reg;
3019
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003020 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003021 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
3022 intel_encoder->cloneable = false;
3023 intel_encoder->hot_plug = intel_dp_hot_plug;
3024
3025 intel_dp_init_connector(intel_dig_port, intel_connector);
3026}