blob: 19a0d89840798840750cd565916fccdfae2b0d07 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070041/**
42 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
43 * @intel_dp: DP struct
44 *
45 * If a CPU or PCH DP output is attached to an eDP panel, this function
46 * will return true, and false otherwise.
47 */
48static bool is_edp(struct intel_dp *intel_dp)
49{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020050 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
51
52 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070053}
54
55/**
56 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
57 * @intel_dp: DP struct
58 *
59 * Returns true if the given DP struct corresponds to a PCH DP port attached
60 * to an eDP panel, false otherwise. Helpful for determining whether we
61 * may need FDI resources for a given DP output or not.
62 */
63static bool is_pch_edp(struct intel_dp *intel_dp)
64{
65 return intel_dp->is_pch_edp;
66}
67
Adam Jackson1c958222011-10-14 17:22:25 -040068/**
69 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
70 * @intel_dp: DP struct
71 *
72 * Returns true if the given DP struct corresponds to a CPU eDP port.
73 */
74static bool is_cpu_edp(struct intel_dp *intel_dp)
75{
76 return is_edp(intel_dp) && !is_pch_edp(intel_dp);
77}
78
Paulo Zanoni30add222012-10-26 19:05:45 -020079static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Chris Wilsonea5b2132010-08-04 13:50:23 +010080{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020081 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
82
83 return intel_dig_port->base.base.dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +010084}
Keith Packarda4fc5ed2009-04-07 16:16:42 -070085
Chris Wilsondf0e9242010-09-09 16:20:55 +010086static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
87{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020088 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010089}
90
Jesse Barnes814948a2010-10-07 16:01:09 -070091/**
92 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
93 * @encoder: DRM encoder
94 *
95 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
96 * by intel_display.c.
97 */
98bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
99{
100 struct intel_dp *intel_dp;
101
102 if (!encoder)
103 return false;
104
105 intel_dp = enc_to_intel_dp(encoder);
106
107 return is_pch_edp(intel_dp);
108}
109
Chris Wilsonea5b2132010-08-04 13:50:23 +0100110static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700111
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800112void
Akshay Joshi0206e352011-08-16 15:34:10 -0400113intel_edp_link_config(struct intel_encoder *intel_encoder,
Chris Wilsonea5b2132010-08-04 13:50:23 +0100114 int *lane_num, int *link_bw)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800115{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200116 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800117
Chris Wilsonea5b2132010-08-04 13:50:23 +0100118 *lane_num = intel_dp->lane_count;
Daniel Vetter3b5c6622012-10-18 10:15:31 +0200119 *link_bw = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800120}
121
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200122int
123intel_edp_target_clock(struct intel_encoder *intel_encoder,
124 struct drm_display_mode *mode)
125{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200126 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Jani Nikuladd06f902012-10-19 14:51:50 +0300127 struct intel_connector *intel_connector = intel_dp->attached_connector;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200128
Jani Nikuladd06f902012-10-19 14:51:50 +0300129 if (intel_connector->panel.fixed_mode)
130 return intel_connector->panel.fixed_mode->clock;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200131 else
132 return mode->clock;
133}
134
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100136intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700137{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700138 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700139
140 switch (max_link_bw) {
141 case DP_LINK_BW_1_62:
142 case DP_LINK_BW_2_7:
143 break;
144 default:
145 max_link_bw = DP_LINK_BW_1_62;
146 break;
147 }
148 return max_link_bw;
149}
150
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400151/*
152 * The units on the numbers in the next two are... bizarre. Examples will
153 * make it clearer; this one parallels an example in the eDP spec.
154 *
155 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
156 *
157 * 270000 * 1 * 8 / 10 == 216000
158 *
159 * The actual data capacity of that configuration is 2.16Gbit/s, so the
160 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
161 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
162 * 119000. At 18bpp that's 2142000 kilobits per second.
163 *
164 * Thus the strange-looking division by 10 in intel_dp_link_required, to
165 * get the result in decakilobits instead of kilobits.
166 */
167
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700168static int
Keith Packardc8982612012-01-25 08:16:25 -0800169intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700170{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400171 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700172}
173
174static int
Dave Airliefe27d532010-06-30 11:46:17 +1000175intel_dp_max_data_rate(int max_link_clock, int max_lanes)
176{
177 return (max_link_clock * max_lanes * 8) / 10;
178}
179
Daniel Vetterc4867932012-04-10 10:42:36 +0200180static bool
181intel_dp_adjust_dithering(struct intel_dp *intel_dp,
182 struct drm_display_mode *mode,
Daniel Vettercb1793c2012-06-04 18:39:21 +0200183 bool adjust_mode)
Daniel Vetterc4867932012-04-10 10:42:36 +0200184{
Paulo Zanoni9fa5f652012-11-29 11:31:29 -0200185 int max_link_clock =
186 drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Daniel Vetter397fe152012-10-22 22:56:43 +0200187 int max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
Daniel Vetterc4867932012-04-10 10:42:36 +0200188 int max_rate, mode_rate;
189
190 mode_rate = intel_dp_link_required(mode->clock, 24);
191 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
192
193 if (mode_rate > max_rate) {
194 mode_rate = intel_dp_link_required(mode->clock, 18);
195 if (mode_rate > max_rate)
196 return false;
197
Daniel Vettercb1793c2012-06-04 18:39:21 +0200198 if (adjust_mode)
199 mode->private_flags
Daniel Vetterc4867932012-04-10 10:42:36 +0200200 |= INTEL_MODE_DP_FORCE_6BPC;
201
202 return true;
203 }
204
205 return true;
206}
207
Dave Airliefe27d532010-06-30 11:46:17 +1000208static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700209intel_dp_mode_valid(struct drm_connector *connector,
210 struct drm_display_mode *mode)
211{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100212 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300213 struct intel_connector *intel_connector = to_intel_connector(connector);
214 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700215
Jani Nikuladd06f902012-10-19 14:51:50 +0300216 if (is_edp(intel_dp) && fixed_mode) {
217 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100218 return MODE_PANEL;
219
Jani Nikuladd06f902012-10-19 14:51:50 +0300220 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100221 return MODE_PANEL;
222 }
223
Daniel Vettercb1793c2012-06-04 18:39:21 +0200224 if (!intel_dp_adjust_dithering(intel_dp, mode, false))
Daniel Vetterc4867932012-04-10 10:42:36 +0200225 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700226
227 if (mode->clock < 10000)
228 return MODE_CLOCK_LOW;
229
Daniel Vetter0af78a22012-05-23 11:30:55 +0200230 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
231 return MODE_H_ILLEGAL;
232
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233 return MODE_OK;
234}
235
236static uint32_t
237pack_aux(uint8_t *src, int src_bytes)
238{
239 int i;
240 uint32_t v = 0;
241
242 if (src_bytes > 4)
243 src_bytes = 4;
244 for (i = 0; i < src_bytes; i++)
245 v |= ((uint32_t) src[i]) << ((3-i) * 8);
246 return v;
247}
248
249static void
250unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
251{
252 int i;
253 if (dst_bytes > 4)
254 dst_bytes = 4;
255 for (i = 0; i < dst_bytes; i++)
256 dst[i] = src >> ((3-i) * 8);
257}
258
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700259/* hrawclock is 1/4 the FSB frequency */
260static int
261intel_hrawclk(struct drm_device *dev)
262{
263 struct drm_i915_private *dev_priv = dev->dev_private;
264 uint32_t clkcfg;
265
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530266 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
267 if (IS_VALLEYVIEW(dev))
268 return 200;
269
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700270 clkcfg = I915_READ(CLKCFG);
271 switch (clkcfg & CLKCFG_FSB_MASK) {
272 case CLKCFG_FSB_400:
273 return 100;
274 case CLKCFG_FSB_533:
275 return 133;
276 case CLKCFG_FSB_667:
277 return 166;
278 case CLKCFG_FSB_800:
279 return 200;
280 case CLKCFG_FSB_1067:
281 return 266;
282 case CLKCFG_FSB_1333:
283 return 333;
284 /* these two are just a guess; one of them might be right */
285 case CLKCFG_FSB_1600:
286 case CLKCFG_FSB_1600_ALT:
287 return 400;
288 default:
289 return 133;
290 }
291}
292
Keith Packardebf33b12011-09-29 15:53:27 -0700293static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
294{
Paulo Zanoni30add222012-10-26 19:05:45 -0200295 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700296 struct drm_i915_private *dev_priv = dev->dev_private;
297
298 return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0;
299}
300
301static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
302{
Paulo Zanoni30add222012-10-26 19:05:45 -0200303 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700304 struct drm_i915_private *dev_priv = dev->dev_private;
305
306 return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0;
307}
308
Keith Packard9b984da2011-09-19 13:54:47 -0700309static void
310intel_dp_check_edp(struct intel_dp *intel_dp)
311{
Paulo Zanoni30add222012-10-26 19:05:45 -0200312 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700313 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700314
Keith Packard9b984da2011-09-19 13:54:47 -0700315 if (!is_edp(intel_dp))
316 return;
Keith Packardebf33b12011-09-29 15:53:27 -0700317 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700318 WARN(1, "eDP powered off while attempting aux channel communication.\n");
319 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Keith Packardebf33b12011-09-29 15:53:27 -0700320 I915_READ(PCH_PP_STATUS),
Keith Packard9b984da2011-09-19 13:54:47 -0700321 I915_READ(PCH_PP_CONTROL));
322 }
323}
324
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100325static uint32_t
326intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
327{
328 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
329 struct drm_device *dev = intel_dig_port->base.base.dev;
330 struct drm_i915_private *dev_priv = dev->dev_private;
331 uint32_t ch_ctl = intel_dp->output_reg + 0x10;
332 uint32_t status;
333 bool done;
334
335 if (IS_HASWELL(dev)) {
336 switch (intel_dig_port->port) {
337 case PORT_A:
338 ch_ctl = DPA_AUX_CH_CTL;
339 break;
340 case PORT_B:
341 ch_ctl = PCH_DPB_AUX_CH_CTL;
342 break;
343 case PORT_C:
344 ch_ctl = PCH_DPC_AUX_CH_CTL;
345 break;
346 case PORT_D:
347 ch_ctl = PCH_DPD_AUX_CH_CTL;
348 break;
349 default:
350 BUG();
351 }
352 }
353
Daniel Vetteref04f002012-12-01 21:03:59 +0100354#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100355 if (has_aux_irq)
356 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C, 10);
357 else
358 done = wait_for_atomic(C, 10) == 0;
359 if (!done)
360 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
361 has_aux_irq);
362#undef C
363
364 return status;
365}
366
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700367static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100368intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700369 uint8_t *send, int send_bytes,
370 uint8_t *recv, int recv_size)
371{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100372 uint32_t output_reg = intel_dp->output_reg;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200373 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
374 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700375 struct drm_i915_private *dev_priv = dev->dev_private;
376 uint32_t ch_ctl = output_reg + 0x10;
377 uint32_t ch_data = ch_ctl + 4;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100378 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700379 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700380 uint32_t aux_clock_divider;
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200381 int try, precharge;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100382 bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);
383
384 /* dp aux is extremely sensitive to irq latency, hence request the
385 * lowest possible wakeup latency and so prevent the cpu from going into
386 * deep sleep states.
387 */
388 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700389
Paulo Zanoni750eb992012-10-18 16:25:08 +0200390 if (IS_HASWELL(dev)) {
Paulo Zanoni174edf12012-10-26 19:05:50 -0200391 switch (intel_dig_port->port) {
Paulo Zanoni750eb992012-10-18 16:25:08 +0200392 case PORT_A:
393 ch_ctl = DPA_AUX_CH_CTL;
394 ch_data = DPA_AUX_CH_DATA1;
395 break;
396 case PORT_B:
397 ch_ctl = PCH_DPB_AUX_CH_CTL;
398 ch_data = PCH_DPB_AUX_CH_DATA1;
399 break;
400 case PORT_C:
401 ch_ctl = PCH_DPC_AUX_CH_CTL;
402 ch_data = PCH_DPC_AUX_CH_DATA1;
403 break;
404 case PORT_D:
405 ch_ctl = PCH_DPD_AUX_CH_CTL;
406 ch_data = PCH_DPD_AUX_CH_DATA1;
407 break;
408 default:
409 BUG();
410 }
411 }
412
Keith Packard9b984da2011-09-19 13:54:47 -0700413 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700414 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700415 * and would like to run at 2MHz. So, take the
416 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700417 *
418 * Note that PCH attached eDP panels should use a 125MHz input
419 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700420 */
Adam Jackson1c958222011-10-14 17:22:25 -0400421 if (is_cpu_edp(intel_dp)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200422 if (HAS_DDI(dev))
Paulo Zanonib8fc2f62012-10-23 18:30:05 -0200423 aux_clock_divider = intel_ddi_get_cdclk_freq(dev_priv) >> 1;
424 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530425 aux_clock_divider = 100;
426 else if (IS_GEN6(dev) || IS_GEN7(dev))
Keith Packard1a2eb462011-11-16 16:26:07 -0800427 aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
Zhenyu Wange3421a12010-04-08 09:43:27 +0800428 else
429 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
430 } else if (HAS_PCH_SPLIT(dev))
Daniel Vetter6b3ec1c2012-10-20 20:57:44 +0200431 aux_clock_divider = DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800432 else
433 aux_clock_divider = intel_hrawclk(dev) / 2;
434
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200435 if (IS_GEN6(dev))
436 precharge = 3;
437 else
438 precharge = 5;
439
Jesse Barnes11bee432011-08-01 15:02:20 -0700440 /* Try to wait for any previous AUX channel activity */
441 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100442 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700443 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
444 break;
445 msleep(1);
446 }
447
448 if (try == 3) {
449 WARN(1, "dp_aux_ch not started status 0x%08x\n",
450 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100451 ret = -EBUSY;
452 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100453 }
454
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700455 /* Must try at least 3 times according to DP spec */
456 for (try = 0; try < 5; try++) {
457 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100458 for (i = 0; i < send_bytes; i += 4)
459 I915_WRITE(ch_data + i,
460 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400461
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700462 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100463 I915_WRITE(ch_ctl,
464 DP_AUX_CH_CTL_SEND_BUSY |
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100465 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100466 DP_AUX_CH_CTL_TIME_OUT_400us |
467 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
468 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
469 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
470 DP_AUX_CH_CTL_DONE |
471 DP_AUX_CH_CTL_TIME_OUT_ERROR |
472 DP_AUX_CH_CTL_RECEIVE_ERROR);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100473
474 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400475
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700476 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100477 I915_WRITE(ch_ctl,
478 status |
479 DP_AUX_CH_CTL_DONE |
480 DP_AUX_CH_CTL_TIME_OUT_ERROR |
481 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400482
483 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
484 DP_AUX_CH_CTL_RECEIVE_ERROR))
485 continue;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100486 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700487 break;
488 }
489
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700490 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700491 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100492 ret = -EBUSY;
493 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700494 }
495
496 /* Check for timeout or receive error.
497 * Timeouts occur when the sink is not connected
498 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700499 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700500 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100501 ret = -EIO;
502 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700503 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700504
505 /* Timeouts occur when the device isn't connected, so they're
506 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700507 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800508 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100509 ret = -ETIMEDOUT;
510 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700511 }
512
513 /* Unload any bytes sent back from the other side */
514 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
515 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700516 if (recv_bytes > recv_size)
517 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400518
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100519 for (i = 0; i < recv_bytes; i += 4)
520 unpack_aux(I915_READ(ch_data + i),
521 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700522
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100523 ret = recv_bytes;
524out:
525 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
526
527 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700528}
529
530/* Write data to the aux channel in native mode */
531static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100532intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700533 uint16_t address, uint8_t *send, int send_bytes)
534{
535 int ret;
536 uint8_t msg[20];
537 int msg_bytes;
538 uint8_t ack;
539
Keith Packard9b984da2011-09-19 13:54:47 -0700540 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700541 if (send_bytes > 16)
542 return -1;
543 msg[0] = AUX_NATIVE_WRITE << 4;
544 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800545 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700546 msg[3] = send_bytes - 1;
547 memcpy(&msg[4], send, send_bytes);
548 msg_bytes = send_bytes + 4;
549 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100550 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700551 if (ret < 0)
552 return ret;
553 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
554 break;
555 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
556 udelay(100);
557 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700558 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700559 }
560 return send_bytes;
561}
562
563/* Write a single byte to the aux channel in native mode */
564static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100565intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700566 uint16_t address, uint8_t byte)
567{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100568 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700569}
570
571/* read bytes from a native aux channel */
572static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100573intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700574 uint16_t address, uint8_t *recv, int recv_bytes)
575{
576 uint8_t msg[4];
577 int msg_bytes;
578 uint8_t reply[20];
579 int reply_bytes;
580 uint8_t ack;
581 int ret;
582
Keith Packard9b984da2011-09-19 13:54:47 -0700583 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700584 msg[0] = AUX_NATIVE_READ << 4;
585 msg[1] = address >> 8;
586 msg[2] = address & 0xff;
587 msg[3] = recv_bytes - 1;
588
589 msg_bytes = 4;
590 reply_bytes = recv_bytes + 1;
591
592 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100593 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700594 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700595 if (ret == 0)
596 return -EPROTO;
597 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700598 return ret;
599 ack = reply[0];
600 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
601 memcpy(recv, reply + 1, ret - 1);
602 return ret - 1;
603 }
604 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
605 udelay(100);
606 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700607 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700608 }
609}
610
611static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000612intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
613 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700614{
Dave Airlieab2c0672009-12-04 10:55:24 +1000615 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100616 struct intel_dp *intel_dp = container_of(adapter,
617 struct intel_dp,
618 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000619 uint16_t address = algo_data->address;
620 uint8_t msg[5];
621 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000622 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000623 int msg_bytes;
624 int reply_bytes;
625 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700626
Keith Packard9b984da2011-09-19 13:54:47 -0700627 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000628 /* Set up the command byte */
629 if (mode & MODE_I2C_READ)
630 msg[0] = AUX_I2C_READ << 4;
631 else
632 msg[0] = AUX_I2C_WRITE << 4;
633
634 if (!(mode & MODE_I2C_STOP))
635 msg[0] |= AUX_I2C_MOT << 4;
636
637 msg[1] = address >> 8;
638 msg[2] = address;
639
640 switch (mode) {
641 case MODE_I2C_WRITE:
642 msg[3] = 0;
643 msg[4] = write_byte;
644 msg_bytes = 5;
645 reply_bytes = 1;
646 break;
647 case MODE_I2C_READ:
648 msg[3] = 0;
649 msg_bytes = 4;
650 reply_bytes = 2;
651 break;
652 default:
653 msg_bytes = 3;
654 reply_bytes = 1;
655 break;
656 }
657
David Flynn8316f332010-12-08 16:10:21 +0000658 for (retry = 0; retry < 5; retry++) {
659 ret = intel_dp_aux_ch(intel_dp,
660 msg, msg_bytes,
661 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000662 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000663 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000664 return ret;
665 }
David Flynn8316f332010-12-08 16:10:21 +0000666
667 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
668 case AUX_NATIVE_REPLY_ACK:
669 /* I2C-over-AUX Reply field is only valid
670 * when paired with AUX ACK.
671 */
672 break;
673 case AUX_NATIVE_REPLY_NACK:
674 DRM_DEBUG_KMS("aux_ch native nack\n");
675 return -EREMOTEIO;
676 case AUX_NATIVE_REPLY_DEFER:
677 udelay(100);
678 continue;
679 default:
680 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
681 reply[0]);
682 return -EREMOTEIO;
683 }
684
Dave Airlieab2c0672009-12-04 10:55:24 +1000685 switch (reply[0] & AUX_I2C_REPLY_MASK) {
686 case AUX_I2C_REPLY_ACK:
687 if (mode == MODE_I2C_READ) {
688 *read_byte = reply[1];
689 }
690 return reply_bytes - 1;
691 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000692 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000693 return -EREMOTEIO;
694 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000695 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000696 udelay(100);
697 break;
698 default:
David Flynn8316f332010-12-08 16:10:21 +0000699 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000700 return -EREMOTEIO;
701 }
702 }
David Flynn8316f332010-12-08 16:10:21 +0000703
704 DRM_ERROR("too many retries, giving up\n");
705 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700706}
707
708static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100709intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800710 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700711{
Keith Packard0b5c5412011-09-28 16:41:05 -0700712 int ret;
713
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800714 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100715 intel_dp->algo.running = false;
716 intel_dp->algo.address = 0;
717 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700718
Akshay Joshi0206e352011-08-16 15:34:10 -0400719 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100720 intel_dp->adapter.owner = THIS_MODULE;
721 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400722 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100723 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
724 intel_dp->adapter.algo_data = &intel_dp->algo;
725 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
726
Keith Packard0b5c5412011-09-28 16:41:05 -0700727 ironlake_edp_panel_vdd_on(intel_dp);
728 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700729 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700730 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700731}
732
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200733bool
Laurent Pincharte811f5a2012-07-17 17:56:50 +0200734intel_dp_mode_fixup(struct drm_encoder *encoder,
735 const struct drm_display_mode *mode,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700736 struct drm_display_mode *adjusted_mode)
737{
Zhao Yakui0d3a1bee2010-07-19 09:43:13 +0100738 struct drm_device *dev = encoder->dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100739 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Jani Nikuladd06f902012-10-19 14:51:50 +0300740 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700741 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200742 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100743 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200744 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700745 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
746
Jani Nikuladd06f902012-10-19 14:51:50 +0300747 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
748 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
749 adjusted_mode);
Yuly Novikov53b41832012-10-26 12:04:00 +0300750 intel_pch_panel_fitting(dev,
751 intel_connector->panel.fitting_mode,
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100752 mode, adjusted_mode);
Zhao Yakui0d3a1bee2010-07-19 09:43:13 +0100753 }
754
Daniel Vettercb1793c2012-06-04 18:39:21 +0200755 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200756 return false;
757
Daniel Vetter083f9562012-04-20 20:23:49 +0200758 DRM_DEBUG_KMS("DP link computation with max lane count %i "
759 "max bw %02x pixel clock %iKHz\n",
Daniel Vetter71244652012-06-04 18:39:20 +0200760 max_lane_count, bws[max_clock], adjusted_mode->clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200761
Daniel Vettercb1793c2012-06-04 18:39:21 +0200762 if (!intel_dp_adjust_dithering(intel_dp, adjusted_mode, true))
Daniel Vetterc4867932012-04-10 10:42:36 +0200763 return false;
764
765 bpp = adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC ? 18 : 24;
Daniel Vetter71244652012-06-04 18:39:20 +0200766 mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200767
Jesse Barnes2514bc52012-06-21 15:13:50 -0700768 for (clock = 0; clock <= max_clock; clock++) {
769 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
Paulo Zanoni9fa5f652012-11-29 11:31:29 -0200770 int link_bw_clock =
771 drm_dp_bw_code_to_link_rate(bws[clock]);
772 int link_avail = intel_dp_max_data_rate(link_bw_clock,
773 lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700774
Daniel Vetter083f9562012-04-20 20:23:49 +0200775 if (mode_rate <= link_avail) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100776 intel_dp->link_bw = bws[clock];
777 intel_dp->lane_count = lane_count;
Paulo Zanoni9fa5f652012-11-29 11:31:29 -0200778 adjusted_mode->clock = link_bw_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +0200779 DRM_DEBUG_KMS("DP link bw %02x lane "
780 "count %d clock %d bpp %d\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100781 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetter083f9562012-04-20 20:23:49 +0200782 adjusted_mode->clock, bpp);
783 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
784 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700785 return true;
786 }
787 }
788 }
Dave Airliefe27d532010-06-30 11:46:17 +1000789
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700790 return false;
791}
792
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700793void
794intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
795 struct drm_display_mode *adjusted_mode)
796{
797 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200798 struct intel_encoder *intel_encoder;
799 struct intel_dp *intel_dp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700800 struct drm_i915_private *dev_priv = dev->dev_private;
801 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes858fa0352011-06-24 12:19:24 -0700802 int lane_count = 4;
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100803 struct intel_link_m_n m_n;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800804 int pipe = intel_crtc->pipe;
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -0200805 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700806
807 /*
Eric Anholt21d40d32010-03-25 11:11:14 -0700808 * Find the lane count in the intel_encoder private
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700809 */
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200810 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
811 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700812
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200813 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
814 intel_encoder->type == INTEL_OUTPUT_EDP)
Keith Packard9a10f402011-11-02 13:03:47 -0700815 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100816 lane_count = intel_dp->lane_count;
Jesse Barnes51190662010-10-07 16:01:08 -0700817 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700818 }
819 }
820
821 /*
822 * Compute the GMCH and Link ratios. The '3' here is
823 * the number of bytes_per_pixel post-LUT, which we always
824 * set up for 8-bits of R/G/B, or 3 bytes total.
825 */
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100826 intel_link_compute_m_n(intel_crtc->bpp, lane_count,
827 mode->clock, adjusted_mode->clock, &m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700828
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -0300829 if (IS_HASWELL(dev)) {
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -0200830 I915_WRITE(PIPE_DATA_M1(cpu_transcoder),
831 TU_SIZE(m_n.tu) | m_n.gmch_m);
832 I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
833 I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
834 I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -0300835 } else if (HAS_PCH_SPLIT(dev)) {
Paulo Zanoni7346bfa2012-10-15 15:51:35 -0300836 I915_WRITE(TRANSDATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800837 I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
838 I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
839 I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530840 } else if (IS_VALLEYVIEW(dev)) {
841 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
842 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
843 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
844 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700845 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800846 I915_WRITE(PIPE_GMCH_DATA_M(pipe),
Paulo Zanoni7346bfa2012-10-15 15:51:35 -0300847 TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800848 I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
849 I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
850 I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700851 }
852}
853
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300854void intel_dp_init_link_config(struct intel_dp *intel_dp)
855{
856 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
857 intel_dp->link_configuration[0] = intel_dp->link_bw;
858 intel_dp->link_configuration[1] = intel_dp->lane_count;
859 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
860 /*
861 * Check for DPCD version > 1.1 and enhanced framing support
862 */
863 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
864 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
865 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
866 }
867}
868
Daniel Vetterea9b6002012-11-29 15:59:31 +0100869static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
870{
871 struct drm_device *dev = crtc->dev;
872 struct drm_i915_private *dev_priv = dev->dev_private;
873 u32 dpa_ctl;
874
875 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
876 dpa_ctl = I915_READ(DP_A);
877 dpa_ctl &= ~DP_PLL_FREQ_MASK;
878
879 if (clock < 200000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100880 /* For a long time we've carried around a ILK-DevA w/a for the
881 * 160MHz clock. If we're really unlucky, it's still required.
882 */
883 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100884 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100885 } else {
886 dpa_ctl |= DP_PLL_FREQ_270MHZ;
887 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100888
Daniel Vetterea9b6002012-11-29 15:59:31 +0100889 I915_WRITE(DP_A, dpa_ctl);
890
891 POSTING_READ(DP_A);
892 udelay(500);
893}
894
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700895static void
896intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
897 struct drm_display_mode *adjusted_mode)
898{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800899 struct drm_device *dev = encoder->dev;
Keith Packard417e8222011-11-01 19:54:11 -0700900 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100901 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200902 struct drm_crtc *crtc = encoder->crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700903 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
904
Keith Packard417e8222011-11-01 19:54:11 -0700905 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800906 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700907 *
908 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800909 * SNB CPU
910 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700911 * CPT PCH
912 *
913 * IBX PCH and CPU are the same for almost everything,
914 * except that the CPU DP PLL is configured in this
915 * register
916 *
917 * CPT PCH is quite different, having many bits moved
918 * to the TRANS_DP_CTL register instead. That
919 * configuration happens (oddly) in ironlake_pch_enable
920 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400921
Keith Packard417e8222011-11-01 19:54:11 -0700922 /* Preserve the BIOS-computed detected bit. This is
923 * supposed to be read-only.
924 */
925 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700926
Keith Packard417e8222011-11-01 19:54:11 -0700927 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700928 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700929
Chris Wilsonea5b2132010-08-04 13:50:23 +0100930 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700931 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100932 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700933 break;
934 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100935 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700936 break;
937 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100938 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700939 break;
940 }
Wu Fengguange0dac652011-09-05 14:25:34 +0800941 if (intel_dp->has_audio) {
942 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
943 pipe_name(intel_crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100944 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Wu Fengguange0dac652011-09-05 14:25:34 +0800945 intel_write_eld(encoder, adjusted_mode);
946 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300947
948 intel_dp_init_link_config(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700949
Keith Packard417e8222011-11-01 19:54:11 -0700950 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800951
Gajanan Bhat19c03922012-09-27 19:13:07 +0530952 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800953 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
954 intel_dp->DP |= DP_SYNC_HS_HIGH;
955 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
956 intel_dp->DP |= DP_SYNC_VS_HIGH;
957 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
958
959 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
960 intel_dp->DP |= DP_ENHANCED_FRAMING;
961
962 intel_dp->DP |= intel_crtc->pipe << 29;
963
964 /* don't miss out required setting for eDP */
Keith Packard1a2eb462011-11-16 16:26:07 -0800965 if (adjusted_mode->clock < 200000)
966 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
967 else
968 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
969 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
Keith Packard417e8222011-11-01 19:54:11 -0700970 intel_dp->DP |= intel_dp->color_range;
971
972 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
973 intel_dp->DP |= DP_SYNC_HS_HIGH;
974 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
975 intel_dp->DP |= DP_SYNC_VS_HIGH;
976 intel_dp->DP |= DP_LINK_TRAIN_OFF;
977
978 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
979 intel_dp->DP |= DP_ENHANCED_FRAMING;
980
981 if (intel_crtc->pipe == 1)
982 intel_dp->DP |= DP_PIPEB_SELECT;
983
984 if (is_cpu_edp(intel_dp)) {
985 /* don't miss out required setting for eDP */
Keith Packard417e8222011-11-01 19:54:11 -0700986 if (adjusted_mode->clock < 200000)
987 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
988 else
989 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
990 }
991 } else {
992 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800993 }
Daniel Vetterea9b6002012-11-29 15:59:31 +0100994
995 if (is_cpu_edp(intel_dp))
996 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700997}
998
Keith Packard99ea7122011-11-01 19:57:50 -0700999#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1000#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
1001
1002#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1003#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
1004
1005#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1006#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
1007
1008static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
1009 u32 mask,
1010 u32 value)
1011{
Paulo Zanoni30add222012-10-26 19:05:45 -02001012 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001013 struct drm_i915_private *dev_priv = dev->dev_private;
1014
1015 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1016 mask, value,
1017 I915_READ(PCH_PP_STATUS),
1018 I915_READ(PCH_PP_CONTROL));
1019
1020 if (_wait_for((I915_READ(PCH_PP_STATUS) & mask) == value, 5000, 10)) {
1021 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1022 I915_READ(PCH_PP_STATUS),
1023 I915_READ(PCH_PP_CONTROL));
1024 }
1025}
1026
1027static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
1028{
1029 DRM_DEBUG_KMS("Wait for panel power on\n");
1030 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1031}
1032
Keith Packardbd943152011-09-18 23:09:52 -07001033static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
1034{
Keith Packardbd943152011-09-18 23:09:52 -07001035 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001036 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001037}
Keith Packardbd943152011-09-18 23:09:52 -07001038
Keith Packard99ea7122011-11-01 19:57:50 -07001039static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
1040{
1041 DRM_DEBUG_KMS("Wait for panel power cycle\n");
1042 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1043}
Keith Packardbd943152011-09-18 23:09:52 -07001044
Keith Packard99ea7122011-11-01 19:57:50 -07001045
Keith Packard832dd3c2011-11-01 19:34:06 -07001046/* Read the current pp_control value, unlocking the register if it
1047 * is locked
1048 */
1049
1050static u32 ironlake_get_pp_control(struct drm_i915_private *dev_priv)
1051{
1052 u32 control = I915_READ(PCH_PP_CONTROL);
1053
1054 control &= ~PANEL_UNLOCK_MASK;
1055 control |= PANEL_UNLOCK_REGS;
1056 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001057}
1058
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001059void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001060{
Paulo Zanoni30add222012-10-26 19:05:45 -02001061 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001062 struct drm_i915_private *dev_priv = dev->dev_private;
1063 u32 pp;
1064
Keith Packard97af61f572011-09-28 16:23:51 -07001065 if (!is_edp(intel_dp))
1066 return;
Keith Packardf01eca22011-09-28 16:48:10 -07001067 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001068
Keith Packardbd943152011-09-18 23:09:52 -07001069 WARN(intel_dp->want_panel_vdd,
1070 "eDP VDD already requested on\n");
1071
1072 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001073
Keith Packardbd943152011-09-18 23:09:52 -07001074 if (ironlake_edp_have_panel_vdd(intel_dp)) {
1075 DRM_DEBUG_KMS("eDP VDD already on\n");
1076 return;
1077 }
1078
Keith Packard99ea7122011-11-01 19:57:50 -07001079 if (!ironlake_edp_have_panel_power(intel_dp))
1080 ironlake_wait_panel_power_cycle(intel_dp);
1081
Keith Packard832dd3c2011-11-01 19:34:06 -07001082 pp = ironlake_get_pp_control(dev_priv);
Jesse Barnes5d613502011-01-24 17:10:54 -08001083 pp |= EDP_FORCE_VDD;
1084 I915_WRITE(PCH_PP_CONTROL, pp);
1085 POSTING_READ(PCH_PP_CONTROL);
Keith Packardf01eca22011-09-28 16:48:10 -07001086 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1087 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packardebf33b12011-09-29 15:53:27 -07001088
1089 /*
1090 * If the panel wasn't on, delay before accessing aux channel
1091 */
1092 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001093 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001094 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001095 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001096}
1097
Keith Packardbd943152011-09-18 23:09:52 -07001098static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001099{
Paulo Zanoni30add222012-10-26 19:05:45 -02001100 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001101 struct drm_i915_private *dev_priv = dev->dev_private;
1102 u32 pp;
1103
Keith Packardbd943152011-09-18 23:09:52 -07001104 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard832dd3c2011-11-01 19:34:06 -07001105 pp = ironlake_get_pp_control(dev_priv);
Keith Packardbd943152011-09-18 23:09:52 -07001106 pp &= ~EDP_FORCE_VDD;
1107 I915_WRITE(PCH_PP_CONTROL, pp);
1108 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes5d613502011-01-24 17:10:54 -08001109
Keith Packardbd943152011-09-18 23:09:52 -07001110 /* Make sure sequencer is idle before allowing subsequent activity */
1111 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1112 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packard99ea7122011-11-01 19:57:50 -07001113
1114 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001115 }
1116}
1117
1118static void ironlake_panel_vdd_work(struct work_struct *__work)
1119{
1120 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1121 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001122 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001123
Keith Packard627f7672011-10-31 11:30:10 -07001124 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001125 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001126 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001127}
1128
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001129void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001130{
Keith Packard97af61f572011-09-28 16:23:51 -07001131 if (!is_edp(intel_dp))
1132 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001133
Keith Packardbd943152011-09-18 23:09:52 -07001134 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1135 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001136
Keith Packardbd943152011-09-18 23:09:52 -07001137 intel_dp->want_panel_vdd = false;
1138
1139 if (sync) {
1140 ironlake_panel_vdd_off_sync(intel_dp);
1141 } else {
1142 /*
1143 * Queue the timer to fire a long
1144 * time from now (relative to the power down delay)
1145 * to keep the panel power up across a sequence of operations
1146 */
1147 schedule_delayed_work(&intel_dp->panel_vdd_work,
1148 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1149 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001150}
1151
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001152void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001153{
Paulo Zanoni30add222012-10-26 19:05:45 -02001154 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001155 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001156 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001157
Keith Packard97af61f572011-09-28 16:23:51 -07001158 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001159 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001160
1161 DRM_DEBUG_KMS("Turn eDP power on\n");
1162
1163 if (ironlake_edp_have_panel_power(intel_dp)) {
1164 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001165 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001166 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001167
Keith Packard99ea7122011-11-01 19:57:50 -07001168 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001169
Keith Packard832dd3c2011-11-01 19:34:06 -07001170 pp = ironlake_get_pp_control(dev_priv);
Keith Packard05ce1a42011-09-29 16:33:01 -07001171 if (IS_GEN5(dev)) {
1172 /* ILK workaround: disable reset around power sequence */
1173 pp &= ~PANEL_POWER_RESET;
1174 I915_WRITE(PCH_PP_CONTROL, pp);
1175 POSTING_READ(PCH_PP_CONTROL);
1176 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001177
Keith Packard1c0ae802011-09-19 13:59:29 -07001178 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001179 if (!IS_GEN5(dev))
1180 pp |= PANEL_POWER_RESET;
1181
Jesse Barnes9934c132010-07-22 13:18:19 -07001182 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001183 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001184
Keith Packard99ea7122011-11-01 19:57:50 -07001185 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001186
Keith Packard05ce1a42011-09-29 16:33:01 -07001187 if (IS_GEN5(dev)) {
1188 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1189 I915_WRITE(PCH_PP_CONTROL, pp);
1190 POSTING_READ(PCH_PP_CONTROL);
1191 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001192}
1193
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001194void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001195{
Paulo Zanoni30add222012-10-26 19:05:45 -02001196 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001197 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001198 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001199
Keith Packard97af61f572011-09-28 16:23:51 -07001200 if (!is_edp(intel_dp))
1201 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001202
Keith Packard99ea7122011-11-01 19:57:50 -07001203 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001204
Daniel Vetter6cb49832012-05-20 17:14:50 +02001205 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001206
Keith Packard832dd3c2011-11-01 19:34:06 -07001207 pp = ironlake_get_pp_control(dev_priv);
Daniel Vetter35a38552012-08-12 22:17:14 +02001208 /* We need to switch off panel power _and_ force vdd, for otherwise some
1209 * panels get very unhappy and cease to work. */
1210 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Keith Packard99ea7122011-11-01 19:57:50 -07001211 I915_WRITE(PCH_PP_CONTROL, pp);
1212 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001213
Daniel Vetter35a38552012-08-12 22:17:14 +02001214 intel_dp->want_panel_vdd = false;
1215
Keith Packard99ea7122011-11-01 19:57:50 -07001216 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001217}
1218
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001219void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001220{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001221 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1222 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001223 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001224 int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001225 u32 pp;
1226
Keith Packardf01eca22011-09-28 16:48:10 -07001227 if (!is_edp(intel_dp))
1228 return;
1229
Zhao Yakui28c97732009-10-09 11:39:41 +08001230 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001231 /*
1232 * If we enable the backlight right away following a panel power
1233 * on, we may see slight flicker as the panel syncs with the eDP
1234 * link. So delay a bit to make sure the image is solid before
1235 * allowing it to appear.
1236 */
Keith Packardf01eca22011-09-28 16:48:10 -07001237 msleep(intel_dp->backlight_on_delay);
Keith Packard832dd3c2011-11-01 19:34:06 -07001238 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001239 pp |= EDP_BLC_ENABLE;
1240 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001241 POSTING_READ(PCH_PP_CONTROL);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001242
1243 intel_panel_enable_backlight(dev, pipe);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001244}
1245
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001246void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001247{
Paulo Zanoni30add222012-10-26 19:05:45 -02001248 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001249 struct drm_i915_private *dev_priv = dev->dev_private;
1250 u32 pp;
1251
Keith Packardf01eca22011-09-28 16:48:10 -07001252 if (!is_edp(intel_dp))
1253 return;
1254
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001255 intel_panel_disable_backlight(dev);
1256
Zhao Yakui28c97732009-10-09 11:39:41 +08001257 DRM_DEBUG_KMS("\n");
Keith Packard832dd3c2011-11-01 19:34:06 -07001258 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001259 pp &= ~EDP_BLC_ENABLE;
1260 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001261 POSTING_READ(PCH_PP_CONTROL);
1262 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001263}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001264
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001265static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001266{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001267 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1268 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1269 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001270 struct drm_i915_private *dev_priv = dev->dev_private;
1271 u32 dpa_ctl;
1272
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001273 assert_pipe_disabled(dev_priv,
1274 to_intel_crtc(crtc)->pipe);
1275
Jesse Barnesd240f202010-08-13 15:43:26 -07001276 DRM_DEBUG_KMS("\n");
1277 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001278 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1279 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1280
1281 /* We don't adjust intel_dp->DP while tearing down the link, to
1282 * facilitate link retraining (e.g. after hotplug). Hence clear all
1283 * enable bits here to ensure that we don't enable too much. */
1284 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1285 intel_dp->DP |= DP_PLL_ENABLE;
1286 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001287 POSTING_READ(DP_A);
1288 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001289}
1290
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001291static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001292{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001293 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1294 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1295 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001296 struct drm_i915_private *dev_priv = dev->dev_private;
1297 u32 dpa_ctl;
1298
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001299 assert_pipe_disabled(dev_priv,
1300 to_intel_crtc(crtc)->pipe);
1301
Jesse Barnesd240f202010-08-13 15:43:26 -07001302 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001303 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1304 "dp pll off, should be on\n");
1305 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1306
1307 /* We can't rely on the value tracked for the DP register in
1308 * intel_dp->DP because link_down must not change that (otherwise link
1309 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001310 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001311 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001312 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001313 udelay(200);
1314}
1315
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001316/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001317void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001318{
1319 int ret, i;
1320
1321 /* Should have a valid DPCD by this point */
1322 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1323 return;
1324
1325 if (mode != DRM_MODE_DPMS_ON) {
1326 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1327 DP_SET_POWER_D3);
1328 if (ret != 1)
1329 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1330 } else {
1331 /*
1332 * When turning on, we need to retry for 1ms to give the sink
1333 * time to wake up.
1334 */
1335 for (i = 0; i < 3; i++) {
1336 ret = intel_dp_aux_native_write_1(intel_dp,
1337 DP_SET_POWER,
1338 DP_SET_POWER_D0);
1339 if (ret == 1)
1340 break;
1341 msleep(1);
1342 }
1343 }
1344}
1345
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001346static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1347 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001348{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001349 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1350 struct drm_device *dev = encoder->base.dev;
1351 struct drm_i915_private *dev_priv = dev->dev_private;
1352 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001353
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001354 if (!(tmp & DP_PORT_EN))
1355 return false;
1356
1357 if (is_cpu_edp(intel_dp) && IS_GEN7(dev)) {
1358 *pipe = PORT_TO_PIPE_CPT(tmp);
1359 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
1360 *pipe = PORT_TO_PIPE(tmp);
1361 } else {
1362 u32 trans_sel;
1363 u32 trans_dp;
1364 int i;
1365
1366 switch (intel_dp->output_reg) {
1367 case PCH_DP_B:
1368 trans_sel = TRANS_DP_PORT_SEL_B;
1369 break;
1370 case PCH_DP_C:
1371 trans_sel = TRANS_DP_PORT_SEL_C;
1372 break;
1373 case PCH_DP_D:
1374 trans_sel = TRANS_DP_PORT_SEL_D;
1375 break;
1376 default:
1377 return true;
1378 }
1379
1380 for_each_pipe(i) {
1381 trans_dp = I915_READ(TRANS_DP_CTL(i));
1382 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1383 *pipe = i;
1384 return true;
1385 }
1386 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001387
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001388 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1389 intel_dp->output_reg);
1390 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001391
1392 return true;
1393}
1394
Daniel Vettere8cb4552012-07-01 13:05:48 +02001395static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001396{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001397 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Daniel Vetter6cb49832012-05-20 17:14:50 +02001398
1399 /* Make sure the panel is off before trying to change the mode. But also
1400 * ensure that we have vdd while we switch off the panel. */
1401 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001402 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001403 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001404 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001405
1406 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1407 if (!is_cpu_edp(intel_dp))
1408 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001409}
1410
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001411static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001412{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001413 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1414
Daniel Vetter37398502012-09-06 22:15:44 +02001415 if (is_cpu_edp(intel_dp)) {
1416 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001417 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001418 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001419}
1420
Daniel Vettere8cb4552012-07-01 13:05:48 +02001421static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001422{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001423 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1424 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001425 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001426 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001427
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001428 if (WARN_ON(dp_reg & DP_PORT_EN))
1429 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001430
1431 ironlake_edp_panel_vdd_on(intel_dp);
1432 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1433 intel_dp_start_link_train(intel_dp);
1434 ironlake_edp_panel_on(intel_dp);
1435 ironlake_edp_panel_vdd_off(intel_dp, true);
1436 intel_dp_complete_link_train(intel_dp);
1437 ironlake_edp_backlight_on(intel_dp);
1438}
1439
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001440static void intel_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001441{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001442 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001443
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001444 if (is_cpu_edp(intel_dp))
1445 ironlake_edp_pll_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001446}
1447
1448/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001449 * Native read with retry for link status and receiver capability reads for
1450 * cases where the sink may still be asleep.
1451 */
1452static bool
1453intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1454 uint8_t *recv, int recv_bytes)
1455{
1456 int ret, i;
1457
1458 /*
1459 * Sinks are *supposed* to come up within 1ms from an off state,
1460 * but we're also supposed to retry 3 times per the spec.
1461 */
1462 for (i = 0; i < 3; i++) {
1463 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1464 recv_bytes);
1465 if (ret == recv_bytes)
1466 return true;
1467 msleep(1);
1468 }
1469
1470 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001471}
1472
1473/*
1474 * Fetch AUX CH registers 0x202 - 0x207 which contain
1475 * link status information
1476 */
1477static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001478intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001479{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001480 return intel_dp_aux_native_read_retry(intel_dp,
1481 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001482 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001483 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001484}
1485
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001486#if 0
1487static char *voltage_names[] = {
1488 "0.4V", "0.6V", "0.8V", "1.2V"
1489};
1490static char *pre_emph_names[] = {
1491 "0dB", "3.5dB", "6dB", "9.5dB"
1492};
1493static char *link_train_names[] = {
1494 "pattern 1", "pattern 2", "idle", "off"
1495};
1496#endif
1497
1498/*
1499 * These are source-specific values; current Intel hardware supports
1500 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1501 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001502
1503static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001504intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001505{
Paulo Zanoni30add222012-10-26 19:05:45 -02001506 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001507
1508 if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
1509 return DP_TRAIN_VOLTAGE_SWING_800;
1510 else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
1511 return DP_TRAIN_VOLTAGE_SWING_1200;
1512 else
1513 return DP_TRAIN_VOLTAGE_SWING_800;
1514}
1515
1516static uint8_t
1517intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1518{
Paulo Zanoni30add222012-10-26 19:05:45 -02001519 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001520
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001521 if (IS_HASWELL(dev)) {
1522 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1523 case DP_TRAIN_VOLTAGE_SWING_400:
1524 return DP_TRAIN_PRE_EMPHASIS_9_5;
1525 case DP_TRAIN_VOLTAGE_SWING_600:
1526 return DP_TRAIN_PRE_EMPHASIS_6;
1527 case DP_TRAIN_VOLTAGE_SWING_800:
1528 return DP_TRAIN_PRE_EMPHASIS_3_5;
1529 case DP_TRAIN_VOLTAGE_SWING_1200:
1530 default:
1531 return DP_TRAIN_PRE_EMPHASIS_0;
1532 }
1533 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001534 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1535 case DP_TRAIN_VOLTAGE_SWING_400:
1536 return DP_TRAIN_PRE_EMPHASIS_6;
1537 case DP_TRAIN_VOLTAGE_SWING_600:
1538 case DP_TRAIN_VOLTAGE_SWING_800:
1539 return DP_TRAIN_PRE_EMPHASIS_3_5;
1540 default:
1541 return DP_TRAIN_PRE_EMPHASIS_0;
1542 }
1543 } else {
1544 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1545 case DP_TRAIN_VOLTAGE_SWING_400:
1546 return DP_TRAIN_PRE_EMPHASIS_6;
1547 case DP_TRAIN_VOLTAGE_SWING_600:
1548 return DP_TRAIN_PRE_EMPHASIS_6;
1549 case DP_TRAIN_VOLTAGE_SWING_800:
1550 return DP_TRAIN_PRE_EMPHASIS_3_5;
1551 case DP_TRAIN_VOLTAGE_SWING_1200:
1552 default:
1553 return DP_TRAIN_PRE_EMPHASIS_0;
1554 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001555 }
1556}
1557
1558static void
Keith Packard93f62da2011-11-01 19:45:03 -07001559intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001560{
1561 uint8_t v = 0;
1562 uint8_t p = 0;
1563 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08001564 uint8_t voltage_max;
1565 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001566
Jesse Barnes33a34e42010-09-08 12:42:02 -07001567 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02001568 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
1569 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001570
1571 if (this_v > v)
1572 v = this_v;
1573 if (this_p > p)
1574 p = this_p;
1575 }
1576
Keith Packard1a2eb462011-11-16 16:26:07 -08001577 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07001578 if (v >= voltage_max)
1579 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001580
Keith Packard1a2eb462011-11-16 16:26:07 -08001581 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
1582 if (p >= preemph_max)
1583 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001584
1585 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001586 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001587}
1588
1589static uint32_t
Keith Packard93f62da2011-11-01 19:45:03 -07001590intel_dp_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001591{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001592 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001593
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001594 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001595 case DP_TRAIN_VOLTAGE_SWING_400:
1596 default:
1597 signal_levels |= DP_VOLTAGE_0_4;
1598 break;
1599 case DP_TRAIN_VOLTAGE_SWING_600:
1600 signal_levels |= DP_VOLTAGE_0_6;
1601 break;
1602 case DP_TRAIN_VOLTAGE_SWING_800:
1603 signal_levels |= DP_VOLTAGE_0_8;
1604 break;
1605 case DP_TRAIN_VOLTAGE_SWING_1200:
1606 signal_levels |= DP_VOLTAGE_1_2;
1607 break;
1608 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001609 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001610 case DP_TRAIN_PRE_EMPHASIS_0:
1611 default:
1612 signal_levels |= DP_PRE_EMPHASIS_0;
1613 break;
1614 case DP_TRAIN_PRE_EMPHASIS_3_5:
1615 signal_levels |= DP_PRE_EMPHASIS_3_5;
1616 break;
1617 case DP_TRAIN_PRE_EMPHASIS_6:
1618 signal_levels |= DP_PRE_EMPHASIS_6;
1619 break;
1620 case DP_TRAIN_PRE_EMPHASIS_9_5:
1621 signal_levels |= DP_PRE_EMPHASIS_9_5;
1622 break;
1623 }
1624 return signal_levels;
1625}
1626
Zhenyu Wange3421a12010-04-08 09:43:27 +08001627/* Gen6's DP voltage swing and pre-emphasis control */
1628static uint32_t
1629intel_gen6_edp_signal_levels(uint8_t train_set)
1630{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001631 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1632 DP_TRAIN_PRE_EMPHASIS_MASK);
1633 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001634 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001635 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1636 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1637 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1638 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001639 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001640 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1641 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001642 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001643 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1644 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001645 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001646 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1647 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001648 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001649 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1650 "0x%x\n", signal_levels);
1651 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001652 }
1653}
1654
Keith Packard1a2eb462011-11-16 16:26:07 -08001655/* Gen7's DP voltage swing and pre-emphasis control */
1656static uint32_t
1657intel_gen7_edp_signal_levels(uint8_t train_set)
1658{
1659 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1660 DP_TRAIN_PRE_EMPHASIS_MASK);
1661 switch (signal_levels) {
1662 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1663 return EDP_LINK_TRAIN_400MV_0DB_IVB;
1664 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1665 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
1666 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1667 return EDP_LINK_TRAIN_400MV_6DB_IVB;
1668
1669 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1670 return EDP_LINK_TRAIN_600MV_0DB_IVB;
1671 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1672 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
1673
1674 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1675 return EDP_LINK_TRAIN_800MV_0DB_IVB;
1676 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1677 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
1678
1679 default:
1680 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1681 "0x%x\n", signal_levels);
1682 return EDP_LINK_TRAIN_500MV_0DB_IVB;
1683 }
1684}
1685
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001686/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
1687static uint32_t
1688intel_dp_signal_levels_hsw(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001689{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001690 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1691 DP_TRAIN_PRE_EMPHASIS_MASK);
1692 switch (signal_levels) {
1693 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1694 return DDI_BUF_EMP_400MV_0DB_HSW;
1695 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1696 return DDI_BUF_EMP_400MV_3_5DB_HSW;
1697 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1698 return DDI_BUF_EMP_400MV_6DB_HSW;
1699 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
1700 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001701
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001702 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1703 return DDI_BUF_EMP_600MV_0DB_HSW;
1704 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1705 return DDI_BUF_EMP_600MV_3_5DB_HSW;
1706 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1707 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001708
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001709 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1710 return DDI_BUF_EMP_800MV_0DB_HSW;
1711 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1712 return DDI_BUF_EMP_800MV_3_5DB_HSW;
1713 default:
1714 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1715 "0x%x\n", signal_levels);
1716 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001717 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001718}
1719
1720static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001721intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001722 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001723 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001724{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001725 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1726 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001727 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001728 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001729 int ret;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001730 uint32_t temp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001731
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001732 if (IS_HASWELL(dev)) {
Paulo Zanoni174edf12012-10-26 19:05:50 -02001733 temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001734
1735 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
1736 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
1737 else
1738 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
1739
1740 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1741 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1742 case DP_TRAINING_PATTERN_DISABLE:
1743 temp |= DP_TP_CTL_LINK_TRAIN_IDLE;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001744 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001745
Paulo Zanoni174edf12012-10-26 19:05:50 -02001746 if (wait_for((I915_READ(DP_TP_STATUS(port)) &
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001747 DP_TP_STATUS_IDLE_DONE), 1))
1748 DRM_ERROR("Timed out waiting for DP idle patterns\n");
1749
1750 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1751 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
1752
1753 break;
1754 case DP_TRAINING_PATTERN_1:
1755 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1756 break;
1757 case DP_TRAINING_PATTERN_2:
1758 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
1759 break;
1760 case DP_TRAINING_PATTERN_3:
1761 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
1762 break;
1763 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02001764 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001765
1766 } else if (HAS_PCH_CPT(dev) &&
1767 (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001768 dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
1769
1770 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1771 case DP_TRAINING_PATTERN_DISABLE:
1772 dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
1773 break;
1774 case DP_TRAINING_PATTERN_1:
1775 dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
1776 break;
1777 case DP_TRAINING_PATTERN_2:
1778 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1779 break;
1780 case DP_TRAINING_PATTERN_3:
1781 DRM_ERROR("DP training pattern 3 not supported\n");
1782 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1783 break;
1784 }
1785
1786 } else {
1787 dp_reg_value &= ~DP_LINK_TRAIN_MASK;
1788
1789 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1790 case DP_TRAINING_PATTERN_DISABLE:
1791 dp_reg_value |= DP_LINK_TRAIN_OFF;
1792 break;
1793 case DP_TRAINING_PATTERN_1:
1794 dp_reg_value |= DP_LINK_TRAIN_PAT_1;
1795 break;
1796 case DP_TRAINING_PATTERN_2:
1797 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1798 break;
1799 case DP_TRAINING_PATTERN_3:
1800 DRM_ERROR("DP training pattern 3 not supported\n");
1801 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1802 break;
1803 }
1804 }
1805
Chris Wilsonea5b2132010-08-04 13:50:23 +01001806 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1807 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001808
Chris Wilsonea5b2132010-08-04 13:50:23 +01001809 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001810 DP_TRAINING_PATTERN_SET,
1811 dp_train_pat);
1812
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001813 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
1814 DP_TRAINING_PATTERN_DISABLE) {
1815 ret = intel_dp_aux_native_write(intel_dp,
1816 DP_TRAINING_LANE0_SET,
1817 intel_dp->train_set,
1818 intel_dp->lane_count);
1819 if (ret != intel_dp->lane_count)
1820 return false;
1821 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001822
1823 return true;
1824}
1825
Jesse Barnes33a34e42010-09-08 12:42:02 -07001826/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001827void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001828intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001829{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001830 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001831 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001832 int i;
1833 uint8_t voltage;
1834 bool clock_recovery = false;
Keith Packardcdb0e952011-11-01 20:00:06 -07001835 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001836 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001837
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001838 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03001839 intel_ddi_prepare_link_retrain(encoder);
1840
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001841 /* Write the link configuration data */
1842 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1843 intel_dp->link_configuration,
1844 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001845
1846 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08001847
Jesse Barnes33a34e42010-09-08 12:42:02 -07001848 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001849 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07001850 voltage_tries = 0;
1851 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001852 clock_recovery = false;
1853 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001854 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07001855 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001856 uint32_t signal_levels;
Keith Packard417e8222011-11-01 19:54:11 -07001857
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001858 if (IS_HASWELL(dev)) {
1859 signal_levels = intel_dp_signal_levels_hsw(
1860 intel_dp->train_set[0]);
1861 DP = (DP & ~DDI_BUF_EMP_MASK) | signal_levels;
1862 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001863 signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
1864 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
1865 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001866 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001867 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1868 } else {
Keith Packard93f62da2011-11-01 19:45:03 -07001869 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001870 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1871 }
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001872 DRM_DEBUG_KMS("training pattern 1 signal levels %08x\n",
1873 signal_levels);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001874
Daniel Vettera7c96552012-10-18 10:15:30 +02001875 /* Set training pattern 1 */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001876 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001877 DP_TRAINING_PATTERN_1 |
1878 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001879 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001880
Daniel Vettera7c96552012-10-18 10:15:30 +02001881 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001882 if (!intel_dp_get_link_status(intel_dp, link_status)) {
1883 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001884 break;
Keith Packard93f62da2011-11-01 19:45:03 -07001885 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001886
Daniel Vetter01916272012-10-18 10:15:25 +02001887 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07001888 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001889 clock_recovery = true;
1890 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001891 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001892
1893 /* Check to see if we've tried the max voltage */
1894 for (i = 0; i < intel_dp->lane_count; i++)
1895 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1896 break;
Paulo Zanoni0d710682012-06-29 16:03:34 -03001897 if (i == intel_dp->lane_count && voltage_tries == 5) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001898 ++loop_tries;
1899 if (loop_tries == 5) {
Keith Packardcdb0e952011-11-01 20:00:06 -07001900 DRM_DEBUG_KMS("too many full retries, give up\n");
1901 break;
1902 }
1903 memset(intel_dp->train_set, 0, 4);
1904 voltage_tries = 0;
1905 continue;
1906 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001907
1908 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001909 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01001910 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001911 if (voltage_tries == 5) {
1912 DRM_DEBUG_KMS("too many voltage retries, give up\n");
1913 break;
1914 }
1915 } else
1916 voltage_tries = 0;
1917 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001918
1919 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001920 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001921 }
1922
Jesse Barnes33a34e42010-09-08 12:42:02 -07001923 intel_dp->DP = DP;
1924}
1925
Paulo Zanonic19b0662012-10-15 15:51:41 -03001926void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001927intel_dp_complete_link_train(struct intel_dp *intel_dp)
1928{
Paulo Zanoni30add222012-10-26 19:05:45 -02001929 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07001930 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08001931 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001932 uint32_t DP = intel_dp->DP;
1933
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001934 /* channel equalization */
1935 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08001936 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001937 channel_eq = false;
1938 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001939 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Zhenyu Wange3421a12010-04-08 09:43:27 +08001940 uint32_t signal_levels;
Keith Packard93f62da2011-11-01 19:45:03 -07001941 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001942
Jesse Barnes37f80972011-01-05 14:45:24 -08001943 if (cr_tries > 5) {
1944 DRM_ERROR("failed to train DP, aborting\n");
1945 intel_dp_link_down(intel_dp);
1946 break;
1947 }
1948
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001949 if (IS_HASWELL(dev)) {
1950 signal_levels = intel_dp_signal_levels_hsw(intel_dp->train_set[0]);
1951 DP = (DP & ~DDI_BUF_EMP_MASK) | signal_levels;
1952 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001953 signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
1954 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
1955 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001956 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001957 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1958 } else {
Keith Packard93f62da2011-11-01 19:45:03 -07001959 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001960 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1961 }
1962
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001963 /* channel eq pattern */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001964 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001965 DP_TRAINING_PATTERN_2 |
1966 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001967 break;
1968
Daniel Vettera7c96552012-10-18 10:15:30 +02001969 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001970 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001971 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07001972
Jesse Barnes37f80972011-01-05 14:45:24 -08001973 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02001974 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08001975 intel_dp_start_link_train(intel_dp);
1976 cr_tries++;
1977 continue;
1978 }
1979
Daniel Vetter1ffdff12012-10-18 10:15:24 +02001980 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001981 channel_eq = true;
1982 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001983 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001984
Jesse Barnes37f80972011-01-05 14:45:24 -08001985 /* Try 5 times, then try clock recovery if that fails */
1986 if (tries > 5) {
1987 intel_dp_link_down(intel_dp);
1988 intel_dp_start_link_train(intel_dp);
1989 tries = 0;
1990 cr_tries++;
1991 continue;
1992 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001993
1994 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001995 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001996 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001997 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001998
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001999 if (channel_eq)
2000 DRM_DEBUG_KMS("Channel EQ done. DP Training successfull\n");
2001
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002002 intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002003}
2004
2005static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002006intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002007{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002008 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2009 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002010 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002011 struct intel_crtc *intel_crtc =
2012 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002013 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002014
Paulo Zanonic19b0662012-10-15 15:51:41 -03002015 /*
2016 * DDI code has a strict mode set sequence and we should try to respect
2017 * it, otherwise we might hang the machine in many different ways. So we
2018 * really should be disabling the port only on a complete crtc_disable
2019 * sequence. This function is just called under two conditions on DDI
2020 * code:
2021 * - Link train failed while doing crtc_enable, and on this case we
2022 * really should respect the mode set sequence and wait for a
2023 * crtc_disable.
2024 * - Someone turned the monitor off and intel_dp_check_link_status
2025 * called us. We don't need to disable the whole port on this case, so
2026 * when someone turns the monitor on again,
2027 * intel_ddi_prepare_link_retrain will take care of redoing the link
2028 * train.
2029 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002030 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002031 return;
2032
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002033 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002034 return;
2035
Zhao Yakui28c97732009-10-09 11:39:41 +08002036 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002037
Keith Packard1a2eb462011-11-16 16:26:07 -08002038 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002039 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002040 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002041 } else {
2042 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002043 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002044 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002045 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002046
Daniel Vetterab527ef2012-11-29 15:59:33 +01002047 /* We don't really know why we're doing this */
2048 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002049
Daniel Vetter493a7082012-05-30 12:31:56 +02002050 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002051 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002052 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002053
Eric Anholt5bddd172010-11-18 09:32:59 +08002054 /* Hardware workaround: leaving our transcoder select
2055 * set to transcoder B while it's off will prevent the
2056 * corresponding HDMI output on transcoder A.
2057 *
2058 * Combine this with another hardware workaround:
2059 * transcoder select bit can only be cleared while the
2060 * port is enabled.
2061 */
2062 DP &= ~DP_PIPEB_SELECT;
2063 I915_WRITE(intel_dp->output_reg, DP);
2064
2065 /* Changes to enable or select take place the vblank
2066 * after being written.
2067 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002068 if (WARN_ON(crtc == NULL)) {
2069 /* We should never try to disable a port without a crtc
2070 * attached. For paranoia keep the code around for a
2071 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002072 POSTING_READ(intel_dp->output_reg);
2073 msleep(50);
2074 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002075 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002076 }
2077
Wu Fengguang832afda2011-12-09 20:42:21 +08002078 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002079 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2080 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002081 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002082}
2083
Keith Packard26d61aa2011-07-25 20:01:09 -07002084static bool
2085intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002086{
Keith Packard92fd8fd2011-07-25 19:50:10 -07002087 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002088 sizeof(intel_dp->dpcd)) == 0)
2089 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002090
Adam Jacksonedb39242012-09-18 10:58:49 -04002091 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2092 return false; /* DPCD not present */
2093
2094 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2095 DP_DWN_STRM_PORT_PRESENT))
2096 return true; /* native DP sink */
2097
2098 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2099 return true; /* no per-port downstream info */
2100
2101 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2102 intel_dp->downstream_ports,
2103 DP_MAX_DOWNSTREAM_PORTS) == 0)
2104 return false; /* downstream port status fetch failed */
2105
2106 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002107}
2108
Adam Jackson0d198322012-05-14 16:05:47 -04002109static void
2110intel_dp_probe_oui(struct intel_dp *intel_dp)
2111{
2112 u8 buf[3];
2113
2114 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2115 return;
2116
Daniel Vetter351cfc32012-06-12 13:20:47 +02002117 ironlake_edp_panel_vdd_on(intel_dp);
2118
Adam Jackson0d198322012-05-14 16:05:47 -04002119 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2120 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2121 buf[0], buf[1], buf[2]);
2122
2123 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2124 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2125 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002126
2127 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002128}
2129
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002130static bool
2131intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2132{
2133 int ret;
2134
2135 ret = intel_dp_aux_native_read_retry(intel_dp,
2136 DP_DEVICE_SERVICE_IRQ_VECTOR,
2137 sink_irq_vector, 1);
2138 if (!ret)
2139 return false;
2140
2141 return true;
2142}
2143
2144static void
2145intel_dp_handle_test_request(struct intel_dp *intel_dp)
2146{
2147 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002148 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002149}
2150
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002151/*
2152 * According to DP spec
2153 * 5.1.2:
2154 * 1. Read DPCD
2155 * 2. Configure link according to Receiver Capabilities
2156 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2157 * 4. Check link status on receipt of hot-plug interrupt
2158 */
2159
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002160void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002161intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002162{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002163 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002164 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002165 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002166
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002167 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002168 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002169
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002170 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002171 return;
2172
Keith Packard92fd8fd2011-07-25 19:50:10 -07002173 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002174 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002175 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002176 return;
2177 }
2178
Keith Packard92fd8fd2011-07-25 19:50:10 -07002179 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002180 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002181 intel_dp_link_down(intel_dp);
2182 return;
2183 }
2184
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002185 /* Try to read the source of the interrupt */
2186 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2187 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2188 /* Clear interrupt source */
2189 intel_dp_aux_native_write_1(intel_dp,
2190 DP_DEVICE_SERVICE_IRQ_VECTOR,
2191 sink_irq_vector);
2192
2193 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2194 intel_dp_handle_test_request(intel_dp);
2195 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2196 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2197 }
2198
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002199 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002200 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002201 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002202 intel_dp_start_link_train(intel_dp);
2203 intel_dp_complete_link_train(intel_dp);
2204 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002205}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002206
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002207/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002208static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002209intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002210{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002211 uint8_t *dpcd = intel_dp->dpcd;
2212 bool hpd;
2213 uint8_t type;
2214
2215 if (!intel_dp_get_dpcd(intel_dp))
2216 return connector_status_disconnected;
2217
2218 /* if there's no downstream port, we're done */
2219 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002220 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002221
2222 /* If we're HPD-aware, SINK_COUNT changes dynamically */
2223 hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
2224 if (hpd) {
Adam Jackson23235172012-09-20 16:42:45 -04002225 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002226 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04002227 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002228 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04002229 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2230 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002231 }
2232
2233 /* If no HPD, poke DDC gently */
2234 if (drm_probe_ddc(&intel_dp->adapter))
2235 return connector_status_connected;
2236
2237 /* Well we tried, say unknown for unreliable port types */
2238 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2239 if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
2240 return connector_status_unknown;
2241
2242 /* Anything else is out of spec, warn and ignore */
2243 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002244 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002245}
2246
2247static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002248ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002249{
Paulo Zanoni30add222012-10-26 19:05:45 -02002250 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00002251 struct drm_i915_private *dev_priv = dev->dev_private;
2252 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002253 enum drm_connector_status status;
2254
Chris Wilsonfe16d942011-02-12 10:29:38 +00002255 /* Can't disconnect eDP, but you can close the lid... */
2256 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02002257 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00002258 if (status == connector_status_unknown)
2259 status = connector_status_connected;
2260 return status;
2261 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002262
Damien Lespiau1b469632012-12-13 16:09:01 +00002263 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
2264 return connector_status_disconnected;
2265
Keith Packard26d61aa2011-07-25 20:01:09 -07002266 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002267}
2268
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002269static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002270g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002271{
Paulo Zanoni30add222012-10-26 19:05:45 -02002272 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002273 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01002274 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002275
Chris Wilsonea5b2132010-08-04 13:50:23 +01002276 switch (intel_dp->output_reg) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002277 case DP_B:
Chris Wilson10f76a32012-05-11 18:01:32 +01002278 bit = DPB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002279 break;
2280 case DP_C:
Chris Wilson10f76a32012-05-11 18:01:32 +01002281 bit = DPC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002282 break;
2283 case DP_D:
Chris Wilson10f76a32012-05-11 18:01:32 +01002284 bit = DPD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002285 break;
2286 default:
2287 return connector_status_unknown;
2288 }
2289
Chris Wilson10f76a32012-05-11 18:01:32 +01002290 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002291 return connector_status_disconnected;
2292
Keith Packard26d61aa2011-07-25 20:01:09 -07002293 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002294}
2295
Keith Packard8c241fe2011-09-28 16:38:44 -07002296static struct edid *
2297intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2298{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002299 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002300
Jani Nikula9cd300e2012-10-19 14:51:52 +03002301 /* use cached edid if we have one */
2302 if (intel_connector->edid) {
2303 struct edid *edid;
2304 int size;
2305
2306 /* invalid edid */
2307 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002308 return NULL;
2309
Jani Nikula9cd300e2012-10-19 14:51:52 +03002310 size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002311 edid = kmalloc(size, GFP_KERNEL);
2312 if (!edid)
2313 return NULL;
2314
Jani Nikula9cd300e2012-10-19 14:51:52 +03002315 memcpy(edid, intel_connector->edid, size);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002316 return edid;
2317 }
2318
Jani Nikula9cd300e2012-10-19 14:51:52 +03002319 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002320}
2321
2322static int
2323intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2324{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002325 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002326
Jani Nikula9cd300e2012-10-19 14:51:52 +03002327 /* use cached edid if we have one */
2328 if (intel_connector->edid) {
2329 /* invalid edid */
2330 if (IS_ERR(intel_connector->edid))
2331 return 0;
2332
2333 return intel_connector_update_modes(connector,
2334 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002335 }
2336
Jani Nikula9cd300e2012-10-19 14:51:52 +03002337 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002338}
2339
2340
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002341/**
2342 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
2343 *
2344 * \return true if DP port is connected.
2345 * \return false if DP port is disconnected.
2346 */
2347static enum drm_connector_status
2348intel_dp_detect(struct drm_connector *connector, bool force)
2349{
2350 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02002351 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2352 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002353 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002354 enum drm_connector_status status;
2355 struct edid *edid = NULL;
Jani Nikula898076e2012-10-25 10:58:10 +03002356 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002357
2358 intel_dp->has_audio = false;
2359
2360 if (HAS_PCH_SPLIT(dev))
2361 status = ironlake_dp_detect(intel_dp);
2362 else
2363 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002364
Jani Nikula898076e2012-10-25 10:58:10 +03002365 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2366 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2367 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002368
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002369 if (status != connector_status_connected)
2370 return status;
2371
Adam Jackson0d198322012-05-14 16:05:47 -04002372 intel_dp_probe_oui(intel_dp);
2373
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002374 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
2375 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01002376 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002377 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002378 if (edid) {
2379 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01002380 kfree(edid);
2381 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002382 }
2383
Paulo Zanonid63885d2012-10-26 19:05:49 -02002384 if (intel_encoder->type != INTEL_OUTPUT_EDP)
2385 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002386 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002387}
2388
2389static int intel_dp_get_modes(struct drm_connector *connector)
2390{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002391 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03002392 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002393 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002394 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002395
2396 /* We should parse the EDID data and find out if it has an audio sink
2397 */
2398
Keith Packard8c241fe2011-09-28 16:38:44 -07002399 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002400 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002401 return ret;
2402
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002403 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03002404 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002405 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03002406 mode = drm_mode_duplicate(dev,
2407 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002408 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002409 drm_mode_probed_add(connector, mode);
2410 return 1;
2411 }
2412 }
2413 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002414}
2415
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002416static bool
2417intel_dp_detect_audio(struct drm_connector *connector)
2418{
2419 struct intel_dp *intel_dp = intel_attached_dp(connector);
2420 struct edid *edid;
2421 bool has_audio = false;
2422
Keith Packard8c241fe2011-09-28 16:38:44 -07002423 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002424 if (edid) {
2425 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002426 kfree(edid);
2427 }
2428
2429 return has_audio;
2430}
2431
Chris Wilsonf6849602010-09-19 09:29:33 +01002432static int
2433intel_dp_set_property(struct drm_connector *connector,
2434 struct drm_property *property,
2435 uint64_t val)
2436{
Chris Wilsone953fd72011-02-21 22:23:52 +00002437 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03002438 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002439 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
2440 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01002441 int ret;
2442
Rob Clark662595d2012-10-11 20:36:04 -05002443 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01002444 if (ret)
2445 return ret;
2446
Chris Wilson3f43c482011-05-12 22:17:24 +01002447 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002448 int i = val;
2449 bool has_audio;
2450
2451 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002452 return 0;
2453
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002454 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01002455
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002456 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002457 has_audio = intel_dp_detect_audio(connector);
2458 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002459 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002460
2461 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002462 return 0;
2463
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002464 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01002465 goto done;
2466 }
2467
Chris Wilsone953fd72011-02-21 22:23:52 +00002468 if (property == dev_priv->broadcast_rgb_property) {
2469 if (val == !!intel_dp->color_range)
2470 return 0;
2471
2472 intel_dp->color_range = val ? DP_COLOR_RANGE_16_235 : 0;
2473 goto done;
2474 }
2475
Yuly Novikov53b41832012-10-26 12:04:00 +03002476 if (is_edp(intel_dp) &&
2477 property == connector->dev->mode_config.scaling_mode_property) {
2478 if (val == DRM_MODE_SCALE_NONE) {
2479 DRM_DEBUG_KMS("no scaling not supported\n");
2480 return -EINVAL;
2481 }
2482
2483 if (intel_connector->panel.fitting_mode == val) {
2484 /* the eDP scaling property is not changed */
2485 return 0;
2486 }
2487 intel_connector->panel.fitting_mode = val;
2488
2489 goto done;
2490 }
2491
Chris Wilsonf6849602010-09-19 09:29:33 +01002492 return -EINVAL;
2493
2494done:
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002495 if (intel_encoder->base.crtc) {
2496 struct drm_crtc *crtc = intel_encoder->base.crtc;
Daniel Vettera6778b32012-07-02 09:56:42 +02002497 intel_set_mode(crtc, &crtc->mode,
2498 crtc->x, crtc->y, crtc->fb);
Chris Wilsonf6849602010-09-19 09:29:33 +01002499 }
2500
2501 return 0;
2502}
2503
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002504static void
Akshay Joshi0206e352011-08-16 15:34:10 -04002505intel_dp_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002506{
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002507 struct drm_device *dev = connector->dev;
Jani Nikulabe3cd5e2012-10-12 10:33:05 +03002508 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikula1d508702012-10-19 14:51:49 +03002509 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002510
Jani Nikula9cd300e2012-10-19 14:51:52 +03002511 if (!IS_ERR_OR_NULL(intel_connector->edid))
2512 kfree(intel_connector->edid);
2513
Jani Nikula1d508702012-10-19 14:51:49 +03002514 if (is_edp(intel_dp)) {
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002515 intel_panel_destroy_backlight(dev);
Jani Nikula1d508702012-10-19 14:51:49 +03002516 intel_panel_fini(&intel_connector->panel);
2517 }
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002518
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002519 drm_sysfs_connector_remove(connector);
2520 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002521 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002522}
2523
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002524void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02002525{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002526 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
2527 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02002528
2529 i2c_del_adapter(&intel_dp->adapter);
2530 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07002531 if (is_edp(intel_dp)) {
2532 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
2533 ironlake_panel_vdd_off_sync(intel_dp);
2534 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002535 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02002536}
2537
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002538static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002539 .mode_fixup = intel_dp_mode_fixup,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002540 .mode_set = intel_dp_mode_set,
Daniel Vetter1f703852012-07-11 16:51:39 +02002541 .disable = intel_encoder_noop,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002542};
2543
2544static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002545 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002546 .detect = intel_dp_detect,
2547 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01002548 .set_property = intel_dp_set_property,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002549 .destroy = intel_dp_destroy,
2550};
2551
2552static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
2553 .get_modes = intel_dp_get_modes,
2554 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002555 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002556};
2557
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002558static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02002559 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002560};
2561
Chris Wilson995b6762010-08-20 13:23:26 +01002562static void
Eric Anholt21d40d32010-03-25 11:11:14 -07002563intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07002564{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002565 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07002566
Jesse Barnes885a5012011-07-07 11:11:01 -07002567 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07002568}
2569
Zhenyu Wange3421a12010-04-08 09:43:27 +08002570/* Return which DP Port should be selected for Transcoder DP control */
2571int
Akshay Joshi0206e352011-08-16 15:34:10 -04002572intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002573{
2574 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002575 struct intel_encoder *intel_encoder;
2576 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002577
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002578 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
2579 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002580
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002581 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2582 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002583 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002584 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002585
Zhenyu Wange3421a12010-04-08 09:43:27 +08002586 return -1;
2587}
2588
Zhao Yakui36e83a12010-06-12 14:32:21 +08002589/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04002590bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002591{
2592 struct drm_i915_private *dev_priv = dev->dev_private;
2593 struct child_device_config *p_child;
2594 int i;
2595
2596 if (!dev_priv->child_dev_num)
2597 return false;
2598
2599 for (i = 0; i < dev_priv->child_dev_num; i++) {
2600 p_child = dev_priv->child_dev + i;
2601
2602 if (p_child->dvo_port == PORT_IDPD &&
2603 p_child->device_type == DEVICE_TYPE_eDP)
2604 return true;
2605 }
2606 return false;
2607}
2608
Chris Wilsonf6849602010-09-19 09:29:33 +01002609static void
2610intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
2611{
Yuly Novikov53b41832012-10-26 12:04:00 +03002612 struct intel_connector *intel_connector = to_intel_connector(connector);
2613
Chris Wilson3f43c482011-05-12 22:17:24 +01002614 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002615 intel_attach_broadcast_rgb_property(connector);
Yuly Novikov53b41832012-10-26 12:04:00 +03002616
2617 if (is_edp(intel_dp)) {
2618 drm_mode_create_scaling_mode_property(connector->dev);
2619 drm_connector_attach_property(
2620 connector,
2621 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03002622 DRM_MODE_SCALE_ASPECT);
2623 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03002624 }
Chris Wilsonf6849602010-09-19 09:29:33 +01002625}
2626
Daniel Vetter67a54562012-10-20 20:57:45 +02002627static void
2628intel_dp_init_panel_power_sequencer(struct drm_device *dev,
2629 struct intel_dp *intel_dp)
2630{
2631 struct drm_i915_private *dev_priv = dev->dev_private;
2632 struct edp_power_seq cur, vbt, spec, final;
2633 u32 pp_on, pp_off, pp_div, pp;
2634
2635 /* Workaround: Need to write PP_CONTROL with the unlock key as
2636 * the very first thing. */
2637 pp = ironlake_get_pp_control(dev_priv);
2638 I915_WRITE(PCH_PP_CONTROL, pp);
2639
2640 pp_on = I915_READ(PCH_PP_ON_DELAYS);
2641 pp_off = I915_READ(PCH_PP_OFF_DELAYS);
2642 pp_div = I915_READ(PCH_PP_DIVISOR);
2643
2644 /* Pull timing values out of registers */
2645 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
2646 PANEL_POWER_UP_DELAY_SHIFT;
2647
2648 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
2649 PANEL_LIGHT_ON_DELAY_SHIFT;
2650
2651 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
2652 PANEL_LIGHT_OFF_DELAY_SHIFT;
2653
2654 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
2655 PANEL_POWER_DOWN_DELAY_SHIFT;
2656
2657 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
2658 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
2659
2660 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2661 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
2662
2663 vbt = dev_priv->edp.pps;
2664
2665 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
2666 * our hw here, which are all in 100usec. */
2667 spec.t1_t3 = 210 * 10;
2668 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
2669 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
2670 spec.t10 = 500 * 10;
2671 /* This one is special and actually in units of 100ms, but zero
2672 * based in the hw (so we need to add 100 ms). But the sw vbt
2673 * table multiplies it with 1000 to make it in units of 100usec,
2674 * too. */
2675 spec.t11_t12 = (510 + 100) * 10;
2676
2677 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2678 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
2679
2680 /* Use the max of the register settings and vbt. If both are
2681 * unset, fall back to the spec limits. */
2682#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
2683 spec.field : \
2684 max(cur.field, vbt.field))
2685 assign_final(t1_t3);
2686 assign_final(t8);
2687 assign_final(t9);
2688 assign_final(t10);
2689 assign_final(t11_t12);
2690#undef assign_final
2691
2692#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
2693 intel_dp->panel_power_up_delay = get_delay(t1_t3);
2694 intel_dp->backlight_on_delay = get_delay(t8);
2695 intel_dp->backlight_off_delay = get_delay(t9);
2696 intel_dp->panel_power_down_delay = get_delay(t10);
2697 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
2698#undef get_delay
2699
2700 /* And finally store the new values in the power sequencer. */
2701 pp_on = (final.t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
2702 (final.t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
2703 pp_off = (final.t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
2704 (final.t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
2705 /* Compute the divisor for the pp clock, simply match the Bspec
2706 * formula. */
2707 pp_div = ((100 * intel_pch_rawclk(dev))/2 - 1)
2708 << PP_REFERENCE_DIVIDER_SHIFT;
2709 pp_div |= (DIV_ROUND_UP(final.t11_t12, 1000)
2710 << PANEL_POWER_CYCLE_DELAY_SHIFT);
2711
2712 /* Haswell doesn't have any port selection bits for the panel
2713 * power sequencer any more. */
2714 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
2715 if (is_cpu_edp(intel_dp))
2716 pp_on |= PANEL_POWER_PORT_DP_A;
2717 else
2718 pp_on |= PANEL_POWER_PORT_DP_D;
2719 }
2720
2721 I915_WRITE(PCH_PP_ON_DELAYS, pp_on);
2722 I915_WRITE(PCH_PP_OFF_DELAYS, pp_off);
2723 I915_WRITE(PCH_PP_DIVISOR, pp_div);
2724
2725
2726 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
2727 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
2728 intel_dp->panel_power_cycle_delay);
2729
2730 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
2731 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
2732
2733 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
2734 I915_READ(PCH_PP_ON_DELAYS),
2735 I915_READ(PCH_PP_OFF_DELAYS),
2736 I915_READ(PCH_PP_DIVISOR));
Keith Packardc8110e52009-05-06 11:51:10 -07002737}
2738
2739void
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002740intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
2741 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002742{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002743 struct drm_connector *connector = &intel_connector->base;
2744 struct intel_dp *intel_dp = &intel_dig_port->dp;
2745 struct intel_encoder *intel_encoder = &intel_dig_port->base;
2746 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002747 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002748 struct drm_display_mode *fixed_mode = NULL;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002749 enum port port = intel_dig_port->port;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002750 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04002751 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002752
Daniel Vetter07679352012-09-06 22:15:42 +02002753 /* Preserve the current hw state. */
2754 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03002755 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00002756
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002757 if (HAS_PCH_SPLIT(dev) && port == PORT_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04002758 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01002759 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04002760
Gajanan Bhat19c03922012-09-27 19:13:07 +05302761 /*
2762 * FIXME : We need to initialize built-in panels before external panels.
2763 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
2764 */
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002765 if (IS_VALLEYVIEW(dev) && port == PORT_C) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05302766 type = DRM_MODE_CONNECTOR_eDP;
2767 intel_encoder->type = INTEL_OUTPUT_EDP;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002768 } else if (port == PORT_A || is_pch_edp(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04002769 type = DRM_MODE_CONNECTOR_eDP;
2770 intel_encoder->type = INTEL_OUTPUT_EDP;
2771 } else {
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002772 /* The intel_encoder->type value may be INTEL_OUTPUT_UNKNOWN for
2773 * DDI or INTEL_OUTPUT_DISPLAYPORT for the older gens, so don't
2774 * rewrite it.
2775 */
Adam Jacksonb3295302010-07-16 14:46:28 -04002776 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04002777 }
2778
Adam Jacksonb3295302010-07-16 14:46:28 -04002779 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002780 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
2781
Dave Airlieeb1f8e42010-05-07 06:42:51 +00002782 connector->polled = DRM_CONNECTOR_POLL_HPD;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002783 connector->interlace_allowed = true;
2784 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08002785
Daniel Vetter66a92782012-07-12 20:08:18 +02002786 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
2787 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08002788
Chris Wilsondf0e9242010-09-09 16:20:55 +01002789 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002790 drm_sysfs_connector_add(connector);
2791
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002792 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02002793 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
2794 else
2795 intel_connector->get_hw_state = intel_connector_get_hw_state;
2796
Daniel Vettere8cb4552012-07-01 13:05:48 +02002797
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002798 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002799 switch (port) {
2800 case PORT_A:
2801 name = "DPDDC-A";
2802 break;
2803 case PORT_B:
2804 dev_priv->hotplug_supported_mask |= DPB_HOTPLUG_INT_STATUS;
2805 name = "DPDDC-B";
2806 break;
2807 case PORT_C:
2808 dev_priv->hotplug_supported_mask |= DPC_HOTPLUG_INT_STATUS;
2809 name = "DPDDC-C";
2810 break;
2811 case PORT_D:
2812 dev_priv->hotplug_supported_mask |= DPD_HOTPLUG_INT_STATUS;
2813 name = "DPDDC-D";
2814 break;
2815 default:
2816 WARN(1, "Invalid port %c\n", port_name(port));
2817 break;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002818 }
2819
Daniel Vetter67a54562012-10-20 20:57:45 +02002820 if (is_edp(intel_dp))
2821 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Dave Airliec1f05262012-08-30 11:06:18 +10002822
2823 intel_dp_i2c_init(intel_dp, intel_connector, name);
2824
Daniel Vetter67a54562012-10-20 20:57:45 +02002825 /* Cache DPCD and EDID for edp. */
Dave Airliec1f05262012-08-30 11:06:18 +10002826 if (is_edp(intel_dp)) {
2827 bool ret;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002828 struct drm_display_mode *scan;
Dave Airliec1f05262012-08-30 11:06:18 +10002829 struct edid *edid;
Jesse Barnes5d613502011-01-24 17:10:54 -08002830
2831 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard59f3e272011-07-25 20:01:56 -07002832 ret = intel_dp_get_dpcd(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002833 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard99ea7122011-11-01 19:57:50 -07002834
Keith Packard59f3e272011-07-25 20:01:56 -07002835 if (ret) {
Jesse Barnes7183dc22011-07-07 11:10:58 -07002836 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
2837 dev_priv->no_aux_handshake =
2838 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
Jesse Barnes89667382010-10-07 16:01:21 -07002839 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
2840 } else {
Chris Wilson3d3dc142011-02-12 10:33:12 +00002841 /* if this fails, presume the device is a ghost */
Takashi Iwai48898b02011-03-18 09:06:49 +00002842 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002843 intel_dp_encoder_destroy(&intel_encoder->base);
2844 intel_dp_destroy(connector);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002845 return;
Jesse Barnes89667382010-10-07 16:01:21 -07002846 }
Jesse Barnes89667382010-10-07 16:01:21 -07002847
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002848 ironlake_edp_panel_vdd_on(intel_dp);
2849 edid = drm_get_edid(connector, &intel_dp->adapter);
2850 if (edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03002851 if (drm_add_edid_modes(connector, edid)) {
2852 drm_mode_connector_update_edid_property(connector, edid);
2853 drm_edid_to_eld(connector, edid);
2854 } else {
2855 kfree(edid);
2856 edid = ERR_PTR(-EINVAL);
2857 }
2858 } else {
2859 edid = ERR_PTR(-ENOENT);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002860 }
Jani Nikula9cd300e2012-10-19 14:51:52 +03002861 intel_connector->edid = edid;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002862
2863 /* prefer fixed mode from EDID if available */
2864 list_for_each_entry(scan, &connector->probed_modes, head) {
2865 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
2866 fixed_mode = drm_mode_duplicate(dev, scan);
2867 break;
2868 }
2869 }
2870
2871 /* fallback to VBT if available for eDP */
2872 if (!fixed_mode && dev_priv->lfp_lvds_vbt_mode) {
2873 fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
2874 if (fixed_mode)
2875 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
2876 }
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002877
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002878 ironlake_edp_panel_vdd_off(intel_dp, false);
2879 }
Keith Packard552fb0b2011-09-28 16:31:53 -07002880
Jesse Barnes4d926462010-10-07 16:01:07 -07002881 if (is_edp(intel_dp)) {
Jani Nikuladd06f902012-10-19 14:51:50 +03002882 intel_panel_init(&intel_connector->panel, fixed_mode);
Jani Nikula0657b6b2012-10-19 14:51:46 +03002883 intel_panel_setup_backlight(connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002884 }
2885
Chris Wilsonf6849602010-09-19 09:29:33 +01002886 intel_dp_add_properties(intel_dp, connector);
2887
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002888 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2889 * 0xd. Failure to do so will result in spurious interrupts being
2890 * generated on the port when a cable is not attached.
2891 */
2892 if (IS_G4X(dev) && !IS_GM45(dev)) {
2893 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2894 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2895 }
2896}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002897
2898void
2899intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
2900{
2901 struct intel_digital_port *intel_dig_port;
2902 struct intel_encoder *intel_encoder;
2903 struct drm_encoder *encoder;
2904 struct intel_connector *intel_connector;
2905
2906 intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
2907 if (!intel_dig_port)
2908 return;
2909
2910 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
2911 if (!intel_connector) {
2912 kfree(intel_dig_port);
2913 return;
2914 }
2915
2916 intel_encoder = &intel_dig_port->base;
2917 encoder = &intel_encoder->base;
2918
2919 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
2920 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002921 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002922
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002923 intel_encoder->enable = intel_enable_dp;
2924 intel_encoder->pre_enable = intel_pre_enable_dp;
2925 intel_encoder->disable = intel_disable_dp;
2926 intel_encoder->post_disable = intel_post_disable_dp;
2927 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002928
Paulo Zanoni174edf12012-10-26 19:05:50 -02002929 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002930 intel_dig_port->dp.output_reg = output_reg;
2931
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002932 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002933 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2934 intel_encoder->cloneable = false;
2935 intel_encoder->hot_plug = intel_dp_hot_plug;
2936
2937 intel_dp_init_connector(intel_dig_port, intel_connector);
2938}