blob: 480a5eef8a48e78becea94f90ce0fae9eba49aab [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
29#include "drmP.h"
30#include "drm.h"
31#include "drm_crtc.h"
32#include "drm_crtc_helper.h"
33#include "intel_drv.h"
34#include "i915_drm.h"
35#include "i915_drv.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100036#include "drm_dp_helper.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037
Zhao Yakuiae266c92009-11-24 09:48:46 +080038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_STATUS_SIZE 6
40#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
41
42#define DP_LINK_CONFIGURATION_SIZE 9
43
Zhenyu Wang32f9d652009-07-24 01:00:32 +080044#define IS_eDP(i) ((i)->type == INTEL_OUTPUT_EDP)
45
Keith Packarda4fc5ed2009-04-07 16:16:42 -070046struct intel_dp_priv {
47 uint32_t output_reg;
48 uint32_t DP;
49 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070050 bool has_audio;
Keith Packardc8110e52009-05-06 11:51:10 -070051 int dpms_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070052 uint8_t link_bw;
53 uint8_t lane_count;
54 uint8_t dpcd[4];
Eric Anholt21d40d32010-03-25 11:11:14 -070055 struct intel_encoder *intel_encoder;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070056 struct i2c_adapter adapter;
57 struct i2c_algo_dp_aux_data algo;
58};
59
60static void
Eric Anholt21d40d32010-03-25 11:11:14 -070061intel_dp_link_train(struct intel_encoder *intel_encoder, uint32_t DP,
Keith Packarda4fc5ed2009-04-07 16:16:42 -070062 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE]);
63
64static void
Eric Anholt21d40d32010-03-25 11:11:14 -070065intel_dp_link_down(struct intel_encoder *intel_encoder, uint32_t DP);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070066
Zhenyu Wang32f9d652009-07-24 01:00:32 +080067void
Eric Anholt21d40d32010-03-25 11:11:14 -070068intel_edp_link_config (struct intel_encoder *intel_encoder,
Zhenyu Wang32f9d652009-07-24 01:00:32 +080069 int *lane_num, int *link_bw)
70{
Eric Anholt21d40d32010-03-25 11:11:14 -070071 struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
Zhenyu Wang32f9d652009-07-24 01:00:32 +080072
73 *lane_num = dp_priv->lane_count;
74 if (dp_priv->link_bw == DP_LINK_BW_1_62)
75 *link_bw = 162000;
76 else if (dp_priv->link_bw == DP_LINK_BW_2_7)
77 *link_bw = 270000;
78}
79
Keith Packarda4fc5ed2009-04-07 16:16:42 -070080static int
Eric Anholt21d40d32010-03-25 11:11:14 -070081intel_dp_max_lane_count(struct intel_encoder *intel_encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -070082{
Eric Anholt21d40d32010-03-25 11:11:14 -070083 struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070084 int max_lane_count = 4;
85
86 if (dp_priv->dpcd[0] >= 0x11) {
87 max_lane_count = dp_priv->dpcd[2] & 0x1f;
88 switch (max_lane_count) {
89 case 1: case 2: case 4:
90 break;
91 default:
92 max_lane_count = 4;
93 }
94 }
95 return max_lane_count;
96}
97
98static int
Eric Anholt21d40d32010-03-25 11:11:14 -070099intel_dp_max_link_bw(struct intel_encoder *intel_encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700100{
Eric Anholt21d40d32010-03-25 11:11:14 -0700101 struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700102 int max_link_bw = dp_priv->dpcd[1];
103
104 switch (max_link_bw) {
105 case DP_LINK_BW_1_62:
106 case DP_LINK_BW_2_7:
107 break;
108 default:
109 max_link_bw = DP_LINK_BW_1_62;
110 break;
111 }
112 return max_link_bw;
113}
114
115static int
116intel_dp_link_clock(uint8_t link_bw)
117{
118 if (link_bw == DP_LINK_BW_2_7)
119 return 270000;
120 else
121 return 162000;
122}
123
124/* I think this is a fiction */
125static int
Zhenyu Wang885a5fb2010-01-12 05:38:31 +0800126intel_dp_link_required(struct drm_device *dev,
Eric Anholt21d40d32010-03-25 11:11:14 -0700127 struct intel_encoder *intel_encoder, int pixel_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700128{
Zhenyu Wang885a5fb2010-01-12 05:38:31 +0800129 struct drm_i915_private *dev_priv = dev->dev_private;
130
Eric Anholt21d40d32010-03-25 11:11:14 -0700131 if (IS_eDP(intel_encoder))
Zhenyu Wang885a5fb2010-01-12 05:38:31 +0800132 return (pixel_clock * dev_priv->edp_bpp) / 8;
133 else
134 return pixel_clock * 3;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135}
136
137static int
138intel_dp_mode_valid(struct drm_connector *connector,
139 struct drm_display_mode *mode)
140{
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800141 struct drm_encoder *encoder = intel_attached_encoder(connector);
142 struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
Eric Anholt21d40d32010-03-25 11:11:14 -0700143 int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_encoder));
144 int max_lanes = intel_dp_max_lane_count(intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700145
Eric Anholt21d40d32010-03-25 11:11:14 -0700146 if (intel_dp_link_required(connector->dev, intel_encoder, mode->clock)
Zhenyu Wang885a5fb2010-01-12 05:38:31 +0800147 > max_link_clock * max_lanes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700148 return MODE_CLOCK_HIGH;
149
150 if (mode->clock < 10000)
151 return MODE_CLOCK_LOW;
152
153 return MODE_OK;
154}
155
156static uint32_t
157pack_aux(uint8_t *src, int src_bytes)
158{
159 int i;
160 uint32_t v = 0;
161
162 if (src_bytes > 4)
163 src_bytes = 4;
164 for (i = 0; i < src_bytes; i++)
165 v |= ((uint32_t) src[i]) << ((3-i) * 8);
166 return v;
167}
168
169static void
170unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
171{
172 int i;
173 if (dst_bytes > 4)
174 dst_bytes = 4;
175 for (i = 0; i < dst_bytes; i++)
176 dst[i] = src >> ((3-i) * 8);
177}
178
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700179/* hrawclock is 1/4 the FSB frequency */
180static int
181intel_hrawclk(struct drm_device *dev)
182{
183 struct drm_i915_private *dev_priv = dev->dev_private;
184 uint32_t clkcfg;
185
186 clkcfg = I915_READ(CLKCFG);
187 switch (clkcfg & CLKCFG_FSB_MASK) {
188 case CLKCFG_FSB_400:
189 return 100;
190 case CLKCFG_FSB_533:
191 return 133;
192 case CLKCFG_FSB_667:
193 return 166;
194 case CLKCFG_FSB_800:
195 return 200;
196 case CLKCFG_FSB_1067:
197 return 266;
198 case CLKCFG_FSB_1333:
199 return 333;
200 /* these two are just a guess; one of them might be right */
201 case CLKCFG_FSB_1600:
202 case CLKCFG_FSB_1600_ALT:
203 return 400;
204 default:
205 return 133;
206 }
207}
208
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700209static int
Eric Anholt21d40d32010-03-25 11:11:14 -0700210intel_dp_aux_ch(struct intel_encoder *intel_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700211 uint8_t *send, int send_bytes,
212 uint8_t *recv, int recv_size)
213{
Eric Anholt21d40d32010-03-25 11:11:14 -0700214 struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700215 uint32_t output_reg = dp_priv->output_reg;
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800216 struct drm_device *dev = intel_encoder->enc.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700217 struct drm_i915_private *dev_priv = dev->dev_private;
218 uint32_t ch_ctl = output_reg + 0x10;
219 uint32_t ch_data = ch_ctl + 4;
220 int i;
221 int recv_bytes;
222 uint32_t ctl;
223 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700224 uint32_t aux_clock_divider;
Zhenyu Wange3421a12010-04-08 09:43:27 +0800225 int try, precharge;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700226
227 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700228 * and would like to run at 2MHz. So, take the
229 * hrawclk value and divide by 2 and use that
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700230 */
Zhenyu Wange3421a12010-04-08 09:43:27 +0800231 if (IS_eDP(intel_encoder)) {
232 if (IS_GEN6(dev))
233 aux_clock_divider = 200; /* SNB eDP input clock at 400Mhz */
234 else
235 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
236 } else if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500237 aux_clock_divider = 62; /* IRL input clock fixed at 125Mhz */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800238 else
239 aux_clock_divider = intel_hrawclk(dev) / 2;
240
Zhenyu Wange3421a12010-04-08 09:43:27 +0800241 if (IS_GEN6(dev))
242 precharge = 3;
243 else
244 precharge = 5;
245
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700246 /* Must try at least 3 times according to DP spec */
247 for (try = 0; try < 5; try++) {
248 /* Load the send data into the aux channel data registers */
249 for (i = 0; i < send_bytes; i += 4) {
Joe Perchesa419aef2009-08-18 11:18:35 -0700250 uint32_t d = pack_aux(send + i, send_bytes - i);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700251
252 I915_WRITE(ch_data + i, d);
253 }
254
255 ctl = (DP_AUX_CH_CTL_SEND_BUSY |
256 DP_AUX_CH_CTL_TIME_OUT_400us |
257 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Zhenyu Wange3421a12010-04-08 09:43:27 +0800258 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700259 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
260 DP_AUX_CH_CTL_DONE |
261 DP_AUX_CH_CTL_TIME_OUT_ERROR |
262 DP_AUX_CH_CTL_RECEIVE_ERROR);
263
264 /* Send the command and wait for it to complete */
265 I915_WRITE(ch_ctl, ctl);
266 (void) I915_READ(ch_ctl);
267 for (;;) {
268 udelay(100);
269 status = I915_READ(ch_ctl);
270 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
271 break;
272 }
273
274 /* Clear done status and any errors */
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800275 I915_WRITE(ch_ctl, (status |
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700276 DP_AUX_CH_CTL_DONE |
277 DP_AUX_CH_CTL_TIME_OUT_ERROR |
278 DP_AUX_CH_CTL_RECEIVE_ERROR));
279 (void) I915_READ(ch_ctl);
280 if ((status & DP_AUX_CH_CTL_TIME_OUT_ERROR) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700281 break;
282 }
283
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700284 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700285 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700286 return -EBUSY;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700287 }
288
289 /* Check for timeout or receive error.
290 * Timeouts occur when the sink is not connected
291 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700292 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700293 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700294 return -EIO;
295 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700296
297 /* Timeouts occur when the device isn't connected, so they're
298 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700299 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800300 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700301 return -ETIMEDOUT;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700302 }
303
304 /* Unload any bytes sent back from the other side */
305 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
306 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
307
308 if (recv_bytes > recv_size)
309 recv_bytes = recv_size;
310
311 for (i = 0; i < recv_bytes; i += 4) {
312 uint32_t d = I915_READ(ch_data + i);
313
314 unpack_aux(d, recv + i, recv_bytes - i);
315 }
316
317 return recv_bytes;
318}
319
320/* Write data to the aux channel in native mode */
321static int
Eric Anholt21d40d32010-03-25 11:11:14 -0700322intel_dp_aux_native_write(struct intel_encoder *intel_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700323 uint16_t address, uint8_t *send, int send_bytes)
324{
325 int ret;
326 uint8_t msg[20];
327 int msg_bytes;
328 uint8_t ack;
329
330 if (send_bytes > 16)
331 return -1;
332 msg[0] = AUX_NATIVE_WRITE << 4;
333 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800334 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700335 msg[3] = send_bytes - 1;
336 memcpy(&msg[4], send, send_bytes);
337 msg_bytes = send_bytes + 4;
338 for (;;) {
Eric Anholt21d40d32010-03-25 11:11:14 -0700339 ret = intel_dp_aux_ch(intel_encoder, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700340 if (ret < 0)
341 return ret;
342 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
343 break;
344 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
345 udelay(100);
346 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700347 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700348 }
349 return send_bytes;
350}
351
352/* Write a single byte to the aux channel in native mode */
353static int
Eric Anholt21d40d32010-03-25 11:11:14 -0700354intel_dp_aux_native_write_1(struct intel_encoder *intel_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700355 uint16_t address, uint8_t byte)
356{
Eric Anholt21d40d32010-03-25 11:11:14 -0700357 return intel_dp_aux_native_write(intel_encoder, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700358}
359
360/* read bytes from a native aux channel */
361static int
Eric Anholt21d40d32010-03-25 11:11:14 -0700362intel_dp_aux_native_read(struct intel_encoder *intel_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700363 uint16_t address, uint8_t *recv, int recv_bytes)
364{
365 uint8_t msg[4];
366 int msg_bytes;
367 uint8_t reply[20];
368 int reply_bytes;
369 uint8_t ack;
370 int ret;
371
372 msg[0] = AUX_NATIVE_READ << 4;
373 msg[1] = address >> 8;
374 msg[2] = address & 0xff;
375 msg[3] = recv_bytes - 1;
376
377 msg_bytes = 4;
378 reply_bytes = recv_bytes + 1;
379
380 for (;;) {
Eric Anholt21d40d32010-03-25 11:11:14 -0700381 ret = intel_dp_aux_ch(intel_encoder, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700382 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700383 if (ret == 0)
384 return -EPROTO;
385 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700386 return ret;
387 ack = reply[0];
388 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
389 memcpy(recv, reply + 1, ret - 1);
390 return ret - 1;
391 }
392 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
393 udelay(100);
394 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700395 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700396 }
397}
398
399static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000400intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
401 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700402{
Dave Airlieab2c0672009-12-04 10:55:24 +1000403 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700404 struct intel_dp_priv *dp_priv = container_of(adapter,
405 struct intel_dp_priv,
406 adapter);
Eric Anholt21d40d32010-03-25 11:11:14 -0700407 struct intel_encoder *intel_encoder = dp_priv->intel_encoder;
Dave Airlieab2c0672009-12-04 10:55:24 +1000408 uint16_t address = algo_data->address;
409 uint8_t msg[5];
410 uint8_t reply[2];
411 int msg_bytes;
412 int reply_bytes;
413 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700414
Dave Airlieab2c0672009-12-04 10:55:24 +1000415 /* Set up the command byte */
416 if (mode & MODE_I2C_READ)
417 msg[0] = AUX_I2C_READ << 4;
418 else
419 msg[0] = AUX_I2C_WRITE << 4;
420
421 if (!(mode & MODE_I2C_STOP))
422 msg[0] |= AUX_I2C_MOT << 4;
423
424 msg[1] = address >> 8;
425 msg[2] = address;
426
427 switch (mode) {
428 case MODE_I2C_WRITE:
429 msg[3] = 0;
430 msg[4] = write_byte;
431 msg_bytes = 5;
432 reply_bytes = 1;
433 break;
434 case MODE_I2C_READ:
435 msg[3] = 0;
436 msg_bytes = 4;
437 reply_bytes = 2;
438 break;
439 default:
440 msg_bytes = 3;
441 reply_bytes = 1;
442 break;
443 }
444
445 for (;;) {
Eric Anholt21d40d32010-03-25 11:11:14 -0700446 ret = intel_dp_aux_ch(intel_encoder,
Dave Airlieab2c0672009-12-04 10:55:24 +1000447 msg, msg_bytes,
448 reply, reply_bytes);
449 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000450 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000451 return ret;
452 }
453 switch (reply[0] & AUX_I2C_REPLY_MASK) {
454 case AUX_I2C_REPLY_ACK:
455 if (mode == MODE_I2C_READ) {
456 *read_byte = reply[1];
457 }
458 return reply_bytes - 1;
459 case AUX_I2C_REPLY_NACK:
Dave Airlie3ff99162009-12-08 14:03:47 +1000460 DRM_DEBUG_KMS("aux_ch nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000461 return -EREMOTEIO;
462 case AUX_I2C_REPLY_DEFER:
Dave Airlie3ff99162009-12-08 14:03:47 +1000463 DRM_DEBUG_KMS("aux_ch defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000464 udelay(100);
465 break;
466 default:
467 DRM_ERROR("aux_ch invalid reply 0x%02x\n", reply[0]);
468 return -EREMOTEIO;
469 }
470 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700471}
472
473static int
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800474intel_dp_i2c_init(struct intel_encoder *intel_encoder,
475 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700476{
Eric Anholt21d40d32010-03-25 11:11:14 -0700477 struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700478
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800479 DRM_DEBUG_KMS("i2c_init %s\n", name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700480 dp_priv->algo.running = false;
481 dp_priv->algo.address = 0;
482 dp_priv->algo.aux_ch = intel_dp_i2c_aux_ch;
483
484 memset(&dp_priv->adapter, '\0', sizeof (dp_priv->adapter));
485 dp_priv->adapter.owner = THIS_MODULE;
486 dp_priv->adapter.class = I2C_CLASS_DDC;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800487 strncpy (dp_priv->adapter.name, name, sizeof(dp_priv->adapter.name) - 1);
488 dp_priv->adapter.name[sizeof(dp_priv->adapter.name) - 1] = '\0';
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700489 dp_priv->adapter.algo_data = &dp_priv->algo;
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800490 dp_priv->adapter.dev.parent = &intel_connector->base.kdev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700491
492 return i2c_dp_aux_add_bus(&dp_priv->adapter);
493}
494
495static bool
496intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
497 struct drm_display_mode *adjusted_mode)
498{
Eric Anholt21d40d32010-03-25 11:11:14 -0700499 struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
500 struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700501 int lane_count, clock;
Eric Anholt21d40d32010-03-25 11:11:14 -0700502 int max_lane_count = intel_dp_max_lane_count(intel_encoder);
503 int max_clock = intel_dp_max_link_bw(intel_encoder) == DP_LINK_BW_2_7 ? 1 : 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700504 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
505
506 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
507 for (clock = 0; clock <= max_clock; clock++) {
508 int link_avail = intel_dp_link_clock(bws[clock]) * lane_count;
509
Eric Anholt21d40d32010-03-25 11:11:14 -0700510 if (intel_dp_link_required(encoder->dev, intel_encoder, mode->clock)
Zhenyu Wang885a5fb2010-01-12 05:38:31 +0800511 <= link_avail) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700512 dp_priv->link_bw = bws[clock];
513 dp_priv->lane_count = lane_count;
514 adjusted_mode->clock = intel_dp_link_clock(dp_priv->link_bw);
Zhao Yakui28c97732009-10-09 11:39:41 +0800515 DRM_DEBUG_KMS("Display port link bw %02x lane "
516 "count %d clock %d\n",
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700517 dp_priv->link_bw, dp_priv->lane_count,
518 adjusted_mode->clock);
519 return true;
520 }
521 }
522 }
523 return false;
524}
525
526struct intel_dp_m_n {
527 uint32_t tu;
528 uint32_t gmch_m;
529 uint32_t gmch_n;
530 uint32_t link_m;
531 uint32_t link_n;
532};
533
534static void
535intel_reduce_ratio(uint32_t *num, uint32_t *den)
536{
537 while (*num > 0xffffff || *den > 0xffffff) {
538 *num >>= 1;
539 *den >>= 1;
540 }
541}
542
543static void
544intel_dp_compute_m_n(int bytes_per_pixel,
545 int nlanes,
546 int pixel_clock,
547 int link_clock,
548 struct intel_dp_m_n *m_n)
549{
550 m_n->tu = 64;
551 m_n->gmch_m = pixel_clock * bytes_per_pixel;
552 m_n->gmch_n = link_clock * nlanes;
553 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
554 m_n->link_m = pixel_clock;
555 m_n->link_n = link_clock;
556 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
557}
558
559void
560intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
561 struct drm_display_mode *adjusted_mode)
562{
563 struct drm_device *dev = crtc->dev;
564 struct drm_mode_config *mode_config = &dev->mode_config;
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800565 struct drm_encoder *encoder;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700566 struct drm_i915_private *dev_priv = dev->dev_private;
567 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
568 int lane_count = 4;
569 struct intel_dp_m_n m_n;
570
571 /*
Eric Anholt21d40d32010-03-25 11:11:14 -0700572 * Find the lane count in the intel_encoder private
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700573 */
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800574 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
575 struct intel_encoder *intel_encoder;
576 struct intel_dp_priv *dp_priv;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700577
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800578 if (!encoder || encoder->crtc != crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700579 continue;
580
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800581 intel_encoder = enc_to_intel_encoder(encoder);
582 dp_priv = intel_encoder->dev_priv;
583
Eric Anholt21d40d32010-03-25 11:11:14 -0700584 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700585 lane_count = dp_priv->lane_count;
586 break;
587 }
588 }
589
590 /*
591 * Compute the GMCH and Link ratios. The '3' here is
592 * the number of bytes_per_pixel post-LUT, which we always
593 * set up for 8-bits of R/G/B, or 3 bytes total.
594 */
595 intel_dp_compute_m_n(3, lane_count,
596 mode->clock, adjusted_mode->clock, &m_n);
597
Eric Anholtc619eed2010-01-28 16:45:52 -0800598 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800599 if (intel_crtc->pipe == 0) {
600 I915_WRITE(TRANSA_DATA_M1,
601 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
602 m_n.gmch_m);
603 I915_WRITE(TRANSA_DATA_N1, m_n.gmch_n);
604 I915_WRITE(TRANSA_DP_LINK_M1, m_n.link_m);
605 I915_WRITE(TRANSA_DP_LINK_N1, m_n.link_n);
606 } else {
607 I915_WRITE(TRANSB_DATA_M1,
608 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
609 m_n.gmch_m);
610 I915_WRITE(TRANSB_DATA_N1, m_n.gmch_n);
611 I915_WRITE(TRANSB_DP_LINK_M1, m_n.link_m);
612 I915_WRITE(TRANSB_DP_LINK_N1, m_n.link_n);
613 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700614 } else {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800615 if (intel_crtc->pipe == 0) {
616 I915_WRITE(PIPEA_GMCH_DATA_M,
617 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
618 m_n.gmch_m);
619 I915_WRITE(PIPEA_GMCH_DATA_N,
620 m_n.gmch_n);
621 I915_WRITE(PIPEA_DP_LINK_M, m_n.link_m);
622 I915_WRITE(PIPEA_DP_LINK_N, m_n.link_n);
623 } else {
624 I915_WRITE(PIPEB_GMCH_DATA_M,
625 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
626 m_n.gmch_m);
627 I915_WRITE(PIPEB_GMCH_DATA_N,
628 m_n.gmch_n);
629 I915_WRITE(PIPEB_DP_LINK_M, m_n.link_m);
630 I915_WRITE(PIPEB_DP_LINK_N, m_n.link_n);
631 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700632 }
633}
634
635static void
636intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
637 struct drm_display_mode *adjusted_mode)
638{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800639 struct drm_device *dev = encoder->dev;
Eric Anholt21d40d32010-03-25 11:11:14 -0700640 struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
641 struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
642 struct drm_crtc *crtc = intel_encoder->enc.crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700643 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
644
Zhenyu Wange3421a12010-04-08 09:43:27 +0800645 dp_priv->DP = (DP_VOLTAGE_0_4 |
Adam Jackson9c9e7922010-04-05 17:57:59 -0400646 DP_PRE_EMPHASIS_0);
647
648 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
649 dp_priv->DP |= DP_SYNC_HS_HIGH;
650 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
651 dp_priv->DP |= DP_SYNC_VS_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700652
Zhenyu Wange3421a12010-04-08 09:43:27 +0800653 if (HAS_PCH_CPT(dev) && !IS_eDP(intel_encoder))
654 dp_priv->DP |= DP_LINK_TRAIN_OFF_CPT;
655 else
656 dp_priv->DP |= DP_LINK_TRAIN_OFF;
657
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700658 switch (dp_priv->lane_count) {
659 case 1:
660 dp_priv->DP |= DP_PORT_WIDTH_1;
661 break;
662 case 2:
663 dp_priv->DP |= DP_PORT_WIDTH_2;
664 break;
665 case 4:
666 dp_priv->DP |= DP_PORT_WIDTH_4;
667 break;
668 }
669 if (dp_priv->has_audio)
670 dp_priv->DP |= DP_AUDIO_OUTPUT_ENABLE;
671
672 memset(dp_priv->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
673 dp_priv->link_configuration[0] = dp_priv->link_bw;
674 dp_priv->link_configuration[1] = dp_priv->lane_count;
675
676 /*
677 * Check for DPCD version > 1.1,
678 * enable enahanced frame stuff in that case
679 */
680 if (dp_priv->dpcd[0] >= 0x11) {
681 dp_priv->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
682 dp_priv->DP |= DP_ENHANCED_FRAMING;
683 }
684
Zhenyu Wange3421a12010-04-08 09:43:27 +0800685 /* CPT DP's pipe select is decided in TRANS_DP_CTL */
686 if (intel_crtc->pipe == 1 && !HAS_PCH_CPT(dev))
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700687 dp_priv->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800688
Eric Anholt21d40d32010-03-25 11:11:14 -0700689 if (IS_eDP(intel_encoder)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800690 /* don't miss out required setting for eDP */
691 dp_priv->DP |= DP_PLL_ENABLE;
692 if (adjusted_mode->clock < 200000)
693 dp_priv->DP |= DP_PLL_FREQ_160MHZ;
694 else
695 dp_priv->DP |= DP_PLL_FREQ_270MHZ;
696 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700697}
698
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500699static void ironlake_edp_backlight_on (struct drm_device *dev)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800700{
701 struct drm_i915_private *dev_priv = dev->dev_private;
702 u32 pp;
703
Zhao Yakui28c97732009-10-09 11:39:41 +0800704 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800705 pp = I915_READ(PCH_PP_CONTROL);
706 pp |= EDP_BLC_ENABLE;
707 I915_WRITE(PCH_PP_CONTROL, pp);
708}
709
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500710static void ironlake_edp_backlight_off (struct drm_device *dev)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800711{
712 struct drm_i915_private *dev_priv = dev->dev_private;
713 u32 pp;
714
Zhao Yakui28c97732009-10-09 11:39:41 +0800715 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800716 pp = I915_READ(PCH_PP_CONTROL);
717 pp &= ~EDP_BLC_ENABLE;
718 I915_WRITE(PCH_PP_CONTROL, pp);
719}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700720
721static void
722intel_dp_dpms(struct drm_encoder *encoder, int mode)
723{
Eric Anholt21d40d32010-03-25 11:11:14 -0700724 struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
725 struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800726 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700727 struct drm_i915_private *dev_priv = dev->dev_private;
728 uint32_t dp_reg = I915_READ(dp_priv->output_reg);
729
730 if (mode != DRM_MODE_DPMS_ON) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800731 if (dp_reg & DP_PORT_EN) {
Eric Anholt21d40d32010-03-25 11:11:14 -0700732 intel_dp_link_down(intel_encoder, dp_priv->DP);
733 if (IS_eDP(intel_encoder))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500734 ironlake_edp_backlight_off(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800735 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700736 } else {
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800737 if (!(dp_reg & DP_PORT_EN)) {
Eric Anholt21d40d32010-03-25 11:11:14 -0700738 intel_dp_link_train(intel_encoder, dp_priv->DP, dp_priv->link_configuration);
739 if (IS_eDP(intel_encoder))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500740 ironlake_edp_backlight_on(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800741 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700742 }
Keith Packardc8110e52009-05-06 11:51:10 -0700743 dp_priv->dpms_mode = mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700744}
745
746/*
747 * Fetch AUX CH registers 0x202 - 0x207 which contain
748 * link status information
749 */
750static bool
Eric Anholt21d40d32010-03-25 11:11:14 -0700751intel_dp_get_link_status(struct intel_encoder *intel_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700752 uint8_t link_status[DP_LINK_STATUS_SIZE])
753{
754 int ret;
755
Eric Anholt21d40d32010-03-25 11:11:14 -0700756 ret = intel_dp_aux_native_read(intel_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700757 DP_LANE0_1_STATUS,
758 link_status, DP_LINK_STATUS_SIZE);
759 if (ret != DP_LINK_STATUS_SIZE)
760 return false;
761 return true;
762}
763
764static uint8_t
765intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
766 int r)
767{
768 return link_status[r - DP_LANE0_1_STATUS];
769}
770
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700771static uint8_t
772intel_get_adjust_request_voltage(uint8_t link_status[DP_LINK_STATUS_SIZE],
773 int lane)
774{
775 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
776 int s = ((lane & 1) ?
777 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
778 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
779 uint8_t l = intel_dp_link_status(link_status, i);
780
781 return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
782}
783
784static uint8_t
785intel_get_adjust_request_pre_emphasis(uint8_t link_status[DP_LINK_STATUS_SIZE],
786 int lane)
787{
788 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
789 int s = ((lane & 1) ?
790 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
791 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
792 uint8_t l = intel_dp_link_status(link_status, i);
793
794 return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
795}
796
797
798#if 0
799static char *voltage_names[] = {
800 "0.4V", "0.6V", "0.8V", "1.2V"
801};
802static char *pre_emph_names[] = {
803 "0dB", "3.5dB", "6dB", "9.5dB"
804};
805static char *link_train_names[] = {
806 "pattern 1", "pattern 2", "idle", "off"
807};
808#endif
809
810/*
811 * These are source-specific values; current Intel hardware supports
812 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
813 */
814#define I830_DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_800
815
816static uint8_t
817intel_dp_pre_emphasis_max(uint8_t voltage_swing)
818{
819 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
820 case DP_TRAIN_VOLTAGE_SWING_400:
821 return DP_TRAIN_PRE_EMPHASIS_6;
822 case DP_TRAIN_VOLTAGE_SWING_600:
823 return DP_TRAIN_PRE_EMPHASIS_6;
824 case DP_TRAIN_VOLTAGE_SWING_800:
825 return DP_TRAIN_PRE_EMPHASIS_3_5;
826 case DP_TRAIN_VOLTAGE_SWING_1200:
827 default:
828 return DP_TRAIN_PRE_EMPHASIS_0;
829 }
830}
831
832static void
Eric Anholt21d40d32010-03-25 11:11:14 -0700833intel_get_adjust_train(struct intel_encoder *intel_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700834 uint8_t link_status[DP_LINK_STATUS_SIZE],
835 int lane_count,
836 uint8_t train_set[4])
837{
838 uint8_t v = 0;
839 uint8_t p = 0;
840 int lane;
841
842 for (lane = 0; lane < lane_count; lane++) {
843 uint8_t this_v = intel_get_adjust_request_voltage(link_status, lane);
844 uint8_t this_p = intel_get_adjust_request_pre_emphasis(link_status, lane);
845
846 if (this_v > v)
847 v = this_v;
848 if (this_p > p)
849 p = this_p;
850 }
851
852 if (v >= I830_DP_VOLTAGE_MAX)
853 v = I830_DP_VOLTAGE_MAX | DP_TRAIN_MAX_SWING_REACHED;
854
855 if (p >= intel_dp_pre_emphasis_max(v))
856 p = intel_dp_pre_emphasis_max(v) | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
857
858 for (lane = 0; lane < 4; lane++)
859 train_set[lane] = v | p;
860}
861
862static uint32_t
863intel_dp_signal_levels(uint8_t train_set, int lane_count)
864{
865 uint32_t signal_levels = 0;
866
867 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
868 case DP_TRAIN_VOLTAGE_SWING_400:
869 default:
870 signal_levels |= DP_VOLTAGE_0_4;
871 break;
872 case DP_TRAIN_VOLTAGE_SWING_600:
873 signal_levels |= DP_VOLTAGE_0_6;
874 break;
875 case DP_TRAIN_VOLTAGE_SWING_800:
876 signal_levels |= DP_VOLTAGE_0_8;
877 break;
878 case DP_TRAIN_VOLTAGE_SWING_1200:
879 signal_levels |= DP_VOLTAGE_1_2;
880 break;
881 }
882 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
883 case DP_TRAIN_PRE_EMPHASIS_0:
884 default:
885 signal_levels |= DP_PRE_EMPHASIS_0;
886 break;
887 case DP_TRAIN_PRE_EMPHASIS_3_5:
888 signal_levels |= DP_PRE_EMPHASIS_3_5;
889 break;
890 case DP_TRAIN_PRE_EMPHASIS_6:
891 signal_levels |= DP_PRE_EMPHASIS_6;
892 break;
893 case DP_TRAIN_PRE_EMPHASIS_9_5:
894 signal_levels |= DP_PRE_EMPHASIS_9_5;
895 break;
896 }
897 return signal_levels;
898}
899
Zhenyu Wange3421a12010-04-08 09:43:27 +0800900/* Gen6's DP voltage swing and pre-emphasis control */
901static uint32_t
902intel_gen6_edp_signal_levels(uint8_t train_set)
903{
904 switch (train_set & (DP_TRAIN_VOLTAGE_SWING_MASK|DP_TRAIN_PRE_EMPHASIS_MASK)) {
905 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
906 return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
907 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
908 return EDP_LINK_TRAIN_400MV_6DB_SNB_B;
909 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
910 return EDP_LINK_TRAIN_600MV_3_5DB_SNB_B;
911 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
912 return EDP_LINK_TRAIN_800MV_0DB_SNB_B;
913 default:
914 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level\n");
915 return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
916 }
917}
918
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700919static uint8_t
920intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
921 int lane)
922{
923 int i = DP_LANE0_1_STATUS + (lane >> 1);
924 int s = (lane & 1) * 4;
925 uint8_t l = intel_dp_link_status(link_status, i);
926
927 return (l >> s) & 0xf;
928}
929
930/* Check for clock recovery is done on all channels */
931static bool
932intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
933{
934 int lane;
935 uint8_t lane_status;
936
937 for (lane = 0; lane < lane_count; lane++) {
938 lane_status = intel_get_lane_status(link_status, lane);
939 if ((lane_status & DP_LANE_CR_DONE) == 0)
940 return false;
941 }
942 return true;
943}
944
945/* Check to see if channel eq is done on all channels */
946#define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
947 DP_LANE_CHANNEL_EQ_DONE|\
948 DP_LANE_SYMBOL_LOCKED)
949static bool
950intel_channel_eq_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
951{
952 uint8_t lane_align;
953 uint8_t lane_status;
954 int lane;
955
956 lane_align = intel_dp_link_status(link_status,
957 DP_LANE_ALIGN_STATUS_UPDATED);
958 if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
959 return false;
960 for (lane = 0; lane < lane_count; lane++) {
961 lane_status = intel_get_lane_status(link_status, lane);
962 if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
963 return false;
964 }
965 return true;
966}
967
968static bool
Eric Anholt21d40d32010-03-25 11:11:14 -0700969intel_dp_set_link_train(struct intel_encoder *intel_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700970 uint32_t dp_reg_value,
971 uint8_t dp_train_pat,
972 uint8_t train_set[4],
973 bool first)
974{
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800975 struct drm_device *dev = intel_encoder->enc.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700976 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt21d40d32010-03-25 11:11:14 -0700977 struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700978 int ret;
979
980 I915_WRITE(dp_priv->output_reg, dp_reg_value);
981 POSTING_READ(dp_priv->output_reg);
982 if (first)
983 intel_wait_for_vblank(dev);
984
Eric Anholt21d40d32010-03-25 11:11:14 -0700985 intel_dp_aux_native_write_1(intel_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700986 DP_TRAINING_PATTERN_SET,
987 dp_train_pat);
988
Eric Anholt21d40d32010-03-25 11:11:14 -0700989 ret = intel_dp_aux_native_write(intel_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700990 DP_TRAINING_LANE0_SET, train_set, 4);
991 if (ret != 4)
992 return false;
993
994 return true;
995}
996
997static void
Eric Anholt21d40d32010-03-25 11:11:14 -0700998intel_dp_link_train(struct intel_encoder *intel_encoder, uint32_t DP,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE])
1000{
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001001 struct drm_device *dev = intel_encoder->enc.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001002 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt21d40d32010-03-25 11:11:14 -07001003 struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001004 uint8_t train_set[4];
1005 uint8_t link_status[DP_LINK_STATUS_SIZE];
1006 int i;
1007 uint8_t voltage;
1008 bool clock_recovery = false;
1009 bool channel_eq = false;
1010 bool first = true;
1011 int tries;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001012 u32 reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001013
1014 /* Write the link configuration data */
Adam Jacksonab00a9e2010-04-05 17:58:00 -04001015 intel_dp_aux_native_write(intel_encoder, DP_LINK_BW_SET,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001016 link_configuration, DP_LINK_CONFIGURATION_SIZE);
1017
1018 DP |= DP_PORT_EN;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001019 if (HAS_PCH_CPT(dev) && !IS_eDP(intel_encoder))
1020 DP &= ~DP_LINK_TRAIN_MASK_CPT;
1021 else
1022 DP &= ~DP_LINK_TRAIN_MASK;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001023 memset(train_set, 0, 4);
1024 voltage = 0xff;
1025 tries = 0;
1026 clock_recovery = false;
1027 for (;;) {
1028 /* Use train_set[0] to set the voltage and pre emphasis values */
Zhenyu Wange3421a12010-04-08 09:43:27 +08001029 uint32_t signal_levels;
1030 if (IS_GEN6(dev) && IS_eDP(intel_encoder)) {
1031 signal_levels = intel_gen6_edp_signal_levels(train_set[0]);
1032 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1033 } else {
1034 signal_levels = intel_dp_signal_levels(train_set[0], dp_priv->lane_count);
1035 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1036 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001037
Zhenyu Wange3421a12010-04-08 09:43:27 +08001038 if (HAS_PCH_CPT(dev) && !IS_eDP(intel_encoder))
1039 reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
1040 else
1041 reg = DP | DP_LINK_TRAIN_PAT_1;
1042
1043 if (!intel_dp_set_link_train(intel_encoder, reg,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001044 DP_TRAINING_PATTERN_1, train_set, first))
1045 break;
1046 first = false;
1047 /* Set training pattern 1 */
1048
1049 udelay(100);
Eric Anholt21d40d32010-03-25 11:11:14 -07001050 if (!intel_dp_get_link_status(intel_encoder, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001051 break;
1052
1053 if (intel_clock_recovery_ok(link_status, dp_priv->lane_count)) {
1054 clock_recovery = true;
1055 break;
1056 }
1057
1058 /* Check to see if we've tried the max voltage */
1059 for (i = 0; i < dp_priv->lane_count; i++)
1060 if ((train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1061 break;
1062 if (i == dp_priv->lane_count)
1063 break;
1064
1065 /* Check to see if we've tried the same voltage 5 times */
1066 if ((train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
1067 ++tries;
1068 if (tries == 5)
1069 break;
1070 } else
1071 tries = 0;
1072 voltage = train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
1073
1074 /* Compute new train_set as requested by target */
Eric Anholt21d40d32010-03-25 11:11:14 -07001075 intel_get_adjust_train(intel_encoder, link_status, dp_priv->lane_count, train_set);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001076 }
1077
1078 /* channel equalization */
1079 tries = 0;
1080 channel_eq = false;
1081 for (;;) {
1082 /* Use train_set[0] to set the voltage and pre emphasis values */
Zhenyu Wange3421a12010-04-08 09:43:27 +08001083 uint32_t signal_levels;
1084
1085 if (IS_GEN6(dev) && IS_eDP(intel_encoder)) {
1086 signal_levels = intel_gen6_edp_signal_levels(train_set[0]);
1087 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1088 } else {
1089 signal_levels = intel_dp_signal_levels(train_set[0], dp_priv->lane_count);
1090 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1091 }
1092
1093 if (HAS_PCH_CPT(dev) && !IS_eDP(intel_encoder))
1094 reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
1095 else
1096 reg = DP | DP_LINK_TRAIN_PAT_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001097
1098 /* channel eq pattern */
Zhenyu Wange3421a12010-04-08 09:43:27 +08001099 if (!intel_dp_set_link_train(intel_encoder, reg,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001100 DP_TRAINING_PATTERN_2, train_set,
1101 false))
1102 break;
1103
1104 udelay(400);
Eric Anholt21d40d32010-03-25 11:11:14 -07001105 if (!intel_dp_get_link_status(intel_encoder, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001106 break;
1107
1108 if (intel_channel_eq_ok(link_status, dp_priv->lane_count)) {
1109 channel_eq = true;
1110 break;
1111 }
1112
1113 /* Try 5 times */
1114 if (tries > 5)
1115 break;
1116
1117 /* Compute new train_set as requested by target */
Eric Anholt21d40d32010-03-25 11:11:14 -07001118 intel_get_adjust_train(intel_encoder, link_status, dp_priv->lane_count, train_set);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001119 ++tries;
1120 }
1121
Zhenyu Wange3421a12010-04-08 09:43:27 +08001122 if (HAS_PCH_CPT(dev) && !IS_eDP(intel_encoder))
1123 reg = DP | DP_LINK_TRAIN_OFF_CPT;
1124 else
1125 reg = DP | DP_LINK_TRAIN_OFF;
1126
1127 I915_WRITE(dp_priv->output_reg, reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001128 POSTING_READ(dp_priv->output_reg);
Eric Anholt21d40d32010-03-25 11:11:14 -07001129 intel_dp_aux_native_write_1(intel_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001130 DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
1131}
1132
1133static void
Eric Anholt21d40d32010-03-25 11:11:14 -07001134intel_dp_link_down(struct intel_encoder *intel_encoder, uint32_t DP)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001135{
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001136 struct drm_device *dev = intel_encoder->enc.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001137 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt21d40d32010-03-25 11:11:14 -07001138 struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001139
Zhao Yakui28c97732009-10-09 11:39:41 +08001140 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001141
Eric Anholt21d40d32010-03-25 11:11:14 -07001142 if (IS_eDP(intel_encoder)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001143 DP &= ~DP_PLL_ENABLE;
1144 I915_WRITE(dp_priv->output_reg, DP);
1145 POSTING_READ(dp_priv->output_reg);
1146 udelay(100);
1147 }
1148
Zhenyu Wange3421a12010-04-08 09:43:27 +08001149 if (HAS_PCH_CPT(dev) && !IS_eDP(intel_encoder)) {
1150 DP &= ~DP_LINK_TRAIN_MASK_CPT;
1151 I915_WRITE(dp_priv->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
1152 POSTING_READ(dp_priv->output_reg);
1153 } else {
1154 DP &= ~DP_LINK_TRAIN_MASK;
1155 I915_WRITE(dp_priv->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
1156 POSTING_READ(dp_priv->output_reg);
1157 }
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001158
1159 udelay(17000);
1160
Eric Anholt21d40d32010-03-25 11:11:14 -07001161 if (IS_eDP(intel_encoder))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001162 DP |= DP_LINK_TRAIN_OFF;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001163 I915_WRITE(dp_priv->output_reg, DP & ~DP_PORT_EN);
1164 POSTING_READ(dp_priv->output_reg);
1165}
1166
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001167/*
1168 * According to DP spec
1169 * 5.1.2:
1170 * 1. Read DPCD
1171 * 2. Configure link according to Receiver Capabilities
1172 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
1173 * 4. Check link status on receipt of hot-plug interrupt
1174 */
1175
1176static void
Eric Anholt21d40d32010-03-25 11:11:14 -07001177intel_dp_check_link_status(struct intel_encoder *intel_encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001178{
Eric Anholt21d40d32010-03-25 11:11:14 -07001179 struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001180 uint8_t link_status[DP_LINK_STATUS_SIZE];
1181
Eric Anholt21d40d32010-03-25 11:11:14 -07001182 if (!intel_encoder->enc.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001183 return;
1184
Eric Anholt21d40d32010-03-25 11:11:14 -07001185 if (!intel_dp_get_link_status(intel_encoder, link_status)) {
1186 intel_dp_link_down(intel_encoder, dp_priv->DP);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001187 return;
1188 }
1189
1190 if (!intel_channel_eq_ok(link_status, dp_priv->lane_count))
Eric Anholt21d40d32010-03-25 11:11:14 -07001191 intel_dp_link_train(intel_encoder, dp_priv->DP, dp_priv->link_configuration);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001192}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001193
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001194static enum drm_connector_status
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001195ironlake_dp_detect(struct drm_connector *connector)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001196{
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001197 struct drm_encoder *encoder = intel_attached_encoder(connector);
1198 struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
Eric Anholt21d40d32010-03-25 11:11:14 -07001199 struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001200 enum drm_connector_status status;
1201
1202 status = connector_status_disconnected;
Eric Anholt21d40d32010-03-25 11:11:14 -07001203 if (intel_dp_aux_native_read(intel_encoder,
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001204 0x000, dp_priv->dpcd,
1205 sizeof (dp_priv->dpcd)) == sizeof (dp_priv->dpcd))
1206 {
1207 if (dp_priv->dpcd[0] != 0)
1208 status = connector_status_connected;
1209 }
1210 return status;
1211}
1212
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001213/**
1214 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
1215 *
1216 * \return true if DP port is connected.
1217 * \return false if DP port is disconnected.
1218 */
1219static enum drm_connector_status
1220intel_dp_detect(struct drm_connector *connector)
1221{
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001222 struct drm_encoder *encoder = intel_attached_encoder(connector);
1223 struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
1224 struct drm_device *dev = intel_encoder->enc.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001225 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt21d40d32010-03-25 11:11:14 -07001226 struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001227 uint32_t temp, bit;
1228 enum drm_connector_status status;
1229
1230 dp_priv->has_audio = false;
1231
Eric Anholtc619eed2010-01-28 16:45:52 -08001232 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001233 return ironlake_dp_detect(connector);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001234
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001235 temp = I915_READ(PORT_HOTPLUG_EN);
1236
1237 I915_WRITE(PORT_HOTPLUG_EN,
1238 temp |
1239 DPB_HOTPLUG_INT_EN |
1240 DPC_HOTPLUG_INT_EN |
1241 DPD_HOTPLUG_INT_EN);
1242
1243 POSTING_READ(PORT_HOTPLUG_EN);
1244
1245 switch (dp_priv->output_reg) {
1246 case DP_B:
1247 bit = DPB_HOTPLUG_INT_STATUS;
1248 break;
1249 case DP_C:
1250 bit = DPC_HOTPLUG_INT_STATUS;
1251 break;
1252 case DP_D:
1253 bit = DPD_HOTPLUG_INT_STATUS;
1254 break;
1255 default:
1256 return connector_status_unknown;
1257 }
1258
1259 temp = I915_READ(PORT_HOTPLUG_STAT);
1260
1261 if ((temp & bit) == 0)
1262 return connector_status_disconnected;
1263
1264 status = connector_status_disconnected;
Eric Anholt21d40d32010-03-25 11:11:14 -07001265 if (intel_dp_aux_native_read(intel_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001266 0x000, dp_priv->dpcd,
1267 sizeof (dp_priv->dpcd)) == sizeof (dp_priv->dpcd))
1268 {
1269 if (dp_priv->dpcd[0] != 0)
1270 status = connector_status_connected;
1271 }
1272 return status;
1273}
1274
1275static int intel_dp_get_modes(struct drm_connector *connector)
1276{
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001277 struct drm_encoder *encoder = intel_attached_encoder(connector);
1278 struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
1279 struct drm_device *dev = intel_encoder->enc.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001280 struct drm_i915_private *dev_priv = dev->dev_private;
1281 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001282
1283 /* We should parse the EDID data and find out if it has an audio sink
1284 */
1285
Zhenyu Wang335af9a2010-03-30 14:39:31 +08001286 ret = intel_ddc_get_modes(connector, intel_encoder->ddc_bus);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001287 if (ret)
1288 return ret;
1289
1290 /* if eDP has no EDID, try to use fixed panel mode from VBT */
Eric Anholt21d40d32010-03-25 11:11:14 -07001291 if (IS_eDP(intel_encoder)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001292 if (dev_priv->panel_fixed_mode != NULL) {
1293 struct drm_display_mode *mode;
1294 mode = drm_mode_duplicate(dev, dev_priv->panel_fixed_mode);
1295 drm_mode_probed_add(connector, mode);
1296 return 1;
1297 }
1298 }
1299 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001300}
1301
1302static void
1303intel_dp_destroy (struct drm_connector *connector)
1304{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001305 drm_sysfs_connector_remove(connector);
1306 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001307 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001308}
1309
1310static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
1311 .dpms = intel_dp_dpms,
1312 .mode_fixup = intel_dp_mode_fixup,
1313 .prepare = intel_encoder_prepare,
1314 .mode_set = intel_dp_mode_set,
1315 .commit = intel_encoder_commit,
1316};
1317
1318static const struct drm_connector_funcs intel_dp_connector_funcs = {
1319 .dpms = drm_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001320 .detect = intel_dp_detect,
1321 .fill_modes = drm_helper_probe_single_connector_modes,
1322 .destroy = intel_dp_destroy,
1323};
1324
1325static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
1326 .get_modes = intel_dp_get_modes,
1327 .mode_valid = intel_dp_mode_valid,
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001328 .best_encoder = intel_attached_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001329};
1330
1331static void intel_dp_enc_destroy(struct drm_encoder *encoder)
1332{
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001333 struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
1334
1335 if (intel_encoder->i2c_bus)
1336 intel_i2c_destroy(intel_encoder->i2c_bus);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001337 drm_encoder_cleanup(encoder);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001338 kfree(intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001339}
1340
1341static const struct drm_encoder_funcs intel_dp_enc_funcs = {
1342 .destroy = intel_dp_enc_destroy,
1343};
1344
1345void
Eric Anholt21d40d32010-03-25 11:11:14 -07001346intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07001347{
Eric Anholt21d40d32010-03-25 11:11:14 -07001348 struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
Keith Packardc8110e52009-05-06 11:51:10 -07001349
1350 if (dp_priv->dpms_mode == DRM_MODE_DPMS_ON)
Eric Anholt21d40d32010-03-25 11:11:14 -07001351 intel_dp_check_link_status(intel_encoder);
Keith Packardc8110e52009-05-06 11:51:10 -07001352}
1353
Zhenyu Wange3421a12010-04-08 09:43:27 +08001354/* Return which DP Port should be selected for Transcoder DP control */
1355int
1356intel_trans_dp_port_sel (struct drm_crtc *crtc)
1357{
1358 struct drm_device *dev = crtc->dev;
1359 struct drm_mode_config *mode_config = &dev->mode_config;
1360 struct drm_encoder *encoder;
1361 struct intel_encoder *intel_encoder = NULL;
1362
1363 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
1364 if (!encoder || encoder->crtc != crtc)
1365 continue;
1366
1367 intel_encoder = enc_to_intel_encoder(encoder);
1368 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT) {
1369 struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
1370 return dp_priv->output_reg;
1371 }
1372 }
1373 return -1;
1374}
1375
Keith Packardc8110e52009-05-06 11:51:10 -07001376void
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001377intel_dp_init(struct drm_device *dev, int output_reg)
1378{
1379 struct drm_i915_private *dev_priv = dev->dev_private;
1380 struct drm_connector *connector;
Eric Anholt21d40d32010-03-25 11:11:14 -07001381 struct intel_encoder *intel_encoder;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001382 struct intel_connector *intel_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001383 struct intel_dp_priv *dp_priv;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001384 const char *name = NULL;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001385
Eric Anholt21d40d32010-03-25 11:11:14 -07001386 intel_encoder = kcalloc(sizeof(struct intel_encoder) +
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001387 sizeof(struct intel_dp_priv), 1, GFP_KERNEL);
Eric Anholt21d40d32010-03-25 11:11:14 -07001388 if (!intel_encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001389 return;
1390
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001391 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
1392 if (!intel_connector) {
1393 kfree(intel_encoder);
1394 return;
1395 }
1396
Eric Anholt21d40d32010-03-25 11:11:14 -07001397 dp_priv = (struct intel_dp_priv *)(intel_encoder + 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001398
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001399 connector = &intel_connector->base;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001400 drm_connector_init(dev, connector, &intel_dp_connector_funcs,
1401 DRM_MODE_CONNECTOR_DisplayPort);
1402 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
1403
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001404 if (output_reg == DP_A)
Eric Anholt21d40d32010-03-25 11:11:14 -07001405 intel_encoder->type = INTEL_OUTPUT_EDP;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001406 else
Eric Anholt21d40d32010-03-25 11:11:14 -07001407 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001408
Zhao Yakui652af9d2009-12-02 10:03:33 +08001409 if (output_reg == DP_B || output_reg == PCH_DP_B)
Eric Anholt21d40d32010-03-25 11:11:14 -07001410 intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
Zhao Yakui652af9d2009-12-02 10:03:33 +08001411 else if (output_reg == DP_C || output_reg == PCH_DP_C)
Eric Anholt21d40d32010-03-25 11:11:14 -07001412 intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
Zhao Yakui652af9d2009-12-02 10:03:33 +08001413 else if (output_reg == DP_D || output_reg == PCH_DP_D)
Eric Anholt21d40d32010-03-25 11:11:14 -07001414 intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
Ma Lingf8aed702009-08-24 13:50:24 +08001415
Eric Anholt21d40d32010-03-25 11:11:14 -07001416 if (IS_eDP(intel_encoder))
1417 intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08001418
Eric Anholt21d40d32010-03-25 11:11:14 -07001419 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001420 connector->interlace_allowed = true;
1421 connector->doublescan_allowed = 0;
1422
Eric Anholt21d40d32010-03-25 11:11:14 -07001423 dp_priv->intel_encoder = intel_encoder;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001424 dp_priv->output_reg = output_reg;
1425 dp_priv->has_audio = false;
Keith Packardc8110e52009-05-06 11:51:10 -07001426 dp_priv->dpms_mode = DRM_MODE_DPMS_ON;
Eric Anholt21d40d32010-03-25 11:11:14 -07001427 intel_encoder->dev_priv = dp_priv;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001428
Eric Anholt21d40d32010-03-25 11:11:14 -07001429 drm_encoder_init(dev, &intel_encoder->enc, &intel_dp_enc_funcs,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001430 DRM_MODE_ENCODER_TMDS);
Eric Anholt21d40d32010-03-25 11:11:14 -07001431 drm_encoder_helper_add(&intel_encoder->enc, &intel_dp_helper_funcs);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001432
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001433 drm_mode_connector_attach_encoder(&intel_connector->base,
Eric Anholt21d40d32010-03-25 11:11:14 -07001434 &intel_encoder->enc);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001435 drm_sysfs_connector_add(connector);
1436
1437 /* Set up the DDC bus. */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001438 switch (output_reg) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001439 case DP_A:
1440 name = "DPDDC-A";
1441 break;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001442 case DP_B:
1443 case PCH_DP_B:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001444 dev_priv->hotplug_supported_mask |=
1445 HDMIB_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001446 name = "DPDDC-B";
1447 break;
1448 case DP_C:
1449 case PCH_DP_C:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001450 dev_priv->hotplug_supported_mask |=
1451 HDMIC_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001452 name = "DPDDC-C";
1453 break;
1454 case DP_D:
1455 case PCH_DP_D:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001456 dev_priv->hotplug_supported_mask |=
1457 HDMID_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001458 name = "DPDDC-D";
1459 break;
1460 }
1461
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001462 intel_dp_i2c_init(intel_encoder, intel_connector, name);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001463
Eric Anholt21d40d32010-03-25 11:11:14 -07001464 intel_encoder->ddc_bus = &dp_priv->adapter;
1465 intel_encoder->hot_plug = intel_dp_hot_plug;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001466
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001467 if (output_reg == DP_A) {
1468 /* initialize panel mode from VBT if available for eDP */
1469 if (dev_priv->lfp_lvds_vbt_mode) {
1470 dev_priv->panel_fixed_mode =
1471 drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
1472 if (dev_priv->panel_fixed_mode) {
1473 dev_priv->panel_fixed_mode->type |=
1474 DRM_MODE_TYPE_PREFERRED;
1475 }
1476 }
1477 }
1478
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001479 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
1480 * 0xd. Failure to do so will result in spurious interrupts being
1481 * generated on the port when a cable is not attached.
1482 */
1483 if (IS_G4X(dev) && !IS_GM45(dev)) {
1484 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
1485 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
1486 }
1487}