blob: 53aee228d2171cbd809f9f0b66454a9993b3d9aa [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070041/**
42 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
43 * @intel_dp: DP struct
44 *
45 * If a CPU or PCH DP output is attached to an eDP panel, this function
46 * will return true, and false otherwise.
47 */
48static bool is_edp(struct intel_dp *intel_dp)
49{
50 return intel_dp->base.type == INTEL_OUTPUT_EDP;
51}
52
53/**
54 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
55 * @intel_dp: DP struct
56 *
57 * Returns true if the given DP struct corresponds to a PCH DP port attached
58 * to an eDP panel, false otherwise. Helpful for determining whether we
59 * may need FDI resources for a given DP output or not.
60 */
61static bool is_pch_edp(struct intel_dp *intel_dp)
62{
63 return intel_dp->is_pch_edp;
64}
65
Adam Jackson1c958222011-10-14 17:22:25 -040066/**
67 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
68 * @intel_dp: DP struct
69 *
70 * Returns true if the given DP struct corresponds to a CPU eDP port.
71 */
72static bool is_cpu_edp(struct intel_dp *intel_dp)
73{
74 return is_edp(intel_dp) && !is_pch_edp(intel_dp);
75}
76
Chris Wilsondf0e9242010-09-09 16:20:55 +010077static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
78{
79 return container_of(intel_attached_encoder(connector),
80 struct intel_dp, base);
81}
82
Jesse Barnes814948a2010-10-07 16:01:09 -070083/**
84 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
85 * @encoder: DRM encoder
86 *
87 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
88 * by intel_display.c.
89 */
90bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
91{
92 struct intel_dp *intel_dp;
93
94 if (!encoder)
95 return false;
96
97 intel_dp = enc_to_intel_dp(encoder);
98
99 return is_pch_edp(intel_dp);
100}
101
Chris Wilsonea5b2132010-08-04 13:50:23 +0100102static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700103
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800104void
Akshay Joshi0206e352011-08-16 15:34:10 -0400105intel_edp_link_config(struct intel_encoder *intel_encoder,
Chris Wilsonea5b2132010-08-04 13:50:23 +0100106 int *lane_num, int *link_bw)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800107{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100108 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800109
Chris Wilsonea5b2132010-08-04 13:50:23 +0100110 *lane_num = intel_dp->lane_count;
Daniel Vetter3b5c6622012-10-18 10:15:31 +0200111 *link_bw = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800112}
113
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200114int
115intel_edp_target_clock(struct intel_encoder *intel_encoder,
116 struct drm_display_mode *mode)
117{
118 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Jani Nikuladd06f902012-10-19 14:51:50 +0300119 struct intel_connector *intel_connector = intel_dp->attached_connector;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200120
Jani Nikuladd06f902012-10-19 14:51:50 +0300121 if (intel_connector->panel.fixed_mode)
122 return intel_connector->panel.fixed_mode->clock;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200123 else
124 return mode->clock;
125}
126
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700127static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100128intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700129{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700130 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700131
132 switch (max_link_bw) {
133 case DP_LINK_BW_1_62:
134 case DP_LINK_BW_2_7:
135 break;
136 default:
137 max_link_bw = DP_LINK_BW_1_62;
138 break;
139 }
140 return max_link_bw;
141}
142
143static int
144intel_dp_link_clock(uint8_t link_bw)
145{
146 if (link_bw == DP_LINK_BW_2_7)
147 return 270000;
148 else
149 return 162000;
150}
151
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400152/*
153 * The units on the numbers in the next two are... bizarre. Examples will
154 * make it clearer; this one parallels an example in the eDP spec.
155 *
156 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
157 *
158 * 270000 * 1 * 8 / 10 == 216000
159 *
160 * The actual data capacity of that configuration is 2.16Gbit/s, so the
161 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
162 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
163 * 119000. At 18bpp that's 2142000 kilobits per second.
164 *
165 * Thus the strange-looking division by 10 in intel_dp_link_required, to
166 * get the result in decakilobits instead of kilobits.
167 */
168
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700169static int
Keith Packardc8982612012-01-25 08:16:25 -0800170intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700171{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400172 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700173}
174
175static int
Dave Airliefe27d532010-06-30 11:46:17 +1000176intel_dp_max_data_rate(int max_link_clock, int max_lanes)
177{
178 return (max_link_clock * max_lanes * 8) / 10;
179}
180
Daniel Vetterc4867932012-04-10 10:42:36 +0200181static bool
182intel_dp_adjust_dithering(struct intel_dp *intel_dp,
183 struct drm_display_mode *mode,
Daniel Vettercb1793c2012-06-04 18:39:21 +0200184 bool adjust_mode)
Daniel Vetterc4867932012-04-10 10:42:36 +0200185{
186 int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
Daniel Vetter397fe152012-10-22 22:56:43 +0200187 int max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
Daniel Vetterc4867932012-04-10 10:42:36 +0200188 int max_rate, mode_rate;
189
190 mode_rate = intel_dp_link_required(mode->clock, 24);
191 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
192
193 if (mode_rate > max_rate) {
194 mode_rate = intel_dp_link_required(mode->clock, 18);
195 if (mode_rate > max_rate)
196 return false;
197
Daniel Vettercb1793c2012-06-04 18:39:21 +0200198 if (adjust_mode)
199 mode->private_flags
Daniel Vetterc4867932012-04-10 10:42:36 +0200200 |= INTEL_MODE_DP_FORCE_6BPC;
201
202 return true;
203 }
204
205 return true;
206}
207
Dave Airliefe27d532010-06-30 11:46:17 +1000208static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700209intel_dp_mode_valid(struct drm_connector *connector,
210 struct drm_display_mode *mode)
211{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100212 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300213 struct intel_connector *intel_connector = to_intel_connector(connector);
214 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700215
Jani Nikuladd06f902012-10-19 14:51:50 +0300216 if (is_edp(intel_dp) && fixed_mode) {
217 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100218 return MODE_PANEL;
219
Jani Nikuladd06f902012-10-19 14:51:50 +0300220 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100221 return MODE_PANEL;
222 }
223
Daniel Vettercb1793c2012-06-04 18:39:21 +0200224 if (!intel_dp_adjust_dithering(intel_dp, mode, false))
Daniel Vetterc4867932012-04-10 10:42:36 +0200225 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700226
227 if (mode->clock < 10000)
228 return MODE_CLOCK_LOW;
229
Daniel Vetter0af78a22012-05-23 11:30:55 +0200230 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
231 return MODE_H_ILLEGAL;
232
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233 return MODE_OK;
234}
235
236static uint32_t
237pack_aux(uint8_t *src, int src_bytes)
238{
239 int i;
240 uint32_t v = 0;
241
242 if (src_bytes > 4)
243 src_bytes = 4;
244 for (i = 0; i < src_bytes; i++)
245 v |= ((uint32_t) src[i]) << ((3-i) * 8);
246 return v;
247}
248
249static void
250unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
251{
252 int i;
253 if (dst_bytes > 4)
254 dst_bytes = 4;
255 for (i = 0; i < dst_bytes; i++)
256 dst[i] = src >> ((3-i) * 8);
257}
258
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700259/* hrawclock is 1/4 the FSB frequency */
260static int
261intel_hrawclk(struct drm_device *dev)
262{
263 struct drm_i915_private *dev_priv = dev->dev_private;
264 uint32_t clkcfg;
265
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530266 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
267 if (IS_VALLEYVIEW(dev))
268 return 200;
269
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700270 clkcfg = I915_READ(CLKCFG);
271 switch (clkcfg & CLKCFG_FSB_MASK) {
272 case CLKCFG_FSB_400:
273 return 100;
274 case CLKCFG_FSB_533:
275 return 133;
276 case CLKCFG_FSB_667:
277 return 166;
278 case CLKCFG_FSB_800:
279 return 200;
280 case CLKCFG_FSB_1067:
281 return 266;
282 case CLKCFG_FSB_1333:
283 return 333;
284 /* these two are just a guess; one of them might be right */
285 case CLKCFG_FSB_1600:
286 case CLKCFG_FSB_1600_ALT:
287 return 400;
288 default:
289 return 133;
290 }
291}
292
Keith Packardebf33b12011-09-29 15:53:27 -0700293static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
294{
295 struct drm_device *dev = intel_dp->base.base.dev;
296 struct drm_i915_private *dev_priv = dev->dev_private;
297
298 return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0;
299}
300
301static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
302{
303 struct drm_device *dev = intel_dp->base.base.dev;
304 struct drm_i915_private *dev_priv = dev->dev_private;
305
306 return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0;
307}
308
Keith Packard9b984da2011-09-19 13:54:47 -0700309static void
310intel_dp_check_edp(struct intel_dp *intel_dp)
311{
312 struct drm_device *dev = intel_dp->base.base.dev;
313 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700314
Keith Packard9b984da2011-09-19 13:54:47 -0700315 if (!is_edp(intel_dp))
316 return;
Keith Packardebf33b12011-09-29 15:53:27 -0700317 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700318 WARN(1, "eDP powered off while attempting aux channel communication.\n");
319 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Keith Packardebf33b12011-09-29 15:53:27 -0700320 I915_READ(PCH_PP_STATUS),
Keith Packard9b984da2011-09-19 13:54:47 -0700321 I915_READ(PCH_PP_CONTROL));
322 }
323}
324
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700325static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100326intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700327 uint8_t *send, int send_bytes,
328 uint8_t *recv, int recv_size)
329{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100330 uint32_t output_reg = intel_dp->output_reg;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100331 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700332 struct drm_i915_private *dev_priv = dev->dev_private;
333 uint32_t ch_ctl = output_reg + 0x10;
334 uint32_t ch_data = ch_ctl + 4;
335 int i;
336 int recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700337 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700338 uint32_t aux_clock_divider;
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200339 int try, precharge;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700340
Paulo Zanoni750eb992012-10-18 16:25:08 +0200341 if (IS_HASWELL(dev)) {
342 switch (intel_dp->port) {
343 case PORT_A:
344 ch_ctl = DPA_AUX_CH_CTL;
345 ch_data = DPA_AUX_CH_DATA1;
346 break;
347 case PORT_B:
348 ch_ctl = PCH_DPB_AUX_CH_CTL;
349 ch_data = PCH_DPB_AUX_CH_DATA1;
350 break;
351 case PORT_C:
352 ch_ctl = PCH_DPC_AUX_CH_CTL;
353 ch_data = PCH_DPC_AUX_CH_DATA1;
354 break;
355 case PORT_D:
356 ch_ctl = PCH_DPD_AUX_CH_CTL;
357 ch_data = PCH_DPD_AUX_CH_DATA1;
358 break;
359 default:
360 BUG();
361 }
362 }
363
Keith Packard9b984da2011-09-19 13:54:47 -0700364 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700365 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700366 * and would like to run at 2MHz. So, take the
367 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700368 *
369 * Note that PCH attached eDP panels should use a 125MHz input
370 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700371 */
Adam Jackson1c958222011-10-14 17:22:25 -0400372 if (is_cpu_edp(intel_dp)) {
Paulo Zanonib8fc2f62012-10-23 18:30:05 -0200373 if (IS_HASWELL(dev))
374 aux_clock_divider = intel_ddi_get_cdclk_freq(dev_priv) >> 1;
375 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530376 aux_clock_divider = 100;
377 else if (IS_GEN6(dev) || IS_GEN7(dev))
Keith Packard1a2eb462011-11-16 16:26:07 -0800378 aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
Zhenyu Wange3421a12010-04-08 09:43:27 +0800379 else
380 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
381 } else if (HAS_PCH_SPLIT(dev))
Daniel Vetter6b3ec1c2012-10-20 20:57:44 +0200382 aux_clock_divider = DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800383 else
384 aux_clock_divider = intel_hrawclk(dev) / 2;
385
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200386 if (IS_GEN6(dev))
387 precharge = 3;
388 else
389 precharge = 5;
390
Jesse Barnes11bee432011-08-01 15:02:20 -0700391 /* Try to wait for any previous AUX channel activity */
392 for (try = 0; try < 3; try++) {
393 status = I915_READ(ch_ctl);
394 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
395 break;
396 msleep(1);
397 }
398
399 if (try == 3) {
400 WARN(1, "dp_aux_ch not started status 0x%08x\n",
401 I915_READ(ch_ctl));
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100402 return -EBUSY;
403 }
404
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700405 /* Must try at least 3 times according to DP spec */
406 for (try = 0; try < 5; try++) {
407 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100408 for (i = 0; i < send_bytes; i += 4)
409 I915_WRITE(ch_data + i,
410 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400411
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700412 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100413 I915_WRITE(ch_ctl,
414 DP_AUX_CH_CTL_SEND_BUSY |
415 DP_AUX_CH_CTL_TIME_OUT_400us |
416 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
417 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
418 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
419 DP_AUX_CH_CTL_DONE |
420 DP_AUX_CH_CTL_TIME_OUT_ERROR |
421 DP_AUX_CH_CTL_RECEIVE_ERROR);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700422 for (;;) {
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700423 status = I915_READ(ch_ctl);
424 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
425 break;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100426 udelay(100);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700427 }
Akshay Joshi0206e352011-08-16 15:34:10 -0400428
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700429 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100430 I915_WRITE(ch_ctl,
431 status |
432 DP_AUX_CH_CTL_DONE |
433 DP_AUX_CH_CTL_TIME_OUT_ERROR |
434 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400435
436 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
437 DP_AUX_CH_CTL_RECEIVE_ERROR))
438 continue;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100439 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700440 break;
441 }
442
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700443 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700444 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700445 return -EBUSY;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700446 }
447
448 /* Check for timeout or receive error.
449 * Timeouts occur when the sink is not connected
450 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700451 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700452 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700453 return -EIO;
454 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700455
456 /* Timeouts occur when the device isn't connected, so they're
457 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700458 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800459 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700460 return -ETIMEDOUT;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700461 }
462
463 /* Unload any bytes sent back from the other side */
464 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
465 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700466 if (recv_bytes > recv_size)
467 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400468
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100469 for (i = 0; i < recv_bytes; i += 4)
470 unpack_aux(I915_READ(ch_data + i),
471 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700472
473 return recv_bytes;
474}
475
476/* Write data to the aux channel in native mode */
477static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100478intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700479 uint16_t address, uint8_t *send, int send_bytes)
480{
481 int ret;
482 uint8_t msg[20];
483 int msg_bytes;
484 uint8_t ack;
485
Keith Packard9b984da2011-09-19 13:54:47 -0700486 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700487 if (send_bytes > 16)
488 return -1;
489 msg[0] = AUX_NATIVE_WRITE << 4;
490 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800491 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700492 msg[3] = send_bytes - 1;
493 memcpy(&msg[4], send, send_bytes);
494 msg_bytes = send_bytes + 4;
495 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100496 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700497 if (ret < 0)
498 return ret;
499 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
500 break;
501 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
502 udelay(100);
503 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700504 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700505 }
506 return send_bytes;
507}
508
509/* Write a single byte to the aux channel in native mode */
510static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100511intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700512 uint16_t address, uint8_t byte)
513{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100514 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700515}
516
517/* read bytes from a native aux channel */
518static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100519intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700520 uint16_t address, uint8_t *recv, int recv_bytes)
521{
522 uint8_t msg[4];
523 int msg_bytes;
524 uint8_t reply[20];
525 int reply_bytes;
526 uint8_t ack;
527 int ret;
528
Keith Packard9b984da2011-09-19 13:54:47 -0700529 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700530 msg[0] = AUX_NATIVE_READ << 4;
531 msg[1] = address >> 8;
532 msg[2] = address & 0xff;
533 msg[3] = recv_bytes - 1;
534
535 msg_bytes = 4;
536 reply_bytes = recv_bytes + 1;
537
538 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100539 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700540 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700541 if (ret == 0)
542 return -EPROTO;
543 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700544 return ret;
545 ack = reply[0];
546 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
547 memcpy(recv, reply + 1, ret - 1);
548 return ret - 1;
549 }
550 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
551 udelay(100);
552 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700553 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700554 }
555}
556
557static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000558intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
559 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700560{
Dave Airlieab2c0672009-12-04 10:55:24 +1000561 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100562 struct intel_dp *intel_dp = container_of(adapter,
563 struct intel_dp,
564 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000565 uint16_t address = algo_data->address;
566 uint8_t msg[5];
567 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000568 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000569 int msg_bytes;
570 int reply_bytes;
571 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700572
Keith Packard9b984da2011-09-19 13:54:47 -0700573 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000574 /* Set up the command byte */
575 if (mode & MODE_I2C_READ)
576 msg[0] = AUX_I2C_READ << 4;
577 else
578 msg[0] = AUX_I2C_WRITE << 4;
579
580 if (!(mode & MODE_I2C_STOP))
581 msg[0] |= AUX_I2C_MOT << 4;
582
583 msg[1] = address >> 8;
584 msg[2] = address;
585
586 switch (mode) {
587 case MODE_I2C_WRITE:
588 msg[3] = 0;
589 msg[4] = write_byte;
590 msg_bytes = 5;
591 reply_bytes = 1;
592 break;
593 case MODE_I2C_READ:
594 msg[3] = 0;
595 msg_bytes = 4;
596 reply_bytes = 2;
597 break;
598 default:
599 msg_bytes = 3;
600 reply_bytes = 1;
601 break;
602 }
603
David Flynn8316f332010-12-08 16:10:21 +0000604 for (retry = 0; retry < 5; retry++) {
605 ret = intel_dp_aux_ch(intel_dp,
606 msg, msg_bytes,
607 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000608 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000609 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000610 return ret;
611 }
David Flynn8316f332010-12-08 16:10:21 +0000612
613 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
614 case AUX_NATIVE_REPLY_ACK:
615 /* I2C-over-AUX Reply field is only valid
616 * when paired with AUX ACK.
617 */
618 break;
619 case AUX_NATIVE_REPLY_NACK:
620 DRM_DEBUG_KMS("aux_ch native nack\n");
621 return -EREMOTEIO;
622 case AUX_NATIVE_REPLY_DEFER:
623 udelay(100);
624 continue;
625 default:
626 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
627 reply[0]);
628 return -EREMOTEIO;
629 }
630
Dave Airlieab2c0672009-12-04 10:55:24 +1000631 switch (reply[0] & AUX_I2C_REPLY_MASK) {
632 case AUX_I2C_REPLY_ACK:
633 if (mode == MODE_I2C_READ) {
634 *read_byte = reply[1];
635 }
636 return reply_bytes - 1;
637 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000638 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000639 return -EREMOTEIO;
640 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000641 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000642 udelay(100);
643 break;
644 default:
David Flynn8316f332010-12-08 16:10:21 +0000645 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000646 return -EREMOTEIO;
647 }
648 }
David Flynn8316f332010-12-08 16:10:21 +0000649
650 DRM_ERROR("too many retries, giving up\n");
651 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700652}
653
Keith Packard0b5c5412011-09-28 16:41:05 -0700654static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -0700655static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packard0b5c5412011-09-28 16:41:05 -0700656
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700657static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100658intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800659 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700660{
Keith Packard0b5c5412011-09-28 16:41:05 -0700661 int ret;
662
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800663 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100664 intel_dp->algo.running = false;
665 intel_dp->algo.address = 0;
666 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700667
Akshay Joshi0206e352011-08-16 15:34:10 -0400668 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100669 intel_dp->adapter.owner = THIS_MODULE;
670 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400671 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100672 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
673 intel_dp->adapter.algo_data = &intel_dp->algo;
674 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
675
Keith Packard0b5c5412011-09-28 16:41:05 -0700676 ironlake_edp_panel_vdd_on(intel_dp);
677 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700678 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700679 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700680}
681
682static bool
Laurent Pincharte811f5a2012-07-17 17:56:50 +0200683intel_dp_mode_fixup(struct drm_encoder *encoder,
684 const struct drm_display_mode *mode,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700685 struct drm_display_mode *adjusted_mode)
686{
Zhao Yakui0d3a1bee2010-07-19 09:43:13 +0100687 struct drm_device *dev = encoder->dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100688 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Jani Nikuladd06f902012-10-19 14:51:50 +0300689 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700690 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200691 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100692 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200693 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700694 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
695
Jani Nikuladd06f902012-10-19 14:51:50 +0300696 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
697 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
698 adjusted_mode);
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100699 intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
700 mode, adjusted_mode);
Zhao Yakui0d3a1bee2010-07-19 09:43:13 +0100701 }
702
Daniel Vettercb1793c2012-06-04 18:39:21 +0200703 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200704 return false;
705
Daniel Vetter083f9562012-04-20 20:23:49 +0200706 DRM_DEBUG_KMS("DP link computation with max lane count %i "
707 "max bw %02x pixel clock %iKHz\n",
Daniel Vetter71244652012-06-04 18:39:20 +0200708 max_lane_count, bws[max_clock], adjusted_mode->clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200709
Daniel Vettercb1793c2012-06-04 18:39:21 +0200710 if (!intel_dp_adjust_dithering(intel_dp, adjusted_mode, true))
Daniel Vetterc4867932012-04-10 10:42:36 +0200711 return false;
712
713 bpp = adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC ? 18 : 24;
Daniel Vetter71244652012-06-04 18:39:20 +0200714 mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200715
Jesse Barnes2514bc52012-06-21 15:13:50 -0700716 for (clock = 0; clock <= max_clock; clock++) {
717 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
Dave Airliefe27d532010-06-30 11:46:17 +1000718 int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700719
Daniel Vetter083f9562012-04-20 20:23:49 +0200720 if (mode_rate <= link_avail) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100721 intel_dp->link_bw = bws[clock];
722 intel_dp->lane_count = lane_count;
723 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
Daniel Vetter083f9562012-04-20 20:23:49 +0200724 DRM_DEBUG_KMS("DP link bw %02x lane "
725 "count %d clock %d bpp %d\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100726 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetter083f9562012-04-20 20:23:49 +0200727 adjusted_mode->clock, bpp);
728 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
729 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700730 return true;
731 }
732 }
733 }
Dave Airliefe27d532010-06-30 11:46:17 +1000734
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700735 return false;
736}
737
738struct intel_dp_m_n {
739 uint32_t tu;
740 uint32_t gmch_m;
741 uint32_t gmch_n;
742 uint32_t link_m;
743 uint32_t link_n;
744};
745
746static void
747intel_reduce_ratio(uint32_t *num, uint32_t *den)
748{
749 while (*num > 0xffffff || *den > 0xffffff) {
750 *num >>= 1;
751 *den >>= 1;
752 }
753}
754
755static void
Zhao Yakui36e83a12010-06-12 14:32:21 +0800756intel_dp_compute_m_n(int bpp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700757 int nlanes,
758 int pixel_clock,
759 int link_clock,
760 struct intel_dp_m_n *m_n)
761{
762 m_n->tu = 64;
Zhao Yakui36e83a12010-06-12 14:32:21 +0800763 m_n->gmch_m = (pixel_clock * bpp) >> 3;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700764 m_n->gmch_n = link_clock * nlanes;
765 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
766 m_n->link_m = pixel_clock;
767 m_n->link_n = link_clock;
768 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
769}
770
771void
772intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
773 struct drm_display_mode *adjusted_mode)
774{
775 struct drm_device *dev = crtc->dev;
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200776 struct intel_encoder *encoder;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700777 struct drm_i915_private *dev_priv = dev->dev_private;
778 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes858fa0352011-06-24 12:19:24 -0700779 int lane_count = 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700780 struct intel_dp_m_n m_n;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800781 int pipe = intel_crtc->pipe;
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -0200782 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700783
784 /*
Eric Anholt21d40d32010-03-25 11:11:14 -0700785 * Find the lane count in the intel_encoder private
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700786 */
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200787 for_each_encoder_on_crtc(dev, crtc, encoder) {
788 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700789
Keith Packard9a10f402011-11-02 13:03:47 -0700790 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT ||
791 intel_dp->base.type == INTEL_OUTPUT_EDP)
792 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100793 lane_count = intel_dp->lane_count;
Jesse Barnes51190662010-10-07 16:01:08 -0700794 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700795 }
796 }
797
798 /*
799 * Compute the GMCH and Link ratios. The '3' here is
800 * the number of bytes_per_pixel post-LUT, which we always
801 * set up for 8-bits of R/G/B, or 3 bytes total.
802 */
Jesse Barnes858fa0352011-06-24 12:19:24 -0700803 intel_dp_compute_m_n(intel_crtc->bpp, lane_count,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700804 mode->clock, adjusted_mode->clock, &m_n);
805
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -0300806 if (IS_HASWELL(dev)) {
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -0200807 I915_WRITE(PIPE_DATA_M1(cpu_transcoder),
808 TU_SIZE(m_n.tu) | m_n.gmch_m);
809 I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
810 I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
811 I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -0300812 } else if (HAS_PCH_SPLIT(dev)) {
Paulo Zanoni7346bfa2012-10-15 15:51:35 -0300813 I915_WRITE(TRANSDATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800814 I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
815 I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
816 I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530817 } else if (IS_VALLEYVIEW(dev)) {
818 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
819 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
820 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
821 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700822 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800823 I915_WRITE(PIPE_GMCH_DATA_M(pipe),
Paulo Zanoni7346bfa2012-10-15 15:51:35 -0300824 TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800825 I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
826 I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
827 I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700828 }
829}
830
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300831void intel_dp_init_link_config(struct intel_dp *intel_dp)
832{
833 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
834 intel_dp->link_configuration[0] = intel_dp->link_bw;
835 intel_dp->link_configuration[1] = intel_dp->lane_count;
836 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
837 /*
838 * Check for DPCD version > 1.1 and enhanced framing support
839 */
840 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
841 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
842 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
843 }
844}
845
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700846static void
847intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
848 struct drm_display_mode *adjusted_mode)
849{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800850 struct drm_device *dev = encoder->dev;
Keith Packard417e8222011-11-01 19:54:11 -0700851 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100852 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Chris Wilson4ef69c72010-09-09 15:14:28 +0100853 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700854 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
855
Keith Packard417e8222011-11-01 19:54:11 -0700856 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800857 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700858 *
859 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800860 * SNB CPU
861 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700862 * CPT PCH
863 *
864 * IBX PCH and CPU are the same for almost everything,
865 * except that the CPU DP PLL is configured in this
866 * register
867 *
868 * CPT PCH is quite different, having many bits moved
869 * to the TRANS_DP_CTL register instead. That
870 * configuration happens (oddly) in ironlake_pch_enable
871 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400872
Keith Packard417e8222011-11-01 19:54:11 -0700873 /* Preserve the BIOS-computed detected bit. This is
874 * supposed to be read-only.
875 */
876 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700877
Keith Packard417e8222011-11-01 19:54:11 -0700878 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700879 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700880
Chris Wilsonea5b2132010-08-04 13:50:23 +0100881 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700882 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100883 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700884 break;
885 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100886 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700887 break;
888 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100889 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700890 break;
891 }
Wu Fengguange0dac652011-09-05 14:25:34 +0800892 if (intel_dp->has_audio) {
893 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
894 pipe_name(intel_crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100895 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Wu Fengguange0dac652011-09-05 14:25:34 +0800896 intel_write_eld(encoder, adjusted_mode);
897 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300898
899 intel_dp_init_link_config(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700900
Keith Packard417e8222011-11-01 19:54:11 -0700901 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800902
Gajanan Bhat19c03922012-09-27 19:13:07 +0530903 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800904 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
905 intel_dp->DP |= DP_SYNC_HS_HIGH;
906 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
907 intel_dp->DP |= DP_SYNC_VS_HIGH;
908 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
909
910 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
911 intel_dp->DP |= DP_ENHANCED_FRAMING;
912
913 intel_dp->DP |= intel_crtc->pipe << 29;
914
915 /* don't miss out required setting for eDP */
Keith Packard1a2eb462011-11-16 16:26:07 -0800916 if (adjusted_mode->clock < 200000)
917 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
918 else
919 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
920 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
Keith Packard417e8222011-11-01 19:54:11 -0700921 intel_dp->DP |= intel_dp->color_range;
922
923 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
924 intel_dp->DP |= DP_SYNC_HS_HIGH;
925 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
926 intel_dp->DP |= DP_SYNC_VS_HIGH;
927 intel_dp->DP |= DP_LINK_TRAIN_OFF;
928
929 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
930 intel_dp->DP |= DP_ENHANCED_FRAMING;
931
932 if (intel_crtc->pipe == 1)
933 intel_dp->DP |= DP_PIPEB_SELECT;
934
935 if (is_cpu_edp(intel_dp)) {
936 /* don't miss out required setting for eDP */
Keith Packard417e8222011-11-01 19:54:11 -0700937 if (adjusted_mode->clock < 200000)
938 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
939 else
940 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
941 }
942 } else {
943 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800944 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700945}
946
Keith Packard99ea7122011-11-01 19:57:50 -0700947#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
948#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
949
950#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
951#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
952
953#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
954#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
955
956static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
957 u32 mask,
958 u32 value)
959{
960 struct drm_device *dev = intel_dp->base.base.dev;
961 struct drm_i915_private *dev_priv = dev->dev_private;
962
963 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
964 mask, value,
965 I915_READ(PCH_PP_STATUS),
966 I915_READ(PCH_PP_CONTROL));
967
968 if (_wait_for((I915_READ(PCH_PP_STATUS) & mask) == value, 5000, 10)) {
969 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
970 I915_READ(PCH_PP_STATUS),
971 I915_READ(PCH_PP_CONTROL));
972 }
973}
974
975static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
976{
977 DRM_DEBUG_KMS("Wait for panel power on\n");
978 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
979}
980
Keith Packardbd943152011-09-18 23:09:52 -0700981static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
982{
Keith Packardbd943152011-09-18 23:09:52 -0700983 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -0700984 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -0700985}
Keith Packardbd943152011-09-18 23:09:52 -0700986
Keith Packard99ea7122011-11-01 19:57:50 -0700987static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
988{
989 DRM_DEBUG_KMS("Wait for panel power cycle\n");
990 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
991}
Keith Packardbd943152011-09-18 23:09:52 -0700992
Keith Packard99ea7122011-11-01 19:57:50 -0700993
Keith Packard832dd3c2011-11-01 19:34:06 -0700994/* Read the current pp_control value, unlocking the register if it
995 * is locked
996 */
997
998static u32 ironlake_get_pp_control(struct drm_i915_private *dev_priv)
999{
1000 u32 control = I915_READ(PCH_PP_CONTROL);
1001
1002 control &= ~PANEL_UNLOCK_MASK;
1003 control |= PANEL_UNLOCK_REGS;
1004 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001005}
1006
Jesse Barnes5d613502011-01-24 17:10:54 -08001007static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
1008{
1009 struct drm_device *dev = intel_dp->base.base.dev;
1010 struct drm_i915_private *dev_priv = dev->dev_private;
1011 u32 pp;
1012
Keith Packard97af61f572011-09-28 16:23:51 -07001013 if (!is_edp(intel_dp))
1014 return;
Keith Packardf01eca22011-09-28 16:48:10 -07001015 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001016
Keith Packardbd943152011-09-18 23:09:52 -07001017 WARN(intel_dp->want_panel_vdd,
1018 "eDP VDD already requested on\n");
1019
1020 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001021
Keith Packardbd943152011-09-18 23:09:52 -07001022 if (ironlake_edp_have_panel_vdd(intel_dp)) {
1023 DRM_DEBUG_KMS("eDP VDD already on\n");
1024 return;
1025 }
1026
Keith Packard99ea7122011-11-01 19:57:50 -07001027 if (!ironlake_edp_have_panel_power(intel_dp))
1028 ironlake_wait_panel_power_cycle(intel_dp);
1029
Keith Packard832dd3c2011-11-01 19:34:06 -07001030 pp = ironlake_get_pp_control(dev_priv);
Jesse Barnes5d613502011-01-24 17:10:54 -08001031 pp |= EDP_FORCE_VDD;
1032 I915_WRITE(PCH_PP_CONTROL, pp);
1033 POSTING_READ(PCH_PP_CONTROL);
Keith Packardf01eca22011-09-28 16:48:10 -07001034 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1035 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packardebf33b12011-09-29 15:53:27 -07001036
1037 /*
1038 * If the panel wasn't on, delay before accessing aux channel
1039 */
1040 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001041 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001042 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001043 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001044}
1045
Keith Packardbd943152011-09-18 23:09:52 -07001046static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001047{
1048 struct drm_device *dev = intel_dp->base.base.dev;
1049 struct drm_i915_private *dev_priv = dev->dev_private;
1050 u32 pp;
1051
Keith Packardbd943152011-09-18 23:09:52 -07001052 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard832dd3c2011-11-01 19:34:06 -07001053 pp = ironlake_get_pp_control(dev_priv);
Keith Packardbd943152011-09-18 23:09:52 -07001054 pp &= ~EDP_FORCE_VDD;
1055 I915_WRITE(PCH_PP_CONTROL, pp);
1056 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes5d613502011-01-24 17:10:54 -08001057
Keith Packardbd943152011-09-18 23:09:52 -07001058 /* Make sure sequencer is idle before allowing subsequent activity */
1059 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1060 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packard99ea7122011-11-01 19:57:50 -07001061
1062 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001063 }
1064}
1065
1066static void ironlake_panel_vdd_work(struct work_struct *__work)
1067{
1068 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1069 struct intel_dp, panel_vdd_work);
1070 struct drm_device *dev = intel_dp->base.base.dev;
1071
Keith Packard627f7672011-10-31 11:30:10 -07001072 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001073 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001074 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001075}
1076
1077static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1078{
Keith Packard97af61f572011-09-28 16:23:51 -07001079 if (!is_edp(intel_dp))
1080 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001081
Keith Packardbd943152011-09-18 23:09:52 -07001082 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1083 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001084
Keith Packardbd943152011-09-18 23:09:52 -07001085 intel_dp->want_panel_vdd = false;
1086
1087 if (sync) {
1088 ironlake_panel_vdd_off_sync(intel_dp);
1089 } else {
1090 /*
1091 * Queue the timer to fire a long
1092 * time from now (relative to the power down delay)
1093 * to keep the panel power up across a sequence of operations
1094 */
1095 schedule_delayed_work(&intel_dp->panel_vdd_work,
1096 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1097 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001098}
1099
Keith Packard86a30732011-10-20 13:40:33 -07001100static void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001101{
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001102 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes9934c132010-07-22 13:18:19 -07001103 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001104 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001105
Keith Packard97af61f572011-09-28 16:23:51 -07001106 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001107 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001108
1109 DRM_DEBUG_KMS("Turn eDP power on\n");
1110
1111 if (ironlake_edp_have_panel_power(intel_dp)) {
1112 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001113 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001114 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001115
Keith Packard99ea7122011-11-01 19:57:50 -07001116 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001117
Keith Packard832dd3c2011-11-01 19:34:06 -07001118 pp = ironlake_get_pp_control(dev_priv);
Keith Packard05ce1a42011-09-29 16:33:01 -07001119 if (IS_GEN5(dev)) {
1120 /* ILK workaround: disable reset around power sequence */
1121 pp &= ~PANEL_POWER_RESET;
1122 I915_WRITE(PCH_PP_CONTROL, pp);
1123 POSTING_READ(PCH_PP_CONTROL);
1124 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001125
Keith Packard1c0ae802011-09-19 13:59:29 -07001126 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001127 if (!IS_GEN5(dev))
1128 pp |= PANEL_POWER_RESET;
1129
Jesse Barnes9934c132010-07-22 13:18:19 -07001130 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001131 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001132
Keith Packard99ea7122011-11-01 19:57:50 -07001133 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001134
Keith Packard05ce1a42011-09-29 16:33:01 -07001135 if (IS_GEN5(dev)) {
1136 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1137 I915_WRITE(PCH_PP_CONTROL, pp);
1138 POSTING_READ(PCH_PP_CONTROL);
1139 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001140}
1141
Keith Packard99ea7122011-11-01 19:57:50 -07001142static void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001143{
Keith Packard99ea7122011-11-01 19:57:50 -07001144 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes9934c132010-07-22 13:18:19 -07001145 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001146 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001147
Keith Packard97af61f572011-09-28 16:23:51 -07001148 if (!is_edp(intel_dp))
1149 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001150
Keith Packard99ea7122011-11-01 19:57:50 -07001151 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001152
Daniel Vetter6cb49832012-05-20 17:14:50 +02001153 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001154
Keith Packard832dd3c2011-11-01 19:34:06 -07001155 pp = ironlake_get_pp_control(dev_priv);
Daniel Vetter35a38552012-08-12 22:17:14 +02001156 /* We need to switch off panel power _and_ force vdd, for otherwise some
1157 * panels get very unhappy and cease to work. */
1158 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Keith Packard99ea7122011-11-01 19:57:50 -07001159 I915_WRITE(PCH_PP_CONTROL, pp);
1160 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001161
Daniel Vetter35a38552012-08-12 22:17:14 +02001162 intel_dp->want_panel_vdd = false;
1163
Keith Packard99ea7122011-11-01 19:57:50 -07001164 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001165}
1166
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001167void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001168{
Keith Packardf01eca22011-09-28 16:48:10 -07001169 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001170 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001171 int pipe = to_intel_crtc(intel_dp->base.base.crtc)->pipe;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001172 u32 pp;
1173
Keith Packardf01eca22011-09-28 16:48:10 -07001174 if (!is_edp(intel_dp))
1175 return;
1176
Zhao Yakui28c97732009-10-09 11:39:41 +08001177 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001178 /*
1179 * If we enable the backlight right away following a panel power
1180 * on, we may see slight flicker as the panel syncs with the eDP
1181 * link. So delay a bit to make sure the image is solid before
1182 * allowing it to appear.
1183 */
Keith Packardf01eca22011-09-28 16:48:10 -07001184 msleep(intel_dp->backlight_on_delay);
Keith Packard832dd3c2011-11-01 19:34:06 -07001185 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001186 pp |= EDP_BLC_ENABLE;
1187 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001188 POSTING_READ(PCH_PP_CONTROL);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001189
1190 intel_panel_enable_backlight(dev, pipe);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001191}
1192
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001193void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001194{
Keith Packardf01eca22011-09-28 16:48:10 -07001195 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001196 struct drm_i915_private *dev_priv = dev->dev_private;
1197 u32 pp;
1198
Keith Packardf01eca22011-09-28 16:48:10 -07001199 if (!is_edp(intel_dp))
1200 return;
1201
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001202 intel_panel_disable_backlight(dev);
1203
Zhao Yakui28c97732009-10-09 11:39:41 +08001204 DRM_DEBUG_KMS("\n");
Keith Packard832dd3c2011-11-01 19:34:06 -07001205 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001206 pp &= ~EDP_BLC_ENABLE;
1207 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001208 POSTING_READ(PCH_PP_CONTROL);
1209 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001210}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001211
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001212static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001213{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001214 struct drm_device *dev = intel_dp->base.base.dev;
1215 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Jesse Barnesd240f202010-08-13 15:43:26 -07001216 struct drm_i915_private *dev_priv = dev->dev_private;
1217 u32 dpa_ctl;
1218
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001219 assert_pipe_disabled(dev_priv,
1220 to_intel_crtc(crtc)->pipe);
1221
Jesse Barnesd240f202010-08-13 15:43:26 -07001222 DRM_DEBUG_KMS("\n");
1223 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001224 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1225 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1226
1227 /* We don't adjust intel_dp->DP while tearing down the link, to
1228 * facilitate link retraining (e.g. after hotplug). Hence clear all
1229 * enable bits here to ensure that we don't enable too much. */
1230 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1231 intel_dp->DP |= DP_PLL_ENABLE;
1232 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001233 POSTING_READ(DP_A);
1234 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001235}
1236
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001237static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001238{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001239 struct drm_device *dev = intel_dp->base.base.dev;
1240 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Jesse Barnesd240f202010-08-13 15:43:26 -07001241 struct drm_i915_private *dev_priv = dev->dev_private;
1242 u32 dpa_ctl;
1243
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001244 assert_pipe_disabled(dev_priv,
1245 to_intel_crtc(crtc)->pipe);
1246
Jesse Barnesd240f202010-08-13 15:43:26 -07001247 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001248 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1249 "dp pll off, should be on\n");
1250 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1251
1252 /* We can't rely on the value tracked for the DP register in
1253 * intel_dp->DP because link_down must not change that (otherwise link
1254 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001255 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001256 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001257 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001258 udelay(200);
1259}
1260
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001261/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001262void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001263{
1264 int ret, i;
1265
1266 /* Should have a valid DPCD by this point */
1267 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1268 return;
1269
1270 if (mode != DRM_MODE_DPMS_ON) {
1271 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1272 DP_SET_POWER_D3);
1273 if (ret != 1)
1274 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1275 } else {
1276 /*
1277 * When turning on, we need to retry for 1ms to give the sink
1278 * time to wake up.
1279 */
1280 for (i = 0; i < 3; i++) {
1281 ret = intel_dp_aux_native_write_1(intel_dp,
1282 DP_SET_POWER,
1283 DP_SET_POWER_D0);
1284 if (ret == 1)
1285 break;
1286 msleep(1);
1287 }
1288 }
1289}
1290
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001291static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1292 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001293{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001294 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1295 struct drm_device *dev = encoder->base.dev;
1296 struct drm_i915_private *dev_priv = dev->dev_private;
1297 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001298
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001299 if (!(tmp & DP_PORT_EN))
1300 return false;
1301
1302 if (is_cpu_edp(intel_dp) && IS_GEN7(dev)) {
1303 *pipe = PORT_TO_PIPE_CPT(tmp);
1304 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
1305 *pipe = PORT_TO_PIPE(tmp);
1306 } else {
1307 u32 trans_sel;
1308 u32 trans_dp;
1309 int i;
1310
1311 switch (intel_dp->output_reg) {
1312 case PCH_DP_B:
1313 trans_sel = TRANS_DP_PORT_SEL_B;
1314 break;
1315 case PCH_DP_C:
1316 trans_sel = TRANS_DP_PORT_SEL_C;
1317 break;
1318 case PCH_DP_D:
1319 trans_sel = TRANS_DP_PORT_SEL_D;
1320 break;
1321 default:
1322 return true;
1323 }
1324
1325 for_each_pipe(i) {
1326 trans_dp = I915_READ(TRANS_DP_CTL(i));
1327 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1328 *pipe = i;
1329 return true;
1330 }
1331 }
1332 }
1333
1334 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n", intel_dp->output_reg);
1335
1336 return true;
1337}
1338
Daniel Vettere8cb4552012-07-01 13:05:48 +02001339static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001340{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001341 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Daniel Vetter6cb49832012-05-20 17:14:50 +02001342
1343 /* Make sure the panel is off before trying to change the mode. But also
1344 * ensure that we have vdd while we switch off the panel. */
1345 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001346 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001347 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001348 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001349
1350 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1351 if (!is_cpu_edp(intel_dp))
1352 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001353}
1354
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001355static void intel_post_disable_dp(struct intel_encoder *encoder)
1356{
1357 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1358
Daniel Vetter37398502012-09-06 22:15:44 +02001359 if (is_cpu_edp(intel_dp)) {
1360 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001361 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001362 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001363}
1364
Daniel Vettere8cb4552012-07-01 13:05:48 +02001365static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001366{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001367 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1368 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001369 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001370 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001371
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001372 if (WARN_ON(dp_reg & DP_PORT_EN))
1373 return;
1374
Daniel Vettere8cb4552012-07-01 13:05:48 +02001375 ironlake_edp_panel_vdd_on(intel_dp);
1376 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001377 intel_dp_start_link_train(intel_dp);
1378 ironlake_edp_panel_on(intel_dp);
1379 ironlake_edp_panel_vdd_off(intel_dp, true);
1380 intel_dp_complete_link_train(intel_dp);
Daniel Vettere8cb4552012-07-01 13:05:48 +02001381 ironlake_edp_backlight_on(intel_dp);
Daniel Vettere8cb4552012-07-01 13:05:48 +02001382}
1383
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001384static void intel_pre_enable_dp(struct intel_encoder *encoder)
Daniel Vettere8cb4552012-07-01 13:05:48 +02001385{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001386 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Daniel Vettere8cb4552012-07-01 13:05:48 +02001387
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001388 if (is_cpu_edp(intel_dp))
1389 ironlake_edp_pll_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001390}
1391
1392/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001393 * Native read with retry for link status and receiver capability reads for
1394 * cases where the sink may still be asleep.
1395 */
1396static bool
1397intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1398 uint8_t *recv, int recv_bytes)
1399{
1400 int ret, i;
1401
1402 /*
1403 * Sinks are *supposed* to come up within 1ms from an off state,
1404 * but we're also supposed to retry 3 times per the spec.
1405 */
1406 for (i = 0; i < 3; i++) {
1407 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1408 recv_bytes);
1409 if (ret == recv_bytes)
1410 return true;
1411 msleep(1);
1412 }
1413
1414 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001415}
1416
1417/*
1418 * Fetch AUX CH registers 0x202 - 0x207 which contain
1419 * link status information
1420 */
1421static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001422intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001423{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001424 return intel_dp_aux_native_read_retry(intel_dp,
1425 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001426 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001427 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001428}
1429
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001430#if 0
1431static char *voltage_names[] = {
1432 "0.4V", "0.6V", "0.8V", "1.2V"
1433};
1434static char *pre_emph_names[] = {
1435 "0dB", "3.5dB", "6dB", "9.5dB"
1436};
1437static char *link_train_names[] = {
1438 "pattern 1", "pattern 2", "idle", "off"
1439};
1440#endif
1441
1442/*
1443 * These are source-specific values; current Intel hardware supports
1444 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1445 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001446
1447static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001448intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001449{
Keith Packard1a2eb462011-11-16 16:26:07 -08001450 struct drm_device *dev = intel_dp->base.base.dev;
1451
1452 if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
1453 return DP_TRAIN_VOLTAGE_SWING_800;
1454 else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
1455 return DP_TRAIN_VOLTAGE_SWING_1200;
1456 else
1457 return DP_TRAIN_VOLTAGE_SWING_800;
1458}
1459
1460static uint8_t
1461intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1462{
1463 struct drm_device *dev = intel_dp->base.base.dev;
1464
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001465 if (IS_HASWELL(dev)) {
1466 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1467 case DP_TRAIN_VOLTAGE_SWING_400:
1468 return DP_TRAIN_PRE_EMPHASIS_9_5;
1469 case DP_TRAIN_VOLTAGE_SWING_600:
1470 return DP_TRAIN_PRE_EMPHASIS_6;
1471 case DP_TRAIN_VOLTAGE_SWING_800:
1472 return DP_TRAIN_PRE_EMPHASIS_3_5;
1473 case DP_TRAIN_VOLTAGE_SWING_1200:
1474 default:
1475 return DP_TRAIN_PRE_EMPHASIS_0;
1476 }
1477 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001478 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1479 case DP_TRAIN_VOLTAGE_SWING_400:
1480 return DP_TRAIN_PRE_EMPHASIS_6;
1481 case DP_TRAIN_VOLTAGE_SWING_600:
1482 case DP_TRAIN_VOLTAGE_SWING_800:
1483 return DP_TRAIN_PRE_EMPHASIS_3_5;
1484 default:
1485 return DP_TRAIN_PRE_EMPHASIS_0;
1486 }
1487 } else {
1488 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1489 case DP_TRAIN_VOLTAGE_SWING_400:
1490 return DP_TRAIN_PRE_EMPHASIS_6;
1491 case DP_TRAIN_VOLTAGE_SWING_600:
1492 return DP_TRAIN_PRE_EMPHASIS_6;
1493 case DP_TRAIN_VOLTAGE_SWING_800:
1494 return DP_TRAIN_PRE_EMPHASIS_3_5;
1495 case DP_TRAIN_VOLTAGE_SWING_1200:
1496 default:
1497 return DP_TRAIN_PRE_EMPHASIS_0;
1498 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001499 }
1500}
1501
1502static void
Keith Packard93f62da2011-11-01 19:45:03 -07001503intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001504{
1505 uint8_t v = 0;
1506 uint8_t p = 0;
1507 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08001508 uint8_t voltage_max;
1509 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001510
Jesse Barnes33a34e42010-09-08 12:42:02 -07001511 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02001512 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
1513 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001514
1515 if (this_v > v)
1516 v = this_v;
1517 if (this_p > p)
1518 p = this_p;
1519 }
1520
Keith Packard1a2eb462011-11-16 16:26:07 -08001521 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07001522 if (v >= voltage_max)
1523 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001524
Keith Packard1a2eb462011-11-16 16:26:07 -08001525 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
1526 if (p >= preemph_max)
1527 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001528
1529 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001530 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001531}
1532
1533static uint32_t
Keith Packard93f62da2011-11-01 19:45:03 -07001534intel_dp_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001535{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001536 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001537
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001538 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001539 case DP_TRAIN_VOLTAGE_SWING_400:
1540 default:
1541 signal_levels |= DP_VOLTAGE_0_4;
1542 break;
1543 case DP_TRAIN_VOLTAGE_SWING_600:
1544 signal_levels |= DP_VOLTAGE_0_6;
1545 break;
1546 case DP_TRAIN_VOLTAGE_SWING_800:
1547 signal_levels |= DP_VOLTAGE_0_8;
1548 break;
1549 case DP_TRAIN_VOLTAGE_SWING_1200:
1550 signal_levels |= DP_VOLTAGE_1_2;
1551 break;
1552 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001553 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001554 case DP_TRAIN_PRE_EMPHASIS_0:
1555 default:
1556 signal_levels |= DP_PRE_EMPHASIS_0;
1557 break;
1558 case DP_TRAIN_PRE_EMPHASIS_3_5:
1559 signal_levels |= DP_PRE_EMPHASIS_3_5;
1560 break;
1561 case DP_TRAIN_PRE_EMPHASIS_6:
1562 signal_levels |= DP_PRE_EMPHASIS_6;
1563 break;
1564 case DP_TRAIN_PRE_EMPHASIS_9_5:
1565 signal_levels |= DP_PRE_EMPHASIS_9_5;
1566 break;
1567 }
1568 return signal_levels;
1569}
1570
Zhenyu Wange3421a12010-04-08 09:43:27 +08001571/* Gen6's DP voltage swing and pre-emphasis control */
1572static uint32_t
1573intel_gen6_edp_signal_levels(uint8_t train_set)
1574{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001575 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1576 DP_TRAIN_PRE_EMPHASIS_MASK);
1577 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001578 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001579 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1580 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1581 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1582 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001583 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001584 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1585 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001586 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001587 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1588 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001589 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001590 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1591 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001592 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001593 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1594 "0x%x\n", signal_levels);
1595 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001596 }
1597}
1598
Keith Packard1a2eb462011-11-16 16:26:07 -08001599/* Gen7's DP voltage swing and pre-emphasis control */
1600static uint32_t
1601intel_gen7_edp_signal_levels(uint8_t train_set)
1602{
1603 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1604 DP_TRAIN_PRE_EMPHASIS_MASK);
1605 switch (signal_levels) {
1606 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1607 return EDP_LINK_TRAIN_400MV_0DB_IVB;
1608 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1609 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
1610 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1611 return EDP_LINK_TRAIN_400MV_6DB_IVB;
1612
1613 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1614 return EDP_LINK_TRAIN_600MV_0DB_IVB;
1615 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1616 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
1617
1618 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1619 return EDP_LINK_TRAIN_800MV_0DB_IVB;
1620 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1621 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
1622
1623 default:
1624 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1625 "0x%x\n", signal_levels);
1626 return EDP_LINK_TRAIN_500MV_0DB_IVB;
1627 }
1628}
1629
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001630/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
1631static uint32_t
1632intel_dp_signal_levels_hsw(uint8_t train_set)
1633{
1634 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1635 DP_TRAIN_PRE_EMPHASIS_MASK);
1636 switch (signal_levels) {
1637 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1638 return DDI_BUF_EMP_400MV_0DB_HSW;
1639 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1640 return DDI_BUF_EMP_400MV_3_5DB_HSW;
1641 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1642 return DDI_BUF_EMP_400MV_6DB_HSW;
1643 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
1644 return DDI_BUF_EMP_400MV_9_5DB_HSW;
1645
1646 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1647 return DDI_BUF_EMP_600MV_0DB_HSW;
1648 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1649 return DDI_BUF_EMP_600MV_3_5DB_HSW;
1650 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1651 return DDI_BUF_EMP_600MV_6DB_HSW;
1652
1653 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1654 return DDI_BUF_EMP_800MV_0DB_HSW;
1655 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1656 return DDI_BUF_EMP_800MV_3_5DB_HSW;
1657 default:
1658 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1659 "0x%x\n", signal_levels);
1660 return DDI_BUF_EMP_400MV_0DB_HSW;
1661 }
1662}
1663
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001664static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001665intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001666 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001667 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001668{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001669 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001670 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001671 int ret;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001672 uint32_t temp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001673
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001674 if (IS_HASWELL(dev)) {
1675 temp = I915_READ(DP_TP_CTL(intel_dp->port));
1676
1677 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
1678 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
1679 else
1680 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
1681
1682 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1683 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1684 case DP_TRAINING_PATTERN_DISABLE:
1685 temp |= DP_TP_CTL_LINK_TRAIN_IDLE;
1686 I915_WRITE(DP_TP_CTL(intel_dp->port), temp);
1687
1688 if (wait_for((I915_READ(DP_TP_STATUS(intel_dp->port)) &
1689 DP_TP_STATUS_IDLE_DONE), 1))
1690 DRM_ERROR("Timed out waiting for DP idle patterns\n");
1691
1692 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1693 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
1694
1695 break;
1696 case DP_TRAINING_PATTERN_1:
1697 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1698 break;
1699 case DP_TRAINING_PATTERN_2:
1700 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
1701 break;
1702 case DP_TRAINING_PATTERN_3:
1703 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
1704 break;
1705 }
1706 I915_WRITE(DP_TP_CTL(intel_dp->port), temp);
1707
1708 } else if (HAS_PCH_CPT(dev) &&
1709 (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001710 dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
1711
1712 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1713 case DP_TRAINING_PATTERN_DISABLE:
1714 dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
1715 break;
1716 case DP_TRAINING_PATTERN_1:
1717 dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
1718 break;
1719 case DP_TRAINING_PATTERN_2:
1720 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1721 break;
1722 case DP_TRAINING_PATTERN_3:
1723 DRM_ERROR("DP training pattern 3 not supported\n");
1724 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1725 break;
1726 }
1727
1728 } else {
1729 dp_reg_value &= ~DP_LINK_TRAIN_MASK;
1730
1731 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1732 case DP_TRAINING_PATTERN_DISABLE:
1733 dp_reg_value |= DP_LINK_TRAIN_OFF;
1734 break;
1735 case DP_TRAINING_PATTERN_1:
1736 dp_reg_value |= DP_LINK_TRAIN_PAT_1;
1737 break;
1738 case DP_TRAINING_PATTERN_2:
1739 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1740 break;
1741 case DP_TRAINING_PATTERN_3:
1742 DRM_ERROR("DP training pattern 3 not supported\n");
1743 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1744 break;
1745 }
1746 }
1747
Chris Wilsonea5b2132010-08-04 13:50:23 +01001748 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1749 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001750
Chris Wilsonea5b2132010-08-04 13:50:23 +01001751 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001752 DP_TRAINING_PATTERN_SET,
1753 dp_train_pat);
1754
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001755 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
1756 DP_TRAINING_PATTERN_DISABLE) {
1757 ret = intel_dp_aux_native_write(intel_dp,
1758 DP_TRAINING_LANE0_SET,
1759 intel_dp->train_set,
1760 intel_dp->lane_count);
1761 if (ret != intel_dp->lane_count)
1762 return false;
1763 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001764
1765 return true;
1766}
1767
Jesse Barnes33a34e42010-09-08 12:42:02 -07001768/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001769void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001770intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001771{
Paulo Zanonic19b0662012-10-15 15:51:41 -03001772 struct drm_encoder *encoder = &intel_dp->base.base;
1773 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001774 int i;
1775 uint8_t voltage;
1776 bool clock_recovery = false;
Keith Packardcdb0e952011-11-01 20:00:06 -07001777 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001778 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001779
Paulo Zanonic19b0662012-10-15 15:51:41 -03001780 if (IS_HASWELL(dev))
1781 intel_ddi_prepare_link_retrain(encoder);
1782
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001783 /* Write the link configuration data */
1784 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1785 intel_dp->link_configuration,
1786 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001787
1788 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08001789
Jesse Barnes33a34e42010-09-08 12:42:02 -07001790 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001791 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07001792 voltage_tries = 0;
1793 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001794 clock_recovery = false;
1795 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001796 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07001797 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001798 uint32_t signal_levels;
Keith Packard417e8222011-11-01 19:54:11 -07001799
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001800 if (IS_HASWELL(dev)) {
1801 signal_levels = intel_dp_signal_levels_hsw(
1802 intel_dp->train_set[0]);
1803 DP = (DP & ~DDI_BUF_EMP_MASK) | signal_levels;
1804 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001805 signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
1806 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
1807 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001808 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001809 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1810 } else {
Keith Packard93f62da2011-11-01 19:45:03 -07001811 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001812 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1813 }
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001814 DRM_DEBUG_KMS("training pattern 1 signal levels %08x\n",
1815 signal_levels);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001816
Daniel Vettera7c96552012-10-18 10:15:30 +02001817 /* Set training pattern 1 */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001818 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001819 DP_TRAINING_PATTERN_1 |
1820 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001821 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001822
Daniel Vettera7c96552012-10-18 10:15:30 +02001823 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001824 if (!intel_dp_get_link_status(intel_dp, link_status)) {
1825 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001826 break;
Keith Packard93f62da2011-11-01 19:45:03 -07001827 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001828
Daniel Vetter01916272012-10-18 10:15:25 +02001829 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07001830 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001831 clock_recovery = true;
1832 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001833 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001834
1835 /* Check to see if we've tried the max voltage */
1836 for (i = 0; i < intel_dp->lane_count; i++)
1837 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1838 break;
Paulo Zanoni0d710682012-06-29 16:03:34 -03001839 if (i == intel_dp->lane_count && voltage_tries == 5) {
Chris Wilson24773672012-09-26 16:48:30 +01001840 if (++loop_tries == 5) {
Keith Packardcdb0e952011-11-01 20:00:06 -07001841 DRM_DEBUG_KMS("too many full retries, give up\n");
1842 break;
1843 }
1844 memset(intel_dp->train_set, 0, 4);
1845 voltage_tries = 0;
1846 continue;
1847 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001848
1849 /* Check to see if we've tried the same voltage 5 times */
Chris Wilson24773672012-09-26 16:48:30 +01001850 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) != voltage) {
1851 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Keith Packardcdb0e952011-11-01 20:00:06 -07001852 voltage_tries = 0;
Chris Wilson24773672012-09-26 16:48:30 +01001853 } else
1854 ++voltage_tries;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001855
1856 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001857 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001858 }
1859
Jesse Barnes33a34e42010-09-08 12:42:02 -07001860 intel_dp->DP = DP;
1861}
1862
Paulo Zanonic19b0662012-10-15 15:51:41 -03001863void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001864intel_dp_complete_link_train(struct intel_dp *intel_dp)
1865{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001866 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001867 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08001868 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001869 uint32_t DP = intel_dp->DP;
1870
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001871 /* channel equalization */
1872 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08001873 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001874 channel_eq = false;
1875 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001876 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Zhenyu Wange3421a12010-04-08 09:43:27 +08001877 uint32_t signal_levels;
Keith Packard93f62da2011-11-01 19:45:03 -07001878 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001879
Jesse Barnes37f80972011-01-05 14:45:24 -08001880 if (cr_tries > 5) {
1881 DRM_ERROR("failed to train DP, aborting\n");
1882 intel_dp_link_down(intel_dp);
1883 break;
1884 }
1885
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001886 if (IS_HASWELL(dev)) {
1887 signal_levels = intel_dp_signal_levels_hsw(intel_dp->train_set[0]);
1888 DP = (DP & ~DDI_BUF_EMP_MASK) | signal_levels;
1889 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001890 signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
1891 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
1892 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001893 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001894 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1895 } else {
Keith Packard93f62da2011-11-01 19:45:03 -07001896 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001897 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1898 }
1899
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001900 /* channel eq pattern */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001901 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001902 DP_TRAINING_PATTERN_2 |
1903 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001904 break;
1905
Daniel Vettera7c96552012-10-18 10:15:30 +02001906 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001907 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001908 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07001909
Jesse Barnes37f80972011-01-05 14:45:24 -08001910 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02001911 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08001912 intel_dp_start_link_train(intel_dp);
1913 cr_tries++;
1914 continue;
1915 }
1916
Daniel Vetter1ffdff12012-10-18 10:15:24 +02001917 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001918 channel_eq = true;
1919 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001920 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001921
Jesse Barnes37f80972011-01-05 14:45:24 -08001922 /* Try 5 times, then try clock recovery if that fails */
1923 if (tries > 5) {
1924 intel_dp_link_down(intel_dp);
1925 intel_dp_start_link_train(intel_dp);
1926 tries = 0;
1927 cr_tries++;
1928 continue;
1929 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001930
1931 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001932 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001933 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001934 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001935
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001936 if (channel_eq)
1937 DRM_DEBUG_KMS("Channel EQ done. DP Training successfull\n");
1938
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001939 intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001940}
1941
1942static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001943intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001944{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001945 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001946 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001947 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001948
Paulo Zanonic19b0662012-10-15 15:51:41 -03001949 /*
1950 * DDI code has a strict mode set sequence and we should try to respect
1951 * it, otherwise we might hang the machine in many different ways. So we
1952 * really should be disabling the port only on a complete crtc_disable
1953 * sequence. This function is just called under two conditions on DDI
1954 * code:
1955 * - Link train failed while doing crtc_enable, and on this case we
1956 * really should respect the mode set sequence and wait for a
1957 * crtc_disable.
1958 * - Someone turned the monitor off and intel_dp_check_link_status
1959 * called us. We don't need to disable the whole port on this case, so
1960 * when someone turns the monitor on again,
1961 * intel_ddi_prepare_link_retrain will take care of redoing the link
1962 * train.
1963 */
1964 if (IS_HASWELL(dev))
1965 return;
1966
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001967 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00001968 return;
1969
Zhao Yakui28c97732009-10-09 11:39:41 +08001970 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001971
Keith Packard1a2eb462011-11-16 16:26:07 -08001972 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001973 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001974 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001975 } else {
1976 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001977 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001978 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01001979 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001980
Chris Wilsonfe255d02010-09-11 21:37:48 +01001981 msleep(17);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001982
Daniel Vetter493a7082012-05-30 12:31:56 +02001983 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00001984 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Chris Wilson31acbcc2011-04-17 06:38:35 +01001985 struct drm_crtc *crtc = intel_dp->base.base.crtc;
1986
Eric Anholt5bddd172010-11-18 09:32:59 +08001987 /* Hardware workaround: leaving our transcoder select
1988 * set to transcoder B while it's off will prevent the
1989 * corresponding HDMI output on transcoder A.
1990 *
1991 * Combine this with another hardware workaround:
1992 * transcoder select bit can only be cleared while the
1993 * port is enabled.
1994 */
1995 DP &= ~DP_PIPEB_SELECT;
1996 I915_WRITE(intel_dp->output_reg, DP);
1997
1998 /* Changes to enable or select take place the vblank
1999 * after being written.
2000 */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002001 if (crtc == NULL) {
2002 /* We can arrive here never having been attached
2003 * to a CRTC, for instance, due to inheriting
2004 * random state from the BIOS.
2005 *
2006 * If the pipe is not running, play safe and
2007 * wait for the clocks to stabilise before
2008 * continuing.
2009 */
2010 POSTING_READ(intel_dp->output_reg);
2011 msleep(50);
2012 } else
2013 intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002014 }
2015
Wu Fengguang832afda2011-12-09 20:42:21 +08002016 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002017 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2018 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002019 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002020}
2021
Keith Packard26d61aa2011-07-25 20:01:09 -07002022static bool
2023intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002024{
Keith Packard92fd8fd2011-07-25 19:50:10 -07002025 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonb091cd92012-09-18 10:58:49 -04002026 sizeof(intel_dp->dpcd)) == 0)
2027 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002028
Adam Jacksonb091cd92012-09-18 10:58:49 -04002029 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2030 return false; /* DPCD not present */
2031
2032 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2033 DP_DWN_STRM_PORT_PRESENT))
2034 return true; /* native DP sink */
2035
2036 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2037 return true; /* no per-port downstream info */
2038
2039 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2040 intel_dp->downstream_ports,
2041 DP_MAX_DOWNSTREAM_PORTS) == 0)
2042 return false; /* downstream port status fetch failed */
2043
2044 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002045}
2046
Adam Jackson0d198322012-05-14 16:05:47 -04002047static void
2048intel_dp_probe_oui(struct intel_dp *intel_dp)
2049{
2050 u8 buf[3];
2051
2052 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2053 return;
2054
Daniel Vetter351cfc32012-06-12 13:20:47 +02002055 ironlake_edp_panel_vdd_on(intel_dp);
2056
Adam Jackson0d198322012-05-14 16:05:47 -04002057 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2058 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2059 buf[0], buf[1], buf[2]);
2060
2061 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2062 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2063 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002064
2065 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002066}
2067
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002068static bool
2069intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2070{
2071 int ret;
2072
2073 ret = intel_dp_aux_native_read_retry(intel_dp,
2074 DP_DEVICE_SERVICE_IRQ_VECTOR,
2075 sink_irq_vector, 1);
2076 if (!ret)
2077 return false;
2078
2079 return true;
2080}
2081
2082static void
2083intel_dp_handle_test_request(struct intel_dp *intel_dp)
2084{
2085 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002086 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002087}
2088
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002089/*
2090 * According to DP spec
2091 * 5.1.2:
2092 * 1. Read DPCD
2093 * 2. Configure link according to Receiver Capabilities
2094 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2095 * 4. Check link status on receipt of hot-plug interrupt
2096 */
2097
2098static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002099intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002100{
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002101 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002102 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002103
Daniel Vetter24e804b2012-07-26 19:25:46 +02002104 if (!intel_dp->base.connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002105 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002106
Daniel Vetter24e804b2012-07-26 19:25:46 +02002107 if (WARN_ON(!intel_dp->base.base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002108 return;
2109
Keith Packard92fd8fd2011-07-25 19:50:10 -07002110 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002111 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002112 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002113 return;
2114 }
2115
Keith Packard92fd8fd2011-07-25 19:50:10 -07002116 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002117 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002118 intel_dp_link_down(intel_dp);
2119 return;
2120 }
2121
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002122 /* Try to read the source of the interrupt */
2123 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2124 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2125 /* Clear interrupt source */
2126 intel_dp_aux_native_write_1(intel_dp,
2127 DP_DEVICE_SERVICE_IRQ_VECTOR,
2128 sink_irq_vector);
2129
2130 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2131 intel_dp_handle_test_request(intel_dp);
2132 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2133 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2134 }
2135
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002136 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002137 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
2138 drm_get_encoder_name(&intel_dp->base.base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002139 intel_dp_start_link_train(intel_dp);
2140 intel_dp_complete_link_train(intel_dp);
2141 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002142}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002143
Adam Jackson07d3dc12012-09-18 10:58:50 -04002144/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002145static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002146intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002147{
Adam Jackson07d3dc12012-09-18 10:58:50 -04002148 uint8_t *dpcd = intel_dp->dpcd;
2149 bool hpd;
2150 uint8_t type;
2151
2152 if (!intel_dp_get_dpcd(intel_dp))
2153 return connector_status_disconnected;
2154
2155 /* if there's no downstream port, we're done */
2156 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002157 return connector_status_connected;
Adam Jackson07d3dc12012-09-18 10:58:50 -04002158
2159 /* If we're HPD-aware, SINK_COUNT changes dynamically */
2160 hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
2161 if (hpd) {
Adam Jacksonda131a42012-09-20 16:42:45 -04002162 uint8_t reg;
Adam Jackson07d3dc12012-09-18 10:58:50 -04002163 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jacksonda131a42012-09-20 16:42:45 -04002164 &reg, 1))
Adam Jackson07d3dc12012-09-18 10:58:50 -04002165 return connector_status_unknown;
Adam Jacksonda131a42012-09-20 16:42:45 -04002166 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2167 : connector_status_disconnected;
Adam Jackson07d3dc12012-09-18 10:58:50 -04002168 }
2169
2170 /* If no HPD, poke DDC gently */
2171 if (drm_probe_ddc(&intel_dp->adapter))
2172 return connector_status_connected;
2173
2174 /* Well we tried, say unknown for unreliable port types */
2175 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2176 if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
2177 return connector_status_unknown;
2178
2179 /* Anything else is out of spec, warn and ignore */
2180 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002181 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002182}
2183
2184static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002185ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002186{
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002187 enum drm_connector_status status;
2188
Chris Wilsonfe16d942011-02-12 10:29:38 +00002189 /* Can't disconnect eDP, but you can close the lid... */
2190 if (is_edp(intel_dp)) {
2191 status = intel_panel_detect(intel_dp->base.base.dev);
2192 if (status == connector_status_unknown)
2193 status = connector_status_connected;
2194 return status;
2195 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002196
Keith Packard26d61aa2011-07-25 20:01:09 -07002197 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002198}
2199
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002200static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002201g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002202{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002203 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002204 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01002205 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002206
Chris Wilsonea5b2132010-08-04 13:50:23 +01002207 switch (intel_dp->output_reg) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002208 case DP_B:
Chris Wilson10f76a32012-05-11 18:01:32 +01002209 bit = DPB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002210 break;
2211 case DP_C:
Chris Wilson10f76a32012-05-11 18:01:32 +01002212 bit = DPC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002213 break;
2214 case DP_D:
Chris Wilson10f76a32012-05-11 18:01:32 +01002215 bit = DPD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002216 break;
2217 default:
2218 return connector_status_unknown;
2219 }
2220
Chris Wilson10f76a32012-05-11 18:01:32 +01002221 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002222 return connector_status_disconnected;
2223
Keith Packard26d61aa2011-07-25 20:01:09 -07002224 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002225}
2226
Keith Packard8c241fe2011-09-28 16:38:44 -07002227static struct edid *
2228intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2229{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002230 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002231
Jani Nikula9cd300e2012-10-19 14:51:52 +03002232 /* use cached edid if we have one */
2233 if (intel_connector->edid) {
2234 struct edid *edid;
2235 int size;
2236
2237 /* invalid edid */
2238 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002239 return NULL;
2240
Jani Nikula9cd300e2012-10-19 14:51:52 +03002241 size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002242 edid = kmalloc(size, GFP_KERNEL);
2243 if (!edid)
2244 return NULL;
2245
Jani Nikula9cd300e2012-10-19 14:51:52 +03002246 memcpy(edid, intel_connector->edid, size);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002247 return edid;
2248 }
2249
Jani Nikula9cd300e2012-10-19 14:51:52 +03002250 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002251}
2252
2253static int
2254intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2255{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002256 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002257
Jani Nikula9cd300e2012-10-19 14:51:52 +03002258 /* use cached edid if we have one */
2259 if (intel_connector->edid) {
2260 /* invalid edid */
2261 if (IS_ERR(intel_connector->edid))
2262 return 0;
2263
2264 return intel_connector_update_modes(connector,
2265 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002266 }
2267
Jani Nikula9cd300e2012-10-19 14:51:52 +03002268 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002269}
2270
2271
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002272/**
2273 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
2274 *
2275 * \return true if DP port is connected.
2276 * \return false if DP port is disconnected.
2277 */
2278static enum drm_connector_status
2279intel_dp_detect(struct drm_connector *connector, bool force)
2280{
2281 struct intel_dp *intel_dp = intel_attached_dp(connector);
2282 struct drm_device *dev = intel_dp->base.base.dev;
2283 enum drm_connector_status status;
2284 struct edid *edid = NULL;
2285
2286 intel_dp->has_audio = false;
2287
2288 if (HAS_PCH_SPLIT(dev))
2289 status = ironlake_dp_detect(intel_dp);
2290 else
2291 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002292
Adam Jacksonac66ae82011-07-12 17:38:03 -04002293 DRM_DEBUG_KMS("DPCD: %02hx%02hx%02hx%02hx%02hx%02hx%02hx%02hx\n",
2294 intel_dp->dpcd[0], intel_dp->dpcd[1], intel_dp->dpcd[2],
2295 intel_dp->dpcd[3], intel_dp->dpcd[4], intel_dp->dpcd[5],
2296 intel_dp->dpcd[6], intel_dp->dpcd[7]);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002297
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002298 if (status != connector_status_connected)
2299 return status;
2300
Adam Jackson0d198322012-05-14 16:05:47 -04002301 intel_dp_probe_oui(intel_dp);
2302
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002303 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
2304 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01002305 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002306 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002307 if (edid) {
2308 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01002309 kfree(edid);
2310 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002311 }
2312
2313 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002314}
2315
2316static int intel_dp_get_modes(struct drm_connector *connector)
2317{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002318 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03002319 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002320 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002321 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002322
2323 /* We should parse the EDID data and find out if it has an audio sink
2324 */
2325
Keith Packard8c241fe2011-09-28 16:38:44 -07002326 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002327 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002328 return ret;
2329
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002330 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03002331 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002332 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03002333 mode = drm_mode_duplicate(dev,
2334 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002335 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002336 drm_mode_probed_add(connector, mode);
2337 return 1;
2338 }
2339 }
2340 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002341}
2342
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002343static bool
2344intel_dp_detect_audio(struct drm_connector *connector)
2345{
2346 struct intel_dp *intel_dp = intel_attached_dp(connector);
2347 struct edid *edid;
2348 bool has_audio = false;
2349
Keith Packard8c241fe2011-09-28 16:38:44 -07002350 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002351 if (edid) {
2352 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002353 kfree(edid);
2354 }
2355
2356 return has_audio;
2357}
2358
Chris Wilsonf6849602010-09-19 09:29:33 +01002359static int
2360intel_dp_set_property(struct drm_connector *connector,
2361 struct drm_property *property,
2362 uint64_t val)
2363{
Chris Wilsone953fd72011-02-21 22:23:52 +00002364 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonf6849602010-09-19 09:29:33 +01002365 struct intel_dp *intel_dp = intel_attached_dp(connector);
2366 int ret;
2367
2368 ret = drm_connector_property_set_value(connector, property, val);
2369 if (ret)
2370 return ret;
2371
Chris Wilson3f43c482011-05-12 22:17:24 +01002372 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002373 int i = val;
2374 bool has_audio;
2375
2376 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002377 return 0;
2378
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002379 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01002380
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002381 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002382 has_audio = intel_dp_detect_audio(connector);
2383 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002384 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002385
2386 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002387 return 0;
2388
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002389 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01002390 goto done;
2391 }
2392
Chris Wilsone953fd72011-02-21 22:23:52 +00002393 if (property == dev_priv->broadcast_rgb_property) {
2394 if (val == !!intel_dp->color_range)
2395 return 0;
2396
2397 intel_dp->color_range = val ? DP_COLOR_RANGE_16_235 : 0;
2398 goto done;
2399 }
2400
Chris Wilsonf6849602010-09-19 09:29:33 +01002401 return -EINVAL;
2402
2403done:
2404 if (intel_dp->base.base.crtc) {
2405 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Daniel Vettera6778b32012-07-02 09:56:42 +02002406 intel_set_mode(crtc, &crtc->mode,
2407 crtc->x, crtc->y, crtc->fb);
Chris Wilsonf6849602010-09-19 09:29:33 +01002408 }
2409
2410 return 0;
2411}
2412
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002413static void
Akshay Joshi0206e352011-08-16 15:34:10 -04002414intel_dp_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002415{
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002416 struct drm_device *dev = connector->dev;
Jani Nikulabe3cd5e2012-10-12 10:33:05 +03002417 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikula1d508702012-10-19 14:51:49 +03002418 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002419
Jani Nikula9cd300e2012-10-19 14:51:52 +03002420 if (!IS_ERR_OR_NULL(intel_connector->edid))
2421 kfree(intel_connector->edid);
2422
Jani Nikula1d508702012-10-19 14:51:49 +03002423 if (is_edp(intel_dp)) {
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002424 intel_panel_destroy_backlight(dev);
Jani Nikula1d508702012-10-19 14:51:49 +03002425 intel_panel_fini(&intel_connector->panel);
2426 }
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002427
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002428 drm_sysfs_connector_remove(connector);
2429 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002430 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002431}
2432
Daniel Vetter24d05922010-08-20 18:08:28 +02002433static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
2434{
2435 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2436
2437 i2c_del_adapter(&intel_dp->adapter);
2438 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07002439 if (is_edp(intel_dp)) {
2440 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
2441 ironlake_panel_vdd_off_sync(intel_dp);
2442 }
Daniel Vetter24d05922010-08-20 18:08:28 +02002443 kfree(intel_dp);
2444}
2445
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002446static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002447 .mode_fixup = intel_dp_mode_fixup,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002448 .mode_set = intel_dp_mode_set,
Daniel Vetter1f703852012-07-11 16:51:39 +02002449 .disable = intel_encoder_noop,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002450};
2451
Paulo Zanonia7902ac52012-10-15 15:51:42 -03002452static const struct drm_encoder_helper_funcs intel_dp_helper_funcs_hsw = {
2453 .mode_fixup = intel_dp_mode_fixup,
2454 .mode_set = intel_ddi_mode_set,
2455 .disable = intel_encoder_noop,
2456};
2457
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002458static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002459 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002460 .detect = intel_dp_detect,
2461 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01002462 .set_property = intel_dp_set_property,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002463 .destroy = intel_dp_destroy,
2464};
2465
2466static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
2467 .get_modes = intel_dp_get_modes,
2468 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002469 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002470};
2471
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002472static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02002473 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002474};
2475
Chris Wilson995b6762010-08-20 13:23:26 +01002476static void
Eric Anholt21d40d32010-03-25 11:11:14 -07002477intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07002478{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002479 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Keith Packardc8110e52009-05-06 11:51:10 -07002480
Jesse Barnes885a5012011-07-07 11:11:01 -07002481 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07002482}
2483
Zhenyu Wange3421a12010-04-08 09:43:27 +08002484/* Return which DP Port should be selected for Transcoder DP control */
2485int
Akshay Joshi0206e352011-08-16 15:34:10 -04002486intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002487{
2488 struct drm_device *dev = crtc->dev;
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02002489 struct intel_encoder *encoder;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002490
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02002491 for_each_encoder_on_crtc(dev, crtc, encoder) {
2492 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002493
Keith Packard417e8222011-11-01 19:54:11 -07002494 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT ||
2495 intel_dp->base.type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002496 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002497 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002498
Zhenyu Wange3421a12010-04-08 09:43:27 +08002499 return -1;
2500}
2501
Zhao Yakui36e83a12010-06-12 14:32:21 +08002502/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04002503bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002504{
2505 struct drm_i915_private *dev_priv = dev->dev_private;
2506 struct child_device_config *p_child;
2507 int i;
2508
2509 if (!dev_priv->child_dev_num)
2510 return false;
2511
2512 for (i = 0; i < dev_priv->child_dev_num; i++) {
2513 p_child = dev_priv->child_dev + i;
2514
2515 if (p_child->dvo_port == PORT_IDPD &&
2516 p_child->device_type == DEVICE_TYPE_eDP)
2517 return true;
2518 }
2519 return false;
2520}
2521
Chris Wilsonf6849602010-09-19 09:29:33 +01002522static void
2523intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
2524{
Chris Wilson3f43c482011-05-12 22:17:24 +01002525 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002526 intel_attach_broadcast_rgb_property(connector);
Chris Wilsonf6849602010-09-19 09:29:33 +01002527}
2528
Daniel Vetter67a54562012-10-20 20:57:45 +02002529static void
2530intel_dp_init_panel_power_sequencer(struct drm_device *dev,
2531 struct intel_dp *intel_dp)
2532{
2533 struct drm_i915_private *dev_priv = dev->dev_private;
2534 struct edp_power_seq cur, vbt, spec, final;
2535 u32 pp_on, pp_off, pp_div, pp;
2536
2537 /* Workaround: Need to write PP_CONTROL with the unlock key as
2538 * the very first thing. */
2539 pp = ironlake_get_pp_control(dev_priv);
2540 I915_WRITE(PCH_PP_CONTROL, pp);
2541
2542 pp_on = I915_READ(PCH_PP_ON_DELAYS);
2543 pp_off = I915_READ(PCH_PP_OFF_DELAYS);
2544 pp_div = I915_READ(PCH_PP_DIVISOR);
2545
2546 /* Pull timing values out of registers */
2547 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
2548 PANEL_POWER_UP_DELAY_SHIFT;
2549
2550 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
2551 PANEL_LIGHT_ON_DELAY_SHIFT;
2552
2553 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
2554 PANEL_LIGHT_OFF_DELAY_SHIFT;
2555
2556 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
2557 PANEL_POWER_DOWN_DELAY_SHIFT;
2558
2559 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
2560 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
2561
2562 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2563 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
2564
2565 vbt = dev_priv->edp.pps;
2566
2567 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
2568 * our hw here, which are all in 100usec. */
2569 spec.t1_t3 = 210 * 10;
2570 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
2571 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
2572 spec.t10 = 500 * 10;
2573 /* This one is special and actually in units of 100ms, but zero
2574 * based in the hw (so we need to add 100 ms). But the sw vbt
2575 * table multiplies it with 1000 to make it in units of 100usec,
2576 * too. */
2577 spec.t11_t12 = (510 + 100) * 10;
2578
2579 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2580 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
2581
2582 /* Use the max of the register settings and vbt. If both are
2583 * unset, fall back to the spec limits. */
2584#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
2585 spec.field : \
2586 max(cur.field, vbt.field))
2587 assign_final(t1_t3);
2588 assign_final(t8);
2589 assign_final(t9);
2590 assign_final(t10);
2591 assign_final(t11_t12);
2592#undef assign_final
2593
2594#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
2595 intel_dp->panel_power_up_delay = get_delay(t1_t3);
2596 intel_dp->backlight_on_delay = get_delay(t8);
2597 intel_dp->backlight_off_delay = get_delay(t9);
2598 intel_dp->panel_power_down_delay = get_delay(t10);
2599 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
2600#undef get_delay
2601
2602 /* And finally store the new values in the power sequencer. */
2603 pp_on = (final.t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
2604 (final.t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
2605 pp_off = (final.t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
2606 (final.t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
2607 /* Compute the divisor for the pp clock, simply match the Bspec
2608 * formula. */
2609 pp_div = ((100 * intel_pch_rawclk(dev))/2 - 1)
2610 << PP_REFERENCE_DIVIDER_SHIFT;
2611 pp_div |= (DIV_ROUND_UP(final.t11_t12, 1000)
2612 << PANEL_POWER_CYCLE_DELAY_SHIFT);
2613
2614 /* Haswell doesn't have any port selection bits for the panel
2615 * power sequencer any more. */
2616 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
2617 if (is_cpu_edp(intel_dp))
2618 pp_on |= PANEL_POWER_PORT_DP_A;
2619 else
2620 pp_on |= PANEL_POWER_PORT_DP_D;
2621 }
2622
2623 I915_WRITE(PCH_PP_ON_DELAYS, pp_on);
2624 I915_WRITE(PCH_PP_OFF_DELAYS, pp_off);
2625 I915_WRITE(PCH_PP_DIVISOR, pp_div);
2626
2627
2628 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
2629 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
2630 intel_dp->panel_power_cycle_delay);
2631
2632 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
2633 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
2634
2635 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
2636 I915_READ(PCH_PP_ON_DELAYS),
2637 I915_READ(PCH_PP_OFF_DELAYS),
2638 I915_READ(PCH_PP_DIVISOR));
2639}
2640
Keith Packardc8110e52009-05-06 11:51:10 -07002641void
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002642intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002643{
2644 struct drm_i915_private *dev_priv = dev->dev_private;
2645 struct drm_connector *connector;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002646 struct intel_dp *intel_dp;
Eric Anholt21d40d32010-03-25 11:11:14 -07002647 struct intel_encoder *intel_encoder;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002648 struct intel_connector *intel_connector;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002649 struct drm_display_mode *fixed_mode = NULL;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002650 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04002651 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002652
Chris Wilsonea5b2132010-08-04 13:50:23 +01002653 intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
2654 if (!intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002655 return;
2656
Chris Wilson3d3dc142011-02-12 10:33:12 +00002657 intel_dp->output_reg = output_reg;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002658 intel_dp->port = port;
Daniel Vetter07679352012-09-06 22:15:42 +02002659 /* Preserve the current hw state. */
2660 intel_dp->DP = I915_READ(intel_dp->output_reg);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002661
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002662 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
2663 if (!intel_connector) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002664 kfree(intel_dp);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002665 return;
2666 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002667 intel_encoder = &intel_dp->base;
Jani Nikuladd06f902012-10-19 14:51:50 +03002668 intel_dp->attached_connector = intel_connector;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002669
Chris Wilsonea5b2132010-08-04 13:50:23 +01002670 if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04002671 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01002672 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04002673
Gajanan Bhat19c03922012-09-27 19:13:07 +05302674 /*
2675 * FIXME : We need to initialize built-in panels before external panels.
2676 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
2677 */
2678 if (IS_VALLEYVIEW(dev) && output_reg == DP_C) {
2679 type = DRM_MODE_CONNECTOR_eDP;
2680 intel_encoder->type = INTEL_OUTPUT_EDP;
2681 } else if (output_reg == DP_A || is_pch_edp(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04002682 type = DRM_MODE_CONNECTOR_eDP;
2683 intel_encoder->type = INTEL_OUTPUT_EDP;
2684 } else {
2685 type = DRM_MODE_CONNECTOR_DisplayPort;
2686 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
2687 }
2688
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002689 connector = &intel_connector->base;
Adam Jacksonb3295302010-07-16 14:46:28 -04002690 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002691 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
2692
Dave Airlieeb1f8e42010-05-07 06:42:51 +00002693 connector->polled = DRM_CONNECTOR_POLL_HPD;
2694
Daniel Vetter66a92782012-07-12 20:08:18 +02002695 intel_encoder->cloneable = false;
Ma Lingf8aed702009-08-24 13:50:24 +08002696
Daniel Vetter66a92782012-07-12 20:08:18 +02002697 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
2698 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08002699
Jesse Barnes27f82272011-09-02 12:54:37 -07002700 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002701
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002702 connector->interlace_allowed = true;
2703 connector->doublescan_allowed = 0;
2704
Chris Wilson4ef69c72010-09-09 15:14:28 +01002705 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002706 DRM_MODE_ENCODER_TMDS);
Paulo Zanonia7902ac52012-10-15 15:51:42 -03002707
2708 if (IS_HASWELL(dev))
2709 drm_encoder_helper_add(&intel_encoder->base,
2710 &intel_dp_helper_funcs_hsw);
2711 else
2712 drm_encoder_helper_add(&intel_encoder->base,
2713 &intel_dp_helper_funcs);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002714
Chris Wilsondf0e9242010-09-09 16:20:55 +01002715 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002716 drm_sysfs_connector_add(connector);
2717
Paulo Zanonia7902ac52012-10-15 15:51:42 -03002718 if (IS_HASWELL(dev)) {
2719 intel_encoder->enable = intel_enable_ddi;
2720 intel_encoder->pre_enable = intel_ddi_pre_enable;
2721 intel_encoder->disable = intel_disable_ddi;
2722 intel_encoder->post_disable = intel_ddi_post_disable;
2723 intel_encoder->get_hw_state = intel_ddi_get_hw_state;
2724 } else {
2725 intel_encoder->enable = intel_enable_dp;
2726 intel_encoder->pre_enable = intel_pre_enable_dp;
2727 intel_encoder->disable = intel_disable_dp;
2728 intel_encoder->post_disable = intel_post_disable_dp;
2729 intel_encoder->get_hw_state = intel_dp_get_hw_state;
2730 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002731 intel_connector->get_hw_state = intel_connector_get_hw_state;
Daniel Vettere8cb4552012-07-01 13:05:48 +02002732
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002733 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002734 switch (port) {
2735 case PORT_A:
2736 name = "DPDDC-A";
2737 break;
2738 case PORT_B:
2739 dev_priv->hotplug_supported_mask |= DPB_HOTPLUG_INT_STATUS;
2740 name = "DPDDC-B";
2741 break;
2742 case PORT_C:
2743 dev_priv->hotplug_supported_mask |= DPC_HOTPLUG_INT_STATUS;
2744 name = "DPDDC-C";
2745 break;
2746 case PORT_D:
2747 dev_priv->hotplug_supported_mask |= DPD_HOTPLUG_INT_STATUS;
2748 name = "DPDDC-D";
2749 break;
2750 default:
2751 WARN(1, "Invalid port %c\n", port_name(port));
2752 break;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002753 }
2754
Daniel Vetter67a54562012-10-20 20:57:45 +02002755 if (is_edp(intel_dp))
2756 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Dave Airliec1f05262012-08-30 11:06:18 +10002757
2758 intel_dp_i2c_init(intel_dp, intel_connector, name);
2759
Daniel Vetter67a54562012-10-20 20:57:45 +02002760 /* Cache DPCD and EDID for edp. */
Dave Airliec1f05262012-08-30 11:06:18 +10002761 if (is_edp(intel_dp)) {
2762 bool ret;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002763 struct drm_display_mode *scan;
Dave Airliec1f05262012-08-30 11:06:18 +10002764 struct edid *edid;
Jesse Barnes5d613502011-01-24 17:10:54 -08002765
2766 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard59f3e272011-07-25 20:01:56 -07002767 ret = intel_dp_get_dpcd(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002768 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard99ea7122011-11-01 19:57:50 -07002769
Keith Packard59f3e272011-07-25 20:01:56 -07002770 if (ret) {
Jesse Barnes7183dc22011-07-07 11:10:58 -07002771 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
2772 dev_priv->no_aux_handshake =
2773 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
Jesse Barnes89667382010-10-07 16:01:21 -07002774 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
2775 } else {
Chris Wilson3d3dc142011-02-12 10:33:12 +00002776 /* if this fails, presume the device is a ghost */
Takashi Iwai48898b02011-03-18 09:06:49 +00002777 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Chris Wilson3d3dc142011-02-12 10:33:12 +00002778 intel_dp_encoder_destroy(&intel_dp->base.base);
Takashi Iwai48898b02011-03-18 09:06:49 +00002779 intel_dp_destroy(&intel_connector->base);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002780 return;
Jesse Barnes89667382010-10-07 16:01:21 -07002781 }
Jesse Barnes89667382010-10-07 16:01:21 -07002782
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002783 ironlake_edp_panel_vdd_on(intel_dp);
2784 edid = drm_get_edid(connector, &intel_dp->adapter);
2785 if (edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03002786 if (drm_add_edid_modes(connector, edid)) {
2787 drm_mode_connector_update_edid_property(connector, edid);
2788 drm_edid_to_eld(connector, edid);
2789 } else {
2790 kfree(edid);
2791 edid = ERR_PTR(-EINVAL);
2792 }
2793 } else {
2794 edid = ERR_PTR(-ENOENT);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002795 }
Jani Nikula9cd300e2012-10-19 14:51:52 +03002796 intel_connector->edid = edid;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002797
2798 /* prefer fixed mode from EDID if available */
2799 list_for_each_entry(scan, &connector->probed_modes, head) {
2800 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
2801 fixed_mode = drm_mode_duplicate(dev, scan);
2802 break;
2803 }
2804 }
2805
2806 /* fallback to VBT if available for eDP */
2807 if (!fixed_mode && dev_priv->lfp_lvds_vbt_mode) {
2808 fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
2809 if (fixed_mode)
2810 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
2811 }
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002812
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002813 ironlake_edp_panel_vdd_off(intel_dp, false);
2814 }
Keith Packard552fb0b2011-09-28 16:31:53 -07002815
Eric Anholt21d40d32010-03-25 11:11:14 -07002816 intel_encoder->hot_plug = intel_dp_hot_plug;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002817
Jani Nikula1d508702012-10-19 14:51:49 +03002818 if (is_edp(intel_dp)) {
Jani Nikuladd06f902012-10-19 14:51:50 +03002819 intel_panel_init(&intel_connector->panel, fixed_mode);
Jani Nikula0657b6b2012-10-19 14:51:46 +03002820 intel_panel_setup_backlight(connector);
Jani Nikula1d508702012-10-19 14:51:49 +03002821 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002822
Chris Wilsonf6849602010-09-19 09:29:33 +01002823 intel_dp_add_properties(intel_dp, connector);
2824
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002825 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2826 * 0xd. Failure to do so will result in spurious interrupts being
2827 * generated on the port when a cable is not attached.
2828 */
2829 if (IS_G4X(dev) && !IS_GM45(dev)) {
2830 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2831 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2832 }
2833}