blob: 2c0c482222e192ca76799b40bcd642e02fe879f2 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070030#include "drmP.h"
31#include "drm.h"
32#include "drm_crtc.h"
33#include "drm_crtc_helper.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100037#include "drm_dp_helper.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Jesse Barnesa2006cf2011-09-22 11:15:58 +053039#define DP_RECEIVER_CAP_SIZE 0xf
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#define DP_LINK_STATUS_SIZE 6
41#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
43#define DP_LINK_CONFIGURATION_SIZE 9
44
Chris Wilsonea5b2132010-08-04 13:50:23 +010045struct intel_dp {
46 struct intel_encoder base;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070047 uint32_t output_reg;
48 uint32_t DP;
49 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070050 bool has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +010051 int force_audio;
Chris Wilsone953fd72011-02-21 22:23:52 +000052 uint32_t color_range;
Keith Packardd2b996a2011-07-25 22:37:51 -070053 int dpms_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070054 uint8_t link_bw;
55 uint8_t lane_count;
Jesse Barnesa2006cf2011-09-22 11:15:58 +053056 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070057 struct i2c_adapter adapter;
58 struct i2c_algo_dp_aux_data algo;
Adam Jacksonf0917372010-07-16 14:46:27 -040059 bool is_pch_edp;
Jesse Barnes33a34e42010-09-08 12:42:02 -070060 uint8_t train_set[4];
Keith Packardf01eca22011-09-28 16:48:10 -070061 int panel_power_up_delay;
62 int panel_power_down_delay;
63 int panel_power_cycle_delay;
64 int backlight_on_delay;
65 int backlight_off_delay;
Keith Packardd15456d2011-09-18 17:35:47 -070066 struct drm_display_mode *panel_fixed_mode; /* for eDP */
Keith Packardbd943152011-09-18 23:09:52 -070067 struct delayed_work panel_vdd_work;
68 bool want_panel_vdd;
69 unsigned long panel_off_jiffies;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070070};
71
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070072/**
73 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
74 * @intel_dp: DP struct
75 *
76 * If a CPU or PCH DP output is attached to an eDP panel, this function
77 * will return true, and false otherwise.
78 */
79static bool is_edp(struct intel_dp *intel_dp)
80{
81 return intel_dp->base.type == INTEL_OUTPUT_EDP;
82}
83
84/**
85 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
86 * @intel_dp: DP struct
87 *
88 * Returns true if the given DP struct corresponds to a PCH DP port attached
89 * to an eDP panel, false otherwise. Helpful for determining whether we
90 * may need FDI resources for a given DP output or not.
91 */
92static bool is_pch_edp(struct intel_dp *intel_dp)
93{
94 return intel_dp->is_pch_edp;
95}
96
Adam Jackson1c958222011-10-14 17:22:25 -040097/**
98 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
99 * @intel_dp: DP struct
100 *
101 * Returns true if the given DP struct corresponds to a CPU eDP port.
102 */
103static bool is_cpu_edp(struct intel_dp *intel_dp)
104{
105 return is_edp(intel_dp) && !is_pch_edp(intel_dp);
106}
107
Chris Wilsonea5b2132010-08-04 13:50:23 +0100108static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
109{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100110 return container_of(encoder, struct intel_dp, base.base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100111}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700112
Chris Wilsondf0e9242010-09-09 16:20:55 +0100113static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
114{
115 return container_of(intel_attached_encoder(connector),
116 struct intel_dp, base);
117}
118
Jesse Barnes814948a2010-10-07 16:01:09 -0700119/**
120 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
121 * @encoder: DRM encoder
122 *
123 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
124 * by intel_display.c.
125 */
126bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
127{
128 struct intel_dp *intel_dp;
129
130 if (!encoder)
131 return false;
132
133 intel_dp = enc_to_intel_dp(encoder);
134
135 return is_pch_edp(intel_dp);
136}
137
Jesse Barnes33a34e42010-09-08 12:42:02 -0700138static void intel_dp_start_link_train(struct intel_dp *intel_dp);
139static void intel_dp_complete_link_train(struct intel_dp *intel_dp);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100140static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700141
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800142void
Akshay Joshi0206e352011-08-16 15:34:10 -0400143intel_edp_link_config(struct intel_encoder *intel_encoder,
Chris Wilsonea5b2132010-08-04 13:50:23 +0100144 int *lane_num, int *link_bw)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800145{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100146 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800147
Chris Wilsonea5b2132010-08-04 13:50:23 +0100148 *lane_num = intel_dp->lane_count;
149 if (intel_dp->link_bw == DP_LINK_BW_1_62)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800150 *link_bw = 162000;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100151 else if (intel_dp->link_bw == DP_LINK_BW_2_7)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800152 *link_bw = 270000;
153}
154
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700155static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100156intel_dp_max_lane_count(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700157{
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700158 int max_lane_count = 4;
159
Jesse Barnes7183dc22011-07-07 11:10:58 -0700160 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
161 max_lane_count = intel_dp->dpcd[DP_MAX_LANE_COUNT] & 0x1f;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700162 switch (max_lane_count) {
163 case 1: case 2: case 4:
164 break;
165 default:
166 max_lane_count = 4;
167 }
168 }
169 return max_lane_count;
170}
171
172static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100173intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700174{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700175 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700176
177 switch (max_link_bw) {
178 case DP_LINK_BW_1_62:
179 case DP_LINK_BW_2_7:
180 break;
181 default:
182 max_link_bw = DP_LINK_BW_1_62;
183 break;
184 }
185 return max_link_bw;
186}
187
188static int
189intel_dp_link_clock(uint8_t link_bw)
190{
191 if (link_bw == DP_LINK_BW_2_7)
192 return 270000;
193 else
194 return 162000;
195}
196
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400197/*
198 * The units on the numbers in the next two are... bizarre. Examples will
199 * make it clearer; this one parallels an example in the eDP spec.
200 *
201 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
202 *
203 * 270000 * 1 * 8 / 10 == 216000
204 *
205 * The actual data capacity of that configuration is 2.16Gbit/s, so the
206 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
207 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
208 * 119000. At 18bpp that's 2142000 kilobits per second.
209 *
210 * Thus the strange-looking division by 10 in intel_dp_link_required, to
211 * get the result in decakilobits instead of kilobits.
212 */
213
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700214static int
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400215intel_dp_link_required(struct intel_dp *intel_dp, int pixel_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700216{
Jesse Barnes89c61432011-06-24 12:19:28 -0700217 struct drm_crtc *crtc = intel_dp->base.base.crtc;
218 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
219 int bpp = 24;
Zhenyu Wang885a5fb2010-01-12 05:38:31 +0800220
Jesse Barnes89c61432011-06-24 12:19:28 -0700221 if (intel_crtc)
222 bpp = intel_crtc->bpp;
223
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400224 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700225}
226
227static int
Dave Airliefe27d532010-06-30 11:46:17 +1000228intel_dp_max_data_rate(int max_link_clock, int max_lanes)
229{
230 return (max_link_clock * max_lanes * 8) / 10;
231}
232
233static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700234intel_dp_mode_valid(struct drm_connector *connector,
235 struct drm_display_mode *mode)
236{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100237 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100238 int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
239 int max_lanes = intel_dp_max_lane_count(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700240
Keith Packardd15456d2011-09-18 17:35:47 -0700241 if (is_edp(intel_dp) && intel_dp->panel_fixed_mode) {
242 if (mode->hdisplay > intel_dp->panel_fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100243 return MODE_PANEL;
244
Keith Packardd15456d2011-09-18 17:35:47 -0700245 if (mode->vdisplay > intel_dp->panel_fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100246 return MODE_PANEL;
247 }
248
Adam Jacksondc22ee62011-10-14 12:43:50 -0400249 if (intel_dp_link_required(intel_dp, mode->clock)
250 > intel_dp_max_data_rate(max_link_clock, max_lanes))
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700251 return MODE_CLOCK_HIGH;
252
253 if (mode->clock < 10000)
254 return MODE_CLOCK_LOW;
255
256 return MODE_OK;
257}
258
259static uint32_t
260pack_aux(uint8_t *src, int src_bytes)
261{
262 int i;
263 uint32_t v = 0;
264
265 if (src_bytes > 4)
266 src_bytes = 4;
267 for (i = 0; i < src_bytes; i++)
268 v |= ((uint32_t) src[i]) << ((3-i) * 8);
269 return v;
270}
271
272static void
273unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
274{
275 int i;
276 if (dst_bytes > 4)
277 dst_bytes = 4;
278 for (i = 0; i < dst_bytes; i++)
279 dst[i] = src >> ((3-i) * 8);
280}
281
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700282/* hrawclock is 1/4 the FSB frequency */
283static int
284intel_hrawclk(struct drm_device *dev)
285{
286 struct drm_i915_private *dev_priv = dev->dev_private;
287 uint32_t clkcfg;
288
289 clkcfg = I915_READ(CLKCFG);
290 switch (clkcfg & CLKCFG_FSB_MASK) {
291 case CLKCFG_FSB_400:
292 return 100;
293 case CLKCFG_FSB_533:
294 return 133;
295 case CLKCFG_FSB_667:
296 return 166;
297 case CLKCFG_FSB_800:
298 return 200;
299 case CLKCFG_FSB_1067:
300 return 266;
301 case CLKCFG_FSB_1333:
302 return 333;
303 /* these two are just a guess; one of them might be right */
304 case CLKCFG_FSB_1600:
305 case CLKCFG_FSB_1600_ALT:
306 return 400;
307 default:
308 return 133;
309 }
310}
311
Keith Packardebf33b12011-09-29 15:53:27 -0700312static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
313{
314 struct drm_device *dev = intel_dp->base.base.dev;
315 struct drm_i915_private *dev_priv = dev->dev_private;
316
317 return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0;
318}
319
320static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
321{
322 struct drm_device *dev = intel_dp->base.base.dev;
323 struct drm_i915_private *dev_priv = dev->dev_private;
324
325 return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0;
326}
327
Keith Packard9b984da2011-09-19 13:54:47 -0700328static void
329intel_dp_check_edp(struct intel_dp *intel_dp)
330{
331 struct drm_device *dev = intel_dp->base.base.dev;
332 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700333
Keith Packard9b984da2011-09-19 13:54:47 -0700334 if (!is_edp(intel_dp))
335 return;
Keith Packardebf33b12011-09-29 15:53:27 -0700336 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700337 WARN(1, "eDP powered off while attempting aux channel communication.\n");
338 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Keith Packardebf33b12011-09-29 15:53:27 -0700339 I915_READ(PCH_PP_STATUS),
Keith Packard9b984da2011-09-19 13:54:47 -0700340 I915_READ(PCH_PP_CONTROL));
341 }
342}
343
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700344static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100345intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700346 uint8_t *send, int send_bytes,
347 uint8_t *recv, int recv_size)
348{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100349 uint32_t output_reg = intel_dp->output_reg;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100350 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700351 struct drm_i915_private *dev_priv = dev->dev_private;
352 uint32_t ch_ctl = output_reg + 0x10;
353 uint32_t ch_data = ch_ctl + 4;
354 int i;
355 int recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700356 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700357 uint32_t aux_clock_divider;
Zhenyu Wange3421a12010-04-08 09:43:27 +0800358 int try, precharge;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700359
Keith Packard9b984da2011-09-19 13:54:47 -0700360 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700361 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700362 * and would like to run at 2MHz. So, take the
363 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700364 *
365 * Note that PCH attached eDP panels should use a 125MHz input
366 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700367 */
Adam Jackson1c958222011-10-14 17:22:25 -0400368 if (is_cpu_edp(intel_dp)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +0800369 if (IS_GEN6(dev))
370 aux_clock_divider = 200; /* SNB eDP input clock at 400Mhz */
371 else
372 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
373 } else if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500374 aux_clock_divider = 62; /* IRL input clock fixed at 125Mhz */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800375 else
376 aux_clock_divider = intel_hrawclk(dev) / 2;
377
Zhenyu Wange3421a12010-04-08 09:43:27 +0800378 if (IS_GEN6(dev))
379 precharge = 3;
380 else
381 precharge = 5;
382
Jesse Barnes11bee432011-08-01 15:02:20 -0700383 /* Try to wait for any previous AUX channel activity */
384 for (try = 0; try < 3; try++) {
385 status = I915_READ(ch_ctl);
386 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
387 break;
388 msleep(1);
389 }
390
391 if (try == 3) {
392 WARN(1, "dp_aux_ch not started status 0x%08x\n",
393 I915_READ(ch_ctl));
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100394 return -EBUSY;
395 }
396
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700397 /* Must try at least 3 times according to DP spec */
398 for (try = 0; try < 5; try++) {
399 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100400 for (i = 0; i < send_bytes; i += 4)
401 I915_WRITE(ch_data + i,
402 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400403
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700404 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100405 I915_WRITE(ch_ctl,
406 DP_AUX_CH_CTL_SEND_BUSY |
407 DP_AUX_CH_CTL_TIME_OUT_400us |
408 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
409 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
410 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
411 DP_AUX_CH_CTL_DONE |
412 DP_AUX_CH_CTL_TIME_OUT_ERROR |
413 DP_AUX_CH_CTL_RECEIVE_ERROR);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700414 for (;;) {
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700415 status = I915_READ(ch_ctl);
416 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
417 break;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100418 udelay(100);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700419 }
Akshay Joshi0206e352011-08-16 15:34:10 -0400420
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700421 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100422 I915_WRITE(ch_ctl,
423 status |
424 DP_AUX_CH_CTL_DONE |
425 DP_AUX_CH_CTL_TIME_OUT_ERROR |
426 DP_AUX_CH_CTL_RECEIVE_ERROR);
427 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700428 break;
429 }
430
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700431 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700432 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700433 return -EBUSY;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700434 }
435
436 /* Check for timeout or receive error.
437 * Timeouts occur when the sink is not connected
438 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700439 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700440 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700441 return -EIO;
442 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700443
444 /* Timeouts occur when the device isn't connected, so they're
445 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700446 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800447 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700448 return -ETIMEDOUT;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700449 }
450
451 /* Unload any bytes sent back from the other side */
452 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
453 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700454 if (recv_bytes > recv_size)
455 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400456
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100457 for (i = 0; i < recv_bytes; i += 4)
458 unpack_aux(I915_READ(ch_data + i),
459 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700460
461 return recv_bytes;
462}
463
464/* Write data to the aux channel in native mode */
465static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100466intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700467 uint16_t address, uint8_t *send, int send_bytes)
468{
469 int ret;
470 uint8_t msg[20];
471 int msg_bytes;
472 uint8_t ack;
473
Keith Packard9b984da2011-09-19 13:54:47 -0700474 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700475 if (send_bytes > 16)
476 return -1;
477 msg[0] = AUX_NATIVE_WRITE << 4;
478 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800479 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700480 msg[3] = send_bytes - 1;
481 memcpy(&msg[4], send, send_bytes);
482 msg_bytes = send_bytes + 4;
483 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100484 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700485 if (ret < 0)
486 return ret;
487 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
488 break;
489 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
490 udelay(100);
491 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700492 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700493 }
494 return send_bytes;
495}
496
497/* Write a single byte to the aux channel in native mode */
498static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100499intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700500 uint16_t address, uint8_t byte)
501{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100502 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700503}
504
505/* read bytes from a native aux channel */
506static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100507intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700508 uint16_t address, uint8_t *recv, int recv_bytes)
509{
510 uint8_t msg[4];
511 int msg_bytes;
512 uint8_t reply[20];
513 int reply_bytes;
514 uint8_t ack;
515 int ret;
516
Keith Packard9b984da2011-09-19 13:54:47 -0700517 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700518 msg[0] = AUX_NATIVE_READ << 4;
519 msg[1] = address >> 8;
520 msg[2] = address & 0xff;
521 msg[3] = recv_bytes - 1;
522
523 msg_bytes = 4;
524 reply_bytes = recv_bytes + 1;
525
526 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100527 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700528 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700529 if (ret == 0)
530 return -EPROTO;
531 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700532 return ret;
533 ack = reply[0];
534 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
535 memcpy(recv, reply + 1, ret - 1);
536 return ret - 1;
537 }
538 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
539 udelay(100);
540 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700541 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700542 }
543}
544
545static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000546intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
547 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700548{
Dave Airlieab2c0672009-12-04 10:55:24 +1000549 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100550 struct intel_dp *intel_dp = container_of(adapter,
551 struct intel_dp,
552 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000553 uint16_t address = algo_data->address;
554 uint8_t msg[5];
555 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000556 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000557 int msg_bytes;
558 int reply_bytes;
559 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700560
Keith Packard9b984da2011-09-19 13:54:47 -0700561 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000562 /* Set up the command byte */
563 if (mode & MODE_I2C_READ)
564 msg[0] = AUX_I2C_READ << 4;
565 else
566 msg[0] = AUX_I2C_WRITE << 4;
567
568 if (!(mode & MODE_I2C_STOP))
569 msg[0] |= AUX_I2C_MOT << 4;
570
571 msg[1] = address >> 8;
572 msg[2] = address;
573
574 switch (mode) {
575 case MODE_I2C_WRITE:
576 msg[3] = 0;
577 msg[4] = write_byte;
578 msg_bytes = 5;
579 reply_bytes = 1;
580 break;
581 case MODE_I2C_READ:
582 msg[3] = 0;
583 msg_bytes = 4;
584 reply_bytes = 2;
585 break;
586 default:
587 msg_bytes = 3;
588 reply_bytes = 1;
589 break;
590 }
591
David Flynn8316f332010-12-08 16:10:21 +0000592 for (retry = 0; retry < 5; retry++) {
593 ret = intel_dp_aux_ch(intel_dp,
594 msg, msg_bytes,
595 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000596 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000597 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000598 return ret;
599 }
David Flynn8316f332010-12-08 16:10:21 +0000600
601 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
602 case AUX_NATIVE_REPLY_ACK:
603 /* I2C-over-AUX Reply field is only valid
604 * when paired with AUX ACK.
605 */
606 break;
607 case AUX_NATIVE_REPLY_NACK:
608 DRM_DEBUG_KMS("aux_ch native nack\n");
609 return -EREMOTEIO;
610 case AUX_NATIVE_REPLY_DEFER:
611 udelay(100);
612 continue;
613 default:
614 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
615 reply[0]);
616 return -EREMOTEIO;
617 }
618
Dave Airlieab2c0672009-12-04 10:55:24 +1000619 switch (reply[0] & AUX_I2C_REPLY_MASK) {
620 case AUX_I2C_REPLY_ACK:
621 if (mode == MODE_I2C_READ) {
622 *read_byte = reply[1];
623 }
624 return reply_bytes - 1;
625 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000626 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000627 return -EREMOTEIO;
628 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000629 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000630 udelay(100);
631 break;
632 default:
David Flynn8316f332010-12-08 16:10:21 +0000633 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000634 return -EREMOTEIO;
635 }
636 }
David Flynn8316f332010-12-08 16:10:21 +0000637
638 DRM_ERROR("too many retries, giving up\n");
639 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700640}
641
Keith Packard0b5c5412011-09-28 16:41:05 -0700642static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -0700643static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packard0b5c5412011-09-28 16:41:05 -0700644
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700645static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100646intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800647 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700648{
Keith Packard0b5c5412011-09-28 16:41:05 -0700649 int ret;
650
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800651 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100652 intel_dp->algo.running = false;
653 intel_dp->algo.address = 0;
654 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700655
Akshay Joshi0206e352011-08-16 15:34:10 -0400656 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100657 intel_dp->adapter.owner = THIS_MODULE;
658 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400659 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100660 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
661 intel_dp->adapter.algo_data = &intel_dp->algo;
662 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
663
Keith Packard0b5c5412011-09-28 16:41:05 -0700664 ironlake_edp_panel_vdd_on(intel_dp);
665 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700666 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700667 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700668}
669
670static bool
671intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
672 struct drm_display_mode *adjusted_mode)
673{
Zhao Yakui0d3a1bee2010-07-19 09:43:13 +0100674 struct drm_device *dev = encoder->dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100675 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700676 int lane_count, clock;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100677 int max_lane_count = intel_dp_max_lane_count(intel_dp);
678 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700679 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
680
Keith Packardd15456d2011-09-18 17:35:47 -0700681 if (is_edp(intel_dp) && intel_dp->panel_fixed_mode) {
682 intel_fixed_panel_mode(intel_dp->panel_fixed_mode, adjusted_mode);
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100683 intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
684 mode, adjusted_mode);
Zhao Yakui0d3a1bee2010-07-19 09:43:13 +0100685 /*
686 * the mode->clock is used to calculate the Data&Link M/N
687 * of the pipe. For the eDP the fixed clock should be used.
688 */
Keith Packardd15456d2011-09-18 17:35:47 -0700689 mode->clock = intel_dp->panel_fixed_mode->clock;
Zhao Yakui0d3a1bee2010-07-19 09:43:13 +0100690 }
691
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700692 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
693 for (clock = 0; clock <= max_clock; clock++) {
Dave Airliefe27d532010-06-30 11:46:17 +1000694 int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700695
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400696 if (intel_dp_link_required(intel_dp, mode->clock)
Zhenyu Wang885a5fb2010-01-12 05:38:31 +0800697 <= link_avail) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100698 intel_dp->link_bw = bws[clock];
699 intel_dp->lane_count = lane_count;
700 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
Zhao Yakui28c97732009-10-09 11:39:41 +0800701 DRM_DEBUG_KMS("Display port link bw %02x lane "
702 "count %d clock %d\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100703 intel_dp->link_bw, intel_dp->lane_count,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700704 adjusted_mode->clock);
705 return true;
706 }
707 }
708 }
Dave Airliefe27d532010-06-30 11:46:17 +1000709
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700710 return false;
711}
712
713struct intel_dp_m_n {
714 uint32_t tu;
715 uint32_t gmch_m;
716 uint32_t gmch_n;
717 uint32_t link_m;
718 uint32_t link_n;
719};
720
721static void
722intel_reduce_ratio(uint32_t *num, uint32_t *den)
723{
724 while (*num > 0xffffff || *den > 0xffffff) {
725 *num >>= 1;
726 *den >>= 1;
727 }
728}
729
730static void
Zhao Yakui36e83a12010-06-12 14:32:21 +0800731intel_dp_compute_m_n(int bpp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700732 int nlanes,
733 int pixel_clock,
734 int link_clock,
735 struct intel_dp_m_n *m_n)
736{
737 m_n->tu = 64;
Zhao Yakui36e83a12010-06-12 14:32:21 +0800738 m_n->gmch_m = (pixel_clock * bpp) >> 3;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700739 m_n->gmch_n = link_clock * nlanes;
740 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
741 m_n->link_m = pixel_clock;
742 m_n->link_n = link_clock;
743 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
744}
745
746void
747intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
748 struct drm_display_mode *adjusted_mode)
749{
750 struct drm_device *dev = crtc->dev;
751 struct drm_mode_config *mode_config = &dev->mode_config;
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800752 struct drm_encoder *encoder;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700753 struct drm_i915_private *dev_priv = dev->dev_private;
754 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes858fa0352011-06-24 12:19:24 -0700755 int lane_count = 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700756 struct intel_dp_m_n m_n;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800757 int pipe = intel_crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700758
759 /*
Eric Anholt21d40d32010-03-25 11:11:14 -0700760 * Find the lane count in the intel_encoder private
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700761 */
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800762 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100763 struct intel_dp *intel_dp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700764
Dan Carpenterd8201ab2010-05-07 10:39:00 +0200765 if (encoder->crtc != crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700766 continue;
767
Chris Wilsonea5b2132010-08-04 13:50:23 +0100768 intel_dp = enc_to_intel_dp(encoder);
769 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT) {
770 lane_count = intel_dp->lane_count;
Jesse Barnes51190662010-10-07 16:01:08 -0700771 break;
772 } else if (is_edp(intel_dp)) {
773 lane_count = dev_priv->edp.lanes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700774 break;
775 }
776 }
777
778 /*
779 * Compute the GMCH and Link ratios. The '3' here is
780 * the number of bytes_per_pixel post-LUT, which we always
781 * set up for 8-bits of R/G/B, or 3 bytes total.
782 */
Jesse Barnes858fa0352011-06-24 12:19:24 -0700783 intel_dp_compute_m_n(intel_crtc->bpp, lane_count,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700784 mode->clock, adjusted_mode->clock, &m_n);
785
Eric Anholtc619eed2010-01-28 16:45:52 -0800786 if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800787 I915_WRITE(TRANSDATA_M1(pipe),
788 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
789 m_n.gmch_m);
790 I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
791 I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
792 I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700793 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800794 I915_WRITE(PIPE_GMCH_DATA_M(pipe),
795 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
796 m_n.gmch_m);
797 I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
798 I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
799 I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700800 }
801}
802
Keith Packardf01eca22011-09-28 16:48:10 -0700803static void ironlake_edp_pll_on(struct drm_encoder *encoder);
804static void ironlake_edp_pll_off(struct drm_encoder *encoder);
805
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700806static void
807intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
808 struct drm_display_mode *adjusted_mode)
809{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800810 struct drm_device *dev = encoder->dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100811 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Chris Wilson4ef69c72010-09-09 15:14:28 +0100812 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700813 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
814
Keith Packardf01eca22011-09-28 16:48:10 -0700815 /* Turn on the eDP PLL if needed */
816 if (is_edp(intel_dp)) {
817 if (!is_pch_edp(intel_dp))
818 ironlake_edp_pll_on(encoder);
819 else
820 ironlake_edp_pll_off(encoder);
821 }
822
Chris Wilsone953fd72011-02-21 22:23:52 +0000823 intel_dp->DP = DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
824 intel_dp->DP |= intel_dp->color_range;
Adam Jackson9c9e7922010-04-05 17:57:59 -0400825
826 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100827 intel_dp->DP |= DP_SYNC_HS_HIGH;
Adam Jackson9c9e7922010-04-05 17:57:59 -0400828 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100829 intel_dp->DP |= DP_SYNC_VS_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700830
Adam Jackson82d16552011-10-14 17:22:26 -0400831 if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
Chris Wilsonea5b2132010-08-04 13:50:23 +0100832 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +0800833 else
Chris Wilsonea5b2132010-08-04 13:50:23 +0100834 intel_dp->DP |= DP_LINK_TRAIN_OFF;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700835
Chris Wilsonea5b2132010-08-04 13:50:23 +0100836 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700837 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100838 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700839 break;
840 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100841 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700842 break;
843 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100844 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700845 break;
846 }
Wu Fengguange0dac652011-09-05 14:25:34 +0800847 if (intel_dp->has_audio) {
848 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
849 pipe_name(intel_crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100850 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Wu Fengguange0dac652011-09-05 14:25:34 +0800851 intel_write_eld(encoder, adjusted_mode);
852 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700853
Chris Wilsonea5b2132010-08-04 13:50:23 +0100854 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
855 intel_dp->link_configuration[0] = intel_dp->link_bw;
856 intel_dp->link_configuration[1] = intel_dp->lane_count;
Adam Jacksona2cab1b2011-07-12 17:38:05 -0400857 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700858
859 /*
Adam Jackson9962c922010-05-13 14:45:42 -0400860 * Check for DPCD version > 1.1 and enhanced framing support
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700861 */
Jesse Barnes7183dc22011-07-07 11:10:58 -0700862 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
863 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100864 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
865 intel_dp->DP |= DP_ENHANCED_FRAMING;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700866 }
867
Zhenyu Wange3421a12010-04-08 09:43:27 +0800868 /* CPT DP's pipe select is decided in TRANS_DP_CTL */
869 if (intel_crtc->pipe == 1 && !HAS_PCH_CPT(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +0100870 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800871
Adam Jackson1c958222011-10-14 17:22:25 -0400872 if (is_cpu_edp(intel_dp)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800873 /* don't miss out required setting for eDP */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100874 intel_dp->DP |= DP_PLL_ENABLE;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800875 if (adjusted_mode->clock < 200000)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100876 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800877 else
Chris Wilsonea5b2132010-08-04 13:50:23 +0100878 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800879 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700880}
881
Keith Packardbd943152011-09-18 23:09:52 -0700882static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
883{
884 unsigned long off_time;
885 unsigned long delay;
Keith Packard32ce6972011-09-29 16:51:26 -0700886
Keith Packardbd943152011-09-18 23:09:52 -0700887 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard32ce6972011-09-29 16:51:26 -0700888
889 if (ironlake_edp_have_panel_power(intel_dp) ||
890 ironlake_edp_have_panel_vdd(intel_dp))
891 {
892 DRM_DEBUG_KMS("Panel still on, no delay needed\n");
893 return;
894 }
895
Keith Packardbd943152011-09-18 23:09:52 -0700896 off_time = intel_dp->panel_off_jiffies + msecs_to_jiffies(intel_dp->panel_power_down_delay);
897 if (time_after(jiffies, off_time)) {
898 DRM_DEBUG_KMS("Time already passed");
899 return;
900 }
901 delay = jiffies_to_msecs(off_time - jiffies);
902 if (delay > intel_dp->panel_power_down_delay)
903 delay = intel_dp->panel_power_down_delay;
904 DRM_DEBUG_KMS("Waiting an additional %ld ms\n", delay);
905 msleep(delay);
906}
907
Keith Packard832dd3c2011-11-01 19:34:06 -0700908/* Read the current pp_control value, unlocking the register if it
909 * is locked
910 */
911
912static u32 ironlake_get_pp_control(struct drm_i915_private *dev_priv)
913{
914 u32 control = I915_READ(PCH_PP_CONTROL);
915
916 control &= ~PANEL_UNLOCK_MASK;
917 control |= PANEL_UNLOCK_REGS;
918 return control;
919}
920
Jesse Barnes5d613502011-01-24 17:10:54 -0800921static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
922{
923 struct drm_device *dev = intel_dp->base.base.dev;
924 struct drm_i915_private *dev_priv = dev->dev_private;
925 u32 pp;
926
Keith Packard97af61f572011-09-28 16:23:51 -0700927 if (!is_edp(intel_dp))
928 return;
Keith Packardf01eca22011-09-28 16:48:10 -0700929 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -0800930
Keith Packardbd943152011-09-18 23:09:52 -0700931 WARN(intel_dp->want_panel_vdd,
932 "eDP VDD already requested on\n");
933
934 intel_dp->want_panel_vdd = true;
935 if (ironlake_edp_have_panel_vdd(intel_dp)) {
936 DRM_DEBUG_KMS("eDP VDD already on\n");
937 return;
938 }
939
940 ironlake_wait_panel_off(intel_dp);
Keith Packard832dd3c2011-11-01 19:34:06 -0700941 pp = ironlake_get_pp_control(dev_priv);
Jesse Barnes5d613502011-01-24 17:10:54 -0800942 pp |= EDP_FORCE_VDD;
943 I915_WRITE(PCH_PP_CONTROL, pp);
944 POSTING_READ(PCH_PP_CONTROL);
Keith Packardf01eca22011-09-28 16:48:10 -0700945 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
946 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packardebf33b12011-09-29 15:53:27 -0700947
948 /*
949 * If the panel wasn't on, delay before accessing aux channel
950 */
951 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -0700952 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -0700953 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -0700954 }
Jesse Barnes5d613502011-01-24 17:10:54 -0800955}
956
Keith Packardbd943152011-09-18 23:09:52 -0700957static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -0800958{
959 struct drm_device *dev = intel_dp->base.base.dev;
960 struct drm_i915_private *dev_priv = dev->dev_private;
961 u32 pp;
962
Keith Packardbd943152011-09-18 23:09:52 -0700963 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard832dd3c2011-11-01 19:34:06 -0700964 pp = ironlake_get_pp_control(dev_priv);
Keith Packardbd943152011-09-18 23:09:52 -0700965 pp &= ~EDP_FORCE_VDD;
966 I915_WRITE(PCH_PP_CONTROL, pp);
967 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes5d613502011-01-24 17:10:54 -0800968
Keith Packardbd943152011-09-18 23:09:52 -0700969 /* Make sure sequencer is idle before allowing subsequent activity */
970 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
971 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
972 intel_dp->panel_off_jiffies = jiffies;
973 }
974}
975
976static void ironlake_panel_vdd_work(struct work_struct *__work)
977{
978 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
979 struct intel_dp, panel_vdd_work);
980 struct drm_device *dev = intel_dp->base.base.dev;
981
Keith Packard627f7672011-10-31 11:30:10 -0700982 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -0700983 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -0700984 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -0700985}
986
987static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
988{
Keith Packard97af61f572011-09-28 16:23:51 -0700989 if (!is_edp(intel_dp))
990 return;
Jesse Barnes5d613502011-01-24 17:10:54 -0800991
Keith Packardbd943152011-09-18 23:09:52 -0700992 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
993 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
994
995 intel_dp->want_panel_vdd = false;
996
997 if (sync) {
998 ironlake_panel_vdd_off_sync(intel_dp);
999 } else {
1000 /*
1001 * Queue the timer to fire a long
1002 * time from now (relative to the power down delay)
1003 * to keep the panel power up across a sequence of operations
1004 */
1005 schedule_delayed_work(&intel_dp->panel_vdd_work,
1006 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1007 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001008}
1009
Jesse Barnes7eaf5542010-09-08 12:41:59 -07001010/* Returns true if the panel was already on when called */
Keith Packard86a30732011-10-20 13:40:33 -07001011static void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001012{
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001013 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes9934c132010-07-22 13:18:19 -07001014 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001015 u32 pp, idle_on_mask = PP_ON | PP_SEQUENCE_STATE_ON_IDLE;
Jesse Barnes9934c132010-07-22 13:18:19 -07001016
Keith Packard97af61f572011-09-28 16:23:51 -07001017 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001018 return;
Keith Packardebf33b12011-09-29 15:53:27 -07001019 if (ironlake_edp_have_panel_power(intel_dp))
Keith Packard7d639f32011-09-29 16:05:34 -07001020 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001021
Keith Packardbd943152011-09-18 23:09:52 -07001022 ironlake_wait_panel_off(intel_dp);
Keith Packard832dd3c2011-11-01 19:34:06 -07001023 pp = ironlake_get_pp_control(dev_priv);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001024
Keith Packard05ce1a42011-09-29 16:33:01 -07001025 if (IS_GEN5(dev)) {
1026 /* ILK workaround: disable reset around power sequence */
1027 pp &= ~PANEL_POWER_RESET;
1028 I915_WRITE(PCH_PP_CONTROL, pp);
1029 POSTING_READ(PCH_PP_CONTROL);
1030 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001031
Keith Packard1c0ae802011-09-19 13:59:29 -07001032 pp |= POWER_TARGET_ON;
Jesse Barnes9934c132010-07-22 13:18:19 -07001033 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001034 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001035
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001036 if (wait_for((I915_READ(PCH_PP_STATUS) & idle_on_mask) == idle_on_mask,
1037 5000))
Chris Wilson913d8d12010-08-07 11:01:35 +01001038 DRM_ERROR("panel on wait timed out: 0x%08x\n",
1039 I915_READ(PCH_PP_STATUS));
Jesse Barnes9934c132010-07-22 13:18:19 -07001040
Keith Packard05ce1a42011-09-29 16:33:01 -07001041 if (IS_GEN5(dev)) {
1042 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1043 I915_WRITE(PCH_PP_CONTROL, pp);
1044 POSTING_READ(PCH_PP_CONTROL);
1045 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001046}
1047
Keith Packardf01eca22011-09-28 16:48:10 -07001048static void ironlake_edp_panel_off(struct drm_encoder *encoder)
Jesse Barnes9934c132010-07-22 13:18:19 -07001049{
Keith Packardf01eca22011-09-28 16:48:10 -07001050 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1051 struct drm_device *dev = encoder->dev;
Jesse Barnes9934c132010-07-22 13:18:19 -07001052 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001053 u32 pp, idle_off_mask = PP_ON | PP_SEQUENCE_MASK |
1054 PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK;
Jesse Barnes9934c132010-07-22 13:18:19 -07001055
Keith Packard97af61f572011-09-28 16:23:51 -07001056 if (!is_edp(intel_dp))
1057 return;
Keith Packard832dd3c2011-11-01 19:34:06 -07001058 pp = ironlake_get_pp_control(dev_priv);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001059
Keith Packard05ce1a42011-09-29 16:33:01 -07001060 if (IS_GEN5(dev)) {
1061 /* ILK workaround: disable reset around power sequence */
1062 pp &= ~PANEL_POWER_RESET;
1063 I915_WRITE(PCH_PP_CONTROL, pp);
1064 POSTING_READ(PCH_PP_CONTROL);
1065 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001066
Keith Packardbd943152011-09-18 23:09:52 -07001067 intel_dp->panel_off_jiffies = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001068
Keith Packard05ce1a42011-09-29 16:33:01 -07001069 if (IS_GEN5(dev)) {
1070 pp &= ~POWER_TARGET_ON;
1071 I915_WRITE(PCH_PP_CONTROL, pp);
1072 POSTING_READ(PCH_PP_CONTROL);
1073 pp &= ~POWER_TARGET_ON;
1074 I915_WRITE(PCH_PP_CONTROL, pp);
1075 POSTING_READ(PCH_PP_CONTROL);
1076 msleep(intel_dp->panel_power_cycle_delay);
Jesse Barnes9934c132010-07-22 13:18:19 -07001077
Keith Packard05ce1a42011-09-29 16:33:01 -07001078 if (wait_for((I915_READ(PCH_PP_STATUS) & idle_off_mask) == 0, 5000))
1079 DRM_ERROR("panel off wait timed out: 0x%08x\n",
1080 I915_READ(PCH_PP_STATUS));
1081
1082 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1083 I915_WRITE(PCH_PP_CONTROL, pp);
1084 POSTING_READ(PCH_PP_CONTROL);
1085 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001086}
1087
Keith Packard86a30732011-10-20 13:40:33 -07001088static void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001089{
Keith Packardf01eca22011-09-28 16:48:10 -07001090 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001091 struct drm_i915_private *dev_priv = dev->dev_private;
1092 u32 pp;
1093
Keith Packardf01eca22011-09-28 16:48:10 -07001094 if (!is_edp(intel_dp))
1095 return;
1096
Zhao Yakui28c97732009-10-09 11:39:41 +08001097 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001098 /*
1099 * If we enable the backlight right away following a panel power
1100 * on, we may see slight flicker as the panel syncs with the eDP
1101 * link. So delay a bit to make sure the image is solid before
1102 * allowing it to appear.
1103 */
Keith Packardf01eca22011-09-28 16:48:10 -07001104 msleep(intel_dp->backlight_on_delay);
Keith Packard832dd3c2011-11-01 19:34:06 -07001105 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001106 pp |= EDP_BLC_ENABLE;
1107 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001108 POSTING_READ(PCH_PP_CONTROL);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001109}
1110
Keith Packard86a30732011-10-20 13:40:33 -07001111static void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001112{
Keith Packardf01eca22011-09-28 16:48:10 -07001113 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001114 struct drm_i915_private *dev_priv = dev->dev_private;
1115 u32 pp;
1116
Keith Packardf01eca22011-09-28 16:48:10 -07001117 if (!is_edp(intel_dp))
1118 return;
1119
Zhao Yakui28c97732009-10-09 11:39:41 +08001120 DRM_DEBUG_KMS("\n");
Keith Packard832dd3c2011-11-01 19:34:06 -07001121 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001122 pp &= ~EDP_BLC_ENABLE;
1123 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001124 POSTING_READ(PCH_PP_CONTROL);
1125 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001126}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001127
Jesse Barnesd240f202010-08-13 15:43:26 -07001128static void ironlake_edp_pll_on(struct drm_encoder *encoder)
1129{
1130 struct drm_device *dev = encoder->dev;
1131 struct drm_i915_private *dev_priv = dev->dev_private;
1132 u32 dpa_ctl;
1133
1134 DRM_DEBUG_KMS("\n");
1135 dpa_ctl = I915_READ(DP_A);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001136 dpa_ctl |= DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001137 I915_WRITE(DP_A, dpa_ctl);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001138 POSTING_READ(DP_A);
1139 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001140}
1141
1142static void ironlake_edp_pll_off(struct drm_encoder *encoder)
1143{
1144 struct drm_device *dev = encoder->dev;
1145 struct drm_i915_private *dev_priv = dev->dev_private;
1146 u32 dpa_ctl;
1147
1148 dpa_ctl = I915_READ(DP_A);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001149 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001150 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001151 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001152 udelay(200);
1153}
1154
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001155/* If the sink supports it, try to set the power state appropriately */
1156static void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1157{
1158 int ret, i;
1159
1160 /* Should have a valid DPCD by this point */
1161 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1162 return;
1163
1164 if (mode != DRM_MODE_DPMS_ON) {
1165 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1166 DP_SET_POWER_D3);
1167 if (ret != 1)
1168 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1169 } else {
1170 /*
1171 * When turning on, we need to retry for 1ms to give the sink
1172 * time to wake up.
1173 */
1174 for (i = 0; i < 3; i++) {
1175 ret = intel_dp_aux_native_write_1(intel_dp,
1176 DP_SET_POWER,
1177 DP_SET_POWER_D0);
1178 if (ret == 1)
1179 break;
1180 msleep(1);
1181 }
1182 }
1183}
1184
Jesse Barnesd240f202010-08-13 15:43:26 -07001185static void intel_dp_prepare(struct drm_encoder *encoder)
1186{
1187 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Jesse Barnesd240f202010-08-13 15:43:26 -07001188
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001189 /* Wake up the sink first */
Keith Packardf58ff852011-09-28 16:44:14 -07001190 ironlake_edp_panel_vdd_on(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001191 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Keith Packardbd943152011-09-18 23:09:52 -07001192 ironlake_edp_panel_vdd_off(intel_dp, false);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001193
Keith Packardf01eca22011-09-28 16:48:10 -07001194 /* Make sure the panel is off before trying to
1195 * change the mode
1196 */
1197 ironlake_edp_backlight_off(intel_dp);
Jesse Barnes736085b2010-10-08 10:35:55 -07001198 intel_dp_link_down(intel_dp);
Keith Packardf01eca22011-09-28 16:48:10 -07001199 ironlake_edp_panel_off(encoder);
Jesse Barnesd240f202010-08-13 15:43:26 -07001200}
1201
1202static void intel_dp_commit(struct drm_encoder *encoder)
1203{
1204 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Jesse Barnesd4270e52011-10-11 10:43:02 -07001205 struct drm_device *dev = encoder->dev;
1206 struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
Jesse Barnesd240f202010-08-13 15:43:26 -07001207
Keith Packard97af61f572011-09-28 16:23:51 -07001208 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packardf01eca22011-09-28 16:48:10 -07001209 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Jesse Barnes33a34e42010-09-08 12:42:02 -07001210 intel_dp_start_link_train(intel_dp);
Keith Packard97af61f572011-09-28 16:23:51 -07001211 ironlake_edp_panel_on(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001212 ironlake_edp_panel_vdd_off(intel_dp, true);
Jesse Barnes33a34e42010-09-08 12:42:02 -07001213
1214 intel_dp_complete_link_train(intel_dp);
Keith Packardf01eca22011-09-28 16:48:10 -07001215 ironlake_edp_backlight_on(intel_dp);
Keith Packardd2b996a2011-07-25 22:37:51 -07001216
1217 intel_dp->dpms_mode = DRM_MODE_DPMS_ON;
Jesse Barnesd4270e52011-10-11 10:43:02 -07001218
1219 if (HAS_PCH_CPT(dev))
1220 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnesd240f202010-08-13 15:43:26 -07001221}
1222
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001223static void
1224intel_dp_dpms(struct drm_encoder *encoder, int mode)
1225{
Chris Wilsonea5b2132010-08-04 13:50:23 +01001226 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001227 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001228 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001229 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001230
1231 if (mode != DRM_MODE_DPMS_ON) {
Keith Packard245e2702011-10-05 19:53:09 -07001232 ironlake_edp_panel_vdd_on(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001233 if (is_edp(intel_dp))
Keith Packardf01eca22011-09-28 16:48:10 -07001234 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001235 intel_dp_sink_dpms(intel_dp, mode);
Jesse Barnes736085b2010-10-08 10:35:55 -07001236 intel_dp_link_down(intel_dp);
Keith Packardf01eca22011-09-28 16:48:10 -07001237 ironlake_edp_panel_off(encoder);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001238 if (is_edp(intel_dp) && !is_pch_edp(intel_dp))
Jesse Barnesd240f202010-08-13 15:43:26 -07001239 ironlake_edp_pll_off(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07001240 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001241 } else {
Keith Packard97af61f572011-09-28 16:23:51 -07001242 ironlake_edp_panel_vdd_on(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001243 intel_dp_sink_dpms(intel_dp, mode);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001244 if (!(dp_reg & DP_PORT_EN)) {
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001245 intel_dp_start_link_train(intel_dp);
Keith Packard97af61f572011-09-28 16:23:51 -07001246 ironlake_edp_panel_on(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001247 ironlake_edp_panel_vdd_off(intel_dp, true);
Jesse Barnes33a34e42010-09-08 12:42:02 -07001248 intel_dp_complete_link_train(intel_dp);
Keith Packardf01eca22011-09-28 16:48:10 -07001249 ironlake_edp_backlight_on(intel_dp);
Keith Packardbee7eb22011-09-28 16:28:00 -07001250 } else
Keith Packardbd943152011-09-18 23:09:52 -07001251 ironlake_edp_panel_vdd_off(intel_dp, false);
1252 ironlake_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001253 }
Keith Packardd2b996a2011-07-25 22:37:51 -07001254 intel_dp->dpms_mode = mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001255}
1256
1257/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001258 * Native read with retry for link status and receiver capability reads for
1259 * cases where the sink may still be asleep.
1260 */
1261static bool
1262intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1263 uint8_t *recv, int recv_bytes)
1264{
1265 int ret, i;
1266
1267 /*
1268 * Sinks are *supposed* to come up within 1ms from an off state,
1269 * but we're also supposed to retry 3 times per the spec.
1270 */
1271 for (i = 0; i < 3; i++) {
1272 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1273 recv_bytes);
1274 if (ret == recv_bytes)
1275 return true;
1276 msleep(1);
1277 }
1278
1279 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001280}
1281
1282/*
1283 * Fetch AUX CH registers 0x202 - 0x207 which contain
1284 * link status information
1285 */
1286static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001287intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001288{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001289 return intel_dp_aux_native_read_retry(intel_dp,
1290 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001291 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001292 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001293}
1294
1295static uint8_t
1296intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
1297 int r)
1298{
1299 return link_status[r - DP_LANE0_1_STATUS];
1300}
1301
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001302static uint8_t
Keith Packard93f62da2011-11-01 19:45:03 -07001303intel_get_adjust_request_voltage(uint8_t adjust_request[2],
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001304 int lane)
1305{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001306 int s = ((lane & 1) ?
1307 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
1308 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
Keith Packard93f62da2011-11-01 19:45:03 -07001309 uint8_t l = adjust_request[lane>>1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001310
1311 return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
1312}
1313
1314static uint8_t
Keith Packard93f62da2011-11-01 19:45:03 -07001315intel_get_adjust_request_pre_emphasis(uint8_t adjust_request[2],
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001316 int lane)
1317{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001318 int s = ((lane & 1) ?
1319 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
1320 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
Keith Packard93f62da2011-11-01 19:45:03 -07001321 uint8_t l = adjust_request[lane>>1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001322
1323 return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
1324}
1325
1326
1327#if 0
1328static char *voltage_names[] = {
1329 "0.4V", "0.6V", "0.8V", "1.2V"
1330};
1331static char *pre_emph_names[] = {
1332 "0dB", "3.5dB", "6dB", "9.5dB"
1333};
1334static char *link_train_names[] = {
1335 "pattern 1", "pattern 2", "idle", "off"
1336};
1337#endif
1338
1339/*
1340 * These are source-specific values; current Intel hardware supports
1341 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1342 */
1343#define I830_DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_800
1344
1345static uint8_t
1346intel_dp_pre_emphasis_max(uint8_t voltage_swing)
1347{
1348 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1349 case DP_TRAIN_VOLTAGE_SWING_400:
1350 return DP_TRAIN_PRE_EMPHASIS_6;
1351 case DP_TRAIN_VOLTAGE_SWING_600:
1352 return DP_TRAIN_PRE_EMPHASIS_6;
1353 case DP_TRAIN_VOLTAGE_SWING_800:
1354 return DP_TRAIN_PRE_EMPHASIS_3_5;
1355 case DP_TRAIN_VOLTAGE_SWING_1200:
1356 default:
1357 return DP_TRAIN_PRE_EMPHASIS_0;
1358 }
1359}
1360
1361static void
Keith Packard93f62da2011-11-01 19:45:03 -07001362intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001363{
Keith Packard93f62da2011-11-01 19:45:03 -07001364 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001365 uint8_t v = 0;
1366 uint8_t p = 0;
1367 int lane;
Keith Packard93f62da2011-11-01 19:45:03 -07001368 uint8_t *adjust_request = link_status + (DP_ADJUST_REQUEST_LANE0_1 - DP_LANE0_1_STATUS);
1369 int voltage_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001370
Jesse Barnes33a34e42010-09-08 12:42:02 -07001371 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Keith Packard93f62da2011-11-01 19:45:03 -07001372 uint8_t this_v = intel_get_adjust_request_voltage(adjust_request, lane);
1373 uint8_t this_p = intel_get_adjust_request_pre_emphasis(adjust_request, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001374
1375 if (this_v > v)
1376 v = this_v;
1377 if (this_p > p)
1378 p = this_p;
1379 }
1380
1381 if (v >= I830_DP_VOLTAGE_MAX)
1382 v = I830_DP_VOLTAGE_MAX | DP_TRAIN_MAX_SWING_REACHED;
1383
1384 if (p >= intel_dp_pre_emphasis_max(v))
1385 p = intel_dp_pre_emphasis_max(v) | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
1386
1387 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001388 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001389}
1390
1391static uint32_t
Keith Packard93f62da2011-11-01 19:45:03 -07001392intel_dp_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001393{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001394 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001395
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001396 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001397 case DP_TRAIN_VOLTAGE_SWING_400:
1398 default:
1399 signal_levels |= DP_VOLTAGE_0_4;
1400 break;
1401 case DP_TRAIN_VOLTAGE_SWING_600:
1402 signal_levels |= DP_VOLTAGE_0_6;
1403 break;
1404 case DP_TRAIN_VOLTAGE_SWING_800:
1405 signal_levels |= DP_VOLTAGE_0_8;
1406 break;
1407 case DP_TRAIN_VOLTAGE_SWING_1200:
1408 signal_levels |= DP_VOLTAGE_1_2;
1409 break;
1410 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001411 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001412 case DP_TRAIN_PRE_EMPHASIS_0:
1413 default:
1414 signal_levels |= DP_PRE_EMPHASIS_0;
1415 break;
1416 case DP_TRAIN_PRE_EMPHASIS_3_5:
1417 signal_levels |= DP_PRE_EMPHASIS_3_5;
1418 break;
1419 case DP_TRAIN_PRE_EMPHASIS_6:
1420 signal_levels |= DP_PRE_EMPHASIS_6;
1421 break;
1422 case DP_TRAIN_PRE_EMPHASIS_9_5:
1423 signal_levels |= DP_PRE_EMPHASIS_9_5;
1424 break;
1425 }
1426 return signal_levels;
1427}
1428
Zhenyu Wange3421a12010-04-08 09:43:27 +08001429/* Gen6's DP voltage swing and pre-emphasis control */
1430static uint32_t
1431intel_gen6_edp_signal_levels(uint8_t train_set)
1432{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001433 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1434 DP_TRAIN_PRE_EMPHASIS_MASK);
1435 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001436 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001437 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1438 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1439 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1440 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001441 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001442 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1443 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001444 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001445 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1446 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001447 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001448 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1449 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001450 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001451 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1452 "0x%x\n", signal_levels);
1453 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001454 }
1455}
1456
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001457static uint8_t
1458intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
1459 int lane)
1460{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001461 int s = (lane & 1) * 4;
Keith Packard93f62da2011-11-01 19:45:03 -07001462 uint8_t l = link_status[lane>>1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001463
1464 return (l >> s) & 0xf;
1465}
1466
1467/* Check for clock recovery is done on all channels */
1468static bool
1469intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
1470{
1471 int lane;
1472 uint8_t lane_status;
1473
1474 for (lane = 0; lane < lane_count; lane++) {
1475 lane_status = intel_get_lane_status(link_status, lane);
1476 if ((lane_status & DP_LANE_CR_DONE) == 0)
1477 return false;
1478 }
1479 return true;
1480}
1481
1482/* Check to see if channel eq is done on all channels */
1483#define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
1484 DP_LANE_CHANNEL_EQ_DONE|\
1485 DP_LANE_SYMBOL_LOCKED)
1486static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001487intel_channel_eq_ok(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001488{
1489 uint8_t lane_align;
1490 uint8_t lane_status;
1491 int lane;
1492
Keith Packard93f62da2011-11-01 19:45:03 -07001493 lane_align = intel_dp_link_status(link_status,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001494 DP_LANE_ALIGN_STATUS_UPDATED);
1495 if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
1496 return false;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001497 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Keith Packard93f62da2011-11-01 19:45:03 -07001498 lane_status = intel_get_lane_status(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001499 if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
1500 return false;
1501 }
1502 return true;
1503}
1504
1505static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001506intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001507 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001508 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001509{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001510 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001511 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001512 int ret;
1513
Chris Wilsonea5b2132010-08-04 13:50:23 +01001514 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1515 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001516
Chris Wilsonea5b2132010-08-04 13:50:23 +01001517 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001518 DP_TRAINING_PATTERN_SET,
1519 dp_train_pat);
1520
Chris Wilsonea5b2132010-08-04 13:50:23 +01001521 ret = intel_dp_aux_native_write(intel_dp,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001522 DP_TRAINING_LANE0_SET,
1523 intel_dp->train_set, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001524 if (ret != 4)
1525 return false;
1526
1527 return true;
1528}
1529
Jesse Barnes33a34e42010-09-08 12:42:02 -07001530/* Enable corresponding port and start training pattern 1 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001531static void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001532intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001533{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001534 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001535 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001536 struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001537 int i;
1538 uint8_t voltage;
1539 bool clock_recovery = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001540 int tries;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001541 u32 reg;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001542 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001543
Adam Jacksone8519462011-07-21 17:48:38 -04001544 /*
1545 * On CPT we have to enable the port in training pattern 1, which
1546 * will happen below in intel_dp_set_link_train. Otherwise, enable
1547 * the port and wait for it to become active.
1548 */
1549 if (!HAS_PCH_CPT(dev)) {
1550 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
1551 POSTING_READ(intel_dp->output_reg);
1552 intel_wait_for_vblank(dev, intel_crtc->pipe);
1553 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001554
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001555 /* Write the link configuration data */
1556 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1557 intel_dp->link_configuration,
1558 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001559
1560 DP |= DP_PORT_EN;
Adam Jackson82d16552011-10-14 17:22:26 -04001561 if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001562 DP &= ~DP_LINK_TRAIN_MASK_CPT;
1563 else
1564 DP &= ~DP_LINK_TRAIN_MASK;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001565 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001566 voltage = 0xff;
1567 tries = 0;
1568 clock_recovery = false;
1569 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001570 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07001571 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001572 uint32_t signal_levels;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001573 if (IS_GEN6(dev) && is_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001574 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001575 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1576 } else {
Keith Packard93f62da2011-11-01 19:45:03 -07001577 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
1578 DRM_DEBUG_KMS("training pattern 1 signal levels %08x\n", signal_levels);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001579 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1580 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001581
Adam Jackson82d16552011-10-14 17:22:26 -04001582 if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001583 reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
1584 else
1585 reg = DP | DP_LINK_TRAIN_PAT_1;
1586
Chris Wilsonea5b2132010-08-04 13:50:23 +01001587 if (!intel_dp_set_link_train(intel_dp, reg,
Adam Jackson81055852011-07-21 17:48:37 -04001588 DP_TRAINING_PATTERN_1 |
1589 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001590 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001591 /* Set training pattern 1 */
1592
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001593 udelay(100);
Keith Packard93f62da2011-11-01 19:45:03 -07001594 if (!intel_dp_get_link_status(intel_dp, link_status)) {
1595 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001596 break;
Keith Packard93f62da2011-11-01 19:45:03 -07001597 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001598
Keith Packard93f62da2011-11-01 19:45:03 -07001599 if (intel_clock_recovery_ok(link_status, intel_dp->lane_count)) {
1600 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001601 clock_recovery = true;
1602 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001603 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001604
1605 /* Check to see if we've tried the max voltage */
1606 for (i = 0; i < intel_dp->lane_count; i++)
1607 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1608 break;
1609 if (i == intel_dp->lane_count)
1610 break;
1611
1612 /* Check to see if we've tried the same voltage 5 times */
1613 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
1614 ++tries;
1615 if (tries == 5)
1616 break;
1617 } else
1618 tries = 0;
1619 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
1620
1621 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001622 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001623 }
1624
Jesse Barnes33a34e42010-09-08 12:42:02 -07001625 intel_dp->DP = DP;
1626}
1627
1628static void
1629intel_dp_complete_link_train(struct intel_dp *intel_dp)
1630{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001631 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001632 struct drm_i915_private *dev_priv = dev->dev_private;
1633 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08001634 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001635 u32 reg;
1636 uint32_t DP = intel_dp->DP;
1637
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001638 /* channel equalization */
1639 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08001640 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001641 channel_eq = false;
1642 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001643 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Zhenyu Wange3421a12010-04-08 09:43:27 +08001644 uint32_t signal_levels;
Keith Packard93f62da2011-11-01 19:45:03 -07001645 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001646
Jesse Barnes37f80972011-01-05 14:45:24 -08001647 if (cr_tries > 5) {
1648 DRM_ERROR("failed to train DP, aborting\n");
1649 intel_dp_link_down(intel_dp);
1650 break;
1651 }
1652
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001653 if (IS_GEN6(dev) && is_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001654 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001655 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1656 } else {
Keith Packard93f62da2011-11-01 19:45:03 -07001657 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
1658 DRM_DEBUG_KMS("training pattern 1 signal levels %08x\n", signal_levels);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001659 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1660 }
1661
Adam Jackson82d16552011-10-14 17:22:26 -04001662 if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001663 reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
1664 else
1665 reg = DP | DP_LINK_TRAIN_PAT_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001666
1667 /* channel eq pattern */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001668 if (!intel_dp_set_link_train(intel_dp, reg,
Adam Jackson81055852011-07-21 17:48:37 -04001669 DP_TRAINING_PATTERN_2 |
1670 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001671 break;
1672
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001673 udelay(400);
Keith Packard93f62da2011-11-01 19:45:03 -07001674 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001675 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07001676
Jesse Barnes37f80972011-01-05 14:45:24 -08001677 /* Make sure clock is still ok */
Keith Packard93f62da2011-11-01 19:45:03 -07001678 if (!intel_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08001679 intel_dp_start_link_train(intel_dp);
1680 cr_tries++;
1681 continue;
1682 }
1683
Keith Packard93f62da2011-11-01 19:45:03 -07001684 if (intel_channel_eq_ok(intel_dp, link_status)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001685 channel_eq = true;
1686 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001687 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001688
Jesse Barnes37f80972011-01-05 14:45:24 -08001689 /* Try 5 times, then try clock recovery if that fails */
1690 if (tries > 5) {
1691 intel_dp_link_down(intel_dp);
1692 intel_dp_start_link_train(intel_dp);
1693 tries = 0;
1694 cr_tries++;
1695 continue;
1696 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001697
1698 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001699 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001700 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001701 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001702
Adam Jackson82d16552011-10-14 17:22:26 -04001703 if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001704 reg = DP | DP_LINK_TRAIN_OFF_CPT;
1705 else
1706 reg = DP | DP_LINK_TRAIN_OFF;
1707
Chris Wilsonea5b2132010-08-04 13:50:23 +01001708 I915_WRITE(intel_dp->output_reg, reg);
1709 POSTING_READ(intel_dp->output_reg);
1710 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001711 DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
1712}
1713
1714static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001715intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001716{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001717 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001718 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001719 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001720
Chris Wilson1b39d6f2010-12-06 11:20:45 +00001721 if ((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0)
1722 return;
1723
Zhao Yakui28c97732009-10-09 11:39:41 +08001724 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001725
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001726 if (is_edp(intel_dp)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001727 DP &= ~DP_PLL_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001728 I915_WRITE(intel_dp->output_reg, DP);
1729 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001730 udelay(100);
1731 }
1732
Adam Jackson82d16552011-10-14 17:22:26 -04001733 if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001734 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001735 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001736 } else {
1737 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001738 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001739 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01001740 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001741
Chris Wilsonfe255d02010-09-11 21:37:48 +01001742 msleep(17);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001743
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001744 if (is_edp(intel_dp))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001745 DP |= DP_LINK_TRAIN_OFF;
Eric Anholt5bddd172010-11-18 09:32:59 +08001746
Chris Wilson1b39d6f2010-12-06 11:20:45 +00001747 if (!HAS_PCH_CPT(dev) &&
1748 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Chris Wilson31acbcc2011-04-17 06:38:35 +01001749 struct drm_crtc *crtc = intel_dp->base.base.crtc;
1750
Eric Anholt5bddd172010-11-18 09:32:59 +08001751 /* Hardware workaround: leaving our transcoder select
1752 * set to transcoder B while it's off will prevent the
1753 * corresponding HDMI output on transcoder A.
1754 *
1755 * Combine this with another hardware workaround:
1756 * transcoder select bit can only be cleared while the
1757 * port is enabled.
1758 */
1759 DP &= ~DP_PIPEB_SELECT;
1760 I915_WRITE(intel_dp->output_reg, DP);
1761
1762 /* Changes to enable or select take place the vblank
1763 * after being written.
1764 */
Chris Wilson31acbcc2011-04-17 06:38:35 +01001765 if (crtc == NULL) {
1766 /* We can arrive here never having been attached
1767 * to a CRTC, for instance, due to inheriting
1768 * random state from the BIOS.
1769 *
1770 * If the pipe is not running, play safe and
1771 * wait for the clocks to stabilise before
1772 * continuing.
1773 */
1774 POSTING_READ(intel_dp->output_reg);
1775 msleep(50);
1776 } else
1777 intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08001778 }
1779
Chris Wilsonea5b2132010-08-04 13:50:23 +01001780 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
1781 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07001782 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001783}
1784
Keith Packard26d61aa2011-07-25 20:01:09 -07001785static bool
1786intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07001787{
Keith Packard92fd8fd2011-07-25 19:50:10 -07001788 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Akshay Joshi0206e352011-08-16 15:34:10 -04001789 sizeof(intel_dp->dpcd)) &&
Keith Packard92fd8fd2011-07-25 19:50:10 -07001790 (intel_dp->dpcd[DP_DPCD_REV] != 0)) {
Keith Packard26d61aa2011-07-25 20:01:09 -07001791 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07001792 }
1793
Keith Packard26d61aa2011-07-25 20:01:09 -07001794 return false;
Keith Packard92fd8fd2011-07-25 19:50:10 -07001795}
1796
Jesse Barnesa60f0e32011-10-20 15:09:17 -07001797static bool
1798intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
1799{
1800 int ret;
1801
1802 ret = intel_dp_aux_native_read_retry(intel_dp,
1803 DP_DEVICE_SERVICE_IRQ_VECTOR,
1804 sink_irq_vector, 1);
1805 if (!ret)
1806 return false;
1807
1808 return true;
1809}
1810
1811static void
1812intel_dp_handle_test_request(struct intel_dp *intel_dp)
1813{
1814 /* NAK by default */
1815 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_ACK);
1816}
1817
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001818/*
1819 * According to DP spec
1820 * 5.1.2:
1821 * 1. Read DPCD
1822 * 2. Configure link according to Receiver Capabilities
1823 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
1824 * 4. Check link status on receipt of hot-plug interrupt
1825 */
1826
1827static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001828intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001829{
Jesse Barnesa60f0e32011-10-20 15:09:17 -07001830 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07001831 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07001832
Keith Packardd2b996a2011-07-25 22:37:51 -07001833 if (intel_dp->dpms_mode != DRM_MODE_DPMS_ON)
1834 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07001835
Chris Wilson4ef69c72010-09-09 15:14:28 +01001836 if (!intel_dp->base.base.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001837 return;
1838
Keith Packard92fd8fd2011-07-25 19:50:10 -07001839 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07001840 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001841 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001842 return;
1843 }
1844
Keith Packard92fd8fd2011-07-25 19:50:10 -07001845 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07001846 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07001847 intel_dp_link_down(intel_dp);
1848 return;
1849 }
1850
Jesse Barnesa60f0e32011-10-20 15:09:17 -07001851 /* Try to read the source of the interrupt */
1852 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
1853 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
1854 /* Clear interrupt source */
1855 intel_dp_aux_native_write_1(intel_dp,
1856 DP_DEVICE_SERVICE_IRQ_VECTOR,
1857 sink_irq_vector);
1858
1859 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
1860 intel_dp_handle_test_request(intel_dp);
1861 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
1862 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
1863 }
1864
Keith Packard93f62da2011-11-01 19:45:03 -07001865 if (!intel_channel_eq_ok(intel_dp, link_status)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07001866 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
1867 drm_get_encoder_name(&intel_dp->base.base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07001868 intel_dp_start_link_train(intel_dp);
1869 intel_dp_complete_link_train(intel_dp);
1870 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001871}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001872
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001873static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07001874intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04001875{
Keith Packard26d61aa2011-07-25 20:01:09 -07001876 if (intel_dp_get_dpcd(intel_dp))
1877 return connector_status_connected;
1878 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04001879}
1880
1881static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08001882ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001883{
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001884 enum drm_connector_status status;
1885
Chris Wilsonfe16d942011-02-12 10:29:38 +00001886 /* Can't disconnect eDP, but you can close the lid... */
1887 if (is_edp(intel_dp)) {
1888 status = intel_panel_detect(intel_dp->base.base.dev);
1889 if (status == connector_status_unknown)
1890 status = connector_status_connected;
1891 return status;
1892 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001893
Keith Packard26d61aa2011-07-25 20:01:09 -07001894 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001895}
1896
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001897static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08001898g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001899{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001900 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001901 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08001902 uint32_t temp, bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001903
Chris Wilsonea5b2132010-08-04 13:50:23 +01001904 switch (intel_dp->output_reg) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001905 case DP_B:
1906 bit = DPB_HOTPLUG_INT_STATUS;
1907 break;
1908 case DP_C:
1909 bit = DPC_HOTPLUG_INT_STATUS;
1910 break;
1911 case DP_D:
1912 bit = DPD_HOTPLUG_INT_STATUS;
1913 break;
1914 default:
1915 return connector_status_unknown;
1916 }
1917
1918 temp = I915_READ(PORT_HOTPLUG_STAT);
1919
1920 if ((temp & bit) == 0)
1921 return connector_status_disconnected;
1922
Keith Packard26d61aa2011-07-25 20:01:09 -07001923 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08001924}
1925
Keith Packard8c241fe2011-09-28 16:38:44 -07001926static struct edid *
1927intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
1928{
1929 struct intel_dp *intel_dp = intel_attached_dp(connector);
1930 struct edid *edid;
1931
1932 ironlake_edp_panel_vdd_on(intel_dp);
1933 edid = drm_get_edid(connector, adapter);
Keith Packardbd943152011-09-18 23:09:52 -07001934 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard8c241fe2011-09-28 16:38:44 -07001935 return edid;
1936}
1937
1938static int
1939intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
1940{
1941 struct intel_dp *intel_dp = intel_attached_dp(connector);
1942 int ret;
1943
1944 ironlake_edp_panel_vdd_on(intel_dp);
1945 ret = intel_ddc_get_modes(connector, adapter);
Keith Packardbd943152011-09-18 23:09:52 -07001946 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard8c241fe2011-09-28 16:38:44 -07001947 return ret;
1948}
1949
1950
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08001951/**
1952 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
1953 *
1954 * \return true if DP port is connected.
1955 * \return false if DP port is disconnected.
1956 */
1957static enum drm_connector_status
1958intel_dp_detect(struct drm_connector *connector, bool force)
1959{
1960 struct intel_dp *intel_dp = intel_attached_dp(connector);
1961 struct drm_device *dev = intel_dp->base.base.dev;
1962 enum drm_connector_status status;
1963 struct edid *edid = NULL;
1964
1965 intel_dp->has_audio = false;
1966
1967 if (HAS_PCH_SPLIT(dev))
1968 status = ironlake_dp_detect(intel_dp);
1969 else
1970 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04001971
Adam Jacksonac66ae82011-07-12 17:38:03 -04001972 DRM_DEBUG_KMS("DPCD: %02hx%02hx%02hx%02hx%02hx%02hx%02hx%02hx\n",
1973 intel_dp->dpcd[0], intel_dp->dpcd[1], intel_dp->dpcd[2],
1974 intel_dp->dpcd[3], intel_dp->dpcd[4], intel_dp->dpcd[5],
1975 intel_dp->dpcd[6], intel_dp->dpcd[7]);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04001976
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08001977 if (status != connector_status_connected)
1978 return status;
1979
Chris Wilsonf6849602010-09-19 09:29:33 +01001980 if (intel_dp->force_audio) {
1981 intel_dp->has_audio = intel_dp->force_audio > 0;
1982 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07001983 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01001984 if (edid) {
1985 intel_dp->has_audio = drm_detect_monitor_audio(edid);
1986 connector->display_info.raw_edid = NULL;
1987 kfree(edid);
1988 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08001989 }
1990
1991 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001992}
1993
1994static int intel_dp_get_modes(struct drm_connector *connector)
1995{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001996 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01001997 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001998 struct drm_i915_private *dev_priv = dev->dev_private;
1999 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002000
2001 /* We should parse the EDID data and find out if it has an audio sink
2002 */
2003
Keith Packard8c241fe2011-09-28 16:38:44 -07002004 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Zhao Yakuib9efc482010-07-19 09:43:11 +01002005 if (ret) {
Keith Packardd15456d2011-09-18 17:35:47 -07002006 if (is_edp(intel_dp) && !intel_dp->panel_fixed_mode) {
Zhao Yakuib9efc482010-07-19 09:43:11 +01002007 struct drm_display_mode *newmode;
2008 list_for_each_entry(newmode, &connector->probed_modes,
2009 head) {
Keith Packardd15456d2011-09-18 17:35:47 -07002010 if ((newmode->type & DRM_MODE_TYPE_PREFERRED)) {
2011 intel_dp->panel_fixed_mode =
Zhao Yakuib9efc482010-07-19 09:43:11 +01002012 drm_mode_duplicate(dev, newmode);
2013 break;
2014 }
2015 }
2016 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002017 return ret;
Zhao Yakuib9efc482010-07-19 09:43:11 +01002018 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002019
2020 /* if eDP has no EDID, try to use fixed panel mode from VBT */
Jesse Barnes4d926462010-10-07 16:01:07 -07002021 if (is_edp(intel_dp)) {
Keith Packard47f0eb22011-09-19 14:33:26 -07002022 /* initialize panel mode from VBT if available for eDP */
Keith Packardd15456d2011-09-18 17:35:47 -07002023 if (intel_dp->panel_fixed_mode == NULL && dev_priv->lfp_lvds_vbt_mode != NULL) {
2024 intel_dp->panel_fixed_mode =
Keith Packard47f0eb22011-09-19 14:33:26 -07002025 drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
Keith Packardd15456d2011-09-18 17:35:47 -07002026 if (intel_dp->panel_fixed_mode) {
2027 intel_dp->panel_fixed_mode->type |=
Keith Packard47f0eb22011-09-19 14:33:26 -07002028 DRM_MODE_TYPE_PREFERRED;
2029 }
2030 }
Keith Packardd15456d2011-09-18 17:35:47 -07002031 if (intel_dp->panel_fixed_mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002032 struct drm_display_mode *mode;
Keith Packardd15456d2011-09-18 17:35:47 -07002033 mode = drm_mode_duplicate(dev, intel_dp->panel_fixed_mode);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002034 drm_mode_probed_add(connector, mode);
2035 return 1;
2036 }
2037 }
2038 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002039}
2040
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002041static bool
2042intel_dp_detect_audio(struct drm_connector *connector)
2043{
2044 struct intel_dp *intel_dp = intel_attached_dp(connector);
2045 struct edid *edid;
2046 bool has_audio = false;
2047
Keith Packard8c241fe2011-09-28 16:38:44 -07002048 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002049 if (edid) {
2050 has_audio = drm_detect_monitor_audio(edid);
2051
2052 connector->display_info.raw_edid = NULL;
2053 kfree(edid);
2054 }
2055
2056 return has_audio;
2057}
2058
Chris Wilsonf6849602010-09-19 09:29:33 +01002059static int
2060intel_dp_set_property(struct drm_connector *connector,
2061 struct drm_property *property,
2062 uint64_t val)
2063{
Chris Wilsone953fd72011-02-21 22:23:52 +00002064 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonf6849602010-09-19 09:29:33 +01002065 struct intel_dp *intel_dp = intel_attached_dp(connector);
2066 int ret;
2067
2068 ret = drm_connector_property_set_value(connector, property, val);
2069 if (ret)
2070 return ret;
2071
Chris Wilson3f43c482011-05-12 22:17:24 +01002072 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002073 int i = val;
2074 bool has_audio;
2075
2076 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002077 return 0;
2078
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002079 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01002080
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002081 if (i == 0)
2082 has_audio = intel_dp_detect_audio(connector);
2083 else
2084 has_audio = i > 0;
2085
2086 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002087 return 0;
2088
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002089 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01002090 goto done;
2091 }
2092
Chris Wilsone953fd72011-02-21 22:23:52 +00002093 if (property == dev_priv->broadcast_rgb_property) {
2094 if (val == !!intel_dp->color_range)
2095 return 0;
2096
2097 intel_dp->color_range = val ? DP_COLOR_RANGE_16_235 : 0;
2098 goto done;
2099 }
2100
Chris Wilsonf6849602010-09-19 09:29:33 +01002101 return -EINVAL;
2102
2103done:
2104 if (intel_dp->base.base.crtc) {
2105 struct drm_crtc *crtc = intel_dp->base.base.crtc;
2106 drm_crtc_helper_set_mode(crtc, &crtc->mode,
2107 crtc->x, crtc->y,
2108 crtc->fb);
2109 }
2110
2111 return 0;
2112}
2113
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002114static void
Akshay Joshi0206e352011-08-16 15:34:10 -04002115intel_dp_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002116{
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002117 struct drm_device *dev = connector->dev;
2118
2119 if (intel_dpd_is_edp(dev))
2120 intel_panel_destroy_backlight(dev);
2121
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002122 drm_sysfs_connector_remove(connector);
2123 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002124 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002125}
2126
Daniel Vetter24d05922010-08-20 18:08:28 +02002127static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
2128{
2129 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2130
2131 i2c_del_adapter(&intel_dp->adapter);
2132 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07002133 if (is_edp(intel_dp)) {
2134 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
2135 ironlake_panel_vdd_off_sync(intel_dp);
2136 }
Daniel Vetter24d05922010-08-20 18:08:28 +02002137 kfree(intel_dp);
2138}
2139
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002140static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
2141 .dpms = intel_dp_dpms,
2142 .mode_fixup = intel_dp_mode_fixup,
Jesse Barnesd240f202010-08-13 15:43:26 -07002143 .prepare = intel_dp_prepare,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002144 .mode_set = intel_dp_mode_set,
Jesse Barnesd240f202010-08-13 15:43:26 -07002145 .commit = intel_dp_commit,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002146};
2147
2148static const struct drm_connector_funcs intel_dp_connector_funcs = {
2149 .dpms = drm_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002150 .detect = intel_dp_detect,
2151 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01002152 .set_property = intel_dp_set_property,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002153 .destroy = intel_dp_destroy,
2154};
2155
2156static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
2157 .get_modes = intel_dp_get_modes,
2158 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002159 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002160};
2161
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002162static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02002163 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002164};
2165
Chris Wilson995b6762010-08-20 13:23:26 +01002166static void
Eric Anholt21d40d32010-03-25 11:11:14 -07002167intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07002168{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002169 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Keith Packardc8110e52009-05-06 11:51:10 -07002170
Jesse Barnes885a5012011-07-07 11:11:01 -07002171 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07002172}
2173
Zhenyu Wange3421a12010-04-08 09:43:27 +08002174/* Return which DP Port should be selected for Transcoder DP control */
2175int
Akshay Joshi0206e352011-08-16 15:34:10 -04002176intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002177{
2178 struct drm_device *dev = crtc->dev;
2179 struct drm_mode_config *mode_config = &dev->mode_config;
2180 struct drm_encoder *encoder;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002181
2182 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002183 struct intel_dp *intel_dp;
2184
Dan Carpenterd8201ab2010-05-07 10:39:00 +02002185 if (encoder->crtc != crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002186 continue;
2187
Chris Wilsonea5b2132010-08-04 13:50:23 +01002188 intel_dp = enc_to_intel_dp(encoder);
2189 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
2190 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002191 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002192
Zhenyu Wange3421a12010-04-08 09:43:27 +08002193 return -1;
2194}
2195
Zhao Yakui36e83a12010-06-12 14:32:21 +08002196/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04002197bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002198{
2199 struct drm_i915_private *dev_priv = dev->dev_private;
2200 struct child_device_config *p_child;
2201 int i;
2202
2203 if (!dev_priv->child_dev_num)
2204 return false;
2205
2206 for (i = 0; i < dev_priv->child_dev_num; i++) {
2207 p_child = dev_priv->child_dev + i;
2208
2209 if (p_child->dvo_port == PORT_IDPD &&
2210 p_child->device_type == DEVICE_TYPE_eDP)
2211 return true;
2212 }
2213 return false;
2214}
2215
Chris Wilsonf6849602010-09-19 09:29:33 +01002216static void
2217intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
2218{
Chris Wilson3f43c482011-05-12 22:17:24 +01002219 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002220 intel_attach_broadcast_rgb_property(connector);
Chris Wilsonf6849602010-09-19 09:29:33 +01002221}
2222
Keith Packardc8110e52009-05-06 11:51:10 -07002223void
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002224intel_dp_init(struct drm_device *dev, int output_reg)
2225{
2226 struct drm_i915_private *dev_priv = dev->dev_private;
2227 struct drm_connector *connector;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002228 struct intel_dp *intel_dp;
Eric Anholt21d40d32010-03-25 11:11:14 -07002229 struct intel_encoder *intel_encoder;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002230 struct intel_connector *intel_connector;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002231 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04002232 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002233
Chris Wilsonea5b2132010-08-04 13:50:23 +01002234 intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
2235 if (!intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002236 return;
2237
Chris Wilson3d3dc142011-02-12 10:33:12 +00002238 intel_dp->output_reg = output_reg;
Keith Packardd2b996a2011-07-25 22:37:51 -07002239 intel_dp->dpms_mode = -1;
Chris Wilson3d3dc142011-02-12 10:33:12 +00002240
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002241 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
2242 if (!intel_connector) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002243 kfree(intel_dp);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002244 return;
2245 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002246 intel_encoder = &intel_dp->base;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002247
Chris Wilsonea5b2132010-08-04 13:50:23 +01002248 if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04002249 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01002250 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04002251
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07002252 if (output_reg == DP_A || is_pch_edp(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04002253 type = DRM_MODE_CONNECTOR_eDP;
2254 intel_encoder->type = INTEL_OUTPUT_EDP;
2255 } else {
2256 type = DRM_MODE_CONNECTOR_DisplayPort;
2257 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
2258 }
2259
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002260 connector = &intel_connector->base;
Adam Jacksonb3295302010-07-16 14:46:28 -04002261 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002262 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
2263
Dave Airlieeb1f8e42010-05-07 06:42:51 +00002264 connector->polled = DRM_CONNECTOR_POLL_HPD;
2265
Zhao Yakui652af9d2009-12-02 10:03:33 +08002266 if (output_reg == DP_B || output_reg == PCH_DP_B)
Eric Anholt21d40d32010-03-25 11:11:14 -07002267 intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
Zhao Yakui652af9d2009-12-02 10:03:33 +08002268 else if (output_reg == DP_C || output_reg == PCH_DP_C)
Eric Anholt21d40d32010-03-25 11:11:14 -07002269 intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
Zhao Yakui652af9d2009-12-02 10:03:33 +08002270 else if (output_reg == DP_D || output_reg == PCH_DP_D)
Eric Anholt21d40d32010-03-25 11:11:14 -07002271 intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
Ma Lingf8aed702009-08-24 13:50:24 +08002272
Keith Packardbd943152011-09-18 23:09:52 -07002273 if (is_edp(intel_dp)) {
Eric Anholt21d40d32010-03-25 11:11:14 -07002274 intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
Keith Packardbd943152011-09-18 23:09:52 -07002275 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
2276 ironlake_panel_vdd_work);
2277 }
Zhenyu Wang6251ec02010-01-12 05:38:32 +08002278
Jesse Barnes27f82272011-09-02 12:54:37 -07002279 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002280 connector->interlace_allowed = true;
2281 connector->doublescan_allowed = 0;
2282
Chris Wilson4ef69c72010-09-09 15:14:28 +01002283 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002284 DRM_MODE_ENCODER_TMDS);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002285 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002286
Chris Wilsondf0e9242010-09-09 16:20:55 +01002287 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002288 drm_sysfs_connector_add(connector);
2289
2290 /* Set up the DDC bus. */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002291 switch (output_reg) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002292 case DP_A:
2293 name = "DPDDC-A";
2294 break;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002295 case DP_B:
2296 case PCH_DP_B:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002297 dev_priv->hotplug_supported_mask |=
2298 HDMIB_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002299 name = "DPDDC-B";
2300 break;
2301 case DP_C:
2302 case PCH_DP_C:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002303 dev_priv->hotplug_supported_mask |=
2304 HDMIC_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002305 name = "DPDDC-C";
2306 break;
2307 case DP_D:
2308 case PCH_DP_D:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002309 dev_priv->hotplug_supported_mask |=
2310 HDMID_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002311 name = "DPDDC-D";
2312 break;
2313 }
2314
Jesse Barnes89667382010-10-07 16:01:21 -07002315 /* Cache some DPCD data in the eDP case */
2316 if (is_edp(intel_dp)) {
Keith Packard59f3e272011-07-25 20:01:56 -07002317 bool ret;
Keith Packardf01eca22011-09-28 16:48:10 -07002318 struct edp_power_seq cur, vbt;
2319 u32 pp_on, pp_off, pp_div;
Jesse Barnes89667382010-10-07 16:01:21 -07002320
Jesse Barnes5d613502011-01-24 17:10:54 -08002321 pp_on = I915_READ(PCH_PP_ON_DELAYS);
Keith Packardf01eca22011-09-28 16:48:10 -07002322 pp_off = I915_READ(PCH_PP_OFF_DELAYS);
Jesse Barnes5d613502011-01-24 17:10:54 -08002323 pp_div = I915_READ(PCH_PP_DIVISOR);
2324
Keith Packardf01eca22011-09-28 16:48:10 -07002325 /* Pull timing values out of registers */
2326 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
2327 PANEL_POWER_UP_DELAY_SHIFT;
2328
2329 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
2330 PANEL_LIGHT_ON_DELAY_SHIFT;
2331
2332 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
2333 PANEL_LIGHT_OFF_DELAY_SHIFT;
2334
2335 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
2336 PANEL_POWER_DOWN_DELAY_SHIFT;
2337
2338 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
2339 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
2340
2341 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2342 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
2343
2344 vbt = dev_priv->edp.pps;
2345
2346 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2347 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
2348
2349#define get_delay(field) ((max(cur.field, vbt.field) + 9) / 10)
2350
2351 intel_dp->panel_power_up_delay = get_delay(t1_t3);
2352 intel_dp->backlight_on_delay = get_delay(t8);
2353 intel_dp->backlight_off_delay = get_delay(t9);
2354 intel_dp->panel_power_down_delay = get_delay(t10);
2355 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
2356
2357 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
2358 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
2359 intel_dp->panel_power_cycle_delay);
2360
2361 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
2362 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jesse Barnes5d613502011-01-24 17:10:54 -08002363
Keith Packardbd943152011-09-18 23:09:52 -07002364 intel_dp->panel_off_jiffies = jiffies - intel_dp->panel_power_down_delay;
Jesse Barnes5d613502011-01-24 17:10:54 -08002365
2366 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard59f3e272011-07-25 20:01:56 -07002367 ret = intel_dp_get_dpcd(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002368 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard59f3e272011-07-25 20:01:56 -07002369 if (ret) {
Jesse Barnes7183dc22011-07-07 11:10:58 -07002370 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
2371 dev_priv->no_aux_handshake =
2372 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
Jesse Barnes89667382010-10-07 16:01:21 -07002373 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
2374 } else {
Chris Wilson3d3dc142011-02-12 10:33:12 +00002375 /* if this fails, presume the device is a ghost */
Takashi Iwai48898b02011-03-18 09:06:49 +00002376 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Chris Wilson3d3dc142011-02-12 10:33:12 +00002377 intel_dp_encoder_destroy(&intel_dp->base.base);
Takashi Iwai48898b02011-03-18 09:06:49 +00002378 intel_dp_destroy(&intel_connector->base);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002379 return;
Jesse Barnes89667382010-10-07 16:01:21 -07002380 }
Jesse Barnes89667382010-10-07 16:01:21 -07002381 }
2382
Keith Packard552fb0b2011-09-28 16:31:53 -07002383 intel_dp_i2c_init(intel_dp, intel_connector, name);
2384
Eric Anholt21d40d32010-03-25 11:11:14 -07002385 intel_encoder->hot_plug = intel_dp_hot_plug;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002386
Jesse Barnes4d926462010-10-07 16:01:07 -07002387 if (is_edp(intel_dp)) {
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002388 dev_priv->int_edp_connector = connector;
2389 intel_panel_setup_backlight(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002390 }
2391
Chris Wilsonf6849602010-09-19 09:29:33 +01002392 intel_dp_add_properties(intel_dp, connector);
2393
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002394 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2395 * 0xd. Failure to do so will result in spurious interrupts being
2396 * generated on the port when a cable is not attached.
2397 */
2398 if (IS_G4X(dev) && !IS_GM45(dev)) {
2399 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2400 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2401 }
2402}