pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 1 | /* |
| 2 | * QEMU i440FX/PIIX3 PCI Bridge Emulation |
| 3 | * |
| 4 | * Copyright (c) 2006 Fabrice Bellard |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 5 | * |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
| 7 | * of this software and associated documentation files (the "Software"), to deal |
| 8 | * in the Software without restriction, including without limitation the rights |
| 9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell |
| 10 | * copies of the Software, and to permit persons to whom the Software is |
| 11 | * furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, |
| 21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN |
| 22 | * THE SOFTWARE. |
| 23 | */ |
| 24 | |
pbrook | 87ecb68 | 2007-11-17 17:14:51 +0000 | [diff] [blame] | 25 | #include "hw.h" |
| 26 | #include "pc.h" |
| 27 | #include "pci.h" |
Isaku Yamahata | 4f5e19e | 2009-10-30 21:21:06 +0900 | [diff] [blame] | 28 | #include "pci_host.h" |
Gerd Hoffmann | f75247f | 2009-07-31 12:30:16 +0200 | [diff] [blame] | 29 | #include "isa.h" |
Gerd Hoffmann | 8a14daa | 2009-07-22 15:17:01 +0200 | [diff] [blame] | 30 | #include "sysbus.h" |
Blue Swirl | bf1b007 | 2010-09-18 05:53:14 +0000 | [diff] [blame] | 31 | #include "range.h" |
pbrook | 87ecb68 | 2007-11-17 17:14:51 +0000 | [diff] [blame] | 32 | |
Isaku Yamahata | 56594fe | 2009-12-15 20:26:07 +0900 | [diff] [blame] | 33 | /* |
| 34 | * I440FX chipset data sheet. |
| 35 | * http://download.intel.com/design/chipsets/datashts/29054901.pdf |
| 36 | */ |
| 37 | |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 38 | typedef PCIHostState I440FXState; |
| 39 | |
Isaku Yamahata | ab431c2 | 2011-04-01 20:43:23 +0900 | [diff] [blame^] | 40 | #define PIIX_NUM_PIC_IRQS 16 /* i8259 * 2 */ |
Isaku Yamahata | e735b55 | 2011-04-01 20:43:22 +0900 | [diff] [blame] | 41 | #define PIIX_NUM_PIRQS 4ULL /* PIRQ[A-D] */ |
Isaku Yamahata | ab431c2 | 2011-04-01 20:43:23 +0900 | [diff] [blame^] | 42 | #define PIIX_PIRQC 0x60 |
Isaku Yamahata | e735b55 | 2011-04-01 20:43:22 +0900 | [diff] [blame] | 43 | |
Juan Quintela | fd37d88 | 2009-08-28 15:28:18 +0200 | [diff] [blame] | 44 | typedef struct PIIX3State { |
| 45 | PCIDevice dev; |
Isaku Yamahata | ab431c2 | 2011-04-01 20:43:23 +0900 | [diff] [blame^] | 46 | |
| 47 | /* |
| 48 | * bitmap to track pic levels. |
| 49 | * The pic level is the logical OR of all the PCI irqs mapped to it |
| 50 | * So one PIC level is tracked by PIIX_NUM_PIRQS bits. |
| 51 | * |
| 52 | * PIRQ is mapped to PIC pins, we track it by |
| 53 | * PIIX_NUM_PIRQS * PIIX_NUM_PIC_IRQS = 64 bits with |
| 54 | * pic_irq * PIIX_NUM_PIRQS + pirq |
| 55 | */ |
| 56 | #if PIIX_NUM_PIC_IRQS * PIIX_NUM_PIRQS > 64 |
| 57 | #error "unable to encode pic state in 64bit in pic_levels." |
| 58 | #endif |
| 59 | uint64_t pic_levels; |
| 60 | |
Juan Quintela | bd7dce8 | 2009-08-28 15:28:19 +0200 | [diff] [blame] | 61 | qemu_irq *pic; |
Isaku Yamahata | e735b55 | 2011-04-01 20:43:22 +0900 | [diff] [blame] | 62 | |
| 63 | /* This member isn't used. Just for save/load compatibility */ |
| 64 | int32_t pci_irq_levels_vmstate[PIIX_NUM_PIRQS]; |
Gerd Hoffmann | 7cd9eee | 2009-09-16 22:25:33 +0200 | [diff] [blame] | 65 | } PIIX3State; |
Juan Quintela | bd7dce8 | 2009-08-28 15:28:19 +0200 | [diff] [blame] | 66 | |
Juan Quintela | 0a3bacf | 2009-08-28 15:28:15 +0200 | [diff] [blame] | 67 | struct PCII440FXState { |
| 68 | PCIDevice dev; |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 69 | target_phys_addr_t isa_page_descs[384 / 4]; |
Juan Quintela | 6c009fa | 2009-08-28 15:28:16 +0200 | [diff] [blame] | 70 | uint8_t smm_enabled; |
Gerd Hoffmann | 7cd9eee | 2009-09-16 22:25:33 +0200 | [diff] [blame] | 71 | PIIX3State *piix3; |
Juan Quintela | 0a3bacf | 2009-08-28 15:28:15 +0200 | [diff] [blame] | 72 | }; |
| 73 | |
Isaku Yamahata | f2c688b | 2009-12-15 20:26:05 +0900 | [diff] [blame] | 74 | |
| 75 | #define I440FX_PAM 0x59 |
| 76 | #define I440FX_PAM_SIZE 7 |
| 77 | #define I440FX_SMRAM 0x72 |
| 78 | |
Isaku Yamahata | ab431c2 | 2011-04-01 20:43:23 +0900 | [diff] [blame^] | 79 | static void piix3_set_irq(void *opaque, int pirq, int level); |
pbrook | d2b5931 | 2006-09-24 00:16:34 +0000 | [diff] [blame] | 80 | |
| 81 | /* return the global irq number corresponding to a given device irq |
| 82 | pin. We could also use the bus number to have a more precise |
| 83 | mapping. */ |
Isaku Yamahata | ab431c2 | 2011-04-01 20:43:23 +0900 | [diff] [blame^] | 84 | static int pci_slot_get_pirq(PCIDevice *pci_dev, int pci_intx) |
pbrook | d2b5931 | 2006-09-24 00:16:34 +0000 | [diff] [blame] | 85 | { |
| 86 | int slot_addend; |
| 87 | slot_addend = (pci_dev->devfn >> 3) - 1; |
Isaku Yamahata | ab431c2 | 2011-04-01 20:43:23 +0900 | [diff] [blame^] | 88 | return (pci_intx + slot_addend) & 3; |
pbrook | d2b5931 | 2006-09-24 00:16:34 +0000 | [diff] [blame] | 89 | } |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 90 | |
Juan Quintela | 0a3bacf | 2009-08-28 15:28:15 +0200 | [diff] [blame] | 91 | static void update_pam(PCII440FXState *d, uint32_t start, uint32_t end, int r) |
bellard | 84631fd | 2006-09-24 19:31:43 +0000 | [diff] [blame] | 92 | { |
| 93 | uint32_t addr; |
| 94 | |
| 95 | // printf("ISA mapping %08x-0x%08x: %d\n", start, end, r); |
| 96 | switch(r) { |
| 97 | case 3: |
| 98 | /* RAM */ |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 99 | cpu_register_physical_memory(start, end - start, |
bellard | 84631fd | 2006-09-24 19:31:43 +0000 | [diff] [blame] | 100 | start); |
| 101 | break; |
| 102 | case 1: |
| 103 | /* ROM (XXX: not quite correct) */ |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 104 | cpu_register_physical_memory(start, end - start, |
bellard | 84631fd | 2006-09-24 19:31:43 +0000 | [diff] [blame] | 105 | start | IO_MEM_ROM); |
| 106 | break; |
| 107 | case 2: |
| 108 | case 0: |
| 109 | /* XXX: should distinguish read/write cases */ |
| 110 | for(addr = start; addr < end; addr += 4096) { |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 111 | cpu_register_physical_memory(addr, 4096, |
Juan Quintela | 6c009fa | 2009-08-28 15:28:16 +0200 | [diff] [blame] | 112 | d->isa_page_descs[(addr - 0xa0000) >> 12]); |
bellard | 84631fd | 2006-09-24 19:31:43 +0000 | [diff] [blame] | 113 | } |
| 114 | break; |
| 115 | } |
| 116 | } |
bellard | ee0ea1d | 2006-09-24 18:49:13 +0000 | [diff] [blame] | 117 | |
Juan Quintela | 0a3bacf | 2009-08-28 15:28:15 +0200 | [diff] [blame] | 118 | static void i440fx_update_memory_mappings(PCII440FXState *d) |
bellard | ee0ea1d | 2006-09-24 18:49:13 +0000 | [diff] [blame] | 119 | { |
| 120 | int i, r; |
bellard | 84631fd | 2006-09-24 19:31:43 +0000 | [diff] [blame] | 121 | uint32_t smram, addr; |
bellard | ee0ea1d | 2006-09-24 18:49:13 +0000 | [diff] [blame] | 122 | |
Isaku Yamahata | f2c688b | 2009-12-15 20:26:05 +0900 | [diff] [blame] | 123 | update_pam(d, 0xf0000, 0x100000, (d->dev.config[I440FX_PAM] >> 4) & 3); |
bellard | 84631fd | 2006-09-24 19:31:43 +0000 | [diff] [blame] | 124 | for(i = 0; i < 12; i++) { |
Isaku Yamahata | f2c688b | 2009-12-15 20:26:05 +0900 | [diff] [blame] | 125 | r = (d->dev.config[(i >> 1) + (I440FX_PAM + 1)] >> ((i & 1) * 4)) & 3; |
bellard | 84631fd | 2006-09-24 19:31:43 +0000 | [diff] [blame] | 126 | update_pam(d, 0xc0000 + 0x4000 * i, 0xc0000 + 0x4000 * (i + 1), r); |
bellard | ee0ea1d | 2006-09-24 18:49:13 +0000 | [diff] [blame] | 127 | } |
Isaku Yamahata | f2c688b | 2009-12-15 20:26:05 +0900 | [diff] [blame] | 128 | smram = d->dev.config[I440FX_SMRAM]; |
Juan Quintela | 6c009fa | 2009-08-28 15:28:16 +0200 | [diff] [blame] | 129 | if ((d->smm_enabled && (smram & 0x08)) || (smram & 0x40)) { |
bellard | 84631fd | 2006-09-24 19:31:43 +0000 | [diff] [blame] | 130 | cpu_register_physical_memory(0xa0000, 0x20000, 0xa0000); |
| 131 | } else { |
| 132 | for(addr = 0xa0000; addr < 0xc0000; addr += 4096) { |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 133 | cpu_register_physical_memory(addr, 4096, |
Juan Quintela | 6c009fa | 2009-08-28 15:28:16 +0200 | [diff] [blame] | 134 | d->isa_page_descs[(addr - 0xa0000) >> 12]); |
bellard | ee0ea1d | 2006-09-24 18:49:13 +0000 | [diff] [blame] | 135 | } |
| 136 | } |
| 137 | } |
| 138 | |
Isaku Yamahata | f885f1e | 2010-05-14 16:29:04 +0900 | [diff] [blame] | 139 | static void i440fx_set_smm(int val, void *arg) |
bellard | ee0ea1d | 2006-09-24 18:49:13 +0000 | [diff] [blame] | 140 | { |
Isaku Yamahata | f885f1e | 2010-05-14 16:29:04 +0900 | [diff] [blame] | 141 | PCII440FXState *d = arg; |
| 142 | |
bellard | ee0ea1d | 2006-09-24 18:49:13 +0000 | [diff] [blame] | 143 | val = (val != 0); |
Juan Quintela | 6c009fa | 2009-08-28 15:28:16 +0200 | [diff] [blame] | 144 | if (d->smm_enabled != val) { |
| 145 | d->smm_enabled = val; |
bellard | ee0ea1d | 2006-09-24 18:49:13 +0000 | [diff] [blame] | 146 | i440fx_update_memory_mappings(d); |
| 147 | } |
| 148 | } |
| 149 | |
| 150 | |
| 151 | /* XXX: suppress when better memory API. We make the assumption that |
| 152 | no device (in particular the VGA) changes the memory mappings in |
| 153 | the 0xa0000-0x100000 range */ |
Juan Quintela | 0a3bacf | 2009-08-28 15:28:15 +0200 | [diff] [blame] | 154 | void i440fx_init_memory_mappings(PCII440FXState *d) |
bellard | ee0ea1d | 2006-09-24 18:49:13 +0000 | [diff] [blame] | 155 | { |
| 156 | int i; |
| 157 | for(i = 0; i < 96; i++) { |
Juan Quintela | 6c009fa | 2009-08-28 15:28:16 +0200 | [diff] [blame] | 158 | d->isa_page_descs[i] = cpu_get_physical_page_desc(0xa0000 + i * 0x1000); |
bellard | ee0ea1d | 2006-09-24 18:49:13 +0000 | [diff] [blame] | 159 | } |
| 160 | } |
| 161 | |
Juan Quintela | 0a3bacf | 2009-08-28 15:28:15 +0200 | [diff] [blame] | 162 | static void i440fx_write_config(PCIDevice *dev, |
bellard | ee0ea1d | 2006-09-24 18:49:13 +0000 | [diff] [blame] | 163 | uint32_t address, uint32_t val, int len) |
| 164 | { |
Juan Quintela | 0a3bacf | 2009-08-28 15:28:15 +0200 | [diff] [blame] | 165 | PCII440FXState *d = DO_UPCAST(PCII440FXState, dev, dev); |
| 166 | |
bellard | ee0ea1d | 2006-09-24 18:49:13 +0000 | [diff] [blame] | 167 | /* XXX: implement SMRAM.D_LOCK */ |
Juan Quintela | 0a3bacf | 2009-08-28 15:28:15 +0200 | [diff] [blame] | 168 | pci_default_write_config(dev, address, val, len); |
Isaku Yamahata | 4da5fcd | 2009-12-15 20:26:06 +0900 | [diff] [blame] | 169 | if (ranges_overlap(address, len, I440FX_PAM, I440FX_PAM_SIZE) || |
| 170 | range_covers_byte(address, len, I440FX_SMRAM)) { |
bellard | ee0ea1d | 2006-09-24 18:49:13 +0000 | [diff] [blame] | 171 | i440fx_update_memory_mappings(d); |
Isaku Yamahata | 4da5fcd | 2009-12-15 20:26:06 +0900 | [diff] [blame] | 172 | } |
bellard | ee0ea1d | 2006-09-24 18:49:13 +0000 | [diff] [blame] | 173 | } |
| 174 | |
Juan Quintela | 0c7d19e | 2009-08-28 15:28:26 +0200 | [diff] [blame] | 175 | static int i440fx_load_old(QEMUFile* f, void *opaque, int version_id) |
bellard | ee0ea1d | 2006-09-24 18:49:13 +0000 | [diff] [blame] | 176 | { |
Juan Quintela | 0a3bacf | 2009-08-28 15:28:15 +0200 | [diff] [blame] | 177 | PCII440FXState *d = opaque; |
balrog | 52fc1d8 | 2007-12-09 23:56:13 +0000 | [diff] [blame] | 178 | int ret, i; |
bellard | ee0ea1d | 2006-09-24 18:49:13 +0000 | [diff] [blame] | 179 | |
Juan Quintela | 0a3bacf | 2009-08-28 15:28:15 +0200 | [diff] [blame] | 180 | ret = pci_device_load(&d->dev, f); |
bellard | ee0ea1d | 2006-09-24 18:49:13 +0000 | [diff] [blame] | 181 | if (ret < 0) |
| 182 | return ret; |
| 183 | i440fx_update_memory_mappings(d); |
Juan Quintela | 6c009fa | 2009-08-28 15:28:16 +0200 | [diff] [blame] | 184 | qemu_get_8s(f, &d->smm_enabled); |
balrog | 52fc1d8 | 2007-12-09 23:56:13 +0000 | [diff] [blame] | 185 | |
Isaku Yamahata | e735b55 | 2011-04-01 20:43:22 +0900 | [diff] [blame] | 186 | if (version_id == 2) { |
| 187 | for (i = 0; i < PIIX_NUM_PIRQS; i++) { |
| 188 | qemu_get_be32(f); /* dummy load for compatibility */ |
| 189 | } |
| 190 | } |
balrog | 52fc1d8 | 2007-12-09 23:56:13 +0000 | [diff] [blame] | 191 | |
bellard | ee0ea1d | 2006-09-24 18:49:13 +0000 | [diff] [blame] | 192 | return 0; |
| 193 | } |
| 194 | |
Juan Quintela | e59fb37 | 2009-09-29 22:48:21 +0200 | [diff] [blame] | 195 | static int i440fx_post_load(void *opaque, int version_id) |
Juan Quintela | 0c7d19e | 2009-08-28 15:28:26 +0200 | [diff] [blame] | 196 | { |
| 197 | PCII440FXState *d = opaque; |
| 198 | |
| 199 | i440fx_update_memory_mappings(d); |
| 200 | return 0; |
| 201 | } |
| 202 | |
| 203 | static const VMStateDescription vmstate_i440fx = { |
| 204 | .name = "I440FX", |
| 205 | .version_id = 3, |
| 206 | .minimum_version_id = 3, |
| 207 | .minimum_version_id_old = 1, |
| 208 | .load_state_old = i440fx_load_old, |
Juan Quintela | 752ff2f | 2009-09-10 03:04:30 +0200 | [diff] [blame] | 209 | .post_load = i440fx_post_load, |
Juan Quintela | 0c7d19e | 2009-08-28 15:28:26 +0200 | [diff] [blame] | 210 | .fields = (VMStateField []) { |
| 211 | VMSTATE_PCI_DEVICE(dev, PCII440FXState), |
| 212 | VMSTATE_UINT8(smm_enabled, PCII440FXState), |
| 213 | VMSTATE_END_OF_LIST() |
| 214 | } |
| 215 | }; |
| 216 | |
Gerd Hoffmann | 81a322d | 2009-08-14 10:36:05 +0200 | [diff] [blame] | 217 | static int i440fx_pcihost_initfn(SysBusDevice *dev) |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 218 | { |
Gerd Hoffmann | 8a14daa | 2009-07-22 15:17:01 +0200 | [diff] [blame] | 219 | I440FXState *s = FROM_SYSBUS(I440FXState, dev); |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 220 | |
Isaku Yamahata | f08b32f | 2009-11-12 14:58:34 +0900 | [diff] [blame] | 221 | pci_host_conf_register_ioport(0xcf8, s); |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 222 | |
Isaku Yamahata | 4f5e19e | 2009-10-30 21:21:06 +0900 | [diff] [blame] | 223 | pci_host_data_register_ioport(0xcfc, s); |
Gerd Hoffmann | 81a322d | 2009-08-14 10:36:05 +0200 | [diff] [blame] | 224 | return 0; |
Gerd Hoffmann | 8a14daa | 2009-07-22 15:17:01 +0200 | [diff] [blame] | 225 | } |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 226 | |
Juan Quintela | 0a3bacf | 2009-08-28 15:28:15 +0200 | [diff] [blame] | 227 | static int i440fx_initfn(PCIDevice *dev) |
Gerd Hoffmann | 8a14daa | 2009-07-22 15:17:01 +0200 | [diff] [blame] | 228 | { |
Juan Quintela | 0a3bacf | 2009-08-28 15:28:15 +0200 | [diff] [blame] | 229 | PCII440FXState *d = DO_UPCAST(PCII440FXState, dev, dev); |
bellard | ee0ea1d | 2006-09-24 18:49:13 +0000 | [diff] [blame] | 230 | |
Juan Quintela | 0a3bacf | 2009-08-28 15:28:15 +0200 | [diff] [blame] | 231 | pci_config_set_vendor_id(d->dev.config, PCI_VENDOR_ID_INTEL); |
| 232 | pci_config_set_device_id(d->dev.config, PCI_DEVICE_ID_INTEL_82441); |
| 233 | d->dev.config[0x08] = 0x02; // revision |
| 234 | pci_config_set_class(d->dev.config, PCI_CLASS_BRIDGE_HOST); |
Juan Quintela | 0a3bacf | 2009-08-28 15:28:15 +0200 | [diff] [blame] | 235 | |
Isaku Yamahata | f2c688b | 2009-12-15 20:26:05 +0900 | [diff] [blame] | 236 | d->dev.config[I440FX_SMRAM] = 0x02; |
bellard | ee0ea1d | 2006-09-24 18:49:13 +0000 | [diff] [blame] | 237 | |
Isaku Yamahata | f885f1e | 2010-05-14 16:29:04 +0900 | [diff] [blame] | 238 | cpu_smm_register(&i440fx_set_smm, d); |
Gerd Hoffmann | 81a322d | 2009-08-14 10:36:05 +0200 | [diff] [blame] | 239 | return 0; |
Gerd Hoffmann | 8a14daa | 2009-07-22 15:17:01 +0200 | [diff] [blame] | 240 | } |
| 241 | |
Avi Kivity | 9767952 | 2010-05-09 14:51:13 +0300 | [diff] [blame] | 242 | PCIBus *i440fx_init(PCII440FXState **pi440fx_state, int *piix3_devfn, qemu_irq *pic, ram_addr_t ram_size) |
Gerd Hoffmann | 8a14daa | 2009-07-22 15:17:01 +0200 | [diff] [blame] | 243 | { |
| 244 | DeviceState *dev; |
| 245 | PCIBus *b; |
| 246 | PCIDevice *d; |
| 247 | I440FXState *s; |
Gerd Hoffmann | 7cd9eee | 2009-09-16 22:25:33 +0200 | [diff] [blame] | 248 | PIIX3State *piix3; |
Gerd Hoffmann | 8a14daa | 2009-07-22 15:17:01 +0200 | [diff] [blame] | 249 | |
| 250 | dev = qdev_create(NULL, "i440FX-pcihost"); |
| 251 | s = FROM_SYSBUS(I440FXState, sysbus_from_qdev(dev)); |
Gerd Hoffmann | 7cd9eee | 2009-09-16 22:25:33 +0200 | [diff] [blame] | 252 | b = pci_bus_new(&s->busdev.qdev, NULL, 0); |
Gerd Hoffmann | 8a14daa | 2009-07-22 15:17:01 +0200 | [diff] [blame] | 253 | s->bus = b; |
Markus Armbruster | e23a1b3 | 2009-10-07 01:15:58 +0200 | [diff] [blame] | 254 | qdev_init_nofail(dev); |
Gerd Hoffmann | 8a14daa | 2009-07-22 15:17:01 +0200 | [diff] [blame] | 255 | |
| 256 | d = pci_create_simple(b, 0, "i440FX"); |
Juan Quintela | 0a3bacf | 2009-08-28 15:28:15 +0200 | [diff] [blame] | 257 | *pi440fx_state = DO_UPCAST(PCII440FXState, dev, d); |
Gerd Hoffmann | 8a14daa | 2009-07-22 15:17:01 +0200 | [diff] [blame] | 258 | |
Gerd Hoffmann | 7cd9eee | 2009-09-16 22:25:33 +0200 | [diff] [blame] | 259 | piix3 = DO_UPCAST(PIIX3State, dev, |
Isaku Yamahata | fecb93c | 2010-06-23 16:15:31 +0900 | [diff] [blame] | 260 | pci_create_simple_multifunction(b, -1, true, "PIIX3")); |
Gerd Hoffmann | 7cd9eee | 2009-09-16 22:25:33 +0200 | [diff] [blame] | 261 | piix3->pic = pic; |
Isaku Yamahata | e735b55 | 2011-04-01 20:43:22 +0900 | [diff] [blame] | 262 | pci_bus_irqs(b, piix3_set_irq, pci_slot_get_pirq, piix3, PIIX_NUM_PIRQS); |
Gerd Hoffmann | 7cd9eee | 2009-09-16 22:25:33 +0200 | [diff] [blame] | 263 | (*pi440fx_state)->piix3 = piix3; |
| 264 | |
| 265 | *piix3_devfn = piix3->dev.devfn; |
Juan Quintela | 85a750c | 2009-08-28 15:28:20 +0200 | [diff] [blame] | 266 | |
Bernhard M. Wiedemann | ec5f92c | 2010-04-20 20:48:06 +0200 | [diff] [blame] | 267 | ram_size = ram_size / 8 / 1024 / 1024; |
| 268 | if (ram_size > 255) |
| 269 | ram_size = 255; |
| 270 | (*pi440fx_state)->dev.config[0x57]=ram_size; |
| 271 | |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 272 | return b; |
| 273 | } |
| 274 | |
| 275 | /* PIIX3 PCI to ISA bridge */ |
Isaku Yamahata | ab431c2 | 2011-04-01 20:43:23 +0900 | [diff] [blame^] | 276 | static void piix3_set_irq_pic(PIIX3State *piix3, int pic_irq) |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 277 | { |
Isaku Yamahata | ab431c2 | 2011-04-01 20:43:23 +0900 | [diff] [blame^] | 278 | qemu_set_irq(piix3->pic[pic_irq], |
| 279 | !!(piix3->pic_levels & |
| 280 | (((1UL << PIIX_NUM_PIRQS) - 1) << |
| 281 | (pic_irq * PIIX_NUM_PIRQS)))); |
| 282 | } |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 283 | |
Isaku Yamahata | ab431c2 | 2011-04-01 20:43:23 +0900 | [diff] [blame^] | 284 | static void piix3_set_irq_level(PIIX3State *piix3, int pirq, int level, |
| 285 | bool propagate) |
| 286 | { |
| 287 | int pic_irq; |
| 288 | uint64_t mask; |
| 289 | |
| 290 | pic_irq = piix3->dev.config[PIIX_PIRQC + pirq]; |
| 291 | if (pic_irq >= PIIX_NUM_PIC_IRQS) { |
| 292 | return; |
| 293 | } |
| 294 | |
| 295 | mask = 1ULL << ((pic_irq * PIIX_NUM_PIRQS) + pirq); |
| 296 | piix3->pic_levels &= ~mask; |
| 297 | piix3->pic_levels |= mask * !!level; |
| 298 | |
| 299 | if (propagate) { |
| 300 | piix3_set_irq_pic(piix3, pic_irq); |
| 301 | } |
| 302 | } |
| 303 | |
| 304 | static void piix3_set_irq(void *opaque, int pirq, int level) |
| 305 | { |
| 306 | PIIX3State *piix3 = opaque; |
| 307 | piix3_set_irq_level(piix3, pirq, level, true); |
| 308 | } |
| 309 | |
| 310 | /* irq routing is changed. so rebuild bitmap */ |
| 311 | static void piix3_update_irq_levels(PIIX3State *piix3) |
| 312 | { |
| 313 | int pirq; |
| 314 | |
| 315 | piix3->pic_levels = 0; |
| 316 | for (pirq = 0; pirq < PIIX_NUM_PIRQS; pirq++) { |
| 317 | piix3_set_irq_level(piix3, pirq, |
| 318 | pci_bus_get_irq_level(piix3->dev.bus, pirq), |
| 319 | false); |
| 320 | } |
| 321 | } |
| 322 | |
| 323 | static void piix3_write_config(PCIDevice *dev, |
| 324 | uint32_t address, uint32_t val, int len) |
| 325 | { |
| 326 | pci_default_write_config(dev, address, val, len); |
| 327 | if (ranges_overlap(address, len, PIIX_PIRQC, 4)) { |
| 328 | PIIX3State *piix3 = DO_UPCAST(PIIX3State, dev, dev); |
| 329 | int pic_irq; |
| 330 | piix3_update_irq_levels(piix3); |
| 331 | for (pic_irq = 0; pic_irq < PIIX_NUM_PIC_IRQS; pic_irq++) { |
| 332 | piix3_set_irq_pic(piix3, pic_irq); |
pbrook | d2b5931 | 2006-09-24 00:16:34 +0000 | [diff] [blame] | 333 | } |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 334 | } |
| 335 | } |
| 336 | |
Gleb Natapov | 15a1956 | 2009-06-17 19:32:01 +0300 | [diff] [blame] | 337 | static void piix3_reset(void *opaque) |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 338 | { |
Juan Quintela | fd37d88 | 2009-08-28 15:28:18 +0200 | [diff] [blame] | 339 | PIIX3State *d = opaque; |
| 340 | uint8_t *pci_conf = d->dev.config; |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 341 | |
| 342 | pci_conf[0x04] = 0x07; // master, memory and I/O |
| 343 | pci_conf[0x05] = 0x00; |
| 344 | pci_conf[0x06] = 0x00; |
| 345 | pci_conf[0x07] = 0x02; // PCI_status_devsel_medium |
| 346 | pci_conf[0x4c] = 0x4d; |
| 347 | pci_conf[0x4e] = 0x03; |
| 348 | pci_conf[0x4f] = 0x00; |
| 349 | pci_conf[0x60] = 0x80; |
aurel32 | 477afee | 2008-03-28 22:28:45 +0000 | [diff] [blame] | 350 | pci_conf[0x61] = 0x80; |
| 351 | pci_conf[0x62] = 0x80; |
| 352 | pci_conf[0x63] = 0x80; |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 353 | pci_conf[0x69] = 0x02; |
| 354 | pci_conf[0x70] = 0x80; |
| 355 | pci_conf[0x76] = 0x0c; |
| 356 | pci_conf[0x77] = 0x0c; |
| 357 | pci_conf[0x78] = 0x02; |
| 358 | pci_conf[0x79] = 0x00; |
| 359 | pci_conf[0x80] = 0x00; |
| 360 | pci_conf[0x82] = 0x00; |
| 361 | pci_conf[0xa0] = 0x08; |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 362 | pci_conf[0xa2] = 0x00; |
| 363 | pci_conf[0xa3] = 0x00; |
| 364 | pci_conf[0xa4] = 0x00; |
| 365 | pci_conf[0xa5] = 0x00; |
| 366 | pci_conf[0xa6] = 0x00; |
| 367 | pci_conf[0xa7] = 0x00; |
| 368 | pci_conf[0xa8] = 0x0f; |
| 369 | pci_conf[0xaa] = 0x00; |
| 370 | pci_conf[0xab] = 0x00; |
| 371 | pci_conf[0xac] = 0x00; |
| 372 | pci_conf[0xae] = 0x00; |
Isaku Yamahata | ab431c2 | 2011-04-01 20:43:23 +0900 | [diff] [blame^] | 373 | |
| 374 | d->pic_levels = 0; |
| 375 | } |
| 376 | |
| 377 | static int piix3_post_load(void *opaque, int version_id) |
| 378 | { |
| 379 | PIIX3State *piix3 = opaque; |
| 380 | piix3_update_irq_levels(piix3); |
| 381 | return 0; |
Isaku Yamahata | e735b55 | 2011-04-01 20:43:22 +0900 | [diff] [blame] | 382 | } |
Gleb Natapov | 15a1956 | 2009-06-17 19:32:01 +0300 | [diff] [blame] | 383 | |
Isaku Yamahata | e735b55 | 2011-04-01 20:43:22 +0900 | [diff] [blame] | 384 | static void piix3_pre_save(void *opaque) |
| 385 | { |
| 386 | int i; |
| 387 | PIIX3State *piix3 = opaque; |
| 388 | |
| 389 | for (i = 0; i < ARRAY_SIZE(piix3->pci_irq_levels_vmstate); i++) { |
| 390 | piix3->pci_irq_levels_vmstate[i] = |
| 391 | pci_bus_get_irq_level(piix3->dev.bus, i); |
| 392 | } |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 393 | } |
| 394 | |
Juan Quintela | d1f171b | 2009-08-28 15:28:27 +0200 | [diff] [blame] | 395 | static const VMStateDescription vmstate_piix3 = { |
| 396 | .name = "PIIX3", |
| 397 | .version_id = 3, |
| 398 | .minimum_version_id = 2, |
| 399 | .minimum_version_id_old = 2, |
Isaku Yamahata | ab431c2 | 2011-04-01 20:43:23 +0900 | [diff] [blame^] | 400 | .post_load = piix3_post_load, |
Isaku Yamahata | e735b55 | 2011-04-01 20:43:22 +0900 | [diff] [blame] | 401 | .pre_save = piix3_pre_save, |
Juan Quintela | d1f171b | 2009-08-28 15:28:27 +0200 | [diff] [blame] | 402 | .fields = (VMStateField []) { |
| 403 | VMSTATE_PCI_DEVICE(dev, PIIX3State), |
Isaku Yamahata | e735b55 | 2011-04-01 20:43:22 +0900 | [diff] [blame] | 404 | VMSTATE_INT32_ARRAY_V(pci_irq_levels_vmstate, PIIX3State, |
| 405 | PIIX_NUM_PIRQS, 3), |
Juan Quintela | d1f171b | 2009-08-28 15:28:27 +0200 | [diff] [blame] | 406 | VMSTATE_END_OF_LIST() |
Juan Quintela | da64182 | 2009-08-28 15:28:24 +0200 | [diff] [blame] | 407 | } |
Juan Quintela | d1f171b | 2009-08-28 15:28:27 +0200 | [diff] [blame] | 408 | }; |
bellard | 1941d19 | 2006-08-17 10:46:34 +0000 | [diff] [blame] | 409 | |
Juan Quintela | fd37d88 | 2009-08-28 15:28:18 +0200 | [diff] [blame] | 410 | static int piix3_initfn(PCIDevice *dev) |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 411 | { |
Juan Quintela | fd37d88 | 2009-08-28 15:28:18 +0200 | [diff] [blame] | 412 | PIIX3State *d = DO_UPCAST(PIIX3State, dev, dev); |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 413 | uint8_t *pci_conf; |
| 414 | |
Juan Quintela | fd37d88 | 2009-08-28 15:28:18 +0200 | [diff] [blame] | 415 | isa_bus_new(&d->dev.qdev); |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 416 | |
Juan Quintela | fd37d88 | 2009-08-28 15:28:18 +0200 | [diff] [blame] | 417 | pci_conf = d->dev.config; |
aliguori | deb5439 | 2009-01-26 15:37:35 +0000 | [diff] [blame] | 418 | pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_INTEL); |
| 419 | pci_config_set_device_id(pci_conf, PCI_DEVICE_ID_INTEL_82371SB_0); // 82371SB PIIX3 PCI-to-ISA bridge (Step A1) |
blueswir1 | 173a543 | 2009-02-01 19:26:20 +0000 | [diff] [blame] | 420 | pci_config_set_class(pci_conf, PCI_CLASS_BRIDGE_ISA); |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 421 | |
Jan Kiszka | a08d436 | 2009-06-27 09:25:07 +0200 | [diff] [blame] | 422 | qemu_register_reset(piix3_reset, d); |
Gerd Hoffmann | 81a322d | 2009-08-14 10:36:05 +0200 | [diff] [blame] | 423 | return 0; |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 424 | } |
ths | 5c2b87e | 2007-01-15 17:08:08 +0000 | [diff] [blame] | 425 | |
Gerd Hoffmann | 8a14daa | 2009-07-22 15:17:01 +0200 | [diff] [blame] | 426 | static PCIDeviceInfo i440fx_info[] = { |
| 427 | { |
| 428 | .qdev.name = "i440FX", |
| 429 | .qdev.desc = "Host bridge", |
Juan Quintela | 0a3bacf | 2009-08-28 15:28:15 +0200 | [diff] [blame] | 430 | .qdev.size = sizeof(PCII440FXState), |
Juan Quintela | be73cfe | 2009-12-02 12:36:46 +0100 | [diff] [blame] | 431 | .qdev.vmsd = &vmstate_i440fx, |
Gerd Hoffmann | 8a14daa | 2009-07-22 15:17:01 +0200 | [diff] [blame] | 432 | .qdev.no_user = 1, |
Gerd Hoffmann | 0965f12 | 2011-01-06 15:14:38 +0100 | [diff] [blame] | 433 | .no_hotplug = 1, |
Gerd Hoffmann | 8a14daa | 2009-07-22 15:17:01 +0200 | [diff] [blame] | 434 | .init = i440fx_initfn, |
| 435 | .config_write = i440fx_write_config, |
| 436 | },{ |
| 437 | .qdev.name = "PIIX3", |
| 438 | .qdev.desc = "ISA bridge", |
Juan Quintela | fd37d88 | 2009-08-28 15:28:18 +0200 | [diff] [blame] | 439 | .qdev.size = sizeof(PIIX3State), |
Juan Quintela | be73cfe | 2009-12-02 12:36:46 +0100 | [diff] [blame] | 440 | .qdev.vmsd = &vmstate_piix3, |
Gerd Hoffmann | 8a14daa | 2009-07-22 15:17:01 +0200 | [diff] [blame] | 441 | .qdev.no_user = 1, |
Gerd Hoffmann | 0965f12 | 2011-01-06 15:14:38 +0100 | [diff] [blame] | 442 | .no_hotplug = 1, |
Gerd Hoffmann | 8a14daa | 2009-07-22 15:17:01 +0200 | [diff] [blame] | 443 | .init = piix3_initfn, |
Isaku Yamahata | ab431c2 | 2011-04-01 20:43:23 +0900 | [diff] [blame^] | 444 | .config_write = piix3_write_config, |
Gerd Hoffmann | 8a14daa | 2009-07-22 15:17:01 +0200 | [diff] [blame] | 445 | },{ |
Gerd Hoffmann | 8a14daa | 2009-07-22 15:17:01 +0200 | [diff] [blame] | 446 | /* end of list */ |
| 447 | } |
| 448 | }; |
| 449 | |
| 450 | static SysBusDeviceInfo i440fx_pcihost_info = { |
| 451 | .init = i440fx_pcihost_initfn, |
| 452 | .qdev.name = "i440FX-pcihost", |
Gleb Natapov | 779206d | 2010-12-08 13:34:54 +0200 | [diff] [blame] | 453 | .qdev.fw_name = "pci", |
Gerd Hoffmann | 8a14daa | 2009-07-22 15:17:01 +0200 | [diff] [blame] | 454 | .qdev.size = sizeof(I440FXState), |
| 455 | .qdev.no_user = 1, |
| 456 | }; |
| 457 | |
| 458 | static void i440fx_register(void) |
| 459 | { |
| 460 | sysbus_register_withprop(&i440fx_pcihost_info); |
| 461 | pci_qdev_register_many(i440fx_info); |
| 462 | } |
| 463 | device_init(i440fx_register); |