blob: 2842dbe3ec0d3c2ca6209c25959f85443600b607 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070032#include <linux/vgaarb.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070037#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100038#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
40#include "drm_crtc_helper.h"
41
Zhenyu Wang32f9d652009-07-24 01:00:32 +080042#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
Jesse Barnes79e53942008-11-07 14:24:08 -080044bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080045static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020046static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010047static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080048
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
Jesse Barnes79e53942008-11-07 14:24:08 -080078
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
ling.ma@intel.com0c2e3952009-07-17 11:44:30 +0800100#define I8XX_P2_LVDS_FAST 7
Jesse Barnes79e53942008-11-07 14:24:08 -0800101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
Jesse Barnes79e53942008-11-07 14:24:08 -0800114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
Jesse Barnes79e53942008-11-07 14:24:08 -0800118#define I9XX_M1_MIN 10
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500119#define I9XX_M1_MAX 22
Jesse Barnes79e53942008-11-07 14:24:08 -0800120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
Jesse Barnes79e53942008-11-07 14:24:08 -0800127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
Jesse Barnes79e53942008-11-07 14:24:08 -0800133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
Ma Ling044c7c42009-03-18 20:13:23 +0800142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
Eric Anholtbad720f2009-10-22 16:11:14 -0700239/* Ironlake / Sandybridge */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247#define IRONLAKE_M1_MIN 12
Zhao Yakuia59e3852010-01-06 22:05:57 +0800248#define IRONLAKE_M1_MAX 22
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800252
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
Zhao Yakui45476682009-12-31 16:06:04 +0800327
Jesse Barnes2377b742010-07-07 14:06:43 -0700328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
Ma Lingd4906092009-03-18 20:13:27 +0800331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800337
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800341static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700344
Chris Wilson021357a2010-09-07 20:54:59 +0100345static inline u32 /* units of 100MHz */
346intel_fdi_link_freq(struct drm_device *dev)
347{
Chris Wilson8b99e682010-10-13 09:59:17 +0100348 if (IS_GEN5(dev)) {
349 struct drm_i915_private *dev_priv = dev->dev_private;
350 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
351 } else
352 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100353}
354
Keith Packarde4b36692009-06-05 19:22:17 -0700355static const intel_limit_t intel_limits_i8xx_dvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800356 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
357 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
358 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
359 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
360 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
361 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
362 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
363 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
364 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
365 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800366 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700367};
368
369static const intel_limit_t intel_limits_i8xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800370 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
371 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
372 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
373 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
374 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
375 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
376 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
377 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
378 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
379 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800380 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700381};
382
383static const intel_limit_t intel_limits_i9xx_sdvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800384 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
385 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
386 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
387 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
388 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
389 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
390 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
391 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
392 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
393 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800394 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700395};
396
397static const intel_limit_t intel_limits_i9xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800398 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
399 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
400 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
401 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
402 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
403 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
404 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
405 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
406 /* The single-channel range is 25-112Mhz, and dual-channel
407 * is 80-224Mhz. Prefer single channel as much as possible.
408 */
409 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
410 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800411 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700412};
413
Ma Ling044c7c42009-03-18 20:13:23 +0800414 /* below parameter and function is for G4X Chipset Family*/
Keith Packarde4b36692009-06-05 19:22:17 -0700415static const intel_limit_t intel_limits_g4x_sdvo = {
Ma Ling044c7c42009-03-18 20:13:23 +0800416 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
417 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
418 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
419 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
420 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
421 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
422 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
423 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
424 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
425 .p2_slow = G4X_P2_SDVO_SLOW,
426 .p2_fast = G4X_P2_SDVO_FAST
427 },
Ma Lingd4906092009-03-18 20:13:27 +0800428 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700429};
430
431static const intel_limit_t intel_limits_g4x_hdmi = {
Ma Ling044c7c42009-03-18 20:13:23 +0800432 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
433 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
434 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
435 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
436 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
437 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
438 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
439 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
440 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
441 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
442 .p2_fast = G4X_P2_HDMI_DAC_FAST
443 },
Ma Lingd4906092009-03-18 20:13:27 +0800444 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700445};
446
447static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800448 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
449 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
450 .vco = { .min = G4X_VCO_MIN,
451 .max = G4X_VCO_MAX },
452 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
453 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
454 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
455 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
456 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
457 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
458 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
459 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
460 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
461 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
462 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
463 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
464 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
465 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
466 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
467 },
Ma Lingd4906092009-03-18 20:13:27 +0800468 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700469};
470
471static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800472 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
473 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
474 .vco = { .min = G4X_VCO_MIN,
475 .max = G4X_VCO_MAX },
476 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
477 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
478 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
479 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
480 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
481 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
482 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
483 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
484 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
485 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
486 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
487 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
488 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
489 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
490 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
491 },
Ma Lingd4906092009-03-18 20:13:27 +0800492 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700493};
494
495static const intel_limit_t intel_limits_g4x_display_port = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700496 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
497 .max = G4X_DOT_DISPLAY_PORT_MAX },
498 .vco = { .min = G4X_VCO_MIN,
499 .max = G4X_VCO_MAX},
500 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
501 .max = G4X_N_DISPLAY_PORT_MAX },
502 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
503 .max = G4X_M_DISPLAY_PORT_MAX },
504 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
505 .max = G4X_M1_DISPLAY_PORT_MAX },
506 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
507 .max = G4X_M2_DISPLAY_PORT_MAX },
508 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
509 .max = G4X_P_DISPLAY_PORT_MAX },
510 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
511 .max = G4X_P1_DISPLAY_PORT_MAX},
512 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
513 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
514 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
515 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700516};
517
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500518static const intel_limit_t intel_limits_pineview_sdvo = {
Shaohua Li21778322009-02-23 15:19:16 +0800519 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500520 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
521 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
522 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
523 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
524 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800525 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
526 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
527 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
528 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Shaohua Li61157072009-04-03 15:24:43 +0800529 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700530};
531
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500532static const intel_limit_t intel_limits_pineview_lvds = {
Shaohua Li21778322009-02-23 15:19:16 +0800533 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500534 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
535 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
536 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
537 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
538 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
539 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800540 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500541 /* Pineview only supports single-channel mode. */
Shaohua Li21778322009-02-23 15:19:16 +0800542 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
543 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
Shaohua Li61157072009-04-03 15:24:43 +0800544 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700545};
546
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547static const intel_limit_t intel_limits_ironlake_dac = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500548 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
549 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800550 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
551 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500552 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
553 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800554 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
555 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500556 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800557 .p2_slow = IRONLAKE_DAC_P2_SLOW,
558 .p2_fast = IRONLAKE_DAC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800559 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700560};
561
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562static const intel_limit_t intel_limits_ironlake_single_lvds = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500563 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
564 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800565 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
566 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500567 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
568 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800569 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
570 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500571 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800572 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
573 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
574 .find_pll = intel_g4x_find_best_PLL,
575};
576
577static const intel_limit_t intel_limits_ironlake_dual_lvds = {
578 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
579 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
580 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
581 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
582 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
583 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
584 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
585 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
586 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
587 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
588 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
589 .find_pll = intel_g4x_find_best_PLL,
590};
591
592static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
593 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
594 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
595 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
596 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
597 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
598 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
599 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
600 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
601 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
602 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
603 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
604 .find_pll = intel_g4x_find_best_PLL,
605};
606
607static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
608 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
609 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
610 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
611 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
612 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
613 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
614 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
615 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
616 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
617 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
618 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800619 .find_pll = intel_g4x_find_best_PLL,
620};
621
622static const intel_limit_t intel_limits_ironlake_display_port = {
623 .dot = { .min = IRONLAKE_DOT_MIN,
624 .max = IRONLAKE_DOT_MAX },
625 .vco = { .min = IRONLAKE_VCO_MIN,
626 .max = IRONLAKE_VCO_MAX},
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800627 .n = { .min = IRONLAKE_DP_N_MIN,
628 .max = IRONLAKE_DP_N_MAX },
629 .m = { .min = IRONLAKE_DP_M_MIN,
630 .max = IRONLAKE_DP_M_MAX },
Zhao Yakui45476682009-12-31 16:06:04 +0800631 .m1 = { .min = IRONLAKE_M1_MIN,
632 .max = IRONLAKE_M1_MAX },
633 .m2 = { .min = IRONLAKE_M2_MIN,
634 .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800635 .p = { .min = IRONLAKE_DP_P_MIN,
636 .max = IRONLAKE_DP_P_MAX },
637 .p1 = { .min = IRONLAKE_DP_P1_MIN,
638 .max = IRONLAKE_DP_P1_MAX},
639 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
640 .p2_slow = IRONLAKE_DP_P2_SLOW,
641 .p2_fast = IRONLAKE_DP_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800642 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800643};
644
Chris Wilson1b894b52010-12-14 20:04:54 +0000645static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
646 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800647{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800648 struct drm_device *dev = crtc->dev;
649 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800650 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800651
652 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800653 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
654 LVDS_CLKB_POWER_UP) {
655 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000656 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800657 limit = &intel_limits_ironlake_dual_lvds_100m;
658 else
659 limit = &intel_limits_ironlake_dual_lvds;
660 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000661 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800662 limit = &intel_limits_ironlake_single_lvds_100m;
663 else
664 limit = &intel_limits_ironlake_single_lvds;
665 }
666 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800667 HAS_eDP)
668 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800669 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800670 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800671
672 return limit;
673}
674
Ma Ling044c7c42009-03-18 20:13:23 +0800675static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
676{
677 struct drm_device *dev = crtc->dev;
678 struct drm_i915_private *dev_priv = dev->dev_private;
679 const intel_limit_t *limit;
680
681 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
682 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
683 LVDS_CLKB_POWER_UP)
684 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700685 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800686 else
687 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700688 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800689 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
690 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700691 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800692 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700693 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700694 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700695 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800696 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700697 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800698
699 return limit;
700}
701
Chris Wilson1b894b52010-12-14 20:04:54 +0000702static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800703{
704 struct drm_device *dev = crtc->dev;
705 const intel_limit_t *limit;
706
Eric Anholtbad720f2009-10-22 16:11:14 -0700707 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000708 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800709 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800710 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500711 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800712 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500713 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800714 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500715 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100716 } else if (!IS_GEN2(dev)) {
717 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
718 limit = &intel_limits_i9xx_lvds;
719 else
720 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800721 } else {
722 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700723 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800724 else
Keith Packarde4b36692009-06-05 19:22:17 -0700725 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800726 }
727 return limit;
728}
729
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500730/* m1 is reserved as 0 in Pineview, n is a ring counter */
731static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800732{
Shaohua Li21778322009-02-23 15:19:16 +0800733 clock->m = clock->m2 + 2;
734 clock->p = clock->p1 * clock->p2;
735 clock->vco = refclk * clock->m / clock->n;
736 clock->dot = clock->vco / clock->p;
737}
738
739static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
740{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500741 if (IS_PINEVIEW(dev)) {
742 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800743 return;
744 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
746 clock->p = clock->p1 * clock->p2;
747 clock->vco = refclk * clock->m / (clock->n + 2);
748 clock->dot = clock->vco / clock->p;
749}
750
Jesse Barnes79e53942008-11-07 14:24:08 -0800751/**
752 * Returns whether any output on the specified pipe is of the specified type
753 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100754bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800755{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100756 struct drm_device *dev = crtc->dev;
757 struct drm_mode_config *mode_config = &dev->mode_config;
758 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800759
Chris Wilson4ef69c72010-09-09 15:14:28 +0100760 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
761 if (encoder->base.crtc == crtc && encoder->type == type)
762 return true;
763
764 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800765}
766
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800767#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800768/**
769 * Returns whether the given set of divisors are valid for a given refclk with
770 * the given connectors.
771 */
772
Chris Wilson1b894b52010-12-14 20:04:54 +0000773static bool intel_PLL_is_valid(struct drm_device *dev,
774 const intel_limit_t *limit,
775 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800776{
Jesse Barnes79e53942008-11-07 14:24:08 -0800777 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
778 INTELPllInvalid ("p1 out of range\n");
779 if (clock->p < limit->p.min || limit->p.max < clock->p)
780 INTELPllInvalid ("p out of range\n");
781 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
782 INTELPllInvalid ("m2 out of range\n");
783 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
784 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500785 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800786 INTELPllInvalid ("m1 <= m2\n");
787 if (clock->m < limit->m.min || limit->m.max < clock->m)
788 INTELPllInvalid ("m out of range\n");
789 if (clock->n < limit->n.min || limit->n.max < clock->n)
790 INTELPllInvalid ("n out of range\n");
791 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
792 INTELPllInvalid ("vco out of range\n");
793 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
794 * connector, etc., rather than just a single range.
795 */
796 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
797 INTELPllInvalid ("dot out of range\n");
798
799 return true;
800}
801
Ma Lingd4906092009-03-18 20:13:27 +0800802static bool
803intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
804 int target, int refclk, intel_clock_t *best_clock)
805
Jesse Barnes79e53942008-11-07 14:24:08 -0800806{
807 struct drm_device *dev = crtc->dev;
808 struct drm_i915_private *dev_priv = dev->dev_private;
809 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800810 int err = target;
811
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200812 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800813 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800814 /*
815 * For LVDS, if the panel is on, just rely on its current
816 * settings for dual-channel. We haven't figured out how to
817 * reliably set up different single/dual channel state, if we
818 * even can.
819 */
820 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
821 LVDS_CLKB_POWER_UP)
822 clock.p2 = limit->p2.p2_fast;
823 else
824 clock.p2 = limit->p2.p2_slow;
825 } else {
826 if (target < limit->p2.dot_limit)
827 clock.p2 = limit->p2.p2_slow;
828 else
829 clock.p2 = limit->p2.p2_fast;
830 }
831
832 memset (best_clock, 0, sizeof (*best_clock));
833
Zhao Yakui42158662009-11-20 11:24:18 +0800834 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
835 clock.m1++) {
836 for (clock.m2 = limit->m2.min;
837 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500838 /* m1 is always 0 in Pineview */
839 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800840 break;
841 for (clock.n = limit->n.min;
842 clock.n <= limit->n.max; clock.n++) {
843 for (clock.p1 = limit->p1.min;
844 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800845 int this_err;
846
Shaohua Li21778322009-02-23 15:19:16 +0800847 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000848 if (!intel_PLL_is_valid(dev, limit,
849 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800850 continue;
851
852 this_err = abs(clock.dot - target);
853 if (this_err < err) {
854 *best_clock = clock;
855 err = this_err;
856 }
857 }
858 }
859 }
860 }
861
862 return (err != target);
863}
864
Ma Lingd4906092009-03-18 20:13:27 +0800865static bool
866intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
867 int target, int refclk, intel_clock_t *best_clock)
868{
869 struct drm_device *dev = crtc->dev;
870 struct drm_i915_private *dev_priv = dev->dev_private;
871 intel_clock_t clock;
872 int max_n;
873 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400874 /* approximately equals target * 0.00585 */
875 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800876 found = false;
877
878 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800879 int lvds_reg;
880
Eric Anholtc619eed2010-01-28 16:45:52 -0800881 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800882 lvds_reg = PCH_LVDS;
883 else
884 lvds_reg = LVDS;
885 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800886 LVDS_CLKB_POWER_UP)
887 clock.p2 = limit->p2.p2_fast;
888 else
889 clock.p2 = limit->p2.p2_slow;
890 } else {
891 if (target < limit->p2.dot_limit)
892 clock.p2 = limit->p2.p2_slow;
893 else
894 clock.p2 = limit->p2.p2_fast;
895 }
896
897 memset(best_clock, 0, sizeof(*best_clock));
898 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200899 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800900 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200901 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800902 for (clock.m1 = limit->m1.max;
903 clock.m1 >= limit->m1.min; clock.m1--) {
904 for (clock.m2 = limit->m2.max;
905 clock.m2 >= limit->m2.min; clock.m2--) {
906 for (clock.p1 = limit->p1.max;
907 clock.p1 >= limit->p1.min; clock.p1--) {
908 int this_err;
909
Shaohua Li21778322009-02-23 15:19:16 +0800910 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000911 if (!intel_PLL_is_valid(dev, limit,
912 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800913 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000914
915 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800916 if (this_err < err_most) {
917 *best_clock = clock;
918 err_most = this_err;
919 max_n = clock.n;
920 found = true;
921 }
922 }
923 }
924 }
925 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800926 return found;
927}
Ma Lingd4906092009-03-18 20:13:27 +0800928
Zhenyu Wang2c072452009-06-05 15:38:42 +0800929static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500930intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
931 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800932{
933 struct drm_device *dev = crtc->dev;
934 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800935
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800936 if (target < 200000) {
937 clock.n = 1;
938 clock.p1 = 2;
939 clock.p2 = 10;
940 clock.m1 = 12;
941 clock.m2 = 9;
942 } else {
943 clock.n = 2;
944 clock.p1 = 1;
945 clock.p2 = 10;
946 clock.m1 = 14;
947 clock.m2 = 8;
948 }
949 intel_clock(dev, refclk, &clock);
950 memcpy(best_clock, &clock, sizeof(intel_clock_t));
951 return true;
952}
953
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700954/* DisplayPort has only two frequencies, 162MHz and 270MHz */
955static bool
956intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
957 int target, int refclk, intel_clock_t *best_clock)
958{
Chris Wilson5eddb702010-09-11 13:48:45 +0100959 intel_clock_t clock;
960 if (target < 200000) {
961 clock.p1 = 2;
962 clock.p2 = 10;
963 clock.n = 2;
964 clock.m1 = 23;
965 clock.m2 = 8;
966 } else {
967 clock.p1 = 1;
968 clock.p2 = 10;
969 clock.n = 1;
970 clock.m1 = 14;
971 clock.m2 = 2;
972 }
973 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
974 clock.p = (clock.p1 * clock.p2);
975 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
976 clock.vco = 0;
977 memcpy(best_clock, &clock, sizeof(intel_clock_t));
978 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700979}
980
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700981/**
982 * intel_wait_for_vblank - wait for vblank on a given pipe
983 * @dev: drm device
984 * @pipe: pipe to wait for
985 *
986 * Wait for vblank to occur on a given pipe. Needed for various bits of
987 * mode setting code.
988 */
989void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800990{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700991 struct drm_i915_private *dev_priv = dev->dev_private;
992 int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
993
Chris Wilson300387c2010-09-05 20:25:43 +0100994 /* Clear existing vblank status. Note this will clear any other
995 * sticky status fields as well.
996 *
997 * This races with i915_driver_irq_handler() with the result
998 * that either function could miss a vblank event. Here it is not
999 * fatal, as we will either wait upon the next vblank interrupt or
1000 * timeout. Generally speaking intel_wait_for_vblank() is only
1001 * called during modeset at which time the GPU should be idle and
1002 * should *not* be performing page flips and thus not waiting on
1003 * vblanks...
1004 * Currently, the result of us stealing a vblank from the irq
1005 * handler is that a single frame will be skipped during swapbuffers.
1006 */
1007 I915_WRITE(pipestat_reg,
1008 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1009
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001010 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +01001011 if (wait_for(I915_READ(pipestat_reg) &
1012 PIPE_VBLANK_INTERRUPT_STATUS,
1013 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001014 DRM_DEBUG_KMS("vblank wait timed out\n");
1015}
1016
Keith Packardab7ad7f2010-10-03 00:33:06 -07001017/*
1018 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001019 * @dev: drm device
1020 * @pipe: pipe to wait for
1021 *
1022 * After disabling a pipe, we can't wait for vblank in the usual way,
1023 * spinning on the vblank interrupt status bit, since we won't actually
1024 * see an interrupt when the pipe is disabled.
1025 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001026 * On Gen4 and above:
1027 * wait for the pipe register state bit to turn off
1028 *
1029 * Otherwise:
1030 * wait for the display line value to settle (it usually
1031 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001032 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001033 */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001034void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001035{
1036 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001037
Keith Packardab7ad7f2010-10-03 00:33:06 -07001038 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001039 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001040
Keith Packardab7ad7f2010-10-03 00:33:06 -07001041 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001042 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1043 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -07001044 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1045 } else {
1046 u32 last_line;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001047 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001048 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1049
1050 /* Wait for the display line to settle */
1051 do {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001052 last_line = I915_READ(reg) & DSL_LINEMASK;
Keith Packardab7ad7f2010-10-03 00:33:06 -07001053 mdelay(5);
Chris Wilson58e10eb2010-10-03 10:56:11 +01001054 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -07001055 time_after(timeout, jiffies));
1056 if (time_after(jiffies, timeout))
1057 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1058 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001059}
1060
Jesse Barnesb24e7172011-01-04 15:09:30 -08001061static const char *state_string(bool enabled)
1062{
1063 return enabled ? "on" : "off";
1064}
1065
1066/* Only for pre-ILK configs */
1067static void assert_pll(struct drm_i915_private *dev_priv,
1068 enum pipe pipe, bool state)
1069{
1070 int reg;
1071 u32 val;
1072 bool cur_state;
1073
1074 reg = DPLL(pipe);
1075 val = I915_READ(reg);
1076 cur_state = !!(val & DPLL_VCO_ENABLE);
1077 WARN(cur_state != state,
1078 "PLL state assertion failure (expected %s, current %s)\n",
1079 state_string(state), state_string(cur_state));
1080}
1081#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1082#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1083
Jesse Barnes040484a2011-01-03 12:14:26 -08001084/* For ILK+ */
1085static void assert_pch_pll(struct drm_i915_private *dev_priv,
1086 enum pipe pipe, bool state)
1087{
1088 int reg;
1089 u32 val;
1090 bool cur_state;
1091
1092 reg = PCH_DPLL(pipe);
1093 val = I915_READ(reg);
1094 cur_state = !!(val & DPLL_VCO_ENABLE);
1095 WARN(cur_state != state,
1096 "PCH PLL state assertion failure (expected %s, current %s)\n",
1097 state_string(state), state_string(cur_state));
1098}
1099#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
1100#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
1101
1102static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1103 enum pipe pipe, bool state)
1104{
1105 int reg;
1106 u32 val;
1107 bool cur_state;
1108
1109 reg = FDI_TX_CTL(pipe);
1110 val = I915_READ(reg);
1111 cur_state = !!(val & FDI_TX_ENABLE);
1112 WARN(cur_state != state,
1113 "FDI TX state assertion failure (expected %s, current %s)\n",
1114 state_string(state), state_string(cur_state));
1115}
1116#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1117#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1118
1119static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1120 enum pipe pipe, bool state)
1121{
1122 int reg;
1123 u32 val;
1124 bool cur_state;
1125
1126 reg = FDI_RX_CTL(pipe);
1127 val = I915_READ(reg);
1128 cur_state = !!(val & FDI_RX_ENABLE);
1129 WARN(cur_state != state,
1130 "FDI RX state assertion failure (expected %s, current %s)\n",
1131 state_string(state), state_string(cur_state));
1132}
1133#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1134#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1135
1136static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1137 enum pipe pipe)
1138{
1139 int reg;
1140 u32 val;
1141
1142 /* ILK FDI PLL is always enabled */
1143 if (dev_priv->info->gen == 5)
1144 return;
1145
1146 reg = FDI_TX_CTL(pipe);
1147 val = I915_READ(reg);
1148 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1149}
1150
1151static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1152 enum pipe pipe)
1153{
1154 int reg;
1155 u32 val;
1156
1157 reg = FDI_RX_CTL(pipe);
1158 val = I915_READ(reg);
1159 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1160}
1161
Jesse Barnesea0760c2011-01-04 15:09:32 -08001162static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1163 enum pipe pipe)
1164{
1165 int pp_reg, lvds_reg;
1166 u32 val;
1167 enum pipe panel_pipe = PIPE_A;
1168 bool locked = locked;
1169
1170 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1171 pp_reg = PCH_PP_CONTROL;
1172 lvds_reg = PCH_LVDS;
1173 } else {
1174 pp_reg = PP_CONTROL;
1175 lvds_reg = LVDS;
1176 }
1177
1178 val = I915_READ(pp_reg);
1179 if (!(val & PANEL_POWER_ON) ||
1180 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1181 locked = false;
1182
1183 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1184 panel_pipe = PIPE_B;
1185
1186 WARN(panel_pipe == pipe && locked,
1187 "panel assertion failure, pipe %c regs locked\n",
1188 pipe ? 'B' : 'A');
1189}
1190
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001191static void assert_pipe(struct drm_i915_private *dev_priv,
1192 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001193{
1194 int reg;
1195 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001196 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001197
1198 reg = PIPECONF(pipe);
1199 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001200 cur_state = !!(val & PIPECONF_ENABLE);
1201 WARN(cur_state != state,
1202 "pipe %c assertion failure (expected %s, current %s)\n",
1203 pipe ? 'B' : 'A', state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001204}
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001205#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1206#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001207
1208static void assert_plane_enabled(struct drm_i915_private *dev_priv,
1209 enum plane plane)
1210{
1211 int reg;
1212 u32 val;
1213
1214 reg = DSPCNTR(plane);
1215 val = I915_READ(reg);
1216 WARN(!(val & DISPLAY_PLANE_ENABLE),
1217 "plane %c assertion failure, should be active but is disabled\n",
1218 plane ? 'B' : 'A');
1219}
1220
1221static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1222 enum pipe pipe)
1223{
1224 int reg, i;
1225 u32 val;
1226 int cur_pipe;
1227
1228 /* Need to check both planes against the pipe */
1229 for (i = 0; i < 2; i++) {
1230 reg = DSPCNTR(i);
1231 val = I915_READ(reg);
1232 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1233 DISPPLANE_SEL_PIPE_SHIFT;
1234 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1235 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1236 i, pipe ? 'B' : 'A');
1237 }
1238}
1239
Jesse Barnes92f25842011-01-04 15:09:34 -08001240static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1241{
1242 u32 val;
1243 bool enabled;
1244
1245 val = I915_READ(PCH_DREF_CONTROL);
1246 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1247 DREF_SUPERSPREAD_SOURCE_MASK));
1248 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1249}
1250
1251static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1252 enum pipe pipe)
1253{
1254 int reg;
1255 u32 val;
1256 bool enabled;
1257
1258 reg = TRANSCONF(pipe);
1259 val = I915_READ(reg);
1260 enabled = !!(val & TRANS_ENABLE);
1261 WARN(enabled, "transcoder assertion failed, should be off on pipe %c but is still active\n", pipe ? 'B' :'A');
1262}
1263
Jesse Barnesb24e7172011-01-04 15:09:30 -08001264/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001265 * intel_enable_pll - enable a PLL
1266 * @dev_priv: i915 private structure
1267 * @pipe: pipe PLL to enable
1268 *
1269 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1270 * make sure the PLL reg is writable first though, since the panel write
1271 * protect mechanism may be enabled.
1272 *
1273 * Note! This is for pre-ILK only.
1274 */
1275static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1276{
1277 int reg;
1278 u32 val;
1279
1280 /* No really, not for ILK+ */
1281 BUG_ON(dev_priv->info->gen >= 5);
1282
1283 /* PLL is protected by panel, make sure we can write it */
1284 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1285 assert_panel_unlocked(dev_priv, pipe);
1286
1287 reg = DPLL(pipe);
1288 val = I915_READ(reg);
1289 val |= DPLL_VCO_ENABLE;
1290
1291 /* We do this three times for luck */
1292 I915_WRITE(reg, val);
1293 POSTING_READ(reg);
1294 udelay(150); /* wait for warmup */
1295 I915_WRITE(reg, val);
1296 POSTING_READ(reg);
1297 udelay(150); /* wait for warmup */
1298 I915_WRITE(reg, val);
1299 POSTING_READ(reg);
1300 udelay(150); /* wait for warmup */
1301}
1302
1303/**
1304 * intel_disable_pll - disable a PLL
1305 * @dev_priv: i915 private structure
1306 * @pipe: pipe PLL to disable
1307 *
1308 * Disable the PLL for @pipe, making sure the pipe is off first.
1309 *
1310 * Note! This is for pre-ILK only.
1311 */
1312static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1313{
1314 int reg;
1315 u32 val;
1316
1317 /* Don't disable pipe A or pipe A PLLs if needed */
1318 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1319 return;
1320
1321 /* Make sure the pipe isn't still relying on us */
1322 assert_pipe_disabled(dev_priv, pipe);
1323
1324 reg = DPLL(pipe);
1325 val = I915_READ(reg);
1326 val &= ~DPLL_VCO_ENABLE;
1327 I915_WRITE(reg, val);
1328 POSTING_READ(reg);
1329}
1330
1331/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001332 * intel_enable_pch_pll - enable PCH PLL
1333 * @dev_priv: i915 private structure
1334 * @pipe: pipe PLL to enable
1335 *
1336 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1337 * drives the transcoder clock.
1338 */
1339static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
1340 enum pipe pipe)
1341{
1342 int reg;
1343 u32 val;
1344
1345 /* PCH only available on ILK+ */
1346 BUG_ON(dev_priv->info->gen < 5);
1347
1348 /* PCH refclock must be enabled first */
1349 assert_pch_refclk_enabled(dev_priv);
1350
1351 reg = PCH_DPLL(pipe);
1352 val = I915_READ(reg);
1353 val |= DPLL_VCO_ENABLE;
1354 I915_WRITE(reg, val);
1355 POSTING_READ(reg);
1356 udelay(200);
1357}
1358
1359static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
1360 enum pipe pipe)
1361{
1362 int reg;
1363 u32 val;
1364
1365 /* PCH only available on ILK+ */
1366 BUG_ON(dev_priv->info->gen < 5);
1367
1368 /* Make sure transcoder isn't still depending on us */
1369 assert_transcoder_disabled(dev_priv, pipe);
1370
1371 reg = PCH_DPLL(pipe);
1372 val = I915_READ(reg);
1373 val &= ~DPLL_VCO_ENABLE;
1374 I915_WRITE(reg, val);
1375 POSTING_READ(reg);
1376 udelay(200);
1377}
1378
Jesse Barnes040484a2011-01-03 12:14:26 -08001379static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1380 enum pipe pipe)
1381{
1382 int reg;
1383 u32 val;
1384
1385 /* PCH only available on ILK+ */
1386 BUG_ON(dev_priv->info->gen < 5);
1387
1388 /* Make sure PCH DPLL is enabled */
1389 assert_pch_pll_enabled(dev_priv, pipe);
1390
1391 /* FDI must be feeding us bits for PCH ports */
1392 assert_fdi_tx_enabled(dev_priv, pipe);
1393 assert_fdi_rx_enabled(dev_priv, pipe);
1394
1395 reg = TRANSCONF(pipe);
1396 val = I915_READ(reg);
1397 /*
1398 * make the BPC in transcoder be consistent with
1399 * that in pipeconf reg.
1400 */
1401 val &= ~PIPE_BPC_MASK;
1402 val |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
1403 I915_WRITE(reg, val | TRANS_ENABLE);
1404 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1405 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1406}
1407
1408static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1409 enum pipe pipe)
1410{
1411 int reg;
1412 u32 val;
1413
1414 /* FDI relies on the transcoder */
1415 assert_fdi_tx_disabled(dev_priv, pipe);
1416 assert_fdi_rx_disabled(dev_priv, pipe);
1417
1418 reg = TRANSCONF(pipe);
1419 val = I915_READ(reg);
1420 val &= ~TRANS_ENABLE;
1421 I915_WRITE(reg, val);
1422 /* wait for PCH transcoder off, transcoder state */
1423 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1424 DRM_ERROR("failed to disable transcoder\n");
1425}
1426
Jesse Barnes92f25842011-01-04 15:09:34 -08001427/**
Jesse Barnesb24e7172011-01-04 15:09:30 -08001428 * intel_enable_pipe - enable a pipe, assertiing requirements
1429 * @dev_priv: i915 private structure
1430 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001431 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001432 *
1433 * Enable @pipe, making sure that various hardware specific requirements
1434 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1435 *
1436 * @pipe should be %PIPE_A or %PIPE_B.
1437 *
1438 * Will wait until the pipe is actually running (i.e. first vblank) before
1439 * returning.
1440 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001441static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1442 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001443{
1444 int reg;
1445 u32 val;
1446
1447 /*
1448 * A pipe without a PLL won't actually be able to drive bits from
1449 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1450 * need the check.
1451 */
1452 if (!HAS_PCH_SPLIT(dev_priv->dev))
1453 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001454 else {
1455 if (pch_port) {
1456 /* if driving the PCH, we need FDI enabled */
1457 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1458 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1459 }
1460 /* FIXME: assert CPU port conditions for SNB+ */
1461 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001462
1463 reg = PIPECONF(pipe);
1464 val = I915_READ(reg);
1465 val |= PIPECONF_ENABLE;
1466 I915_WRITE(reg, val);
1467 POSTING_READ(reg);
1468 intel_wait_for_vblank(dev_priv->dev, pipe);
1469}
1470
1471/**
1472 * intel_disable_pipe - disable a pipe, assertiing requirements
1473 * @dev_priv: i915 private structure
1474 * @pipe: pipe to disable
1475 *
1476 * Disable @pipe, making sure that various hardware specific requirements
1477 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1478 *
1479 * @pipe should be %PIPE_A or %PIPE_B.
1480 *
1481 * Will wait until the pipe has shut down before returning.
1482 */
1483static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1484 enum pipe pipe)
1485{
1486 int reg;
1487 u32 val;
1488
1489 /*
1490 * Make sure planes won't keep trying to pump pixels to us,
1491 * or we might hang the display.
1492 */
1493 assert_planes_disabled(dev_priv, pipe);
1494
1495 /* Don't disable pipe A or pipe A PLLs if needed */
1496 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1497 return;
1498
1499 reg = PIPECONF(pipe);
1500 val = I915_READ(reg);
1501 val &= ~PIPECONF_ENABLE;
1502 I915_WRITE(reg, val);
1503 POSTING_READ(reg);
1504 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1505}
1506
1507/**
1508 * intel_enable_plane - enable a display plane on a given pipe
1509 * @dev_priv: i915 private structure
1510 * @plane: plane to enable
1511 * @pipe: pipe being fed
1512 *
1513 * Enable @plane on @pipe, making sure that @pipe is running first.
1514 */
1515static void intel_enable_plane(struct drm_i915_private *dev_priv,
1516 enum plane plane, enum pipe pipe)
1517{
1518 int reg;
1519 u32 val;
1520
1521 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1522 assert_pipe_enabled(dev_priv, pipe);
1523
1524 reg = DSPCNTR(plane);
1525 val = I915_READ(reg);
1526 val |= DISPLAY_PLANE_ENABLE;
1527 I915_WRITE(reg, val);
1528 POSTING_READ(reg);
1529 intel_wait_for_vblank(dev_priv->dev, pipe);
1530}
1531
1532/*
1533 * Plane regs are double buffered, going from enabled->disabled needs a
1534 * trigger in order to latch. The display address reg provides this.
1535 */
1536static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1537 enum plane plane)
1538{
1539 u32 reg = DSPADDR(plane);
1540 I915_WRITE(reg, I915_READ(reg));
1541}
1542
1543/**
1544 * intel_disable_plane - disable a display plane
1545 * @dev_priv: i915 private structure
1546 * @plane: plane to disable
1547 * @pipe: pipe consuming the data
1548 *
1549 * Disable @plane; should be an independent operation.
1550 */
1551static void intel_disable_plane(struct drm_i915_private *dev_priv,
1552 enum plane plane, enum pipe pipe)
1553{
1554 int reg;
1555 u32 val;
1556
1557 reg = DSPCNTR(plane);
1558 val = I915_READ(reg);
1559 val &= ~DISPLAY_PLANE_ENABLE;
1560 I915_WRITE(reg, val);
1561 POSTING_READ(reg);
1562 intel_flush_display_plane(dev_priv, plane);
1563 intel_wait_for_vblank(dev_priv->dev, pipe);
1564}
1565
Jesse Barnes80824002009-09-10 15:28:06 -07001566static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1567{
1568 struct drm_device *dev = crtc->dev;
1569 struct drm_i915_private *dev_priv = dev->dev_private;
1570 struct drm_framebuffer *fb = crtc->fb;
1571 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001572 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes80824002009-09-10 15:28:06 -07001573 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1574 int plane, i;
1575 u32 fbc_ctl, fbc_ctl2;
1576
Chris Wilsonbed4a672010-09-11 10:47:47 +01001577 if (fb->pitch == dev_priv->cfb_pitch &&
Chris Wilson05394f32010-11-08 19:18:58 +00001578 obj->fence_reg == dev_priv->cfb_fence &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001579 intel_crtc->plane == dev_priv->cfb_plane &&
1580 I915_READ(FBC_CONTROL) & FBC_CTL_EN)
1581 return;
1582
1583 i8xx_disable_fbc(dev);
1584
Jesse Barnes80824002009-09-10 15:28:06 -07001585 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1586
1587 if (fb->pitch < dev_priv->cfb_pitch)
1588 dev_priv->cfb_pitch = fb->pitch;
1589
1590 /* FBC_CTL wants 64B units */
1591 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001592 dev_priv->cfb_fence = obj->fence_reg;
Jesse Barnes80824002009-09-10 15:28:06 -07001593 dev_priv->cfb_plane = intel_crtc->plane;
1594 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1595
1596 /* Clear old tags */
1597 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1598 I915_WRITE(FBC_TAG + (i * 4), 0);
1599
1600 /* Set it up... */
1601 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
Chris Wilson05394f32010-11-08 19:18:58 +00001602 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes80824002009-09-10 15:28:06 -07001603 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1604 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1605 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1606
1607 /* enable it... */
1608 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001609 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001610 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001611 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1612 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
Chris Wilson05394f32010-11-08 19:18:58 +00001613 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes80824002009-09-10 15:28:06 -07001614 fbc_ctl |= dev_priv->cfb_fence;
1615 I915_WRITE(FBC_CONTROL, fbc_ctl);
1616
Zhao Yakui28c97732009-10-09 11:39:41 +08001617 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Chris Wilson5eddb702010-09-11 13:48:45 +01001618 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001619}
1620
1621void i8xx_disable_fbc(struct drm_device *dev)
1622{
1623 struct drm_i915_private *dev_priv = dev->dev_private;
1624 u32 fbc_ctl;
1625
1626 /* Disable compression */
1627 fbc_ctl = I915_READ(FBC_CONTROL);
Chris Wilsona5cad622010-09-22 13:15:10 +01001628 if ((fbc_ctl & FBC_CTL_EN) == 0)
1629 return;
1630
Jesse Barnes80824002009-09-10 15:28:06 -07001631 fbc_ctl &= ~FBC_CTL_EN;
1632 I915_WRITE(FBC_CONTROL, fbc_ctl);
1633
1634 /* Wait for compressing bit to clear */
Chris Wilson481b6af2010-08-23 17:43:35 +01001635 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
Chris Wilson913d8d12010-08-07 11:01:35 +01001636 DRM_DEBUG_KMS("FBC idle timed out\n");
1637 return;
Jesse Barnes9517a922010-05-21 09:40:45 -07001638 }
Jesse Barnes80824002009-09-10 15:28:06 -07001639
Zhao Yakui28c97732009-10-09 11:39:41 +08001640 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001641}
1642
Adam Jacksonee5382a2010-04-23 11:17:39 -04001643static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001644{
Jesse Barnes80824002009-09-10 15:28:06 -07001645 struct drm_i915_private *dev_priv = dev->dev_private;
1646
1647 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1648}
1649
Jesse Barnes74dff282009-09-14 15:39:40 -07001650static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1651{
1652 struct drm_device *dev = crtc->dev;
1653 struct drm_i915_private *dev_priv = dev->dev_private;
1654 struct drm_framebuffer *fb = crtc->fb;
1655 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001656 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes74dff282009-09-14 15:39:40 -07001657 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001658 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001659 unsigned long stall_watermark = 200;
1660 u32 dpfc_ctl;
1661
Chris Wilsonbed4a672010-09-11 10:47:47 +01001662 dpfc_ctl = I915_READ(DPFC_CONTROL);
1663 if (dpfc_ctl & DPFC_CTL_EN) {
1664 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
Chris Wilson05394f32010-11-08 19:18:58 +00001665 dev_priv->cfb_fence == obj->fence_reg &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001666 dev_priv->cfb_plane == intel_crtc->plane &&
1667 dev_priv->cfb_y == crtc->y)
1668 return;
1669
1670 I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1671 POSTING_READ(DPFC_CONTROL);
1672 intel_wait_for_vblank(dev, intel_crtc->pipe);
1673 }
1674
Jesse Barnes74dff282009-09-14 15:39:40 -07001675 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001676 dev_priv->cfb_fence = obj->fence_reg;
Jesse Barnes74dff282009-09-14 15:39:40 -07001677 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001678 dev_priv->cfb_y = crtc->y;
Jesse Barnes74dff282009-09-14 15:39:40 -07001679
1680 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
Chris Wilson05394f32010-11-08 19:18:58 +00001681 if (obj->tiling_mode != I915_TILING_NONE) {
Jesse Barnes74dff282009-09-14 15:39:40 -07001682 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1683 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1684 } else {
1685 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1686 }
1687
Jesse Barnes74dff282009-09-14 15:39:40 -07001688 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1689 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1690 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1691 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1692
1693 /* enable it... */
1694 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1695
Zhao Yakui28c97732009-10-09 11:39:41 +08001696 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001697}
1698
1699void g4x_disable_fbc(struct drm_device *dev)
1700{
1701 struct drm_i915_private *dev_priv = dev->dev_private;
1702 u32 dpfc_ctl;
1703
1704 /* Disable compression */
1705 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001706 if (dpfc_ctl & DPFC_CTL_EN) {
1707 dpfc_ctl &= ~DPFC_CTL_EN;
1708 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001709
Chris Wilsonbed4a672010-09-11 10:47:47 +01001710 DRM_DEBUG_KMS("disabled FBC\n");
1711 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001712}
1713
Adam Jacksonee5382a2010-04-23 11:17:39 -04001714static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001715{
Jesse Barnes74dff282009-09-14 15:39:40 -07001716 struct drm_i915_private *dev_priv = dev->dev_private;
1717
1718 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1719}
1720
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001721static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1722{
1723 struct drm_device *dev = crtc->dev;
1724 struct drm_i915_private *dev_priv = dev->dev_private;
1725 struct drm_framebuffer *fb = crtc->fb;
1726 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001727 struct drm_i915_gem_object *obj = intel_fb->obj;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001728 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001729 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001730 unsigned long stall_watermark = 200;
1731 u32 dpfc_ctl;
1732
Chris Wilsonbed4a672010-09-11 10:47:47 +01001733 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1734 if (dpfc_ctl & DPFC_CTL_EN) {
1735 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
Chris Wilson05394f32010-11-08 19:18:58 +00001736 dev_priv->cfb_fence == obj->fence_reg &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001737 dev_priv->cfb_plane == intel_crtc->plane &&
Chris Wilson05394f32010-11-08 19:18:58 +00001738 dev_priv->cfb_offset == obj->gtt_offset &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001739 dev_priv->cfb_y == crtc->y)
1740 return;
1741
1742 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1743 POSTING_READ(ILK_DPFC_CONTROL);
1744 intel_wait_for_vblank(dev, intel_crtc->pipe);
1745 }
1746
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001747 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001748 dev_priv->cfb_fence = obj->fence_reg;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001749 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilson05394f32010-11-08 19:18:58 +00001750 dev_priv->cfb_offset = obj->gtt_offset;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001751 dev_priv->cfb_y = crtc->y;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001752
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001753 dpfc_ctl &= DPFC_RESERVED;
1754 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
Chris Wilson05394f32010-11-08 19:18:58 +00001755 if (obj->tiling_mode != I915_TILING_NONE) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001756 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1757 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1758 } else {
1759 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1760 }
1761
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001762 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1763 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1764 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1765 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Chris Wilson05394f32010-11-08 19:18:58 +00001766 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001767 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001768 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001769
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001770 if (IS_GEN6(dev)) {
1771 I915_WRITE(SNB_DPFC_CTL_SA,
1772 SNB_CPU_FENCE_ENABLE | dev_priv->cfb_fence);
1773 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
1774 }
1775
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001776 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1777}
1778
1779void ironlake_disable_fbc(struct drm_device *dev)
1780{
1781 struct drm_i915_private *dev_priv = dev->dev_private;
1782 u32 dpfc_ctl;
1783
1784 /* Disable compression */
1785 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001786 if (dpfc_ctl & DPFC_CTL_EN) {
1787 dpfc_ctl &= ~DPFC_CTL_EN;
1788 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001789
Chris Wilsonbed4a672010-09-11 10:47:47 +01001790 DRM_DEBUG_KMS("disabled FBC\n");
1791 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001792}
1793
1794static bool ironlake_fbc_enabled(struct drm_device *dev)
1795{
1796 struct drm_i915_private *dev_priv = dev->dev_private;
1797
1798 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1799}
1800
Adam Jacksonee5382a2010-04-23 11:17:39 -04001801bool intel_fbc_enabled(struct drm_device *dev)
1802{
1803 struct drm_i915_private *dev_priv = dev->dev_private;
1804
1805 if (!dev_priv->display.fbc_enabled)
1806 return false;
1807
1808 return dev_priv->display.fbc_enabled(dev);
1809}
1810
1811void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1812{
1813 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1814
1815 if (!dev_priv->display.enable_fbc)
1816 return;
1817
1818 dev_priv->display.enable_fbc(crtc, interval);
1819}
1820
1821void intel_disable_fbc(struct drm_device *dev)
1822{
1823 struct drm_i915_private *dev_priv = dev->dev_private;
1824
1825 if (!dev_priv->display.disable_fbc)
1826 return;
1827
1828 dev_priv->display.disable_fbc(dev);
1829}
1830
Jesse Barnes80824002009-09-10 15:28:06 -07001831/**
1832 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001833 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001834 *
1835 * Set up the framebuffer compression hardware at mode set time. We
1836 * enable it if possible:
1837 * - plane A only (on pre-965)
1838 * - no pixel mulitply/line duplication
1839 * - no alpha buffer discard
1840 * - no dual wide
1841 * - framebuffer <= 2048 in width, 1536 in height
1842 *
1843 * We can't assume that any compression will take place (worst case),
1844 * so the compressed buffer has to be the same size as the uncompressed
1845 * one. It also must reside (along with the line length buffer) in
1846 * stolen memory.
1847 *
1848 * We need to enable/disable FBC on a global basis.
1849 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001850static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001851{
Jesse Barnes80824002009-09-10 15:28:06 -07001852 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001853 struct drm_crtc *crtc = NULL, *tmp_crtc;
1854 struct intel_crtc *intel_crtc;
1855 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001856 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001857 struct drm_i915_gem_object *obj;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001858
1859 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001860
1861 if (!i915_powersave)
1862 return;
1863
Adam Jacksonee5382a2010-04-23 11:17:39 -04001864 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001865 return;
1866
Jesse Barnes80824002009-09-10 15:28:06 -07001867 /*
1868 * If FBC is already on, we just have to verify that we can
1869 * keep it that way...
1870 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001871 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001872 * - changing FBC params (stride, fence, mode)
1873 * - new fb is too large to fit in compressed buffer
1874 * - going to an unsupported config (interlace, pixel multiply, etc.)
1875 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001876 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001877 if (tmp_crtc->enabled) {
1878 if (crtc) {
1879 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1880 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1881 goto out_disable;
1882 }
1883 crtc = tmp_crtc;
1884 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07001885 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001886
1887 if (!crtc || crtc->fb == NULL) {
1888 DRM_DEBUG_KMS("no output, disabling\n");
1889 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001890 goto out_disable;
1891 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001892
1893 intel_crtc = to_intel_crtc(crtc);
1894 fb = crtc->fb;
1895 intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001896 obj = intel_fb->obj;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001897
Chris Wilson05394f32010-11-08 19:18:58 +00001898 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001899 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01001900 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001901 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001902 goto out_disable;
1903 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001904 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1905 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001906 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01001907 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001908 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001909 goto out_disable;
1910 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001911 if ((crtc->mode.hdisplay > 2048) ||
1912 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001913 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001914 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001915 goto out_disable;
1916 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001917 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001918 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001919 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001920 goto out_disable;
1921 }
Chris Wilson05394f32010-11-08 19:18:58 +00001922 if (obj->tiling_mode != I915_TILING_X) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001923 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001924 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001925 goto out_disable;
1926 }
1927
Jason Wesselc924b932010-08-05 09:22:32 -05001928 /* If the kernel debugger is active, always disable compression */
1929 if (in_dbg_master())
1930 goto out_disable;
1931
Chris Wilsonbed4a672010-09-11 10:47:47 +01001932 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001933 return;
1934
1935out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001936 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001937 if (intel_fbc_enabled(dev)) {
1938 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001939 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001940 }
Jesse Barnes80824002009-09-10 15:28:06 -07001941}
1942
Chris Wilson127bd2a2010-07-23 23:32:05 +01001943int
Chris Wilson48b956c2010-09-14 12:50:34 +01001944intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001945 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001946 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001947{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001948 u32 alignment;
1949 int ret;
1950
Chris Wilson05394f32010-11-08 19:18:58 +00001951 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001952 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001953 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1954 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001955 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001956 alignment = 4 * 1024;
1957 else
1958 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001959 break;
1960 case I915_TILING_X:
1961 /* pin() will align the object as required by fence */
1962 alignment = 0;
1963 break;
1964 case I915_TILING_Y:
1965 /* FIXME: Is this true? */
1966 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1967 return -EINVAL;
1968 default:
1969 BUG();
1970 }
1971
Daniel Vetter75e9e912010-11-04 17:11:09 +01001972 ret = i915_gem_object_pin(obj, alignment, true);
Chris Wilson48b956c2010-09-14 12:50:34 +01001973 if (ret)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001974 return ret;
1975
Chris Wilson48b956c2010-09-14 12:50:34 +01001976 ret = i915_gem_object_set_to_display_plane(obj, pipelined);
1977 if (ret)
1978 goto err_unpin;
Chris Wilson72133422010-09-13 23:56:38 +01001979
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001980 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1981 * fence, whereas 965+ only requires a fence if using
1982 * framebuffer compression. For simplicity, we always install
1983 * a fence as the cost is not that onerous.
1984 */
Chris Wilson05394f32010-11-08 19:18:58 +00001985 if (obj->tiling_mode != I915_TILING_NONE) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00001986 ret = i915_gem_object_get_fence(obj, pipelined, false);
Chris Wilson48b956c2010-09-14 12:50:34 +01001987 if (ret)
1988 goto err_unpin;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001989 }
1990
1991 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001992
1993err_unpin:
1994 i915_gem_object_unpin(obj);
1995 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001996}
1997
Jesse Barnes81255562010-08-02 12:07:50 -07001998/* Assume fb object is pinned & idle & fenced and just update base pointers */
1999static int
2000intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -05002001 int x, int y, enum mode_set_atomic state)
Jesse Barnes81255562010-08-02 12:07:50 -07002002{
2003 struct drm_device *dev = crtc->dev;
2004 struct drm_i915_private *dev_priv = dev->dev_private;
2005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2006 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002007 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002008 int plane = intel_crtc->plane;
2009 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002010 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002011 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002012
2013 switch (plane) {
2014 case 0:
2015 case 1:
2016 break;
2017 default:
2018 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2019 return -EINVAL;
2020 }
2021
2022 intel_fb = to_intel_framebuffer(fb);
2023 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002024
Chris Wilson5eddb702010-09-11 13:48:45 +01002025 reg = DSPCNTR(plane);
2026 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002027 /* Mask out pixel format bits in case we change it */
2028 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2029 switch (fb->bits_per_pixel) {
2030 case 8:
2031 dspcntr |= DISPPLANE_8BPP;
2032 break;
2033 case 16:
2034 if (fb->depth == 15)
2035 dspcntr |= DISPPLANE_15_16BPP;
2036 else
2037 dspcntr |= DISPPLANE_16BPP;
2038 break;
2039 case 24:
2040 case 32:
2041 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2042 break;
2043 default:
2044 DRM_ERROR("Unknown color depth\n");
2045 return -EINVAL;
2046 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002047 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002048 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002049 dspcntr |= DISPPLANE_TILED;
2050 else
2051 dspcntr &= ~DISPPLANE_TILED;
2052 }
2053
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002054 if (HAS_PCH_SPLIT(dev))
Jesse Barnes81255562010-08-02 12:07:50 -07002055 /* must disable */
2056 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2057
Chris Wilson5eddb702010-09-11 13:48:45 +01002058 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002059
Chris Wilson05394f32010-11-08 19:18:58 +00002060 Start = obj->gtt_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002061 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
2062
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002063 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2064 Start, Offset, x, y, fb->pitch);
Chris Wilson5eddb702010-09-11 13:48:45 +01002065 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002066 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002067 I915_WRITE(DSPSURF(plane), Start);
2068 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2069 I915_WRITE(DSPADDR(plane), Offset);
2070 } else
2071 I915_WRITE(DSPADDR(plane), Start + Offset);
2072 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002073
Chris Wilsonbed4a672010-09-11 10:47:47 +01002074 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002075 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002076
2077 return 0;
2078}
2079
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002080static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002081intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2082 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002083{
2084 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002085 struct drm_i915_master_private *master_priv;
2086 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002087 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002088
2089 /* no fb bound */
2090 if (!crtc->fb) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002091 DRM_DEBUG_KMS("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002092 return 0;
2093 }
2094
Chris Wilson265db952010-09-20 15:41:01 +01002095 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002096 case 0:
2097 case 1:
2098 break;
2099 default:
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002100 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002101 }
2102
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002103 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002104 ret = intel_pin_and_fence_fb_obj(dev,
2105 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002106 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002107 if (ret != 0) {
2108 mutex_unlock(&dev->struct_mutex);
2109 return ret;
2110 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002111
Chris Wilson265db952010-09-20 15:41:01 +01002112 if (old_fb) {
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002113 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002114 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
Chris Wilson265db952010-09-20 15:41:01 +01002115
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002116 wait_event(dev_priv->pending_flip_queue,
Chris Wilson05394f32010-11-08 19:18:58 +00002117 atomic_read(&obj->pending_flip) == 0);
Chris Wilson85345512010-11-13 09:49:11 +00002118
2119 /* Big Hammer, we also need to ensure that any pending
2120 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2121 * current scanout is retired before unpinning the old
2122 * framebuffer.
2123 */
Chris Wilson05394f32010-11-08 19:18:58 +00002124 ret = i915_gem_object_flush_gpu(obj, false);
Chris Wilson85345512010-11-13 09:49:11 +00002125 if (ret) {
2126 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
2127 mutex_unlock(&dev->struct_mutex);
2128 return ret;
2129 }
Chris Wilson265db952010-09-20 15:41:01 +01002130 }
2131
Jason Wessel21c74a82010-10-13 14:09:44 -05002132 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
2133 LEAVE_ATOMIC_MODE_SET);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002134 if (ret) {
Chris Wilson265db952010-09-20 15:41:01 +01002135 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002136 mutex_unlock(&dev->struct_mutex);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002137 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002138 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002139
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002140 if (old_fb) {
2141 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson265db952010-09-20 15:41:01 +01002142 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002143 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002144
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002145 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002146
2147 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002148 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002149
2150 master_priv = dev->primary->master->driver_priv;
2151 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002152 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002153
Chris Wilson265db952010-09-20 15:41:01 +01002154 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002155 master_priv->sarea_priv->pipeB_x = x;
2156 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002157 } else {
2158 master_priv->sarea_priv->pipeA_x = x;
2159 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002160 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002161
2162 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002163}
2164
Chris Wilson5eddb702010-09-11 13:48:45 +01002165static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002166{
2167 struct drm_device *dev = crtc->dev;
2168 struct drm_i915_private *dev_priv = dev->dev_private;
2169 u32 dpa_ctl;
2170
Zhao Yakui28c97732009-10-09 11:39:41 +08002171 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002172 dpa_ctl = I915_READ(DP_A);
2173 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2174
2175 if (clock < 200000) {
2176 u32 temp;
2177 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2178 /* workaround for 160Mhz:
2179 1) program 0x4600c bits 15:0 = 0x8124
2180 2) program 0x46010 bit 0 = 1
2181 3) program 0x46034 bit 24 = 1
2182 4) program 0x64000 bit 14 = 1
2183 */
2184 temp = I915_READ(0x4600c);
2185 temp &= 0xffff0000;
2186 I915_WRITE(0x4600c, temp | 0x8124);
2187
2188 temp = I915_READ(0x46010);
2189 I915_WRITE(0x46010, temp | 1);
2190
2191 temp = I915_READ(0x46034);
2192 I915_WRITE(0x46034, temp | (1 << 24));
2193 } else {
2194 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2195 }
2196 I915_WRITE(DP_A, dpa_ctl);
2197
Chris Wilson5eddb702010-09-11 13:48:45 +01002198 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002199 udelay(500);
2200}
2201
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002202static void intel_fdi_normal_train(struct drm_crtc *crtc)
2203{
2204 struct drm_device *dev = crtc->dev;
2205 struct drm_i915_private *dev_priv = dev->dev_private;
2206 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2207 int pipe = intel_crtc->pipe;
2208 u32 reg, temp;
2209
2210 /* enable normal train */
2211 reg = FDI_TX_CTL(pipe);
2212 temp = I915_READ(reg);
2213 temp &= ~FDI_LINK_TRAIN_NONE;
2214 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2215 I915_WRITE(reg, temp);
2216
2217 reg = FDI_RX_CTL(pipe);
2218 temp = I915_READ(reg);
2219 if (HAS_PCH_CPT(dev)) {
2220 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2221 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2222 } else {
2223 temp &= ~FDI_LINK_TRAIN_NONE;
2224 temp |= FDI_LINK_TRAIN_NONE;
2225 }
2226 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2227
2228 /* wait one idle pattern time */
2229 POSTING_READ(reg);
2230 udelay(1000);
2231}
2232
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002233/* The FDI link training functions for ILK/Ibexpeak. */
2234static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2235{
2236 struct drm_device *dev = crtc->dev;
2237 struct drm_i915_private *dev_priv = dev->dev_private;
2238 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2239 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002240 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002241 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002242
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002243 /* FDI needs bits from pipe & plane first */
2244 assert_pipe_enabled(dev_priv, pipe);
2245 assert_plane_enabled(dev_priv, plane);
2246
Adam Jacksone1a44742010-06-25 15:32:14 -04002247 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2248 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002249 reg = FDI_RX_IMR(pipe);
2250 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002251 temp &= ~FDI_RX_SYMBOL_LOCK;
2252 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002253 I915_WRITE(reg, temp);
2254 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002255 udelay(150);
2256
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002257 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002258 reg = FDI_TX_CTL(pipe);
2259 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002260 temp &= ~(7 << 19);
2261 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002262 temp &= ~FDI_LINK_TRAIN_NONE;
2263 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002264 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002265
Chris Wilson5eddb702010-09-11 13:48:45 +01002266 reg = FDI_RX_CTL(pipe);
2267 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002268 temp &= ~FDI_LINK_TRAIN_NONE;
2269 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002270 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2271
2272 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002273 udelay(150);
2274
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002275 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002276 if (HAS_PCH_IBX(dev)) {
2277 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2278 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2279 FDI_RX_PHASE_SYNC_POINTER_EN);
2280 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002281
Chris Wilson5eddb702010-09-11 13:48:45 +01002282 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002283 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002284 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002285 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2286
2287 if ((temp & FDI_RX_BIT_LOCK)) {
2288 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002289 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002290 break;
2291 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002292 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002293 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002294 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002295
2296 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002297 reg = FDI_TX_CTL(pipe);
2298 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002299 temp &= ~FDI_LINK_TRAIN_NONE;
2300 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002301 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002302
Chris Wilson5eddb702010-09-11 13:48:45 +01002303 reg = FDI_RX_CTL(pipe);
2304 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002305 temp &= ~FDI_LINK_TRAIN_NONE;
2306 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002307 I915_WRITE(reg, temp);
2308
2309 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002310 udelay(150);
2311
Chris Wilson5eddb702010-09-11 13:48:45 +01002312 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002313 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002314 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002315 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2316
2317 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002318 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002319 DRM_DEBUG_KMS("FDI train 2 done.\n");
2320 break;
2321 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002322 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002323 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002324 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002325
2326 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002327
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002328}
2329
Chris Wilson5eddb702010-09-11 13:48:45 +01002330static const int const snb_b_fdi_train_param [] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002331 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2332 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2333 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2334 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2335};
2336
2337/* The FDI link training functions for SNB/Cougarpoint. */
2338static void gen6_fdi_link_train(struct drm_crtc *crtc)
2339{
2340 struct drm_device *dev = crtc->dev;
2341 struct drm_i915_private *dev_priv = dev->dev_private;
2342 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2343 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002344 u32 reg, temp, i;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002345
Adam Jacksone1a44742010-06-25 15:32:14 -04002346 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2347 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002348 reg = FDI_RX_IMR(pipe);
2349 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002350 temp &= ~FDI_RX_SYMBOL_LOCK;
2351 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002352 I915_WRITE(reg, temp);
2353
2354 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002355 udelay(150);
2356
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002357 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002358 reg = FDI_TX_CTL(pipe);
2359 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002360 temp &= ~(7 << 19);
2361 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002362 temp &= ~FDI_LINK_TRAIN_NONE;
2363 temp |= FDI_LINK_TRAIN_PATTERN_1;
2364 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2365 /* SNB-B */
2366 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002367 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002368
Chris Wilson5eddb702010-09-11 13:48:45 +01002369 reg = FDI_RX_CTL(pipe);
2370 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002371 if (HAS_PCH_CPT(dev)) {
2372 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2373 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2374 } else {
2375 temp &= ~FDI_LINK_TRAIN_NONE;
2376 temp |= FDI_LINK_TRAIN_PATTERN_1;
2377 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002378 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2379
2380 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002381 udelay(150);
2382
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002383 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002384 reg = FDI_TX_CTL(pipe);
2385 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002386 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2387 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002388 I915_WRITE(reg, temp);
2389
2390 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002391 udelay(500);
2392
Chris Wilson5eddb702010-09-11 13:48:45 +01002393 reg = FDI_RX_IIR(pipe);
2394 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002395 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2396
2397 if (temp & FDI_RX_BIT_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002398 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002399 DRM_DEBUG_KMS("FDI train 1 done.\n");
2400 break;
2401 }
2402 }
2403 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002404 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002405
2406 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002407 reg = FDI_TX_CTL(pipe);
2408 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002409 temp &= ~FDI_LINK_TRAIN_NONE;
2410 temp |= FDI_LINK_TRAIN_PATTERN_2;
2411 if (IS_GEN6(dev)) {
2412 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2413 /* SNB-B */
2414 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2415 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002416 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002417
Chris Wilson5eddb702010-09-11 13:48:45 +01002418 reg = FDI_RX_CTL(pipe);
2419 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002420 if (HAS_PCH_CPT(dev)) {
2421 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2422 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2423 } else {
2424 temp &= ~FDI_LINK_TRAIN_NONE;
2425 temp |= FDI_LINK_TRAIN_PATTERN_2;
2426 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002427 I915_WRITE(reg, temp);
2428
2429 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002430 udelay(150);
2431
2432 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002433 reg = FDI_TX_CTL(pipe);
2434 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002435 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2436 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002437 I915_WRITE(reg, temp);
2438
2439 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002440 udelay(500);
2441
Chris Wilson5eddb702010-09-11 13:48:45 +01002442 reg = FDI_RX_IIR(pipe);
2443 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002444 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2445
2446 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002447 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002448 DRM_DEBUG_KMS("FDI train 2 done.\n");
2449 break;
2450 }
2451 }
2452 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002453 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002454
2455 DRM_DEBUG_KMS("FDI train done.\n");
2456}
2457
Jesse Barnes0e23b992010-09-10 11:10:00 -07002458static void ironlake_fdi_enable(struct drm_crtc *crtc)
2459{
2460 struct drm_device *dev = crtc->dev;
2461 struct drm_i915_private *dev_priv = dev->dev_private;
2462 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2463 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002464 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002465
Jesse Barnesc64e3112010-09-10 11:27:03 -07002466 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002467 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2468 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002469
Jesse Barnes0e23b992010-09-10 11:10:00 -07002470 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002471 reg = FDI_RX_CTL(pipe);
2472 temp = I915_READ(reg);
2473 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002474 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002475 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2476 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2477
2478 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002479 udelay(200);
2480
2481 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002482 temp = I915_READ(reg);
2483 I915_WRITE(reg, temp | FDI_PCDCLK);
2484
2485 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002486 udelay(200);
2487
2488 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01002489 reg = FDI_TX_CTL(pipe);
2490 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002491 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002492 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2493
2494 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002495 udelay(100);
2496 }
2497}
2498
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002499static void ironlake_fdi_disable(struct drm_crtc *crtc)
2500{
2501 struct drm_device *dev = crtc->dev;
2502 struct drm_i915_private *dev_priv = dev->dev_private;
2503 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2504 int pipe = intel_crtc->pipe;
2505 u32 reg, temp;
2506
2507 /* disable CPU FDI tx and PCH FDI rx */
2508 reg = FDI_TX_CTL(pipe);
2509 temp = I915_READ(reg);
2510 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2511 POSTING_READ(reg);
2512
2513 reg = FDI_RX_CTL(pipe);
2514 temp = I915_READ(reg);
2515 temp &= ~(0x7 << 16);
2516 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2517 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2518
2519 POSTING_READ(reg);
2520 udelay(100);
2521
2522 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002523 if (HAS_PCH_IBX(dev)) {
2524 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002525 I915_WRITE(FDI_RX_CHICKEN(pipe),
2526 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002527 ~FDI_RX_PHASE_SYNC_POINTER_EN));
2528 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002529
2530 /* still set train pattern 1 */
2531 reg = FDI_TX_CTL(pipe);
2532 temp = I915_READ(reg);
2533 temp &= ~FDI_LINK_TRAIN_NONE;
2534 temp |= FDI_LINK_TRAIN_PATTERN_1;
2535 I915_WRITE(reg, temp);
2536
2537 reg = FDI_RX_CTL(pipe);
2538 temp = I915_READ(reg);
2539 if (HAS_PCH_CPT(dev)) {
2540 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2541 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2542 } else {
2543 temp &= ~FDI_LINK_TRAIN_NONE;
2544 temp |= FDI_LINK_TRAIN_PATTERN_1;
2545 }
2546 /* BPC in FDI rx is consistent with that in PIPECONF */
2547 temp &= ~(0x07 << 16);
2548 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2549 I915_WRITE(reg, temp);
2550
2551 POSTING_READ(reg);
2552 udelay(100);
2553}
2554
Chris Wilson6b383a72010-09-13 13:54:26 +01002555/*
2556 * When we disable a pipe, we need to clear any pending scanline wait events
2557 * to avoid hanging the ring, which we assume we are waiting on.
2558 */
2559static void intel_clear_scanline_wait(struct drm_device *dev)
2560{
2561 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8168bd42010-11-11 17:54:52 +00002562 struct intel_ring_buffer *ring;
Chris Wilson6b383a72010-09-13 13:54:26 +01002563 u32 tmp;
2564
2565 if (IS_GEN2(dev))
2566 /* Can't break the hang on i8xx */
2567 return;
2568
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002569 ring = LP_RING(dev_priv);
Chris Wilson8168bd42010-11-11 17:54:52 +00002570 tmp = I915_READ_CTL(ring);
2571 if (tmp & RING_WAIT)
2572 I915_WRITE_CTL(ring, tmp);
Chris Wilson6b383a72010-09-13 13:54:26 +01002573}
2574
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002575static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2576{
Chris Wilson05394f32010-11-08 19:18:58 +00002577 struct drm_i915_gem_object *obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002578 struct drm_i915_private *dev_priv;
2579
2580 if (crtc->fb == NULL)
2581 return;
2582
Chris Wilson05394f32010-11-08 19:18:58 +00002583 obj = to_intel_framebuffer(crtc->fb)->obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002584 dev_priv = crtc->dev->dev_private;
2585 wait_event(dev_priv->pending_flip_queue,
Chris Wilson05394f32010-11-08 19:18:58 +00002586 atomic_read(&obj->pending_flip) == 0);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002587}
2588
Jesse Barnes040484a2011-01-03 12:14:26 -08002589static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2590{
2591 struct drm_device *dev = crtc->dev;
2592 struct drm_mode_config *mode_config = &dev->mode_config;
2593 struct intel_encoder *encoder;
2594
2595 /*
2596 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2597 * must be driven by its own crtc; no sharing is possible.
2598 */
2599 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2600 if (encoder->base.crtc != crtc)
2601 continue;
2602
2603 switch (encoder->type) {
2604 case INTEL_OUTPUT_EDP:
2605 if (!intel_encoder_is_pch_edp(&encoder->base))
2606 return false;
2607 continue;
2608 }
2609 }
2610
2611 return true;
2612}
2613
Jesse Barnes6be4a602010-09-10 10:26:01 -07002614static void ironlake_crtc_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002615{
2616 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002617 struct drm_i915_private *dev_priv = dev->dev_private;
2618 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2619 int pipe = intel_crtc->pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002620 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002621 u32 reg, temp;
Jesse Barnes040484a2011-01-03 12:14:26 -08002622 bool is_pch_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002623
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002624 if (intel_crtc->active)
2625 return;
2626
2627 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01002628 intel_update_watermarks(dev);
2629
Jesse Barnes6be4a602010-09-10 10:26:01 -07002630 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2631 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01002632 if ((temp & LVDS_PORT_EN) == 0)
Jesse Barnes6be4a602010-09-10 10:26:01 -07002633 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002634 }
2635
Jesse Barnes0e23b992010-09-10 11:10:00 -07002636 ironlake_fdi_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002637
2638 /* Enable panel fitting for LVDS */
2639 if (dev_priv->pch_pf_size &&
Jesse Barnes1d850362010-10-07 16:01:10 -07002640 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
Jesse Barnes6be4a602010-09-10 10:26:01 -07002641 /* Force use of hard-coded filter coefficients
2642 * as some pre-programmed values are broken,
2643 * e.g. x201.
2644 */
2645 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
2646 PF_ENABLE | PF_FILTER_MED_3x3);
2647 I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
2648 dev_priv->pch_pf_pos);
2649 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
2650 dev_priv->pch_pf_size);
2651 }
2652
Jesse Barnes040484a2011-01-03 12:14:26 -08002653 is_pch_port = intel_crtc_driving_pch(crtc);
2654
2655 intel_enable_pipe(dev_priv, pipe, is_pch_port);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002656 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002657
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002658 /* For PCH output, training FDI link */
2659 if (IS_GEN6(dev))
2660 gen6_fdi_link_train(crtc);
2661 else
2662 ironlake_fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002663
Jesse Barnes92f25842011-01-04 15:09:34 -08002664 intel_enable_pch_pll(dev_priv, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002665
2666 if (HAS_PCH_CPT(dev)) {
2667 /* Be sure PCH DPLL SEL is set */
2668 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002669 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002670 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002671 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002672 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2673 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002674 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002675
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002676 /* set transcoder timing, panel must allow it */
2677 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002678 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2679 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2680 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2681
2682 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2683 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2684 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002685
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002686 intel_fdi_normal_train(crtc);
2687
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002688 /* For PCH DP, enable TRANS_DP_CTL */
2689 if (HAS_PCH_CPT(dev) &&
2690 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002691 reg = TRANS_DP_CTL(pipe);
2692 temp = I915_READ(reg);
2693 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002694 TRANS_DP_SYNC_MASK |
2695 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002696 temp |= (TRANS_DP_OUTPUT_ENABLE |
2697 TRANS_DP_ENH_FRAMING);
Eric Anholt220cad32010-11-18 09:32:58 +08002698 temp |= TRANS_DP_8BPC;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002699
2700 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002701 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002702 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002703 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002704
2705 switch (intel_trans_dp_port_sel(crtc)) {
2706 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002707 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002708 break;
2709 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002710 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002711 break;
2712 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002713 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002714 break;
2715 default:
2716 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002717 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002718 break;
2719 }
2720
Chris Wilson5eddb702010-09-11 13:48:45 +01002721 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002722 }
2723
Jesse Barnes040484a2011-01-03 12:14:26 -08002724 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002725
2726 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002727 intel_update_fbc(dev);
Chris Wilson6b383a72010-09-13 13:54:26 +01002728 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002729}
2730
2731static void ironlake_crtc_disable(struct drm_crtc *crtc)
2732{
2733 struct drm_device *dev = crtc->dev;
2734 struct drm_i915_private *dev_priv = dev->dev_private;
2735 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2736 int pipe = intel_crtc->pipe;
2737 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002738 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002739
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002740 if (!intel_crtc->active)
2741 return;
2742
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002743 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002744 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01002745 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01002746
Jesse Barnesb24e7172011-01-04 15:09:30 -08002747 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002748
2749 if (dev_priv->cfb_plane == plane &&
2750 dev_priv->display.disable_fbc)
2751 dev_priv->display.disable_fbc(dev);
2752
Jesse Barnesb24e7172011-01-04 15:09:30 -08002753 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002754
Jesse Barnes6be4a602010-09-10 10:26:01 -07002755 /* Disable PF */
2756 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
2757 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
2758
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002759 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002760
2761 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2762 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01002763 if (temp & LVDS_PORT_EN) {
2764 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2765 POSTING_READ(PCH_LVDS);
2766 udelay(100);
2767 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002768 }
2769
Jesse Barnes040484a2011-01-03 12:14:26 -08002770 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002771
Jesse Barnes6be4a602010-09-10 10:26:01 -07002772 if (HAS_PCH_CPT(dev)) {
2773 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002774 reg = TRANS_DP_CTL(pipe);
2775 temp = I915_READ(reg);
2776 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2777 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002778
2779 /* disable DPLL_SEL */
2780 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002781 if (pipe == 0)
Jesse Barnes6be4a602010-09-10 10:26:01 -07002782 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2783 else
2784 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2785 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002786 }
2787
2788 /* disable PCH DPLL */
Jesse Barnes92f25842011-01-04 15:09:34 -08002789 intel_disable_pch_pll(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002790
2791 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002792 reg = FDI_RX_CTL(pipe);
2793 temp = I915_READ(reg);
2794 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002795
2796 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002797 reg = FDI_TX_CTL(pipe);
2798 temp = I915_READ(reg);
2799 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2800
2801 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002802 udelay(100);
2803
Chris Wilson5eddb702010-09-11 13:48:45 +01002804 reg = FDI_RX_CTL(pipe);
2805 temp = I915_READ(reg);
2806 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002807
2808 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002809 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002810 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01002811
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002812 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002813 intel_update_watermarks(dev);
2814 intel_update_fbc(dev);
2815 intel_clear_scanline_wait(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002816}
2817
2818static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2819{
2820 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2821 int pipe = intel_crtc->pipe;
2822 int plane = intel_crtc->plane;
2823
Zhenyu Wang2c072452009-06-05 15:38:42 +08002824 /* XXX: When our outputs are all unaware of DPMS modes other than off
2825 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2826 */
2827 switch (mode) {
2828 case DRM_MODE_DPMS_ON:
2829 case DRM_MODE_DPMS_STANDBY:
2830 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01002831 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002832 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01002833 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002834
Zhenyu Wang2c072452009-06-05 15:38:42 +08002835 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002836 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002837 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002838 break;
2839 }
2840}
2841
Daniel Vetter02e792f2009-09-15 22:57:34 +02002842static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2843{
Daniel Vetter02e792f2009-09-15 22:57:34 +02002844 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01002845 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002846
Chris Wilson23f09ce2010-08-12 13:53:37 +01002847 mutex_lock(&dev->struct_mutex);
2848 (void) intel_overlay_switch_off(intel_crtc->overlay, false);
2849 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02002850 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02002851
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01002852 /* Let userspace switch the overlay on again. In most cases userspace
2853 * has to recompute where to put it anyway.
2854 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002855}
2856
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002857static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002858{
2859 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002860 struct drm_i915_private *dev_priv = dev->dev_private;
2861 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2862 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07002863 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08002864
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002865 if (intel_crtc->active)
2866 return;
2867
2868 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01002869 intel_update_watermarks(dev);
2870
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08002871 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002872 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002873 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002874
2875 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002876 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002877
2878 /* Give the overlay scaler a chance to enable if it's on this pipe */
2879 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01002880 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002881}
2882
2883static void i9xx_crtc_disable(struct drm_crtc *crtc)
2884{
2885 struct drm_device *dev = crtc->dev;
2886 struct drm_i915_private *dev_priv = dev->dev_private;
2887 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2888 int pipe = intel_crtc->pipe;
2889 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002890
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002891 if (!intel_crtc->active)
2892 return;
2893
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002894 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002895 intel_crtc_wait_for_pending_flips(crtc);
2896 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002897 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01002898 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002899
2900 if (dev_priv->cfb_plane == plane &&
2901 dev_priv->display.disable_fbc)
2902 dev_priv->display.disable_fbc(dev);
2903
Jesse Barnesb24e7172011-01-04 15:09:30 -08002904 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002905 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08002906 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002907
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002908 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002909 intel_update_fbc(dev);
2910 intel_update_watermarks(dev);
2911 intel_clear_scanline_wait(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002912}
2913
2914static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2915{
Jesse Barnes79e53942008-11-07 14:24:08 -08002916 /* XXX: When our outputs are all unaware of DPMS modes other than off
2917 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2918 */
2919 switch (mode) {
2920 case DRM_MODE_DPMS_ON:
2921 case DRM_MODE_DPMS_STANDBY:
2922 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002923 i9xx_crtc_enable(crtc);
2924 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08002925 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002926 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002927 break;
2928 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002929}
2930
2931/**
2932 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08002933 */
2934static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2935{
2936 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07002937 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002938 struct drm_i915_master_private *master_priv;
2939 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2940 int pipe = intel_crtc->pipe;
2941 bool enabled;
2942
Chris Wilson032d2a02010-09-06 16:17:22 +01002943 if (intel_crtc->dpms_mode == mode)
2944 return;
2945
Chris Wilsondebcadd2010-08-07 11:01:33 +01002946 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01002947
Jesse Barnese70236a2009-09-21 10:42:27 -07002948 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08002949
2950 if (!dev->primary->master)
2951 return;
2952
2953 master_priv = dev->primary->master->driver_priv;
2954 if (!master_priv->sarea_priv)
2955 return;
2956
2957 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2958
2959 switch (pipe) {
2960 case 0:
2961 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2962 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2963 break;
2964 case 1:
2965 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2966 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2967 break;
2968 default:
2969 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
2970 break;
2971 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002972}
2973
Chris Wilsoncdd59982010-09-08 16:30:16 +01002974static void intel_crtc_disable(struct drm_crtc *crtc)
2975{
2976 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2977 struct drm_device *dev = crtc->dev;
2978
2979 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
2980
2981 if (crtc->fb) {
2982 mutex_lock(&dev->struct_mutex);
2983 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
2984 mutex_unlock(&dev->struct_mutex);
2985 }
2986}
2987
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002988/* Prepare for a mode set.
2989 *
2990 * Note we could be a lot smarter here. We need to figure out which outputs
2991 * will be enabled, which disabled (in short, how the config will changes)
2992 * and perform the minimum necessary steps to accomplish that, e.g. updating
2993 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
2994 * panel fitting is in the proper state, etc.
2995 */
2996static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002997{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002998 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002999}
3000
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003001static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003002{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003003 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003004}
3005
3006static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3007{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003008 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003009}
3010
3011static void ironlake_crtc_commit(struct drm_crtc *crtc)
3012{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003013 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003014}
3015
3016void intel_encoder_prepare (struct drm_encoder *encoder)
3017{
3018 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3019 /* lvds has its own version of prepare see intel_lvds_prepare */
3020 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3021}
3022
3023void intel_encoder_commit (struct drm_encoder *encoder)
3024{
3025 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3026 /* lvds has its own version of commit see intel_lvds_commit */
3027 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
3028}
3029
Chris Wilsonea5b2132010-08-04 13:50:23 +01003030void intel_encoder_destroy(struct drm_encoder *encoder)
3031{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003032 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003033
Chris Wilsonea5b2132010-08-04 13:50:23 +01003034 drm_encoder_cleanup(encoder);
3035 kfree(intel_encoder);
3036}
3037
Jesse Barnes79e53942008-11-07 14:24:08 -08003038static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3039 struct drm_display_mode *mode,
3040 struct drm_display_mode *adjusted_mode)
3041{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003042 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003043
Eric Anholtbad720f2009-10-22 16:11:14 -07003044 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003045 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003046 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3047 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003048 }
Chris Wilson89749352010-09-12 18:25:19 +01003049
3050 /* XXX some encoders set the crtcinfo, others don't.
3051 * Obviously we need some form of conflict resolution here...
3052 */
3053 if (adjusted_mode->crtc_htotal == 0)
3054 drm_mode_set_crtcinfo(adjusted_mode, 0);
3055
Jesse Barnes79e53942008-11-07 14:24:08 -08003056 return true;
3057}
3058
Jesse Barnese70236a2009-09-21 10:42:27 -07003059static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003060{
Jesse Barnese70236a2009-09-21 10:42:27 -07003061 return 400000;
3062}
Jesse Barnes79e53942008-11-07 14:24:08 -08003063
Jesse Barnese70236a2009-09-21 10:42:27 -07003064static int i915_get_display_clock_speed(struct drm_device *dev)
3065{
3066 return 333000;
3067}
Jesse Barnes79e53942008-11-07 14:24:08 -08003068
Jesse Barnese70236a2009-09-21 10:42:27 -07003069static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3070{
3071 return 200000;
3072}
Jesse Barnes79e53942008-11-07 14:24:08 -08003073
Jesse Barnese70236a2009-09-21 10:42:27 -07003074static int i915gm_get_display_clock_speed(struct drm_device *dev)
3075{
3076 u16 gcfgc = 0;
3077
3078 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3079
3080 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003081 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003082 else {
3083 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3084 case GC_DISPLAY_CLOCK_333_MHZ:
3085 return 333000;
3086 default:
3087 case GC_DISPLAY_CLOCK_190_200_MHZ:
3088 return 190000;
3089 }
3090 }
3091}
Jesse Barnes79e53942008-11-07 14:24:08 -08003092
Jesse Barnese70236a2009-09-21 10:42:27 -07003093static int i865_get_display_clock_speed(struct drm_device *dev)
3094{
3095 return 266000;
3096}
3097
3098static int i855_get_display_clock_speed(struct drm_device *dev)
3099{
3100 u16 hpllcc = 0;
3101 /* Assume that the hardware is in the high speed state. This
3102 * should be the default.
3103 */
3104 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3105 case GC_CLOCK_133_200:
3106 case GC_CLOCK_100_200:
3107 return 200000;
3108 case GC_CLOCK_166_250:
3109 return 250000;
3110 case GC_CLOCK_100_133:
3111 return 133000;
3112 }
3113
3114 /* Shouldn't happen */
3115 return 0;
3116}
3117
3118static int i830_get_display_clock_speed(struct drm_device *dev)
3119{
3120 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003121}
3122
Zhenyu Wang2c072452009-06-05 15:38:42 +08003123struct fdi_m_n {
3124 u32 tu;
3125 u32 gmch_m;
3126 u32 gmch_n;
3127 u32 link_m;
3128 u32 link_n;
3129};
3130
3131static void
3132fdi_reduce_ratio(u32 *num, u32 *den)
3133{
3134 while (*num > 0xffffff || *den > 0xffffff) {
3135 *num >>= 1;
3136 *den >>= 1;
3137 }
3138}
3139
Zhenyu Wang2c072452009-06-05 15:38:42 +08003140static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003141ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3142 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003143{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003144 m_n->tu = 64; /* default size */
3145
Chris Wilson22ed1112010-12-04 01:01:29 +00003146 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3147 m_n->gmch_m = bits_per_pixel * pixel_clock;
3148 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003149 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3150
Chris Wilson22ed1112010-12-04 01:01:29 +00003151 m_n->link_m = pixel_clock;
3152 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003153 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3154}
3155
3156
Shaohua Li7662c8b2009-06-26 11:23:55 +08003157struct intel_watermark_params {
3158 unsigned long fifo_size;
3159 unsigned long max_wm;
3160 unsigned long default_wm;
3161 unsigned long guard_size;
3162 unsigned long cacheline_size;
3163};
3164
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003165/* Pineview has different values for various configs */
3166static struct intel_watermark_params pineview_display_wm = {
3167 PINEVIEW_DISPLAY_FIFO,
3168 PINEVIEW_MAX_WM,
3169 PINEVIEW_DFT_WM,
3170 PINEVIEW_GUARD_WM,
3171 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003172};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003173static struct intel_watermark_params pineview_display_hplloff_wm = {
3174 PINEVIEW_DISPLAY_FIFO,
3175 PINEVIEW_MAX_WM,
3176 PINEVIEW_DFT_HPLLOFF_WM,
3177 PINEVIEW_GUARD_WM,
3178 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003179};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003180static struct intel_watermark_params pineview_cursor_wm = {
3181 PINEVIEW_CURSOR_FIFO,
3182 PINEVIEW_CURSOR_MAX_WM,
3183 PINEVIEW_CURSOR_DFT_WM,
3184 PINEVIEW_CURSOR_GUARD_WM,
3185 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003186};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003187static struct intel_watermark_params pineview_cursor_hplloff_wm = {
3188 PINEVIEW_CURSOR_FIFO,
3189 PINEVIEW_CURSOR_MAX_WM,
3190 PINEVIEW_CURSOR_DFT_WM,
3191 PINEVIEW_CURSOR_GUARD_WM,
3192 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003193};
Jesse Barnes0e442c62009-10-19 10:09:33 +09003194static struct intel_watermark_params g4x_wm_info = {
3195 G4X_FIFO_SIZE,
3196 G4X_MAX_WM,
3197 G4X_MAX_WM,
3198 2,
3199 G4X_FIFO_LINE_SIZE,
3200};
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003201static struct intel_watermark_params g4x_cursor_wm_info = {
3202 I965_CURSOR_FIFO,
3203 I965_CURSOR_MAX_WM,
3204 I965_CURSOR_DFT_WM,
3205 2,
3206 G4X_FIFO_LINE_SIZE,
3207};
3208static struct intel_watermark_params i965_cursor_wm_info = {
3209 I965_CURSOR_FIFO,
3210 I965_CURSOR_MAX_WM,
3211 I965_CURSOR_DFT_WM,
3212 2,
3213 I915_FIFO_LINE_SIZE,
3214};
Shaohua Li7662c8b2009-06-26 11:23:55 +08003215static struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003216 I945_FIFO_SIZE,
3217 I915_MAX_WM,
3218 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003219 2,
3220 I915_FIFO_LINE_SIZE
3221};
3222static struct intel_watermark_params i915_wm_info = {
3223 I915_FIFO_SIZE,
3224 I915_MAX_WM,
3225 1,
3226 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003227 I915_FIFO_LINE_SIZE
3228};
3229static struct intel_watermark_params i855_wm_info = {
3230 I855GM_FIFO_SIZE,
3231 I915_MAX_WM,
3232 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003233 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003234 I830_FIFO_LINE_SIZE
3235};
3236static struct intel_watermark_params i830_wm_info = {
3237 I830_FIFO_SIZE,
3238 I915_MAX_WM,
3239 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003240 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003241 I830_FIFO_LINE_SIZE
3242};
3243
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003244static struct intel_watermark_params ironlake_display_wm_info = {
3245 ILK_DISPLAY_FIFO,
3246 ILK_DISPLAY_MAXWM,
3247 ILK_DISPLAY_DFTWM,
3248 2,
3249 ILK_FIFO_LINE_SIZE
3250};
3251
Zhao Yakuic936f442010-06-12 14:32:26 +08003252static struct intel_watermark_params ironlake_cursor_wm_info = {
3253 ILK_CURSOR_FIFO,
3254 ILK_CURSOR_MAXWM,
3255 ILK_CURSOR_DFTWM,
3256 2,
3257 ILK_FIFO_LINE_SIZE
3258};
3259
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003260static struct intel_watermark_params ironlake_display_srwm_info = {
3261 ILK_DISPLAY_SR_FIFO,
3262 ILK_DISPLAY_MAX_SRWM,
3263 ILK_DISPLAY_DFT_SRWM,
3264 2,
3265 ILK_FIFO_LINE_SIZE
3266};
3267
3268static struct intel_watermark_params ironlake_cursor_srwm_info = {
3269 ILK_CURSOR_SR_FIFO,
3270 ILK_CURSOR_MAX_SRWM,
3271 ILK_CURSOR_DFT_SRWM,
3272 2,
3273 ILK_FIFO_LINE_SIZE
3274};
3275
Yuanhan Liu13982612010-12-15 15:42:31 +08003276static struct intel_watermark_params sandybridge_display_wm_info = {
3277 SNB_DISPLAY_FIFO,
3278 SNB_DISPLAY_MAXWM,
3279 SNB_DISPLAY_DFTWM,
3280 2,
3281 SNB_FIFO_LINE_SIZE
3282};
3283
3284static struct intel_watermark_params sandybridge_cursor_wm_info = {
3285 SNB_CURSOR_FIFO,
3286 SNB_CURSOR_MAXWM,
3287 SNB_CURSOR_DFTWM,
3288 2,
3289 SNB_FIFO_LINE_SIZE
3290};
3291
3292static struct intel_watermark_params sandybridge_display_srwm_info = {
3293 SNB_DISPLAY_SR_FIFO,
3294 SNB_DISPLAY_MAX_SRWM,
3295 SNB_DISPLAY_DFT_SRWM,
3296 2,
3297 SNB_FIFO_LINE_SIZE
3298};
3299
3300static struct intel_watermark_params sandybridge_cursor_srwm_info = {
3301 SNB_CURSOR_SR_FIFO,
3302 SNB_CURSOR_MAX_SRWM,
3303 SNB_CURSOR_DFT_SRWM,
3304 2,
3305 SNB_FIFO_LINE_SIZE
3306};
3307
3308
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003309/**
3310 * intel_calculate_wm - calculate watermark level
3311 * @clock_in_khz: pixel clock
3312 * @wm: chip FIFO params
3313 * @pixel_size: display pixel size
3314 * @latency_ns: memory latency for the platform
3315 *
3316 * Calculate the watermark level (the level at which the display plane will
3317 * start fetching from memory again). Each chip has a different display
3318 * FIFO size and allocation, so the caller needs to figure that out and pass
3319 * in the correct intel_watermark_params structure.
3320 *
3321 * As the pixel clock runs, the FIFO will be drained at a rate that depends
3322 * on the pixel size. When it reaches the watermark level, it'll start
3323 * fetching FIFO line sized based chunks from memory until the FIFO fills
3324 * past the watermark point. If the FIFO drains completely, a FIFO underrun
3325 * will occur, and a display engine hang could result.
3326 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003327static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
3328 struct intel_watermark_params *wm,
3329 int pixel_size,
3330 unsigned long latency_ns)
3331{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003332 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003333
Jesse Barnesd6604672009-09-11 12:25:56 -07003334 /*
3335 * Note: we need to make sure we don't overflow for various clock &
3336 * latency values.
3337 * clocks go from a few thousand to several hundred thousand.
3338 * latency is usually a few thousand
3339 */
3340 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
3341 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003342 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003343
Zhao Yakui28c97732009-10-09 11:39:41 +08003344 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003345
3346 wm_size = wm->fifo_size - (entries_required + wm->guard_size);
3347
Zhao Yakui28c97732009-10-09 11:39:41 +08003348 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003349
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003350 /* Don't promote wm_size to unsigned... */
3351 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003352 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01003353 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003354 wm_size = wm->default_wm;
3355 return wm_size;
3356}
3357
3358struct cxsr_latency {
3359 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08003360 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003361 unsigned long fsb_freq;
3362 unsigned long mem_freq;
3363 unsigned long display_sr;
3364 unsigned long display_hpll_disable;
3365 unsigned long cursor_sr;
3366 unsigned long cursor_hpll_disable;
3367};
3368
Chris Wilson403c89f2010-08-04 15:25:31 +01003369static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08003370 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
3371 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
3372 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
3373 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
3374 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003375
Li Peng95534262010-05-18 18:58:44 +08003376 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
3377 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
3378 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
3379 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
3380 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003381
Li Peng95534262010-05-18 18:58:44 +08003382 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
3383 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
3384 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
3385 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
3386 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003387
Li Peng95534262010-05-18 18:58:44 +08003388 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
3389 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
3390 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
3391 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
3392 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003393
Li Peng95534262010-05-18 18:58:44 +08003394 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
3395 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
3396 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
3397 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
3398 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003399
Li Peng95534262010-05-18 18:58:44 +08003400 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
3401 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
3402 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
3403 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
3404 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003405};
3406
Chris Wilson403c89f2010-08-04 15:25:31 +01003407static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
3408 int is_ddr3,
3409 int fsb,
3410 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003411{
Chris Wilson403c89f2010-08-04 15:25:31 +01003412 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003413 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003414
3415 if (fsb == 0 || mem == 0)
3416 return NULL;
3417
3418 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
3419 latency = &cxsr_latency_table[i];
3420 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08003421 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303422 fsb == latency->fsb_freq && mem == latency->mem_freq)
3423 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003424 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303425
Zhao Yakui28c97732009-10-09 11:39:41 +08003426 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303427
3428 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003429}
3430
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003431static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003432{
3433 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003434
3435 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003436 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003437}
3438
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07003439/*
3440 * Latency for FIFO fetches is dependent on several factors:
3441 * - memory configuration (speed, channels)
3442 * - chipset
3443 * - current MCH state
3444 * It can be fairly high in some situations, so here we assume a fairly
3445 * pessimal value. It's a tradeoff between extra memory fetches (if we
3446 * set this value too high, the FIFO will fetch frequently to stay full)
3447 * and power consumption (set it too low to save power and we might see
3448 * FIFO underruns and display "flicker").
3449 *
3450 * A value of 5us seems to be a good balance; safe for very low end
3451 * platforms but not overly aggressive on lower latency configs.
3452 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003453static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003454
Jesse Barnese70236a2009-09-21 10:42:27 -07003455static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003456{
3457 struct drm_i915_private *dev_priv = dev->dev_private;
3458 uint32_t dsparb = I915_READ(DSPARB);
3459 int size;
3460
Chris Wilson8de9b312010-07-19 19:59:52 +01003461 size = dsparb & 0x7f;
3462 if (plane)
3463 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003464
Zhao Yakui28c97732009-10-09 11:39:41 +08003465 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003466 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003467
3468 return size;
3469}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003470
Jesse Barnese70236a2009-09-21 10:42:27 -07003471static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3472{
3473 struct drm_i915_private *dev_priv = dev->dev_private;
3474 uint32_t dsparb = I915_READ(DSPARB);
3475 int size;
3476
Chris Wilson8de9b312010-07-19 19:59:52 +01003477 size = dsparb & 0x1ff;
3478 if (plane)
3479 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07003480 size >>= 1; /* Convert to cachelines */
3481
Zhao Yakui28c97732009-10-09 11:39:41 +08003482 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003483 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003484
3485 return size;
3486}
3487
3488static int i845_get_fifo_size(struct drm_device *dev, int plane)
3489{
3490 struct drm_i915_private *dev_priv = dev->dev_private;
3491 uint32_t dsparb = I915_READ(DSPARB);
3492 int size;
3493
3494 size = dsparb & 0x7f;
3495 size >>= 2; /* Convert to cachelines */
3496
Zhao Yakui28c97732009-10-09 11:39:41 +08003497 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003498 plane ? "B" : "A",
3499 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003500
3501 return size;
3502}
3503
3504static int i830_get_fifo_size(struct drm_device *dev, int plane)
3505{
3506 struct drm_i915_private *dev_priv = dev->dev_private;
3507 uint32_t dsparb = I915_READ(DSPARB);
3508 int size;
3509
3510 size = dsparb & 0x7f;
3511 size >>= 1; /* Convert to cachelines */
3512
Zhao Yakui28c97732009-10-09 11:39:41 +08003513 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003514 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003515
3516 return size;
3517}
3518
Zhao Yakuid4294342010-03-22 22:45:36 +08003519static void pineview_update_wm(struct drm_device *dev, int planea_clock,
Chris Wilson5eddb702010-09-11 13:48:45 +01003520 int planeb_clock, int sr_hdisplay, int unused,
3521 int pixel_size)
Zhao Yakuid4294342010-03-22 22:45:36 +08003522{
3523 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson403c89f2010-08-04 15:25:31 +01003524 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003525 u32 reg;
3526 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003527 int sr_clock;
3528
Chris Wilson403c89f2010-08-04 15:25:31 +01003529 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003530 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003531 if (!latency) {
3532 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3533 pineview_disable_cxsr(dev);
3534 return;
3535 }
3536
3537 if (!planea_clock || !planeb_clock) {
3538 sr_clock = planea_clock ? planea_clock : planeb_clock;
3539
3540 /* Display SR */
3541 wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
3542 pixel_size, latency->display_sr);
3543 reg = I915_READ(DSPFW1);
3544 reg &= ~DSPFW_SR_MASK;
3545 reg |= wm << DSPFW_SR_SHIFT;
3546 I915_WRITE(DSPFW1, reg);
3547 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3548
3549 /* cursor SR */
3550 wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
3551 pixel_size, latency->cursor_sr);
3552 reg = I915_READ(DSPFW3);
3553 reg &= ~DSPFW_CURSOR_SR_MASK;
3554 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3555 I915_WRITE(DSPFW3, reg);
3556
3557 /* Display HPLL off SR */
3558 wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
3559 pixel_size, latency->display_hpll_disable);
3560 reg = I915_READ(DSPFW3);
3561 reg &= ~DSPFW_HPLL_SR_MASK;
3562 reg |= wm & DSPFW_HPLL_SR_MASK;
3563 I915_WRITE(DSPFW3, reg);
3564
3565 /* cursor HPLL off SR */
3566 wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
3567 pixel_size, latency->cursor_hpll_disable);
3568 reg = I915_READ(DSPFW3);
3569 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3570 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3571 I915_WRITE(DSPFW3, reg);
3572 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3573
3574 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003575 I915_WRITE(DSPFW3,
3576 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003577 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3578 } else {
3579 pineview_disable_cxsr(dev);
3580 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3581 }
3582}
3583
Jesse Barnes0e442c62009-10-19 10:09:33 +09003584static void g4x_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003585 int planeb_clock, int sr_hdisplay, int sr_htotal,
3586 int pixel_size)
Jesse Barnes652c3932009-08-17 13:31:43 -07003587{
3588 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003589 int total_size, cacheline_size;
3590 int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
3591 struct intel_watermark_params planea_params, planeb_params;
3592 unsigned long line_time_us;
3593 int sr_clock, sr_entries = 0, entries_required;
Jesse Barnes652c3932009-08-17 13:31:43 -07003594
Jesse Barnes0e442c62009-10-19 10:09:33 +09003595 /* Create copies of the base settings for each pipe */
3596 planea_params = planeb_params = g4x_wm_info;
3597
3598 /* Grab a couple of global values before we overwrite them */
3599 total_size = planea_params.fifo_size;
3600 cacheline_size = planea_params.cacheline_size;
3601
3602 /*
3603 * Note: we need to make sure we don't overflow for various clock &
3604 * latency values.
3605 * clocks go from a few thousand to several hundred thousand.
3606 * latency is usually a few thousand
3607 */
3608 entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
3609 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003610 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003611 planea_wm = entries_required + planea_params.guard_size;
3612
3613 entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
3614 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003615 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003616 planeb_wm = entries_required + planeb_params.guard_size;
3617
3618 cursora_wm = cursorb_wm = 16;
3619 cursor_sr = 32;
3620
3621 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
3622
3623 /* Calc sr entries for one plane configs */
3624 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3625 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003626 static const int sr_latency_ns = 12000;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003627
3628 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003629 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003630
3631 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003632 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003633 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003634 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003635
3636 entries_required = (((sr_latency_ns / line_time_us) +
3637 1000) / 1000) * pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003638 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson5eddb702010-09-11 13:48:45 +01003639 g4x_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003640 cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;
3641
3642 if (cursor_sr > g4x_cursor_wm_info.max_wm)
3643 cursor_sr = g4x_cursor_wm_info.max_wm;
3644 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3645 "cursor %d\n", sr_entries, cursor_sr);
3646
Jesse Barnes0e442c62009-10-19 10:09:33 +09003647 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303648 } else {
3649 /* Turn off self refresh if both pipes are enabled */
3650 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
Chris Wilson5eddb702010-09-11 13:48:45 +01003651 & ~FW_BLC_SELF_EN);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003652 }
3653
3654 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
3655 planea_wm, planeb_wm, sr_entries);
3656
3657 planea_wm &= 0x3f;
3658 planeb_wm &= 0x3f;
3659
3660 I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
3661 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
3662 (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
3663 I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
3664 (cursora_wm << DSPFW_CURSORA_SHIFT));
3665 /* HPLL off in SR has some issues on G4x... disable it */
3666 I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
3667 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003668}
3669
Jesse Barnes1dc75462009-10-19 10:08:17 +09003670static void i965_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003671 int planeb_clock, int sr_hdisplay, int sr_htotal,
3672 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003673{
3674 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003675 unsigned long line_time_us;
3676 int sr_clock, sr_entries, srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003677 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003678
Jesse Barnes1dc75462009-10-19 10:08:17 +09003679 /* Calc sr entries for one plane configs */
3680 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3681 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003682 static const int sr_latency_ns = 12000;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003683
3684 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003685 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003686
3687 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003688 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003689 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003690 sr_entries = DIV_ROUND_UP(sr_entries, I915_FIFO_LINE_SIZE);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003691 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
Zhao Yakui1b07e042010-06-12 14:32:24 +08003692 srwm = I965_FIFO_SIZE - sr_entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003693 if (srwm < 0)
3694 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003695 srwm &= 0x1ff;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003696
3697 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003698 pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003699 sr_entries = DIV_ROUND_UP(sr_entries,
3700 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003701 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilson5eddb702010-09-11 13:48:45 +01003702 (sr_entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003703
3704 if (cursor_sr > i965_cursor_wm_info.max_wm)
3705 cursor_sr = i965_cursor_wm_info.max_wm;
3706
3707 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3708 "cursor %d\n", srwm, cursor_sr);
3709
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003710 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003711 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303712 } else {
3713 /* Turn off self refresh if both pipes are enabled */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003714 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003715 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3716 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003717 }
3718
3719 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3720 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003721
3722 /* 965 has limitations... */
Jesse Barnes1dc75462009-10-19 10:08:17 +09003723 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
3724 (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003725 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003726 /* update cursor SR watermark */
3727 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003728}
3729
3730static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003731 int planeb_clock, int sr_hdisplay, int sr_htotal,
3732 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003733{
3734 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003735 uint32_t fwater_lo;
3736 uint32_t fwater_hi;
3737 int total_size, cacheline_size, cwm, srwm = 1;
3738 int planea_wm, planeb_wm;
3739 struct intel_watermark_params planea_params, planeb_params;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003740 unsigned long line_time_us;
3741 int sr_clock, sr_entries = 0;
3742
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003743 /* Create copies of the base settings for each pipe */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003744 if (IS_CRESTLINE(dev) || IS_I945GM(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003745 planea_params = planeb_params = i945_wm_info;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003746 else if (!IS_GEN2(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003747 planea_params = planeb_params = i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003748 else
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003749 planea_params = planeb_params = i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003750
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003751 /* Grab a couple of global values before we overwrite them */
3752 total_size = planea_params.fifo_size;
3753 cacheline_size = planea_params.cacheline_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003754
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003755 /* Update per-plane FIFO sizes */
Jesse Barnese70236a2009-09-21 10:42:27 -07003756 planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3757 planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003758
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003759 planea_wm = intel_calculate_wm(planea_clock, &planea_params,
3760 pixel_size, latency_ns);
3761 planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
3762 pixel_size, latency_ns);
Zhao Yakui28c97732009-10-09 11:39:41 +08003763 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003764
3765 /*
3766 * Overlay gets an aggressive default since video jitter is bad.
3767 */
3768 cwm = 2;
3769
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003770 /* Calc sr entries for one plane configs */
Jesse Barnes652c3932009-08-17 13:31:43 -07003771 if (HAS_FW_BLC(dev) && sr_hdisplay &&
3772 (!planea_clock || !planeb_clock)) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003773 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003774 static const int sr_latency_ns = 6000;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003775
Shaohua Li7662c8b2009-06-26 11:23:55 +08003776 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003777 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003778
3779 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003780 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003781 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003782 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui28c97732009-10-09 11:39:41 +08003783 DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003784 srwm = total_size - sr_entries;
3785 if (srwm < 0)
3786 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08003787
3788 if (IS_I945G(dev) || IS_I945GM(dev))
3789 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3790 else if (IS_I915GM(dev)) {
3791 /* 915M has a smaller SRWM field */
3792 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
3793 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3794 }
David John33c5fd12010-01-27 15:19:08 +05303795 } else {
3796 /* Turn off self refresh if both pipes are enabled */
Li Pengee980b82010-01-27 19:01:11 +08003797 if (IS_I945G(dev) || IS_I945GM(dev)) {
3798 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3799 & ~FW_BLC_SELF_EN);
3800 } else if (IS_I915GM(dev)) {
3801 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3802 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08003803 }
3804
Zhao Yakui28c97732009-10-09 11:39:41 +08003805 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003806 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003807
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003808 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3809 fwater_hi = (cwm & 0x1f);
3810
3811 /* Set request length to 8 cachelines per fetch */
3812 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3813 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003814
3815 I915_WRITE(FW_BLC, fwater_lo);
3816 I915_WRITE(FW_BLC2, fwater_hi);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003817}
3818
Jesse Barnese70236a2009-09-21 10:42:27 -07003819static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
Zhao Yakuifa143212010-06-12 14:32:23 +08003820 int unused2, int unused3, int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003821{
3822 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf3601322009-07-22 12:54:59 -07003823 uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003824 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003825
Jesse Barnese70236a2009-09-21 10:42:27 -07003826 i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003827
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003828 planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
3829 pixel_size, latency_ns);
Jesse Barnesf3601322009-07-22 12:54:59 -07003830 fwater_lo |= (3<<8) | planea_wm;
3831
Zhao Yakui28c97732009-10-09 11:39:41 +08003832 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003833
3834 I915_WRITE(FW_BLC, fwater_lo);
3835}
3836
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003837#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08003838#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003839
Chris Wilson4ed765f2010-09-11 10:46:47 +01003840static bool ironlake_compute_wm0(struct drm_device *dev,
3841 int pipe,
Yuanhan Liu13982612010-12-15 15:42:31 +08003842 const struct intel_watermark_params *display,
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08003843 int display_latency_ns,
Yuanhan Liu13982612010-12-15 15:42:31 +08003844 const struct intel_watermark_params *cursor,
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08003845 int cursor_latency_ns,
Chris Wilson4ed765f2010-09-11 10:46:47 +01003846 int *plane_wm,
3847 int *cursor_wm)
3848{
3849 struct drm_crtc *crtc;
Chris Wilsondb66e372011-01-08 09:02:21 +00003850 int htotal, hdisplay, clock, pixel_size;
3851 int line_time_us, line_count;
3852 int entries, tlb_miss;
Chris Wilson4ed765f2010-09-11 10:46:47 +01003853
3854 crtc = intel_get_crtc_for_pipe(dev, pipe);
3855 if (crtc->fb == NULL || !crtc->enabled)
3856 return false;
3857
3858 htotal = crtc->mode.htotal;
3859 hdisplay = crtc->mode.hdisplay;
3860 clock = crtc->mode.clock;
3861 pixel_size = crtc->fb->bits_per_pixel / 8;
3862
3863 /* Use the small buffer method to calculate plane watermark */
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08003864 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
Chris Wilsondb66e372011-01-08 09:02:21 +00003865 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
3866 if (tlb_miss > 0)
3867 entries += tlb_miss;
Yuanhan Liu13982612010-12-15 15:42:31 +08003868 entries = DIV_ROUND_UP(entries, display->cacheline_size);
3869 *plane_wm = entries + display->guard_size;
3870 if (*plane_wm > (int)display->max_wm)
3871 *plane_wm = display->max_wm;
Chris Wilson4ed765f2010-09-11 10:46:47 +01003872
3873 /* Use the large buffer method to calculate cursor watermark */
3874 line_time_us = ((htotal * 1000) / clock);
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08003875 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Chris Wilson4ed765f2010-09-11 10:46:47 +01003876 entries = line_count * 64 * pixel_size;
Chris Wilsondb66e372011-01-08 09:02:21 +00003877 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
3878 if (tlb_miss > 0)
3879 entries += tlb_miss;
Yuanhan Liu13982612010-12-15 15:42:31 +08003880 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3881 *cursor_wm = entries + cursor->guard_size;
3882 if (*cursor_wm > (int)cursor->max_wm)
3883 *cursor_wm = (int)cursor->max_wm;
Chris Wilson4ed765f2010-09-11 10:46:47 +01003884
3885 return true;
3886}
3887
Jesse Barnesb79d4992010-12-21 13:10:23 -08003888/*
3889 * Check the wm result.
3890 *
3891 * If any calculated watermark values is larger than the maximum value that
3892 * can be programmed into the associated watermark register, that watermark
3893 * must be disabled.
3894 */
3895static bool ironlake_check_srwm(struct drm_device *dev, int level,
3896 int fbc_wm, int display_wm, int cursor_wm,
3897 const struct intel_watermark_params *display,
3898 const struct intel_watermark_params *cursor)
3899{
3900 struct drm_i915_private *dev_priv = dev->dev_private;
3901
3902 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
3903 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
3904
3905 if (fbc_wm > SNB_FBC_MAX_SRWM) {
3906 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
3907 fbc_wm, SNB_FBC_MAX_SRWM, level);
3908
3909 /* fbc has it's own way to disable FBC WM */
3910 I915_WRITE(DISP_ARB_CTL,
3911 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
3912 return false;
3913 }
3914
3915 if (display_wm > display->max_wm) {
3916 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
3917 display_wm, SNB_DISPLAY_MAX_SRWM, level);
3918 return false;
3919 }
3920
3921 if (cursor_wm > cursor->max_wm) {
3922 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
3923 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
3924 return false;
3925 }
3926
3927 if (!(fbc_wm || display_wm || cursor_wm)) {
3928 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
3929 return false;
3930 }
3931
3932 return true;
3933}
3934
3935/*
3936 * Compute watermark values of WM[1-3],
3937 */
3938static bool ironlake_compute_srwm(struct drm_device *dev, int level,
3939 int hdisplay, int htotal,
3940 int pixel_size, int clock, int latency_ns,
3941 const struct intel_watermark_params *display,
3942 const struct intel_watermark_params *cursor,
3943 int *fbc_wm, int *display_wm, int *cursor_wm)
3944{
3945
3946 unsigned long line_time_us;
3947 int line_count, line_size;
3948 int small, large;
3949 int entries;
3950
3951 if (!latency_ns) {
3952 *fbc_wm = *display_wm = *cursor_wm = 0;
3953 return false;
3954 }
3955
3956 line_time_us = (htotal * 1000) / clock;
3957 line_count = (latency_ns / line_time_us + 1000) / 1000;
3958 line_size = hdisplay * pixel_size;
3959
3960 /* Use the minimum of the small and large buffer method for primary */
3961 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
3962 large = line_count * line_size;
3963
3964 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
3965 *display_wm = entries + display->guard_size;
3966
3967 /*
3968 * Spec says:
3969 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
3970 */
3971 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
3972
3973 /* calculate the self-refresh watermark for display cursor */
3974 entries = line_count * pixel_size * 64;
3975 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3976 *cursor_wm = entries + cursor->guard_size;
3977
3978 return ironlake_check_srwm(dev, level,
3979 *fbc_wm, *display_wm, *cursor_wm,
3980 display, cursor);
3981}
3982
Chris Wilson4ed765f2010-09-11 10:46:47 +01003983static void ironlake_update_wm(struct drm_device *dev,
3984 int planea_clock, int planeb_clock,
Jesse Barnesb79d4992010-12-21 13:10:23 -08003985 int hdisplay, int htotal,
Chris Wilson4ed765f2010-09-11 10:46:47 +01003986 int pixel_size)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003987{
3988 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb79d4992010-12-21 13:10:23 -08003989 int fbc_wm, plane_wm, cursor_wm, enabled;
3990 int clock;
Zhao Yakuic936f442010-06-12 14:32:26 +08003991
Chris Wilson4ed765f2010-09-11 10:46:47 +01003992 enabled = 0;
Yuanhan Liu13982612010-12-15 15:42:31 +08003993 if (ironlake_compute_wm0(dev, 0,
3994 &ironlake_display_wm_info,
3995 ILK_LP0_PLANE_LATENCY,
3996 &ironlake_cursor_wm_info,
3997 ILK_LP0_CURSOR_LATENCY,
3998 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01003999 I915_WRITE(WM0_PIPEA_ILK,
4000 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4001 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4002 " plane %d, " "cursor: %d\n",
4003 plane_wm, cursor_wm);
4004 enabled++;
Zhao Yakuic936f442010-06-12 14:32:26 +08004005 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004006
Yuanhan Liu13982612010-12-15 15:42:31 +08004007 if (ironlake_compute_wm0(dev, 1,
4008 &ironlake_display_wm_info,
4009 ILK_LP0_PLANE_LATENCY,
4010 &ironlake_cursor_wm_info,
4011 ILK_LP0_CURSOR_LATENCY,
4012 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004013 I915_WRITE(WM0_PIPEB_ILK,
4014 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4015 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4016 " plane %d, cursor: %d\n",
4017 plane_wm, cursor_wm);
4018 enabled++;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004019 }
4020
4021 /*
4022 * Calculate and update the self-refresh watermark only when one
4023 * display plane is used.
4024 */
Jesse Barnesb79d4992010-12-21 13:10:23 -08004025 I915_WRITE(WM3_LP_ILK, 0);
4026 I915_WRITE(WM2_LP_ILK, 0);
4027 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004028
Jesse Barnesb79d4992010-12-21 13:10:23 -08004029 if (enabled != 1)
4030 return;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004031
Jesse Barnesb79d4992010-12-21 13:10:23 -08004032 clock = planea_clock ? planea_clock : planeb_clock;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004033
Jesse Barnesb79d4992010-12-21 13:10:23 -08004034 /* WM1 */
4035 if (!ironlake_compute_srwm(dev, 1, hdisplay, htotal, pixel_size,
4036 clock, ILK_READ_WM1_LATENCY() * 500,
4037 &ironlake_display_srwm_info,
4038 &ironlake_cursor_srwm_info,
4039 &fbc_wm, &plane_wm, &cursor_wm))
4040 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004041
Jesse Barnesb79d4992010-12-21 13:10:23 -08004042 I915_WRITE(WM1_LP_ILK,
4043 WM1_LP_SR_EN |
4044 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4045 (fbc_wm << WM1_LP_FBC_SHIFT) |
4046 (plane_wm << WM1_LP_SR_SHIFT) |
4047 cursor_wm);
Chris Wilson4ed765f2010-09-11 10:46:47 +01004048
Jesse Barnesb79d4992010-12-21 13:10:23 -08004049 /* WM2 */
4050 if (!ironlake_compute_srwm(dev, 2, hdisplay, htotal, pixel_size,
4051 clock, ILK_READ_WM2_LATENCY() * 500,
4052 &ironlake_display_srwm_info,
4053 &ironlake_cursor_srwm_info,
4054 &fbc_wm, &plane_wm, &cursor_wm))
4055 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004056
Jesse Barnesb79d4992010-12-21 13:10:23 -08004057 I915_WRITE(WM2_LP_ILK,
4058 WM2_LP_EN |
4059 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4060 (fbc_wm << WM1_LP_FBC_SHIFT) |
4061 (plane_wm << WM1_LP_SR_SHIFT) |
4062 cursor_wm);
Yuanhan Liu13982612010-12-15 15:42:31 +08004063
4064 /*
Jesse Barnesb79d4992010-12-21 13:10:23 -08004065 * WM3 is unsupported on ILK, probably because we don't have latency
4066 * data for that power state
Yuanhan Liu13982612010-12-15 15:42:31 +08004067 */
Yuanhan Liu13982612010-12-15 15:42:31 +08004068}
4069
4070static void sandybridge_update_wm(struct drm_device *dev,
4071 int planea_clock, int planeb_clock,
4072 int hdisplay, int htotal,
4073 int pixel_size)
4074{
4075 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004076 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
Yuanhan Liu13982612010-12-15 15:42:31 +08004077 int fbc_wm, plane_wm, cursor_wm, enabled;
4078 int clock;
4079
4080 enabled = 0;
4081 if (ironlake_compute_wm0(dev, 0,
4082 &sandybridge_display_wm_info, latency,
4083 &sandybridge_cursor_wm_info, latency,
4084 &plane_wm, &cursor_wm)) {
4085 I915_WRITE(WM0_PIPEA_ILK,
4086 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4087 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4088 " plane %d, " "cursor: %d\n",
4089 plane_wm, cursor_wm);
4090 enabled++;
4091 }
4092
4093 if (ironlake_compute_wm0(dev, 1,
4094 &sandybridge_display_wm_info, latency,
4095 &sandybridge_cursor_wm_info, latency,
4096 &plane_wm, &cursor_wm)) {
4097 I915_WRITE(WM0_PIPEB_ILK,
4098 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4099 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4100 " plane %d, cursor: %d\n",
4101 plane_wm, cursor_wm);
4102 enabled++;
4103 }
4104
4105 /*
4106 * Calculate and update the self-refresh watermark only when one
4107 * display plane is used.
4108 *
4109 * SNB support 3 levels of watermark.
4110 *
4111 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
4112 * and disabled in the descending order
4113 *
4114 */
4115 I915_WRITE(WM3_LP_ILK, 0);
4116 I915_WRITE(WM2_LP_ILK, 0);
4117 I915_WRITE(WM1_LP_ILK, 0);
4118
4119 if (enabled != 1)
4120 return;
4121
4122 clock = planea_clock ? planea_clock : planeb_clock;
4123
4124 /* WM1 */
Jesse Barnesb79d4992010-12-21 13:10:23 -08004125 if (!ironlake_compute_srwm(dev, 1, hdisplay, htotal, pixel_size,
4126 clock, SNB_READ_WM1_LATENCY() * 500,
4127 &sandybridge_display_srwm_info,
4128 &sandybridge_cursor_srwm_info,
4129 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004130 return;
4131
4132 I915_WRITE(WM1_LP_ILK,
4133 WM1_LP_SR_EN |
4134 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4135 (fbc_wm << WM1_LP_FBC_SHIFT) |
4136 (plane_wm << WM1_LP_SR_SHIFT) |
4137 cursor_wm);
4138
4139 /* WM2 */
Jesse Barnesb79d4992010-12-21 13:10:23 -08004140 if (!ironlake_compute_srwm(dev, 2,
4141 hdisplay, htotal, pixel_size,
4142 clock, SNB_READ_WM2_LATENCY() * 500,
4143 &sandybridge_display_srwm_info,
4144 &sandybridge_cursor_srwm_info,
4145 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004146 return;
4147
4148 I915_WRITE(WM2_LP_ILK,
4149 WM2_LP_EN |
4150 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4151 (fbc_wm << WM1_LP_FBC_SHIFT) |
4152 (plane_wm << WM1_LP_SR_SHIFT) |
4153 cursor_wm);
4154
4155 /* WM3 */
Jesse Barnesb79d4992010-12-21 13:10:23 -08004156 if (!ironlake_compute_srwm(dev, 3,
4157 hdisplay, htotal, pixel_size,
4158 clock, SNB_READ_WM3_LATENCY() * 500,
4159 &sandybridge_display_srwm_info,
4160 &sandybridge_cursor_srwm_info,
4161 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004162 return;
4163
4164 I915_WRITE(WM3_LP_ILK,
4165 WM3_LP_EN |
4166 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4167 (fbc_wm << WM1_LP_FBC_SHIFT) |
4168 (plane_wm << WM1_LP_SR_SHIFT) |
4169 cursor_wm);
4170}
4171
Shaohua Li7662c8b2009-06-26 11:23:55 +08004172/**
4173 * intel_update_watermarks - update FIFO watermark values based on current modes
4174 *
4175 * Calculate watermark values for the various WM regs based on current mode
4176 * and plane configuration.
4177 *
4178 * There are several cases to deal with here:
4179 * - normal (i.e. non-self-refresh)
4180 * - self-refresh (SR) mode
4181 * - lines are large relative to FIFO size (buffer can hold up to 2)
4182 * - lines are small relative to FIFO size (buffer can hold more than 2
4183 * lines), so need to account for TLB latency
4184 *
4185 * The normal calculation is:
4186 * watermark = dotclock * bytes per pixel * latency
4187 * where latency is platform & configuration dependent (we assume pessimal
4188 * values here).
4189 *
4190 * The SR calculation is:
4191 * watermark = (trunc(latency/line time)+1) * surface width *
4192 * bytes per pixel
4193 * where
4194 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08004195 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08004196 * and latency is assumed to be high, as above.
4197 *
4198 * The final value programmed to the register should always be rounded up,
4199 * and include an extra 2 entries to account for clock crossings.
4200 *
4201 * We don't use the sprite, so we can ignore that. And on Crestline we have
4202 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01004203 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004204static void intel_update_watermarks(struct drm_device *dev)
4205{
Jesse Barnese70236a2009-09-21 10:42:27 -07004206 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004207 struct drm_crtc *crtc;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004208 int sr_hdisplay = 0;
4209 unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
4210 int enabled = 0, pixel_size = 0;
Zhao Yakuifa143212010-06-12 14:32:23 +08004211 int sr_htotal = 0;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004212
Zhenyu Wangc03342f2009-09-29 11:01:23 +08004213 if (!dev_priv->display.update_wm)
4214 return;
4215
Shaohua Li7662c8b2009-06-26 11:23:55 +08004216 /* Get the clock config from both planes */
4217 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01004218 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004219 if (intel_crtc->active) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08004220 enabled++;
4221 if (intel_crtc->plane == 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004222 DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004223 intel_crtc->pipe, crtc->mode.clock);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004224 planea_clock = crtc->mode.clock;
4225 } else {
Zhao Yakui28c97732009-10-09 11:39:41 +08004226 DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004227 intel_crtc->pipe, crtc->mode.clock);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004228 planeb_clock = crtc->mode.clock;
4229 }
4230 sr_hdisplay = crtc->mode.hdisplay;
4231 sr_clock = crtc->mode.clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08004232 sr_htotal = crtc->mode.htotal;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004233 if (crtc->fb)
4234 pixel_size = crtc->fb->bits_per_pixel / 8;
4235 else
4236 pixel_size = 4; /* by default */
4237 }
4238 }
4239
4240 if (enabled <= 0)
4241 return;
4242
Jesse Barnese70236a2009-09-21 10:42:27 -07004243 dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08004244 sr_hdisplay, sr_htotal, pixel_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004245}
4246
Chris Wilsona7615032011-01-12 17:04:08 +00004247static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4248{
4249 return dev_priv->lvds_use_ssc && i915_panel_use_ssc;
4250}
4251
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004252static int intel_crtc_mode_set(struct drm_crtc *crtc,
4253 struct drm_display_mode *mode,
4254 struct drm_display_mode *adjusted_mode,
4255 int x, int y,
4256 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004257{
4258 struct drm_device *dev = crtc->dev;
4259 struct drm_i915_private *dev_priv = dev->dev_private;
4260 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4261 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004262 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01004263 u32 fp_reg, dpll_reg;
Eric Anholtc751ce42010-03-25 11:48:48 -07004264 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004265 intel_clock_t clock, reduced_clock;
Chris Wilson5eddb702010-09-11 13:48:45 +01004266 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Jesse Barnes652c3932009-08-17 13:31:43 -07004267 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004268 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson8e647a22010-08-22 10:54:23 +01004269 struct intel_encoder *has_edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08004270 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01004271 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004272 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004273 int ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004274 struct fdi_m_n m_n = {0};
Chris Wilson5eddb702010-09-11 13:48:45 +01004275 u32 reg, temp;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004276 int target_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08004277
4278 drm_vblank_pre_modeset(dev, pipe);
4279
Chris Wilson5eddb702010-09-11 13:48:45 +01004280 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4281 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004282 continue;
4283
Chris Wilson5eddb702010-09-11 13:48:45 +01004284 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004285 case INTEL_OUTPUT_LVDS:
4286 is_lvds = true;
4287 break;
4288 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004289 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004290 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004291 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004292 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004293 break;
4294 case INTEL_OUTPUT_DVO:
4295 is_dvo = true;
4296 break;
4297 case INTEL_OUTPUT_TVOUT:
4298 is_tv = true;
4299 break;
4300 case INTEL_OUTPUT_ANALOG:
4301 is_crt = true;
4302 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004303 case INTEL_OUTPUT_DISPLAYPORT:
4304 is_dp = true;
4305 break;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004306 case INTEL_OUTPUT_EDP:
Chris Wilson5eddb702010-09-11 13:48:45 +01004307 has_edp_encoder = encoder;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004308 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004309 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004310
Eric Anholtc751ce42010-03-25 11:48:48 -07004311 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004312 }
4313
Chris Wilsona7615032011-01-12 17:04:08 +00004314 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004315 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08004316 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004317 refclk / 1000);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004318 } else if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004319 refclk = 96000;
Jesse Barnes1cb1b752010-10-07 16:01:17 -07004320 if (HAS_PCH_SPLIT(dev) &&
4321 (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004322 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08004323 } else {
4324 refclk = 48000;
4325 }
4326
Ma Lingd4906092009-03-18 20:13:27 +08004327 /*
4328 * Returns a set of divisors for the desired target clock with the given
4329 * refclk, or FALSE. The returned values represent the clock equation:
4330 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4331 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004332 limit = intel_limit(crtc, refclk);
Ma Lingd4906092009-03-18 20:13:27 +08004333 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004334 if (!ok) {
4335 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Chris Wilson1f803ee2009-06-06 09:45:59 +01004336 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004337 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08004338 }
4339
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004340 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004341 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004342
Zhao Yakuiddc90032010-01-06 22:05:56 +08004343 if (is_lvds && dev_priv->lvds_downclock_avail) {
4344 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01004345 dev_priv->lvds_downclock,
4346 refclk,
4347 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00004348 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
4349 /*
4350 * If the different P is found, it means that we can't
4351 * switch the display clock by using the FP0/FP1.
4352 * In such case we will disable the LVDS downclock
4353 * feature.
4354 */
4355 DRM_DEBUG_KMS("Different P is found for "
Chris Wilson5eddb702010-09-11 13:48:45 +01004356 "LVDS clock/downclock\n");
Zhao Yakui18f9ed12009-11-20 03:24:16 +00004357 has_reduced_clock = 0;
4358 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004359 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004360 /* SDVO TV has fixed PLL values depend on its clock range,
4361 this mirrors vbios setting. */
4362 if (is_sdvo && is_tv) {
4363 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01004364 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004365 clock.p1 = 2;
4366 clock.p2 = 10;
4367 clock.n = 3;
4368 clock.m1 = 16;
4369 clock.m2 = 8;
4370 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01004371 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004372 clock.p1 = 1;
4373 clock.p2 = 10;
4374 clock.n = 6;
4375 clock.m1 = 12;
4376 clock.m2 = 8;
4377 }
4378 }
4379
Zhenyu Wang2c072452009-06-05 15:38:42 +08004380 /* FDI link */
Eric Anholtbad720f2009-10-22 16:11:14 -07004381 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson49078f72010-12-04 07:45:57 +00004382 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
Adam Jackson77ffb592010-04-12 11:38:44 -04004383 int lane = 0, link_bw, bpp;
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004384 /* CPU eDP doesn't require FDI link, so just set DP M/N
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004385 according to current link config */
Jesse Barnes858bc212011-01-04 10:46:49 -08004386 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004387 target_clock = mode->clock;
Chris Wilson8e647a22010-08-22 10:54:23 +01004388 intel_edp_link_config(has_edp_encoder,
4389 &lane, &link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004390 } else {
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004391 /* [e]DP over FDI requires target mode clock
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004392 instead of link clock */
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004393 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004394 target_clock = mode->clock;
4395 else
4396 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01004397
4398 /* FDI is a binary signal running at ~2.7GHz, encoding
4399 * each output octet as 10 bits. The actual frequency
4400 * is stored as a divider into a 100MHz clock, and the
4401 * mode pixel clock is stored in units of 1KHz.
4402 * Hence the bw of each lane in terms of the mode signal
4403 * is:
4404 */
4405 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004406 }
Zhenyu Wang58a27472009-09-25 08:01:28 +00004407
4408 /* determine panel color depth */
Chris Wilson5eddb702010-09-11 13:48:45 +01004409 temp = I915_READ(PIPECONF(pipe));
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08004410 temp &= ~PIPE_BPC_MASK;
4411 if (is_lvds) {
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08004412 /* the BPC will be 6 if it is 18-bit LVDS panel */
Chris Wilson5eddb702010-09-11 13:48:45 +01004413 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08004414 temp |= PIPE_8BPC;
4415 else
4416 temp |= PIPE_6BPC;
Jesse Barnes1d850362010-10-07 16:01:10 -07004417 } else if (has_edp_encoder) {
Chris Wilson5ceb0f92010-09-24 10:24:28 +01004418 switch (dev_priv->edp.bpp/3) {
Zhenyu Wang885a5fb2010-01-12 05:38:31 +08004419 case 8:
4420 temp |= PIPE_8BPC;
4421 break;
4422 case 10:
4423 temp |= PIPE_10BPC;
4424 break;
4425 case 6:
4426 temp |= PIPE_6BPC;
4427 break;
4428 case 12:
4429 temp |= PIPE_12BPC;
4430 break;
4431 }
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08004432 } else
4433 temp |= PIPE_8BPC;
Chris Wilson5eddb702010-09-11 13:48:45 +01004434 I915_WRITE(PIPECONF(pipe), temp);
Zhenyu Wang58a27472009-09-25 08:01:28 +00004435
4436 switch (temp & PIPE_BPC_MASK) {
4437 case PIPE_8BPC:
4438 bpp = 24;
4439 break;
4440 case PIPE_10BPC:
4441 bpp = 30;
4442 break;
4443 case PIPE_6BPC:
4444 bpp = 18;
4445 break;
4446 case PIPE_12BPC:
4447 bpp = 36;
4448 break;
4449 default:
4450 DRM_ERROR("unknown pipe bpc value\n");
4451 bpp = 24;
4452 }
4453
Adam Jackson77ffb592010-04-12 11:38:44 -04004454 if (!lane) {
4455 /*
4456 * Account for spread spectrum to avoid
4457 * oversubscribing the link. Max center spread
4458 * is 2.5%; use 5% for safety's sake.
4459 */
4460 u32 bps = target_clock * bpp * 21 / 20;
4461 lane = bps / (link_bw * 8) + 1;
4462 }
4463
4464 intel_crtc->fdi_lanes = lane;
4465
Chris Wilson49078f72010-12-04 07:45:57 +00004466 if (pixel_multiplier > 1)
4467 link_bw *= pixel_multiplier;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004468 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004469 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004470
Zhenyu Wangc038e512009-10-19 15:43:48 +08004471 /* Ironlake: try to setup display ref clock before DPLL
4472 * enabling. This is only under driver's control after
4473 * PCH B stepping, previous chipset stepping should be
4474 * ignoring this setting.
4475 */
Eric Anholtbad720f2009-10-22 16:11:14 -07004476 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08004477 temp = I915_READ(PCH_DREF_CONTROL);
4478 /* Always enable nonspread source */
4479 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
4480 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Zhenyu Wangc038e512009-10-19 15:43:48 +08004481 temp &= ~DREF_SSC_SOURCE_MASK;
4482 temp |= DREF_SSC_SOURCE_ENABLE;
4483 I915_WRITE(PCH_DREF_CONTROL, temp);
Zhenyu Wangc038e512009-10-19 15:43:48 +08004484
Chris Wilson5eddb702010-09-11 13:48:45 +01004485 POSTING_READ(PCH_DREF_CONTROL);
Zhenyu Wangc038e512009-10-19 15:43:48 +08004486 udelay(200);
4487
Chris Wilson8e647a22010-08-22 10:54:23 +01004488 if (has_edp_encoder) {
Chris Wilsona7615032011-01-12 17:04:08 +00004489 if (intel_panel_use_ssc(dev_priv)) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08004490 temp |= DREF_SSC1_ENABLE;
4491 I915_WRITE(PCH_DREF_CONTROL, temp);
Zhenyu Wangc038e512009-10-19 15:43:48 +08004492
Chris Wilson5eddb702010-09-11 13:48:45 +01004493 POSTING_READ(PCH_DREF_CONTROL);
Zhenyu Wangc038e512009-10-19 15:43:48 +08004494 udelay(200);
Jesse Barnes7f823282010-10-07 16:01:16 -07004495 }
4496 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Zhenyu Wangc038e512009-10-19 15:43:48 +08004497
Jesse Barnes7f823282010-10-07 16:01:16 -07004498 /* Enable CPU source on CPU attached eDP */
4499 if (!intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Chris Wilsona7615032011-01-12 17:04:08 +00004500 if (intel_panel_use_ssc(dev_priv))
Jesse Barnes7f823282010-10-07 16:01:16 -07004501 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
4502 else
4503 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Zhenyu Wangc038e512009-10-19 15:43:48 +08004504 } else {
Jesse Barnes7f823282010-10-07 16:01:16 -07004505 /* Enable SSC on PCH eDP if needed */
Chris Wilsona7615032011-01-12 17:04:08 +00004506 if (intel_panel_use_ssc(dev_priv)) {
Jesse Barnes7f823282010-10-07 16:01:16 -07004507 DRM_ERROR("enabling SSC on PCH\n");
4508 temp |= DREF_SUPERSPREAD_SOURCE_ENABLE;
4509 }
Zhenyu Wangc038e512009-10-19 15:43:48 +08004510 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004511 I915_WRITE(PCH_DREF_CONTROL, temp);
Jesse Barnes7f823282010-10-07 16:01:16 -07004512 POSTING_READ(PCH_DREF_CONTROL);
4513 udelay(200);
Zhenyu Wangc038e512009-10-19 15:43:48 +08004514 }
4515 }
4516
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004517 if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +08004518 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07004519 if (has_reduced_clock)
4520 fp2 = (1 << reduced_clock.n) << 16 |
4521 reduced_clock.m1 << 8 | reduced_clock.m2;
4522 } else {
Shaohua Li21778322009-02-23 15:19:16 +08004523 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07004524 if (has_reduced_clock)
4525 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4526 reduced_clock.m2;
4527 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004528
Chris Wilsonc1858122010-12-03 21:35:48 +00004529 /* Enable autotuning of the PLL clock (if permissible) */
4530 if (HAS_PCH_SPLIT(dev)) {
4531 int factor = 21;
4532
4533 if (is_lvds) {
Chris Wilsona7615032011-01-12 17:04:08 +00004534 if ((intel_panel_use_ssc(dev_priv) &&
Chris Wilsonc1858122010-12-03 21:35:48 +00004535 dev_priv->lvds_ssc_freq == 100) ||
4536 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
4537 factor = 25;
4538 } else if (is_sdvo && is_tv)
4539 factor = 20;
4540
4541 if (clock.m1 < factor * clock.n)
4542 fp |= FP_CB_TUNE;
4543 }
4544
Chris Wilson5eddb702010-09-11 13:48:45 +01004545 dpll = 0;
Eric Anholtbad720f2009-10-22 16:11:14 -07004546 if (!HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004547 dpll = DPLL_VGA_MODE_DIS;
4548
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004549 if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004550 if (is_lvds)
4551 dpll |= DPLLB_MODE_LVDS;
4552 else
4553 dpll |= DPLLB_MODE_DAC_SERIAL;
4554 if (is_sdvo) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01004555 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4556 if (pixel_multiplier > 1) {
4557 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4558 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4559 else if (HAS_PCH_SPLIT(dev))
4560 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
4561 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004562 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08004563 }
Jesse Barnes83240122010-10-07 16:01:18 -07004564 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004565 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08004566
4567 /* compute bitmask from p1 value */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004568 if (IS_PINEVIEW(dev))
4569 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004570 else {
Shaohua Li21778322009-02-23 15:19:16 +08004571 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004572 /* also FPA1 */
Eric Anholtbad720f2009-10-22 16:11:14 -07004573 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004574 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Jesse Barnes652c3932009-08-17 13:31:43 -07004575 if (IS_G4X(dev) && has_reduced_clock)
4576 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004577 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004578 switch (clock.p2) {
4579 case 5:
4580 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4581 break;
4582 case 7:
4583 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4584 break;
4585 case 10:
4586 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4587 break;
4588 case 14:
4589 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4590 break;
4591 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004592 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08004593 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4594 } else {
4595 if (is_lvds) {
4596 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4597 } else {
4598 if (clock.p1 == 2)
4599 dpll |= PLL_P1_DIVIDE_BY_TWO;
4600 else
4601 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4602 if (clock.p2 == 4)
4603 dpll |= PLL_P2_DIVIDE_BY_4;
4604 }
4605 }
4606
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004607 if (is_sdvo && is_tv)
4608 dpll |= PLL_REF_INPUT_TVCLKINBC;
4609 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08004610 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004611 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08004612 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00004613 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004614 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08004615 else
4616 dpll |= PLL_REF_INPUT_DREFCLK;
4617
4618 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01004619 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004620
4621 /* Set up the display plane register */
4622 dspcntr = DISPPLANE_GAMMA_ENABLE;
4623
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004624 /* Ironlake's plane is forced to pipe, bit 24 is to
Zhenyu Wang2c072452009-06-05 15:38:42 +08004625 enable color space conversion */
Eric Anholtbad720f2009-10-22 16:11:14 -07004626 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004627 if (pipe == 0)
Jesse Barnes80824002009-09-10 15:28:06 -07004628 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004629 else
4630 dspcntr |= DISPPLANE_SEL_PIPE_B;
4631 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004632
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004633 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004634 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4635 * core speed.
4636 *
4637 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4638 * pipe == 0 check?
4639 */
Jesse Barnese70236a2009-09-21 10:42:27 -07004640 if (mode->clock >
4641 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
Chris Wilson5eddb702010-09-11 13:48:45 +01004642 pipeconf |= PIPECONF_DOUBLE_WIDE;
Jesse Barnes79e53942008-11-07 14:24:08 -08004643 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004644 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
Jesse Barnes79e53942008-11-07 14:24:08 -08004645 }
4646
Jesse Barnesb24e7172011-01-04 15:09:30 -08004647 if (!HAS_PCH_SPLIT(dev))
Jesse Barnes65993d62011-01-04 15:09:29 -08004648 dpll |= DPLL_VCO_ENABLE;
Linus Torvalds8d86dc62010-06-08 20:16:28 -07004649
Zhao Yakui28c97732009-10-09 11:39:41 +08004650 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08004651 drm_mode_debug_printmodeline(mode);
4652
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004653 /* assign to Ironlake registers */
Eric Anholtbad720f2009-10-22 16:11:14 -07004654 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004655 fp_reg = PCH_FP0(pipe);
4656 dpll_reg = PCH_DPLL(pipe);
4657 } else {
4658 fp_reg = FP0(pipe);
4659 dpll_reg = DPLL(pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004660 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004661
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004662 /* PCH eDP needs FDI, but CPU eDP does not */
4663 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004664 I915_WRITE(fp_reg, fp);
4665 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004666
4667 POSTING_READ(dpll_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08004668 udelay(150);
4669 }
4670
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004671 /* enable transcoder DPLL */
4672 if (HAS_PCH_CPT(dev)) {
4673 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01004674 if (pipe == 0)
4675 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004676 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004677 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004678 I915_WRITE(PCH_DPLL_SEL, temp);
Chris Wilson5eddb702010-09-11 13:48:45 +01004679
4680 POSTING_READ(PCH_DPLL_SEL);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004681 udelay(150);
4682 }
4683
Jesse Barnes79e53942008-11-07 14:24:08 -08004684 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4685 * This is an exception to the general rule that mode_set doesn't turn
4686 * things on.
4687 */
4688 if (is_lvds) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004689 reg = LVDS;
Eric Anholtbad720f2009-10-22 16:11:14 -07004690 if (HAS_PCH_SPLIT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01004691 reg = PCH_LVDS;
Zhenyu Wang541998a2009-06-05 15:38:44 +08004692
Chris Wilson5eddb702010-09-11 13:48:45 +01004693 temp = I915_READ(reg);
4694 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004695 if (pipe == 1) {
4696 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01004697 temp |= PORT_TRANS_B_SEL_CPT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004698 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004699 temp |= LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004700 } else {
4701 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01004702 temp &= ~PORT_TRANS_SEL_MASK;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004703 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004704 temp &= ~LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004705 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004706 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01004707 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08004708 /* Set the B0-B3 data pairs corresponding to whether we're going to
4709 * set the DPLLs for dual-channel mode or not.
4710 */
4711 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01004712 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08004713 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004714 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08004715
4716 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4717 * appropriately here, but we need to look more thoroughly into how
4718 * panels behave in the two modes.
4719 */
Jesse Barnes434ed092010-09-07 14:48:06 -07004720 /* set the dithering flag on non-PCH LVDS as needed */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004721 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
Jesse Barnes434ed092010-09-07 14:48:06 -07004722 if (dev_priv->lvds_dither)
Chris Wilson5eddb702010-09-11 13:48:45 +01004723 temp |= LVDS_ENABLE_DITHER;
Jesse Barnes434ed092010-09-07 14:48:06 -07004724 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004725 temp &= ~LVDS_ENABLE_DITHER;
Zhao Yakui898822c2010-01-04 16:29:30 +08004726 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004727 I915_WRITE(reg, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004728 }
Jesse Barnes434ed092010-09-07 14:48:06 -07004729
4730 /* set the dithering flag and clear for anything other than a panel. */
4731 if (HAS_PCH_SPLIT(dev)) {
4732 pipeconf &= ~PIPECONF_DITHER_EN;
4733 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
4734 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
4735 pipeconf |= PIPECONF_DITHER_EN;
4736 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
4737 }
4738 }
4739
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004740 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004741 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004742 } else if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004743 /* For non-DP output, clear any trans DP clock recovery setting.*/
4744 if (pipe == 0) {
4745 I915_WRITE(TRANSA_DATA_M1, 0);
4746 I915_WRITE(TRANSA_DATA_N1, 0);
4747 I915_WRITE(TRANSA_DP_LINK_M1, 0);
4748 I915_WRITE(TRANSA_DP_LINK_N1, 0);
4749 } else {
4750 I915_WRITE(TRANSB_DATA_M1, 0);
4751 I915_WRITE(TRANSB_DATA_N1, 0);
4752 I915_WRITE(TRANSB_DP_LINK_M1, 0);
4753 I915_WRITE(TRANSB_DP_LINK_N1, 0);
4754 }
4755 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004756
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004757 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004758 I915_WRITE(dpll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01004759
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004760 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01004761 POSTING_READ(dpll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004762 udelay(150);
4763
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004764 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004765 temp = 0;
Zhao Yakuibb66c512009-09-10 15:45:49 +08004766 if (is_sdvo) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004767 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4768 if (temp > 1)
4769 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Chris Wilson6c9547f2010-08-25 10:05:17 +01004770 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004771 temp = 0;
4772 }
4773 I915_WRITE(DPLL_MD(pipe), temp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004774 } else {
Chris Wilsona589b9f2010-12-03 21:13:16 +00004775 /* The pixel multiplier can only be updated once the
4776 * DPLL is enabled and the clocks are stable.
4777 *
4778 * So write it again.
4779 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004780 I915_WRITE(dpll_reg, dpll);
4781 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004782 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004783
Chris Wilson5eddb702010-09-11 13:48:45 +01004784 intel_crtc->lowfreq_avail = false;
Jesse Barnes652c3932009-08-17 13:31:43 -07004785 if (is_lvds && has_reduced_clock && i915_powersave) {
4786 I915_WRITE(fp_reg + 4, fp2);
4787 intel_crtc->lowfreq_avail = true;
4788 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004789 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004790 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4791 }
4792 } else {
4793 I915_WRITE(fp_reg + 4, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07004794 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004795 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004796 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4797 }
4798 }
4799
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004800 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4801 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4802 /* the chip adds 2 halflines automatically */
4803 adjusted_mode->crtc_vdisplay -= 1;
4804 adjusted_mode->crtc_vtotal -= 1;
4805 adjusted_mode->crtc_vblank_start -= 1;
4806 adjusted_mode->crtc_vblank_end -= 1;
4807 adjusted_mode->crtc_vsync_end -= 1;
4808 adjusted_mode->crtc_vsync_start -= 1;
4809 } else
4810 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4811
Chris Wilson5eddb702010-09-11 13:48:45 +01004812 I915_WRITE(HTOTAL(pipe),
4813 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004814 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004815 I915_WRITE(HBLANK(pipe),
4816 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004817 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004818 I915_WRITE(HSYNC(pipe),
4819 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004820 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004821
4822 I915_WRITE(VTOTAL(pipe),
4823 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004824 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004825 I915_WRITE(VBLANK(pipe),
4826 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004827 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004828 I915_WRITE(VSYNC(pipe),
4829 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004830 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004831
4832 /* pipesrc and dspsize control the size that is scaled from,
4833 * which should always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08004834 */
Eric Anholtbad720f2009-10-22 16:11:14 -07004835 if (!HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004836 I915_WRITE(DSPSIZE(plane),
4837 ((mode->vdisplay - 1) << 16) |
4838 (mode->hdisplay - 1));
4839 I915_WRITE(DSPPOS(plane), 0);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004840 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004841 I915_WRITE(PIPESRC(pipe),
4842 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08004843
Eric Anholtbad720f2009-10-22 16:11:14 -07004844 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004845 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
4846 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
4847 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
4848 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004849
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004850 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004851 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004852 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004853 }
4854
Chris Wilson5eddb702010-09-11 13:48:45 +01004855 I915_WRITE(PIPECONF(pipe), pipeconf);
4856 POSTING_READ(PIPECONF(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08004857 if (!HAS_PCH_SPLIT(dev))
Jesse Barnes040484a2011-01-03 12:14:26 -08004858 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08004859
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004860 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004861
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01004862 if (IS_GEN5(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08004863 /* enable address swizzle for tiling buffer */
4864 temp = I915_READ(DISP_ARB_CTL);
4865 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
4866 }
4867
Chris Wilson5eddb702010-09-11 13:48:45 +01004868 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004869 POSTING_READ(DSPCNTR(plane));
4870 if (!HAS_PCH_SPLIT(dev))
4871 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004872
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004873 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004874
4875 intel_update_watermarks(dev);
4876
Jesse Barnes79e53942008-11-07 14:24:08 -08004877 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004878
Chris Wilson1f803ee2009-06-06 09:45:59 +01004879 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004880}
4881
4882/** Loads the palette/gamma unit for the CRTC with the prepared values */
4883void intel_crtc_load_lut(struct drm_crtc *crtc)
4884{
4885 struct drm_device *dev = crtc->dev;
4886 struct drm_i915_private *dev_priv = dev->dev_private;
4887 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4888 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
4889 int i;
4890
4891 /* The clocks have to be on to load the palette. */
4892 if (!crtc->enabled)
4893 return;
4894
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004895 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07004896 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004897 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
4898 LGC_PALETTE_B;
4899
Jesse Barnes79e53942008-11-07 14:24:08 -08004900 for (i = 0; i < 256; i++) {
4901 I915_WRITE(palreg + 4 * i,
4902 (intel_crtc->lut_r[i] << 16) |
4903 (intel_crtc->lut_g[i] << 8) |
4904 intel_crtc->lut_b[i]);
4905 }
4906}
4907
Chris Wilson560b85b2010-08-07 11:01:38 +01004908static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
4909{
4910 struct drm_device *dev = crtc->dev;
4911 struct drm_i915_private *dev_priv = dev->dev_private;
4912 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4913 bool visible = base != 0;
4914 u32 cntl;
4915
4916 if (intel_crtc->cursor_visible == visible)
4917 return;
4918
4919 cntl = I915_READ(CURACNTR);
4920 if (visible) {
4921 /* On these chipsets we can only modify the base whilst
4922 * the cursor is disabled.
4923 */
4924 I915_WRITE(CURABASE, base);
4925
4926 cntl &= ~(CURSOR_FORMAT_MASK);
4927 /* XXX width must be 64, stride 256 => 0x00 << 28 */
4928 cntl |= CURSOR_ENABLE |
4929 CURSOR_GAMMA_ENABLE |
4930 CURSOR_FORMAT_ARGB;
4931 } else
4932 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
4933 I915_WRITE(CURACNTR, cntl);
4934
4935 intel_crtc->cursor_visible = visible;
4936}
4937
4938static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
4939{
4940 struct drm_device *dev = crtc->dev;
4941 struct drm_i915_private *dev_priv = dev->dev_private;
4942 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4943 int pipe = intel_crtc->pipe;
4944 bool visible = base != 0;
4945
4946 if (intel_crtc->cursor_visible != visible) {
4947 uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
4948 if (base) {
4949 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4950 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4951 cntl |= pipe << 28; /* Connect to correct pipe */
4952 } else {
4953 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4954 cntl |= CURSOR_MODE_DISABLE;
4955 }
4956 I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
4957
4958 intel_crtc->cursor_visible = visible;
4959 }
4960 /* and commit changes on next vblank */
4961 I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
4962}
4963
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004964/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004965static void intel_crtc_update_cursor(struct drm_crtc *crtc,
4966 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004967{
4968 struct drm_device *dev = crtc->dev;
4969 struct drm_i915_private *dev_priv = dev->dev_private;
4970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4971 int pipe = intel_crtc->pipe;
4972 int x = intel_crtc->cursor_x;
4973 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01004974 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004975 bool visible;
4976
4977 pos = 0;
4978
Chris Wilson6b383a72010-09-13 13:54:26 +01004979 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004980 base = intel_crtc->cursor_addr;
4981 if (x > (int) crtc->fb->width)
4982 base = 0;
4983
4984 if (y > (int) crtc->fb->height)
4985 base = 0;
4986 } else
4987 base = 0;
4988
4989 if (x < 0) {
4990 if (x + intel_crtc->cursor_width < 0)
4991 base = 0;
4992
4993 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
4994 x = -x;
4995 }
4996 pos |= x << CURSOR_X_SHIFT;
4997
4998 if (y < 0) {
4999 if (y + intel_crtc->cursor_height < 0)
5000 base = 0;
5001
5002 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
5003 y = -y;
5004 }
5005 pos |= y << CURSOR_Y_SHIFT;
5006
5007 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01005008 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005009 return;
5010
5011 I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01005012 if (IS_845G(dev) || IS_I865G(dev))
5013 i845_update_cursor(crtc, base);
5014 else
5015 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005016
5017 if (visible)
5018 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
5019}
5020
Jesse Barnes79e53942008-11-07 14:24:08 -08005021static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00005022 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08005023 uint32_t handle,
5024 uint32_t width, uint32_t height)
5025{
5026 struct drm_device *dev = crtc->dev;
5027 struct drm_i915_private *dev_priv = dev->dev_private;
5028 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00005029 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005030 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005031 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005032
Zhao Yakui28c97732009-10-09 11:39:41 +08005033 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08005034
5035 /* if we want to turn off the cursor ignore width and height */
5036 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005037 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005038 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00005039 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10005040 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005041 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08005042 }
5043
5044 /* Currently we only support 64x64 cursors */
5045 if (width != 64 || height != 64) {
5046 DRM_ERROR("we currently only support 64x64 cursors\n");
5047 return -EINVAL;
5048 }
5049
Chris Wilson05394f32010-11-08 19:18:58 +00005050 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
5051 if (!obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08005052 return -ENOENT;
5053
Chris Wilson05394f32010-11-08 19:18:58 +00005054 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005055 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10005056 ret = -ENOMEM;
5057 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08005058 }
5059
Dave Airlie71acb5e2008-12-30 20:31:46 +10005060 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005061 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005062 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00005063 if (obj->tiling_mode) {
5064 DRM_ERROR("cursor cannot be tiled\n");
5065 ret = -EINVAL;
5066 goto fail_locked;
5067 }
5068
Chris Wilson05394f32010-11-08 19:18:58 +00005069 ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005070 if (ret) {
5071 DRM_ERROR("failed to pin cursor bo\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005072 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005073 }
Chris Wilsone7b526b2010-06-02 08:30:48 +01005074
Chris Wilson05394f32010-11-08 19:18:58 +00005075 ret = i915_gem_object_set_to_gtt_domain(obj, 0);
Chris Wilsone7b526b2010-06-02 08:30:48 +01005076 if (ret) {
5077 DRM_ERROR("failed to move cursor bo into the GTT\n");
5078 goto fail_unpin;
5079 }
5080
Chris Wilsond9e86c02010-11-10 16:40:20 +00005081 ret = i915_gem_object_put_fence(obj);
5082 if (ret) {
5083 DRM_ERROR("failed to move cursor bo into the GTT\n");
5084 goto fail_unpin;
5085 }
5086
Chris Wilson05394f32010-11-08 19:18:58 +00005087 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005088 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005089 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00005090 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005091 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
5092 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005093 if (ret) {
5094 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005095 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005096 }
Chris Wilson05394f32010-11-08 19:18:58 +00005097 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005098 }
5099
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005100 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04005101 I915_WRITE(CURSIZE, (height << 12) | width);
5102
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005103 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005104 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005105 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00005106 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10005107 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
5108 } else
5109 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00005110 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005111 }
Jesse Barnes80824002009-09-10 15:28:06 -07005112
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005113 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005114
5115 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00005116 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005117 intel_crtc->cursor_width = width;
5118 intel_crtc->cursor_height = height;
5119
Chris Wilson6b383a72010-09-13 13:54:26 +01005120 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005121
Jesse Barnes79e53942008-11-07 14:24:08 -08005122 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005123fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00005124 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005125fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10005126 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005127fail:
Chris Wilson05394f32010-11-08 19:18:58 +00005128 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10005129 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005130}
5131
5132static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
5133{
Jesse Barnes79e53942008-11-07 14:24:08 -08005134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005135
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005136 intel_crtc->cursor_x = x;
5137 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07005138
Chris Wilson6b383a72010-09-13 13:54:26 +01005139 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08005140
5141 return 0;
5142}
5143
5144/** Sets the color ramps on behalf of RandR */
5145void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
5146 u16 blue, int regno)
5147{
5148 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5149
5150 intel_crtc->lut_r[regno] = red >> 8;
5151 intel_crtc->lut_g[regno] = green >> 8;
5152 intel_crtc->lut_b[regno] = blue >> 8;
5153}
5154
Dave Airlieb8c00ac2009-10-06 13:54:01 +10005155void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
5156 u16 *blue, int regno)
5157{
5158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5159
5160 *red = intel_crtc->lut_r[regno] << 8;
5161 *green = intel_crtc->lut_g[regno] << 8;
5162 *blue = intel_crtc->lut_b[regno] << 8;
5163}
5164
Jesse Barnes79e53942008-11-07 14:24:08 -08005165static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01005166 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08005167{
James Simmons72034252010-08-03 01:33:19 +01005168 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08005169 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005170
James Simmons72034252010-08-03 01:33:19 +01005171 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005172 intel_crtc->lut_r[i] = red[i] >> 8;
5173 intel_crtc->lut_g[i] = green[i] >> 8;
5174 intel_crtc->lut_b[i] = blue[i] >> 8;
5175 }
5176
5177 intel_crtc_load_lut(crtc);
5178}
5179
5180/**
5181 * Get a pipe with a simple mode set on it for doing load-based monitor
5182 * detection.
5183 *
5184 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07005185 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08005186 *
Eric Anholtc751ce42010-03-25 11:48:48 -07005187 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08005188 * configured for it. In the future, it could choose to temporarily disable
5189 * some outputs to free up a pipe for its use.
5190 *
5191 * \return crtc, or NULL if no pipes are available.
5192 */
5193
5194/* VESA 640x480x72Hz mode to set on the pipe */
5195static struct drm_display_mode load_detect_mode = {
5196 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
5197 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
5198};
5199
Eric Anholt21d40d32010-03-25 11:11:14 -07005200struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005201 struct drm_connector *connector,
Jesse Barnes79e53942008-11-07 14:24:08 -08005202 struct drm_display_mode *mode,
5203 int *dpms_mode)
5204{
5205 struct intel_crtc *intel_crtc;
5206 struct drm_crtc *possible_crtc;
5207 struct drm_crtc *supported_crtc =NULL;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005208 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005209 struct drm_crtc *crtc = NULL;
5210 struct drm_device *dev = encoder->dev;
5211 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5212 struct drm_crtc_helper_funcs *crtc_funcs;
5213 int i = -1;
5214
5215 /*
5216 * Algorithm gets a little messy:
5217 * - if the connector already has an assigned crtc, use it (but make
5218 * sure it's on first)
5219 * - try to find the first unused crtc that can drive this connector,
5220 * and use that if we find one
5221 * - if there are no unused crtcs available, try to use the first
5222 * one we found that supports the connector
5223 */
5224
5225 /* See if we already have a CRTC for this connector */
5226 if (encoder->crtc) {
5227 crtc = encoder->crtc;
5228 /* Make sure the crtc and connector are running */
5229 intel_crtc = to_intel_crtc(crtc);
5230 *dpms_mode = intel_crtc->dpms_mode;
5231 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
5232 crtc_funcs = crtc->helper_private;
5233 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
5234 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
5235 }
5236 return crtc;
5237 }
5238
5239 /* Find an unused one (if possible) */
5240 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
5241 i++;
5242 if (!(encoder->possible_crtcs & (1 << i)))
5243 continue;
5244 if (!possible_crtc->enabled) {
5245 crtc = possible_crtc;
5246 break;
5247 }
5248 if (!supported_crtc)
5249 supported_crtc = possible_crtc;
5250 }
5251
5252 /*
5253 * If we didn't find an unused CRTC, don't use any.
5254 */
5255 if (!crtc) {
5256 return NULL;
5257 }
5258
5259 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005260 connector->encoder = encoder;
Eric Anholt21d40d32010-03-25 11:11:14 -07005261 intel_encoder->load_detect_temp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005262
5263 intel_crtc = to_intel_crtc(crtc);
5264 *dpms_mode = intel_crtc->dpms_mode;
5265
5266 if (!crtc->enabled) {
5267 if (!mode)
5268 mode = &load_detect_mode;
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05005269 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005270 } else {
5271 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
5272 crtc_funcs = crtc->helper_private;
5273 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
5274 }
5275
5276 /* Add this connector to the crtc */
5277 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
5278 encoder_funcs->commit(encoder);
5279 }
5280 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005281 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005282
5283 return crtc;
5284}
5285
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005286void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
5287 struct drm_connector *connector, int dpms_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08005288{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005289 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005290 struct drm_device *dev = encoder->dev;
5291 struct drm_crtc *crtc = encoder->crtc;
5292 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5293 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
5294
Eric Anholt21d40d32010-03-25 11:11:14 -07005295 if (intel_encoder->load_detect_temp) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005296 encoder->crtc = NULL;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005297 connector->encoder = NULL;
Eric Anholt21d40d32010-03-25 11:11:14 -07005298 intel_encoder->load_detect_temp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005299 crtc->enabled = drm_helper_crtc_in_use(crtc);
5300 drm_helper_disable_unused_functions(dev);
5301 }
5302
Eric Anholtc751ce42010-03-25 11:48:48 -07005303 /* Switch crtc and encoder back off if necessary */
Jesse Barnes79e53942008-11-07 14:24:08 -08005304 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
5305 if (encoder->crtc == crtc)
5306 encoder_funcs->dpms(encoder, dpms_mode);
5307 crtc_funcs->dpms(crtc, dpms_mode);
5308 }
5309}
5310
5311/* Returns the clock of the currently programmed mode of the given pipe. */
5312static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
5313{
5314 struct drm_i915_private *dev_priv = dev->dev_private;
5315 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5316 int pipe = intel_crtc->pipe;
5317 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
5318 u32 fp;
5319 intel_clock_t clock;
5320
5321 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
5322 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
5323 else
5324 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
5325
5326 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005327 if (IS_PINEVIEW(dev)) {
5328 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
5329 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08005330 } else {
5331 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
5332 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
5333 }
5334
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005335 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005336 if (IS_PINEVIEW(dev))
5337 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
5338 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08005339 else
5340 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08005341 DPLL_FPA01_P1_POST_DIV_SHIFT);
5342
5343 switch (dpll & DPLL_MODE_MASK) {
5344 case DPLLB_MODE_DAC_SERIAL:
5345 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
5346 5 : 10;
5347 break;
5348 case DPLLB_MODE_LVDS:
5349 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
5350 7 : 14;
5351 break;
5352 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08005353 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08005354 "mode\n", (int)(dpll & DPLL_MODE_MASK));
5355 return 0;
5356 }
5357
5358 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08005359 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005360 } else {
5361 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
5362
5363 if (is_lvds) {
5364 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
5365 DPLL_FPA01_P1_POST_DIV_SHIFT);
5366 clock.p2 = 14;
5367
5368 if ((dpll & PLL_REF_INPUT_MASK) ==
5369 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
5370 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08005371 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005372 } else
Shaohua Li21778322009-02-23 15:19:16 +08005373 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005374 } else {
5375 if (dpll & PLL_P1_DIVIDE_BY_TWO)
5376 clock.p1 = 2;
5377 else {
5378 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
5379 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
5380 }
5381 if (dpll & PLL_P2_DIVIDE_BY_4)
5382 clock.p2 = 4;
5383 else
5384 clock.p2 = 2;
5385
Shaohua Li21778322009-02-23 15:19:16 +08005386 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005387 }
5388 }
5389
5390 /* XXX: It would be nice to validate the clocks, but we can't reuse
5391 * i830PllIsValid() because it relies on the xf86_config connector
5392 * configuration being accurate, which it isn't necessarily.
5393 */
5394
5395 return clock.dot;
5396}
5397
5398/** Returns the currently programmed mode of the given pipe. */
5399struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
5400 struct drm_crtc *crtc)
5401{
5402 struct drm_i915_private *dev_priv = dev->dev_private;
5403 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5404 int pipe = intel_crtc->pipe;
5405 struct drm_display_mode *mode;
5406 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
5407 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
5408 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
5409 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
5410
5411 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
5412 if (!mode)
5413 return NULL;
5414
5415 mode->clock = intel_crtc_clock_get(dev, crtc);
5416 mode->hdisplay = (htot & 0xffff) + 1;
5417 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
5418 mode->hsync_start = (hsync & 0xffff) + 1;
5419 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
5420 mode->vdisplay = (vtot & 0xffff) + 1;
5421 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
5422 mode->vsync_start = (vsync & 0xffff) + 1;
5423 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
5424
5425 drm_mode_set_name(mode);
5426 drm_mode_set_crtcinfo(mode, 0);
5427
5428 return mode;
5429}
5430
Jesse Barnes652c3932009-08-17 13:31:43 -07005431#define GPU_IDLE_TIMEOUT 500 /* ms */
5432
5433/* When this timer fires, we've been idle for awhile */
5434static void intel_gpu_idle_timer(unsigned long arg)
5435{
5436 struct drm_device *dev = (struct drm_device *)arg;
5437 drm_i915_private_t *dev_priv = dev->dev_private;
5438
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005439 if (!list_empty(&dev_priv->mm.active_list)) {
5440 /* Still processing requests, so just re-arm the timer. */
5441 mod_timer(&dev_priv->idle_timer, jiffies +
5442 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
5443 return;
5444 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005445
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005446 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005447 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005448}
5449
Jesse Barnes652c3932009-08-17 13:31:43 -07005450#define CRTC_IDLE_TIMEOUT 1000 /* ms */
5451
5452static void intel_crtc_idle_timer(unsigned long arg)
5453{
5454 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
5455 struct drm_crtc *crtc = &intel_crtc->base;
5456 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005457 struct intel_framebuffer *intel_fb;
5458
5459 intel_fb = to_intel_framebuffer(crtc->fb);
5460 if (intel_fb && intel_fb->obj->active) {
5461 /* The framebuffer is still being accessed by the GPU. */
5462 mod_timer(&intel_crtc->idle_timer, jiffies +
5463 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5464 return;
5465 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005466
Jesse Barnes652c3932009-08-17 13:31:43 -07005467 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005468 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005469}
5470
Daniel Vetter3dec0092010-08-20 21:40:52 +02005471static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07005472{
5473 struct drm_device *dev = crtc->dev;
5474 drm_i915_private_t *dev_priv = dev->dev_private;
5475 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5476 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005477 int dpll_reg = DPLL(pipe);
5478 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07005479
Eric Anholtbad720f2009-10-22 16:11:14 -07005480 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005481 return;
5482
5483 if (!dev_priv->lvds_downclock_avail)
5484 return;
5485
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005486 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07005487 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08005488 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005489
5490 /* Unlock panel regs */
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005491 I915_WRITE(PP_CONTROL,
5492 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07005493
5494 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
5495 I915_WRITE(dpll_reg, dpll);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005496 POSTING_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005497 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005498
Jesse Barnes652c3932009-08-17 13:31:43 -07005499 dpll = I915_READ(dpll_reg);
5500 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08005501 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005502
5503 /* ...and lock them again */
5504 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5505 }
5506
5507 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02005508 mod_timer(&intel_crtc->idle_timer, jiffies +
5509 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07005510}
5511
5512static void intel_decrease_pllclock(struct drm_crtc *crtc)
5513{
5514 struct drm_device *dev = crtc->dev;
5515 drm_i915_private_t *dev_priv = dev->dev_private;
5516 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5517 int pipe = intel_crtc->pipe;
5518 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
5519 int dpll = I915_READ(dpll_reg);
5520
Eric Anholtbad720f2009-10-22 16:11:14 -07005521 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005522 return;
5523
5524 if (!dev_priv->lvds_downclock_avail)
5525 return;
5526
5527 /*
5528 * Since this is called by a timer, we should never get here in
5529 * the manual case.
5530 */
5531 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08005532 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005533
5534 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07005535 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
5536 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07005537
5538 dpll |= DISPLAY_RATE_SELECT_FPA1;
5539 I915_WRITE(dpll_reg, dpll);
5540 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005541 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005542 dpll = I915_READ(dpll_reg);
5543 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08005544 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005545
5546 /* ...and lock them again */
5547 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5548 }
5549
5550}
5551
5552/**
5553 * intel_idle_update - adjust clocks for idleness
5554 * @work: work struct
5555 *
5556 * Either the GPU or display (or both) went idle. Check the busy status
5557 * here and adjust the CRTC and GPU clocks as necessary.
5558 */
5559static void intel_idle_update(struct work_struct *work)
5560{
5561 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
5562 idle_work);
5563 struct drm_device *dev = dev_priv->dev;
5564 struct drm_crtc *crtc;
5565 struct intel_crtc *intel_crtc;
Li Peng45ac22c2010-06-12 23:38:35 +08005566 int enabled = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005567
5568 if (!i915_powersave)
5569 return;
5570
5571 mutex_lock(&dev->struct_mutex);
5572
Jesse Barnes7648fa92010-05-20 14:28:11 -07005573 i915_update_gfx_val(dev_priv);
5574
Jesse Barnes652c3932009-08-17 13:31:43 -07005575 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5576 /* Skip inactive CRTCs */
5577 if (!crtc->fb)
5578 continue;
5579
Li Peng45ac22c2010-06-12 23:38:35 +08005580 enabled++;
Jesse Barnes652c3932009-08-17 13:31:43 -07005581 intel_crtc = to_intel_crtc(crtc);
5582 if (!intel_crtc->busy)
5583 intel_decrease_pllclock(crtc);
5584 }
5585
Li Peng45ac22c2010-06-12 23:38:35 +08005586 if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
5587 DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
5588 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
5589 }
5590
Jesse Barnes652c3932009-08-17 13:31:43 -07005591 mutex_unlock(&dev->struct_mutex);
5592}
5593
5594/**
5595 * intel_mark_busy - mark the GPU and possibly the display busy
5596 * @dev: drm device
5597 * @obj: object we're operating on
5598 *
5599 * Callers can use this function to indicate that the GPU is busy processing
5600 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
5601 * buffer), we'll also mark the display as busy, so we know to increase its
5602 * clock frequency.
5603 */
Chris Wilson05394f32010-11-08 19:18:58 +00005604void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07005605{
5606 drm_i915_private_t *dev_priv = dev->dev_private;
5607 struct drm_crtc *crtc = NULL;
5608 struct intel_framebuffer *intel_fb;
5609 struct intel_crtc *intel_crtc;
5610
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08005611 if (!drm_core_check_feature(dev, DRIVER_MODESET))
5612 return;
5613
Li Peng060e6452010-02-10 01:54:24 +08005614 if (!dev_priv->busy) {
5615 if (IS_I945G(dev) || IS_I945GM(dev)) {
5616 u32 fw_blc_self;
Li Pengee980b82010-01-27 19:01:11 +08005617
Li Peng060e6452010-02-10 01:54:24 +08005618 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
5619 fw_blc_self = I915_READ(FW_BLC_SELF);
5620 fw_blc_self &= ~FW_BLC_SELF_EN;
5621 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
5622 }
Chris Wilson28cf7982009-11-30 01:08:56 +00005623 dev_priv->busy = true;
Li Peng060e6452010-02-10 01:54:24 +08005624 } else
Chris Wilson28cf7982009-11-30 01:08:56 +00005625 mod_timer(&dev_priv->idle_timer, jiffies +
5626 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07005627
5628 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5629 if (!crtc->fb)
5630 continue;
5631
5632 intel_crtc = to_intel_crtc(crtc);
5633 intel_fb = to_intel_framebuffer(crtc->fb);
5634 if (intel_fb->obj == obj) {
5635 if (!intel_crtc->busy) {
Li Peng060e6452010-02-10 01:54:24 +08005636 if (IS_I945G(dev) || IS_I945GM(dev)) {
5637 u32 fw_blc_self;
5638
5639 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
5640 fw_blc_self = I915_READ(FW_BLC_SELF);
5641 fw_blc_self &= ~FW_BLC_SELF_EN;
5642 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
5643 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005644 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02005645 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07005646 intel_crtc->busy = true;
5647 } else {
5648 /* Busy -> busy, put off timer */
5649 mod_timer(&intel_crtc->idle_timer, jiffies +
5650 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5651 }
5652 }
5653 }
5654}
5655
Jesse Barnes79e53942008-11-07 14:24:08 -08005656static void intel_crtc_destroy(struct drm_crtc *crtc)
5657{
5658 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02005659 struct drm_device *dev = crtc->dev;
5660 struct intel_unpin_work *work;
5661 unsigned long flags;
5662
5663 spin_lock_irqsave(&dev->event_lock, flags);
5664 work = intel_crtc->unpin_work;
5665 intel_crtc->unpin_work = NULL;
5666 spin_unlock_irqrestore(&dev->event_lock, flags);
5667
5668 if (work) {
5669 cancel_work_sync(&work->work);
5670 kfree(work);
5671 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005672
5673 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02005674
Jesse Barnes79e53942008-11-07 14:24:08 -08005675 kfree(intel_crtc);
5676}
5677
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005678static void intel_unpin_work_fn(struct work_struct *__work)
5679{
5680 struct intel_unpin_work *work =
5681 container_of(__work, struct intel_unpin_work, work);
5682
5683 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005684 i915_gem_object_unpin(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00005685 drm_gem_object_unreference(&work->pending_flip_obj->base);
5686 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00005687
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005688 mutex_unlock(&work->dev->struct_mutex);
5689 kfree(work);
5690}
5691
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005692static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01005693 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005694{
5695 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005696 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5697 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00005698 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005699 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005700 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005701 unsigned long flags;
5702
5703 /* Ignore early vblank irqs */
5704 if (intel_crtc == NULL)
5705 return;
5706
Mario Kleiner49b14a52010-12-09 07:00:07 +01005707 do_gettimeofday(&tnow);
5708
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005709 spin_lock_irqsave(&dev->event_lock, flags);
5710 work = intel_crtc->unpin_work;
5711 if (work == NULL || !work->pending) {
5712 spin_unlock_irqrestore(&dev->event_lock, flags);
5713 return;
5714 }
5715
5716 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005717
5718 if (work->event) {
5719 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005720 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005721
5722 /* Called before vblank count and timestamps have
5723 * been updated for the vblank interval of flip
5724 * completion? Need to increment vblank count and
5725 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01005726 * to account for this. We assume this happened if we
5727 * get called over 0.9 frame durations after the last
5728 * timestamped vblank.
5729 *
5730 * This calculation can not be used with vrefresh rates
5731 * below 5Hz (10Hz to be on the safe side) without
5732 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005733 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01005734 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
5735 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005736 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005737 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
5738 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005739 }
5740
Mario Kleiner49b14a52010-12-09 07:00:07 +01005741 e->event.tv_sec = tvbl.tv_sec;
5742 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005743
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005744 list_add_tail(&e->base.link,
5745 &e->base.file_priv->event_list);
5746 wake_up_interruptible(&e->base.file_priv->event_wait);
5747 }
5748
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005749 drm_vblank_put(dev, intel_crtc->pipe);
5750
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005751 spin_unlock_irqrestore(&dev->event_lock, flags);
5752
Chris Wilson05394f32010-11-08 19:18:58 +00005753 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00005754
Chris Wilsone59f2ba2010-10-07 17:28:15 +01005755 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00005756 &obj->pending_flip.counter);
5757 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005758 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00005759
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005760 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07005761
5762 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005763}
5764
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005765void intel_finish_page_flip(struct drm_device *dev, int pipe)
5766{
5767 drm_i915_private_t *dev_priv = dev->dev_private;
5768 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
5769
Mario Kleiner49b14a52010-12-09 07:00:07 +01005770 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005771}
5772
5773void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
5774{
5775 drm_i915_private_t *dev_priv = dev->dev_private;
5776 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
5777
Mario Kleiner49b14a52010-12-09 07:00:07 +01005778 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005779}
5780
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005781void intel_prepare_page_flip(struct drm_device *dev, int plane)
5782{
5783 drm_i915_private_t *dev_priv = dev->dev_private;
5784 struct intel_crtc *intel_crtc =
5785 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
5786 unsigned long flags;
5787
5788 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005789 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005790 if ((++intel_crtc->unpin_work->pending) > 1)
5791 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08005792 } else {
5793 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
5794 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005795 spin_unlock_irqrestore(&dev->event_lock, flags);
5796}
5797
5798static int intel_crtc_page_flip(struct drm_crtc *crtc,
5799 struct drm_framebuffer *fb,
5800 struct drm_pending_vblank_event *event)
5801{
5802 struct drm_device *dev = crtc->dev;
5803 struct drm_i915_private *dev_priv = dev->dev_private;
5804 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00005805 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005806 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5807 struct intel_unpin_work *work;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005808 unsigned long flags, offset;
Chris Wilson52e68632010-08-08 10:15:59 +01005809 int pipe = intel_crtc->pipe;
Chris Wilson20f0cd52010-09-23 11:00:38 +01005810 u32 pf, pipesrc;
Chris Wilson52e68632010-08-08 10:15:59 +01005811 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005812
5813 work = kzalloc(sizeof *work, GFP_KERNEL);
5814 if (work == NULL)
5815 return -ENOMEM;
5816
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005817 work->event = event;
5818 work->dev = crtc->dev;
5819 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005820 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005821 INIT_WORK(&work->work, intel_unpin_work_fn);
5822
5823 /* We borrow the event spin lock for protecting unpin_work */
5824 spin_lock_irqsave(&dev->event_lock, flags);
5825 if (intel_crtc->unpin_work) {
5826 spin_unlock_irqrestore(&dev->event_lock, flags);
5827 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01005828
5829 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005830 return -EBUSY;
5831 }
5832 intel_crtc->unpin_work = work;
5833 spin_unlock_irqrestore(&dev->event_lock, flags);
5834
5835 intel_fb = to_intel_framebuffer(fb);
5836 obj = intel_fb->obj;
5837
Chris Wilson468f0b42010-05-27 13:18:13 +01005838 mutex_lock(&dev->struct_mutex);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005839 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
Chris Wilson96b099f2010-06-07 14:03:04 +01005840 if (ret)
5841 goto cleanup_work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005842
Jesse Barnes75dfca82010-02-10 15:09:44 -08005843 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00005844 drm_gem_object_reference(&work->old_fb_obj->base);
5845 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005846
5847 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01005848
5849 ret = drm_vblank_get(dev, intel_crtc->pipe);
5850 if (ret)
5851 goto cleanup_objs;
5852
Chris Wilsonc7f9f9a2010-09-19 15:05:13 +01005853 if (IS_GEN3(dev) || IS_GEN2(dev)) {
5854 u32 flip_mask;
5855
5856 /* Can't queue multiple flips, so wait for the previous
5857 * one to finish before executing the next.
5858 */
Chris Wilsone1f99ce2010-10-27 12:45:26 +01005859 ret = BEGIN_LP_RING(2);
5860 if (ret)
5861 goto cleanup_objs;
5862
Chris Wilsonc7f9f9a2010-09-19 15:05:13 +01005863 if (intel_crtc->plane)
5864 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
5865 else
5866 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
5867 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
5868 OUT_RING(MI_NOOP);
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005869 ADVANCE_LP_RING();
5870 }
Jesse Barnes83f7fd02010-04-05 14:03:51 -07005871
Chris Wilsone1f99ce2010-10-27 12:45:26 +01005872 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01005873
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005874 work->enable_stall_check = true;
5875
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005876 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Chris Wilson52e68632010-08-08 10:15:59 +01005877 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005878
Chris Wilsone1f99ce2010-10-27 12:45:26 +01005879 ret = BEGIN_LP_RING(4);
5880 if (ret)
5881 goto cleanup_objs;
5882
5883 /* Block clients from rendering to the new back buffer until
5884 * the flip occurs and the object is no longer visible.
5885 */
Chris Wilson05394f32010-11-08 19:18:58 +00005886 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01005887
5888 switch (INTEL_INFO(dev)->gen) {
Chris Wilson52e68632010-08-08 10:15:59 +01005889 case 2:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005890 OUT_RING(MI_DISPLAY_FLIP |
5891 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5892 OUT_RING(fb->pitch);
Chris Wilson05394f32010-11-08 19:18:58 +00005893 OUT_RING(obj->gtt_offset + offset);
Chris Wilson52e68632010-08-08 10:15:59 +01005894 OUT_RING(MI_NOOP);
5895 break;
5896
5897 case 3:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005898 OUT_RING(MI_DISPLAY_FLIP_I915 |
5899 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5900 OUT_RING(fb->pitch);
Chris Wilson05394f32010-11-08 19:18:58 +00005901 OUT_RING(obj->gtt_offset + offset);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005902 OUT_RING(MI_NOOP);
Chris Wilson52e68632010-08-08 10:15:59 +01005903 break;
5904
5905 case 4:
5906 case 5:
5907 /* i965+ uses the linear or tiled offsets from the
5908 * Display Registers (which do not change across a page-flip)
5909 * so we need only reprogram the base address.
5910 */
Daniel Vetter69d0b962010-08-04 21:22:09 +02005911 OUT_RING(MI_DISPLAY_FLIP |
5912 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5913 OUT_RING(fb->pitch);
Chris Wilson05394f32010-11-08 19:18:58 +00005914 OUT_RING(obj->gtt_offset | obj->tiling_mode);
Chris Wilson52e68632010-08-08 10:15:59 +01005915
5916 /* XXX Enabling the panel-fitter across page-flip is so far
5917 * untested on non-native modes, so ignore it for now.
5918 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5919 */
5920 pf = 0;
5921 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5922 OUT_RING(pf | pipesrc);
5923 break;
5924
5925 case 6:
5926 OUT_RING(MI_DISPLAY_FLIP |
5927 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilson05394f32010-11-08 19:18:58 +00005928 OUT_RING(fb->pitch | obj->tiling_mode);
5929 OUT_RING(obj->gtt_offset);
Chris Wilson52e68632010-08-08 10:15:59 +01005930
5931 pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5932 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5933 OUT_RING(pf | pipesrc);
5934 break;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005935 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005936 ADVANCE_LP_RING();
5937
5938 mutex_unlock(&dev->struct_mutex);
5939
Jesse Barnese5510fa2010-07-01 16:48:37 -07005940 trace_i915_flip_request(intel_crtc->plane, obj);
5941
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005942 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01005943
5944cleanup_objs:
Chris Wilson05394f32010-11-08 19:18:58 +00005945 drm_gem_object_unreference(&work->old_fb_obj->base);
5946 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01005947cleanup_work:
5948 mutex_unlock(&dev->struct_mutex);
5949
5950 spin_lock_irqsave(&dev->event_lock, flags);
5951 intel_crtc->unpin_work = NULL;
5952 spin_unlock_irqrestore(&dev->event_lock, flags);
5953
5954 kfree(work);
5955
5956 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005957}
5958
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07005959static struct drm_crtc_helper_funcs intel_helper_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005960 .dpms = intel_crtc_dpms,
5961 .mode_fixup = intel_crtc_mode_fixup,
5962 .mode_set = intel_crtc_mode_set,
5963 .mode_set_base = intel_pipe_set_base,
Jesse Barnes81255562010-08-02 12:07:50 -07005964 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Dave Airlie068143d2009-10-05 09:58:02 +10005965 .load_lut = intel_crtc_load_lut,
Chris Wilsoncdd59982010-09-08 16:30:16 +01005966 .disable = intel_crtc_disable,
Jesse Barnes79e53942008-11-07 14:24:08 -08005967};
5968
5969static const struct drm_crtc_funcs intel_crtc_funcs = {
5970 .cursor_set = intel_crtc_cursor_set,
5971 .cursor_move = intel_crtc_cursor_move,
5972 .gamma_set = intel_crtc_gamma_set,
5973 .set_config = drm_crtc_helper_set_config,
5974 .destroy = intel_crtc_destroy,
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005975 .page_flip = intel_crtc_page_flip,
Jesse Barnes79e53942008-11-07 14:24:08 -08005976};
5977
Chris Wilson47f1c6c2010-12-03 15:37:31 +00005978static void intel_sanitize_modesetting(struct drm_device *dev,
5979 int pipe, int plane)
5980{
5981 struct drm_i915_private *dev_priv = dev->dev_private;
5982 u32 reg, val;
5983
5984 if (HAS_PCH_SPLIT(dev))
5985 return;
5986
5987 /* Who knows what state these registers were left in by the BIOS or
5988 * grub?
5989 *
5990 * If we leave the registers in a conflicting state (e.g. with the
5991 * display plane reading from the other pipe than the one we intend
5992 * to use) then when we attempt to teardown the active mode, we will
5993 * not disable the pipes and planes in the correct order -- leaving
5994 * a plane reading from a disabled pipe and possibly leading to
5995 * undefined behaviour.
5996 */
5997
5998 reg = DSPCNTR(plane);
5999 val = I915_READ(reg);
6000
6001 if ((val & DISPLAY_PLANE_ENABLE) == 0)
6002 return;
6003 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
6004 return;
6005
6006 /* This display plane is active and attached to the other CPU pipe. */
6007 pipe = !pipe;
6008
6009 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006010 intel_disable_plane(dev_priv, plane, pipe);
6011 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006012}
Jesse Barnes79e53942008-11-07 14:24:08 -08006013
Hannes Ederb358d0a2008-12-18 21:18:47 +01006014static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08006015{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006016 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006017 struct intel_crtc *intel_crtc;
6018 int i;
6019
6020 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
6021 if (intel_crtc == NULL)
6022 return;
6023
6024 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
6025
6026 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08006027 for (i = 0; i < 256; i++) {
6028 intel_crtc->lut_r[i] = i;
6029 intel_crtc->lut_g[i] = i;
6030 intel_crtc->lut_b[i] = i;
6031 }
6032
Jesse Barnes80824002009-09-10 15:28:06 -07006033 /* Swap pipes & planes for FBC on pre-965 */
6034 intel_crtc->pipe = pipe;
6035 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01006036 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006037 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01006038 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07006039 }
6040
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006041 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
6042 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
6043 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
6044 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
6045
Jesse Barnes79e53942008-11-07 14:24:08 -08006046 intel_crtc->cursor_addr = 0;
Chris Wilson032d2a02010-09-06 16:17:22 +01006047 intel_crtc->dpms_mode = -1;
Chris Wilsone65d9302010-09-13 16:58:39 +01006048 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07006049
6050 if (HAS_PCH_SPLIT(dev)) {
6051 intel_helper_funcs.prepare = ironlake_crtc_prepare;
6052 intel_helper_funcs.commit = ironlake_crtc_commit;
6053 } else {
6054 intel_helper_funcs.prepare = i9xx_crtc_prepare;
6055 intel_helper_funcs.commit = i9xx_crtc_commit;
6056 }
6057
Jesse Barnes79e53942008-11-07 14:24:08 -08006058 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
6059
Jesse Barnes652c3932009-08-17 13:31:43 -07006060 intel_crtc->busy = false;
6061
6062 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
6063 (unsigned long)intel_crtc);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006064
6065 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
Jesse Barnes79e53942008-11-07 14:24:08 -08006066}
6067
Carl Worth08d7b3d2009-04-29 14:43:54 -07006068int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00006069 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07006070{
6071 drm_i915_private_t *dev_priv = dev->dev_private;
6072 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02006073 struct drm_mode_object *drmmode_obj;
6074 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006075
6076 if (!dev_priv) {
6077 DRM_ERROR("called with no initialization\n");
6078 return -EINVAL;
6079 }
6080
Daniel Vetterc05422d2009-08-11 16:05:30 +02006081 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
6082 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07006083
Daniel Vetterc05422d2009-08-11 16:05:30 +02006084 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07006085 DRM_ERROR("no such CRTC id\n");
6086 return -EINVAL;
6087 }
6088
Daniel Vetterc05422d2009-08-11 16:05:30 +02006089 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
6090 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006091
Daniel Vetterc05422d2009-08-11 16:05:30 +02006092 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006093}
6094
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08006095static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006096{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006097 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006098 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006099 int entry = 0;
6100
Chris Wilson4ef69c72010-09-09 15:14:28 +01006101 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6102 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006103 index_mask |= (1 << entry);
6104 entry++;
6105 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01006106
Jesse Barnes79e53942008-11-07 14:24:08 -08006107 return index_mask;
6108}
6109
Chris Wilson4d302442010-12-14 19:21:29 +00006110static bool has_edp_a(struct drm_device *dev)
6111{
6112 struct drm_i915_private *dev_priv = dev->dev_private;
6113
6114 if (!IS_MOBILE(dev))
6115 return false;
6116
6117 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
6118 return false;
6119
6120 if (IS_GEN5(dev) &&
6121 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
6122 return false;
6123
6124 return true;
6125}
6126
Jesse Barnes79e53942008-11-07 14:24:08 -08006127static void intel_setup_outputs(struct drm_device *dev)
6128{
Eric Anholt725e30a2009-01-22 13:01:02 -08006129 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006130 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006131 bool dpd_is_edp = false;
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006132 bool has_lvds = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006133
Zhenyu Wang541998a2009-06-05 15:38:44 +08006134 if (IS_MOBILE(dev) && !IS_I830(dev))
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006135 has_lvds = intel_lvds_init(dev);
6136 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
6137 /* disable the panel fitter on everything but LVDS */
6138 I915_WRITE(PFIT_CONTROL, 0);
6139 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006140
Eric Anholtbad720f2009-10-22 16:11:14 -07006141 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006142 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006143
Chris Wilson4d302442010-12-14 19:21:29 +00006144 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006145 intel_dp_init(dev, DP_A);
6146
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006147 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
6148 intel_dp_init(dev, PCH_DP_D);
6149 }
6150
6151 intel_crt_init(dev);
6152
6153 if (HAS_PCH_SPLIT(dev)) {
6154 int found;
6155
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006156 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08006157 /* PCH SDVOB multiplex with HDMIB */
6158 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006159 if (!found)
6160 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006161 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
6162 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006163 }
6164
6165 if (I915_READ(HDMIC) & PORT_DETECTED)
6166 intel_hdmi_init(dev, HDMIC);
6167
6168 if (I915_READ(HDMID) & PORT_DETECTED)
6169 intel_hdmi_init(dev, HDMID);
6170
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006171 if (I915_READ(PCH_DP_C) & DP_DETECTED)
6172 intel_dp_init(dev, PCH_DP_C);
6173
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006174 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006175 intel_dp_init(dev, PCH_DP_D);
6176
Zhenyu Wang103a1962009-11-27 11:44:36 +08006177 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08006178 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08006179
Eric Anholt725e30a2009-01-22 13:01:02 -08006180 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006181 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006182 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006183 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
6184 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006185 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006186 }
Ma Ling27185ae2009-08-24 13:50:23 +08006187
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006188 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
6189 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006190 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006191 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006192 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006193
6194 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006195
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006196 if (I915_READ(SDVOB) & SDVO_DETECTED) {
6197 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006198 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006199 }
Ma Ling27185ae2009-08-24 13:50:23 +08006200
6201 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
6202
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006203 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
6204 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006205 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006206 }
6207 if (SUPPORTS_INTEGRATED_DP(dev)) {
6208 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006209 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006210 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006211 }
Ma Ling27185ae2009-08-24 13:50:23 +08006212
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006213 if (SUPPORTS_INTEGRATED_DP(dev) &&
6214 (I915_READ(DP_D) & DP_DETECTED)) {
6215 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006216 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006217 }
Eric Anholtbad720f2009-10-22 16:11:14 -07006218 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006219 intel_dvo_init(dev);
6220
Zhenyu Wang103a1962009-11-27 11:44:36 +08006221 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006222 intel_tv_init(dev);
6223
Chris Wilson4ef69c72010-09-09 15:14:28 +01006224 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6225 encoder->base.possible_crtcs = encoder->crtc_mask;
6226 encoder->base.possible_clones =
6227 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08006228 }
Chris Wilson47356eb2011-01-11 17:06:04 +00006229
6230 intel_panel_setup_backlight(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006231}
6232
6233static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
6234{
6235 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08006236
6237 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006238 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006239
6240 kfree(intel_fb);
6241}
6242
6243static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00006244 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006245 unsigned int *handle)
6246{
6247 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006248 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006249
Chris Wilson05394f32010-11-08 19:18:58 +00006250 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08006251}
6252
6253static const struct drm_framebuffer_funcs intel_fb_funcs = {
6254 .destroy = intel_user_framebuffer_destroy,
6255 .create_handle = intel_user_framebuffer_create_handle,
6256};
6257
Dave Airlie38651672010-03-30 05:34:13 +00006258int intel_framebuffer_init(struct drm_device *dev,
6259 struct intel_framebuffer *intel_fb,
6260 struct drm_mode_fb_cmd *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00006261 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08006262{
Jesse Barnes79e53942008-11-07 14:24:08 -08006263 int ret;
6264
Chris Wilson05394f32010-11-08 19:18:58 +00006265 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01006266 return -EINVAL;
6267
6268 if (mode_cmd->pitch & 63)
6269 return -EINVAL;
6270
6271 switch (mode_cmd->bpp) {
6272 case 8:
6273 case 16:
6274 case 24:
6275 case 32:
6276 break;
6277 default:
6278 return -EINVAL;
6279 }
6280
Jesse Barnes79e53942008-11-07 14:24:08 -08006281 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
6282 if (ret) {
6283 DRM_ERROR("framebuffer init failed %d\n", ret);
6284 return ret;
6285 }
6286
6287 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08006288 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006289 return 0;
6290}
6291
Jesse Barnes79e53942008-11-07 14:24:08 -08006292static struct drm_framebuffer *
6293intel_user_framebuffer_create(struct drm_device *dev,
6294 struct drm_file *filp,
6295 struct drm_mode_fb_cmd *mode_cmd)
6296{
Chris Wilson05394f32010-11-08 19:18:58 +00006297 struct drm_i915_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00006298 struct intel_framebuffer *intel_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006299 int ret;
6300
Chris Wilson05394f32010-11-08 19:18:58 +00006301 obj = to_intel_bo(drm_gem_object_lookup(dev, filp, mode_cmd->handle));
Jesse Barnes79e53942008-11-07 14:24:08 -08006302 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006303 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08006304
Dave Airlie38651672010-03-30 05:34:13 +00006305 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6306 if (!intel_fb)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006307 return ERR_PTR(-ENOMEM);
Dave Airlie38651672010-03-30 05:34:13 +00006308
Chris Wilson05394f32010-11-08 19:18:58 +00006309 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08006310 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00006311 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie38651672010-03-30 05:34:13 +00006312 kfree(intel_fb);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006313 return ERR_PTR(ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08006314 }
6315
Dave Airlie38651672010-03-30 05:34:13 +00006316 return &intel_fb->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006317}
6318
Jesse Barnes79e53942008-11-07 14:24:08 -08006319static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08006320 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006321 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08006322};
6323
Chris Wilson05394f32010-11-08 19:18:58 +00006324static struct drm_i915_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006325intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00006326{
Chris Wilson05394f32010-11-08 19:18:58 +00006327 struct drm_i915_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00006328 int ret;
6329
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006330 ctx = i915_gem_alloc_object(dev, 4096);
6331 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00006332 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
6333 return NULL;
6334 }
6335
6336 mutex_lock(&dev->struct_mutex);
Daniel Vetter75e9e912010-11-04 17:11:09 +01006337 ret = i915_gem_object_pin(ctx, 4096, true);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006338 if (ret) {
6339 DRM_ERROR("failed to pin power context: %d\n", ret);
6340 goto err_unref;
6341 }
6342
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006343 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006344 if (ret) {
6345 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
6346 goto err_unpin;
6347 }
6348 mutex_unlock(&dev->struct_mutex);
6349
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006350 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00006351
6352err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006353 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006354err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00006355 drm_gem_object_unreference(&ctx->base);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006356 mutex_unlock(&dev->struct_mutex);
6357 return NULL;
6358}
6359
Jesse Barnes7648fa92010-05-20 14:28:11 -07006360bool ironlake_set_drps(struct drm_device *dev, u8 val)
6361{
6362 struct drm_i915_private *dev_priv = dev->dev_private;
6363 u16 rgvswctl;
6364
6365 rgvswctl = I915_READ16(MEMSWCTL);
6366 if (rgvswctl & MEMCTL_CMD_STS) {
6367 DRM_DEBUG("gpu busy, RCS change rejected\n");
6368 return false; /* still busy with another command */
6369 }
6370
6371 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6372 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6373 I915_WRITE16(MEMSWCTL, rgvswctl);
6374 POSTING_READ16(MEMSWCTL);
6375
6376 rgvswctl |= MEMCTL_CMD_STS;
6377 I915_WRITE16(MEMSWCTL, rgvswctl);
6378
6379 return true;
6380}
6381
Jesse Barnesf97108d2010-01-29 11:27:07 -08006382void ironlake_enable_drps(struct drm_device *dev)
6383{
6384 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07006385 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006386 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08006387
Jesse Barnesea056c12010-09-10 10:02:13 -07006388 /* Enable temp reporting */
6389 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6390 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6391
Jesse Barnesf97108d2010-01-29 11:27:07 -08006392 /* 100ms RC evaluation intervals */
6393 I915_WRITE(RCUPEI, 100000);
6394 I915_WRITE(RCDNEI, 100000);
6395
6396 /* Set max/min thresholds to 90ms and 80ms respectively */
6397 I915_WRITE(RCBMAXAVG, 90000);
6398 I915_WRITE(RCBMINAVG, 80000);
6399
6400 I915_WRITE(MEMIHYST, 1);
6401
6402 /* Set up min, max, and cur for interrupt handling */
6403 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6404 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6405 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6406 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07006407
Jesse Barnesf97108d2010-01-29 11:27:07 -08006408 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
6409 PXVFREQ_PX_SHIFT;
6410
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07006411 dev_priv->fmax = fmax; /* IPS callback will increase this */
Jesse Barnes7648fa92010-05-20 14:28:11 -07006412 dev_priv->fstart = fstart;
6413
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07006414 dev_priv->max_delay = fstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08006415 dev_priv->min_delay = fmin;
6416 dev_priv->cur_delay = fstart;
6417
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07006418 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6419 fmax, fmin, fstart);
Jesse Barnes7648fa92010-05-20 14:28:11 -07006420
Jesse Barnesf97108d2010-01-29 11:27:07 -08006421 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6422
6423 /*
6424 * Interrupts will be enabled in ironlake_irq_postinstall
6425 */
6426
6427 I915_WRITE(VIDSTART, vstart);
6428 POSTING_READ(VIDSTART);
6429
6430 rgvmodectl |= MEMMODE_SWMODE_EN;
6431 I915_WRITE(MEMMODECTL, rgvmodectl);
6432
Chris Wilson481b6af2010-08-23 17:43:35 +01006433 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01006434 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08006435 msleep(1);
6436
Jesse Barnes7648fa92010-05-20 14:28:11 -07006437 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006438
Jesse Barnes7648fa92010-05-20 14:28:11 -07006439 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
6440 I915_READ(0x112e0);
6441 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
6442 dev_priv->last_count2 = I915_READ(0x112f4);
6443 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006444}
6445
6446void ironlake_disable_drps(struct drm_device *dev)
6447{
6448 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07006449 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006450
6451 /* Ack interrupts, disable EFC interrupt */
6452 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6453 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6454 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6455 I915_WRITE(DEIIR, DE_PCU_EVENT);
6456 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6457
6458 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07006459 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006460 msleep(1);
6461 rgvswctl |= MEMCTL_CMD_STS;
6462 I915_WRITE(MEMSWCTL, rgvswctl);
6463 msleep(1);
6464
6465}
6466
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006467void gen6_set_rps(struct drm_device *dev, u8 val)
6468{
6469 struct drm_i915_private *dev_priv = dev->dev_private;
6470 u32 swreq;
6471
6472 swreq = (val & 0x3ff) << 25;
6473 I915_WRITE(GEN6_RPNSWREQ, swreq);
6474}
6475
6476void gen6_disable_rps(struct drm_device *dev)
6477{
6478 struct drm_i915_private *dev_priv = dev->dev_private;
6479
6480 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
6481 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
6482 I915_WRITE(GEN6_PMIER, 0);
6483 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
6484}
6485
Jesse Barnes7648fa92010-05-20 14:28:11 -07006486static unsigned long intel_pxfreq(u32 vidfreq)
6487{
6488 unsigned long freq;
6489 int div = (vidfreq & 0x3f0000) >> 16;
6490 int post = (vidfreq & 0x3000) >> 12;
6491 int pre = (vidfreq & 0x7);
6492
6493 if (!pre)
6494 return 0;
6495
6496 freq = ((div * 133333) / ((1<<post) * pre));
6497
6498 return freq;
6499}
6500
6501void intel_init_emon(struct drm_device *dev)
6502{
6503 struct drm_i915_private *dev_priv = dev->dev_private;
6504 u32 lcfuse;
6505 u8 pxw[16];
6506 int i;
6507
6508 /* Disable to program */
6509 I915_WRITE(ECR, 0);
6510 POSTING_READ(ECR);
6511
6512 /* Program energy weights for various events */
6513 I915_WRITE(SDEW, 0x15040d00);
6514 I915_WRITE(CSIEW0, 0x007f0000);
6515 I915_WRITE(CSIEW1, 0x1e220004);
6516 I915_WRITE(CSIEW2, 0x04000004);
6517
6518 for (i = 0; i < 5; i++)
6519 I915_WRITE(PEW + (i * 4), 0);
6520 for (i = 0; i < 3; i++)
6521 I915_WRITE(DEW + (i * 4), 0);
6522
6523 /* Program P-state weights to account for frequency power adjustment */
6524 for (i = 0; i < 16; i++) {
6525 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
6526 unsigned long freq = intel_pxfreq(pxvidfreq);
6527 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6528 PXVFREQ_PX_SHIFT;
6529 unsigned long val;
6530
6531 val = vid * vid;
6532 val *= (freq / 1000);
6533 val *= 255;
6534 val /= (127*127*900);
6535 if (val > 0xff)
6536 DRM_ERROR("bad pxval: %ld\n", val);
6537 pxw[i] = val;
6538 }
6539 /* Render standby states get 0 weight */
6540 pxw[14] = 0;
6541 pxw[15] = 0;
6542
6543 for (i = 0; i < 4; i++) {
6544 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6545 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
6546 I915_WRITE(PXW + (i * 4), val);
6547 }
6548
6549 /* Adjust magic regs to magic values (more experimental results) */
6550 I915_WRITE(OGW0, 0);
6551 I915_WRITE(OGW1, 0);
6552 I915_WRITE(EG0, 0x00007f00);
6553 I915_WRITE(EG1, 0x0000000e);
6554 I915_WRITE(EG2, 0x000e0000);
6555 I915_WRITE(EG3, 0x68000300);
6556 I915_WRITE(EG4, 0x42000000);
6557 I915_WRITE(EG5, 0x00140031);
6558 I915_WRITE(EG6, 0);
6559 I915_WRITE(EG7, 0);
6560
6561 for (i = 0; i < 8; i++)
6562 I915_WRITE(PXWL + (i * 4), 0);
6563
6564 /* Enable PMON + select events */
6565 I915_WRITE(ECR, 0x80000019);
6566
6567 lcfuse = I915_READ(LCFUSE02);
6568
6569 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
6570}
6571
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006572void gen6_enable_rps(struct drm_i915_private *dev_priv)
Chris Wilson8fd26852010-12-08 18:40:43 +00006573{
Jesse Barnesa6044e22010-12-20 11:34:20 -08006574 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
6575 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
6576 u32 pcu_mbox;
6577 int cur_freq, min_freq, max_freq;
Chris Wilson8fd26852010-12-08 18:40:43 +00006578 int i;
6579
6580 /* Here begins a magic sequence of register writes to enable
6581 * auto-downclocking.
6582 *
6583 * Perhaps there might be some value in exposing these to
6584 * userspace...
6585 */
6586 I915_WRITE(GEN6_RC_STATE, 0);
6587 __gen6_force_wake_get(dev_priv);
6588
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006589 /* disable the counters and set deterministic thresholds */
Chris Wilson8fd26852010-12-08 18:40:43 +00006590 I915_WRITE(GEN6_RC_CONTROL, 0);
6591
6592 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
6593 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
6594 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
6595 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6596 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6597
6598 for (i = 0; i < I915_NUM_RINGS; i++)
6599 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
6600
6601 I915_WRITE(GEN6_RC_SLEEP, 0);
6602 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
6603 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
6604 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
6605 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
6606
6607 I915_WRITE(GEN6_RC_CONTROL,
6608 GEN6_RC_CTL_RC6p_ENABLE |
6609 GEN6_RC_CTL_RC6_ENABLE |
Chris Wilson9c3d2f72010-12-17 10:54:26 +00006610 GEN6_RC_CTL_EI_MODE(1) |
Chris Wilson8fd26852010-12-08 18:40:43 +00006611 GEN6_RC_CTL_HW_ENABLE);
6612
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006613 I915_WRITE(GEN6_RPNSWREQ,
Chris Wilson8fd26852010-12-08 18:40:43 +00006614 GEN6_FREQUENCY(10) |
6615 GEN6_OFFSET(0) |
6616 GEN6_AGGRESSIVE_TURBO);
6617 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6618 GEN6_FREQUENCY(12));
6619
6620 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
6621 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
6622 18 << 24 |
6623 6 << 16);
6624 I915_WRITE(GEN6_RP_UP_THRESHOLD, 90000);
6625 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 100000);
6626 I915_WRITE(GEN6_RP_UP_EI, 100000);
6627 I915_WRITE(GEN6_RP_DOWN_EI, 300000);
6628 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6629 I915_WRITE(GEN6_RP_CONTROL,
6630 GEN6_RP_MEDIA_TURBO |
6631 GEN6_RP_USE_NORMAL_FREQ |
6632 GEN6_RP_MEDIA_IS_GFX |
6633 GEN6_RP_ENABLE |
6634 GEN6_RP_UP_BUSY_MAX |
6635 GEN6_RP_DOWN_BUSY_MIN);
6636
6637 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6638 500))
6639 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
6640
6641 I915_WRITE(GEN6_PCODE_DATA, 0);
6642 I915_WRITE(GEN6_PCODE_MAILBOX,
6643 GEN6_PCODE_READY |
6644 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
6645 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6646 500))
6647 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
6648
Jesse Barnesa6044e22010-12-20 11:34:20 -08006649 min_freq = (rp_state_cap & 0xff0000) >> 16;
6650 max_freq = rp_state_cap & 0xff;
6651 cur_freq = (gt_perf_status & 0xff00) >> 8;
6652
6653 /* Check for overclock support */
6654 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6655 500))
6656 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
6657 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
6658 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
6659 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6660 500))
6661 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
6662 if (pcu_mbox & (1<<31)) { /* OC supported */
6663 max_freq = pcu_mbox & 0xff;
6664 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 100);
6665 }
6666
6667 /* In units of 100MHz */
6668 dev_priv->max_delay = max_freq;
6669 dev_priv->min_delay = min_freq;
6670 dev_priv->cur_delay = cur_freq;
6671
Chris Wilson8fd26852010-12-08 18:40:43 +00006672 /* requires MSI enabled */
6673 I915_WRITE(GEN6_PMIER,
6674 GEN6_PM_MBOX_EVENT |
6675 GEN6_PM_THERMAL_EVENT |
6676 GEN6_PM_RP_DOWN_TIMEOUT |
6677 GEN6_PM_RP_UP_THRESHOLD |
6678 GEN6_PM_RP_DOWN_THRESHOLD |
6679 GEN6_PM_RP_UP_EI_EXPIRED |
6680 GEN6_PM_RP_DOWN_EI_EXPIRED);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006681 I915_WRITE(GEN6_PMIMR, 0);
6682 /* enable all PM interrupts */
6683 I915_WRITE(GEN6_PMINTRMSK, 0);
Chris Wilson8fd26852010-12-08 18:40:43 +00006684
6685 __gen6_force_wake_put(dev_priv);
6686}
6687
Chris Wilson0cdab212010-12-05 17:27:06 +00006688void intel_enable_clock_gating(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07006689{
6690 struct drm_i915_private *dev_priv = dev->dev_private;
6691
6692 /*
6693 * Disable clock gating reported to work incorrectly according to the
6694 * specs, but enable as much else as we can.
6695 */
Eric Anholtbad720f2009-10-22 16:11:14 -07006696 if (HAS_PCH_SPLIT(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07006697 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
6698
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01006699 if (IS_GEN5(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07006700 /* Required for FBC */
6701 dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
6702 /* Required for CxSR */
6703 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
6704
6705 I915_WRITE(PCH_3DCGDIS0,
6706 MARIUNIT_CLOCK_GATE_DISABLE |
6707 SVSMUNIT_CLOCK_GATE_DISABLE);
Eric Anholt06f37752010-12-14 10:06:46 -08006708 I915_WRITE(PCH_3DCGDIS1,
6709 VFMUNIT_CLOCK_GATE_DISABLE);
Eric Anholt8956c8b2010-03-18 13:21:14 -07006710 }
6711
6712 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006713
6714 /*
Jesse Barnes382b0932010-10-07 16:01:25 -07006715 * On Ibex Peak and Cougar Point, we need to disable clock
6716 * gating for the panel power sequencer or it will fail to
6717 * start up when no ports are active.
6718 */
6719 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6720
6721 /*
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006722 * According to the spec the following bits should be set in
6723 * order to enable memory self-refresh
6724 * The bit 22/21 of 0x42004
6725 * The bit 5 of 0x42020
6726 * The bit 15 of 0x45000
6727 */
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01006728 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006729 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6730 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6731 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
6732 I915_WRITE(ILK_DSPCLK_GATE,
6733 (I915_READ(ILK_DSPCLK_GATE) |
6734 ILK_DPARB_CLK_GATE));
6735 I915_WRITE(DISP_ARB_CTL,
6736 (I915_READ(DISP_ARB_CTL) |
6737 DISP_FBC_WM_DIS));
Yuanhan Liu13982612010-12-15 15:42:31 +08006738 I915_WRITE(WM3_LP_ILK, 0);
6739 I915_WRITE(WM2_LP_ILK, 0);
6740 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006741 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08006742 /*
6743 * Based on the document from hardware guys the following bits
6744 * should be set unconditionally in order to enable FBC.
6745 * The bit 22 of 0x42000
6746 * The bit 22 of 0x42004
6747 * The bit 7,8,9 of 0x42020.
6748 */
6749 if (IS_IRONLAKE_M(dev)) {
6750 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6751 I915_READ(ILK_DISPLAY_CHICKEN1) |
6752 ILK_FBCQ_DIS);
6753 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6754 I915_READ(ILK_DISPLAY_CHICKEN2) |
6755 ILK_DPARB_GATE);
6756 I915_WRITE(ILK_DSPCLK_GATE,
6757 I915_READ(ILK_DSPCLK_GATE) |
6758 ILK_DPFC_DIS1 |
6759 ILK_DPFC_DIS2 |
6760 ILK_CLK_FBC);
6761 }
Eric Anholtde6e2ea2010-11-06 14:53:32 -07006762
Eric Anholt67e92af2010-11-06 14:53:33 -07006763 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6764 I915_READ(ILK_DISPLAY_CHICKEN2) |
6765 ILK_ELPIN_409_SELECT);
6766
Eric Anholtde6e2ea2010-11-06 14:53:32 -07006767 if (IS_GEN5(dev)) {
6768 I915_WRITE(_3D_CHICKEN2,
6769 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6770 _3D_CHICKEN2_WM_READ_PIPELINED);
6771 }
Chris Wilson8fd26852010-12-08 18:40:43 +00006772
Yuanhan Liu13982612010-12-15 15:42:31 +08006773 if (IS_GEN6(dev)) {
6774 I915_WRITE(WM3_LP_ILK, 0);
6775 I915_WRITE(WM2_LP_ILK, 0);
6776 I915_WRITE(WM1_LP_ILK, 0);
6777
6778 /*
6779 * According to the spec the following bits should be
6780 * set in order to enable memory self-refresh and fbc:
6781 * The bit21 and bit22 of 0x42000
6782 * The bit21 and bit22 of 0x42004
6783 * The bit5 and bit7 of 0x42020
6784 * The bit14 of 0x70180
6785 * The bit14 of 0x71180
6786 */
6787 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6788 I915_READ(ILK_DISPLAY_CHICKEN1) |
6789 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
6790 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6791 I915_READ(ILK_DISPLAY_CHICKEN2) |
6792 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
6793 I915_WRITE(ILK_DSPCLK_GATE,
6794 I915_READ(ILK_DSPCLK_GATE) |
6795 ILK_DPARB_CLK_GATE |
6796 ILK_DPFD_CLK_GATE);
6797
6798 I915_WRITE(DSPACNTR,
6799 I915_READ(DSPACNTR) |
6800 DISPPLANE_TRICKLE_FEED_DISABLE);
6801 I915_WRITE(DSPBCNTR,
6802 I915_READ(DSPBCNTR) |
6803 DISPPLANE_TRICKLE_FEED_DISABLE);
6804 }
Zhenyu Wangc03342f2009-09-29 11:01:23 +08006805 } else if (IS_G4X(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07006806 uint32_t dspclk_gate;
6807 I915_WRITE(RENCLK_GATE_D1, 0);
6808 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
6809 GS_UNIT_CLOCK_GATE_DISABLE |
6810 CL_UNIT_CLOCK_GATE_DISABLE);
6811 I915_WRITE(RAMCLK_GATE_D, 0);
6812 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
6813 OVRUNIT_CLOCK_GATE_DISABLE |
6814 OVCUNIT_CLOCK_GATE_DISABLE;
6815 if (IS_GM45(dev))
6816 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
6817 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006818 } else if (IS_CRESTLINE(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07006819 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
6820 I915_WRITE(RENCLK_GATE_D2, 0);
6821 I915_WRITE(DSPCLK_GATE_D, 0);
6822 I915_WRITE(RAMCLK_GATE_D, 0);
6823 I915_WRITE16(DEUC, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006824 } else if (IS_BROADWATER(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07006825 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
6826 I965_RCC_CLOCK_GATE_DISABLE |
6827 I965_RCPB_CLOCK_GATE_DISABLE |
6828 I965_ISC_CLOCK_GATE_DISABLE |
6829 I965_FBC_CLOCK_GATE_DISABLE);
6830 I915_WRITE(RENCLK_GATE_D2, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006831 } else if (IS_GEN3(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07006832 u32 dstate = I915_READ(D_STATE);
6833
6834 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
6835 DSTATE_DOT_CLOCK_GATING;
6836 I915_WRITE(D_STATE, dstate);
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02006837 } else if (IS_I85X(dev) || IS_I865G(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07006838 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
6839 } else if (IS_I830(dev)) {
6840 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
6841 }
6842}
6843
Chris Wilson0cdab212010-12-05 17:27:06 +00006844void intel_disable_clock_gating(struct drm_device *dev)
6845{
6846 struct drm_i915_private *dev_priv = dev->dev_private;
6847
6848 if (dev_priv->renderctx) {
6849 struct drm_i915_gem_object *obj = dev_priv->renderctx;
6850
6851 I915_WRITE(CCID, 0);
6852 POSTING_READ(CCID);
6853
6854 i915_gem_object_unpin(obj);
6855 drm_gem_object_unreference(&obj->base);
6856 dev_priv->renderctx = NULL;
6857 }
6858
6859 if (dev_priv->pwrctx) {
6860 struct drm_i915_gem_object *obj = dev_priv->pwrctx;
6861
6862 I915_WRITE(PWRCTXA, 0);
6863 POSTING_READ(PWRCTXA);
6864
6865 i915_gem_object_unpin(obj);
6866 drm_gem_object_unreference(&obj->base);
6867 dev_priv->pwrctx = NULL;
6868 }
6869}
6870
Jesse Barnesd5bb0812011-01-05 12:01:26 -08006871static void ironlake_disable_rc6(struct drm_device *dev)
6872{
6873 struct drm_i915_private *dev_priv = dev->dev_private;
6874
6875 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
6876 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
6877 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
6878 10);
6879 POSTING_READ(CCID);
6880 I915_WRITE(PWRCTXA, 0);
6881 POSTING_READ(PWRCTXA);
6882 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
6883 POSTING_READ(RSTDBYCTL);
6884 i915_gem_object_unpin(dev_priv->renderctx);
6885 drm_gem_object_unreference(&dev_priv->renderctx->base);
6886 dev_priv->renderctx = NULL;
6887 i915_gem_object_unpin(dev_priv->pwrctx);
6888 drm_gem_object_unreference(&dev_priv->pwrctx->base);
6889 dev_priv->pwrctx = NULL;
6890}
6891
6892void ironlake_enable_rc6(struct drm_device *dev)
6893{
6894 struct drm_i915_private *dev_priv = dev->dev_private;
6895 int ret;
6896
6897 /*
6898 * GPU can automatically power down the render unit if given a page
6899 * to save state.
6900 */
6901 ret = BEGIN_LP_RING(6);
6902 if (ret) {
6903 ironlake_disable_rc6(dev);
6904 return;
6905 }
6906 OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
6907 OUT_RING(MI_SET_CONTEXT);
6908 OUT_RING(dev_priv->renderctx->gtt_offset |
6909 MI_MM_SPACE_GTT |
6910 MI_SAVE_EXT_STATE_EN |
6911 MI_RESTORE_EXT_STATE_EN |
6912 MI_RESTORE_INHIBIT);
6913 OUT_RING(MI_SUSPEND_FLUSH);
6914 OUT_RING(MI_NOOP);
6915 OUT_RING(MI_FLUSH);
6916 ADVANCE_LP_RING();
6917
6918 I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
6919 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
6920}
6921
Jesse Barnese70236a2009-09-21 10:42:27 -07006922/* Set up chip specific display functions */
6923static void intel_init_display(struct drm_device *dev)
6924{
6925 struct drm_i915_private *dev_priv = dev->dev_private;
6926
6927 /* We always want a DPMS function */
Eric Anholtbad720f2009-10-22 16:11:14 -07006928 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006929 dev_priv->display.dpms = ironlake_crtc_dpms;
Jesse Barnese70236a2009-09-21 10:42:27 -07006930 else
6931 dev_priv->display.dpms = i9xx_crtc_dpms;
6932
Adam Jacksonee5382a2010-04-23 11:17:39 -04006933 if (I915_HAS_FBC(dev)) {
Yuanhan Liu9c04f012010-12-15 15:42:32 +08006934 if (HAS_PCH_SPLIT(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08006935 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
6936 dev_priv->display.enable_fbc = ironlake_enable_fbc;
6937 dev_priv->display.disable_fbc = ironlake_disable_fbc;
6938 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07006939 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
6940 dev_priv->display.enable_fbc = g4x_enable_fbc;
6941 dev_priv->display.disable_fbc = g4x_disable_fbc;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006942 } else if (IS_CRESTLINE(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07006943 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
6944 dev_priv->display.enable_fbc = i8xx_enable_fbc;
6945 dev_priv->display.disable_fbc = i8xx_disable_fbc;
6946 }
Jesse Barnes74dff282009-09-14 15:39:40 -07006947 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07006948 }
6949
6950 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006951 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07006952 dev_priv->display.get_display_clock_speed =
6953 i945_get_display_clock_speed;
6954 else if (IS_I915G(dev))
6955 dev_priv->display.get_display_clock_speed =
6956 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006957 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006958 dev_priv->display.get_display_clock_speed =
6959 i9xx_misc_get_display_clock_speed;
6960 else if (IS_I915GM(dev))
6961 dev_priv->display.get_display_clock_speed =
6962 i915gm_get_display_clock_speed;
6963 else if (IS_I865G(dev))
6964 dev_priv->display.get_display_clock_speed =
6965 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02006966 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006967 dev_priv->display.get_display_clock_speed =
6968 i855_get_display_clock_speed;
6969 else /* 852, 830 */
6970 dev_priv->display.get_display_clock_speed =
6971 i830_get_display_clock_speed;
6972
6973 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006974 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01006975 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006976 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
6977 dev_priv->display.update_wm = ironlake_update_wm;
6978 else {
6979 DRM_DEBUG_KMS("Failed to get proper latency. "
6980 "Disable CxSR\n");
6981 dev_priv->display.update_wm = NULL;
6982 }
Yuanhan Liu13982612010-12-15 15:42:31 +08006983 } else if (IS_GEN6(dev)) {
6984 if (SNB_READ_WM0_LATENCY()) {
6985 dev_priv->display.update_wm = sandybridge_update_wm;
6986 } else {
6987 DRM_DEBUG_KMS("Failed to read display plane latency. "
6988 "Disable CxSR\n");
6989 dev_priv->display.update_wm = NULL;
6990 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006991 } else
6992 dev_priv->display.update_wm = NULL;
6993 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08006994 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08006995 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08006996 dev_priv->fsb_freq,
6997 dev_priv->mem_freq)) {
6998 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08006999 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08007000 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08007001 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08007002 dev_priv->fsb_freq, dev_priv->mem_freq);
7003 /* Disable CxSR and never update its watermark again */
7004 pineview_disable_cxsr(dev);
7005 dev_priv->display.update_wm = NULL;
7006 } else
7007 dev_priv->display.update_wm = pineview_update_wm;
7008 } else if (IS_G4X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007009 dev_priv->display.update_wm = g4x_update_wm;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007010 else if (IS_GEN4(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007011 dev_priv->display.update_wm = i965_update_wm;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007012 else if (IS_GEN3(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007013 dev_priv->display.update_wm = i9xx_update_wm;
7014 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04007015 } else if (IS_I85X(dev)) {
7016 dev_priv->display.update_wm = i9xx_update_wm;
7017 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07007018 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04007019 dev_priv->display.update_wm = i830_update_wm;
7020 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007021 dev_priv->display.get_fifo_size = i845_get_fifo_size;
7022 else
7023 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07007024 }
7025}
7026
Jesse Barnesb690e962010-07-19 13:53:12 -07007027/*
7028 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
7029 * resume, or other times. This quirk makes sure that's the case for
7030 * affected systems.
7031 */
7032static void quirk_pipea_force (struct drm_device *dev)
7033{
7034 struct drm_i915_private *dev_priv = dev->dev_private;
7035
7036 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
7037 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
7038}
7039
7040struct intel_quirk {
7041 int device;
7042 int subsystem_vendor;
7043 int subsystem_device;
7044 void (*hook)(struct drm_device *dev);
7045};
7046
7047struct intel_quirk intel_quirks[] = {
7048 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
7049 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
7050 /* HP Mini needs pipe A force quirk (LP: #322104) */
7051 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
7052
7053 /* Thinkpad R31 needs pipe A force quirk */
7054 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
7055 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
7056 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
7057
7058 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
7059 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
7060 /* ThinkPad X40 needs pipe A force quirk */
7061
7062 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
7063 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
7064
7065 /* 855 & before need to leave pipe A & dpll A up */
7066 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7067 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7068};
7069
7070static void intel_init_quirks(struct drm_device *dev)
7071{
7072 struct pci_dev *d = dev->pdev;
7073 int i;
7074
7075 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
7076 struct intel_quirk *q = &intel_quirks[i];
7077
7078 if (d->device == q->device &&
7079 (d->subsystem_vendor == q->subsystem_vendor ||
7080 q->subsystem_vendor == PCI_ANY_ID) &&
7081 (d->subsystem_device == q->subsystem_device ||
7082 q->subsystem_device == PCI_ANY_ID))
7083 q->hook(dev);
7084 }
7085}
7086
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007087/* Disable the VGA plane that we never use */
7088static void i915_disable_vga(struct drm_device *dev)
7089{
7090 struct drm_i915_private *dev_priv = dev->dev_private;
7091 u8 sr1;
7092 u32 vga_reg;
7093
7094 if (HAS_PCH_SPLIT(dev))
7095 vga_reg = CPU_VGACNTRL;
7096 else
7097 vga_reg = VGACNTRL;
7098
7099 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
7100 outb(1, VGA_SR_INDEX);
7101 sr1 = inb(VGA_SR_DATA);
7102 outb(sr1 | 1<<5, VGA_SR_DATA);
7103 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
7104 udelay(300);
7105
7106 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
7107 POSTING_READ(vga_reg);
7108}
7109
Jesse Barnes79e53942008-11-07 14:24:08 -08007110void intel_modeset_init(struct drm_device *dev)
7111{
Jesse Barnes652c3932009-08-17 13:31:43 -07007112 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007113 int i;
7114
7115 drm_mode_config_init(dev);
7116
7117 dev->mode_config.min_width = 0;
7118 dev->mode_config.min_height = 0;
7119
7120 dev->mode_config.funcs = (void *)&intel_mode_funcs;
7121
Jesse Barnesb690e962010-07-19 13:53:12 -07007122 intel_init_quirks(dev);
7123
Jesse Barnese70236a2009-09-21 10:42:27 -07007124 intel_init_display(dev);
7125
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007126 if (IS_GEN2(dev)) {
7127 dev->mode_config.max_width = 2048;
7128 dev->mode_config.max_height = 2048;
7129 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07007130 dev->mode_config.max_width = 4096;
7131 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08007132 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007133 dev->mode_config.max_width = 8192;
7134 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08007135 }
Chris Wilson35c30472010-12-22 14:07:12 +00007136 dev->mode_config.fb_base = dev->agp->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007137
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007138 if (IS_MOBILE(dev) || !IS_GEN2(dev))
Dave Airliea3524f12010-06-06 18:59:41 +10007139 dev_priv->num_pipe = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08007140 else
Dave Airliea3524f12010-06-06 18:59:41 +10007141 dev_priv->num_pipe = 1;
Zhao Yakui28c97732009-10-09 11:39:41 +08007142 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10007143 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08007144
Dave Airliea3524f12010-06-06 18:59:41 +10007145 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007146 intel_crtc_init(dev, i);
7147 }
7148
7149 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007150
Chris Wilson0cdab212010-12-05 17:27:06 +00007151 intel_enable_clock_gating(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007152
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007153 /* Just disable it once at startup */
7154 i915_disable_vga(dev);
7155
Jesse Barnes7648fa92010-05-20 14:28:11 -07007156 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08007157 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07007158 intel_init_emon(dev);
7159 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08007160
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007161 if (IS_GEN6(dev))
7162 gen6_enable_rps(dev_priv);
7163
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007164 if (IS_IRONLAKE_M(dev)) {
7165 dev_priv->renderctx = intel_alloc_context_page(dev);
7166 if (!dev_priv->renderctx)
7167 goto skip_rc6;
7168 dev_priv->pwrctx = intel_alloc_context_page(dev);
7169 if (!dev_priv->pwrctx) {
7170 i915_gem_object_unpin(dev_priv->renderctx);
7171 drm_gem_object_unreference(&dev_priv->renderctx->base);
7172 dev_priv->renderctx = NULL;
7173 goto skip_rc6;
7174 }
7175 ironlake_enable_rc6(dev);
7176 }
7177
7178skip_rc6:
Jesse Barnes652c3932009-08-17 13:31:43 -07007179 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
7180 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
7181 (unsigned long)dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02007182
7183 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007184}
7185
7186void intel_modeset_cleanup(struct drm_device *dev)
7187{
Jesse Barnes652c3932009-08-17 13:31:43 -07007188 struct drm_i915_private *dev_priv = dev->dev_private;
7189 struct drm_crtc *crtc;
7190 struct intel_crtc *intel_crtc;
7191
Keith Packardf87ea762010-10-03 19:36:26 -07007192 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007193 mutex_lock(&dev->struct_mutex);
7194
Jesse Barnes723bfd72010-10-07 16:01:13 -07007195 intel_unregister_dsm_handler();
7196
7197
Jesse Barnes652c3932009-08-17 13:31:43 -07007198 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7199 /* Skip inactive CRTCs */
7200 if (!crtc->fb)
7201 continue;
7202
7203 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02007204 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007205 }
7206
Jesse Barnese70236a2009-09-21 10:42:27 -07007207 if (dev_priv->display.disable_fbc)
7208 dev_priv->display.disable_fbc(dev);
7209
Jesse Barnesf97108d2010-01-29 11:27:07 -08007210 if (IS_IRONLAKE_M(dev))
7211 ironlake_disable_drps(dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007212 if (IS_GEN6(dev))
7213 gen6_disable_rps(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007214
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007215 if (IS_IRONLAKE_M(dev))
7216 ironlake_disable_rc6(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00007217
Kristian Høgsberg69341a52009-11-11 12:19:17 -05007218 mutex_unlock(&dev->struct_mutex);
7219
Daniel Vetter6c0d93502010-08-20 18:26:46 +02007220 /* Disable the irq before mode object teardown, for the irq might
7221 * enqueue unpin/hotplug work. */
7222 drm_irq_uninstall(dev);
7223 cancel_work_sync(&dev_priv->hotplug_work);
7224
Daniel Vetter3dec0092010-08-20 21:40:52 +02007225 /* Shut off idle work before the crtcs get freed. */
7226 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7227 intel_crtc = to_intel_crtc(crtc);
7228 del_timer_sync(&intel_crtc->idle_timer);
7229 }
7230 del_timer_sync(&dev_priv->idle_timer);
7231 cancel_work_sync(&dev_priv->idle_work);
7232
Jesse Barnes79e53942008-11-07 14:24:08 -08007233 drm_mode_config_cleanup(dev);
7234}
7235
Dave Airlie28d52042009-09-21 14:33:58 +10007236/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08007237 * Return which encoder is currently attached for connector.
7238 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01007239struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08007240{
Chris Wilsondf0e9242010-09-09 16:20:55 +01007241 return &intel_attached_encoder(connector)->base;
7242}
Jesse Barnes79e53942008-11-07 14:24:08 -08007243
Chris Wilsondf0e9242010-09-09 16:20:55 +01007244void intel_connector_attach_encoder(struct intel_connector *connector,
7245 struct intel_encoder *encoder)
7246{
7247 connector->encoder = encoder;
7248 drm_mode_connector_attach_encoder(&connector->base,
7249 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007250}
Dave Airlie28d52042009-09-21 14:33:58 +10007251
7252/*
7253 * set vga decode state - true == enable VGA decode
7254 */
7255int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
7256{
7257 struct drm_i915_private *dev_priv = dev->dev_private;
7258 u16 gmch_ctrl;
7259
7260 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
7261 if (state)
7262 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
7263 else
7264 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
7265 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
7266 return 0;
7267}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00007268
7269#ifdef CONFIG_DEBUG_FS
7270#include <linux/seq_file.h>
7271
7272struct intel_display_error_state {
7273 struct intel_cursor_error_state {
7274 u32 control;
7275 u32 position;
7276 u32 base;
7277 u32 size;
7278 } cursor[2];
7279
7280 struct intel_pipe_error_state {
7281 u32 conf;
7282 u32 source;
7283
7284 u32 htotal;
7285 u32 hblank;
7286 u32 hsync;
7287 u32 vtotal;
7288 u32 vblank;
7289 u32 vsync;
7290 } pipe[2];
7291
7292 struct intel_plane_error_state {
7293 u32 control;
7294 u32 stride;
7295 u32 size;
7296 u32 pos;
7297 u32 addr;
7298 u32 surface;
7299 u32 tile_offset;
7300 } plane[2];
7301};
7302
7303struct intel_display_error_state *
7304intel_display_capture_error_state(struct drm_device *dev)
7305{
7306 drm_i915_private_t *dev_priv = dev->dev_private;
7307 struct intel_display_error_state *error;
7308 int i;
7309
7310 error = kmalloc(sizeof(*error), GFP_ATOMIC);
7311 if (error == NULL)
7312 return NULL;
7313
7314 for (i = 0; i < 2; i++) {
7315 error->cursor[i].control = I915_READ(CURCNTR(i));
7316 error->cursor[i].position = I915_READ(CURPOS(i));
7317 error->cursor[i].base = I915_READ(CURBASE(i));
7318
7319 error->plane[i].control = I915_READ(DSPCNTR(i));
7320 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
7321 error->plane[i].size = I915_READ(DSPSIZE(i));
7322 error->plane[i].pos= I915_READ(DSPPOS(i));
7323 error->plane[i].addr = I915_READ(DSPADDR(i));
7324 if (INTEL_INFO(dev)->gen >= 4) {
7325 error->plane[i].surface = I915_READ(DSPSURF(i));
7326 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
7327 }
7328
7329 error->pipe[i].conf = I915_READ(PIPECONF(i));
7330 error->pipe[i].source = I915_READ(PIPESRC(i));
7331 error->pipe[i].htotal = I915_READ(HTOTAL(i));
7332 error->pipe[i].hblank = I915_READ(HBLANK(i));
7333 error->pipe[i].hsync = I915_READ(HSYNC(i));
7334 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
7335 error->pipe[i].vblank = I915_READ(VBLANK(i));
7336 error->pipe[i].vsync = I915_READ(VSYNC(i));
7337 }
7338
7339 return error;
7340}
7341
7342void
7343intel_display_print_error_state(struct seq_file *m,
7344 struct drm_device *dev,
7345 struct intel_display_error_state *error)
7346{
7347 int i;
7348
7349 for (i = 0; i < 2; i++) {
7350 seq_printf(m, "Pipe [%d]:\n", i);
7351 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
7352 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
7353 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
7354 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
7355 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
7356 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
7357 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
7358 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
7359
7360 seq_printf(m, "Plane [%d]:\n", i);
7361 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
7362 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
7363 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
7364 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
7365 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
7366 if (INTEL_INFO(dev)->gen >= 4) {
7367 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
7368 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
7369 }
7370
7371 seq_printf(m, "Cursor [%d]:\n", i);
7372 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
7373 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
7374 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
7375 }
7376}
7377#endif