blob: faacbbdbb270ac81729fed72d3c8f0be8ccf3286 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070032#include <linux/vgaarb.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070037#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100038#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
40#include "drm_crtc_helper.h"
41
Zhenyu Wang32f9d652009-07-24 01:00:32 +080042#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
Jesse Barnes79e53942008-11-07 14:24:08 -080044bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080045static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020046static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010047static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080048
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
Jesse Barnes79e53942008-11-07 14:24:08 -080078
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
ling.ma@intel.com0c2e3952009-07-17 11:44:30 +0800100#define I8XX_P2_LVDS_FAST 7
Jesse Barnes79e53942008-11-07 14:24:08 -0800101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
Jesse Barnes79e53942008-11-07 14:24:08 -0800114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
Jesse Barnes79e53942008-11-07 14:24:08 -0800118#define I9XX_M1_MIN 10
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500119#define I9XX_M1_MAX 22
Jesse Barnes79e53942008-11-07 14:24:08 -0800120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
Jesse Barnes79e53942008-11-07 14:24:08 -0800127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
Jesse Barnes79e53942008-11-07 14:24:08 -0800133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
Ma Ling044c7c42009-03-18 20:13:23 +0800142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
Eric Anholtbad720f2009-10-22 16:11:14 -0700239/* Ironlake / Sandybridge */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247#define IRONLAKE_M1_MIN 12
Zhao Yakuia59e3852010-01-06 22:05:57 +0800248#define IRONLAKE_M1_MAX 22
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800252
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
Zhao Yakui45476682009-12-31 16:06:04 +0800327
Jesse Barnes2377b742010-07-07 14:06:43 -0700328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
Ma Lingd4906092009-03-18 20:13:27 +0800331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800337
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800341static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700344
Chris Wilson021357a2010-09-07 20:54:59 +0100345static inline u32 /* units of 100MHz */
346intel_fdi_link_freq(struct drm_device *dev)
347{
348 struct drm_i915_private *dev_priv = dev->dev_private;
349 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
350}
351
Keith Packarde4b36692009-06-05 19:22:17 -0700352static const intel_limit_t intel_limits_i8xx_dvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800353 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
354 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
355 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
356 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
357 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
358 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
359 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
360 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
361 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
362 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800363 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700364};
365
366static const intel_limit_t intel_limits_i8xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800367 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
368 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
369 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
370 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
371 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
372 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
373 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
374 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
375 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
376 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800377 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700378};
379
380static const intel_limit_t intel_limits_i9xx_sdvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800381 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
382 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
383 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
384 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
385 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
386 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
387 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
388 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
389 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
390 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800391 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700392};
393
394static const intel_limit_t intel_limits_i9xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800395 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
396 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
397 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
398 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
399 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
400 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
401 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
402 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
403 /* The single-channel range is 25-112Mhz, and dual-channel
404 * is 80-224Mhz. Prefer single channel as much as possible.
405 */
406 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
407 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800408 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700409};
410
Ma Ling044c7c42009-03-18 20:13:23 +0800411 /* below parameter and function is for G4X Chipset Family*/
Keith Packarde4b36692009-06-05 19:22:17 -0700412static const intel_limit_t intel_limits_g4x_sdvo = {
Ma Ling044c7c42009-03-18 20:13:23 +0800413 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
414 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
415 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
416 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
417 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
418 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
419 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
420 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
421 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
422 .p2_slow = G4X_P2_SDVO_SLOW,
423 .p2_fast = G4X_P2_SDVO_FAST
424 },
Ma Lingd4906092009-03-18 20:13:27 +0800425 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700426};
427
428static const intel_limit_t intel_limits_g4x_hdmi = {
Ma Ling044c7c42009-03-18 20:13:23 +0800429 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
430 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
431 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
432 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
433 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
434 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
435 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
436 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
437 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
438 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
439 .p2_fast = G4X_P2_HDMI_DAC_FAST
440 },
Ma Lingd4906092009-03-18 20:13:27 +0800441 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700442};
443
444static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800445 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
446 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
447 .vco = { .min = G4X_VCO_MIN,
448 .max = G4X_VCO_MAX },
449 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
450 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
451 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
452 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
453 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
454 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
455 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
456 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
457 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
458 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
459 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
460 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
461 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
462 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
463 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
464 },
Ma Lingd4906092009-03-18 20:13:27 +0800465 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700466};
467
468static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800469 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
470 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
471 .vco = { .min = G4X_VCO_MIN,
472 .max = G4X_VCO_MAX },
473 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
474 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
475 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
476 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
477 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
478 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
479 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
480 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
481 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
482 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
483 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
484 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
485 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
486 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
487 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
488 },
Ma Lingd4906092009-03-18 20:13:27 +0800489 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700490};
491
492static const intel_limit_t intel_limits_g4x_display_port = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700493 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
494 .max = G4X_DOT_DISPLAY_PORT_MAX },
495 .vco = { .min = G4X_VCO_MIN,
496 .max = G4X_VCO_MAX},
497 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
498 .max = G4X_N_DISPLAY_PORT_MAX },
499 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
500 .max = G4X_M_DISPLAY_PORT_MAX },
501 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
502 .max = G4X_M1_DISPLAY_PORT_MAX },
503 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
504 .max = G4X_M2_DISPLAY_PORT_MAX },
505 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
506 .max = G4X_P_DISPLAY_PORT_MAX },
507 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
508 .max = G4X_P1_DISPLAY_PORT_MAX},
509 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
510 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
511 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
512 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700513};
514
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500515static const intel_limit_t intel_limits_pineview_sdvo = {
Shaohua Li21778322009-02-23 15:19:16 +0800516 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500517 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
518 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
519 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
520 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
521 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800522 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
523 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
524 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
525 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Shaohua Li61157072009-04-03 15:24:43 +0800526 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700527};
528
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500529static const intel_limit_t intel_limits_pineview_lvds = {
Shaohua Li21778322009-02-23 15:19:16 +0800530 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500531 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
532 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
533 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
534 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
535 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
536 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800537 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500538 /* Pineview only supports single-channel mode. */
Shaohua Li21778322009-02-23 15:19:16 +0800539 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
540 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
Shaohua Li61157072009-04-03 15:24:43 +0800541 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700542};
543
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800544static const intel_limit_t intel_limits_ironlake_dac = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500545 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
546 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
548 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500549 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
550 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800551 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
552 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500553 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800554 .p2_slow = IRONLAKE_DAC_P2_SLOW,
555 .p2_fast = IRONLAKE_DAC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800556 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700557};
558
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800559static const intel_limit_t intel_limits_ironlake_single_lvds = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500560 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
561 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
563 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500564 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
565 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800566 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
567 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500568 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800569 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
570 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
571 .find_pll = intel_g4x_find_best_PLL,
572};
573
574static const intel_limit_t intel_limits_ironlake_dual_lvds = {
575 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
576 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
577 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
578 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
579 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
580 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
581 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
582 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
583 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
584 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
585 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
586 .find_pll = intel_g4x_find_best_PLL,
587};
588
589static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
590 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
591 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
592 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
593 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
594 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
595 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
596 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
597 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
598 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
599 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
600 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
601 .find_pll = intel_g4x_find_best_PLL,
602};
603
604static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
605 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
606 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
607 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
608 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
609 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
610 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
611 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
612 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
613 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
614 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
615 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800616 .find_pll = intel_g4x_find_best_PLL,
617};
618
619static const intel_limit_t intel_limits_ironlake_display_port = {
620 .dot = { .min = IRONLAKE_DOT_MIN,
621 .max = IRONLAKE_DOT_MAX },
622 .vco = { .min = IRONLAKE_VCO_MIN,
623 .max = IRONLAKE_VCO_MAX},
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800624 .n = { .min = IRONLAKE_DP_N_MIN,
625 .max = IRONLAKE_DP_N_MAX },
626 .m = { .min = IRONLAKE_DP_M_MIN,
627 .max = IRONLAKE_DP_M_MAX },
Zhao Yakui45476682009-12-31 16:06:04 +0800628 .m1 = { .min = IRONLAKE_M1_MIN,
629 .max = IRONLAKE_M1_MAX },
630 .m2 = { .min = IRONLAKE_M2_MIN,
631 .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800632 .p = { .min = IRONLAKE_DP_P_MIN,
633 .max = IRONLAKE_DP_P_MAX },
634 .p1 = { .min = IRONLAKE_DP_P1_MIN,
635 .max = IRONLAKE_DP_P1_MAX},
636 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
637 .p2_slow = IRONLAKE_DP_P2_SLOW,
638 .p2_fast = IRONLAKE_DP_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800639 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800640};
641
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500642static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800643{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800644 struct drm_device *dev = crtc->dev;
645 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800646 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800647 int refclk = 120;
648
649 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
650 if (dev_priv->lvds_use_ssc && dev_priv->lvds_ssc_freq == 100)
651 refclk = 100;
652
653 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
654 LVDS_CLKB_POWER_UP) {
655 /* LVDS dual channel */
656 if (refclk == 100)
657 limit = &intel_limits_ironlake_dual_lvds_100m;
658 else
659 limit = &intel_limits_ironlake_dual_lvds;
660 } else {
661 if (refclk == 100)
662 limit = &intel_limits_ironlake_single_lvds_100m;
663 else
664 limit = &intel_limits_ironlake_single_lvds;
665 }
666 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800667 HAS_eDP)
668 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800669 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800670 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800671
672 return limit;
673}
674
Ma Ling044c7c42009-03-18 20:13:23 +0800675static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
676{
677 struct drm_device *dev = crtc->dev;
678 struct drm_i915_private *dev_priv = dev->dev_private;
679 const intel_limit_t *limit;
680
681 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
682 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
683 LVDS_CLKB_POWER_UP)
684 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700685 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800686 else
687 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700688 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800689 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
690 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700691 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800692 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700693 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700694 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700695 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800696 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700697 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800698
699 return limit;
700}
701
Jesse Barnes79e53942008-11-07 14:24:08 -0800702static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
703{
704 struct drm_device *dev = crtc->dev;
705 const intel_limit_t *limit;
706
Eric Anholtbad720f2009-10-22 16:11:14 -0700707 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500708 limit = intel_ironlake_limit(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800709 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800710 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500711 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800712 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500713 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800714 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500715 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100716 } else if (!IS_GEN2(dev)) {
717 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
718 limit = &intel_limits_i9xx_lvds;
719 else
720 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800721 } else {
722 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700723 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800724 else
Keith Packarde4b36692009-06-05 19:22:17 -0700725 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800726 }
727 return limit;
728}
729
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500730/* m1 is reserved as 0 in Pineview, n is a ring counter */
731static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800732{
Shaohua Li21778322009-02-23 15:19:16 +0800733 clock->m = clock->m2 + 2;
734 clock->p = clock->p1 * clock->p2;
735 clock->vco = refclk * clock->m / clock->n;
736 clock->dot = clock->vco / clock->p;
737}
738
739static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
740{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500741 if (IS_PINEVIEW(dev)) {
742 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800743 return;
744 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
746 clock->p = clock->p1 * clock->p2;
747 clock->vco = refclk * clock->m / (clock->n + 2);
748 clock->dot = clock->vco / clock->p;
749}
750
Jesse Barnes79e53942008-11-07 14:24:08 -0800751/**
752 * Returns whether any output on the specified pipe is of the specified type
753 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100754bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800755{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100756 struct drm_device *dev = crtc->dev;
757 struct drm_mode_config *mode_config = &dev->mode_config;
758 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800759
Chris Wilson4ef69c72010-09-09 15:14:28 +0100760 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
761 if (encoder->base.crtc == crtc && encoder->type == type)
762 return true;
763
764 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800765}
766
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800767#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800768/**
769 * Returns whether the given set of divisors are valid for a given refclk with
770 * the given connectors.
771 */
772
773static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
774{
775 const intel_limit_t *limit = intel_limit (crtc);
Shaohua Li21778322009-02-23 15:19:16 +0800776 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
778 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
779 INTELPllInvalid ("p1 out of range\n");
780 if (clock->p < limit->p.min || limit->p.max < clock->p)
781 INTELPllInvalid ("p out of range\n");
782 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
783 INTELPllInvalid ("m2 out of range\n");
784 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
785 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500786 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800787 INTELPllInvalid ("m1 <= m2\n");
788 if (clock->m < limit->m.min || limit->m.max < clock->m)
789 INTELPllInvalid ("m out of range\n");
790 if (clock->n < limit->n.min || limit->n.max < clock->n)
791 INTELPllInvalid ("n out of range\n");
792 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
793 INTELPllInvalid ("vco out of range\n");
794 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
795 * connector, etc., rather than just a single range.
796 */
797 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
798 INTELPllInvalid ("dot out of range\n");
799
800 return true;
801}
802
Ma Lingd4906092009-03-18 20:13:27 +0800803static bool
804intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
805 int target, int refclk, intel_clock_t *best_clock)
806
Jesse Barnes79e53942008-11-07 14:24:08 -0800807{
808 struct drm_device *dev = crtc->dev;
809 struct drm_i915_private *dev_priv = dev->dev_private;
810 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800811 int err = target;
812
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200813 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800814 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800815 /*
816 * For LVDS, if the panel is on, just rely on its current
817 * settings for dual-channel. We haven't figured out how to
818 * reliably set up different single/dual channel state, if we
819 * even can.
820 */
821 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
822 LVDS_CLKB_POWER_UP)
823 clock.p2 = limit->p2.p2_fast;
824 else
825 clock.p2 = limit->p2.p2_slow;
826 } else {
827 if (target < limit->p2.dot_limit)
828 clock.p2 = limit->p2.p2_slow;
829 else
830 clock.p2 = limit->p2.p2_fast;
831 }
832
833 memset (best_clock, 0, sizeof (*best_clock));
834
Zhao Yakui42158662009-11-20 11:24:18 +0800835 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
836 clock.m1++) {
837 for (clock.m2 = limit->m2.min;
838 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500839 /* m1 is always 0 in Pineview */
840 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800841 break;
842 for (clock.n = limit->n.min;
843 clock.n <= limit->n.max; clock.n++) {
844 for (clock.p1 = limit->p1.min;
845 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800846 int this_err;
847
Shaohua Li21778322009-02-23 15:19:16 +0800848 intel_clock(dev, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800849
850 if (!intel_PLL_is_valid(crtc, &clock))
851 continue;
852
853 this_err = abs(clock.dot - target);
854 if (this_err < err) {
855 *best_clock = clock;
856 err = this_err;
857 }
858 }
859 }
860 }
861 }
862
863 return (err != target);
864}
865
Ma Lingd4906092009-03-18 20:13:27 +0800866static bool
867intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
868 int target, int refclk, intel_clock_t *best_clock)
869{
870 struct drm_device *dev = crtc->dev;
871 struct drm_i915_private *dev_priv = dev->dev_private;
872 intel_clock_t clock;
873 int max_n;
874 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400875 /* approximately equals target * 0.00585 */
876 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800877 found = false;
878
879 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800880 int lvds_reg;
881
Eric Anholtc619eed2010-01-28 16:45:52 -0800882 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800883 lvds_reg = PCH_LVDS;
884 else
885 lvds_reg = LVDS;
886 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800887 LVDS_CLKB_POWER_UP)
888 clock.p2 = limit->p2.p2_fast;
889 else
890 clock.p2 = limit->p2.p2_slow;
891 } else {
892 if (target < limit->p2.dot_limit)
893 clock.p2 = limit->p2.p2_slow;
894 else
895 clock.p2 = limit->p2.p2_fast;
896 }
897
898 memset(best_clock, 0, sizeof(*best_clock));
899 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200900 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800901 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200902 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800903 for (clock.m1 = limit->m1.max;
904 clock.m1 >= limit->m1.min; clock.m1--) {
905 for (clock.m2 = limit->m2.max;
906 clock.m2 >= limit->m2.min; clock.m2--) {
907 for (clock.p1 = limit->p1.max;
908 clock.p1 >= limit->p1.min; clock.p1--) {
909 int this_err;
910
Shaohua Li21778322009-02-23 15:19:16 +0800911 intel_clock(dev, refclk, &clock);
Ma Lingd4906092009-03-18 20:13:27 +0800912 if (!intel_PLL_is_valid(crtc, &clock))
913 continue;
914 this_err = abs(clock.dot - target) ;
915 if (this_err < err_most) {
916 *best_clock = clock;
917 err_most = this_err;
918 max_n = clock.n;
919 found = true;
920 }
921 }
922 }
923 }
924 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800925 return found;
926}
Ma Lingd4906092009-03-18 20:13:27 +0800927
Zhenyu Wang2c072452009-06-05 15:38:42 +0800928static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500929intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
930 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800931{
932 struct drm_device *dev = crtc->dev;
933 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800934
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800935 if (target < 200000) {
936 clock.n = 1;
937 clock.p1 = 2;
938 clock.p2 = 10;
939 clock.m1 = 12;
940 clock.m2 = 9;
941 } else {
942 clock.n = 2;
943 clock.p1 = 1;
944 clock.p2 = 10;
945 clock.m1 = 14;
946 clock.m2 = 8;
947 }
948 intel_clock(dev, refclk, &clock);
949 memcpy(best_clock, &clock, sizeof(intel_clock_t));
950 return true;
951}
952
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700953/* DisplayPort has only two frequencies, 162MHz and 270MHz */
954static bool
955intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
956 int target, int refclk, intel_clock_t *best_clock)
957{
Chris Wilson5eddb702010-09-11 13:48:45 +0100958 intel_clock_t clock;
959 if (target < 200000) {
960 clock.p1 = 2;
961 clock.p2 = 10;
962 clock.n = 2;
963 clock.m1 = 23;
964 clock.m2 = 8;
965 } else {
966 clock.p1 = 1;
967 clock.p2 = 10;
968 clock.n = 1;
969 clock.m1 = 14;
970 clock.m2 = 2;
971 }
972 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
973 clock.p = (clock.p1 * clock.p2);
974 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
975 clock.vco = 0;
976 memcpy(best_clock, &clock, sizeof(intel_clock_t));
977 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700978}
979
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700980/**
981 * intel_wait_for_vblank - wait for vblank on a given pipe
982 * @dev: drm device
983 * @pipe: pipe to wait for
984 *
985 * Wait for vblank to occur on a given pipe. Needed for various bits of
986 * mode setting code.
987 */
988void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800989{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700990 struct drm_i915_private *dev_priv = dev->dev_private;
991 int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
992
Chris Wilson300387c2010-09-05 20:25:43 +0100993 /* Clear existing vblank status. Note this will clear any other
994 * sticky status fields as well.
995 *
996 * This races with i915_driver_irq_handler() with the result
997 * that either function could miss a vblank event. Here it is not
998 * fatal, as we will either wait upon the next vblank interrupt or
999 * timeout. Generally speaking intel_wait_for_vblank() is only
1000 * called during modeset at which time the GPU should be idle and
1001 * should *not* be performing page flips and thus not waiting on
1002 * vblanks...
1003 * Currently, the result of us stealing a vblank from the irq
1004 * handler is that a single frame will be skipped during swapbuffers.
1005 */
1006 I915_WRITE(pipestat_reg,
1007 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1008
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001009 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +01001010 if (wait_for(I915_READ(pipestat_reg) &
1011 PIPE_VBLANK_INTERRUPT_STATUS,
1012 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001013 DRM_DEBUG_KMS("vblank wait timed out\n");
1014}
1015
Keith Packardab7ad7f2010-10-03 00:33:06 -07001016/*
1017 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001018 * @dev: drm device
1019 * @pipe: pipe to wait for
1020 *
1021 * After disabling a pipe, we can't wait for vblank in the usual way,
1022 * spinning on the vblank interrupt status bit, since we won't actually
1023 * see an interrupt when the pipe is disabled.
1024 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001025 * On Gen4 and above:
1026 * wait for the pipe register state bit to turn off
1027 *
1028 * Otherwise:
1029 * wait for the display line value to settle (it usually
1030 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001031 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001032 */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001033void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001034{
1035 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001036
Keith Packardab7ad7f2010-10-03 00:33:06 -07001037 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001038 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001039
Keith Packardab7ad7f2010-10-03 00:33:06 -07001040 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001041 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1042 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -07001043 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1044 } else {
1045 u32 last_line;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001046 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001047 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1048
1049 /* Wait for the display line to settle */
1050 do {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001051 last_line = I915_READ(reg) & DSL_LINEMASK;
Keith Packardab7ad7f2010-10-03 00:33:06 -07001052 mdelay(5);
Chris Wilson58e10eb2010-10-03 10:56:11 +01001053 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -07001054 time_after(timeout, jiffies));
1055 if (time_after(jiffies, timeout))
1056 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1057 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001058}
1059
Jesse Barnes80824002009-09-10 15:28:06 -07001060static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1061{
1062 struct drm_device *dev = crtc->dev;
1063 struct drm_i915_private *dev_priv = dev->dev_private;
1064 struct drm_framebuffer *fb = crtc->fb;
1065 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001066 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes80824002009-09-10 15:28:06 -07001067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1068 int plane, i;
1069 u32 fbc_ctl, fbc_ctl2;
1070
Chris Wilsonbed4a672010-09-11 10:47:47 +01001071 if (fb->pitch == dev_priv->cfb_pitch &&
1072 obj_priv->fence_reg == dev_priv->cfb_fence &&
1073 intel_crtc->plane == dev_priv->cfb_plane &&
1074 I915_READ(FBC_CONTROL) & FBC_CTL_EN)
1075 return;
1076
1077 i8xx_disable_fbc(dev);
1078
Jesse Barnes80824002009-09-10 15:28:06 -07001079 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1080
1081 if (fb->pitch < dev_priv->cfb_pitch)
1082 dev_priv->cfb_pitch = fb->pitch;
1083
1084 /* FBC_CTL wants 64B units */
1085 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1086 dev_priv->cfb_fence = obj_priv->fence_reg;
1087 dev_priv->cfb_plane = intel_crtc->plane;
1088 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1089
1090 /* Clear old tags */
1091 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1092 I915_WRITE(FBC_TAG + (i * 4), 0);
1093
1094 /* Set it up... */
1095 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
1096 if (obj_priv->tiling_mode != I915_TILING_NONE)
1097 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1098 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1099 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1100
1101 /* enable it... */
1102 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001103 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001104 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001105 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1106 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
1107 if (obj_priv->tiling_mode != I915_TILING_NONE)
1108 fbc_ctl |= dev_priv->cfb_fence;
1109 I915_WRITE(FBC_CONTROL, fbc_ctl);
1110
Zhao Yakui28c97732009-10-09 11:39:41 +08001111 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Chris Wilson5eddb702010-09-11 13:48:45 +01001112 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001113}
1114
1115void i8xx_disable_fbc(struct drm_device *dev)
1116{
1117 struct drm_i915_private *dev_priv = dev->dev_private;
1118 u32 fbc_ctl;
1119
1120 /* Disable compression */
1121 fbc_ctl = I915_READ(FBC_CONTROL);
Chris Wilsona5cad622010-09-22 13:15:10 +01001122 if ((fbc_ctl & FBC_CTL_EN) == 0)
1123 return;
1124
Jesse Barnes80824002009-09-10 15:28:06 -07001125 fbc_ctl &= ~FBC_CTL_EN;
1126 I915_WRITE(FBC_CONTROL, fbc_ctl);
1127
1128 /* Wait for compressing bit to clear */
Chris Wilson481b6af2010-08-23 17:43:35 +01001129 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
Chris Wilson913d8d12010-08-07 11:01:35 +01001130 DRM_DEBUG_KMS("FBC idle timed out\n");
1131 return;
Jesse Barnes9517a922010-05-21 09:40:45 -07001132 }
Jesse Barnes80824002009-09-10 15:28:06 -07001133
Zhao Yakui28c97732009-10-09 11:39:41 +08001134 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001135}
1136
Adam Jacksonee5382a2010-04-23 11:17:39 -04001137static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001138{
Jesse Barnes80824002009-09-10 15:28:06 -07001139 struct drm_i915_private *dev_priv = dev->dev_private;
1140
1141 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1142}
1143
Jesse Barnes74dff282009-09-14 15:39:40 -07001144static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1145{
1146 struct drm_device *dev = crtc->dev;
1147 struct drm_i915_private *dev_priv = dev->dev_private;
1148 struct drm_framebuffer *fb = crtc->fb;
1149 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001150 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes74dff282009-09-14 15:39:40 -07001151 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001152 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001153 unsigned long stall_watermark = 200;
1154 u32 dpfc_ctl;
1155
Chris Wilsonbed4a672010-09-11 10:47:47 +01001156 dpfc_ctl = I915_READ(DPFC_CONTROL);
1157 if (dpfc_ctl & DPFC_CTL_EN) {
1158 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
1159 dev_priv->cfb_fence == obj_priv->fence_reg &&
1160 dev_priv->cfb_plane == intel_crtc->plane &&
1161 dev_priv->cfb_y == crtc->y)
1162 return;
1163
1164 I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1165 POSTING_READ(DPFC_CONTROL);
1166 intel_wait_for_vblank(dev, intel_crtc->pipe);
1167 }
1168
Jesse Barnes74dff282009-09-14 15:39:40 -07001169 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1170 dev_priv->cfb_fence = obj_priv->fence_reg;
1171 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001172 dev_priv->cfb_y = crtc->y;
Jesse Barnes74dff282009-09-14 15:39:40 -07001173
1174 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
1175 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1176 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1177 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1178 } else {
1179 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1180 }
1181
Jesse Barnes74dff282009-09-14 15:39:40 -07001182 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1183 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1184 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1185 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1186
1187 /* enable it... */
1188 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1189
Zhao Yakui28c97732009-10-09 11:39:41 +08001190 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001191}
1192
1193void g4x_disable_fbc(struct drm_device *dev)
1194{
1195 struct drm_i915_private *dev_priv = dev->dev_private;
1196 u32 dpfc_ctl;
1197
1198 /* Disable compression */
1199 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001200 if (dpfc_ctl & DPFC_CTL_EN) {
1201 dpfc_ctl &= ~DPFC_CTL_EN;
1202 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001203
Chris Wilsonbed4a672010-09-11 10:47:47 +01001204 DRM_DEBUG_KMS("disabled FBC\n");
1205 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001206}
1207
Adam Jacksonee5382a2010-04-23 11:17:39 -04001208static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001209{
Jesse Barnes74dff282009-09-14 15:39:40 -07001210 struct drm_i915_private *dev_priv = dev->dev_private;
1211
1212 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1213}
1214
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001215static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1216{
1217 struct drm_device *dev = crtc->dev;
1218 struct drm_i915_private *dev_priv = dev->dev_private;
1219 struct drm_framebuffer *fb = crtc->fb;
1220 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1221 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
1222 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001223 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001224 unsigned long stall_watermark = 200;
1225 u32 dpfc_ctl;
1226
Chris Wilsonbed4a672010-09-11 10:47:47 +01001227 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1228 if (dpfc_ctl & DPFC_CTL_EN) {
1229 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
1230 dev_priv->cfb_fence == obj_priv->fence_reg &&
1231 dev_priv->cfb_plane == intel_crtc->plane &&
1232 dev_priv->cfb_offset == obj_priv->gtt_offset &&
1233 dev_priv->cfb_y == crtc->y)
1234 return;
1235
1236 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1237 POSTING_READ(ILK_DPFC_CONTROL);
1238 intel_wait_for_vblank(dev, intel_crtc->pipe);
1239 }
1240
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001241 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1242 dev_priv->cfb_fence = obj_priv->fence_reg;
1243 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001244 dev_priv->cfb_offset = obj_priv->gtt_offset;
1245 dev_priv->cfb_y = crtc->y;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001246
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001247 dpfc_ctl &= DPFC_RESERVED;
1248 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
1249 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1250 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1251 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1252 } else {
1253 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1254 }
1255
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001256 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1257 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1258 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1259 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
1260 I915_WRITE(ILK_FBC_RT_BASE, obj_priv->gtt_offset | ILK_FBC_RT_VALID);
1261 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001262 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001263
1264 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1265}
1266
1267void ironlake_disable_fbc(struct drm_device *dev)
1268{
1269 struct drm_i915_private *dev_priv = dev->dev_private;
1270 u32 dpfc_ctl;
1271
1272 /* Disable compression */
1273 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001274 if (dpfc_ctl & DPFC_CTL_EN) {
1275 dpfc_ctl &= ~DPFC_CTL_EN;
1276 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001277
Chris Wilsonbed4a672010-09-11 10:47:47 +01001278 DRM_DEBUG_KMS("disabled FBC\n");
1279 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001280}
1281
1282static bool ironlake_fbc_enabled(struct drm_device *dev)
1283{
1284 struct drm_i915_private *dev_priv = dev->dev_private;
1285
1286 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1287}
1288
Adam Jacksonee5382a2010-04-23 11:17:39 -04001289bool intel_fbc_enabled(struct drm_device *dev)
1290{
1291 struct drm_i915_private *dev_priv = dev->dev_private;
1292
1293 if (!dev_priv->display.fbc_enabled)
1294 return false;
1295
1296 return dev_priv->display.fbc_enabled(dev);
1297}
1298
1299void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1300{
1301 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1302
1303 if (!dev_priv->display.enable_fbc)
1304 return;
1305
1306 dev_priv->display.enable_fbc(crtc, interval);
1307}
1308
1309void intel_disable_fbc(struct drm_device *dev)
1310{
1311 struct drm_i915_private *dev_priv = dev->dev_private;
1312
1313 if (!dev_priv->display.disable_fbc)
1314 return;
1315
1316 dev_priv->display.disable_fbc(dev);
1317}
1318
Jesse Barnes80824002009-09-10 15:28:06 -07001319/**
1320 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001321 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001322 *
1323 * Set up the framebuffer compression hardware at mode set time. We
1324 * enable it if possible:
1325 * - plane A only (on pre-965)
1326 * - no pixel mulitply/line duplication
1327 * - no alpha buffer discard
1328 * - no dual wide
1329 * - framebuffer <= 2048 in width, 1536 in height
1330 *
1331 * We can't assume that any compression will take place (worst case),
1332 * so the compressed buffer has to be the same size as the uncompressed
1333 * one. It also must reside (along with the line length buffer) in
1334 * stolen memory.
1335 *
1336 * We need to enable/disable FBC on a global basis.
1337 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001338static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001339{
Jesse Barnes80824002009-09-10 15:28:06 -07001340 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001341 struct drm_crtc *crtc = NULL, *tmp_crtc;
1342 struct intel_crtc *intel_crtc;
1343 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001344 struct intel_framebuffer *intel_fb;
1345 struct drm_i915_gem_object *obj_priv;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001346
1347 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001348
1349 if (!i915_powersave)
1350 return;
1351
Adam Jacksonee5382a2010-04-23 11:17:39 -04001352 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001353 return;
1354
Jesse Barnes80824002009-09-10 15:28:06 -07001355 /*
1356 * If FBC is already on, we just have to verify that we can
1357 * keep it that way...
1358 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001359 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001360 * - changing FBC params (stride, fence, mode)
1361 * - new fb is too large to fit in compressed buffer
1362 * - going to an unsupported config (interlace, pixel multiply, etc.)
1363 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001364 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001365 if (tmp_crtc->enabled) {
1366 if (crtc) {
1367 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1368 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1369 goto out_disable;
1370 }
1371 crtc = tmp_crtc;
1372 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07001373 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001374
1375 if (!crtc || crtc->fb == NULL) {
1376 DRM_DEBUG_KMS("no output, disabling\n");
1377 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001378 goto out_disable;
1379 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001380
1381 intel_crtc = to_intel_crtc(crtc);
1382 fb = crtc->fb;
1383 intel_fb = to_intel_framebuffer(fb);
1384 obj_priv = to_intel_bo(intel_fb->obj);
1385
Jesse Barnes80824002009-09-10 15:28:06 -07001386 if (intel_fb->obj->size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001387 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01001388 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001389 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001390 goto out_disable;
1391 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001392 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1393 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001394 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01001395 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001396 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001397 goto out_disable;
1398 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001399 if ((crtc->mode.hdisplay > 2048) ||
1400 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001401 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001402 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001403 goto out_disable;
1404 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001405 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001406 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001407 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001408 goto out_disable;
1409 }
1410 if (obj_priv->tiling_mode != I915_TILING_X) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001411 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001412 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001413 goto out_disable;
1414 }
1415
Jason Wesselc924b932010-08-05 09:22:32 -05001416 /* If the kernel debugger is active, always disable compression */
1417 if (in_dbg_master())
1418 goto out_disable;
1419
Chris Wilsonbed4a672010-09-11 10:47:47 +01001420 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001421 return;
1422
1423out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001424 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001425 if (intel_fbc_enabled(dev)) {
1426 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001427 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001428 }
Jesse Barnes80824002009-09-10 15:28:06 -07001429}
1430
Chris Wilson127bd2a2010-07-23 23:32:05 +01001431int
Chris Wilson48b956c2010-09-14 12:50:34 +01001432intel_pin_and_fence_fb_obj(struct drm_device *dev,
1433 struct drm_gem_object *obj,
1434 bool pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001435{
Daniel Vetter23010e42010-03-08 13:35:02 +01001436 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001437 u32 alignment;
1438 int ret;
1439
1440 switch (obj_priv->tiling_mode) {
1441 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001442 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1443 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001444 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001445 alignment = 4 * 1024;
1446 else
1447 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001448 break;
1449 case I915_TILING_X:
1450 /* pin() will align the object as required by fence */
1451 alignment = 0;
1452 break;
1453 case I915_TILING_Y:
1454 /* FIXME: Is this true? */
1455 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1456 return -EINVAL;
1457 default:
1458 BUG();
1459 }
1460
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001461 ret = i915_gem_object_pin(obj, alignment);
Chris Wilson48b956c2010-09-14 12:50:34 +01001462 if (ret)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001463 return ret;
1464
Chris Wilson48b956c2010-09-14 12:50:34 +01001465 ret = i915_gem_object_set_to_display_plane(obj, pipelined);
1466 if (ret)
1467 goto err_unpin;
Chris Wilson72133422010-09-13 23:56:38 +01001468
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001469 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1470 * fence, whereas 965+ only requires a fence if using
1471 * framebuffer compression. For simplicity, we always install
1472 * a fence as the cost is not that onerous.
1473 */
1474 if (obj_priv->fence_reg == I915_FENCE_REG_NONE &&
1475 obj_priv->tiling_mode != I915_TILING_NONE) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01001476 ret = i915_gem_object_get_fence_reg(obj, false);
Chris Wilson48b956c2010-09-14 12:50:34 +01001477 if (ret)
1478 goto err_unpin;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001479 }
1480
1481 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001482
1483err_unpin:
1484 i915_gem_object_unpin(obj);
1485 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001486}
1487
Jesse Barnes81255562010-08-02 12:07:50 -07001488/* Assume fb object is pinned & idle & fenced and just update base pointers */
1489static int
1490intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -05001491 int x, int y, enum mode_set_atomic state)
Jesse Barnes81255562010-08-02 12:07:50 -07001492{
1493 struct drm_device *dev = crtc->dev;
1494 struct drm_i915_private *dev_priv = dev->dev_private;
1495 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1496 struct intel_framebuffer *intel_fb;
1497 struct drm_i915_gem_object *obj_priv;
1498 struct drm_gem_object *obj;
1499 int plane = intel_crtc->plane;
1500 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001501 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001502 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001503
1504 switch (plane) {
1505 case 0:
1506 case 1:
1507 break;
1508 default:
1509 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1510 return -EINVAL;
1511 }
1512
1513 intel_fb = to_intel_framebuffer(fb);
1514 obj = intel_fb->obj;
1515 obj_priv = to_intel_bo(obj);
1516
Chris Wilson5eddb702010-09-11 13:48:45 +01001517 reg = DSPCNTR(plane);
1518 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001519 /* Mask out pixel format bits in case we change it */
1520 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1521 switch (fb->bits_per_pixel) {
1522 case 8:
1523 dspcntr |= DISPPLANE_8BPP;
1524 break;
1525 case 16:
1526 if (fb->depth == 15)
1527 dspcntr |= DISPPLANE_15_16BPP;
1528 else
1529 dspcntr |= DISPPLANE_16BPP;
1530 break;
1531 case 24:
1532 case 32:
1533 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1534 break;
1535 default:
1536 DRM_ERROR("Unknown color depth\n");
1537 return -EINVAL;
1538 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001539 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes81255562010-08-02 12:07:50 -07001540 if (obj_priv->tiling_mode != I915_TILING_NONE)
1541 dspcntr |= DISPPLANE_TILED;
1542 else
1543 dspcntr &= ~DISPPLANE_TILED;
1544 }
1545
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001546 if (HAS_PCH_SPLIT(dev))
Jesse Barnes81255562010-08-02 12:07:50 -07001547 /* must disable */
1548 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1549
Chris Wilson5eddb702010-09-11 13:48:45 +01001550 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001551
1552 Start = obj_priv->gtt_offset;
1553 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
1554
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001555 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1556 Start, Offset, x, y, fb->pitch);
Chris Wilson5eddb702010-09-11 13:48:45 +01001557 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001558 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001559 I915_WRITE(DSPSURF(plane), Start);
1560 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
1561 I915_WRITE(DSPADDR(plane), Offset);
1562 } else
1563 I915_WRITE(DSPADDR(plane), Start + Offset);
1564 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001565
Chris Wilsonbed4a672010-09-11 10:47:47 +01001566 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02001567 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07001568
1569 return 0;
1570}
1571
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001572static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001573intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1574 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08001575{
1576 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001577 struct drm_i915_master_private *master_priv;
1578 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001579 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001580
1581 /* no fb bound */
1582 if (!crtc->fb) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001583 DRM_DEBUG_KMS("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001584 return 0;
1585 }
1586
Chris Wilson265db952010-09-20 15:41:01 +01001587 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001588 case 0:
1589 case 1:
1590 break;
1591 default:
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001592 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001593 }
1594
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001595 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01001596 ret = intel_pin_and_fence_fb_obj(dev,
1597 to_intel_framebuffer(crtc->fb)->obj,
1598 false);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001599 if (ret != 0) {
1600 mutex_unlock(&dev->struct_mutex);
1601 return ret;
1602 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001603
Chris Wilson265db952010-09-20 15:41:01 +01001604 if (old_fb) {
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01001605 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson265db952010-09-20 15:41:01 +01001606 struct drm_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
1607 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1608
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01001609 wait_event(dev_priv->pending_flip_queue,
1610 atomic_read(&obj_priv->pending_flip) == 0);
Chris Wilson265db952010-09-20 15:41:01 +01001611 }
1612
Jason Wessel21c74a82010-10-13 14:09:44 -05001613 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
1614 LEAVE_ATOMIC_MODE_SET);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001615 if (ret) {
Chris Wilson265db952010-09-20 15:41:01 +01001616 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001617 mutex_unlock(&dev->struct_mutex);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001618 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001619 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001620
Chris Wilson265db952010-09-20 15:41:01 +01001621 if (old_fb)
1622 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
Jesse Barnes652c3932009-08-17 13:31:43 -07001623
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001624 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001625
1626 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001627 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001628
1629 master_priv = dev->primary->master->driver_priv;
1630 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001631 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001632
Chris Wilson265db952010-09-20 15:41:01 +01001633 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08001634 master_priv->sarea_priv->pipeB_x = x;
1635 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001636 } else {
1637 master_priv->sarea_priv->pipeA_x = x;
1638 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08001639 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001640
1641 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001642}
1643
Chris Wilson5eddb702010-09-11 13:48:45 +01001644static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001645{
1646 struct drm_device *dev = crtc->dev;
1647 struct drm_i915_private *dev_priv = dev->dev_private;
1648 u32 dpa_ctl;
1649
Zhao Yakui28c97732009-10-09 11:39:41 +08001650 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001651 dpa_ctl = I915_READ(DP_A);
1652 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1653
1654 if (clock < 200000) {
1655 u32 temp;
1656 dpa_ctl |= DP_PLL_FREQ_160MHZ;
1657 /* workaround for 160Mhz:
1658 1) program 0x4600c bits 15:0 = 0x8124
1659 2) program 0x46010 bit 0 = 1
1660 3) program 0x46034 bit 24 = 1
1661 4) program 0x64000 bit 14 = 1
1662 */
1663 temp = I915_READ(0x4600c);
1664 temp &= 0xffff0000;
1665 I915_WRITE(0x4600c, temp | 0x8124);
1666
1667 temp = I915_READ(0x46010);
1668 I915_WRITE(0x46010, temp | 1);
1669
1670 temp = I915_READ(0x46034);
1671 I915_WRITE(0x46034, temp | (1 << 24));
1672 } else {
1673 dpa_ctl |= DP_PLL_FREQ_270MHZ;
1674 }
1675 I915_WRITE(DP_A, dpa_ctl);
1676
Chris Wilson5eddb702010-09-11 13:48:45 +01001677 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001678 udelay(500);
1679}
1680
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001681/* The FDI link training functions for ILK/Ibexpeak. */
1682static void ironlake_fdi_link_train(struct drm_crtc *crtc)
1683{
1684 struct drm_device *dev = crtc->dev;
1685 struct drm_i915_private *dev_priv = dev->dev_private;
1686 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1687 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01001688 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001689
Adam Jacksone1a44742010-06-25 15:32:14 -04001690 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1691 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01001692 reg = FDI_RX_IMR(pipe);
1693 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001694 temp &= ~FDI_RX_SYMBOL_LOCK;
1695 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01001696 I915_WRITE(reg, temp);
1697 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001698 udelay(150);
1699
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001700 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01001701 reg = FDI_TX_CTL(pipe);
1702 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04001703 temp &= ~(7 << 19);
1704 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001705 temp &= ~FDI_LINK_TRAIN_NONE;
1706 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01001707 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001708
Chris Wilson5eddb702010-09-11 13:48:45 +01001709 reg = FDI_RX_CTL(pipe);
1710 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001711 temp &= ~FDI_LINK_TRAIN_NONE;
1712 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01001713 I915_WRITE(reg, temp | FDI_RX_ENABLE);
1714
1715 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001716 udelay(150);
1717
Jesse Barnes5b2adf82010-10-07 16:01:15 -07001718 /* Ironlake workaround, enable clock pointer after FDI enable*/
1719 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_ENABLE);
1720
Chris Wilson5eddb702010-09-11 13:48:45 +01001721 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04001722 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001723 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001724 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1725
1726 if ((temp & FDI_RX_BIT_LOCK)) {
1727 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01001728 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001729 break;
1730 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001731 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001732 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01001733 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001734
1735 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01001736 reg = FDI_TX_CTL(pipe);
1737 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001738 temp &= ~FDI_LINK_TRAIN_NONE;
1739 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01001740 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001741
Chris Wilson5eddb702010-09-11 13:48:45 +01001742 reg = FDI_RX_CTL(pipe);
1743 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001744 temp &= ~FDI_LINK_TRAIN_NONE;
1745 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01001746 I915_WRITE(reg, temp);
1747
1748 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001749 udelay(150);
1750
Chris Wilson5eddb702010-09-11 13:48:45 +01001751 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04001752 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001753 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001754 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1755
1756 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001757 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001758 DRM_DEBUG_KMS("FDI train 2 done.\n");
1759 break;
1760 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001761 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001762 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01001763 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001764
1765 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07001766
1767 /* enable normal train */
1768 reg = FDI_TX_CTL(pipe);
1769 temp = I915_READ(reg);
1770 temp &= ~FDI_LINK_TRAIN_NONE;
1771 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
1772 I915_WRITE(reg, temp);
1773
1774 reg = FDI_RX_CTL(pipe);
1775 temp = I915_READ(reg);
1776 if (HAS_PCH_CPT(dev)) {
1777 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1778 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
1779 } else {
1780 temp &= ~FDI_LINK_TRAIN_NONE;
1781 temp |= FDI_LINK_TRAIN_NONE;
1782 }
1783 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
1784
1785 /* wait one idle pattern time */
1786 POSTING_READ(reg);
1787 udelay(1000);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001788}
1789
Chris Wilson5eddb702010-09-11 13:48:45 +01001790static const int const snb_b_fdi_train_param [] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001791 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
1792 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
1793 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
1794 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
1795};
1796
1797/* The FDI link training functions for SNB/Cougarpoint. */
1798static void gen6_fdi_link_train(struct drm_crtc *crtc)
1799{
1800 struct drm_device *dev = crtc->dev;
1801 struct drm_i915_private *dev_priv = dev->dev_private;
1802 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1803 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01001804 u32 reg, temp, i;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001805
Adam Jacksone1a44742010-06-25 15:32:14 -04001806 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1807 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01001808 reg = FDI_RX_IMR(pipe);
1809 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001810 temp &= ~FDI_RX_SYMBOL_LOCK;
1811 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01001812 I915_WRITE(reg, temp);
1813
1814 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001815 udelay(150);
1816
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001817 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01001818 reg = FDI_TX_CTL(pipe);
1819 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04001820 temp &= ~(7 << 19);
1821 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001822 temp &= ~FDI_LINK_TRAIN_NONE;
1823 temp |= FDI_LINK_TRAIN_PATTERN_1;
1824 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1825 /* SNB-B */
1826 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01001827 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001828
Chris Wilson5eddb702010-09-11 13:48:45 +01001829 reg = FDI_RX_CTL(pipe);
1830 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001831 if (HAS_PCH_CPT(dev)) {
1832 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1833 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
1834 } else {
1835 temp &= ~FDI_LINK_TRAIN_NONE;
1836 temp |= FDI_LINK_TRAIN_PATTERN_1;
1837 }
Chris Wilson5eddb702010-09-11 13:48:45 +01001838 I915_WRITE(reg, temp | FDI_RX_ENABLE);
1839
1840 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001841 udelay(150);
1842
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001843 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001844 reg = FDI_TX_CTL(pipe);
1845 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001846 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1847 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01001848 I915_WRITE(reg, temp);
1849
1850 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001851 udelay(500);
1852
Chris Wilson5eddb702010-09-11 13:48:45 +01001853 reg = FDI_RX_IIR(pipe);
1854 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001855 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1856
1857 if (temp & FDI_RX_BIT_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001858 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001859 DRM_DEBUG_KMS("FDI train 1 done.\n");
1860 break;
1861 }
1862 }
1863 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01001864 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001865
1866 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01001867 reg = FDI_TX_CTL(pipe);
1868 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001869 temp &= ~FDI_LINK_TRAIN_NONE;
1870 temp |= FDI_LINK_TRAIN_PATTERN_2;
1871 if (IS_GEN6(dev)) {
1872 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1873 /* SNB-B */
1874 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1875 }
Chris Wilson5eddb702010-09-11 13:48:45 +01001876 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001877
Chris Wilson5eddb702010-09-11 13:48:45 +01001878 reg = FDI_RX_CTL(pipe);
1879 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001880 if (HAS_PCH_CPT(dev)) {
1881 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1882 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
1883 } else {
1884 temp &= ~FDI_LINK_TRAIN_NONE;
1885 temp |= FDI_LINK_TRAIN_PATTERN_2;
1886 }
Chris Wilson5eddb702010-09-11 13:48:45 +01001887 I915_WRITE(reg, temp);
1888
1889 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001890 udelay(150);
1891
1892 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001893 reg = FDI_TX_CTL(pipe);
1894 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001895 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1896 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01001897 I915_WRITE(reg, temp);
1898
1899 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001900 udelay(500);
1901
Chris Wilson5eddb702010-09-11 13:48:45 +01001902 reg = FDI_RX_IIR(pipe);
1903 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001904 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1905
1906 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001907 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001908 DRM_DEBUG_KMS("FDI train 2 done.\n");
1909 break;
1910 }
1911 }
1912 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01001913 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001914
1915 DRM_DEBUG_KMS("FDI train done.\n");
1916}
1917
Jesse Barnes0e23b992010-09-10 11:10:00 -07001918static void ironlake_fdi_enable(struct drm_crtc *crtc)
1919{
1920 struct drm_device *dev = crtc->dev;
1921 struct drm_i915_private *dev_priv = dev->dev_private;
1922 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1923 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01001924 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07001925
Jesse Barnesc64e3112010-09-10 11:27:03 -07001926 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01001927 I915_WRITE(FDI_RX_TUSIZE1(pipe),
1928 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07001929
Jesse Barnes0e23b992010-09-10 11:10:00 -07001930 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01001931 reg = FDI_RX_CTL(pipe);
1932 temp = I915_READ(reg);
1933 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07001934 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01001935 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
1936 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
1937
1938 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001939 udelay(200);
1940
1941 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01001942 temp = I915_READ(reg);
1943 I915_WRITE(reg, temp | FDI_PCDCLK);
1944
1945 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001946 udelay(200);
1947
1948 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01001949 reg = FDI_TX_CTL(pipe);
1950 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001951 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001952 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
1953
1954 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001955 udelay(100);
1956 }
1957}
1958
Chris Wilson5eddb702010-09-11 13:48:45 +01001959static void intel_flush_display_plane(struct drm_device *dev,
1960 int plane)
1961{
1962 struct drm_i915_private *dev_priv = dev->dev_private;
1963 u32 reg = DSPADDR(plane);
1964 I915_WRITE(reg, I915_READ(reg));
1965}
1966
Chris Wilson6b383a72010-09-13 13:54:26 +01001967/*
1968 * When we disable a pipe, we need to clear any pending scanline wait events
1969 * to avoid hanging the ring, which we assume we are waiting on.
1970 */
1971static void intel_clear_scanline_wait(struct drm_device *dev)
1972{
1973 struct drm_i915_private *dev_priv = dev->dev_private;
1974 u32 tmp;
1975
1976 if (IS_GEN2(dev))
1977 /* Can't break the hang on i8xx */
1978 return;
1979
1980 tmp = I915_READ(PRB0_CTL);
1981 if (tmp & RING_WAIT) {
1982 I915_WRITE(PRB0_CTL, tmp);
1983 POSTING_READ(PRB0_CTL);
1984 }
1985}
1986
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01001987static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
1988{
1989 struct drm_i915_gem_object *obj_priv;
1990 struct drm_i915_private *dev_priv;
1991
1992 if (crtc->fb == NULL)
1993 return;
1994
1995 obj_priv = to_intel_bo(to_intel_framebuffer(crtc->fb)->obj);
1996 dev_priv = crtc->dev->dev_private;
1997 wait_event(dev_priv->pending_flip_queue,
1998 atomic_read(&obj_priv->pending_flip) == 0);
1999}
2000
Jesse Barnes6be4a602010-09-10 10:26:01 -07002001static void ironlake_crtc_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002002{
2003 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002004 struct drm_i915_private *dev_priv = dev->dev_private;
2005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2006 int pipe = intel_crtc->pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002007 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002008 u32 reg, temp;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002009
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002010 if (intel_crtc->active)
2011 return;
2012
2013 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01002014 intel_update_watermarks(dev);
2015
Jesse Barnes6be4a602010-09-10 10:26:01 -07002016 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2017 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01002018 if ((temp & LVDS_PORT_EN) == 0)
Jesse Barnes6be4a602010-09-10 10:26:01 -07002019 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002020 }
2021
Jesse Barnes0e23b992010-09-10 11:10:00 -07002022 ironlake_fdi_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002023
2024 /* Enable panel fitting for LVDS */
2025 if (dev_priv->pch_pf_size &&
Jesse Barnes1d850362010-10-07 16:01:10 -07002026 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
Jesse Barnes6be4a602010-09-10 10:26:01 -07002027 /* Force use of hard-coded filter coefficients
2028 * as some pre-programmed values are broken,
2029 * e.g. x201.
2030 */
2031 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
2032 PF_ENABLE | PF_FILTER_MED_3x3);
2033 I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
2034 dev_priv->pch_pf_pos);
2035 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
2036 dev_priv->pch_pf_size);
2037 }
2038
2039 /* Enable CPU pipe */
Chris Wilson5eddb702010-09-11 13:48:45 +01002040 reg = PIPECONF(pipe);
2041 temp = I915_READ(reg);
2042 if ((temp & PIPECONF_ENABLE) == 0) {
2043 I915_WRITE(reg, temp | PIPECONF_ENABLE);
2044 POSTING_READ(reg);
Jesse Barnes17f67662010-10-07 16:01:19 -07002045 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002046 }
2047
2048 /* configure and enable CPU plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01002049 reg = DSPCNTR(plane);
2050 temp = I915_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002051 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002052 I915_WRITE(reg, temp | DISPLAY_PLANE_ENABLE);
2053 intel_flush_display_plane(dev, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002054 }
2055
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002056 /* For PCH output, training FDI link */
2057 if (IS_GEN6(dev))
2058 gen6_fdi_link_train(crtc);
2059 else
2060 ironlake_fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002061
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002062 /* enable PCH DPLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002063 reg = PCH_DPLL(pipe);
2064 temp = I915_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002065 if ((temp & DPLL_VCO_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002066 I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
2067 POSTING_READ(reg);
Chris Wilson8c4223b2010-09-10 22:33:42 +01002068 udelay(200);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002069 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002070
2071 if (HAS_PCH_CPT(dev)) {
2072 /* Be sure PCH DPLL SEL is set */
2073 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002074 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002075 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002076 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002077 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2078 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002079 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002080
Chris Wilson5eddb702010-09-11 13:48:45 +01002081 /* set transcoder timing */
2082 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2083 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2084 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2085
2086 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2087 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2088 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002089
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002090 /* For PCH DP, enable TRANS_DP_CTL */
2091 if (HAS_PCH_CPT(dev) &&
2092 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002093 reg = TRANS_DP_CTL(pipe);
2094 temp = I915_READ(reg);
2095 temp &= ~(TRANS_DP_PORT_SEL_MASK |
2096 TRANS_DP_SYNC_MASK);
2097 temp |= (TRANS_DP_OUTPUT_ENABLE |
2098 TRANS_DP_ENH_FRAMING);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002099
2100 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002101 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002102 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002103 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002104
2105 switch (intel_trans_dp_port_sel(crtc)) {
2106 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002107 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002108 break;
2109 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002110 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002111 break;
2112 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002113 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002114 break;
2115 default:
2116 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002117 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002118 break;
2119 }
2120
Chris Wilson5eddb702010-09-11 13:48:45 +01002121 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002122 }
2123
2124 /* enable PCH transcoder */
Chris Wilson5eddb702010-09-11 13:48:45 +01002125 reg = TRANSCONF(pipe);
2126 temp = I915_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002127 /*
2128 * make the BPC in transcoder be consistent with
2129 * that in pipeconf reg.
2130 */
2131 temp &= ~PIPE_BPC_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002132 temp |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
2133 I915_WRITE(reg, temp | TRANS_ENABLE);
2134 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Jesse Barnes17f67662010-10-07 16:01:19 -07002135 DRM_ERROR("failed to enable transcoder %d\n", pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002136
2137 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002138 intel_update_fbc(dev);
Chris Wilson6b383a72010-09-13 13:54:26 +01002139 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002140}
2141
2142static void ironlake_crtc_disable(struct drm_crtc *crtc)
2143{
2144 struct drm_device *dev = crtc->dev;
2145 struct drm_i915_private *dev_priv = dev->dev_private;
2146 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2147 int pipe = intel_crtc->pipe;
2148 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002149 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002150
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002151 if (!intel_crtc->active)
2152 return;
2153
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002154 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002155 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01002156 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01002157
Jesse Barnes6be4a602010-09-10 10:26:01 -07002158 /* Disable display plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01002159 reg = DSPCNTR(plane);
2160 temp = I915_READ(reg);
2161 if (temp & DISPLAY_PLANE_ENABLE) {
2162 I915_WRITE(reg, temp & ~DISPLAY_PLANE_ENABLE);
2163 intel_flush_display_plane(dev, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002164 }
2165
2166 if (dev_priv->cfb_plane == plane &&
2167 dev_priv->display.disable_fbc)
2168 dev_priv->display.disable_fbc(dev);
2169
2170 /* disable cpu pipe, disable after all planes disabled */
Chris Wilson5eddb702010-09-11 13:48:45 +01002171 reg = PIPECONF(pipe);
2172 temp = I915_READ(reg);
2173 if (temp & PIPECONF_ENABLE) {
2174 I915_WRITE(reg, temp & ~PIPECONF_ENABLE);
Jesse Barnes17f67662010-10-07 16:01:19 -07002175 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002176 /* wait for cpu pipe off, pipe state */
Jesse Barnes17f67662010-10-07 16:01:19 -07002177 intel_wait_for_pipe_off(dev, intel_crtc->pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002178 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002179
Jesse Barnes6be4a602010-09-10 10:26:01 -07002180 /* Disable PF */
2181 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
2182 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
2183
2184 /* disable CPU FDI tx and PCH FDI rx */
Chris Wilson5eddb702010-09-11 13:48:45 +01002185 reg = FDI_TX_CTL(pipe);
2186 temp = I915_READ(reg);
2187 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2188 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002189
Chris Wilson5eddb702010-09-11 13:48:45 +01002190 reg = FDI_RX_CTL(pipe);
2191 temp = I915_READ(reg);
2192 temp &= ~(0x7 << 16);
2193 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2194 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002195
Chris Wilson5eddb702010-09-11 13:48:45 +01002196 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002197 udelay(100);
2198
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002199 /* Ironlake workaround, disable clock pointer after downing FDI */
2200 I915_WRITE(FDI_RX_CHICKEN(pipe),
2201 I915_READ(FDI_RX_CHICKEN(pipe) &
2202 ~FDI_RX_PHASE_SYNC_POINTER_ENABLE));
2203
Jesse Barnes6be4a602010-09-10 10:26:01 -07002204 /* still set train pattern 1 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002205 reg = FDI_TX_CTL(pipe);
2206 temp = I915_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002207 temp &= ~FDI_LINK_TRAIN_NONE;
2208 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002209 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002210
Chris Wilson5eddb702010-09-11 13:48:45 +01002211 reg = FDI_RX_CTL(pipe);
2212 temp = I915_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002213 if (HAS_PCH_CPT(dev)) {
2214 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2215 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2216 } else {
2217 temp &= ~FDI_LINK_TRAIN_NONE;
2218 temp |= FDI_LINK_TRAIN_PATTERN_1;
2219 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002220 /* BPC in FDI rx is consistent with that in PIPECONF */
2221 temp &= ~(0x07 << 16);
2222 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2223 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002224
Chris Wilson5eddb702010-09-11 13:48:45 +01002225 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002226 udelay(100);
2227
2228 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2229 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01002230 if (temp & LVDS_PORT_EN) {
2231 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2232 POSTING_READ(PCH_LVDS);
2233 udelay(100);
2234 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002235 }
2236
2237 /* disable PCH transcoder */
Chris Wilson5eddb702010-09-11 13:48:45 +01002238 reg = TRANSCONF(plane);
2239 temp = I915_READ(reg);
2240 if (temp & TRANS_ENABLE) {
2241 I915_WRITE(reg, temp & ~TRANS_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002242 /* wait for PCH transcoder off, transcoder state */
Chris Wilson5eddb702010-09-11 13:48:45 +01002243 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes6be4a602010-09-10 10:26:01 -07002244 DRM_ERROR("failed to disable transcoder\n");
2245 }
2246
Jesse Barnes6be4a602010-09-10 10:26:01 -07002247 if (HAS_PCH_CPT(dev)) {
2248 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002249 reg = TRANS_DP_CTL(pipe);
2250 temp = I915_READ(reg);
2251 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2252 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002253
2254 /* disable DPLL_SEL */
2255 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002256 if (pipe == 0)
Jesse Barnes6be4a602010-09-10 10:26:01 -07002257 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2258 else
2259 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2260 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002261 }
2262
2263 /* disable PCH DPLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002264 reg = PCH_DPLL(pipe);
2265 temp = I915_READ(reg);
2266 I915_WRITE(reg, temp & ~DPLL_VCO_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002267
2268 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002269 reg = FDI_RX_CTL(pipe);
2270 temp = I915_READ(reg);
2271 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002272
2273 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002274 reg = FDI_TX_CTL(pipe);
2275 temp = I915_READ(reg);
2276 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2277
2278 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002279 udelay(100);
2280
Chris Wilson5eddb702010-09-11 13:48:45 +01002281 reg = FDI_RX_CTL(pipe);
2282 temp = I915_READ(reg);
2283 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002284
2285 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002286 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002287 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01002288
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002289 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002290 intel_update_watermarks(dev);
2291 intel_update_fbc(dev);
2292 intel_clear_scanline_wait(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002293}
2294
2295static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2296{
2297 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2298 int pipe = intel_crtc->pipe;
2299 int plane = intel_crtc->plane;
2300
Zhenyu Wang2c072452009-06-05 15:38:42 +08002301 /* XXX: When our outputs are all unaware of DPMS modes other than off
2302 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2303 */
2304 switch (mode) {
2305 case DRM_MODE_DPMS_ON:
2306 case DRM_MODE_DPMS_STANDBY:
2307 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01002308 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002309 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01002310 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002311
Zhenyu Wang2c072452009-06-05 15:38:42 +08002312 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002313 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002314 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002315 break;
2316 }
2317}
2318
Daniel Vetter02e792f2009-09-15 22:57:34 +02002319static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2320{
Daniel Vetter02e792f2009-09-15 22:57:34 +02002321 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01002322 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002323
Chris Wilson23f09ce2010-08-12 13:53:37 +01002324 mutex_lock(&dev->struct_mutex);
2325 (void) intel_overlay_switch_off(intel_crtc->overlay, false);
2326 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02002327 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02002328
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01002329 /* Let userspace switch the overlay on again. In most cases userspace
2330 * has to recompute where to put it anyway.
2331 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002332}
2333
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002334static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002335{
2336 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002337 struct drm_i915_private *dev_priv = dev->dev_private;
2338 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2339 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07002340 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002341 u32 reg, temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08002342
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002343 if (intel_crtc->active)
2344 return;
2345
2346 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01002347 intel_update_watermarks(dev);
2348
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002349 /* Enable the DPLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002350 reg = DPLL(pipe);
2351 temp = I915_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002352 if ((temp & DPLL_VCO_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002353 I915_WRITE(reg, temp);
2354
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002355 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002356 POSTING_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002357 udelay(150);
Chris Wilson5eddb702010-09-11 13:48:45 +01002358
2359 I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
2360
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002361 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002362 POSTING_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002363 udelay(150);
Chris Wilson5eddb702010-09-11 13:48:45 +01002364
2365 I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
2366
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002367 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002368 POSTING_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002369 udelay(150);
2370 }
2371
2372 /* Enable the pipe */
Chris Wilson5eddb702010-09-11 13:48:45 +01002373 reg = PIPECONF(pipe);
2374 temp = I915_READ(reg);
2375 if ((temp & PIPECONF_ENABLE) == 0)
2376 I915_WRITE(reg, temp | PIPECONF_ENABLE);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002377
2378 /* Enable the plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01002379 reg = DSPCNTR(plane);
2380 temp = I915_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002381 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002382 I915_WRITE(reg, temp | DISPLAY_PLANE_ENABLE);
2383 intel_flush_display_plane(dev, plane);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002384 }
2385
2386 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002387 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002388
2389 /* Give the overlay scaler a chance to enable if it's on this pipe */
2390 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01002391 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002392}
2393
2394static void i9xx_crtc_disable(struct drm_crtc *crtc)
2395{
2396 struct drm_device *dev = crtc->dev;
2397 struct drm_i915_private *dev_priv = dev->dev_private;
2398 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2399 int pipe = intel_crtc->pipe;
2400 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002401 u32 reg, temp;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002402
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002403 if (!intel_crtc->active)
2404 return;
2405
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002406 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002407 intel_crtc_wait_for_pending_flips(crtc);
2408 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002409 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01002410 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002411
2412 if (dev_priv->cfb_plane == plane &&
2413 dev_priv->display.disable_fbc)
2414 dev_priv->display.disable_fbc(dev);
2415
2416 /* Disable display plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01002417 reg = DSPCNTR(plane);
2418 temp = I915_READ(reg);
2419 if (temp & DISPLAY_PLANE_ENABLE) {
2420 I915_WRITE(reg, temp & ~DISPLAY_PLANE_ENABLE);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002421 /* Flush the plane changes */
Chris Wilson5eddb702010-09-11 13:48:45 +01002422 intel_flush_display_plane(dev, plane);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002423
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002424 /* Wait for vblank for the disable to take effect */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002425 if (IS_GEN2(dev))
Chris Wilson58e10eb2010-10-03 10:56:11 +01002426 intel_wait_for_vblank(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002427 }
2428
2429 /* Don't disable pipe A or pipe A PLLs if needed */
Chris Wilson5eddb702010-09-11 13:48:45 +01002430 if (pipe == 0 && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
Chris Wilson6b383a72010-09-13 13:54:26 +01002431 goto done;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002432
2433 /* Next, disable display pipes */
Chris Wilson5eddb702010-09-11 13:48:45 +01002434 reg = PIPECONF(pipe);
2435 temp = I915_READ(reg);
2436 if (temp & PIPECONF_ENABLE) {
2437 I915_WRITE(reg, temp & ~PIPECONF_ENABLE);
2438
Chris Wilson58e10eb2010-10-03 10:56:11 +01002439 /* Wait for the pipe to turn off */
Chris Wilson5eddb702010-09-11 13:48:45 +01002440 POSTING_READ(reg);
Chris Wilson58e10eb2010-10-03 10:56:11 +01002441 intel_wait_for_pipe_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002442 }
2443
Chris Wilson5eddb702010-09-11 13:48:45 +01002444 reg = DPLL(pipe);
2445 temp = I915_READ(reg);
2446 if (temp & DPLL_VCO_ENABLE) {
2447 I915_WRITE(reg, temp & ~DPLL_VCO_ENABLE);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002448
Chris Wilson5eddb702010-09-11 13:48:45 +01002449 /* Wait for the clocks to turn off. */
2450 POSTING_READ(reg);
2451 udelay(150);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002452 }
Chris Wilson6b383a72010-09-13 13:54:26 +01002453
2454done:
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002455 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002456 intel_update_fbc(dev);
2457 intel_update_watermarks(dev);
2458 intel_clear_scanline_wait(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002459}
2460
2461static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2462{
Jesse Barnes79e53942008-11-07 14:24:08 -08002463 /* XXX: When our outputs are all unaware of DPMS modes other than off
2464 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2465 */
2466 switch (mode) {
2467 case DRM_MODE_DPMS_ON:
2468 case DRM_MODE_DPMS_STANDBY:
2469 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002470 i9xx_crtc_enable(crtc);
2471 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08002472 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002473 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002474 break;
2475 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002476}
2477
2478/**
2479 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08002480 */
2481static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2482{
2483 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07002484 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002485 struct drm_i915_master_private *master_priv;
2486 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2487 int pipe = intel_crtc->pipe;
2488 bool enabled;
2489
Chris Wilson032d2a02010-09-06 16:17:22 +01002490 if (intel_crtc->dpms_mode == mode)
2491 return;
2492
Chris Wilsondebcadd2010-08-07 11:01:33 +01002493 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01002494
Jesse Barnese70236a2009-09-21 10:42:27 -07002495 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08002496
2497 if (!dev->primary->master)
2498 return;
2499
2500 master_priv = dev->primary->master->driver_priv;
2501 if (!master_priv->sarea_priv)
2502 return;
2503
2504 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2505
2506 switch (pipe) {
2507 case 0:
2508 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2509 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2510 break;
2511 case 1:
2512 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2513 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2514 break;
2515 default:
2516 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
2517 break;
2518 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002519}
2520
Chris Wilsoncdd59982010-09-08 16:30:16 +01002521static void intel_crtc_disable(struct drm_crtc *crtc)
2522{
2523 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2524 struct drm_device *dev = crtc->dev;
2525
2526 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
2527
2528 if (crtc->fb) {
2529 mutex_lock(&dev->struct_mutex);
2530 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
2531 mutex_unlock(&dev->struct_mutex);
2532 }
2533}
2534
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002535/* Prepare for a mode set.
2536 *
2537 * Note we could be a lot smarter here. We need to figure out which outputs
2538 * will be enabled, which disabled (in short, how the config will changes)
2539 * and perform the minimum necessary steps to accomplish that, e.g. updating
2540 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
2541 * panel fitting is in the proper state, etc.
2542 */
2543static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002544{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002545 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002546}
2547
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002548static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002549{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002550 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002551}
2552
2553static void ironlake_crtc_prepare(struct drm_crtc *crtc)
2554{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002555 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002556}
2557
2558static void ironlake_crtc_commit(struct drm_crtc *crtc)
2559{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002560 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002561}
2562
2563void intel_encoder_prepare (struct drm_encoder *encoder)
2564{
2565 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2566 /* lvds has its own version of prepare see intel_lvds_prepare */
2567 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
2568}
2569
2570void intel_encoder_commit (struct drm_encoder *encoder)
2571{
2572 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2573 /* lvds has its own version of commit see intel_lvds_commit */
2574 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
2575}
2576
Chris Wilsonea5b2132010-08-04 13:50:23 +01002577void intel_encoder_destroy(struct drm_encoder *encoder)
2578{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002579 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002580
Chris Wilsonea5b2132010-08-04 13:50:23 +01002581 drm_encoder_cleanup(encoder);
2582 kfree(intel_encoder);
2583}
2584
Jesse Barnes79e53942008-11-07 14:24:08 -08002585static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
2586 struct drm_display_mode *mode,
2587 struct drm_display_mode *adjusted_mode)
2588{
Zhenyu Wang2c072452009-06-05 15:38:42 +08002589 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01002590
Eric Anholtbad720f2009-10-22 16:11:14 -07002591 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08002592 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07002593 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
2594 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002595 }
Chris Wilson89749352010-09-12 18:25:19 +01002596
2597 /* XXX some encoders set the crtcinfo, others don't.
2598 * Obviously we need some form of conflict resolution here...
2599 */
2600 if (adjusted_mode->crtc_htotal == 0)
2601 drm_mode_set_crtcinfo(adjusted_mode, 0);
2602
Jesse Barnes79e53942008-11-07 14:24:08 -08002603 return true;
2604}
2605
Jesse Barnese70236a2009-09-21 10:42:27 -07002606static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002607{
Jesse Barnese70236a2009-09-21 10:42:27 -07002608 return 400000;
2609}
Jesse Barnes79e53942008-11-07 14:24:08 -08002610
Jesse Barnese70236a2009-09-21 10:42:27 -07002611static int i915_get_display_clock_speed(struct drm_device *dev)
2612{
2613 return 333000;
2614}
Jesse Barnes79e53942008-11-07 14:24:08 -08002615
Jesse Barnese70236a2009-09-21 10:42:27 -07002616static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
2617{
2618 return 200000;
2619}
Jesse Barnes79e53942008-11-07 14:24:08 -08002620
Jesse Barnese70236a2009-09-21 10:42:27 -07002621static int i915gm_get_display_clock_speed(struct drm_device *dev)
2622{
2623 u16 gcfgc = 0;
2624
2625 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
2626
2627 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08002628 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07002629 else {
2630 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
2631 case GC_DISPLAY_CLOCK_333_MHZ:
2632 return 333000;
2633 default:
2634 case GC_DISPLAY_CLOCK_190_200_MHZ:
2635 return 190000;
2636 }
2637 }
2638}
Jesse Barnes79e53942008-11-07 14:24:08 -08002639
Jesse Barnese70236a2009-09-21 10:42:27 -07002640static int i865_get_display_clock_speed(struct drm_device *dev)
2641{
2642 return 266000;
2643}
2644
2645static int i855_get_display_clock_speed(struct drm_device *dev)
2646{
2647 u16 hpllcc = 0;
2648 /* Assume that the hardware is in the high speed state. This
2649 * should be the default.
2650 */
2651 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
2652 case GC_CLOCK_133_200:
2653 case GC_CLOCK_100_200:
2654 return 200000;
2655 case GC_CLOCK_166_250:
2656 return 250000;
2657 case GC_CLOCK_100_133:
2658 return 133000;
2659 }
2660
2661 /* Shouldn't happen */
2662 return 0;
2663}
2664
2665static int i830_get_display_clock_speed(struct drm_device *dev)
2666{
2667 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08002668}
2669
Zhenyu Wang2c072452009-06-05 15:38:42 +08002670struct fdi_m_n {
2671 u32 tu;
2672 u32 gmch_m;
2673 u32 gmch_n;
2674 u32 link_m;
2675 u32 link_n;
2676};
2677
2678static void
2679fdi_reduce_ratio(u32 *num, u32 *den)
2680{
2681 while (*num > 0xffffff || *den > 0xffffff) {
2682 *num >>= 1;
2683 *den >>= 1;
2684 }
2685}
2686
2687#define DATA_N 0x800000
2688#define LINK_N 0x80000
2689
2690static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002691ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
2692 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002693{
2694 u64 temp;
2695
2696 m_n->tu = 64; /* default size */
2697
2698 temp = (u64) DATA_N * pixel_clock;
2699 temp = div_u64(temp, link_clock);
Zhenyu Wang58a27472009-09-25 08:01:28 +00002700 m_n->gmch_m = div_u64(temp * bits_per_pixel, nlanes);
2701 m_n->gmch_m >>= 3; /* convert to bytes_per_pixel */
Zhenyu Wang2c072452009-06-05 15:38:42 +08002702 m_n->gmch_n = DATA_N;
2703 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
2704
2705 temp = (u64) LINK_N * pixel_clock;
2706 m_n->link_m = div_u64(temp, link_clock);
2707 m_n->link_n = LINK_N;
2708 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
2709}
2710
2711
Shaohua Li7662c8b2009-06-26 11:23:55 +08002712struct intel_watermark_params {
2713 unsigned long fifo_size;
2714 unsigned long max_wm;
2715 unsigned long default_wm;
2716 unsigned long guard_size;
2717 unsigned long cacheline_size;
2718};
2719
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002720/* Pineview has different values for various configs */
2721static struct intel_watermark_params pineview_display_wm = {
2722 PINEVIEW_DISPLAY_FIFO,
2723 PINEVIEW_MAX_WM,
2724 PINEVIEW_DFT_WM,
2725 PINEVIEW_GUARD_WM,
2726 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002727};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002728static struct intel_watermark_params pineview_display_hplloff_wm = {
2729 PINEVIEW_DISPLAY_FIFO,
2730 PINEVIEW_MAX_WM,
2731 PINEVIEW_DFT_HPLLOFF_WM,
2732 PINEVIEW_GUARD_WM,
2733 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002734};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002735static struct intel_watermark_params pineview_cursor_wm = {
2736 PINEVIEW_CURSOR_FIFO,
2737 PINEVIEW_CURSOR_MAX_WM,
2738 PINEVIEW_CURSOR_DFT_WM,
2739 PINEVIEW_CURSOR_GUARD_WM,
2740 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002741};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002742static struct intel_watermark_params pineview_cursor_hplloff_wm = {
2743 PINEVIEW_CURSOR_FIFO,
2744 PINEVIEW_CURSOR_MAX_WM,
2745 PINEVIEW_CURSOR_DFT_WM,
2746 PINEVIEW_CURSOR_GUARD_WM,
2747 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002748};
Jesse Barnes0e442c62009-10-19 10:09:33 +09002749static struct intel_watermark_params g4x_wm_info = {
2750 G4X_FIFO_SIZE,
2751 G4X_MAX_WM,
2752 G4X_MAX_WM,
2753 2,
2754 G4X_FIFO_LINE_SIZE,
2755};
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002756static struct intel_watermark_params g4x_cursor_wm_info = {
2757 I965_CURSOR_FIFO,
2758 I965_CURSOR_MAX_WM,
2759 I965_CURSOR_DFT_WM,
2760 2,
2761 G4X_FIFO_LINE_SIZE,
2762};
2763static struct intel_watermark_params i965_cursor_wm_info = {
2764 I965_CURSOR_FIFO,
2765 I965_CURSOR_MAX_WM,
2766 I965_CURSOR_DFT_WM,
2767 2,
2768 I915_FIFO_LINE_SIZE,
2769};
Shaohua Li7662c8b2009-06-26 11:23:55 +08002770static struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08002771 I945_FIFO_SIZE,
2772 I915_MAX_WM,
2773 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002774 2,
2775 I915_FIFO_LINE_SIZE
2776};
2777static struct intel_watermark_params i915_wm_info = {
2778 I915_FIFO_SIZE,
2779 I915_MAX_WM,
2780 1,
2781 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002782 I915_FIFO_LINE_SIZE
2783};
2784static struct intel_watermark_params i855_wm_info = {
2785 I855GM_FIFO_SIZE,
2786 I915_MAX_WM,
2787 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002788 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002789 I830_FIFO_LINE_SIZE
2790};
2791static struct intel_watermark_params i830_wm_info = {
2792 I830_FIFO_SIZE,
2793 I915_MAX_WM,
2794 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002795 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002796 I830_FIFO_LINE_SIZE
2797};
2798
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002799static struct intel_watermark_params ironlake_display_wm_info = {
2800 ILK_DISPLAY_FIFO,
2801 ILK_DISPLAY_MAXWM,
2802 ILK_DISPLAY_DFTWM,
2803 2,
2804 ILK_FIFO_LINE_SIZE
2805};
2806
Zhao Yakuic936f442010-06-12 14:32:26 +08002807static struct intel_watermark_params ironlake_cursor_wm_info = {
2808 ILK_CURSOR_FIFO,
2809 ILK_CURSOR_MAXWM,
2810 ILK_CURSOR_DFTWM,
2811 2,
2812 ILK_FIFO_LINE_SIZE
2813};
2814
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002815static struct intel_watermark_params ironlake_display_srwm_info = {
2816 ILK_DISPLAY_SR_FIFO,
2817 ILK_DISPLAY_MAX_SRWM,
2818 ILK_DISPLAY_DFT_SRWM,
2819 2,
2820 ILK_FIFO_LINE_SIZE
2821};
2822
2823static struct intel_watermark_params ironlake_cursor_srwm_info = {
2824 ILK_CURSOR_SR_FIFO,
2825 ILK_CURSOR_MAX_SRWM,
2826 ILK_CURSOR_DFT_SRWM,
2827 2,
2828 ILK_FIFO_LINE_SIZE
2829};
2830
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002831/**
2832 * intel_calculate_wm - calculate watermark level
2833 * @clock_in_khz: pixel clock
2834 * @wm: chip FIFO params
2835 * @pixel_size: display pixel size
2836 * @latency_ns: memory latency for the platform
2837 *
2838 * Calculate the watermark level (the level at which the display plane will
2839 * start fetching from memory again). Each chip has a different display
2840 * FIFO size and allocation, so the caller needs to figure that out and pass
2841 * in the correct intel_watermark_params structure.
2842 *
2843 * As the pixel clock runs, the FIFO will be drained at a rate that depends
2844 * on the pixel size. When it reaches the watermark level, it'll start
2845 * fetching FIFO line sized based chunks from memory until the FIFO fills
2846 * past the watermark point. If the FIFO drains completely, a FIFO underrun
2847 * will occur, and a display engine hang could result.
2848 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002849static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
2850 struct intel_watermark_params *wm,
2851 int pixel_size,
2852 unsigned long latency_ns)
2853{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002854 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002855
Jesse Barnesd6604672009-09-11 12:25:56 -07002856 /*
2857 * Note: we need to make sure we don't overflow for various clock &
2858 * latency values.
2859 * clocks go from a few thousand to several hundred thousand.
2860 * latency is usually a few thousand
2861 */
2862 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
2863 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01002864 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002865
Zhao Yakui28c97732009-10-09 11:39:41 +08002866 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002867
2868 wm_size = wm->fifo_size - (entries_required + wm->guard_size);
2869
Zhao Yakui28c97732009-10-09 11:39:41 +08002870 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002871
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002872 /* Don't promote wm_size to unsigned... */
2873 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002874 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01002875 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002876 wm_size = wm->default_wm;
2877 return wm_size;
2878}
2879
2880struct cxsr_latency {
2881 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08002882 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002883 unsigned long fsb_freq;
2884 unsigned long mem_freq;
2885 unsigned long display_sr;
2886 unsigned long display_hpll_disable;
2887 unsigned long cursor_sr;
2888 unsigned long cursor_hpll_disable;
2889};
2890
Chris Wilson403c89f2010-08-04 15:25:31 +01002891static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08002892 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
2893 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
2894 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
2895 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
2896 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002897
Li Peng95534262010-05-18 18:58:44 +08002898 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
2899 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
2900 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
2901 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
2902 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002903
Li Peng95534262010-05-18 18:58:44 +08002904 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
2905 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
2906 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
2907 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
2908 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002909
Li Peng95534262010-05-18 18:58:44 +08002910 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
2911 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
2912 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
2913 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
2914 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002915
Li Peng95534262010-05-18 18:58:44 +08002916 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
2917 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
2918 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
2919 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
2920 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002921
Li Peng95534262010-05-18 18:58:44 +08002922 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
2923 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
2924 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
2925 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
2926 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002927};
2928
Chris Wilson403c89f2010-08-04 15:25:31 +01002929static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
2930 int is_ddr3,
2931 int fsb,
2932 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002933{
Chris Wilson403c89f2010-08-04 15:25:31 +01002934 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002935 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002936
2937 if (fsb == 0 || mem == 0)
2938 return NULL;
2939
2940 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
2941 latency = &cxsr_latency_table[i];
2942 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08002943 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302944 fsb == latency->fsb_freq && mem == latency->mem_freq)
2945 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002946 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302947
Zhao Yakui28c97732009-10-09 11:39:41 +08002948 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302949
2950 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002951}
2952
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002953static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002954{
2955 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002956
2957 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01002958 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002959}
2960
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07002961/*
2962 * Latency for FIFO fetches is dependent on several factors:
2963 * - memory configuration (speed, channels)
2964 * - chipset
2965 * - current MCH state
2966 * It can be fairly high in some situations, so here we assume a fairly
2967 * pessimal value. It's a tradeoff between extra memory fetches (if we
2968 * set this value too high, the FIFO will fetch frequently to stay full)
2969 * and power consumption (set it too low to save power and we might see
2970 * FIFO underruns and display "flicker").
2971 *
2972 * A value of 5us seems to be a good balance; safe for very low end
2973 * platforms but not overly aggressive on lower latency configs.
2974 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01002975static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002976
Jesse Barnese70236a2009-09-21 10:42:27 -07002977static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002978{
2979 struct drm_i915_private *dev_priv = dev->dev_private;
2980 uint32_t dsparb = I915_READ(DSPARB);
2981 int size;
2982
Chris Wilson8de9b312010-07-19 19:59:52 +01002983 size = dsparb & 0x7f;
2984 if (plane)
2985 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002986
Zhao Yakui28c97732009-10-09 11:39:41 +08002987 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01002988 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002989
2990 return size;
2991}
Shaohua Li7662c8b2009-06-26 11:23:55 +08002992
Jesse Barnese70236a2009-09-21 10:42:27 -07002993static int i85x_get_fifo_size(struct drm_device *dev, int plane)
2994{
2995 struct drm_i915_private *dev_priv = dev->dev_private;
2996 uint32_t dsparb = I915_READ(DSPARB);
2997 int size;
2998
Chris Wilson8de9b312010-07-19 19:59:52 +01002999 size = dsparb & 0x1ff;
3000 if (plane)
3001 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07003002 size >>= 1; /* Convert to cachelines */
3003
Zhao Yakui28c97732009-10-09 11:39:41 +08003004 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003005 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003006
3007 return size;
3008}
3009
3010static int i845_get_fifo_size(struct drm_device *dev, int plane)
3011{
3012 struct drm_i915_private *dev_priv = dev->dev_private;
3013 uint32_t dsparb = I915_READ(DSPARB);
3014 int size;
3015
3016 size = dsparb & 0x7f;
3017 size >>= 2; /* Convert to cachelines */
3018
Zhao Yakui28c97732009-10-09 11:39:41 +08003019 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003020 plane ? "B" : "A",
3021 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003022
3023 return size;
3024}
3025
3026static int i830_get_fifo_size(struct drm_device *dev, int plane)
3027{
3028 struct drm_i915_private *dev_priv = dev->dev_private;
3029 uint32_t dsparb = I915_READ(DSPARB);
3030 int size;
3031
3032 size = dsparb & 0x7f;
3033 size >>= 1; /* Convert to cachelines */
3034
Zhao Yakui28c97732009-10-09 11:39:41 +08003035 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003036 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003037
3038 return size;
3039}
3040
Zhao Yakuid4294342010-03-22 22:45:36 +08003041static void pineview_update_wm(struct drm_device *dev, int planea_clock,
Chris Wilson5eddb702010-09-11 13:48:45 +01003042 int planeb_clock, int sr_hdisplay, int unused,
3043 int pixel_size)
Zhao Yakuid4294342010-03-22 22:45:36 +08003044{
3045 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson403c89f2010-08-04 15:25:31 +01003046 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003047 u32 reg;
3048 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003049 int sr_clock;
3050
Chris Wilson403c89f2010-08-04 15:25:31 +01003051 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003052 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003053 if (!latency) {
3054 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3055 pineview_disable_cxsr(dev);
3056 return;
3057 }
3058
3059 if (!planea_clock || !planeb_clock) {
3060 sr_clock = planea_clock ? planea_clock : planeb_clock;
3061
3062 /* Display SR */
3063 wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
3064 pixel_size, latency->display_sr);
3065 reg = I915_READ(DSPFW1);
3066 reg &= ~DSPFW_SR_MASK;
3067 reg |= wm << DSPFW_SR_SHIFT;
3068 I915_WRITE(DSPFW1, reg);
3069 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3070
3071 /* cursor SR */
3072 wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
3073 pixel_size, latency->cursor_sr);
3074 reg = I915_READ(DSPFW3);
3075 reg &= ~DSPFW_CURSOR_SR_MASK;
3076 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3077 I915_WRITE(DSPFW3, reg);
3078
3079 /* Display HPLL off SR */
3080 wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
3081 pixel_size, latency->display_hpll_disable);
3082 reg = I915_READ(DSPFW3);
3083 reg &= ~DSPFW_HPLL_SR_MASK;
3084 reg |= wm & DSPFW_HPLL_SR_MASK;
3085 I915_WRITE(DSPFW3, reg);
3086
3087 /* cursor HPLL off SR */
3088 wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
3089 pixel_size, latency->cursor_hpll_disable);
3090 reg = I915_READ(DSPFW3);
3091 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3092 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3093 I915_WRITE(DSPFW3, reg);
3094 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3095
3096 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003097 I915_WRITE(DSPFW3,
3098 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003099 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3100 } else {
3101 pineview_disable_cxsr(dev);
3102 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3103 }
3104}
3105
Jesse Barnes0e442c62009-10-19 10:09:33 +09003106static void g4x_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003107 int planeb_clock, int sr_hdisplay, int sr_htotal,
3108 int pixel_size)
Jesse Barnes652c3932009-08-17 13:31:43 -07003109{
3110 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003111 int total_size, cacheline_size;
3112 int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
3113 struct intel_watermark_params planea_params, planeb_params;
3114 unsigned long line_time_us;
3115 int sr_clock, sr_entries = 0, entries_required;
Jesse Barnes652c3932009-08-17 13:31:43 -07003116
Jesse Barnes0e442c62009-10-19 10:09:33 +09003117 /* Create copies of the base settings for each pipe */
3118 planea_params = planeb_params = g4x_wm_info;
3119
3120 /* Grab a couple of global values before we overwrite them */
3121 total_size = planea_params.fifo_size;
3122 cacheline_size = planea_params.cacheline_size;
3123
3124 /*
3125 * Note: we need to make sure we don't overflow for various clock &
3126 * latency values.
3127 * clocks go from a few thousand to several hundred thousand.
3128 * latency is usually a few thousand
3129 */
3130 entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
3131 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003132 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003133 planea_wm = entries_required + planea_params.guard_size;
3134
3135 entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
3136 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003137 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003138 planeb_wm = entries_required + planeb_params.guard_size;
3139
3140 cursora_wm = cursorb_wm = 16;
3141 cursor_sr = 32;
3142
3143 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
3144
3145 /* Calc sr entries for one plane configs */
3146 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3147 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003148 static const int sr_latency_ns = 12000;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003149
3150 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003151 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003152
3153 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003154 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003155 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003156 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003157
3158 entries_required = (((sr_latency_ns / line_time_us) +
3159 1000) / 1000) * pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003160 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson5eddb702010-09-11 13:48:45 +01003161 g4x_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003162 cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;
3163
3164 if (cursor_sr > g4x_cursor_wm_info.max_wm)
3165 cursor_sr = g4x_cursor_wm_info.max_wm;
3166 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3167 "cursor %d\n", sr_entries, cursor_sr);
3168
Jesse Barnes0e442c62009-10-19 10:09:33 +09003169 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303170 } else {
3171 /* Turn off self refresh if both pipes are enabled */
3172 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
Chris Wilson5eddb702010-09-11 13:48:45 +01003173 & ~FW_BLC_SELF_EN);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003174 }
3175
3176 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
3177 planea_wm, planeb_wm, sr_entries);
3178
3179 planea_wm &= 0x3f;
3180 planeb_wm &= 0x3f;
3181
3182 I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
3183 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
3184 (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
3185 I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
3186 (cursora_wm << DSPFW_CURSORA_SHIFT));
3187 /* HPLL off in SR has some issues on G4x... disable it */
3188 I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
3189 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003190}
3191
Jesse Barnes1dc75462009-10-19 10:08:17 +09003192static void i965_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003193 int planeb_clock, int sr_hdisplay, int sr_htotal,
3194 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003195{
3196 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003197 unsigned long line_time_us;
3198 int sr_clock, sr_entries, srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003199 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003200
Jesse Barnes1dc75462009-10-19 10:08:17 +09003201 /* Calc sr entries for one plane configs */
3202 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3203 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003204 static const int sr_latency_ns = 12000;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003205
3206 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003207 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003208
3209 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003210 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003211 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003212 sr_entries = DIV_ROUND_UP(sr_entries, I915_FIFO_LINE_SIZE);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003213 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
Zhao Yakui1b07e042010-06-12 14:32:24 +08003214 srwm = I965_FIFO_SIZE - sr_entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003215 if (srwm < 0)
3216 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003217 srwm &= 0x1ff;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003218
3219 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003220 pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003221 sr_entries = DIV_ROUND_UP(sr_entries,
3222 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003223 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilson5eddb702010-09-11 13:48:45 +01003224 (sr_entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003225
3226 if (cursor_sr > i965_cursor_wm_info.max_wm)
3227 cursor_sr = i965_cursor_wm_info.max_wm;
3228
3229 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3230 "cursor %d\n", srwm, cursor_sr);
3231
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003232 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003233 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303234 } else {
3235 /* Turn off self refresh if both pipes are enabled */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003236 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003237 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3238 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003239 }
3240
3241 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3242 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003243
3244 /* 965 has limitations... */
Jesse Barnes1dc75462009-10-19 10:08:17 +09003245 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
3246 (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003247 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003248 /* update cursor SR watermark */
3249 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003250}
3251
3252static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003253 int planeb_clock, int sr_hdisplay, int sr_htotal,
3254 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003255{
3256 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003257 uint32_t fwater_lo;
3258 uint32_t fwater_hi;
3259 int total_size, cacheline_size, cwm, srwm = 1;
3260 int planea_wm, planeb_wm;
3261 struct intel_watermark_params planea_params, planeb_params;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003262 unsigned long line_time_us;
3263 int sr_clock, sr_entries = 0;
3264
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003265 /* Create copies of the base settings for each pipe */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003266 if (IS_CRESTLINE(dev) || IS_I945GM(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003267 planea_params = planeb_params = i945_wm_info;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003268 else if (!IS_GEN2(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003269 planea_params = planeb_params = i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003270 else
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003271 planea_params = planeb_params = i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003272
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003273 /* Grab a couple of global values before we overwrite them */
3274 total_size = planea_params.fifo_size;
3275 cacheline_size = planea_params.cacheline_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003276
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003277 /* Update per-plane FIFO sizes */
Jesse Barnese70236a2009-09-21 10:42:27 -07003278 planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3279 planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003280
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003281 planea_wm = intel_calculate_wm(planea_clock, &planea_params,
3282 pixel_size, latency_ns);
3283 planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
3284 pixel_size, latency_ns);
Zhao Yakui28c97732009-10-09 11:39:41 +08003285 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003286
3287 /*
3288 * Overlay gets an aggressive default since video jitter is bad.
3289 */
3290 cwm = 2;
3291
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003292 /* Calc sr entries for one plane configs */
Jesse Barnes652c3932009-08-17 13:31:43 -07003293 if (HAS_FW_BLC(dev) && sr_hdisplay &&
3294 (!planea_clock || !planeb_clock)) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003295 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003296 static const int sr_latency_ns = 6000;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003297
Shaohua Li7662c8b2009-06-26 11:23:55 +08003298 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003299 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003300
3301 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003302 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003303 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003304 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui28c97732009-10-09 11:39:41 +08003305 DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003306 srwm = total_size - sr_entries;
3307 if (srwm < 0)
3308 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08003309
3310 if (IS_I945G(dev) || IS_I945GM(dev))
3311 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3312 else if (IS_I915GM(dev)) {
3313 /* 915M has a smaller SRWM field */
3314 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
3315 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3316 }
David John33c5fd12010-01-27 15:19:08 +05303317 } else {
3318 /* Turn off self refresh if both pipes are enabled */
Li Pengee980b82010-01-27 19:01:11 +08003319 if (IS_I945G(dev) || IS_I945GM(dev)) {
3320 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3321 & ~FW_BLC_SELF_EN);
3322 } else if (IS_I915GM(dev)) {
3323 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3324 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08003325 }
3326
Zhao Yakui28c97732009-10-09 11:39:41 +08003327 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003328 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003329
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003330 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3331 fwater_hi = (cwm & 0x1f);
3332
3333 /* Set request length to 8 cachelines per fetch */
3334 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3335 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003336
3337 I915_WRITE(FW_BLC, fwater_lo);
3338 I915_WRITE(FW_BLC2, fwater_hi);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003339}
3340
Jesse Barnese70236a2009-09-21 10:42:27 -07003341static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
Zhao Yakuifa143212010-06-12 14:32:23 +08003342 int unused2, int unused3, int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003343{
3344 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf3601322009-07-22 12:54:59 -07003345 uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003346 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003347
Jesse Barnese70236a2009-09-21 10:42:27 -07003348 i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003349
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003350 planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
3351 pixel_size, latency_ns);
Jesse Barnesf3601322009-07-22 12:54:59 -07003352 fwater_lo |= (3<<8) | planea_wm;
3353
Zhao Yakui28c97732009-10-09 11:39:41 +08003354 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003355
3356 I915_WRITE(FW_BLC, fwater_lo);
3357}
3358
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003359#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08003360#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003361
Chris Wilson4ed765f2010-09-11 10:46:47 +01003362static bool ironlake_compute_wm0(struct drm_device *dev,
3363 int pipe,
3364 int *plane_wm,
3365 int *cursor_wm)
3366{
3367 struct drm_crtc *crtc;
3368 int htotal, hdisplay, clock, pixel_size = 0;
3369 int line_time_us, line_count, entries;
3370
3371 crtc = intel_get_crtc_for_pipe(dev, pipe);
3372 if (crtc->fb == NULL || !crtc->enabled)
3373 return false;
3374
3375 htotal = crtc->mode.htotal;
3376 hdisplay = crtc->mode.hdisplay;
3377 clock = crtc->mode.clock;
3378 pixel_size = crtc->fb->bits_per_pixel / 8;
3379
3380 /* Use the small buffer method to calculate plane watermark */
3381 entries = ((clock * pixel_size / 1000) * ILK_LP0_PLANE_LATENCY) / 1000;
3382 entries = DIV_ROUND_UP(entries,
3383 ironlake_display_wm_info.cacheline_size);
3384 *plane_wm = entries + ironlake_display_wm_info.guard_size;
3385 if (*plane_wm > (int)ironlake_display_wm_info.max_wm)
3386 *plane_wm = ironlake_display_wm_info.max_wm;
3387
3388 /* Use the large buffer method to calculate cursor watermark */
3389 line_time_us = ((htotal * 1000) / clock);
3390 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3391 entries = line_count * 64 * pixel_size;
3392 entries = DIV_ROUND_UP(entries,
3393 ironlake_cursor_wm_info.cacheline_size);
3394 *cursor_wm = entries + ironlake_cursor_wm_info.guard_size;
3395 if (*cursor_wm > ironlake_cursor_wm_info.max_wm)
3396 *cursor_wm = ironlake_cursor_wm_info.max_wm;
3397
3398 return true;
3399}
3400
3401static void ironlake_update_wm(struct drm_device *dev,
3402 int planea_clock, int planeb_clock,
3403 int sr_hdisplay, int sr_htotal,
3404 int pixel_size)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003405{
3406 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ed765f2010-09-11 10:46:47 +01003407 int plane_wm, cursor_wm, enabled;
3408 int tmp;
Zhao Yakuic936f442010-06-12 14:32:26 +08003409
Chris Wilson4ed765f2010-09-11 10:46:47 +01003410 enabled = 0;
3411 if (ironlake_compute_wm0(dev, 0, &plane_wm, &cursor_wm)) {
3412 I915_WRITE(WM0_PIPEA_ILK,
3413 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
3414 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
3415 " plane %d, " "cursor: %d\n",
3416 plane_wm, cursor_wm);
3417 enabled++;
Zhao Yakuic936f442010-06-12 14:32:26 +08003418 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003419
Chris Wilson4ed765f2010-09-11 10:46:47 +01003420 if (ironlake_compute_wm0(dev, 1, &plane_wm, &cursor_wm)) {
3421 I915_WRITE(WM0_PIPEB_ILK,
3422 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
3423 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
3424 " plane %d, cursor: %d\n",
3425 plane_wm, cursor_wm);
3426 enabled++;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003427 }
3428
3429 /*
3430 * Calculate and update the self-refresh watermark only when one
3431 * display plane is used.
3432 */
Chris Wilson4ed765f2010-09-11 10:46:47 +01003433 tmp = 0;
3434 if (enabled == 1 && /* XXX disabled due to buggy implmentation? */ 0) {
3435 unsigned long line_time_us;
3436 int small, large, plane_fbc;
3437 int sr_clock, entries;
3438 int line_count, line_size;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003439 /* Read the self-refresh latency. The unit is 0.5us */
3440 int ilk_sr_latency = I915_READ(MLTR_ILK) & ILK_SRLT_MASK;
3441
3442 sr_clock = planea_clock ? planea_clock : planeb_clock;
Chris Wilson4ed765f2010-09-11 10:46:47 +01003443 line_time_us = (sr_htotal * 1000) / sr_clock;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003444
3445 /* Use ns/us then divide to preserve precision */
3446 line_count = ((ilk_sr_latency * 500) / line_time_us + 1000)
Chris Wilson5eddb702010-09-11 13:48:45 +01003447 / 1000;
Chris Wilson4ed765f2010-09-11 10:46:47 +01003448 line_size = sr_hdisplay * pixel_size;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003449
Chris Wilson4ed765f2010-09-11 10:46:47 +01003450 /* Use the minimum of the small and large buffer method for primary */
3451 small = ((sr_clock * pixel_size / 1000) * (ilk_sr_latency * 500)) / 1000;
3452 large = line_count * line_size;
3453
3454 entries = DIV_ROUND_UP(min(small, large),
3455 ironlake_display_srwm_info.cacheline_size);
3456
3457 plane_fbc = entries * 64;
3458 plane_fbc = DIV_ROUND_UP(plane_fbc, line_size);
3459
3460 plane_wm = entries + ironlake_display_srwm_info.guard_size;
3461 if (plane_wm > (int)ironlake_display_srwm_info.max_wm)
3462 plane_wm = ironlake_display_srwm_info.max_wm;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003463
3464 /* calculate the self-refresh watermark for display cursor */
Chris Wilson4ed765f2010-09-11 10:46:47 +01003465 entries = line_count * pixel_size * 64;
3466 entries = DIV_ROUND_UP(entries,
3467 ironlake_cursor_srwm_info.cacheline_size);
3468
3469 cursor_wm = entries + ironlake_cursor_srwm_info.guard_size;
3470 if (cursor_wm > (int)ironlake_cursor_srwm_info.max_wm)
3471 cursor_wm = ironlake_cursor_srwm_info.max_wm;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003472
3473 /* configure watermark and enable self-refresh */
Chris Wilson4ed765f2010-09-11 10:46:47 +01003474 tmp = (WM1_LP_SR_EN |
3475 (ilk_sr_latency << WM1_LP_LATENCY_SHIFT) |
3476 (plane_fbc << WM1_LP_FBC_SHIFT) |
3477 (plane_wm << WM1_LP_SR_SHIFT) |
3478 cursor_wm);
3479 DRM_DEBUG_KMS("self-refresh watermark: display plane %d, fbc lines %d,"
3480 " cursor %d\n", plane_wm, plane_fbc, cursor_wm);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003481 }
Chris Wilson4ed765f2010-09-11 10:46:47 +01003482 I915_WRITE(WM1_LP_ILK, tmp);
3483 /* XXX setup WM2 and WM3 */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003484}
Chris Wilson4ed765f2010-09-11 10:46:47 +01003485
Shaohua Li7662c8b2009-06-26 11:23:55 +08003486/**
3487 * intel_update_watermarks - update FIFO watermark values based on current modes
3488 *
3489 * Calculate watermark values for the various WM regs based on current mode
3490 * and plane configuration.
3491 *
3492 * There are several cases to deal with here:
3493 * - normal (i.e. non-self-refresh)
3494 * - self-refresh (SR) mode
3495 * - lines are large relative to FIFO size (buffer can hold up to 2)
3496 * - lines are small relative to FIFO size (buffer can hold more than 2
3497 * lines), so need to account for TLB latency
3498 *
3499 * The normal calculation is:
3500 * watermark = dotclock * bytes per pixel * latency
3501 * where latency is platform & configuration dependent (we assume pessimal
3502 * values here).
3503 *
3504 * The SR calculation is:
3505 * watermark = (trunc(latency/line time)+1) * surface width *
3506 * bytes per pixel
3507 * where
3508 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08003509 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08003510 * and latency is assumed to be high, as above.
3511 *
3512 * The final value programmed to the register should always be rounded up,
3513 * and include an extra 2 entries to account for clock crossings.
3514 *
3515 * We don't use the sprite, so we can ignore that. And on Crestline we have
3516 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01003517 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003518static void intel_update_watermarks(struct drm_device *dev)
3519{
Jesse Barnese70236a2009-09-21 10:42:27 -07003520 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003521 struct drm_crtc *crtc;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003522 int sr_hdisplay = 0;
3523 unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
3524 int enabled = 0, pixel_size = 0;
Zhao Yakuifa143212010-06-12 14:32:23 +08003525 int sr_htotal = 0;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003526
Zhenyu Wangc03342f2009-09-29 11:01:23 +08003527 if (!dev_priv->display.update_wm)
3528 return;
3529
Shaohua Li7662c8b2009-06-26 11:23:55 +08003530 /* Get the clock config from both planes */
3531 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01003532 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003533 if (intel_crtc->active) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003534 enabled++;
3535 if (intel_crtc->plane == 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08003536 DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003537 intel_crtc->pipe, crtc->mode.clock);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003538 planea_clock = crtc->mode.clock;
3539 } else {
Zhao Yakui28c97732009-10-09 11:39:41 +08003540 DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003541 intel_crtc->pipe, crtc->mode.clock);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003542 planeb_clock = crtc->mode.clock;
3543 }
3544 sr_hdisplay = crtc->mode.hdisplay;
3545 sr_clock = crtc->mode.clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003546 sr_htotal = crtc->mode.htotal;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003547 if (crtc->fb)
3548 pixel_size = crtc->fb->bits_per_pixel / 8;
3549 else
3550 pixel_size = 4; /* by default */
3551 }
3552 }
3553
3554 if (enabled <= 0)
3555 return;
3556
Jesse Barnese70236a2009-09-21 10:42:27 -07003557 dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003558 sr_hdisplay, sr_htotal, pixel_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003559}
3560
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003561static int intel_crtc_mode_set(struct drm_crtc *crtc,
3562 struct drm_display_mode *mode,
3563 struct drm_display_mode *adjusted_mode,
3564 int x, int y,
3565 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08003566{
3567 struct drm_device *dev = crtc->dev;
3568 struct drm_i915_private *dev_priv = dev->dev_private;
3569 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3570 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003571 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003572 u32 fp_reg, dpll_reg;
Eric Anholtc751ce42010-03-25 11:48:48 -07003573 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07003574 intel_clock_t clock, reduced_clock;
Chris Wilson5eddb702010-09-11 13:48:45 +01003575 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Jesse Barnes652c3932009-08-17 13:31:43 -07003576 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003577 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson8e647a22010-08-22 10:54:23 +01003578 struct intel_encoder *has_edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003579 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01003580 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08003581 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003582 int ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003583 struct fdi_m_n m_n = {0};
Chris Wilson5eddb702010-09-11 13:48:45 +01003584 u32 reg, temp;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003585 int target_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08003586
3587 drm_vblank_pre_modeset(dev, pipe);
3588
Chris Wilson5eddb702010-09-11 13:48:45 +01003589 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
3590 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003591 continue;
3592
Chris Wilson5eddb702010-09-11 13:48:45 +01003593 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003594 case INTEL_OUTPUT_LVDS:
3595 is_lvds = true;
3596 break;
3597 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08003598 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08003599 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01003600 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08003601 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08003602 break;
3603 case INTEL_OUTPUT_DVO:
3604 is_dvo = true;
3605 break;
3606 case INTEL_OUTPUT_TVOUT:
3607 is_tv = true;
3608 break;
3609 case INTEL_OUTPUT_ANALOG:
3610 is_crt = true;
3611 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003612 case INTEL_OUTPUT_DISPLAYPORT:
3613 is_dp = true;
3614 break;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003615 case INTEL_OUTPUT_EDP:
Chris Wilson5eddb702010-09-11 13:48:45 +01003616 has_edp_encoder = encoder;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003617 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003618 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003619
Eric Anholtc751ce42010-03-25 11:48:48 -07003620 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08003621 }
3622
Eric Anholtc751ce42010-03-25 11:48:48 -07003623 if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003624 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08003625 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003626 refclk / 1000);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003627 } else if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003628 refclk = 96000;
Jesse Barnes1cb1b752010-10-07 16:01:17 -07003629 if (HAS_PCH_SPLIT(dev) &&
3630 (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003631 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08003632 } else {
3633 refclk = 48000;
3634 }
3635
Ma Lingd4906092009-03-18 20:13:27 +08003636 /*
3637 * Returns a set of divisors for the desired target clock with the given
3638 * refclk, or FALSE. The returned values represent the clock equation:
3639 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
3640 */
3641 limit = intel_limit(crtc);
3642 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08003643 if (!ok) {
3644 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Chris Wilson1f803ee2009-06-06 09:45:59 +01003645 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003646 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003647 }
3648
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01003649 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01003650 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01003651
Zhao Yakuiddc90032010-01-06 22:05:56 +08003652 if (is_lvds && dev_priv->lvds_downclock_avail) {
3653 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01003654 dev_priv->lvds_downclock,
3655 refclk,
3656 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003657 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
3658 /*
3659 * If the different P is found, it means that we can't
3660 * switch the display clock by using the FP0/FP1.
3661 * In such case we will disable the LVDS downclock
3662 * feature.
3663 */
3664 DRM_DEBUG_KMS("Different P is found for "
Chris Wilson5eddb702010-09-11 13:48:45 +01003665 "LVDS clock/downclock\n");
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003666 has_reduced_clock = 0;
3667 }
Jesse Barnes652c3932009-08-17 13:31:43 -07003668 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003669 /* SDVO TV has fixed PLL values depend on its clock range,
3670 this mirrors vbios setting. */
3671 if (is_sdvo && is_tv) {
3672 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01003673 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003674 clock.p1 = 2;
3675 clock.p2 = 10;
3676 clock.n = 3;
3677 clock.m1 = 16;
3678 clock.m2 = 8;
3679 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01003680 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003681 clock.p1 = 1;
3682 clock.p2 = 10;
3683 clock.n = 6;
3684 clock.m1 = 12;
3685 clock.m2 = 8;
3686 }
3687 }
3688
Zhenyu Wang2c072452009-06-05 15:38:42 +08003689 /* FDI link */
Eric Anholtbad720f2009-10-22 16:11:14 -07003690 if (HAS_PCH_SPLIT(dev)) {
Adam Jackson77ffb592010-04-12 11:38:44 -04003691 int lane = 0, link_bw, bpp;
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003692 /* CPU eDP doesn't require FDI link, so just set DP M/N
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003693 according to current link config */
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003694 if (has_edp_encoder && !intel_encoder_is_pch_edp(&encoder->base)) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003695 target_clock = mode->clock;
Chris Wilson8e647a22010-08-22 10:54:23 +01003696 intel_edp_link_config(has_edp_encoder,
3697 &lane, &link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003698 } else {
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003699 /* [e]DP over FDI requires target mode clock
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003700 instead of link clock */
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003701 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003702 target_clock = mode->clock;
3703 else
3704 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01003705
3706 /* FDI is a binary signal running at ~2.7GHz, encoding
3707 * each output octet as 10 bits. The actual frequency
3708 * is stored as a divider into a 100MHz clock, and the
3709 * mode pixel clock is stored in units of 1KHz.
3710 * Hence the bw of each lane in terms of the mode signal
3711 * is:
3712 */
3713 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003714 }
Zhenyu Wang58a27472009-09-25 08:01:28 +00003715
3716 /* determine panel color depth */
Chris Wilson5eddb702010-09-11 13:48:45 +01003717 temp = I915_READ(PIPECONF(pipe));
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003718 temp &= ~PIPE_BPC_MASK;
3719 if (is_lvds) {
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003720 /* the BPC will be 6 if it is 18-bit LVDS panel */
Chris Wilson5eddb702010-09-11 13:48:45 +01003721 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003722 temp |= PIPE_8BPC;
3723 else
3724 temp |= PIPE_6BPC;
Jesse Barnes1d850362010-10-07 16:01:10 -07003725 } else if (has_edp_encoder) {
Chris Wilson5ceb0f92010-09-24 10:24:28 +01003726 switch (dev_priv->edp.bpp/3) {
Zhenyu Wang885a5fb2010-01-12 05:38:31 +08003727 case 8:
3728 temp |= PIPE_8BPC;
3729 break;
3730 case 10:
3731 temp |= PIPE_10BPC;
3732 break;
3733 case 6:
3734 temp |= PIPE_6BPC;
3735 break;
3736 case 12:
3737 temp |= PIPE_12BPC;
3738 break;
3739 }
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003740 } else
3741 temp |= PIPE_8BPC;
Chris Wilson5eddb702010-09-11 13:48:45 +01003742 I915_WRITE(PIPECONF(pipe), temp);
Zhenyu Wang58a27472009-09-25 08:01:28 +00003743
3744 switch (temp & PIPE_BPC_MASK) {
3745 case PIPE_8BPC:
3746 bpp = 24;
3747 break;
3748 case PIPE_10BPC:
3749 bpp = 30;
3750 break;
3751 case PIPE_6BPC:
3752 bpp = 18;
3753 break;
3754 case PIPE_12BPC:
3755 bpp = 36;
3756 break;
3757 default:
3758 DRM_ERROR("unknown pipe bpc value\n");
3759 bpp = 24;
3760 }
3761
Adam Jackson77ffb592010-04-12 11:38:44 -04003762 if (!lane) {
3763 /*
3764 * Account for spread spectrum to avoid
3765 * oversubscribing the link. Max center spread
3766 * is 2.5%; use 5% for safety's sake.
3767 */
3768 u32 bps = target_clock * bpp * 21 / 20;
3769 lane = bps / (link_bw * 8) + 1;
3770 }
3771
3772 intel_crtc->fdi_lanes = lane;
3773
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003774 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003775 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003776
Zhenyu Wangc038e512009-10-19 15:43:48 +08003777 /* Ironlake: try to setup display ref clock before DPLL
3778 * enabling. This is only under driver's control after
3779 * PCH B stepping, previous chipset stepping should be
3780 * ignoring this setting.
3781 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003782 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003783 temp = I915_READ(PCH_DREF_CONTROL);
3784 /* Always enable nonspread source */
3785 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
3786 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Zhenyu Wangc038e512009-10-19 15:43:48 +08003787 temp &= ~DREF_SSC_SOURCE_MASK;
3788 temp |= DREF_SSC_SOURCE_ENABLE;
3789 I915_WRITE(PCH_DREF_CONTROL, temp);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003790
Chris Wilson5eddb702010-09-11 13:48:45 +01003791 POSTING_READ(PCH_DREF_CONTROL);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003792 udelay(200);
3793
Chris Wilson8e647a22010-08-22 10:54:23 +01003794 if (has_edp_encoder) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003795 if (dev_priv->lvds_use_ssc) {
3796 temp |= DREF_SSC1_ENABLE;
3797 I915_WRITE(PCH_DREF_CONTROL, temp);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003798
Chris Wilson5eddb702010-09-11 13:48:45 +01003799 POSTING_READ(PCH_DREF_CONTROL);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003800 udelay(200);
Jesse Barnes7f823282010-10-07 16:01:16 -07003801 }
3802 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Zhenyu Wangc038e512009-10-19 15:43:48 +08003803
Jesse Barnes7f823282010-10-07 16:01:16 -07003804 /* Enable CPU source on CPU attached eDP */
3805 if (!intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
3806 if (dev_priv->lvds_use_ssc)
3807 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
3808 else
3809 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Zhenyu Wangc038e512009-10-19 15:43:48 +08003810 } else {
Jesse Barnes7f823282010-10-07 16:01:16 -07003811 /* Enable SSC on PCH eDP if needed */
3812 if (dev_priv->lvds_use_ssc) {
3813 DRM_ERROR("enabling SSC on PCH\n");
3814 temp |= DREF_SUPERSPREAD_SOURCE_ENABLE;
3815 }
Zhenyu Wangc038e512009-10-19 15:43:48 +08003816 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003817 I915_WRITE(PCH_DREF_CONTROL, temp);
Jesse Barnes7f823282010-10-07 16:01:16 -07003818 POSTING_READ(PCH_DREF_CONTROL);
3819 udelay(200);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003820 }
3821 }
3822
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003823 if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +08003824 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003825 if (has_reduced_clock)
3826 fp2 = (1 << reduced_clock.n) << 16 |
3827 reduced_clock.m1 << 8 | reduced_clock.m2;
3828 } else {
Shaohua Li21778322009-02-23 15:19:16 +08003829 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003830 if (has_reduced_clock)
3831 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
3832 reduced_clock.m2;
3833 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003834
Chris Wilson5eddb702010-09-11 13:48:45 +01003835 dpll = 0;
Eric Anholtbad720f2009-10-22 16:11:14 -07003836 if (!HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003837 dpll = DPLL_VGA_MODE_DIS;
3838
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003839 if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003840 if (is_lvds)
3841 dpll |= DPLLB_MODE_LVDS;
3842 else
3843 dpll |= DPLLB_MODE_DAC_SERIAL;
3844 if (is_sdvo) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01003845 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
3846 if (pixel_multiplier > 1) {
3847 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
3848 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
3849 else if (HAS_PCH_SPLIT(dev))
3850 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
3851 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003852 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003853 }
Jesse Barnes83240122010-10-07 16:01:18 -07003854 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003855 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003856
3857 /* compute bitmask from p1 value */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003858 if (IS_PINEVIEW(dev))
3859 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003860 else {
Shaohua Li21778322009-02-23 15:19:16 +08003861 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003862 /* also FPA1 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003863 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003864 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Jesse Barnes652c3932009-08-17 13:31:43 -07003865 if (IS_G4X(dev) && has_reduced_clock)
3866 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003867 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003868 switch (clock.p2) {
3869 case 5:
3870 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
3871 break;
3872 case 7:
3873 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
3874 break;
3875 case 10:
3876 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
3877 break;
3878 case 14:
3879 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
3880 break;
3881 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003882 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08003883 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
3884 } else {
3885 if (is_lvds) {
3886 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3887 } else {
3888 if (clock.p1 == 2)
3889 dpll |= PLL_P1_DIVIDE_BY_TWO;
3890 else
3891 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3892 if (clock.p2 == 4)
3893 dpll |= PLL_P2_DIVIDE_BY_4;
3894 }
3895 }
3896
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003897 if (is_sdvo && is_tv)
3898 dpll |= PLL_REF_INPUT_TVCLKINBC;
3899 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08003900 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003901 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08003902 dpll |= 3;
Eric Anholtc751ce42010-03-25 11:48:48 -07003903 else if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003904 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08003905 else
3906 dpll |= PLL_REF_INPUT_DREFCLK;
3907
3908 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01003909 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003910
3911 /* Set up the display plane register */
3912 dspcntr = DISPPLANE_GAMMA_ENABLE;
3913
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003914 /* Ironlake's plane is forced to pipe, bit 24 is to
Zhenyu Wang2c072452009-06-05 15:38:42 +08003915 enable color space conversion */
Eric Anholtbad720f2009-10-22 16:11:14 -07003916 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003917 if (pipe == 0)
Jesse Barnes80824002009-09-10 15:28:06 -07003918 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003919 else
3920 dspcntr |= DISPPLANE_SEL_PIPE_B;
3921 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003922
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003923 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003924 /* Enable pixel doubling when the dot clock is > 90% of the (display)
3925 * core speed.
3926 *
3927 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
3928 * pipe == 0 check?
3929 */
Jesse Barnese70236a2009-09-21 10:42:27 -07003930 if (mode->clock >
3931 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
Chris Wilson5eddb702010-09-11 13:48:45 +01003932 pipeconf |= PIPECONF_DOUBLE_WIDE;
Jesse Barnes79e53942008-11-07 14:24:08 -08003933 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003934 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
Jesse Barnes79e53942008-11-07 14:24:08 -08003935 }
3936
Linus Torvalds8d86dc62010-06-08 20:16:28 -07003937 dspcntr |= DISPLAY_PLANE_ENABLE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003938 pipeconf |= PIPECONF_ENABLE;
Linus Torvalds8d86dc62010-06-08 20:16:28 -07003939 dpll |= DPLL_VCO_ENABLE;
3940
Zhao Yakui28c97732009-10-09 11:39:41 +08003941 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08003942 drm_mode_debug_printmodeline(mode);
3943
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003944 /* assign to Ironlake registers */
Eric Anholtbad720f2009-10-22 16:11:14 -07003945 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003946 fp_reg = PCH_FP0(pipe);
3947 dpll_reg = PCH_DPLL(pipe);
3948 } else {
3949 fp_reg = FP0(pipe);
3950 dpll_reg = DPLL(pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08003951 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003952
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003953 /* PCH eDP needs FDI, but CPU eDP does not */
3954 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003955 I915_WRITE(fp_reg, fp);
3956 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003957
3958 POSTING_READ(dpll_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08003959 udelay(150);
3960 }
3961
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003962 /* enable transcoder DPLL */
3963 if (HAS_PCH_CPT(dev)) {
3964 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01003965 if (pipe == 0)
3966 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003967 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003968 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003969 I915_WRITE(PCH_DPLL_SEL, temp);
Chris Wilson5eddb702010-09-11 13:48:45 +01003970
3971 POSTING_READ(PCH_DPLL_SEL);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003972 udelay(150);
3973 }
3974
Jesse Barnes79e53942008-11-07 14:24:08 -08003975 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
3976 * This is an exception to the general rule that mode_set doesn't turn
3977 * things on.
3978 */
3979 if (is_lvds) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003980 reg = LVDS;
Eric Anholtbad720f2009-10-22 16:11:14 -07003981 if (HAS_PCH_SPLIT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01003982 reg = PCH_LVDS;
Zhenyu Wang541998a2009-06-05 15:38:44 +08003983
Chris Wilson5eddb702010-09-11 13:48:45 +01003984 temp = I915_READ(reg);
3985 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003986 if (pipe == 1) {
3987 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01003988 temp |= PORT_TRANS_B_SEL_CPT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003989 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003990 temp |= LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003991 } else {
3992 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01003993 temp &= ~PORT_TRANS_SEL_MASK;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003994 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003995 temp &= ~LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003996 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08003997 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01003998 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08003999 /* Set the B0-B3 data pairs corresponding to whether we're going to
4000 * set the DPLLs for dual-channel mode or not.
4001 */
4002 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01004003 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08004004 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004005 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08004006
4007 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4008 * appropriately here, but we need to look more thoroughly into how
4009 * panels behave in the two modes.
4010 */
Jesse Barnes434ed092010-09-07 14:48:06 -07004011 /* set the dithering flag on non-PCH LVDS as needed */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004012 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
Jesse Barnes434ed092010-09-07 14:48:06 -07004013 if (dev_priv->lvds_dither)
Chris Wilson5eddb702010-09-11 13:48:45 +01004014 temp |= LVDS_ENABLE_DITHER;
Jesse Barnes434ed092010-09-07 14:48:06 -07004015 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004016 temp &= ~LVDS_ENABLE_DITHER;
Zhao Yakui898822c2010-01-04 16:29:30 +08004017 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004018 I915_WRITE(reg, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004019 }
Jesse Barnes434ed092010-09-07 14:48:06 -07004020
4021 /* set the dithering flag and clear for anything other than a panel. */
4022 if (HAS_PCH_SPLIT(dev)) {
4023 pipeconf &= ~PIPECONF_DITHER_EN;
4024 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
4025 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
4026 pipeconf |= PIPECONF_DITHER_EN;
4027 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
4028 }
4029 }
4030
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004031 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004032 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004033 } else if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004034 /* For non-DP output, clear any trans DP clock recovery setting.*/
4035 if (pipe == 0) {
4036 I915_WRITE(TRANSA_DATA_M1, 0);
4037 I915_WRITE(TRANSA_DATA_N1, 0);
4038 I915_WRITE(TRANSA_DP_LINK_M1, 0);
4039 I915_WRITE(TRANSA_DP_LINK_N1, 0);
4040 } else {
4041 I915_WRITE(TRANSB_DATA_M1, 0);
4042 I915_WRITE(TRANSB_DATA_N1, 0);
4043 I915_WRITE(TRANSB_DP_LINK_M1, 0);
4044 I915_WRITE(TRANSB_DP_LINK_N1, 0);
4045 }
4046 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004047
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004048 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004049 I915_WRITE(fp_reg, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004050 I915_WRITE(dpll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01004051
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004052 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01004053 POSTING_READ(dpll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004054 udelay(150);
4055
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004056 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004057 temp = 0;
Zhao Yakuibb66c512009-09-10 15:45:49 +08004058 if (is_sdvo) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004059 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4060 if (temp > 1)
4061 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Chris Wilson6c9547f2010-08-25 10:05:17 +01004062 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004063 temp = 0;
4064 }
4065 I915_WRITE(DPLL_MD(pipe), temp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004066 } else {
4067 /* write it again -- the BIOS does, after all */
4068 I915_WRITE(dpll_reg, dpll);
4069 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004070
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004071 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01004072 POSTING_READ(dpll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004073 udelay(150);
Jesse Barnes79e53942008-11-07 14:24:08 -08004074 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004075
Chris Wilson5eddb702010-09-11 13:48:45 +01004076 intel_crtc->lowfreq_avail = false;
Jesse Barnes652c3932009-08-17 13:31:43 -07004077 if (is_lvds && has_reduced_clock && i915_powersave) {
4078 I915_WRITE(fp_reg + 4, fp2);
4079 intel_crtc->lowfreq_avail = true;
4080 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004081 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004082 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4083 }
4084 } else {
4085 I915_WRITE(fp_reg + 4, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07004086 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004087 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004088 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4089 }
4090 }
4091
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004092 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4093 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4094 /* the chip adds 2 halflines automatically */
4095 adjusted_mode->crtc_vdisplay -= 1;
4096 adjusted_mode->crtc_vtotal -= 1;
4097 adjusted_mode->crtc_vblank_start -= 1;
4098 adjusted_mode->crtc_vblank_end -= 1;
4099 adjusted_mode->crtc_vsync_end -= 1;
4100 adjusted_mode->crtc_vsync_start -= 1;
4101 } else
4102 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4103
Chris Wilson5eddb702010-09-11 13:48:45 +01004104 I915_WRITE(HTOTAL(pipe),
4105 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004106 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004107 I915_WRITE(HBLANK(pipe),
4108 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004109 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004110 I915_WRITE(HSYNC(pipe),
4111 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004112 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004113
4114 I915_WRITE(VTOTAL(pipe),
4115 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004116 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004117 I915_WRITE(VBLANK(pipe),
4118 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004119 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004120 I915_WRITE(VSYNC(pipe),
4121 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004122 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004123
4124 /* pipesrc and dspsize control the size that is scaled from,
4125 * which should always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08004126 */
Eric Anholtbad720f2009-10-22 16:11:14 -07004127 if (!HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004128 I915_WRITE(DSPSIZE(plane),
4129 ((mode->vdisplay - 1) << 16) |
4130 (mode->hdisplay - 1));
4131 I915_WRITE(DSPPOS(plane), 0);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004132 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004133 I915_WRITE(PIPESRC(pipe),
4134 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08004135
Eric Anholtbad720f2009-10-22 16:11:14 -07004136 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004137 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
4138 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
4139 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
4140 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004141
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004142 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004143 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004144 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004145 }
4146
Chris Wilson5eddb702010-09-11 13:48:45 +01004147 I915_WRITE(PIPECONF(pipe), pipeconf);
4148 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004149
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004150 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004151
Eric Anholtc2416fc2009-11-05 15:30:35 -08004152 if (IS_IRONLAKE(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08004153 /* enable address swizzle for tiling buffer */
4154 temp = I915_READ(DISP_ARB_CTL);
4155 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
4156 }
4157
Chris Wilson5eddb702010-09-11 13:48:45 +01004158 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnes79e53942008-11-07 14:24:08 -08004159
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004160 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004161
4162 intel_update_watermarks(dev);
4163
Jesse Barnes79e53942008-11-07 14:24:08 -08004164 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004165
Chris Wilson1f803ee2009-06-06 09:45:59 +01004166 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004167}
4168
4169/** Loads the palette/gamma unit for the CRTC with the prepared values */
4170void intel_crtc_load_lut(struct drm_crtc *crtc)
4171{
4172 struct drm_device *dev = crtc->dev;
4173 struct drm_i915_private *dev_priv = dev->dev_private;
4174 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4175 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
4176 int i;
4177
4178 /* The clocks have to be on to load the palette. */
4179 if (!crtc->enabled)
4180 return;
4181
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004182 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07004183 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004184 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
4185 LGC_PALETTE_B;
4186
Jesse Barnes79e53942008-11-07 14:24:08 -08004187 for (i = 0; i < 256; i++) {
4188 I915_WRITE(palreg + 4 * i,
4189 (intel_crtc->lut_r[i] << 16) |
4190 (intel_crtc->lut_g[i] << 8) |
4191 intel_crtc->lut_b[i]);
4192 }
4193}
4194
Chris Wilson560b85b2010-08-07 11:01:38 +01004195static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
4196{
4197 struct drm_device *dev = crtc->dev;
4198 struct drm_i915_private *dev_priv = dev->dev_private;
4199 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4200 bool visible = base != 0;
4201 u32 cntl;
4202
4203 if (intel_crtc->cursor_visible == visible)
4204 return;
4205
4206 cntl = I915_READ(CURACNTR);
4207 if (visible) {
4208 /* On these chipsets we can only modify the base whilst
4209 * the cursor is disabled.
4210 */
4211 I915_WRITE(CURABASE, base);
4212
4213 cntl &= ~(CURSOR_FORMAT_MASK);
4214 /* XXX width must be 64, stride 256 => 0x00 << 28 */
4215 cntl |= CURSOR_ENABLE |
4216 CURSOR_GAMMA_ENABLE |
4217 CURSOR_FORMAT_ARGB;
4218 } else
4219 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
4220 I915_WRITE(CURACNTR, cntl);
4221
4222 intel_crtc->cursor_visible = visible;
4223}
4224
4225static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
4226{
4227 struct drm_device *dev = crtc->dev;
4228 struct drm_i915_private *dev_priv = dev->dev_private;
4229 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4230 int pipe = intel_crtc->pipe;
4231 bool visible = base != 0;
4232
4233 if (intel_crtc->cursor_visible != visible) {
4234 uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
4235 if (base) {
4236 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4237 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4238 cntl |= pipe << 28; /* Connect to correct pipe */
4239 } else {
4240 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4241 cntl |= CURSOR_MODE_DISABLE;
4242 }
4243 I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
4244
4245 intel_crtc->cursor_visible = visible;
4246 }
4247 /* and commit changes on next vblank */
4248 I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
4249}
4250
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004251/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004252static void intel_crtc_update_cursor(struct drm_crtc *crtc,
4253 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004254{
4255 struct drm_device *dev = crtc->dev;
4256 struct drm_i915_private *dev_priv = dev->dev_private;
4257 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4258 int pipe = intel_crtc->pipe;
4259 int x = intel_crtc->cursor_x;
4260 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01004261 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004262 bool visible;
4263
4264 pos = 0;
4265
Chris Wilson6b383a72010-09-13 13:54:26 +01004266 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004267 base = intel_crtc->cursor_addr;
4268 if (x > (int) crtc->fb->width)
4269 base = 0;
4270
4271 if (y > (int) crtc->fb->height)
4272 base = 0;
4273 } else
4274 base = 0;
4275
4276 if (x < 0) {
4277 if (x + intel_crtc->cursor_width < 0)
4278 base = 0;
4279
4280 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
4281 x = -x;
4282 }
4283 pos |= x << CURSOR_X_SHIFT;
4284
4285 if (y < 0) {
4286 if (y + intel_crtc->cursor_height < 0)
4287 base = 0;
4288
4289 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
4290 y = -y;
4291 }
4292 pos |= y << CURSOR_Y_SHIFT;
4293
4294 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01004295 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004296 return;
4297
4298 I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01004299 if (IS_845G(dev) || IS_I865G(dev))
4300 i845_update_cursor(crtc, base);
4301 else
4302 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004303
4304 if (visible)
4305 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
4306}
4307
Jesse Barnes79e53942008-11-07 14:24:08 -08004308static int intel_crtc_cursor_set(struct drm_crtc *crtc,
4309 struct drm_file *file_priv,
4310 uint32_t handle,
4311 uint32_t width, uint32_t height)
4312{
4313 struct drm_device *dev = crtc->dev;
4314 struct drm_i915_private *dev_priv = dev->dev_private;
4315 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4316 struct drm_gem_object *bo;
4317 struct drm_i915_gem_object *obj_priv;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004318 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004319 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004320
Zhao Yakui28c97732009-10-09 11:39:41 +08004321 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08004322
4323 /* if we want to turn off the cursor ignore width and height */
4324 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004325 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004326 addr = 0;
4327 bo = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10004328 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004329 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08004330 }
4331
4332 /* Currently we only support 64x64 cursors */
4333 if (width != 64 || height != 64) {
4334 DRM_ERROR("we currently only support 64x64 cursors\n");
4335 return -EINVAL;
4336 }
4337
4338 bo = drm_gem_object_lookup(dev, file_priv, handle);
4339 if (!bo)
4340 return -ENOENT;
4341
Daniel Vetter23010e42010-03-08 13:35:02 +01004342 obj_priv = to_intel_bo(bo);
Jesse Barnes79e53942008-11-07 14:24:08 -08004343
4344 if (bo->size < width * height * 4) {
4345 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10004346 ret = -ENOMEM;
4347 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08004348 }
4349
Dave Airlie71acb5e2008-12-30 20:31:46 +10004350 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004351 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004352 if (!dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004353 ret = i915_gem_object_pin(bo, PAGE_SIZE);
4354 if (ret) {
4355 DRM_ERROR("failed to pin cursor bo\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004356 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004357 }
Chris Wilsone7b526b2010-06-02 08:30:48 +01004358
4359 ret = i915_gem_object_set_to_gtt_domain(bo, 0);
4360 if (ret) {
4361 DRM_ERROR("failed to move cursor bo into the GTT\n");
4362 goto fail_unpin;
4363 }
4364
Jesse Barnes79e53942008-11-07 14:24:08 -08004365 addr = obj_priv->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004366 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004367 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004368 ret = i915_gem_attach_phys_object(dev, bo,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004369 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
4370 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004371 if (ret) {
4372 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004373 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004374 }
4375 addr = obj_priv->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004376 }
4377
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004378 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04004379 I915_WRITE(CURSIZE, (height << 12) | width);
4380
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004381 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004382 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004383 if (dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004384 if (intel_crtc->cursor_bo != bo)
4385 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
4386 } else
4387 i915_gem_object_unpin(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004388 drm_gem_object_unreference(intel_crtc->cursor_bo);
4389 }
Jesse Barnes80824002009-09-10 15:28:06 -07004390
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004391 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004392
4393 intel_crtc->cursor_addr = addr;
4394 intel_crtc->cursor_bo = bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004395 intel_crtc->cursor_width = width;
4396 intel_crtc->cursor_height = height;
4397
Chris Wilson6b383a72010-09-13 13:54:26 +01004398 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004399
Jesse Barnes79e53942008-11-07 14:24:08 -08004400 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01004401fail_unpin:
4402 i915_gem_object_unpin(bo);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004403fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10004404 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00004405fail:
4406 drm_gem_object_unreference_unlocked(bo);
Dave Airlie34b8686e2009-01-15 14:03:07 +10004407 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004408}
4409
4410static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
4411{
Jesse Barnes79e53942008-11-07 14:24:08 -08004412 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004413
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004414 intel_crtc->cursor_x = x;
4415 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07004416
Chris Wilson6b383a72010-09-13 13:54:26 +01004417 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08004418
4419 return 0;
4420}
4421
4422/** Sets the color ramps on behalf of RandR */
4423void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
4424 u16 blue, int regno)
4425{
4426 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4427
4428 intel_crtc->lut_r[regno] = red >> 8;
4429 intel_crtc->lut_g[regno] = green >> 8;
4430 intel_crtc->lut_b[regno] = blue >> 8;
4431}
4432
Dave Airlieb8c00ac2009-10-06 13:54:01 +10004433void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
4434 u16 *blue, int regno)
4435{
4436 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4437
4438 *red = intel_crtc->lut_r[regno] << 8;
4439 *green = intel_crtc->lut_g[regno] << 8;
4440 *blue = intel_crtc->lut_b[regno] << 8;
4441}
4442
Jesse Barnes79e53942008-11-07 14:24:08 -08004443static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01004444 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08004445{
James Simmons72034252010-08-03 01:33:19 +01004446 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08004447 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004448
James Simmons72034252010-08-03 01:33:19 +01004449 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004450 intel_crtc->lut_r[i] = red[i] >> 8;
4451 intel_crtc->lut_g[i] = green[i] >> 8;
4452 intel_crtc->lut_b[i] = blue[i] >> 8;
4453 }
4454
4455 intel_crtc_load_lut(crtc);
4456}
4457
4458/**
4459 * Get a pipe with a simple mode set on it for doing load-based monitor
4460 * detection.
4461 *
4462 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07004463 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08004464 *
Eric Anholtc751ce42010-03-25 11:48:48 -07004465 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08004466 * configured for it. In the future, it could choose to temporarily disable
4467 * some outputs to free up a pipe for its use.
4468 *
4469 * \return crtc, or NULL if no pipes are available.
4470 */
4471
4472/* VESA 640x480x72Hz mode to set on the pipe */
4473static struct drm_display_mode load_detect_mode = {
4474 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
4475 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
4476};
4477
Eric Anholt21d40d32010-03-25 11:11:14 -07004478struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004479 struct drm_connector *connector,
Jesse Barnes79e53942008-11-07 14:24:08 -08004480 struct drm_display_mode *mode,
4481 int *dpms_mode)
4482{
4483 struct intel_crtc *intel_crtc;
4484 struct drm_crtc *possible_crtc;
4485 struct drm_crtc *supported_crtc =NULL;
Chris Wilson4ef69c72010-09-09 15:14:28 +01004486 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08004487 struct drm_crtc *crtc = NULL;
4488 struct drm_device *dev = encoder->dev;
4489 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4490 struct drm_crtc_helper_funcs *crtc_funcs;
4491 int i = -1;
4492
4493 /*
4494 * Algorithm gets a little messy:
4495 * - if the connector already has an assigned crtc, use it (but make
4496 * sure it's on first)
4497 * - try to find the first unused crtc that can drive this connector,
4498 * and use that if we find one
4499 * - if there are no unused crtcs available, try to use the first
4500 * one we found that supports the connector
4501 */
4502
4503 /* See if we already have a CRTC for this connector */
4504 if (encoder->crtc) {
4505 crtc = encoder->crtc;
4506 /* Make sure the crtc and connector are running */
4507 intel_crtc = to_intel_crtc(crtc);
4508 *dpms_mode = intel_crtc->dpms_mode;
4509 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4510 crtc_funcs = crtc->helper_private;
4511 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4512 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
4513 }
4514 return crtc;
4515 }
4516
4517 /* Find an unused one (if possible) */
4518 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
4519 i++;
4520 if (!(encoder->possible_crtcs & (1 << i)))
4521 continue;
4522 if (!possible_crtc->enabled) {
4523 crtc = possible_crtc;
4524 break;
4525 }
4526 if (!supported_crtc)
4527 supported_crtc = possible_crtc;
4528 }
4529
4530 /*
4531 * If we didn't find an unused CRTC, don't use any.
4532 */
4533 if (!crtc) {
4534 return NULL;
4535 }
4536
4537 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004538 connector->encoder = encoder;
Eric Anholt21d40d32010-03-25 11:11:14 -07004539 intel_encoder->load_detect_temp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004540
4541 intel_crtc = to_intel_crtc(crtc);
4542 *dpms_mode = intel_crtc->dpms_mode;
4543
4544 if (!crtc->enabled) {
4545 if (!mode)
4546 mode = &load_detect_mode;
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05004547 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08004548 } else {
4549 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4550 crtc_funcs = crtc->helper_private;
4551 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4552 }
4553
4554 /* Add this connector to the crtc */
4555 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
4556 encoder_funcs->commit(encoder);
4557 }
4558 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004559 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004560
4561 return crtc;
4562}
4563
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004564void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
4565 struct drm_connector *connector, int dpms_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08004566{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004567 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08004568 struct drm_device *dev = encoder->dev;
4569 struct drm_crtc *crtc = encoder->crtc;
4570 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4571 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
4572
Eric Anholt21d40d32010-03-25 11:11:14 -07004573 if (intel_encoder->load_detect_temp) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004574 encoder->crtc = NULL;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004575 connector->encoder = NULL;
Eric Anholt21d40d32010-03-25 11:11:14 -07004576 intel_encoder->load_detect_temp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004577 crtc->enabled = drm_helper_crtc_in_use(crtc);
4578 drm_helper_disable_unused_functions(dev);
4579 }
4580
Eric Anholtc751ce42010-03-25 11:48:48 -07004581 /* Switch crtc and encoder back off if necessary */
Jesse Barnes79e53942008-11-07 14:24:08 -08004582 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
4583 if (encoder->crtc == crtc)
4584 encoder_funcs->dpms(encoder, dpms_mode);
4585 crtc_funcs->dpms(crtc, dpms_mode);
4586 }
4587}
4588
4589/* Returns the clock of the currently programmed mode of the given pipe. */
4590static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
4591{
4592 struct drm_i915_private *dev_priv = dev->dev_private;
4593 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4594 int pipe = intel_crtc->pipe;
4595 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
4596 u32 fp;
4597 intel_clock_t clock;
4598
4599 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
4600 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
4601 else
4602 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
4603
4604 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004605 if (IS_PINEVIEW(dev)) {
4606 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
4607 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08004608 } else {
4609 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
4610 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
4611 }
4612
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004613 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004614 if (IS_PINEVIEW(dev))
4615 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
4616 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08004617 else
4618 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08004619 DPLL_FPA01_P1_POST_DIV_SHIFT);
4620
4621 switch (dpll & DPLL_MODE_MASK) {
4622 case DPLLB_MODE_DAC_SERIAL:
4623 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
4624 5 : 10;
4625 break;
4626 case DPLLB_MODE_LVDS:
4627 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
4628 7 : 14;
4629 break;
4630 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08004631 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08004632 "mode\n", (int)(dpll & DPLL_MODE_MASK));
4633 return 0;
4634 }
4635
4636 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08004637 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004638 } else {
4639 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
4640
4641 if (is_lvds) {
4642 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
4643 DPLL_FPA01_P1_POST_DIV_SHIFT);
4644 clock.p2 = 14;
4645
4646 if ((dpll & PLL_REF_INPUT_MASK) ==
4647 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
4648 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08004649 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004650 } else
Shaohua Li21778322009-02-23 15:19:16 +08004651 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004652 } else {
4653 if (dpll & PLL_P1_DIVIDE_BY_TWO)
4654 clock.p1 = 2;
4655 else {
4656 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
4657 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
4658 }
4659 if (dpll & PLL_P2_DIVIDE_BY_4)
4660 clock.p2 = 4;
4661 else
4662 clock.p2 = 2;
4663
Shaohua Li21778322009-02-23 15:19:16 +08004664 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004665 }
4666 }
4667
4668 /* XXX: It would be nice to validate the clocks, but we can't reuse
4669 * i830PllIsValid() because it relies on the xf86_config connector
4670 * configuration being accurate, which it isn't necessarily.
4671 */
4672
4673 return clock.dot;
4674}
4675
4676/** Returns the currently programmed mode of the given pipe. */
4677struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
4678 struct drm_crtc *crtc)
4679{
4680 struct drm_i915_private *dev_priv = dev->dev_private;
4681 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4682 int pipe = intel_crtc->pipe;
4683 struct drm_display_mode *mode;
4684 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
4685 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
4686 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
4687 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
4688
4689 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
4690 if (!mode)
4691 return NULL;
4692
4693 mode->clock = intel_crtc_clock_get(dev, crtc);
4694 mode->hdisplay = (htot & 0xffff) + 1;
4695 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
4696 mode->hsync_start = (hsync & 0xffff) + 1;
4697 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
4698 mode->vdisplay = (vtot & 0xffff) + 1;
4699 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
4700 mode->vsync_start = (vsync & 0xffff) + 1;
4701 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
4702
4703 drm_mode_set_name(mode);
4704 drm_mode_set_crtcinfo(mode, 0);
4705
4706 return mode;
4707}
4708
Jesse Barnes652c3932009-08-17 13:31:43 -07004709#define GPU_IDLE_TIMEOUT 500 /* ms */
4710
4711/* When this timer fires, we've been idle for awhile */
4712static void intel_gpu_idle_timer(unsigned long arg)
4713{
4714 struct drm_device *dev = (struct drm_device *)arg;
4715 drm_i915_private_t *dev_priv = dev->dev_private;
4716
Jesse Barnes652c3932009-08-17 13:31:43 -07004717 dev_priv->busy = false;
4718
Eric Anholt01dfba92009-09-06 15:18:53 -07004719 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004720}
4721
Jesse Barnes652c3932009-08-17 13:31:43 -07004722#define CRTC_IDLE_TIMEOUT 1000 /* ms */
4723
4724static void intel_crtc_idle_timer(unsigned long arg)
4725{
4726 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
4727 struct drm_crtc *crtc = &intel_crtc->base;
4728 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
4729
Jesse Barnes652c3932009-08-17 13:31:43 -07004730 intel_crtc->busy = false;
4731
Eric Anholt01dfba92009-09-06 15:18:53 -07004732 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004733}
4734
Daniel Vetter3dec0092010-08-20 21:40:52 +02004735static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07004736{
4737 struct drm_device *dev = crtc->dev;
4738 drm_i915_private_t *dev_priv = dev->dev_private;
4739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4740 int pipe = intel_crtc->pipe;
4741 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4742 int dpll = I915_READ(dpll_reg);
4743
Eric Anholtbad720f2009-10-22 16:11:14 -07004744 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004745 return;
4746
4747 if (!dev_priv->lvds_downclock_avail)
4748 return;
4749
4750 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004751 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004752
4753 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004754 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4755 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004756
4757 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
4758 I915_WRITE(dpll_reg, dpll);
4759 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004760 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004761 dpll = I915_READ(dpll_reg);
4762 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08004763 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004764
4765 /* ...and lock them again */
4766 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4767 }
4768
4769 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02004770 mod_timer(&intel_crtc->idle_timer, jiffies +
4771 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004772}
4773
4774static void intel_decrease_pllclock(struct drm_crtc *crtc)
4775{
4776 struct drm_device *dev = crtc->dev;
4777 drm_i915_private_t *dev_priv = dev->dev_private;
4778 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4779 int pipe = intel_crtc->pipe;
4780 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4781 int dpll = I915_READ(dpll_reg);
4782
Eric Anholtbad720f2009-10-22 16:11:14 -07004783 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004784 return;
4785
4786 if (!dev_priv->lvds_downclock_avail)
4787 return;
4788
4789 /*
4790 * Since this is called by a timer, we should never get here in
4791 * the manual case.
4792 */
4793 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004794 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004795
4796 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004797 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4798 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004799
4800 dpll |= DISPLAY_RATE_SELECT_FPA1;
4801 I915_WRITE(dpll_reg, dpll);
4802 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004803 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004804 dpll = I915_READ(dpll_reg);
4805 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08004806 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004807
4808 /* ...and lock them again */
4809 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4810 }
4811
4812}
4813
4814/**
4815 * intel_idle_update - adjust clocks for idleness
4816 * @work: work struct
4817 *
4818 * Either the GPU or display (or both) went idle. Check the busy status
4819 * here and adjust the CRTC and GPU clocks as necessary.
4820 */
4821static void intel_idle_update(struct work_struct *work)
4822{
4823 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
4824 idle_work);
4825 struct drm_device *dev = dev_priv->dev;
4826 struct drm_crtc *crtc;
4827 struct intel_crtc *intel_crtc;
Li Peng45ac22c2010-06-12 23:38:35 +08004828 int enabled = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004829
4830 if (!i915_powersave)
4831 return;
4832
4833 mutex_lock(&dev->struct_mutex);
4834
Jesse Barnes7648fa92010-05-20 14:28:11 -07004835 i915_update_gfx_val(dev_priv);
4836
Jesse Barnes652c3932009-08-17 13:31:43 -07004837 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4838 /* Skip inactive CRTCs */
4839 if (!crtc->fb)
4840 continue;
4841
Li Peng45ac22c2010-06-12 23:38:35 +08004842 enabled++;
Jesse Barnes652c3932009-08-17 13:31:43 -07004843 intel_crtc = to_intel_crtc(crtc);
4844 if (!intel_crtc->busy)
4845 intel_decrease_pllclock(crtc);
4846 }
4847
Li Peng45ac22c2010-06-12 23:38:35 +08004848 if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
4849 DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
4850 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4851 }
4852
Jesse Barnes652c3932009-08-17 13:31:43 -07004853 mutex_unlock(&dev->struct_mutex);
4854}
4855
4856/**
4857 * intel_mark_busy - mark the GPU and possibly the display busy
4858 * @dev: drm device
4859 * @obj: object we're operating on
4860 *
4861 * Callers can use this function to indicate that the GPU is busy processing
4862 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
4863 * buffer), we'll also mark the display as busy, so we know to increase its
4864 * clock frequency.
4865 */
4866void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
4867{
4868 drm_i915_private_t *dev_priv = dev->dev_private;
4869 struct drm_crtc *crtc = NULL;
4870 struct intel_framebuffer *intel_fb;
4871 struct intel_crtc *intel_crtc;
4872
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08004873 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4874 return;
4875
Li Peng060e6452010-02-10 01:54:24 +08004876 if (!dev_priv->busy) {
4877 if (IS_I945G(dev) || IS_I945GM(dev)) {
4878 u32 fw_blc_self;
Li Pengee980b82010-01-27 19:01:11 +08004879
Li Peng060e6452010-02-10 01:54:24 +08004880 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4881 fw_blc_self = I915_READ(FW_BLC_SELF);
4882 fw_blc_self &= ~FW_BLC_SELF_EN;
4883 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4884 }
Chris Wilson28cf7982009-11-30 01:08:56 +00004885 dev_priv->busy = true;
Li Peng060e6452010-02-10 01:54:24 +08004886 } else
Chris Wilson28cf7982009-11-30 01:08:56 +00004887 mod_timer(&dev_priv->idle_timer, jiffies +
4888 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004889
4890 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4891 if (!crtc->fb)
4892 continue;
4893
4894 intel_crtc = to_intel_crtc(crtc);
4895 intel_fb = to_intel_framebuffer(crtc->fb);
4896 if (intel_fb->obj == obj) {
4897 if (!intel_crtc->busy) {
Li Peng060e6452010-02-10 01:54:24 +08004898 if (IS_I945G(dev) || IS_I945GM(dev)) {
4899 u32 fw_blc_self;
4900
4901 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4902 fw_blc_self = I915_READ(FW_BLC_SELF);
4903 fw_blc_self &= ~FW_BLC_SELF_EN;
4904 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4905 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004906 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02004907 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07004908 intel_crtc->busy = true;
4909 } else {
4910 /* Busy -> busy, put off timer */
4911 mod_timer(&intel_crtc->idle_timer, jiffies +
4912 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
4913 }
4914 }
4915 }
4916}
4917
Jesse Barnes79e53942008-11-07 14:24:08 -08004918static void intel_crtc_destroy(struct drm_crtc *crtc)
4919{
4920 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02004921 struct drm_device *dev = crtc->dev;
4922 struct intel_unpin_work *work;
4923 unsigned long flags;
4924
4925 spin_lock_irqsave(&dev->event_lock, flags);
4926 work = intel_crtc->unpin_work;
4927 intel_crtc->unpin_work = NULL;
4928 spin_unlock_irqrestore(&dev->event_lock, flags);
4929
4930 if (work) {
4931 cancel_work_sync(&work->work);
4932 kfree(work);
4933 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004934
4935 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02004936
Jesse Barnes79e53942008-11-07 14:24:08 -08004937 kfree(intel_crtc);
4938}
4939
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004940static void intel_unpin_work_fn(struct work_struct *__work)
4941{
4942 struct intel_unpin_work *work =
4943 container_of(__work, struct intel_unpin_work, work);
4944
4945 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004946 i915_gem_object_unpin(work->old_fb_obj);
Jesse Barnes75dfca82010-02-10 15:09:44 -08004947 drm_gem_object_unreference(work->pending_flip_obj);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004948 drm_gem_object_unreference(work->old_fb_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004949 mutex_unlock(&work->dev->struct_mutex);
4950 kfree(work);
4951}
4952
Jesse Barnes1afe3e92010-03-26 10:35:20 -07004953static void do_intel_finish_page_flip(struct drm_device *dev,
4954 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004955{
4956 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004957 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4958 struct intel_unpin_work *work;
4959 struct drm_i915_gem_object *obj_priv;
4960 struct drm_pending_vblank_event *e;
4961 struct timeval now;
4962 unsigned long flags;
4963
4964 /* Ignore early vblank irqs */
4965 if (intel_crtc == NULL)
4966 return;
4967
4968 spin_lock_irqsave(&dev->event_lock, flags);
4969 work = intel_crtc->unpin_work;
4970 if (work == NULL || !work->pending) {
4971 spin_unlock_irqrestore(&dev->event_lock, flags);
4972 return;
4973 }
4974
4975 intel_crtc->unpin_work = NULL;
4976 drm_vblank_put(dev, intel_crtc->pipe);
4977
4978 if (work->event) {
4979 e = work->event;
4980 do_gettimeofday(&now);
4981 e->event.sequence = drm_vblank_count(dev, intel_crtc->pipe);
4982 e->event.tv_sec = now.tv_sec;
4983 e->event.tv_usec = now.tv_usec;
4984 list_add_tail(&e->base.link,
4985 &e->base.file_priv->event_list);
4986 wake_up_interruptible(&e->base.file_priv->event_wait);
4987 }
4988
4989 spin_unlock_irqrestore(&dev->event_lock, flags);
4990
Daniel Vetter23010e42010-03-08 13:35:02 +01004991 obj_priv = to_intel_bo(work->pending_flip_obj);
Jesse Barnesde3f4402010-01-14 13:18:02 -08004992
4993 /* Initial scanout buffer will have a 0 pending flip count */
Chris Wilsone59f2ba2010-10-07 17:28:15 +01004994 atomic_clear_mask(1 << intel_crtc->plane,
4995 &obj_priv->pending_flip.counter);
4996 if (atomic_read(&obj_priv->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004997 wake_up(&dev_priv->pending_flip_queue);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004998 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07004999
5000 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005001}
5002
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005003void intel_finish_page_flip(struct drm_device *dev, int pipe)
5004{
5005 drm_i915_private_t *dev_priv = dev->dev_private;
5006 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
5007
5008 do_intel_finish_page_flip(dev, crtc);
5009}
5010
5011void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
5012{
5013 drm_i915_private_t *dev_priv = dev->dev_private;
5014 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
5015
5016 do_intel_finish_page_flip(dev, crtc);
5017}
5018
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005019void intel_prepare_page_flip(struct drm_device *dev, int plane)
5020{
5021 drm_i915_private_t *dev_priv = dev->dev_private;
5022 struct intel_crtc *intel_crtc =
5023 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
5024 unsigned long flags;
5025
5026 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005027 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005028 if ((++intel_crtc->unpin_work->pending) > 1)
5029 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08005030 } else {
5031 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
5032 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005033 spin_unlock_irqrestore(&dev->event_lock, flags);
5034}
5035
5036static int intel_crtc_page_flip(struct drm_crtc *crtc,
5037 struct drm_framebuffer *fb,
5038 struct drm_pending_vblank_event *event)
5039{
5040 struct drm_device *dev = crtc->dev;
5041 struct drm_i915_private *dev_priv = dev->dev_private;
5042 struct intel_framebuffer *intel_fb;
5043 struct drm_i915_gem_object *obj_priv;
5044 struct drm_gem_object *obj;
5045 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5046 struct intel_unpin_work *work;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005047 unsigned long flags, offset;
Chris Wilson52e68632010-08-08 10:15:59 +01005048 int pipe = intel_crtc->pipe;
Chris Wilson20f0cd52010-09-23 11:00:38 +01005049 u32 pf, pipesrc;
Chris Wilson52e68632010-08-08 10:15:59 +01005050 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005051
5052 work = kzalloc(sizeof *work, GFP_KERNEL);
5053 if (work == NULL)
5054 return -ENOMEM;
5055
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005056 work->event = event;
5057 work->dev = crtc->dev;
5058 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005059 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005060 INIT_WORK(&work->work, intel_unpin_work_fn);
5061
5062 /* We borrow the event spin lock for protecting unpin_work */
5063 spin_lock_irqsave(&dev->event_lock, flags);
5064 if (intel_crtc->unpin_work) {
5065 spin_unlock_irqrestore(&dev->event_lock, flags);
5066 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01005067
5068 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005069 return -EBUSY;
5070 }
5071 intel_crtc->unpin_work = work;
5072 spin_unlock_irqrestore(&dev->event_lock, flags);
5073
5074 intel_fb = to_intel_framebuffer(fb);
5075 obj = intel_fb->obj;
5076
Chris Wilson468f0b42010-05-27 13:18:13 +01005077 mutex_lock(&dev->struct_mutex);
Chris Wilson48b956c2010-09-14 12:50:34 +01005078 ret = intel_pin_and_fence_fb_obj(dev, obj, true);
Chris Wilson96b099f2010-06-07 14:03:04 +01005079 if (ret)
5080 goto cleanup_work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005081
Jesse Barnes75dfca82010-02-10 15:09:44 -08005082 /* Reference the objects for the scheduled work. */
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005083 drm_gem_object_reference(work->old_fb_obj);
Jesse Barnes75dfca82010-02-10 15:09:44 -08005084 drm_gem_object_reference(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005085
5086 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01005087
5088 ret = drm_vblank_get(dev, intel_crtc->pipe);
5089 if (ret)
5090 goto cleanup_objs;
5091
Daniel Vetter23010e42010-03-08 13:35:02 +01005092 obj_priv = to_intel_bo(obj);
Chris Wilsone59f2ba2010-10-07 17:28:15 +01005093 atomic_add(1 << intel_crtc->plane, &obj_priv->pending_flip);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005094 work->pending_flip_obj = obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005095
Chris Wilsonc7f9f9a2010-09-19 15:05:13 +01005096 if (IS_GEN3(dev) || IS_GEN2(dev)) {
5097 u32 flip_mask;
5098
5099 /* Can't queue multiple flips, so wait for the previous
5100 * one to finish before executing the next.
5101 */
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005102 BEGIN_LP_RING(2);
Chris Wilsonc7f9f9a2010-09-19 15:05:13 +01005103 if (intel_crtc->plane)
5104 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
5105 else
5106 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
5107 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
5108 OUT_RING(MI_NOOP);
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005109 ADVANCE_LP_RING();
5110 }
Jesse Barnes83f7fd02010-04-05 14:03:51 -07005111
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005112 work->enable_stall_check = true;
5113
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005114 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Chris Wilson52e68632010-08-08 10:15:59 +01005115 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005116
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005117 BEGIN_LP_RING(4);
Chris Wilson52e68632010-08-08 10:15:59 +01005118 switch(INTEL_INFO(dev)->gen) {
5119 case 2:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005120 OUT_RING(MI_DISPLAY_FLIP |
5121 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5122 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005123 OUT_RING(obj_priv->gtt_offset + offset);
5124 OUT_RING(MI_NOOP);
5125 break;
5126
5127 case 3:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005128 OUT_RING(MI_DISPLAY_FLIP_I915 |
5129 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5130 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005131 OUT_RING(obj_priv->gtt_offset + offset);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005132 OUT_RING(MI_NOOP);
Chris Wilson52e68632010-08-08 10:15:59 +01005133 break;
5134
5135 case 4:
5136 case 5:
5137 /* i965+ uses the linear or tiled offsets from the
5138 * Display Registers (which do not change across a page-flip)
5139 * so we need only reprogram the base address.
5140 */
Daniel Vetter69d0b962010-08-04 21:22:09 +02005141 OUT_RING(MI_DISPLAY_FLIP |
5142 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5143 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005144 OUT_RING(obj_priv->gtt_offset | obj_priv->tiling_mode);
5145
5146 /* XXX Enabling the panel-fitter across page-flip is so far
5147 * untested on non-native modes, so ignore it for now.
5148 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5149 */
5150 pf = 0;
5151 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5152 OUT_RING(pf | pipesrc);
5153 break;
5154
5155 case 6:
5156 OUT_RING(MI_DISPLAY_FLIP |
5157 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5158 OUT_RING(fb->pitch | obj_priv->tiling_mode);
5159 OUT_RING(obj_priv->gtt_offset);
5160
5161 pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5162 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5163 OUT_RING(pf | pipesrc);
5164 break;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005165 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005166 ADVANCE_LP_RING();
5167
5168 mutex_unlock(&dev->struct_mutex);
5169
Jesse Barnese5510fa2010-07-01 16:48:37 -07005170 trace_i915_flip_request(intel_crtc->plane, obj);
5171
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005172 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01005173
5174cleanup_objs:
5175 drm_gem_object_unreference(work->old_fb_obj);
5176 drm_gem_object_unreference(obj);
5177cleanup_work:
5178 mutex_unlock(&dev->struct_mutex);
5179
5180 spin_lock_irqsave(&dev->event_lock, flags);
5181 intel_crtc->unpin_work = NULL;
5182 spin_unlock_irqrestore(&dev->event_lock, flags);
5183
5184 kfree(work);
5185
5186 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005187}
5188
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07005189static struct drm_crtc_helper_funcs intel_helper_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005190 .dpms = intel_crtc_dpms,
5191 .mode_fixup = intel_crtc_mode_fixup,
5192 .mode_set = intel_crtc_mode_set,
5193 .mode_set_base = intel_pipe_set_base,
Jesse Barnes81255562010-08-02 12:07:50 -07005194 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Dave Airlie068143d2009-10-05 09:58:02 +10005195 .load_lut = intel_crtc_load_lut,
Chris Wilsoncdd59982010-09-08 16:30:16 +01005196 .disable = intel_crtc_disable,
Jesse Barnes79e53942008-11-07 14:24:08 -08005197};
5198
5199static const struct drm_crtc_funcs intel_crtc_funcs = {
5200 .cursor_set = intel_crtc_cursor_set,
5201 .cursor_move = intel_crtc_cursor_move,
5202 .gamma_set = intel_crtc_gamma_set,
5203 .set_config = drm_crtc_helper_set_config,
5204 .destroy = intel_crtc_destroy,
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005205 .page_flip = intel_crtc_page_flip,
Jesse Barnes79e53942008-11-07 14:24:08 -08005206};
5207
5208
Hannes Ederb358d0a2008-12-18 21:18:47 +01005209static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08005210{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005211 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005212 struct intel_crtc *intel_crtc;
5213 int i;
5214
5215 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
5216 if (intel_crtc == NULL)
5217 return;
5218
5219 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
5220
5221 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08005222 for (i = 0; i < 256; i++) {
5223 intel_crtc->lut_r[i] = i;
5224 intel_crtc->lut_g[i] = i;
5225 intel_crtc->lut_b[i] = i;
5226 }
5227
Jesse Barnes80824002009-09-10 15:28:06 -07005228 /* Swap pipes & planes for FBC on pre-965 */
5229 intel_crtc->pipe = pipe;
5230 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01005231 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005232 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01005233 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005234 }
5235
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005236 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
5237 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
5238 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
5239 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
5240
Jesse Barnes79e53942008-11-07 14:24:08 -08005241 intel_crtc->cursor_addr = 0;
Chris Wilson032d2a02010-09-06 16:17:22 +01005242 intel_crtc->dpms_mode = -1;
Chris Wilsone65d9302010-09-13 16:58:39 +01005243 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07005244
5245 if (HAS_PCH_SPLIT(dev)) {
5246 intel_helper_funcs.prepare = ironlake_crtc_prepare;
5247 intel_helper_funcs.commit = ironlake_crtc_commit;
5248 } else {
5249 intel_helper_funcs.prepare = i9xx_crtc_prepare;
5250 intel_helper_funcs.commit = i9xx_crtc_commit;
5251 }
5252
Jesse Barnes79e53942008-11-07 14:24:08 -08005253 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
5254
Jesse Barnes652c3932009-08-17 13:31:43 -07005255 intel_crtc->busy = false;
5256
5257 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
5258 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005259}
5260
Carl Worth08d7b3d2009-04-29 14:43:54 -07005261int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
5262 struct drm_file *file_priv)
5263{
5264 drm_i915_private_t *dev_priv = dev->dev_private;
5265 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02005266 struct drm_mode_object *drmmode_obj;
5267 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005268
5269 if (!dev_priv) {
5270 DRM_ERROR("called with no initialization\n");
5271 return -EINVAL;
5272 }
5273
Daniel Vetterc05422d2009-08-11 16:05:30 +02005274 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
5275 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07005276
Daniel Vetterc05422d2009-08-11 16:05:30 +02005277 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07005278 DRM_ERROR("no such CRTC id\n");
5279 return -EINVAL;
5280 }
5281
Daniel Vetterc05422d2009-08-11 16:05:30 +02005282 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
5283 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005284
Daniel Vetterc05422d2009-08-11 16:05:30 +02005285 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005286}
5287
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005288static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005289{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005290 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005291 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005292 int entry = 0;
5293
Chris Wilson4ef69c72010-09-09 15:14:28 +01005294 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5295 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005296 index_mask |= (1 << entry);
5297 entry++;
5298 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01005299
Jesse Barnes79e53942008-11-07 14:24:08 -08005300 return index_mask;
5301}
5302
Jesse Barnes79e53942008-11-07 14:24:08 -08005303static void intel_setup_outputs(struct drm_device *dev)
5304{
Eric Anholt725e30a2009-01-22 13:01:02 -08005305 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005306 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005307 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005308
Zhenyu Wang541998a2009-06-05 15:38:44 +08005309 if (IS_MOBILE(dev) && !IS_I830(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005310 intel_lvds_init(dev);
5311
Eric Anholtbad720f2009-10-22 16:11:14 -07005312 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005313 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005314
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005315 if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
5316 intel_dp_init(dev, DP_A);
5317
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005318 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5319 intel_dp_init(dev, PCH_DP_D);
5320 }
5321
5322 intel_crt_init(dev);
5323
5324 if (HAS_PCH_SPLIT(dev)) {
5325 int found;
5326
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005327 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08005328 /* PCH SDVOB multiplex with HDMIB */
5329 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005330 if (!found)
5331 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005332 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
5333 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005334 }
5335
5336 if (I915_READ(HDMIC) & PORT_DETECTED)
5337 intel_hdmi_init(dev, HDMIC);
5338
5339 if (I915_READ(HDMID) & PORT_DETECTED)
5340 intel_hdmi_init(dev, HDMID);
5341
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005342 if (I915_READ(PCH_DP_C) & DP_DETECTED)
5343 intel_dp_init(dev, PCH_DP_C);
5344
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005345 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005346 intel_dp_init(dev, PCH_DP_D);
5347
Zhenyu Wang103a1962009-11-27 11:44:36 +08005348 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08005349 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08005350
Eric Anholt725e30a2009-01-22 13:01:02 -08005351 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005352 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005353 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005354 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
5355 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005356 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005357 }
Ma Ling27185ae2009-08-24 13:50:23 +08005358
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005359 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
5360 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005361 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005362 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005363 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005364
5365 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005366
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005367 if (I915_READ(SDVOB) & SDVO_DETECTED) {
5368 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005369 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005370 }
Ma Ling27185ae2009-08-24 13:50:23 +08005371
5372 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
5373
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005374 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
5375 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005376 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005377 }
5378 if (SUPPORTS_INTEGRATED_DP(dev)) {
5379 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005380 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005381 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005382 }
Ma Ling27185ae2009-08-24 13:50:23 +08005383
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005384 if (SUPPORTS_INTEGRATED_DP(dev) &&
5385 (I915_READ(DP_D) & DP_DETECTED)) {
5386 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005387 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005388 }
Eric Anholtbad720f2009-10-22 16:11:14 -07005389 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005390 intel_dvo_init(dev);
5391
Zhenyu Wang103a1962009-11-27 11:44:36 +08005392 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005393 intel_tv_init(dev);
5394
Chris Wilson4ef69c72010-09-09 15:14:28 +01005395 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5396 encoder->base.possible_crtcs = encoder->crtc_mask;
5397 encoder->base.possible_clones =
5398 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08005399 }
5400}
5401
5402static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
5403{
5404 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005405
5406 drm_framebuffer_cleanup(fb);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005407 drm_gem_object_unreference_unlocked(intel_fb->obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005408
5409 kfree(intel_fb);
5410}
5411
5412static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
5413 struct drm_file *file_priv,
5414 unsigned int *handle)
5415{
5416 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
5417 struct drm_gem_object *object = intel_fb->obj;
5418
5419 return drm_gem_handle_create(file_priv, object, handle);
5420}
5421
5422static const struct drm_framebuffer_funcs intel_fb_funcs = {
5423 .destroy = intel_user_framebuffer_destroy,
5424 .create_handle = intel_user_framebuffer_create_handle,
5425};
5426
Dave Airlie38651672010-03-30 05:34:13 +00005427int intel_framebuffer_init(struct drm_device *dev,
5428 struct intel_framebuffer *intel_fb,
5429 struct drm_mode_fb_cmd *mode_cmd,
5430 struct drm_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08005431{
Chris Wilson57cd6502010-08-08 12:34:44 +01005432 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005433 int ret;
5434
Chris Wilson57cd6502010-08-08 12:34:44 +01005435 if (obj_priv->tiling_mode == I915_TILING_Y)
5436 return -EINVAL;
5437
5438 if (mode_cmd->pitch & 63)
5439 return -EINVAL;
5440
5441 switch (mode_cmd->bpp) {
5442 case 8:
5443 case 16:
5444 case 24:
5445 case 32:
5446 break;
5447 default:
5448 return -EINVAL;
5449 }
5450
Jesse Barnes79e53942008-11-07 14:24:08 -08005451 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
5452 if (ret) {
5453 DRM_ERROR("framebuffer init failed %d\n", ret);
5454 return ret;
5455 }
5456
5457 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08005458 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08005459 return 0;
5460}
5461
Jesse Barnes79e53942008-11-07 14:24:08 -08005462static struct drm_framebuffer *
5463intel_user_framebuffer_create(struct drm_device *dev,
5464 struct drm_file *filp,
5465 struct drm_mode_fb_cmd *mode_cmd)
5466{
5467 struct drm_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00005468 struct intel_framebuffer *intel_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005469 int ret;
5470
5471 obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
5472 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005473 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08005474
Dave Airlie38651672010-03-30 05:34:13 +00005475 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5476 if (!intel_fb)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005477 return ERR_PTR(-ENOMEM);
Dave Airlie38651672010-03-30 05:34:13 +00005478
5479 ret = intel_framebuffer_init(dev, intel_fb,
5480 mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005481 if (ret) {
Luca Barbieribc9025b2010-02-09 05:49:12 +00005482 drm_gem_object_unreference_unlocked(obj);
Dave Airlie38651672010-03-30 05:34:13 +00005483 kfree(intel_fb);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005484 return ERR_PTR(ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08005485 }
5486
Dave Airlie38651672010-03-30 05:34:13 +00005487 return &intel_fb->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005488}
5489
Jesse Barnes79e53942008-11-07 14:24:08 -08005490static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005491 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00005492 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08005493};
5494
Chris Wilson9ea8d052010-01-04 18:57:56 +00005495static struct drm_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005496intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00005497{
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005498 struct drm_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005499 int ret;
5500
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005501 ctx = i915_gem_alloc_object(dev, 4096);
5502 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005503 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
5504 return NULL;
5505 }
5506
5507 mutex_lock(&dev->struct_mutex);
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005508 ret = i915_gem_object_pin(ctx, 4096);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005509 if (ret) {
5510 DRM_ERROR("failed to pin power context: %d\n", ret);
5511 goto err_unref;
5512 }
5513
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005514 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005515 if (ret) {
5516 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
5517 goto err_unpin;
5518 }
5519 mutex_unlock(&dev->struct_mutex);
5520
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005521 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005522
5523err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005524 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005525err_unref:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005526 drm_gem_object_unreference(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005527 mutex_unlock(&dev->struct_mutex);
5528 return NULL;
5529}
5530
Jesse Barnes7648fa92010-05-20 14:28:11 -07005531bool ironlake_set_drps(struct drm_device *dev, u8 val)
5532{
5533 struct drm_i915_private *dev_priv = dev->dev_private;
5534 u16 rgvswctl;
5535
5536 rgvswctl = I915_READ16(MEMSWCTL);
5537 if (rgvswctl & MEMCTL_CMD_STS) {
5538 DRM_DEBUG("gpu busy, RCS change rejected\n");
5539 return false; /* still busy with another command */
5540 }
5541
5542 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5543 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5544 I915_WRITE16(MEMSWCTL, rgvswctl);
5545 POSTING_READ16(MEMSWCTL);
5546
5547 rgvswctl |= MEMCTL_CMD_STS;
5548 I915_WRITE16(MEMSWCTL, rgvswctl);
5549
5550 return true;
5551}
5552
Jesse Barnesf97108d2010-01-29 11:27:07 -08005553void ironlake_enable_drps(struct drm_device *dev)
5554{
5555 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005556 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005557 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005558
Jesse Barnesea056c12010-09-10 10:02:13 -07005559 /* Enable temp reporting */
5560 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
5561 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
5562
Jesse Barnesf97108d2010-01-29 11:27:07 -08005563 /* 100ms RC evaluation intervals */
5564 I915_WRITE(RCUPEI, 100000);
5565 I915_WRITE(RCDNEI, 100000);
5566
5567 /* Set max/min thresholds to 90ms and 80ms respectively */
5568 I915_WRITE(RCBMAXAVG, 90000);
5569 I915_WRITE(RCBMINAVG, 80000);
5570
5571 I915_WRITE(MEMIHYST, 1);
5572
5573 /* Set up min, max, and cur for interrupt handling */
5574 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5575 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5576 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5577 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005578 fstart = fmax;
5579
Jesse Barnesf97108d2010-01-29 11:27:07 -08005580 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
5581 PXVFREQ_PX_SHIFT;
5582
Jesse Barnes7648fa92010-05-20 14:28:11 -07005583 dev_priv->fmax = fstart; /* IPS callback will increase this */
5584 dev_priv->fstart = fstart;
5585
5586 dev_priv->max_delay = fmax;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005587 dev_priv->min_delay = fmin;
5588 dev_priv->cur_delay = fstart;
5589
Jesse Barnes7648fa92010-05-20 14:28:11 -07005590 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n", fmax, fmin,
5591 fstart);
5592
Jesse Barnesf97108d2010-01-29 11:27:07 -08005593 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5594
5595 /*
5596 * Interrupts will be enabled in ironlake_irq_postinstall
5597 */
5598
5599 I915_WRITE(VIDSTART, vstart);
5600 POSTING_READ(VIDSTART);
5601
5602 rgvmodectl |= MEMMODE_SWMODE_EN;
5603 I915_WRITE(MEMMODECTL, rgvmodectl);
5604
Chris Wilson481b6af2010-08-23 17:43:35 +01005605 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01005606 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08005607 msleep(1);
5608
Jesse Barnes7648fa92010-05-20 14:28:11 -07005609 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005610
Jesse Barnes7648fa92010-05-20 14:28:11 -07005611 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
5612 I915_READ(0x112e0);
5613 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
5614 dev_priv->last_count2 = I915_READ(0x112f4);
5615 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005616}
5617
5618void ironlake_disable_drps(struct drm_device *dev)
5619{
5620 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005621 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005622
5623 /* Ack interrupts, disable EFC interrupt */
5624 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5625 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5626 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5627 I915_WRITE(DEIIR, DE_PCU_EVENT);
5628 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5629
5630 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07005631 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005632 msleep(1);
5633 rgvswctl |= MEMCTL_CMD_STS;
5634 I915_WRITE(MEMSWCTL, rgvswctl);
5635 msleep(1);
5636
5637}
5638
Jesse Barnes7648fa92010-05-20 14:28:11 -07005639static unsigned long intel_pxfreq(u32 vidfreq)
5640{
5641 unsigned long freq;
5642 int div = (vidfreq & 0x3f0000) >> 16;
5643 int post = (vidfreq & 0x3000) >> 12;
5644 int pre = (vidfreq & 0x7);
5645
5646 if (!pre)
5647 return 0;
5648
5649 freq = ((div * 133333) / ((1<<post) * pre));
5650
5651 return freq;
5652}
5653
5654void intel_init_emon(struct drm_device *dev)
5655{
5656 struct drm_i915_private *dev_priv = dev->dev_private;
5657 u32 lcfuse;
5658 u8 pxw[16];
5659 int i;
5660
5661 /* Disable to program */
5662 I915_WRITE(ECR, 0);
5663 POSTING_READ(ECR);
5664
5665 /* Program energy weights for various events */
5666 I915_WRITE(SDEW, 0x15040d00);
5667 I915_WRITE(CSIEW0, 0x007f0000);
5668 I915_WRITE(CSIEW1, 0x1e220004);
5669 I915_WRITE(CSIEW2, 0x04000004);
5670
5671 for (i = 0; i < 5; i++)
5672 I915_WRITE(PEW + (i * 4), 0);
5673 for (i = 0; i < 3; i++)
5674 I915_WRITE(DEW + (i * 4), 0);
5675
5676 /* Program P-state weights to account for frequency power adjustment */
5677 for (i = 0; i < 16; i++) {
5678 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5679 unsigned long freq = intel_pxfreq(pxvidfreq);
5680 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5681 PXVFREQ_PX_SHIFT;
5682 unsigned long val;
5683
5684 val = vid * vid;
5685 val *= (freq / 1000);
5686 val *= 255;
5687 val /= (127*127*900);
5688 if (val > 0xff)
5689 DRM_ERROR("bad pxval: %ld\n", val);
5690 pxw[i] = val;
5691 }
5692 /* Render standby states get 0 weight */
5693 pxw[14] = 0;
5694 pxw[15] = 0;
5695
5696 for (i = 0; i < 4; i++) {
5697 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5698 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5699 I915_WRITE(PXW + (i * 4), val);
5700 }
5701
5702 /* Adjust magic regs to magic values (more experimental results) */
5703 I915_WRITE(OGW0, 0);
5704 I915_WRITE(OGW1, 0);
5705 I915_WRITE(EG0, 0x00007f00);
5706 I915_WRITE(EG1, 0x0000000e);
5707 I915_WRITE(EG2, 0x000e0000);
5708 I915_WRITE(EG3, 0x68000300);
5709 I915_WRITE(EG4, 0x42000000);
5710 I915_WRITE(EG5, 0x00140031);
5711 I915_WRITE(EG6, 0);
5712 I915_WRITE(EG7, 0);
5713
5714 for (i = 0; i < 8; i++)
5715 I915_WRITE(PXWL + (i * 4), 0);
5716
5717 /* Enable PMON + select events */
5718 I915_WRITE(ECR, 0x80000019);
5719
5720 lcfuse = I915_READ(LCFUSE02);
5721
5722 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
5723}
5724
Jesse Barnes652c3932009-08-17 13:31:43 -07005725void intel_init_clock_gating(struct drm_device *dev)
5726{
5727 struct drm_i915_private *dev_priv = dev->dev_private;
5728
5729 /*
5730 * Disable clock gating reported to work incorrectly according to the
5731 * specs, but enable as much else as we can.
5732 */
Eric Anholtbad720f2009-10-22 16:11:14 -07005733 if (HAS_PCH_SPLIT(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07005734 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
5735
5736 if (IS_IRONLAKE(dev)) {
5737 /* Required for FBC */
5738 dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
5739 /* Required for CxSR */
5740 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
5741
5742 I915_WRITE(PCH_3DCGDIS0,
5743 MARIUNIT_CLOCK_GATE_DISABLE |
5744 SVSMUNIT_CLOCK_GATE_DISABLE);
5745 }
5746
5747 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005748
5749 /*
Jesse Barnes382b0932010-10-07 16:01:25 -07005750 * On Ibex Peak and Cougar Point, we need to disable clock
5751 * gating for the panel power sequencer or it will fail to
5752 * start up when no ports are active.
5753 */
5754 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
5755
5756 /*
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005757 * According to the spec the following bits should be set in
5758 * order to enable memory self-refresh
5759 * The bit 22/21 of 0x42004
5760 * The bit 5 of 0x42020
5761 * The bit 15 of 0x45000
5762 */
5763 if (IS_IRONLAKE(dev)) {
5764 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5765 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5766 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
5767 I915_WRITE(ILK_DSPCLK_GATE,
5768 (I915_READ(ILK_DSPCLK_GATE) |
5769 ILK_DPARB_CLK_GATE));
5770 I915_WRITE(DISP_ARB_CTL,
5771 (I915_READ(DISP_ARB_CTL) |
5772 DISP_FBC_WM_DIS));
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005773 I915_WRITE(WM3_LP_ILK, 0);
5774 I915_WRITE(WM2_LP_ILK, 0);
5775 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005776 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005777 /*
5778 * Based on the document from hardware guys the following bits
5779 * should be set unconditionally in order to enable FBC.
5780 * The bit 22 of 0x42000
5781 * The bit 22 of 0x42004
5782 * The bit 7,8,9 of 0x42020.
5783 */
5784 if (IS_IRONLAKE_M(dev)) {
5785 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5786 I915_READ(ILK_DISPLAY_CHICKEN1) |
5787 ILK_FBCQ_DIS);
5788 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5789 I915_READ(ILK_DISPLAY_CHICKEN2) |
5790 ILK_DPARB_GATE);
5791 I915_WRITE(ILK_DSPCLK_GATE,
5792 I915_READ(ILK_DSPCLK_GATE) |
5793 ILK_DPFC_DIS1 |
5794 ILK_DPFC_DIS2 |
5795 ILK_CLK_FBC);
5796 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005797 return;
Zhenyu Wangc03342f2009-09-29 11:01:23 +08005798 } else if (IS_G4X(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005799 uint32_t dspclk_gate;
5800 I915_WRITE(RENCLK_GATE_D1, 0);
5801 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5802 GS_UNIT_CLOCK_GATE_DISABLE |
5803 CL_UNIT_CLOCK_GATE_DISABLE);
5804 I915_WRITE(RAMCLK_GATE_D, 0);
5805 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5806 OVRUNIT_CLOCK_GATE_DISABLE |
5807 OVCUNIT_CLOCK_GATE_DISABLE;
5808 if (IS_GM45(dev))
5809 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5810 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005811 } else if (IS_CRESTLINE(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005812 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5813 I915_WRITE(RENCLK_GATE_D2, 0);
5814 I915_WRITE(DSPCLK_GATE_D, 0);
5815 I915_WRITE(RAMCLK_GATE_D, 0);
5816 I915_WRITE16(DEUC, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005817 } else if (IS_BROADWATER(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005818 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5819 I965_RCC_CLOCK_GATE_DISABLE |
5820 I965_RCPB_CLOCK_GATE_DISABLE |
5821 I965_ISC_CLOCK_GATE_DISABLE |
5822 I965_FBC_CLOCK_GATE_DISABLE);
5823 I915_WRITE(RENCLK_GATE_D2, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005824 } else if (IS_GEN3(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005825 u32 dstate = I915_READ(D_STATE);
5826
5827 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5828 DSTATE_DOT_CLOCK_GATING;
5829 I915_WRITE(D_STATE, dstate);
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005830 } else if (IS_I85X(dev) || IS_I865G(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005831 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
5832 } else if (IS_I830(dev)) {
5833 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
5834 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005835
5836 /*
5837 * GPU can automatically power down the render unit if given a page
5838 * to save state.
5839 */
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005840 if (IS_IRONLAKE_M(dev)) {
5841 if (dev_priv->renderctx == NULL)
5842 dev_priv->renderctx = intel_alloc_context_page(dev);
5843 if (dev_priv->renderctx) {
5844 struct drm_i915_gem_object *obj_priv;
5845 obj_priv = to_intel_bo(dev_priv->renderctx);
5846 if (obj_priv) {
5847 BEGIN_LP_RING(4);
5848 OUT_RING(MI_SET_CONTEXT);
5849 OUT_RING(obj_priv->gtt_offset |
5850 MI_MM_SPACE_GTT |
5851 MI_SAVE_EXT_STATE_EN |
5852 MI_RESTORE_EXT_STATE_EN |
5853 MI_RESTORE_INHIBIT);
5854 OUT_RING(MI_NOOP);
5855 OUT_RING(MI_FLUSH);
5856 ADVANCE_LP_RING();
5857 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005858 } else
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005859 DRM_DEBUG_KMS("Failed to allocate render context."
Chris Wilsonbc416062010-09-07 21:51:02 +01005860 "Disable RC6\n");
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005861 }
5862
Andrew Lutomirski1d3c36ad2009-12-21 10:10:22 -05005863 if (I915_HAS_RC6(dev) && drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005864 struct drm_i915_gem_object *obj_priv = NULL;
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005865
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005866 if (dev_priv->pwrctx) {
Daniel Vetter23010e42010-03-08 13:35:02 +01005867 obj_priv = to_intel_bo(dev_priv->pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005868 } else {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005869 struct drm_gem_object *pwrctx;
5870
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005871 pwrctx = intel_alloc_context_page(dev);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005872 if (pwrctx) {
5873 dev_priv->pwrctx = pwrctx;
Daniel Vetter23010e42010-03-08 13:35:02 +01005874 obj_priv = to_intel_bo(pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005875 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005876 }
5877
Chris Wilson9ea8d052010-01-04 18:57:56 +00005878 if (obj_priv) {
5879 I915_WRITE(PWRCTXA, obj_priv->gtt_offset | PWRCTX_EN);
5880 I915_WRITE(MCHBAR_RENDER_STANDBY,
5881 I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
5882 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005883 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005884}
5885
Jesse Barnese70236a2009-09-21 10:42:27 -07005886/* Set up chip specific display functions */
5887static void intel_init_display(struct drm_device *dev)
5888{
5889 struct drm_i915_private *dev_priv = dev->dev_private;
5890
5891 /* We always want a DPMS function */
Eric Anholtbad720f2009-10-22 16:11:14 -07005892 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005893 dev_priv->display.dpms = ironlake_crtc_dpms;
Jesse Barnese70236a2009-09-21 10:42:27 -07005894 else
5895 dev_priv->display.dpms = i9xx_crtc_dpms;
5896
Adam Jacksonee5382a2010-04-23 11:17:39 -04005897 if (I915_HAS_FBC(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005898 if (IS_IRONLAKE_M(dev)) {
5899 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
5900 dev_priv->display.enable_fbc = ironlake_enable_fbc;
5901 dev_priv->display.disable_fbc = ironlake_disable_fbc;
5902 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07005903 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
5904 dev_priv->display.enable_fbc = g4x_enable_fbc;
5905 dev_priv->display.disable_fbc = g4x_disable_fbc;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005906 } else if (IS_CRESTLINE(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005907 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
5908 dev_priv->display.enable_fbc = i8xx_enable_fbc;
5909 dev_priv->display.disable_fbc = i8xx_disable_fbc;
5910 }
Jesse Barnes74dff282009-09-14 15:39:40 -07005911 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07005912 }
5913
5914 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005915 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07005916 dev_priv->display.get_display_clock_speed =
5917 i945_get_display_clock_speed;
5918 else if (IS_I915G(dev))
5919 dev_priv->display.get_display_clock_speed =
5920 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005921 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005922 dev_priv->display.get_display_clock_speed =
5923 i9xx_misc_get_display_clock_speed;
5924 else if (IS_I915GM(dev))
5925 dev_priv->display.get_display_clock_speed =
5926 i915gm_get_display_clock_speed;
5927 else if (IS_I865G(dev))
5928 dev_priv->display.get_display_clock_speed =
5929 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005930 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005931 dev_priv->display.get_display_clock_speed =
5932 i855_get_display_clock_speed;
5933 else /* 852, 830 */
5934 dev_priv->display.get_display_clock_speed =
5935 i830_get_display_clock_speed;
5936
5937 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005938 if (HAS_PCH_SPLIT(dev)) {
5939 if (IS_IRONLAKE(dev)) {
5940 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
5941 dev_priv->display.update_wm = ironlake_update_wm;
5942 else {
5943 DRM_DEBUG_KMS("Failed to get proper latency. "
5944 "Disable CxSR\n");
5945 dev_priv->display.update_wm = NULL;
5946 }
5947 } else
5948 dev_priv->display.update_wm = NULL;
5949 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08005950 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08005951 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08005952 dev_priv->fsb_freq,
5953 dev_priv->mem_freq)) {
5954 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08005955 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08005956 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08005957 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08005958 dev_priv->fsb_freq, dev_priv->mem_freq);
5959 /* Disable CxSR and never update its watermark again */
5960 pineview_disable_cxsr(dev);
5961 dev_priv->display.update_wm = NULL;
5962 } else
5963 dev_priv->display.update_wm = pineview_update_wm;
5964 } else if (IS_G4X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005965 dev_priv->display.update_wm = g4x_update_wm;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005966 else if (IS_GEN4(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005967 dev_priv->display.update_wm = i965_update_wm;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005968 else if (IS_GEN3(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005969 dev_priv->display.update_wm = i9xx_update_wm;
5970 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04005971 } else if (IS_I85X(dev)) {
5972 dev_priv->display.update_wm = i9xx_update_wm;
5973 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07005974 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04005975 dev_priv->display.update_wm = i830_update_wm;
5976 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005977 dev_priv->display.get_fifo_size = i845_get_fifo_size;
5978 else
5979 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07005980 }
5981}
5982
Jesse Barnesb690e962010-07-19 13:53:12 -07005983/*
5984 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
5985 * resume, or other times. This quirk makes sure that's the case for
5986 * affected systems.
5987 */
5988static void quirk_pipea_force (struct drm_device *dev)
5989{
5990 struct drm_i915_private *dev_priv = dev->dev_private;
5991
5992 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
5993 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
5994}
5995
5996struct intel_quirk {
5997 int device;
5998 int subsystem_vendor;
5999 int subsystem_device;
6000 void (*hook)(struct drm_device *dev);
6001};
6002
6003struct intel_quirk intel_quirks[] = {
6004 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
6005 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
6006 /* HP Mini needs pipe A force quirk (LP: #322104) */
6007 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
6008
6009 /* Thinkpad R31 needs pipe A force quirk */
6010 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
6011 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
6012 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
6013
6014 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
6015 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
6016 /* ThinkPad X40 needs pipe A force quirk */
6017
6018 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
6019 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
6020
6021 /* 855 & before need to leave pipe A & dpll A up */
6022 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6023 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6024};
6025
6026static void intel_init_quirks(struct drm_device *dev)
6027{
6028 struct pci_dev *d = dev->pdev;
6029 int i;
6030
6031 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
6032 struct intel_quirk *q = &intel_quirks[i];
6033
6034 if (d->device == q->device &&
6035 (d->subsystem_vendor == q->subsystem_vendor ||
6036 q->subsystem_vendor == PCI_ANY_ID) &&
6037 (d->subsystem_device == q->subsystem_device ||
6038 q->subsystem_device == PCI_ANY_ID))
6039 q->hook(dev);
6040 }
6041}
6042
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006043/* Disable the VGA plane that we never use */
6044static void i915_disable_vga(struct drm_device *dev)
6045{
6046 struct drm_i915_private *dev_priv = dev->dev_private;
6047 u8 sr1;
6048 u32 vga_reg;
6049
6050 if (HAS_PCH_SPLIT(dev))
6051 vga_reg = CPU_VGACNTRL;
6052 else
6053 vga_reg = VGACNTRL;
6054
6055 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
6056 outb(1, VGA_SR_INDEX);
6057 sr1 = inb(VGA_SR_DATA);
6058 outb(sr1 | 1<<5, VGA_SR_DATA);
6059 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6060 udelay(300);
6061
6062 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
6063 POSTING_READ(vga_reg);
6064}
6065
Jesse Barnes79e53942008-11-07 14:24:08 -08006066void intel_modeset_init(struct drm_device *dev)
6067{
Jesse Barnes652c3932009-08-17 13:31:43 -07006068 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006069 int i;
6070
6071 drm_mode_config_init(dev);
6072
6073 dev->mode_config.min_width = 0;
6074 dev->mode_config.min_height = 0;
6075
6076 dev->mode_config.funcs = (void *)&intel_mode_funcs;
6077
Jesse Barnesb690e962010-07-19 13:53:12 -07006078 intel_init_quirks(dev);
6079
Jesse Barnese70236a2009-09-21 10:42:27 -07006080 intel_init_display(dev);
6081
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006082 if (IS_GEN2(dev)) {
6083 dev->mode_config.max_width = 2048;
6084 dev->mode_config.max_height = 2048;
6085 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07006086 dev->mode_config.max_width = 4096;
6087 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08006088 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006089 dev->mode_config.max_width = 8192;
6090 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08006091 }
6092
6093 /* set memory base */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006094 if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006095 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006096 else
6097 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08006098
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006099 if (IS_MOBILE(dev) || !IS_GEN2(dev))
Dave Airliea3524f12010-06-06 18:59:41 +10006100 dev_priv->num_pipe = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08006101 else
Dave Airliea3524f12010-06-06 18:59:41 +10006102 dev_priv->num_pipe = 1;
Zhao Yakui28c97732009-10-09 11:39:41 +08006103 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10006104 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08006105
Dave Airliea3524f12010-06-06 18:59:41 +10006106 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006107 intel_crtc_init(dev, i);
6108 }
6109
6110 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07006111
6112 intel_init_clock_gating(dev);
6113
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006114 /* Just disable it once at startup */
6115 i915_disable_vga(dev);
6116
Jesse Barnes7648fa92010-05-20 14:28:11 -07006117 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08006118 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07006119 intel_init_emon(dev);
6120 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08006121
Jesse Barnes652c3932009-08-17 13:31:43 -07006122 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
6123 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
6124 (unsigned long)dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02006125
6126 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006127}
6128
6129void intel_modeset_cleanup(struct drm_device *dev)
6130{
Jesse Barnes652c3932009-08-17 13:31:43 -07006131 struct drm_i915_private *dev_priv = dev->dev_private;
6132 struct drm_crtc *crtc;
6133 struct intel_crtc *intel_crtc;
6134
Keith Packardf87ea762010-10-03 19:36:26 -07006135 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07006136 mutex_lock(&dev->struct_mutex);
6137
Jesse Barnes723bfd72010-10-07 16:01:13 -07006138 intel_unregister_dsm_handler();
6139
6140
Jesse Barnes652c3932009-08-17 13:31:43 -07006141 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6142 /* Skip inactive CRTCs */
6143 if (!crtc->fb)
6144 continue;
6145
6146 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02006147 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006148 }
6149
Jesse Barnese70236a2009-09-21 10:42:27 -07006150 if (dev_priv->display.disable_fbc)
6151 dev_priv->display.disable_fbc(dev);
6152
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006153 if (dev_priv->renderctx) {
6154 struct drm_i915_gem_object *obj_priv;
6155
6156 obj_priv = to_intel_bo(dev_priv->renderctx);
6157 I915_WRITE(CCID, obj_priv->gtt_offset &~ CCID_EN);
6158 I915_READ(CCID);
6159 i915_gem_object_unpin(dev_priv->renderctx);
6160 drm_gem_object_unreference(dev_priv->renderctx);
6161 }
6162
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006163 if (dev_priv->pwrctx) {
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006164 struct drm_i915_gem_object *obj_priv;
6165
Daniel Vetter23010e42010-03-08 13:35:02 +01006166 obj_priv = to_intel_bo(dev_priv->pwrctx);
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006167 I915_WRITE(PWRCTXA, obj_priv->gtt_offset &~ PWRCTX_EN);
6168 I915_READ(PWRCTXA);
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006169 i915_gem_object_unpin(dev_priv->pwrctx);
6170 drm_gem_object_unreference(dev_priv->pwrctx);
6171 }
6172
Jesse Barnesf97108d2010-01-29 11:27:07 -08006173 if (IS_IRONLAKE_M(dev))
6174 ironlake_disable_drps(dev);
6175
Kristian Høgsberg69341a52009-11-11 12:19:17 -05006176 mutex_unlock(&dev->struct_mutex);
6177
Daniel Vetter6c0d93502010-08-20 18:26:46 +02006178 /* Disable the irq before mode object teardown, for the irq might
6179 * enqueue unpin/hotplug work. */
6180 drm_irq_uninstall(dev);
6181 cancel_work_sync(&dev_priv->hotplug_work);
6182
Daniel Vetter3dec0092010-08-20 21:40:52 +02006183 /* Shut off idle work before the crtcs get freed. */
6184 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6185 intel_crtc = to_intel_crtc(crtc);
6186 del_timer_sync(&intel_crtc->idle_timer);
6187 }
6188 del_timer_sync(&dev_priv->idle_timer);
6189 cancel_work_sync(&dev_priv->idle_work);
6190
Jesse Barnes79e53942008-11-07 14:24:08 -08006191 drm_mode_config_cleanup(dev);
6192}
6193
Dave Airlie28d52042009-09-21 14:33:58 +10006194/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08006195 * Return which encoder is currently attached for connector.
6196 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01006197struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08006198{
Chris Wilsondf0e9242010-09-09 16:20:55 +01006199 return &intel_attached_encoder(connector)->base;
6200}
Jesse Barnes79e53942008-11-07 14:24:08 -08006201
Chris Wilsondf0e9242010-09-09 16:20:55 +01006202void intel_connector_attach_encoder(struct intel_connector *connector,
6203 struct intel_encoder *encoder)
6204{
6205 connector->encoder = encoder;
6206 drm_mode_connector_attach_encoder(&connector->base,
6207 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006208}
Dave Airlie28d52042009-09-21 14:33:58 +10006209
6210/*
6211 * set vga decode state - true == enable VGA decode
6212 */
6213int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
6214{
6215 struct drm_i915_private *dev_priv = dev->dev_private;
6216 u16 gmch_ctrl;
6217
6218 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
6219 if (state)
6220 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
6221 else
6222 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
6223 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
6224 return 0;
6225}