blob: a2cd579eb9b28f673cf5d5a5d9ee35ff182f64db [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070032#include <linux/vgaarb.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070037#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100038#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
40#include "drm_crtc_helper.h"
41
Zhenyu Wang32f9d652009-07-24 01:00:32 +080042#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
Jesse Barnes79e53942008-11-07 14:24:08 -080044bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080045static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020046static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010047static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080048
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
Jesse Barnes79e53942008-11-07 14:24:08 -080078
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
ling.ma@intel.com0c2e3952009-07-17 11:44:30 +0800100#define I8XX_P2_LVDS_FAST 7
Jesse Barnes79e53942008-11-07 14:24:08 -0800101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
Jesse Barnes79e53942008-11-07 14:24:08 -0800114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
Jesse Barnes79e53942008-11-07 14:24:08 -0800118#define I9XX_M1_MIN 10
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500119#define I9XX_M1_MAX 22
Jesse Barnes79e53942008-11-07 14:24:08 -0800120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
Jesse Barnes79e53942008-11-07 14:24:08 -0800127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
Jesse Barnes79e53942008-11-07 14:24:08 -0800133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
Ma Ling044c7c42009-03-18 20:13:23 +0800142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
Eric Anholtbad720f2009-10-22 16:11:14 -0700239/* Ironlake / Sandybridge */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247#define IRONLAKE_M1_MIN 12
Zhao Yakuia59e3852010-01-06 22:05:57 +0800248#define IRONLAKE_M1_MAX 22
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800252
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
Zhao Yakui45476682009-12-31 16:06:04 +0800327
Jesse Barnes2377b742010-07-07 14:06:43 -0700328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
Ma Lingd4906092009-03-18 20:13:27 +0800331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800337
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800341static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700344
Chris Wilson021357a2010-09-07 20:54:59 +0100345static inline u32 /* units of 100MHz */
346intel_fdi_link_freq(struct drm_device *dev)
347{
Chris Wilson8b99e682010-10-13 09:59:17 +0100348 if (IS_GEN5(dev)) {
349 struct drm_i915_private *dev_priv = dev->dev_private;
350 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
351 } else
352 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100353}
354
Keith Packarde4b36692009-06-05 19:22:17 -0700355static const intel_limit_t intel_limits_i8xx_dvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800356 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
357 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
358 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
359 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
360 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
361 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
362 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
363 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
364 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
365 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800366 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700367};
368
369static const intel_limit_t intel_limits_i8xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800370 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
371 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
372 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
373 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
374 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
375 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
376 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
377 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
378 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
379 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800380 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700381};
382
383static const intel_limit_t intel_limits_i9xx_sdvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800384 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
385 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
386 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
387 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
388 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
389 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
390 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
391 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
392 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
393 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800394 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700395};
396
397static const intel_limit_t intel_limits_i9xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800398 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
399 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
400 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
401 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
402 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
403 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
404 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
405 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
406 /* The single-channel range is 25-112Mhz, and dual-channel
407 * is 80-224Mhz. Prefer single channel as much as possible.
408 */
409 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
410 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800411 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700412};
413
Ma Ling044c7c42009-03-18 20:13:23 +0800414 /* below parameter and function is for G4X Chipset Family*/
Keith Packarde4b36692009-06-05 19:22:17 -0700415static const intel_limit_t intel_limits_g4x_sdvo = {
Ma Ling044c7c42009-03-18 20:13:23 +0800416 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
417 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
418 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
419 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
420 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
421 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
422 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
423 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
424 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
425 .p2_slow = G4X_P2_SDVO_SLOW,
426 .p2_fast = G4X_P2_SDVO_FAST
427 },
Ma Lingd4906092009-03-18 20:13:27 +0800428 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700429};
430
431static const intel_limit_t intel_limits_g4x_hdmi = {
Ma Ling044c7c42009-03-18 20:13:23 +0800432 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
433 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
434 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
435 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
436 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
437 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
438 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
439 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
440 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
441 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
442 .p2_fast = G4X_P2_HDMI_DAC_FAST
443 },
Ma Lingd4906092009-03-18 20:13:27 +0800444 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700445};
446
447static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800448 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
449 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
450 .vco = { .min = G4X_VCO_MIN,
451 .max = G4X_VCO_MAX },
452 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
453 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
454 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
455 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
456 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
457 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
458 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
459 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
460 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
461 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
462 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
463 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
464 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
465 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
466 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
467 },
Ma Lingd4906092009-03-18 20:13:27 +0800468 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700469};
470
471static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800472 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
473 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
474 .vco = { .min = G4X_VCO_MIN,
475 .max = G4X_VCO_MAX },
476 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
477 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
478 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
479 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
480 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
481 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
482 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
483 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
484 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
485 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
486 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
487 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
488 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
489 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
490 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
491 },
Ma Lingd4906092009-03-18 20:13:27 +0800492 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700493};
494
495static const intel_limit_t intel_limits_g4x_display_port = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700496 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
497 .max = G4X_DOT_DISPLAY_PORT_MAX },
498 .vco = { .min = G4X_VCO_MIN,
499 .max = G4X_VCO_MAX},
500 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
501 .max = G4X_N_DISPLAY_PORT_MAX },
502 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
503 .max = G4X_M_DISPLAY_PORT_MAX },
504 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
505 .max = G4X_M1_DISPLAY_PORT_MAX },
506 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
507 .max = G4X_M2_DISPLAY_PORT_MAX },
508 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
509 .max = G4X_P_DISPLAY_PORT_MAX },
510 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
511 .max = G4X_P1_DISPLAY_PORT_MAX},
512 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
513 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
514 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
515 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700516};
517
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500518static const intel_limit_t intel_limits_pineview_sdvo = {
Shaohua Li21778322009-02-23 15:19:16 +0800519 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500520 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
521 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
522 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
523 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
524 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800525 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
526 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
527 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
528 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Shaohua Li61157072009-04-03 15:24:43 +0800529 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700530};
531
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500532static const intel_limit_t intel_limits_pineview_lvds = {
Shaohua Li21778322009-02-23 15:19:16 +0800533 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500534 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
535 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
536 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
537 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
538 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
539 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800540 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500541 /* Pineview only supports single-channel mode. */
Shaohua Li21778322009-02-23 15:19:16 +0800542 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
543 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
Shaohua Li61157072009-04-03 15:24:43 +0800544 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700545};
546
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547static const intel_limit_t intel_limits_ironlake_dac = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500548 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
549 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800550 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
551 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500552 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
553 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800554 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
555 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500556 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800557 .p2_slow = IRONLAKE_DAC_P2_SLOW,
558 .p2_fast = IRONLAKE_DAC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800559 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700560};
561
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562static const intel_limit_t intel_limits_ironlake_single_lvds = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500563 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
564 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800565 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
566 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500567 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
568 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800569 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
570 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500571 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800572 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
573 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
574 .find_pll = intel_g4x_find_best_PLL,
575};
576
577static const intel_limit_t intel_limits_ironlake_dual_lvds = {
578 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
579 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
580 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
581 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
582 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
583 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
584 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
585 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
586 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
587 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
588 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
589 .find_pll = intel_g4x_find_best_PLL,
590};
591
592static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
593 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
594 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
595 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
596 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
597 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
598 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
599 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
600 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
601 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
602 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
603 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
604 .find_pll = intel_g4x_find_best_PLL,
605};
606
607static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
608 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
609 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
610 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
611 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
612 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
613 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
614 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
615 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
616 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
617 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
618 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800619 .find_pll = intel_g4x_find_best_PLL,
620};
621
622static const intel_limit_t intel_limits_ironlake_display_port = {
623 .dot = { .min = IRONLAKE_DOT_MIN,
624 .max = IRONLAKE_DOT_MAX },
625 .vco = { .min = IRONLAKE_VCO_MIN,
626 .max = IRONLAKE_VCO_MAX},
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800627 .n = { .min = IRONLAKE_DP_N_MIN,
628 .max = IRONLAKE_DP_N_MAX },
629 .m = { .min = IRONLAKE_DP_M_MIN,
630 .max = IRONLAKE_DP_M_MAX },
Zhao Yakui45476682009-12-31 16:06:04 +0800631 .m1 = { .min = IRONLAKE_M1_MIN,
632 .max = IRONLAKE_M1_MAX },
633 .m2 = { .min = IRONLAKE_M2_MIN,
634 .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800635 .p = { .min = IRONLAKE_DP_P_MIN,
636 .max = IRONLAKE_DP_P_MAX },
637 .p1 = { .min = IRONLAKE_DP_P1_MIN,
638 .max = IRONLAKE_DP_P1_MAX},
639 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
640 .p2_slow = IRONLAKE_DP_P2_SLOW,
641 .p2_fast = IRONLAKE_DP_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800642 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800643};
644
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500645static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800646{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800647 struct drm_device *dev = crtc->dev;
648 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800649 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800650 int refclk = 120;
651
652 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
653 if (dev_priv->lvds_use_ssc && dev_priv->lvds_ssc_freq == 100)
654 refclk = 100;
655
656 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
657 LVDS_CLKB_POWER_UP) {
658 /* LVDS dual channel */
659 if (refclk == 100)
660 limit = &intel_limits_ironlake_dual_lvds_100m;
661 else
662 limit = &intel_limits_ironlake_dual_lvds;
663 } else {
664 if (refclk == 100)
665 limit = &intel_limits_ironlake_single_lvds_100m;
666 else
667 limit = &intel_limits_ironlake_single_lvds;
668 }
669 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800670 HAS_eDP)
671 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800672 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800673 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800674
675 return limit;
676}
677
Ma Ling044c7c42009-03-18 20:13:23 +0800678static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
679{
680 struct drm_device *dev = crtc->dev;
681 struct drm_i915_private *dev_priv = dev->dev_private;
682 const intel_limit_t *limit;
683
684 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
685 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
686 LVDS_CLKB_POWER_UP)
687 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700688 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800689 else
690 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700691 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800692 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
693 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700694 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800695 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700696 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700697 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700698 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800699 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700700 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800701
702 return limit;
703}
704
Jesse Barnes79e53942008-11-07 14:24:08 -0800705static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
706{
707 struct drm_device *dev = crtc->dev;
708 const intel_limit_t *limit;
709
Eric Anholtbad720f2009-10-22 16:11:14 -0700710 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500711 limit = intel_ironlake_limit(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800712 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800713 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500714 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800715 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500716 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800717 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500718 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100719 } else if (!IS_GEN2(dev)) {
720 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
721 limit = &intel_limits_i9xx_lvds;
722 else
723 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800724 } else {
725 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700726 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800727 else
Keith Packarde4b36692009-06-05 19:22:17 -0700728 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800729 }
730 return limit;
731}
732
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500733/* m1 is reserved as 0 in Pineview, n is a ring counter */
734static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800735{
Shaohua Li21778322009-02-23 15:19:16 +0800736 clock->m = clock->m2 + 2;
737 clock->p = clock->p1 * clock->p2;
738 clock->vco = refclk * clock->m / clock->n;
739 clock->dot = clock->vco / clock->p;
740}
741
742static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
743{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500744 if (IS_PINEVIEW(dev)) {
745 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800746 return;
747 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800748 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
749 clock->p = clock->p1 * clock->p2;
750 clock->vco = refclk * clock->m / (clock->n + 2);
751 clock->dot = clock->vco / clock->p;
752}
753
Jesse Barnes79e53942008-11-07 14:24:08 -0800754/**
755 * Returns whether any output on the specified pipe is of the specified type
756 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100757bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800758{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100759 struct drm_device *dev = crtc->dev;
760 struct drm_mode_config *mode_config = &dev->mode_config;
761 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800762
Chris Wilson4ef69c72010-09-09 15:14:28 +0100763 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
764 if (encoder->base.crtc == crtc && encoder->type == type)
765 return true;
766
767 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800768}
769
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800770#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800771/**
772 * Returns whether the given set of divisors are valid for a given refclk with
773 * the given connectors.
774 */
775
776static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
777{
778 const intel_limit_t *limit = intel_limit (crtc);
Shaohua Li21778322009-02-23 15:19:16 +0800779 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800780
781 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
782 INTELPllInvalid ("p1 out of range\n");
783 if (clock->p < limit->p.min || limit->p.max < clock->p)
784 INTELPllInvalid ("p out of range\n");
785 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
786 INTELPllInvalid ("m2 out of range\n");
787 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
788 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500789 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800790 INTELPllInvalid ("m1 <= m2\n");
791 if (clock->m < limit->m.min || limit->m.max < clock->m)
792 INTELPllInvalid ("m out of range\n");
793 if (clock->n < limit->n.min || limit->n.max < clock->n)
794 INTELPllInvalid ("n out of range\n");
795 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
796 INTELPllInvalid ("vco out of range\n");
797 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
798 * connector, etc., rather than just a single range.
799 */
800 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
801 INTELPllInvalid ("dot out of range\n");
802
803 return true;
804}
805
Ma Lingd4906092009-03-18 20:13:27 +0800806static bool
807intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
808 int target, int refclk, intel_clock_t *best_clock)
809
Jesse Barnes79e53942008-11-07 14:24:08 -0800810{
811 struct drm_device *dev = crtc->dev;
812 struct drm_i915_private *dev_priv = dev->dev_private;
813 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800814 int err = target;
815
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200816 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800817 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800818 /*
819 * For LVDS, if the panel is on, just rely on its current
820 * settings for dual-channel. We haven't figured out how to
821 * reliably set up different single/dual channel state, if we
822 * even can.
823 */
824 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
825 LVDS_CLKB_POWER_UP)
826 clock.p2 = limit->p2.p2_fast;
827 else
828 clock.p2 = limit->p2.p2_slow;
829 } else {
830 if (target < limit->p2.dot_limit)
831 clock.p2 = limit->p2.p2_slow;
832 else
833 clock.p2 = limit->p2.p2_fast;
834 }
835
836 memset (best_clock, 0, sizeof (*best_clock));
837
Zhao Yakui42158662009-11-20 11:24:18 +0800838 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
839 clock.m1++) {
840 for (clock.m2 = limit->m2.min;
841 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500842 /* m1 is always 0 in Pineview */
843 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800844 break;
845 for (clock.n = limit->n.min;
846 clock.n <= limit->n.max; clock.n++) {
847 for (clock.p1 = limit->p1.min;
848 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800849 int this_err;
850
Shaohua Li21778322009-02-23 15:19:16 +0800851 intel_clock(dev, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800852
853 if (!intel_PLL_is_valid(crtc, &clock))
854 continue;
855
856 this_err = abs(clock.dot - target);
857 if (this_err < err) {
858 *best_clock = clock;
859 err = this_err;
860 }
861 }
862 }
863 }
864 }
865
866 return (err != target);
867}
868
Ma Lingd4906092009-03-18 20:13:27 +0800869static bool
870intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
871 int target, int refclk, intel_clock_t *best_clock)
872{
873 struct drm_device *dev = crtc->dev;
874 struct drm_i915_private *dev_priv = dev->dev_private;
875 intel_clock_t clock;
876 int max_n;
877 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400878 /* approximately equals target * 0.00585 */
879 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800880 found = false;
881
882 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800883 int lvds_reg;
884
Eric Anholtc619eed2010-01-28 16:45:52 -0800885 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800886 lvds_reg = PCH_LVDS;
887 else
888 lvds_reg = LVDS;
889 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800890 LVDS_CLKB_POWER_UP)
891 clock.p2 = limit->p2.p2_fast;
892 else
893 clock.p2 = limit->p2.p2_slow;
894 } else {
895 if (target < limit->p2.dot_limit)
896 clock.p2 = limit->p2.p2_slow;
897 else
898 clock.p2 = limit->p2.p2_fast;
899 }
900
901 memset(best_clock, 0, sizeof(*best_clock));
902 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200903 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800904 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200905 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800906 for (clock.m1 = limit->m1.max;
907 clock.m1 >= limit->m1.min; clock.m1--) {
908 for (clock.m2 = limit->m2.max;
909 clock.m2 >= limit->m2.min; clock.m2--) {
910 for (clock.p1 = limit->p1.max;
911 clock.p1 >= limit->p1.min; clock.p1--) {
912 int this_err;
913
Shaohua Li21778322009-02-23 15:19:16 +0800914 intel_clock(dev, refclk, &clock);
Ma Lingd4906092009-03-18 20:13:27 +0800915 if (!intel_PLL_is_valid(crtc, &clock))
916 continue;
917 this_err = abs(clock.dot - target) ;
918 if (this_err < err_most) {
919 *best_clock = clock;
920 err_most = this_err;
921 max_n = clock.n;
922 found = true;
923 }
924 }
925 }
926 }
927 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800928 return found;
929}
Ma Lingd4906092009-03-18 20:13:27 +0800930
Zhenyu Wang2c072452009-06-05 15:38:42 +0800931static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500932intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
933 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800934{
935 struct drm_device *dev = crtc->dev;
936 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800937
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800938 if (target < 200000) {
939 clock.n = 1;
940 clock.p1 = 2;
941 clock.p2 = 10;
942 clock.m1 = 12;
943 clock.m2 = 9;
944 } else {
945 clock.n = 2;
946 clock.p1 = 1;
947 clock.p2 = 10;
948 clock.m1 = 14;
949 clock.m2 = 8;
950 }
951 intel_clock(dev, refclk, &clock);
952 memcpy(best_clock, &clock, sizeof(intel_clock_t));
953 return true;
954}
955
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700956/* DisplayPort has only two frequencies, 162MHz and 270MHz */
957static bool
958intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
959 int target, int refclk, intel_clock_t *best_clock)
960{
Chris Wilson5eddb702010-09-11 13:48:45 +0100961 intel_clock_t clock;
962 if (target < 200000) {
963 clock.p1 = 2;
964 clock.p2 = 10;
965 clock.n = 2;
966 clock.m1 = 23;
967 clock.m2 = 8;
968 } else {
969 clock.p1 = 1;
970 clock.p2 = 10;
971 clock.n = 1;
972 clock.m1 = 14;
973 clock.m2 = 2;
974 }
975 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
976 clock.p = (clock.p1 * clock.p2);
977 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
978 clock.vco = 0;
979 memcpy(best_clock, &clock, sizeof(intel_clock_t));
980 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700981}
982
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700983/**
984 * intel_wait_for_vblank - wait for vblank on a given pipe
985 * @dev: drm device
986 * @pipe: pipe to wait for
987 *
988 * Wait for vblank to occur on a given pipe. Needed for various bits of
989 * mode setting code.
990 */
991void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800992{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700993 struct drm_i915_private *dev_priv = dev->dev_private;
994 int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
995
Chris Wilson300387c2010-09-05 20:25:43 +0100996 /* Clear existing vblank status. Note this will clear any other
997 * sticky status fields as well.
998 *
999 * This races with i915_driver_irq_handler() with the result
1000 * that either function could miss a vblank event. Here it is not
1001 * fatal, as we will either wait upon the next vblank interrupt or
1002 * timeout. Generally speaking intel_wait_for_vblank() is only
1003 * called during modeset at which time the GPU should be idle and
1004 * should *not* be performing page flips and thus not waiting on
1005 * vblanks...
1006 * Currently, the result of us stealing a vblank from the irq
1007 * handler is that a single frame will be skipped during swapbuffers.
1008 */
1009 I915_WRITE(pipestat_reg,
1010 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1011
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001012 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +01001013 if (wait_for(I915_READ(pipestat_reg) &
1014 PIPE_VBLANK_INTERRUPT_STATUS,
1015 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001016 DRM_DEBUG_KMS("vblank wait timed out\n");
1017}
1018
Keith Packardab7ad7f2010-10-03 00:33:06 -07001019/*
1020 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001021 * @dev: drm device
1022 * @pipe: pipe to wait for
1023 *
1024 * After disabling a pipe, we can't wait for vblank in the usual way,
1025 * spinning on the vblank interrupt status bit, since we won't actually
1026 * see an interrupt when the pipe is disabled.
1027 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001028 * On Gen4 and above:
1029 * wait for the pipe register state bit to turn off
1030 *
1031 * Otherwise:
1032 * wait for the display line value to settle (it usually
1033 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001034 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001035 */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001036void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001037{
1038 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001039
Keith Packardab7ad7f2010-10-03 00:33:06 -07001040 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001041 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001042
Keith Packardab7ad7f2010-10-03 00:33:06 -07001043 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001044 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1045 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -07001046 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1047 } else {
1048 u32 last_line;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001049 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001050 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1051
1052 /* Wait for the display line to settle */
1053 do {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001054 last_line = I915_READ(reg) & DSL_LINEMASK;
Keith Packardab7ad7f2010-10-03 00:33:06 -07001055 mdelay(5);
Chris Wilson58e10eb2010-10-03 10:56:11 +01001056 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -07001057 time_after(timeout, jiffies));
1058 if (time_after(jiffies, timeout))
1059 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1060 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001061}
1062
Jesse Barnes80824002009-09-10 15:28:06 -07001063static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1064{
1065 struct drm_device *dev = crtc->dev;
1066 struct drm_i915_private *dev_priv = dev->dev_private;
1067 struct drm_framebuffer *fb = crtc->fb;
1068 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001069 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes80824002009-09-10 15:28:06 -07001070 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1071 int plane, i;
1072 u32 fbc_ctl, fbc_ctl2;
1073
Chris Wilsonbed4a672010-09-11 10:47:47 +01001074 if (fb->pitch == dev_priv->cfb_pitch &&
1075 obj_priv->fence_reg == dev_priv->cfb_fence &&
1076 intel_crtc->plane == dev_priv->cfb_plane &&
1077 I915_READ(FBC_CONTROL) & FBC_CTL_EN)
1078 return;
1079
1080 i8xx_disable_fbc(dev);
1081
Jesse Barnes80824002009-09-10 15:28:06 -07001082 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1083
1084 if (fb->pitch < dev_priv->cfb_pitch)
1085 dev_priv->cfb_pitch = fb->pitch;
1086
1087 /* FBC_CTL wants 64B units */
1088 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1089 dev_priv->cfb_fence = obj_priv->fence_reg;
1090 dev_priv->cfb_plane = intel_crtc->plane;
1091 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1092
1093 /* Clear old tags */
1094 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1095 I915_WRITE(FBC_TAG + (i * 4), 0);
1096
1097 /* Set it up... */
1098 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
1099 if (obj_priv->tiling_mode != I915_TILING_NONE)
1100 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1101 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1102 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1103
1104 /* enable it... */
1105 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001106 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001107 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001108 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1109 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
1110 if (obj_priv->tiling_mode != I915_TILING_NONE)
1111 fbc_ctl |= dev_priv->cfb_fence;
1112 I915_WRITE(FBC_CONTROL, fbc_ctl);
1113
Zhao Yakui28c97732009-10-09 11:39:41 +08001114 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Chris Wilson5eddb702010-09-11 13:48:45 +01001115 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001116}
1117
1118void i8xx_disable_fbc(struct drm_device *dev)
1119{
1120 struct drm_i915_private *dev_priv = dev->dev_private;
1121 u32 fbc_ctl;
1122
1123 /* Disable compression */
1124 fbc_ctl = I915_READ(FBC_CONTROL);
Chris Wilsona5cad622010-09-22 13:15:10 +01001125 if ((fbc_ctl & FBC_CTL_EN) == 0)
1126 return;
1127
Jesse Barnes80824002009-09-10 15:28:06 -07001128 fbc_ctl &= ~FBC_CTL_EN;
1129 I915_WRITE(FBC_CONTROL, fbc_ctl);
1130
1131 /* Wait for compressing bit to clear */
Chris Wilson481b6af2010-08-23 17:43:35 +01001132 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
Chris Wilson913d8d12010-08-07 11:01:35 +01001133 DRM_DEBUG_KMS("FBC idle timed out\n");
1134 return;
Jesse Barnes9517a922010-05-21 09:40:45 -07001135 }
Jesse Barnes80824002009-09-10 15:28:06 -07001136
Zhao Yakui28c97732009-10-09 11:39:41 +08001137 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001138}
1139
Adam Jacksonee5382a2010-04-23 11:17:39 -04001140static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001141{
Jesse Barnes80824002009-09-10 15:28:06 -07001142 struct drm_i915_private *dev_priv = dev->dev_private;
1143
1144 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1145}
1146
Jesse Barnes74dff282009-09-14 15:39:40 -07001147static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1148{
1149 struct drm_device *dev = crtc->dev;
1150 struct drm_i915_private *dev_priv = dev->dev_private;
1151 struct drm_framebuffer *fb = crtc->fb;
1152 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001153 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes74dff282009-09-14 15:39:40 -07001154 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001155 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001156 unsigned long stall_watermark = 200;
1157 u32 dpfc_ctl;
1158
Chris Wilsonbed4a672010-09-11 10:47:47 +01001159 dpfc_ctl = I915_READ(DPFC_CONTROL);
1160 if (dpfc_ctl & DPFC_CTL_EN) {
1161 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
1162 dev_priv->cfb_fence == obj_priv->fence_reg &&
1163 dev_priv->cfb_plane == intel_crtc->plane &&
1164 dev_priv->cfb_y == crtc->y)
1165 return;
1166
1167 I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1168 POSTING_READ(DPFC_CONTROL);
1169 intel_wait_for_vblank(dev, intel_crtc->pipe);
1170 }
1171
Jesse Barnes74dff282009-09-14 15:39:40 -07001172 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1173 dev_priv->cfb_fence = obj_priv->fence_reg;
1174 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001175 dev_priv->cfb_y = crtc->y;
Jesse Barnes74dff282009-09-14 15:39:40 -07001176
1177 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
1178 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1179 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1180 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1181 } else {
1182 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1183 }
1184
Jesse Barnes74dff282009-09-14 15:39:40 -07001185 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1186 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1187 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1188 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1189
1190 /* enable it... */
1191 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1192
Zhao Yakui28c97732009-10-09 11:39:41 +08001193 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001194}
1195
1196void g4x_disable_fbc(struct drm_device *dev)
1197{
1198 struct drm_i915_private *dev_priv = dev->dev_private;
1199 u32 dpfc_ctl;
1200
1201 /* Disable compression */
1202 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001203 if (dpfc_ctl & DPFC_CTL_EN) {
1204 dpfc_ctl &= ~DPFC_CTL_EN;
1205 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001206
Chris Wilsonbed4a672010-09-11 10:47:47 +01001207 DRM_DEBUG_KMS("disabled FBC\n");
1208 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001209}
1210
Adam Jacksonee5382a2010-04-23 11:17:39 -04001211static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001212{
Jesse Barnes74dff282009-09-14 15:39:40 -07001213 struct drm_i915_private *dev_priv = dev->dev_private;
1214
1215 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1216}
1217
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001218static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1219{
1220 struct drm_device *dev = crtc->dev;
1221 struct drm_i915_private *dev_priv = dev->dev_private;
1222 struct drm_framebuffer *fb = crtc->fb;
1223 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1224 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
1225 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001226 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001227 unsigned long stall_watermark = 200;
1228 u32 dpfc_ctl;
1229
Chris Wilsonbed4a672010-09-11 10:47:47 +01001230 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1231 if (dpfc_ctl & DPFC_CTL_EN) {
1232 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
1233 dev_priv->cfb_fence == obj_priv->fence_reg &&
1234 dev_priv->cfb_plane == intel_crtc->plane &&
1235 dev_priv->cfb_offset == obj_priv->gtt_offset &&
1236 dev_priv->cfb_y == crtc->y)
1237 return;
1238
1239 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1240 POSTING_READ(ILK_DPFC_CONTROL);
1241 intel_wait_for_vblank(dev, intel_crtc->pipe);
1242 }
1243
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001244 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1245 dev_priv->cfb_fence = obj_priv->fence_reg;
1246 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001247 dev_priv->cfb_offset = obj_priv->gtt_offset;
1248 dev_priv->cfb_y = crtc->y;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001249
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001250 dpfc_ctl &= DPFC_RESERVED;
1251 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
1252 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1253 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1254 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1255 } else {
1256 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1257 }
1258
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001259 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1260 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1261 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1262 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
1263 I915_WRITE(ILK_FBC_RT_BASE, obj_priv->gtt_offset | ILK_FBC_RT_VALID);
1264 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001265 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001266
1267 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1268}
1269
1270void ironlake_disable_fbc(struct drm_device *dev)
1271{
1272 struct drm_i915_private *dev_priv = dev->dev_private;
1273 u32 dpfc_ctl;
1274
1275 /* Disable compression */
1276 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001277 if (dpfc_ctl & DPFC_CTL_EN) {
1278 dpfc_ctl &= ~DPFC_CTL_EN;
1279 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001280
Chris Wilsonbed4a672010-09-11 10:47:47 +01001281 DRM_DEBUG_KMS("disabled FBC\n");
1282 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001283}
1284
1285static bool ironlake_fbc_enabled(struct drm_device *dev)
1286{
1287 struct drm_i915_private *dev_priv = dev->dev_private;
1288
1289 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1290}
1291
Adam Jacksonee5382a2010-04-23 11:17:39 -04001292bool intel_fbc_enabled(struct drm_device *dev)
1293{
1294 struct drm_i915_private *dev_priv = dev->dev_private;
1295
1296 if (!dev_priv->display.fbc_enabled)
1297 return false;
1298
1299 return dev_priv->display.fbc_enabled(dev);
1300}
1301
1302void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1303{
1304 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1305
1306 if (!dev_priv->display.enable_fbc)
1307 return;
1308
1309 dev_priv->display.enable_fbc(crtc, interval);
1310}
1311
1312void intel_disable_fbc(struct drm_device *dev)
1313{
1314 struct drm_i915_private *dev_priv = dev->dev_private;
1315
1316 if (!dev_priv->display.disable_fbc)
1317 return;
1318
1319 dev_priv->display.disable_fbc(dev);
1320}
1321
Jesse Barnes80824002009-09-10 15:28:06 -07001322/**
1323 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001324 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001325 *
1326 * Set up the framebuffer compression hardware at mode set time. We
1327 * enable it if possible:
1328 * - plane A only (on pre-965)
1329 * - no pixel mulitply/line duplication
1330 * - no alpha buffer discard
1331 * - no dual wide
1332 * - framebuffer <= 2048 in width, 1536 in height
1333 *
1334 * We can't assume that any compression will take place (worst case),
1335 * so the compressed buffer has to be the same size as the uncompressed
1336 * one. It also must reside (along with the line length buffer) in
1337 * stolen memory.
1338 *
1339 * We need to enable/disable FBC on a global basis.
1340 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001341static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001342{
Jesse Barnes80824002009-09-10 15:28:06 -07001343 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001344 struct drm_crtc *crtc = NULL, *tmp_crtc;
1345 struct intel_crtc *intel_crtc;
1346 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001347 struct intel_framebuffer *intel_fb;
1348 struct drm_i915_gem_object *obj_priv;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001349
1350 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001351
1352 if (!i915_powersave)
1353 return;
1354
Adam Jacksonee5382a2010-04-23 11:17:39 -04001355 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001356 return;
1357
Jesse Barnes80824002009-09-10 15:28:06 -07001358 /*
1359 * If FBC is already on, we just have to verify that we can
1360 * keep it that way...
1361 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001362 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001363 * - changing FBC params (stride, fence, mode)
1364 * - new fb is too large to fit in compressed buffer
1365 * - going to an unsupported config (interlace, pixel multiply, etc.)
1366 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001367 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001368 if (tmp_crtc->enabled) {
1369 if (crtc) {
1370 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1371 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1372 goto out_disable;
1373 }
1374 crtc = tmp_crtc;
1375 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07001376 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001377
1378 if (!crtc || crtc->fb == NULL) {
1379 DRM_DEBUG_KMS("no output, disabling\n");
1380 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001381 goto out_disable;
1382 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001383
1384 intel_crtc = to_intel_crtc(crtc);
1385 fb = crtc->fb;
1386 intel_fb = to_intel_framebuffer(fb);
1387 obj_priv = to_intel_bo(intel_fb->obj);
1388
Jesse Barnes80824002009-09-10 15:28:06 -07001389 if (intel_fb->obj->size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001390 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01001391 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001392 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001393 goto out_disable;
1394 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001395 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1396 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001397 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01001398 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001399 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001400 goto out_disable;
1401 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001402 if ((crtc->mode.hdisplay > 2048) ||
1403 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001404 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001405 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001406 goto out_disable;
1407 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001408 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001409 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001410 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001411 goto out_disable;
1412 }
1413 if (obj_priv->tiling_mode != I915_TILING_X) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001414 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001415 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001416 goto out_disable;
1417 }
1418
Jason Wesselc924b932010-08-05 09:22:32 -05001419 /* If the kernel debugger is active, always disable compression */
1420 if (in_dbg_master())
1421 goto out_disable;
1422
Chris Wilsonbed4a672010-09-11 10:47:47 +01001423 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001424 return;
1425
1426out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001427 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001428 if (intel_fbc_enabled(dev)) {
1429 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001430 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001431 }
Jesse Barnes80824002009-09-10 15:28:06 -07001432}
1433
Chris Wilson127bd2a2010-07-23 23:32:05 +01001434int
Chris Wilson48b956c2010-09-14 12:50:34 +01001435intel_pin_and_fence_fb_obj(struct drm_device *dev,
1436 struct drm_gem_object *obj,
1437 bool pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001438{
Daniel Vetter23010e42010-03-08 13:35:02 +01001439 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001440 u32 alignment;
1441 int ret;
1442
1443 switch (obj_priv->tiling_mode) {
1444 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001445 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1446 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001447 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001448 alignment = 4 * 1024;
1449 else
1450 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001451 break;
1452 case I915_TILING_X:
1453 /* pin() will align the object as required by fence */
1454 alignment = 0;
1455 break;
1456 case I915_TILING_Y:
1457 /* FIXME: Is this true? */
1458 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1459 return -EINVAL;
1460 default:
1461 BUG();
1462 }
1463
Daniel Vetter818f2a32010-11-04 17:04:29 +01001464 ret = i915_gem_object_pin(obj, alignment, true,
Chris Wilson085ce262010-11-03 09:27:53 +00001465 obj_priv->tiling_mode);
Chris Wilson48b956c2010-09-14 12:50:34 +01001466 if (ret)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001467 return ret;
1468
Chris Wilson48b956c2010-09-14 12:50:34 +01001469 ret = i915_gem_object_set_to_display_plane(obj, pipelined);
1470 if (ret)
1471 goto err_unpin;
Chris Wilson72133422010-09-13 23:56:38 +01001472
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001473 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1474 * fence, whereas 965+ only requires a fence if using
1475 * framebuffer compression. For simplicity, we always install
1476 * a fence as the cost is not that onerous.
1477 */
1478 if (obj_priv->fence_reg == I915_FENCE_REG_NONE &&
1479 obj_priv->tiling_mode != I915_TILING_NONE) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01001480 ret = i915_gem_object_get_fence_reg(obj, false);
Chris Wilson48b956c2010-09-14 12:50:34 +01001481 if (ret)
1482 goto err_unpin;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001483 }
1484
1485 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001486
1487err_unpin:
1488 i915_gem_object_unpin(obj);
1489 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001490}
1491
Jesse Barnes81255562010-08-02 12:07:50 -07001492/* Assume fb object is pinned & idle & fenced and just update base pointers */
1493static int
1494intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -05001495 int x, int y, enum mode_set_atomic state)
Jesse Barnes81255562010-08-02 12:07:50 -07001496{
1497 struct drm_device *dev = crtc->dev;
1498 struct drm_i915_private *dev_priv = dev->dev_private;
1499 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1500 struct intel_framebuffer *intel_fb;
1501 struct drm_i915_gem_object *obj_priv;
1502 struct drm_gem_object *obj;
1503 int plane = intel_crtc->plane;
1504 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001505 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001506 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001507
1508 switch (plane) {
1509 case 0:
1510 case 1:
1511 break;
1512 default:
1513 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1514 return -EINVAL;
1515 }
1516
1517 intel_fb = to_intel_framebuffer(fb);
1518 obj = intel_fb->obj;
1519 obj_priv = to_intel_bo(obj);
1520
Chris Wilson5eddb702010-09-11 13:48:45 +01001521 reg = DSPCNTR(plane);
1522 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001523 /* Mask out pixel format bits in case we change it */
1524 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1525 switch (fb->bits_per_pixel) {
1526 case 8:
1527 dspcntr |= DISPPLANE_8BPP;
1528 break;
1529 case 16:
1530 if (fb->depth == 15)
1531 dspcntr |= DISPPLANE_15_16BPP;
1532 else
1533 dspcntr |= DISPPLANE_16BPP;
1534 break;
1535 case 24:
1536 case 32:
1537 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1538 break;
1539 default:
1540 DRM_ERROR("Unknown color depth\n");
1541 return -EINVAL;
1542 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001543 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes81255562010-08-02 12:07:50 -07001544 if (obj_priv->tiling_mode != I915_TILING_NONE)
1545 dspcntr |= DISPPLANE_TILED;
1546 else
1547 dspcntr &= ~DISPPLANE_TILED;
1548 }
1549
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001550 if (HAS_PCH_SPLIT(dev))
Jesse Barnes81255562010-08-02 12:07:50 -07001551 /* must disable */
1552 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1553
Chris Wilson5eddb702010-09-11 13:48:45 +01001554 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001555
1556 Start = obj_priv->gtt_offset;
1557 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
1558
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001559 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1560 Start, Offset, x, y, fb->pitch);
Chris Wilson5eddb702010-09-11 13:48:45 +01001561 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001562 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001563 I915_WRITE(DSPSURF(plane), Start);
1564 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
1565 I915_WRITE(DSPADDR(plane), Offset);
1566 } else
1567 I915_WRITE(DSPADDR(plane), Start + Offset);
1568 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001569
Chris Wilsonbed4a672010-09-11 10:47:47 +01001570 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02001571 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07001572
1573 return 0;
1574}
1575
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001576static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001577intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1578 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08001579{
1580 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001581 struct drm_i915_master_private *master_priv;
1582 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001583 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001584
1585 /* no fb bound */
1586 if (!crtc->fb) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001587 DRM_DEBUG_KMS("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001588 return 0;
1589 }
1590
Chris Wilson265db952010-09-20 15:41:01 +01001591 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001592 case 0:
1593 case 1:
1594 break;
1595 default:
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001596 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001597 }
1598
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001599 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01001600 ret = intel_pin_and_fence_fb_obj(dev,
1601 to_intel_framebuffer(crtc->fb)->obj,
1602 false);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001603 if (ret != 0) {
1604 mutex_unlock(&dev->struct_mutex);
1605 return ret;
1606 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001607
Chris Wilson265db952010-09-20 15:41:01 +01001608 if (old_fb) {
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01001609 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson265db952010-09-20 15:41:01 +01001610 struct drm_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
1611 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1612
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01001613 wait_event(dev_priv->pending_flip_queue,
1614 atomic_read(&obj_priv->pending_flip) == 0);
Chris Wilson265db952010-09-20 15:41:01 +01001615 }
1616
Jason Wessel21c74a82010-10-13 14:09:44 -05001617 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
1618 LEAVE_ATOMIC_MODE_SET);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001619 if (ret) {
Chris Wilson265db952010-09-20 15:41:01 +01001620 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001621 mutex_unlock(&dev->struct_mutex);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001622 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001623 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001624
Chris Wilson265db952010-09-20 15:41:01 +01001625 if (old_fb)
1626 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
Jesse Barnes652c3932009-08-17 13:31:43 -07001627
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001628 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001629
1630 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001631 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001632
1633 master_priv = dev->primary->master->driver_priv;
1634 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001635 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001636
Chris Wilson265db952010-09-20 15:41:01 +01001637 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08001638 master_priv->sarea_priv->pipeB_x = x;
1639 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001640 } else {
1641 master_priv->sarea_priv->pipeA_x = x;
1642 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08001643 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001644
1645 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001646}
1647
Chris Wilson5eddb702010-09-11 13:48:45 +01001648static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001649{
1650 struct drm_device *dev = crtc->dev;
1651 struct drm_i915_private *dev_priv = dev->dev_private;
1652 u32 dpa_ctl;
1653
Zhao Yakui28c97732009-10-09 11:39:41 +08001654 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001655 dpa_ctl = I915_READ(DP_A);
1656 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1657
1658 if (clock < 200000) {
1659 u32 temp;
1660 dpa_ctl |= DP_PLL_FREQ_160MHZ;
1661 /* workaround for 160Mhz:
1662 1) program 0x4600c bits 15:0 = 0x8124
1663 2) program 0x46010 bit 0 = 1
1664 3) program 0x46034 bit 24 = 1
1665 4) program 0x64000 bit 14 = 1
1666 */
1667 temp = I915_READ(0x4600c);
1668 temp &= 0xffff0000;
1669 I915_WRITE(0x4600c, temp | 0x8124);
1670
1671 temp = I915_READ(0x46010);
1672 I915_WRITE(0x46010, temp | 1);
1673
1674 temp = I915_READ(0x46034);
1675 I915_WRITE(0x46034, temp | (1 << 24));
1676 } else {
1677 dpa_ctl |= DP_PLL_FREQ_270MHZ;
1678 }
1679 I915_WRITE(DP_A, dpa_ctl);
1680
Chris Wilson5eddb702010-09-11 13:48:45 +01001681 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001682 udelay(500);
1683}
1684
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08001685static void intel_fdi_normal_train(struct drm_crtc *crtc)
1686{
1687 struct drm_device *dev = crtc->dev;
1688 struct drm_i915_private *dev_priv = dev->dev_private;
1689 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1690 int pipe = intel_crtc->pipe;
1691 u32 reg, temp;
1692
1693 /* enable normal train */
1694 reg = FDI_TX_CTL(pipe);
1695 temp = I915_READ(reg);
1696 temp &= ~FDI_LINK_TRAIN_NONE;
1697 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
1698 I915_WRITE(reg, temp);
1699
1700 reg = FDI_RX_CTL(pipe);
1701 temp = I915_READ(reg);
1702 if (HAS_PCH_CPT(dev)) {
1703 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1704 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
1705 } else {
1706 temp &= ~FDI_LINK_TRAIN_NONE;
1707 temp |= FDI_LINK_TRAIN_NONE;
1708 }
1709 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
1710
1711 /* wait one idle pattern time */
1712 POSTING_READ(reg);
1713 udelay(1000);
1714}
1715
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001716/* The FDI link training functions for ILK/Ibexpeak. */
1717static void ironlake_fdi_link_train(struct drm_crtc *crtc)
1718{
1719 struct drm_device *dev = crtc->dev;
1720 struct drm_i915_private *dev_priv = dev->dev_private;
1721 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1722 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01001723 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001724
Adam Jacksone1a44742010-06-25 15:32:14 -04001725 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1726 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01001727 reg = FDI_RX_IMR(pipe);
1728 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001729 temp &= ~FDI_RX_SYMBOL_LOCK;
1730 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01001731 I915_WRITE(reg, temp);
1732 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001733 udelay(150);
1734
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001735 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01001736 reg = FDI_TX_CTL(pipe);
1737 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04001738 temp &= ~(7 << 19);
1739 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001740 temp &= ~FDI_LINK_TRAIN_NONE;
1741 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01001742 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001743
Chris Wilson5eddb702010-09-11 13:48:45 +01001744 reg = FDI_RX_CTL(pipe);
1745 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001746 temp &= ~FDI_LINK_TRAIN_NONE;
1747 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01001748 I915_WRITE(reg, temp | FDI_RX_ENABLE);
1749
1750 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001751 udelay(150);
1752
Jesse Barnes5b2adf82010-10-07 16:01:15 -07001753 /* Ironlake workaround, enable clock pointer after FDI enable*/
1754 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_ENABLE);
1755
Chris Wilson5eddb702010-09-11 13:48:45 +01001756 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04001757 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001758 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001759 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1760
1761 if ((temp & FDI_RX_BIT_LOCK)) {
1762 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01001763 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001764 break;
1765 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001766 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001767 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01001768 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001769
1770 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01001771 reg = FDI_TX_CTL(pipe);
1772 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001773 temp &= ~FDI_LINK_TRAIN_NONE;
1774 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01001775 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001776
Chris Wilson5eddb702010-09-11 13:48:45 +01001777 reg = FDI_RX_CTL(pipe);
1778 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001779 temp &= ~FDI_LINK_TRAIN_NONE;
1780 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01001781 I915_WRITE(reg, temp);
1782
1783 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001784 udelay(150);
1785
Chris Wilson5eddb702010-09-11 13:48:45 +01001786 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04001787 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001788 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001789 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1790
1791 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001792 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001793 DRM_DEBUG_KMS("FDI train 2 done.\n");
1794 break;
1795 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001796 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001797 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01001798 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001799
1800 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07001801
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001802}
1803
Chris Wilson5eddb702010-09-11 13:48:45 +01001804static const int const snb_b_fdi_train_param [] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001805 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
1806 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
1807 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
1808 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
1809};
1810
1811/* The FDI link training functions for SNB/Cougarpoint. */
1812static void gen6_fdi_link_train(struct drm_crtc *crtc)
1813{
1814 struct drm_device *dev = crtc->dev;
1815 struct drm_i915_private *dev_priv = dev->dev_private;
1816 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1817 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01001818 u32 reg, temp, i;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001819
Adam Jacksone1a44742010-06-25 15:32:14 -04001820 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1821 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01001822 reg = FDI_RX_IMR(pipe);
1823 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001824 temp &= ~FDI_RX_SYMBOL_LOCK;
1825 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01001826 I915_WRITE(reg, temp);
1827
1828 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001829 udelay(150);
1830
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001831 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01001832 reg = FDI_TX_CTL(pipe);
1833 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04001834 temp &= ~(7 << 19);
1835 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001836 temp &= ~FDI_LINK_TRAIN_NONE;
1837 temp |= FDI_LINK_TRAIN_PATTERN_1;
1838 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1839 /* SNB-B */
1840 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01001841 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001842
Chris Wilson5eddb702010-09-11 13:48:45 +01001843 reg = FDI_RX_CTL(pipe);
1844 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001845 if (HAS_PCH_CPT(dev)) {
1846 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1847 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
1848 } else {
1849 temp &= ~FDI_LINK_TRAIN_NONE;
1850 temp |= FDI_LINK_TRAIN_PATTERN_1;
1851 }
Chris Wilson5eddb702010-09-11 13:48:45 +01001852 I915_WRITE(reg, temp | FDI_RX_ENABLE);
1853
1854 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001855 udelay(150);
1856
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001857 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001858 reg = FDI_TX_CTL(pipe);
1859 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001860 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1861 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01001862 I915_WRITE(reg, temp);
1863
1864 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001865 udelay(500);
1866
Chris Wilson5eddb702010-09-11 13:48:45 +01001867 reg = FDI_RX_IIR(pipe);
1868 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001869 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1870
1871 if (temp & FDI_RX_BIT_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001872 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001873 DRM_DEBUG_KMS("FDI train 1 done.\n");
1874 break;
1875 }
1876 }
1877 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01001878 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001879
1880 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01001881 reg = FDI_TX_CTL(pipe);
1882 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001883 temp &= ~FDI_LINK_TRAIN_NONE;
1884 temp |= FDI_LINK_TRAIN_PATTERN_2;
1885 if (IS_GEN6(dev)) {
1886 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1887 /* SNB-B */
1888 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1889 }
Chris Wilson5eddb702010-09-11 13:48:45 +01001890 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001891
Chris Wilson5eddb702010-09-11 13:48:45 +01001892 reg = FDI_RX_CTL(pipe);
1893 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001894 if (HAS_PCH_CPT(dev)) {
1895 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1896 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
1897 } else {
1898 temp &= ~FDI_LINK_TRAIN_NONE;
1899 temp |= FDI_LINK_TRAIN_PATTERN_2;
1900 }
Chris Wilson5eddb702010-09-11 13:48:45 +01001901 I915_WRITE(reg, temp);
1902
1903 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001904 udelay(150);
1905
1906 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001907 reg = FDI_TX_CTL(pipe);
1908 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001909 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1910 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01001911 I915_WRITE(reg, temp);
1912
1913 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001914 udelay(500);
1915
Chris Wilson5eddb702010-09-11 13:48:45 +01001916 reg = FDI_RX_IIR(pipe);
1917 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001918 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1919
1920 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001921 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001922 DRM_DEBUG_KMS("FDI train 2 done.\n");
1923 break;
1924 }
1925 }
1926 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01001927 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001928
1929 DRM_DEBUG_KMS("FDI train done.\n");
1930}
1931
Jesse Barnes0e23b992010-09-10 11:10:00 -07001932static void ironlake_fdi_enable(struct drm_crtc *crtc)
1933{
1934 struct drm_device *dev = crtc->dev;
1935 struct drm_i915_private *dev_priv = dev->dev_private;
1936 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1937 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01001938 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07001939
Jesse Barnesc64e3112010-09-10 11:27:03 -07001940 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01001941 I915_WRITE(FDI_RX_TUSIZE1(pipe),
1942 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07001943
Jesse Barnes0e23b992010-09-10 11:10:00 -07001944 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01001945 reg = FDI_RX_CTL(pipe);
1946 temp = I915_READ(reg);
1947 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07001948 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01001949 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
1950 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
1951
1952 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001953 udelay(200);
1954
1955 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01001956 temp = I915_READ(reg);
1957 I915_WRITE(reg, temp | FDI_PCDCLK);
1958
1959 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001960 udelay(200);
1961
1962 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01001963 reg = FDI_TX_CTL(pipe);
1964 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001965 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001966 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
1967
1968 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001969 udelay(100);
1970 }
1971}
1972
Chris Wilson5eddb702010-09-11 13:48:45 +01001973static void intel_flush_display_plane(struct drm_device *dev,
1974 int plane)
1975{
1976 struct drm_i915_private *dev_priv = dev->dev_private;
1977 u32 reg = DSPADDR(plane);
1978 I915_WRITE(reg, I915_READ(reg));
1979}
1980
Chris Wilson6b383a72010-09-13 13:54:26 +01001981/*
1982 * When we disable a pipe, we need to clear any pending scanline wait events
1983 * to avoid hanging the ring, which we assume we are waiting on.
1984 */
1985static void intel_clear_scanline_wait(struct drm_device *dev)
1986{
1987 struct drm_i915_private *dev_priv = dev->dev_private;
1988 u32 tmp;
1989
1990 if (IS_GEN2(dev))
1991 /* Can't break the hang on i8xx */
1992 return;
1993
1994 tmp = I915_READ(PRB0_CTL);
1995 if (tmp & RING_WAIT) {
1996 I915_WRITE(PRB0_CTL, tmp);
1997 POSTING_READ(PRB0_CTL);
1998 }
1999}
2000
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002001static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2002{
2003 struct drm_i915_gem_object *obj_priv;
2004 struct drm_i915_private *dev_priv;
2005
2006 if (crtc->fb == NULL)
2007 return;
2008
2009 obj_priv = to_intel_bo(to_intel_framebuffer(crtc->fb)->obj);
2010 dev_priv = crtc->dev->dev_private;
2011 wait_event(dev_priv->pending_flip_queue,
2012 atomic_read(&obj_priv->pending_flip) == 0);
2013}
2014
Jesse Barnes6be4a602010-09-10 10:26:01 -07002015static void ironlake_crtc_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002016{
2017 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002018 struct drm_i915_private *dev_priv = dev->dev_private;
2019 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2020 int pipe = intel_crtc->pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002021 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002022 u32 reg, temp;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002023
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002024 if (intel_crtc->active)
2025 return;
2026
2027 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01002028 intel_update_watermarks(dev);
2029
Jesse Barnes6be4a602010-09-10 10:26:01 -07002030 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2031 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01002032 if ((temp & LVDS_PORT_EN) == 0)
Jesse Barnes6be4a602010-09-10 10:26:01 -07002033 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002034 }
2035
Jesse Barnes0e23b992010-09-10 11:10:00 -07002036 ironlake_fdi_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002037
2038 /* Enable panel fitting for LVDS */
2039 if (dev_priv->pch_pf_size &&
Jesse Barnes1d850362010-10-07 16:01:10 -07002040 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
Jesse Barnes6be4a602010-09-10 10:26:01 -07002041 /* Force use of hard-coded filter coefficients
2042 * as some pre-programmed values are broken,
2043 * e.g. x201.
2044 */
2045 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
2046 PF_ENABLE | PF_FILTER_MED_3x3);
2047 I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
2048 dev_priv->pch_pf_pos);
2049 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
2050 dev_priv->pch_pf_size);
2051 }
2052
2053 /* Enable CPU pipe */
Chris Wilson5eddb702010-09-11 13:48:45 +01002054 reg = PIPECONF(pipe);
2055 temp = I915_READ(reg);
2056 if ((temp & PIPECONF_ENABLE) == 0) {
2057 I915_WRITE(reg, temp | PIPECONF_ENABLE);
2058 POSTING_READ(reg);
Jesse Barnes17f67662010-10-07 16:01:19 -07002059 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002060 }
2061
2062 /* configure and enable CPU plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01002063 reg = DSPCNTR(plane);
2064 temp = I915_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002065 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002066 I915_WRITE(reg, temp | DISPLAY_PLANE_ENABLE);
2067 intel_flush_display_plane(dev, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002068 }
2069
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002070 /* For PCH output, training FDI link */
2071 if (IS_GEN6(dev))
2072 gen6_fdi_link_train(crtc);
2073 else
2074 ironlake_fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002075
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002076 /* enable PCH DPLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002077 reg = PCH_DPLL(pipe);
2078 temp = I915_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002079 if ((temp & DPLL_VCO_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002080 I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
2081 POSTING_READ(reg);
Chris Wilson8c4223b2010-09-10 22:33:42 +01002082 udelay(200);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002083 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002084
2085 if (HAS_PCH_CPT(dev)) {
2086 /* Be sure PCH DPLL SEL is set */
2087 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002088 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002089 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002090 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002091 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2092 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002093 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002094
Chris Wilson5eddb702010-09-11 13:48:45 +01002095 /* set transcoder timing */
2096 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2097 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2098 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2099
2100 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2101 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2102 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002103
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002104 intel_fdi_normal_train(crtc);
2105
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002106 /* For PCH DP, enable TRANS_DP_CTL */
2107 if (HAS_PCH_CPT(dev) &&
2108 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002109 reg = TRANS_DP_CTL(pipe);
2110 temp = I915_READ(reg);
2111 temp &= ~(TRANS_DP_PORT_SEL_MASK |
2112 TRANS_DP_SYNC_MASK);
2113 temp |= (TRANS_DP_OUTPUT_ENABLE |
2114 TRANS_DP_ENH_FRAMING);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002115
2116 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002117 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002118 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002119 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002120
2121 switch (intel_trans_dp_port_sel(crtc)) {
2122 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002123 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002124 break;
2125 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002126 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002127 break;
2128 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002129 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002130 break;
2131 default:
2132 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002133 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002134 break;
2135 }
2136
Chris Wilson5eddb702010-09-11 13:48:45 +01002137 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002138 }
2139
2140 /* enable PCH transcoder */
Chris Wilson5eddb702010-09-11 13:48:45 +01002141 reg = TRANSCONF(pipe);
2142 temp = I915_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002143 /*
2144 * make the BPC in transcoder be consistent with
2145 * that in pipeconf reg.
2146 */
2147 temp &= ~PIPE_BPC_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002148 temp |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
2149 I915_WRITE(reg, temp | TRANS_ENABLE);
2150 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Jesse Barnes17f67662010-10-07 16:01:19 -07002151 DRM_ERROR("failed to enable transcoder %d\n", pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002152
2153 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002154 intel_update_fbc(dev);
Chris Wilson6b383a72010-09-13 13:54:26 +01002155 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002156}
2157
2158static void ironlake_crtc_disable(struct drm_crtc *crtc)
2159{
2160 struct drm_device *dev = crtc->dev;
2161 struct drm_i915_private *dev_priv = dev->dev_private;
2162 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2163 int pipe = intel_crtc->pipe;
2164 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002165 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002166
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002167 if (!intel_crtc->active)
2168 return;
2169
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002170 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002171 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01002172 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01002173
Jesse Barnes6be4a602010-09-10 10:26:01 -07002174 /* Disable display plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01002175 reg = DSPCNTR(plane);
2176 temp = I915_READ(reg);
2177 if (temp & DISPLAY_PLANE_ENABLE) {
2178 I915_WRITE(reg, temp & ~DISPLAY_PLANE_ENABLE);
2179 intel_flush_display_plane(dev, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002180 }
2181
2182 if (dev_priv->cfb_plane == plane &&
2183 dev_priv->display.disable_fbc)
2184 dev_priv->display.disable_fbc(dev);
2185
2186 /* disable cpu pipe, disable after all planes disabled */
Chris Wilson5eddb702010-09-11 13:48:45 +01002187 reg = PIPECONF(pipe);
2188 temp = I915_READ(reg);
2189 if (temp & PIPECONF_ENABLE) {
2190 I915_WRITE(reg, temp & ~PIPECONF_ENABLE);
Jesse Barnes17f67662010-10-07 16:01:19 -07002191 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002192 /* wait for cpu pipe off, pipe state */
Jesse Barnes17f67662010-10-07 16:01:19 -07002193 intel_wait_for_pipe_off(dev, intel_crtc->pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002194 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002195
Jesse Barnes6be4a602010-09-10 10:26:01 -07002196 /* Disable PF */
2197 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
2198 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
2199
2200 /* disable CPU FDI tx and PCH FDI rx */
Chris Wilson5eddb702010-09-11 13:48:45 +01002201 reg = FDI_TX_CTL(pipe);
2202 temp = I915_READ(reg);
2203 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2204 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002205
Chris Wilson5eddb702010-09-11 13:48:45 +01002206 reg = FDI_RX_CTL(pipe);
2207 temp = I915_READ(reg);
2208 temp &= ~(0x7 << 16);
2209 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2210 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002211
Chris Wilson5eddb702010-09-11 13:48:45 +01002212 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002213 udelay(100);
2214
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002215 /* Ironlake workaround, disable clock pointer after downing FDI */
Zhenyu Wange07ac3a2010-11-04 09:02:54 +00002216 if (HAS_PCH_IBX(dev))
2217 I915_WRITE(FDI_RX_CHICKEN(pipe),
2218 I915_READ(FDI_RX_CHICKEN(pipe) &
2219 ~FDI_RX_PHASE_SYNC_POINTER_ENABLE));
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002220
Jesse Barnes6be4a602010-09-10 10:26:01 -07002221 /* still set train pattern 1 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002222 reg = FDI_TX_CTL(pipe);
2223 temp = I915_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002224 temp &= ~FDI_LINK_TRAIN_NONE;
2225 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002226 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002227
Chris Wilson5eddb702010-09-11 13:48:45 +01002228 reg = FDI_RX_CTL(pipe);
2229 temp = I915_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002230 if (HAS_PCH_CPT(dev)) {
2231 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2232 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2233 } else {
2234 temp &= ~FDI_LINK_TRAIN_NONE;
2235 temp |= FDI_LINK_TRAIN_PATTERN_1;
2236 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002237 /* BPC in FDI rx is consistent with that in PIPECONF */
2238 temp &= ~(0x07 << 16);
2239 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2240 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002241
Chris Wilson5eddb702010-09-11 13:48:45 +01002242 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002243 udelay(100);
2244
2245 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2246 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01002247 if (temp & LVDS_PORT_EN) {
2248 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2249 POSTING_READ(PCH_LVDS);
2250 udelay(100);
2251 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002252 }
2253
2254 /* disable PCH transcoder */
Chris Wilson5eddb702010-09-11 13:48:45 +01002255 reg = TRANSCONF(plane);
2256 temp = I915_READ(reg);
2257 if (temp & TRANS_ENABLE) {
2258 I915_WRITE(reg, temp & ~TRANS_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002259 /* wait for PCH transcoder off, transcoder state */
Chris Wilson5eddb702010-09-11 13:48:45 +01002260 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes6be4a602010-09-10 10:26:01 -07002261 DRM_ERROR("failed to disable transcoder\n");
2262 }
2263
Jesse Barnes6be4a602010-09-10 10:26:01 -07002264 if (HAS_PCH_CPT(dev)) {
2265 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002266 reg = TRANS_DP_CTL(pipe);
2267 temp = I915_READ(reg);
2268 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2269 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002270
2271 /* disable DPLL_SEL */
2272 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002273 if (pipe == 0)
Jesse Barnes6be4a602010-09-10 10:26:01 -07002274 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2275 else
2276 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2277 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002278 }
2279
2280 /* disable PCH DPLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002281 reg = PCH_DPLL(pipe);
2282 temp = I915_READ(reg);
2283 I915_WRITE(reg, temp & ~DPLL_VCO_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002284
2285 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002286 reg = FDI_RX_CTL(pipe);
2287 temp = I915_READ(reg);
2288 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002289
2290 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002291 reg = FDI_TX_CTL(pipe);
2292 temp = I915_READ(reg);
2293 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2294
2295 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002296 udelay(100);
2297
Chris Wilson5eddb702010-09-11 13:48:45 +01002298 reg = FDI_RX_CTL(pipe);
2299 temp = I915_READ(reg);
2300 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002301
2302 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002303 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002304 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01002305
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002306 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002307 intel_update_watermarks(dev);
2308 intel_update_fbc(dev);
2309 intel_clear_scanline_wait(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002310}
2311
2312static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2313{
2314 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2315 int pipe = intel_crtc->pipe;
2316 int plane = intel_crtc->plane;
2317
Zhenyu Wang2c072452009-06-05 15:38:42 +08002318 /* XXX: When our outputs are all unaware of DPMS modes other than off
2319 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2320 */
2321 switch (mode) {
2322 case DRM_MODE_DPMS_ON:
2323 case DRM_MODE_DPMS_STANDBY:
2324 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01002325 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002326 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01002327 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002328
Zhenyu Wang2c072452009-06-05 15:38:42 +08002329 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002330 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002331 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002332 break;
2333 }
2334}
2335
Daniel Vetter02e792f2009-09-15 22:57:34 +02002336static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2337{
Daniel Vetter02e792f2009-09-15 22:57:34 +02002338 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01002339 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002340
Chris Wilson23f09ce2010-08-12 13:53:37 +01002341 mutex_lock(&dev->struct_mutex);
2342 (void) intel_overlay_switch_off(intel_crtc->overlay, false);
2343 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02002344 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02002345
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01002346 /* Let userspace switch the overlay on again. In most cases userspace
2347 * has to recompute where to put it anyway.
2348 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002349}
2350
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002351static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002352{
2353 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002354 struct drm_i915_private *dev_priv = dev->dev_private;
2355 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2356 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07002357 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002358 u32 reg, temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08002359
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002360 if (intel_crtc->active)
2361 return;
2362
2363 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01002364 intel_update_watermarks(dev);
2365
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002366 /* Enable the DPLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002367 reg = DPLL(pipe);
2368 temp = I915_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002369 if ((temp & DPLL_VCO_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002370 I915_WRITE(reg, temp);
2371
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002372 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002373 POSTING_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002374 udelay(150);
Chris Wilson5eddb702010-09-11 13:48:45 +01002375
2376 I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
2377
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002378 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002379 POSTING_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002380 udelay(150);
Chris Wilson5eddb702010-09-11 13:48:45 +01002381
2382 I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
2383
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002384 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002385 POSTING_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002386 udelay(150);
2387 }
2388
2389 /* Enable the pipe */
Chris Wilson5eddb702010-09-11 13:48:45 +01002390 reg = PIPECONF(pipe);
2391 temp = I915_READ(reg);
2392 if ((temp & PIPECONF_ENABLE) == 0)
2393 I915_WRITE(reg, temp | PIPECONF_ENABLE);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002394
2395 /* Enable the plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01002396 reg = DSPCNTR(plane);
2397 temp = I915_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002398 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002399 I915_WRITE(reg, temp | DISPLAY_PLANE_ENABLE);
2400 intel_flush_display_plane(dev, plane);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002401 }
2402
2403 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002404 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002405
2406 /* Give the overlay scaler a chance to enable if it's on this pipe */
2407 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01002408 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002409}
2410
2411static void i9xx_crtc_disable(struct drm_crtc *crtc)
2412{
2413 struct drm_device *dev = crtc->dev;
2414 struct drm_i915_private *dev_priv = dev->dev_private;
2415 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2416 int pipe = intel_crtc->pipe;
2417 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002418 u32 reg, temp;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002419
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002420 if (!intel_crtc->active)
2421 return;
2422
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002423 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002424 intel_crtc_wait_for_pending_flips(crtc);
2425 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002426 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01002427 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002428
2429 if (dev_priv->cfb_plane == plane &&
2430 dev_priv->display.disable_fbc)
2431 dev_priv->display.disable_fbc(dev);
2432
2433 /* Disable display plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01002434 reg = DSPCNTR(plane);
2435 temp = I915_READ(reg);
2436 if (temp & DISPLAY_PLANE_ENABLE) {
2437 I915_WRITE(reg, temp & ~DISPLAY_PLANE_ENABLE);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002438 /* Flush the plane changes */
Chris Wilson5eddb702010-09-11 13:48:45 +01002439 intel_flush_display_plane(dev, plane);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002440
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002441 /* Wait for vblank for the disable to take effect */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002442 if (IS_GEN2(dev))
Chris Wilson58e10eb2010-10-03 10:56:11 +01002443 intel_wait_for_vblank(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002444 }
2445
2446 /* Don't disable pipe A or pipe A PLLs if needed */
Chris Wilson5eddb702010-09-11 13:48:45 +01002447 if (pipe == 0 && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
Chris Wilson6b383a72010-09-13 13:54:26 +01002448 goto done;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002449
2450 /* Next, disable display pipes */
Chris Wilson5eddb702010-09-11 13:48:45 +01002451 reg = PIPECONF(pipe);
2452 temp = I915_READ(reg);
2453 if (temp & PIPECONF_ENABLE) {
2454 I915_WRITE(reg, temp & ~PIPECONF_ENABLE);
2455
Chris Wilson58e10eb2010-10-03 10:56:11 +01002456 /* Wait for the pipe to turn off */
Chris Wilson5eddb702010-09-11 13:48:45 +01002457 POSTING_READ(reg);
Chris Wilson58e10eb2010-10-03 10:56:11 +01002458 intel_wait_for_pipe_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002459 }
2460
Chris Wilson5eddb702010-09-11 13:48:45 +01002461 reg = DPLL(pipe);
2462 temp = I915_READ(reg);
2463 if (temp & DPLL_VCO_ENABLE) {
2464 I915_WRITE(reg, temp & ~DPLL_VCO_ENABLE);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002465
Chris Wilson5eddb702010-09-11 13:48:45 +01002466 /* Wait for the clocks to turn off. */
2467 POSTING_READ(reg);
2468 udelay(150);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002469 }
Chris Wilson6b383a72010-09-13 13:54:26 +01002470
2471done:
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002472 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002473 intel_update_fbc(dev);
2474 intel_update_watermarks(dev);
2475 intel_clear_scanline_wait(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002476}
2477
2478static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2479{
Jesse Barnes79e53942008-11-07 14:24:08 -08002480 /* XXX: When our outputs are all unaware of DPMS modes other than off
2481 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2482 */
2483 switch (mode) {
2484 case DRM_MODE_DPMS_ON:
2485 case DRM_MODE_DPMS_STANDBY:
2486 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002487 i9xx_crtc_enable(crtc);
2488 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08002489 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002490 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002491 break;
2492 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002493}
2494
2495/**
2496 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08002497 */
2498static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2499{
2500 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07002501 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002502 struct drm_i915_master_private *master_priv;
2503 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2504 int pipe = intel_crtc->pipe;
2505 bool enabled;
2506
Chris Wilson032d2a02010-09-06 16:17:22 +01002507 if (intel_crtc->dpms_mode == mode)
2508 return;
2509
Chris Wilsondebcadd2010-08-07 11:01:33 +01002510 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01002511
Jesse Barnese70236a2009-09-21 10:42:27 -07002512 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08002513
2514 if (!dev->primary->master)
2515 return;
2516
2517 master_priv = dev->primary->master->driver_priv;
2518 if (!master_priv->sarea_priv)
2519 return;
2520
2521 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2522
2523 switch (pipe) {
2524 case 0:
2525 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2526 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2527 break;
2528 case 1:
2529 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2530 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2531 break;
2532 default:
2533 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
2534 break;
2535 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002536}
2537
Chris Wilsoncdd59982010-09-08 16:30:16 +01002538static void intel_crtc_disable(struct drm_crtc *crtc)
2539{
2540 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2541 struct drm_device *dev = crtc->dev;
2542
2543 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
2544
2545 if (crtc->fb) {
2546 mutex_lock(&dev->struct_mutex);
2547 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
2548 mutex_unlock(&dev->struct_mutex);
2549 }
2550}
2551
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002552/* Prepare for a mode set.
2553 *
2554 * Note we could be a lot smarter here. We need to figure out which outputs
2555 * will be enabled, which disabled (in short, how the config will changes)
2556 * and perform the minimum necessary steps to accomplish that, e.g. updating
2557 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
2558 * panel fitting is in the proper state, etc.
2559 */
2560static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002561{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002562 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002563}
2564
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002565static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002566{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002567 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002568}
2569
2570static void ironlake_crtc_prepare(struct drm_crtc *crtc)
2571{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002572 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002573}
2574
2575static void ironlake_crtc_commit(struct drm_crtc *crtc)
2576{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002577 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002578}
2579
2580void intel_encoder_prepare (struct drm_encoder *encoder)
2581{
2582 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2583 /* lvds has its own version of prepare see intel_lvds_prepare */
2584 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
2585}
2586
2587void intel_encoder_commit (struct drm_encoder *encoder)
2588{
2589 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2590 /* lvds has its own version of commit see intel_lvds_commit */
2591 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
2592}
2593
Chris Wilsonea5b2132010-08-04 13:50:23 +01002594void intel_encoder_destroy(struct drm_encoder *encoder)
2595{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002596 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002597
Chris Wilsonea5b2132010-08-04 13:50:23 +01002598 drm_encoder_cleanup(encoder);
2599 kfree(intel_encoder);
2600}
2601
Jesse Barnes79e53942008-11-07 14:24:08 -08002602static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
2603 struct drm_display_mode *mode,
2604 struct drm_display_mode *adjusted_mode)
2605{
Zhenyu Wang2c072452009-06-05 15:38:42 +08002606 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01002607
Eric Anholtbad720f2009-10-22 16:11:14 -07002608 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08002609 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07002610 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
2611 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002612 }
Chris Wilson89749352010-09-12 18:25:19 +01002613
2614 /* XXX some encoders set the crtcinfo, others don't.
2615 * Obviously we need some form of conflict resolution here...
2616 */
2617 if (adjusted_mode->crtc_htotal == 0)
2618 drm_mode_set_crtcinfo(adjusted_mode, 0);
2619
Jesse Barnes79e53942008-11-07 14:24:08 -08002620 return true;
2621}
2622
Jesse Barnese70236a2009-09-21 10:42:27 -07002623static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002624{
Jesse Barnese70236a2009-09-21 10:42:27 -07002625 return 400000;
2626}
Jesse Barnes79e53942008-11-07 14:24:08 -08002627
Jesse Barnese70236a2009-09-21 10:42:27 -07002628static int i915_get_display_clock_speed(struct drm_device *dev)
2629{
2630 return 333000;
2631}
Jesse Barnes79e53942008-11-07 14:24:08 -08002632
Jesse Barnese70236a2009-09-21 10:42:27 -07002633static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
2634{
2635 return 200000;
2636}
Jesse Barnes79e53942008-11-07 14:24:08 -08002637
Jesse Barnese70236a2009-09-21 10:42:27 -07002638static int i915gm_get_display_clock_speed(struct drm_device *dev)
2639{
2640 u16 gcfgc = 0;
2641
2642 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
2643
2644 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08002645 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07002646 else {
2647 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
2648 case GC_DISPLAY_CLOCK_333_MHZ:
2649 return 333000;
2650 default:
2651 case GC_DISPLAY_CLOCK_190_200_MHZ:
2652 return 190000;
2653 }
2654 }
2655}
Jesse Barnes79e53942008-11-07 14:24:08 -08002656
Jesse Barnese70236a2009-09-21 10:42:27 -07002657static int i865_get_display_clock_speed(struct drm_device *dev)
2658{
2659 return 266000;
2660}
2661
2662static int i855_get_display_clock_speed(struct drm_device *dev)
2663{
2664 u16 hpllcc = 0;
2665 /* Assume that the hardware is in the high speed state. This
2666 * should be the default.
2667 */
2668 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
2669 case GC_CLOCK_133_200:
2670 case GC_CLOCK_100_200:
2671 return 200000;
2672 case GC_CLOCK_166_250:
2673 return 250000;
2674 case GC_CLOCK_100_133:
2675 return 133000;
2676 }
2677
2678 /* Shouldn't happen */
2679 return 0;
2680}
2681
2682static int i830_get_display_clock_speed(struct drm_device *dev)
2683{
2684 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08002685}
2686
Zhenyu Wang2c072452009-06-05 15:38:42 +08002687struct fdi_m_n {
2688 u32 tu;
2689 u32 gmch_m;
2690 u32 gmch_n;
2691 u32 link_m;
2692 u32 link_n;
2693};
2694
2695static void
2696fdi_reduce_ratio(u32 *num, u32 *den)
2697{
2698 while (*num > 0xffffff || *den > 0xffffff) {
2699 *num >>= 1;
2700 *den >>= 1;
2701 }
2702}
2703
2704#define DATA_N 0x800000
2705#define LINK_N 0x80000
2706
2707static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002708ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
2709 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002710{
2711 u64 temp;
2712
2713 m_n->tu = 64; /* default size */
2714
2715 temp = (u64) DATA_N * pixel_clock;
2716 temp = div_u64(temp, link_clock);
Zhenyu Wang58a27472009-09-25 08:01:28 +00002717 m_n->gmch_m = div_u64(temp * bits_per_pixel, nlanes);
2718 m_n->gmch_m >>= 3; /* convert to bytes_per_pixel */
Zhenyu Wang2c072452009-06-05 15:38:42 +08002719 m_n->gmch_n = DATA_N;
2720 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
2721
2722 temp = (u64) LINK_N * pixel_clock;
2723 m_n->link_m = div_u64(temp, link_clock);
2724 m_n->link_n = LINK_N;
2725 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
2726}
2727
2728
Shaohua Li7662c8b2009-06-26 11:23:55 +08002729struct intel_watermark_params {
2730 unsigned long fifo_size;
2731 unsigned long max_wm;
2732 unsigned long default_wm;
2733 unsigned long guard_size;
2734 unsigned long cacheline_size;
2735};
2736
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002737/* Pineview has different values for various configs */
2738static struct intel_watermark_params pineview_display_wm = {
2739 PINEVIEW_DISPLAY_FIFO,
2740 PINEVIEW_MAX_WM,
2741 PINEVIEW_DFT_WM,
2742 PINEVIEW_GUARD_WM,
2743 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002744};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002745static struct intel_watermark_params pineview_display_hplloff_wm = {
2746 PINEVIEW_DISPLAY_FIFO,
2747 PINEVIEW_MAX_WM,
2748 PINEVIEW_DFT_HPLLOFF_WM,
2749 PINEVIEW_GUARD_WM,
2750 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002751};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002752static struct intel_watermark_params pineview_cursor_wm = {
2753 PINEVIEW_CURSOR_FIFO,
2754 PINEVIEW_CURSOR_MAX_WM,
2755 PINEVIEW_CURSOR_DFT_WM,
2756 PINEVIEW_CURSOR_GUARD_WM,
2757 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002758};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002759static struct intel_watermark_params pineview_cursor_hplloff_wm = {
2760 PINEVIEW_CURSOR_FIFO,
2761 PINEVIEW_CURSOR_MAX_WM,
2762 PINEVIEW_CURSOR_DFT_WM,
2763 PINEVIEW_CURSOR_GUARD_WM,
2764 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002765};
Jesse Barnes0e442c62009-10-19 10:09:33 +09002766static struct intel_watermark_params g4x_wm_info = {
2767 G4X_FIFO_SIZE,
2768 G4X_MAX_WM,
2769 G4X_MAX_WM,
2770 2,
2771 G4X_FIFO_LINE_SIZE,
2772};
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002773static struct intel_watermark_params g4x_cursor_wm_info = {
2774 I965_CURSOR_FIFO,
2775 I965_CURSOR_MAX_WM,
2776 I965_CURSOR_DFT_WM,
2777 2,
2778 G4X_FIFO_LINE_SIZE,
2779};
2780static struct intel_watermark_params i965_cursor_wm_info = {
2781 I965_CURSOR_FIFO,
2782 I965_CURSOR_MAX_WM,
2783 I965_CURSOR_DFT_WM,
2784 2,
2785 I915_FIFO_LINE_SIZE,
2786};
Shaohua Li7662c8b2009-06-26 11:23:55 +08002787static struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08002788 I945_FIFO_SIZE,
2789 I915_MAX_WM,
2790 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002791 2,
2792 I915_FIFO_LINE_SIZE
2793};
2794static struct intel_watermark_params i915_wm_info = {
2795 I915_FIFO_SIZE,
2796 I915_MAX_WM,
2797 1,
2798 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002799 I915_FIFO_LINE_SIZE
2800};
2801static struct intel_watermark_params i855_wm_info = {
2802 I855GM_FIFO_SIZE,
2803 I915_MAX_WM,
2804 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002805 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002806 I830_FIFO_LINE_SIZE
2807};
2808static struct intel_watermark_params i830_wm_info = {
2809 I830_FIFO_SIZE,
2810 I915_MAX_WM,
2811 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002812 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002813 I830_FIFO_LINE_SIZE
2814};
2815
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002816static struct intel_watermark_params ironlake_display_wm_info = {
2817 ILK_DISPLAY_FIFO,
2818 ILK_DISPLAY_MAXWM,
2819 ILK_DISPLAY_DFTWM,
2820 2,
2821 ILK_FIFO_LINE_SIZE
2822};
2823
Zhao Yakuic936f442010-06-12 14:32:26 +08002824static struct intel_watermark_params ironlake_cursor_wm_info = {
2825 ILK_CURSOR_FIFO,
2826 ILK_CURSOR_MAXWM,
2827 ILK_CURSOR_DFTWM,
2828 2,
2829 ILK_FIFO_LINE_SIZE
2830};
2831
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002832static struct intel_watermark_params ironlake_display_srwm_info = {
2833 ILK_DISPLAY_SR_FIFO,
2834 ILK_DISPLAY_MAX_SRWM,
2835 ILK_DISPLAY_DFT_SRWM,
2836 2,
2837 ILK_FIFO_LINE_SIZE
2838};
2839
2840static struct intel_watermark_params ironlake_cursor_srwm_info = {
2841 ILK_CURSOR_SR_FIFO,
2842 ILK_CURSOR_MAX_SRWM,
2843 ILK_CURSOR_DFT_SRWM,
2844 2,
2845 ILK_FIFO_LINE_SIZE
2846};
2847
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002848/**
2849 * intel_calculate_wm - calculate watermark level
2850 * @clock_in_khz: pixel clock
2851 * @wm: chip FIFO params
2852 * @pixel_size: display pixel size
2853 * @latency_ns: memory latency for the platform
2854 *
2855 * Calculate the watermark level (the level at which the display plane will
2856 * start fetching from memory again). Each chip has a different display
2857 * FIFO size and allocation, so the caller needs to figure that out and pass
2858 * in the correct intel_watermark_params structure.
2859 *
2860 * As the pixel clock runs, the FIFO will be drained at a rate that depends
2861 * on the pixel size. When it reaches the watermark level, it'll start
2862 * fetching FIFO line sized based chunks from memory until the FIFO fills
2863 * past the watermark point. If the FIFO drains completely, a FIFO underrun
2864 * will occur, and a display engine hang could result.
2865 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002866static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
2867 struct intel_watermark_params *wm,
2868 int pixel_size,
2869 unsigned long latency_ns)
2870{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002871 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002872
Jesse Barnesd6604672009-09-11 12:25:56 -07002873 /*
2874 * Note: we need to make sure we don't overflow for various clock &
2875 * latency values.
2876 * clocks go from a few thousand to several hundred thousand.
2877 * latency is usually a few thousand
2878 */
2879 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
2880 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01002881 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002882
Zhao Yakui28c97732009-10-09 11:39:41 +08002883 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002884
2885 wm_size = wm->fifo_size - (entries_required + wm->guard_size);
2886
Zhao Yakui28c97732009-10-09 11:39:41 +08002887 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002888
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002889 /* Don't promote wm_size to unsigned... */
2890 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002891 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01002892 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002893 wm_size = wm->default_wm;
2894 return wm_size;
2895}
2896
2897struct cxsr_latency {
2898 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08002899 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002900 unsigned long fsb_freq;
2901 unsigned long mem_freq;
2902 unsigned long display_sr;
2903 unsigned long display_hpll_disable;
2904 unsigned long cursor_sr;
2905 unsigned long cursor_hpll_disable;
2906};
2907
Chris Wilson403c89f2010-08-04 15:25:31 +01002908static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08002909 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
2910 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
2911 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
2912 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
2913 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002914
Li Peng95534262010-05-18 18:58:44 +08002915 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
2916 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
2917 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
2918 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
2919 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002920
Li Peng95534262010-05-18 18:58:44 +08002921 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
2922 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
2923 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
2924 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
2925 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002926
Li Peng95534262010-05-18 18:58:44 +08002927 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
2928 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
2929 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
2930 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
2931 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002932
Li Peng95534262010-05-18 18:58:44 +08002933 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
2934 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
2935 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
2936 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
2937 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002938
Li Peng95534262010-05-18 18:58:44 +08002939 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
2940 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
2941 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
2942 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
2943 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002944};
2945
Chris Wilson403c89f2010-08-04 15:25:31 +01002946static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
2947 int is_ddr3,
2948 int fsb,
2949 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002950{
Chris Wilson403c89f2010-08-04 15:25:31 +01002951 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002952 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002953
2954 if (fsb == 0 || mem == 0)
2955 return NULL;
2956
2957 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
2958 latency = &cxsr_latency_table[i];
2959 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08002960 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302961 fsb == latency->fsb_freq && mem == latency->mem_freq)
2962 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002963 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302964
Zhao Yakui28c97732009-10-09 11:39:41 +08002965 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302966
2967 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002968}
2969
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002970static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002971{
2972 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002973
2974 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01002975 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002976}
2977
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07002978/*
2979 * Latency for FIFO fetches is dependent on several factors:
2980 * - memory configuration (speed, channels)
2981 * - chipset
2982 * - current MCH state
2983 * It can be fairly high in some situations, so here we assume a fairly
2984 * pessimal value. It's a tradeoff between extra memory fetches (if we
2985 * set this value too high, the FIFO will fetch frequently to stay full)
2986 * and power consumption (set it too low to save power and we might see
2987 * FIFO underruns and display "flicker").
2988 *
2989 * A value of 5us seems to be a good balance; safe for very low end
2990 * platforms but not overly aggressive on lower latency configs.
2991 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01002992static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002993
Jesse Barnese70236a2009-09-21 10:42:27 -07002994static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002995{
2996 struct drm_i915_private *dev_priv = dev->dev_private;
2997 uint32_t dsparb = I915_READ(DSPARB);
2998 int size;
2999
Chris Wilson8de9b312010-07-19 19:59:52 +01003000 size = dsparb & 0x7f;
3001 if (plane)
3002 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003003
Zhao Yakui28c97732009-10-09 11:39:41 +08003004 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003005 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003006
3007 return size;
3008}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003009
Jesse Barnese70236a2009-09-21 10:42:27 -07003010static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3011{
3012 struct drm_i915_private *dev_priv = dev->dev_private;
3013 uint32_t dsparb = I915_READ(DSPARB);
3014 int size;
3015
Chris Wilson8de9b312010-07-19 19:59:52 +01003016 size = dsparb & 0x1ff;
3017 if (plane)
3018 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07003019 size >>= 1; /* Convert to cachelines */
3020
Zhao Yakui28c97732009-10-09 11:39:41 +08003021 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003022 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003023
3024 return size;
3025}
3026
3027static int i845_get_fifo_size(struct drm_device *dev, int plane)
3028{
3029 struct drm_i915_private *dev_priv = dev->dev_private;
3030 uint32_t dsparb = I915_READ(DSPARB);
3031 int size;
3032
3033 size = dsparb & 0x7f;
3034 size >>= 2; /* Convert to cachelines */
3035
Zhao Yakui28c97732009-10-09 11:39:41 +08003036 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003037 plane ? "B" : "A",
3038 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003039
3040 return size;
3041}
3042
3043static int i830_get_fifo_size(struct drm_device *dev, int plane)
3044{
3045 struct drm_i915_private *dev_priv = dev->dev_private;
3046 uint32_t dsparb = I915_READ(DSPARB);
3047 int size;
3048
3049 size = dsparb & 0x7f;
3050 size >>= 1; /* Convert to cachelines */
3051
Zhao Yakui28c97732009-10-09 11:39:41 +08003052 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003053 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003054
3055 return size;
3056}
3057
Zhao Yakuid4294342010-03-22 22:45:36 +08003058static void pineview_update_wm(struct drm_device *dev, int planea_clock,
Chris Wilson5eddb702010-09-11 13:48:45 +01003059 int planeb_clock, int sr_hdisplay, int unused,
3060 int pixel_size)
Zhao Yakuid4294342010-03-22 22:45:36 +08003061{
3062 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson403c89f2010-08-04 15:25:31 +01003063 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003064 u32 reg;
3065 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003066 int sr_clock;
3067
Chris Wilson403c89f2010-08-04 15:25:31 +01003068 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003069 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003070 if (!latency) {
3071 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3072 pineview_disable_cxsr(dev);
3073 return;
3074 }
3075
3076 if (!planea_clock || !planeb_clock) {
3077 sr_clock = planea_clock ? planea_clock : planeb_clock;
3078
3079 /* Display SR */
3080 wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
3081 pixel_size, latency->display_sr);
3082 reg = I915_READ(DSPFW1);
3083 reg &= ~DSPFW_SR_MASK;
3084 reg |= wm << DSPFW_SR_SHIFT;
3085 I915_WRITE(DSPFW1, reg);
3086 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3087
3088 /* cursor SR */
3089 wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
3090 pixel_size, latency->cursor_sr);
3091 reg = I915_READ(DSPFW3);
3092 reg &= ~DSPFW_CURSOR_SR_MASK;
3093 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3094 I915_WRITE(DSPFW3, reg);
3095
3096 /* Display HPLL off SR */
3097 wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
3098 pixel_size, latency->display_hpll_disable);
3099 reg = I915_READ(DSPFW3);
3100 reg &= ~DSPFW_HPLL_SR_MASK;
3101 reg |= wm & DSPFW_HPLL_SR_MASK;
3102 I915_WRITE(DSPFW3, reg);
3103
3104 /* cursor HPLL off SR */
3105 wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
3106 pixel_size, latency->cursor_hpll_disable);
3107 reg = I915_READ(DSPFW3);
3108 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3109 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3110 I915_WRITE(DSPFW3, reg);
3111 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3112
3113 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003114 I915_WRITE(DSPFW3,
3115 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003116 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3117 } else {
3118 pineview_disable_cxsr(dev);
3119 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3120 }
3121}
3122
Jesse Barnes0e442c62009-10-19 10:09:33 +09003123static void g4x_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003124 int planeb_clock, int sr_hdisplay, int sr_htotal,
3125 int pixel_size)
Jesse Barnes652c3932009-08-17 13:31:43 -07003126{
3127 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003128 int total_size, cacheline_size;
3129 int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
3130 struct intel_watermark_params planea_params, planeb_params;
3131 unsigned long line_time_us;
3132 int sr_clock, sr_entries = 0, entries_required;
Jesse Barnes652c3932009-08-17 13:31:43 -07003133
Jesse Barnes0e442c62009-10-19 10:09:33 +09003134 /* Create copies of the base settings for each pipe */
3135 planea_params = planeb_params = g4x_wm_info;
3136
3137 /* Grab a couple of global values before we overwrite them */
3138 total_size = planea_params.fifo_size;
3139 cacheline_size = planea_params.cacheline_size;
3140
3141 /*
3142 * Note: we need to make sure we don't overflow for various clock &
3143 * latency values.
3144 * clocks go from a few thousand to several hundred thousand.
3145 * latency is usually a few thousand
3146 */
3147 entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
3148 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003149 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003150 planea_wm = entries_required + planea_params.guard_size;
3151
3152 entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
3153 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003154 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003155 planeb_wm = entries_required + planeb_params.guard_size;
3156
3157 cursora_wm = cursorb_wm = 16;
3158 cursor_sr = 32;
3159
3160 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
3161
3162 /* Calc sr entries for one plane configs */
3163 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3164 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003165 static const int sr_latency_ns = 12000;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003166
3167 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003168 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003169
3170 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003171 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003172 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003173 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003174
3175 entries_required = (((sr_latency_ns / line_time_us) +
3176 1000) / 1000) * pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003177 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson5eddb702010-09-11 13:48:45 +01003178 g4x_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003179 cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;
3180
3181 if (cursor_sr > g4x_cursor_wm_info.max_wm)
3182 cursor_sr = g4x_cursor_wm_info.max_wm;
3183 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3184 "cursor %d\n", sr_entries, cursor_sr);
3185
Jesse Barnes0e442c62009-10-19 10:09:33 +09003186 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303187 } else {
3188 /* Turn off self refresh if both pipes are enabled */
3189 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
Chris Wilson5eddb702010-09-11 13:48:45 +01003190 & ~FW_BLC_SELF_EN);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003191 }
3192
3193 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
3194 planea_wm, planeb_wm, sr_entries);
3195
3196 planea_wm &= 0x3f;
3197 planeb_wm &= 0x3f;
3198
3199 I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
3200 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
3201 (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
3202 I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
3203 (cursora_wm << DSPFW_CURSORA_SHIFT));
3204 /* HPLL off in SR has some issues on G4x... disable it */
3205 I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
3206 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003207}
3208
Jesse Barnes1dc75462009-10-19 10:08:17 +09003209static void i965_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003210 int planeb_clock, int sr_hdisplay, int sr_htotal,
3211 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003212{
3213 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003214 unsigned long line_time_us;
3215 int sr_clock, sr_entries, srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003216 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003217
Jesse Barnes1dc75462009-10-19 10:08:17 +09003218 /* Calc sr entries for one plane configs */
3219 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3220 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003221 static const int sr_latency_ns = 12000;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003222
3223 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003224 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003225
3226 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003227 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003228 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003229 sr_entries = DIV_ROUND_UP(sr_entries, I915_FIFO_LINE_SIZE);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003230 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
Zhao Yakui1b07e042010-06-12 14:32:24 +08003231 srwm = I965_FIFO_SIZE - sr_entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003232 if (srwm < 0)
3233 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003234 srwm &= 0x1ff;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003235
3236 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003237 pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003238 sr_entries = DIV_ROUND_UP(sr_entries,
3239 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003240 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilson5eddb702010-09-11 13:48:45 +01003241 (sr_entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003242
3243 if (cursor_sr > i965_cursor_wm_info.max_wm)
3244 cursor_sr = i965_cursor_wm_info.max_wm;
3245
3246 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3247 "cursor %d\n", srwm, cursor_sr);
3248
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003249 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003250 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303251 } else {
3252 /* Turn off self refresh if both pipes are enabled */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003253 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003254 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3255 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003256 }
3257
3258 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3259 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003260
3261 /* 965 has limitations... */
Jesse Barnes1dc75462009-10-19 10:08:17 +09003262 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
3263 (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003264 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003265 /* update cursor SR watermark */
3266 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003267}
3268
3269static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003270 int planeb_clock, int sr_hdisplay, int sr_htotal,
3271 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003272{
3273 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003274 uint32_t fwater_lo;
3275 uint32_t fwater_hi;
3276 int total_size, cacheline_size, cwm, srwm = 1;
3277 int planea_wm, planeb_wm;
3278 struct intel_watermark_params planea_params, planeb_params;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003279 unsigned long line_time_us;
3280 int sr_clock, sr_entries = 0;
3281
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003282 /* Create copies of the base settings for each pipe */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003283 if (IS_CRESTLINE(dev) || IS_I945GM(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003284 planea_params = planeb_params = i945_wm_info;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003285 else if (!IS_GEN2(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003286 planea_params = planeb_params = i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003287 else
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003288 planea_params = planeb_params = i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003289
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003290 /* Grab a couple of global values before we overwrite them */
3291 total_size = planea_params.fifo_size;
3292 cacheline_size = planea_params.cacheline_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003293
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003294 /* Update per-plane FIFO sizes */
Jesse Barnese70236a2009-09-21 10:42:27 -07003295 planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3296 planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003297
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003298 planea_wm = intel_calculate_wm(planea_clock, &planea_params,
3299 pixel_size, latency_ns);
3300 planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
3301 pixel_size, latency_ns);
Zhao Yakui28c97732009-10-09 11:39:41 +08003302 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003303
3304 /*
3305 * Overlay gets an aggressive default since video jitter is bad.
3306 */
3307 cwm = 2;
3308
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003309 /* Calc sr entries for one plane configs */
Jesse Barnes652c3932009-08-17 13:31:43 -07003310 if (HAS_FW_BLC(dev) && sr_hdisplay &&
3311 (!planea_clock || !planeb_clock)) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003312 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003313 static const int sr_latency_ns = 6000;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003314
Shaohua Li7662c8b2009-06-26 11:23:55 +08003315 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003316 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003317
3318 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003319 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003320 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003321 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui28c97732009-10-09 11:39:41 +08003322 DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003323 srwm = total_size - sr_entries;
3324 if (srwm < 0)
3325 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08003326
3327 if (IS_I945G(dev) || IS_I945GM(dev))
3328 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3329 else if (IS_I915GM(dev)) {
3330 /* 915M has a smaller SRWM field */
3331 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
3332 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3333 }
David John33c5fd12010-01-27 15:19:08 +05303334 } else {
3335 /* Turn off self refresh if both pipes are enabled */
Li Pengee980b82010-01-27 19:01:11 +08003336 if (IS_I945G(dev) || IS_I945GM(dev)) {
3337 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3338 & ~FW_BLC_SELF_EN);
3339 } else if (IS_I915GM(dev)) {
3340 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3341 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08003342 }
3343
Zhao Yakui28c97732009-10-09 11:39:41 +08003344 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003345 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003346
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003347 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3348 fwater_hi = (cwm & 0x1f);
3349
3350 /* Set request length to 8 cachelines per fetch */
3351 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3352 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003353
3354 I915_WRITE(FW_BLC, fwater_lo);
3355 I915_WRITE(FW_BLC2, fwater_hi);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003356}
3357
Jesse Barnese70236a2009-09-21 10:42:27 -07003358static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
Zhao Yakuifa143212010-06-12 14:32:23 +08003359 int unused2, int unused3, int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003360{
3361 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf3601322009-07-22 12:54:59 -07003362 uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003363 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003364
Jesse Barnese70236a2009-09-21 10:42:27 -07003365 i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003366
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003367 planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
3368 pixel_size, latency_ns);
Jesse Barnesf3601322009-07-22 12:54:59 -07003369 fwater_lo |= (3<<8) | planea_wm;
3370
Zhao Yakui28c97732009-10-09 11:39:41 +08003371 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003372
3373 I915_WRITE(FW_BLC, fwater_lo);
3374}
3375
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003376#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08003377#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003378
Chris Wilson4ed765f2010-09-11 10:46:47 +01003379static bool ironlake_compute_wm0(struct drm_device *dev,
3380 int pipe,
3381 int *plane_wm,
3382 int *cursor_wm)
3383{
3384 struct drm_crtc *crtc;
3385 int htotal, hdisplay, clock, pixel_size = 0;
3386 int line_time_us, line_count, entries;
3387
3388 crtc = intel_get_crtc_for_pipe(dev, pipe);
3389 if (crtc->fb == NULL || !crtc->enabled)
3390 return false;
3391
3392 htotal = crtc->mode.htotal;
3393 hdisplay = crtc->mode.hdisplay;
3394 clock = crtc->mode.clock;
3395 pixel_size = crtc->fb->bits_per_pixel / 8;
3396
3397 /* Use the small buffer method to calculate plane watermark */
3398 entries = ((clock * pixel_size / 1000) * ILK_LP0_PLANE_LATENCY) / 1000;
3399 entries = DIV_ROUND_UP(entries,
3400 ironlake_display_wm_info.cacheline_size);
3401 *plane_wm = entries + ironlake_display_wm_info.guard_size;
3402 if (*plane_wm > (int)ironlake_display_wm_info.max_wm)
3403 *plane_wm = ironlake_display_wm_info.max_wm;
3404
3405 /* Use the large buffer method to calculate cursor watermark */
3406 line_time_us = ((htotal * 1000) / clock);
3407 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3408 entries = line_count * 64 * pixel_size;
3409 entries = DIV_ROUND_UP(entries,
3410 ironlake_cursor_wm_info.cacheline_size);
3411 *cursor_wm = entries + ironlake_cursor_wm_info.guard_size;
3412 if (*cursor_wm > ironlake_cursor_wm_info.max_wm)
3413 *cursor_wm = ironlake_cursor_wm_info.max_wm;
3414
3415 return true;
3416}
3417
3418static void ironlake_update_wm(struct drm_device *dev,
3419 int planea_clock, int planeb_clock,
3420 int sr_hdisplay, int sr_htotal,
3421 int pixel_size)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003422{
3423 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ed765f2010-09-11 10:46:47 +01003424 int plane_wm, cursor_wm, enabled;
3425 int tmp;
Zhao Yakuic936f442010-06-12 14:32:26 +08003426
Chris Wilson4ed765f2010-09-11 10:46:47 +01003427 enabled = 0;
3428 if (ironlake_compute_wm0(dev, 0, &plane_wm, &cursor_wm)) {
3429 I915_WRITE(WM0_PIPEA_ILK,
3430 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
3431 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
3432 " plane %d, " "cursor: %d\n",
3433 plane_wm, cursor_wm);
3434 enabled++;
Zhao Yakuic936f442010-06-12 14:32:26 +08003435 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003436
Chris Wilson4ed765f2010-09-11 10:46:47 +01003437 if (ironlake_compute_wm0(dev, 1, &plane_wm, &cursor_wm)) {
3438 I915_WRITE(WM0_PIPEB_ILK,
3439 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
3440 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
3441 " plane %d, cursor: %d\n",
3442 plane_wm, cursor_wm);
3443 enabled++;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003444 }
3445
3446 /*
3447 * Calculate and update the self-refresh watermark only when one
3448 * display plane is used.
3449 */
Chris Wilson4ed765f2010-09-11 10:46:47 +01003450 tmp = 0;
3451 if (enabled == 1 && /* XXX disabled due to buggy implmentation? */ 0) {
3452 unsigned long line_time_us;
3453 int small, large, plane_fbc;
3454 int sr_clock, entries;
3455 int line_count, line_size;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003456 /* Read the self-refresh latency. The unit is 0.5us */
3457 int ilk_sr_latency = I915_READ(MLTR_ILK) & ILK_SRLT_MASK;
3458
3459 sr_clock = planea_clock ? planea_clock : planeb_clock;
Chris Wilson4ed765f2010-09-11 10:46:47 +01003460 line_time_us = (sr_htotal * 1000) / sr_clock;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003461
3462 /* Use ns/us then divide to preserve precision */
3463 line_count = ((ilk_sr_latency * 500) / line_time_us + 1000)
Chris Wilson5eddb702010-09-11 13:48:45 +01003464 / 1000;
Chris Wilson4ed765f2010-09-11 10:46:47 +01003465 line_size = sr_hdisplay * pixel_size;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003466
Chris Wilson4ed765f2010-09-11 10:46:47 +01003467 /* Use the minimum of the small and large buffer method for primary */
3468 small = ((sr_clock * pixel_size / 1000) * (ilk_sr_latency * 500)) / 1000;
3469 large = line_count * line_size;
3470
3471 entries = DIV_ROUND_UP(min(small, large),
3472 ironlake_display_srwm_info.cacheline_size);
3473
3474 plane_fbc = entries * 64;
3475 plane_fbc = DIV_ROUND_UP(plane_fbc, line_size);
3476
3477 plane_wm = entries + ironlake_display_srwm_info.guard_size;
3478 if (plane_wm > (int)ironlake_display_srwm_info.max_wm)
3479 plane_wm = ironlake_display_srwm_info.max_wm;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003480
3481 /* calculate the self-refresh watermark for display cursor */
Chris Wilson4ed765f2010-09-11 10:46:47 +01003482 entries = line_count * pixel_size * 64;
3483 entries = DIV_ROUND_UP(entries,
3484 ironlake_cursor_srwm_info.cacheline_size);
3485
3486 cursor_wm = entries + ironlake_cursor_srwm_info.guard_size;
3487 if (cursor_wm > (int)ironlake_cursor_srwm_info.max_wm)
3488 cursor_wm = ironlake_cursor_srwm_info.max_wm;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003489
3490 /* configure watermark and enable self-refresh */
Chris Wilson4ed765f2010-09-11 10:46:47 +01003491 tmp = (WM1_LP_SR_EN |
3492 (ilk_sr_latency << WM1_LP_LATENCY_SHIFT) |
3493 (plane_fbc << WM1_LP_FBC_SHIFT) |
3494 (plane_wm << WM1_LP_SR_SHIFT) |
3495 cursor_wm);
3496 DRM_DEBUG_KMS("self-refresh watermark: display plane %d, fbc lines %d,"
3497 " cursor %d\n", plane_wm, plane_fbc, cursor_wm);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003498 }
Chris Wilson4ed765f2010-09-11 10:46:47 +01003499 I915_WRITE(WM1_LP_ILK, tmp);
3500 /* XXX setup WM2 and WM3 */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003501}
Chris Wilson4ed765f2010-09-11 10:46:47 +01003502
Shaohua Li7662c8b2009-06-26 11:23:55 +08003503/**
3504 * intel_update_watermarks - update FIFO watermark values based on current modes
3505 *
3506 * Calculate watermark values for the various WM regs based on current mode
3507 * and plane configuration.
3508 *
3509 * There are several cases to deal with here:
3510 * - normal (i.e. non-self-refresh)
3511 * - self-refresh (SR) mode
3512 * - lines are large relative to FIFO size (buffer can hold up to 2)
3513 * - lines are small relative to FIFO size (buffer can hold more than 2
3514 * lines), so need to account for TLB latency
3515 *
3516 * The normal calculation is:
3517 * watermark = dotclock * bytes per pixel * latency
3518 * where latency is platform & configuration dependent (we assume pessimal
3519 * values here).
3520 *
3521 * The SR calculation is:
3522 * watermark = (trunc(latency/line time)+1) * surface width *
3523 * bytes per pixel
3524 * where
3525 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08003526 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08003527 * and latency is assumed to be high, as above.
3528 *
3529 * The final value programmed to the register should always be rounded up,
3530 * and include an extra 2 entries to account for clock crossings.
3531 *
3532 * We don't use the sprite, so we can ignore that. And on Crestline we have
3533 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01003534 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003535static void intel_update_watermarks(struct drm_device *dev)
3536{
Jesse Barnese70236a2009-09-21 10:42:27 -07003537 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003538 struct drm_crtc *crtc;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003539 int sr_hdisplay = 0;
3540 unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
3541 int enabled = 0, pixel_size = 0;
Zhao Yakuifa143212010-06-12 14:32:23 +08003542 int sr_htotal = 0;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003543
Zhenyu Wangc03342f2009-09-29 11:01:23 +08003544 if (!dev_priv->display.update_wm)
3545 return;
3546
Shaohua Li7662c8b2009-06-26 11:23:55 +08003547 /* Get the clock config from both planes */
3548 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01003549 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003550 if (intel_crtc->active) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003551 enabled++;
3552 if (intel_crtc->plane == 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08003553 DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003554 intel_crtc->pipe, crtc->mode.clock);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003555 planea_clock = crtc->mode.clock;
3556 } else {
Zhao Yakui28c97732009-10-09 11:39:41 +08003557 DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003558 intel_crtc->pipe, crtc->mode.clock);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003559 planeb_clock = crtc->mode.clock;
3560 }
3561 sr_hdisplay = crtc->mode.hdisplay;
3562 sr_clock = crtc->mode.clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003563 sr_htotal = crtc->mode.htotal;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003564 if (crtc->fb)
3565 pixel_size = crtc->fb->bits_per_pixel / 8;
3566 else
3567 pixel_size = 4; /* by default */
3568 }
3569 }
3570
3571 if (enabled <= 0)
3572 return;
3573
Jesse Barnese70236a2009-09-21 10:42:27 -07003574 dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003575 sr_hdisplay, sr_htotal, pixel_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003576}
3577
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003578static int intel_crtc_mode_set(struct drm_crtc *crtc,
3579 struct drm_display_mode *mode,
3580 struct drm_display_mode *adjusted_mode,
3581 int x, int y,
3582 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08003583{
3584 struct drm_device *dev = crtc->dev;
3585 struct drm_i915_private *dev_priv = dev->dev_private;
3586 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3587 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003588 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003589 u32 fp_reg, dpll_reg;
Eric Anholtc751ce42010-03-25 11:48:48 -07003590 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07003591 intel_clock_t clock, reduced_clock;
Chris Wilson5eddb702010-09-11 13:48:45 +01003592 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Jesse Barnes652c3932009-08-17 13:31:43 -07003593 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003594 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson8e647a22010-08-22 10:54:23 +01003595 struct intel_encoder *has_edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003596 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01003597 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08003598 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003599 int ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003600 struct fdi_m_n m_n = {0};
Chris Wilson5eddb702010-09-11 13:48:45 +01003601 u32 reg, temp;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003602 int target_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08003603
3604 drm_vblank_pre_modeset(dev, pipe);
3605
Chris Wilson5eddb702010-09-11 13:48:45 +01003606 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
3607 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003608 continue;
3609
Chris Wilson5eddb702010-09-11 13:48:45 +01003610 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003611 case INTEL_OUTPUT_LVDS:
3612 is_lvds = true;
3613 break;
3614 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08003615 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08003616 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01003617 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08003618 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08003619 break;
3620 case INTEL_OUTPUT_DVO:
3621 is_dvo = true;
3622 break;
3623 case INTEL_OUTPUT_TVOUT:
3624 is_tv = true;
3625 break;
3626 case INTEL_OUTPUT_ANALOG:
3627 is_crt = true;
3628 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003629 case INTEL_OUTPUT_DISPLAYPORT:
3630 is_dp = true;
3631 break;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003632 case INTEL_OUTPUT_EDP:
Chris Wilson5eddb702010-09-11 13:48:45 +01003633 has_edp_encoder = encoder;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003634 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003635 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003636
Eric Anholtc751ce42010-03-25 11:48:48 -07003637 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08003638 }
3639
Eric Anholtc751ce42010-03-25 11:48:48 -07003640 if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003641 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08003642 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003643 refclk / 1000);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003644 } else if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003645 refclk = 96000;
Jesse Barnes1cb1b752010-10-07 16:01:17 -07003646 if (HAS_PCH_SPLIT(dev) &&
3647 (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003648 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08003649 } else {
3650 refclk = 48000;
3651 }
3652
Ma Lingd4906092009-03-18 20:13:27 +08003653 /*
3654 * Returns a set of divisors for the desired target clock with the given
3655 * refclk, or FALSE. The returned values represent the clock equation:
3656 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
3657 */
3658 limit = intel_limit(crtc);
3659 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08003660 if (!ok) {
3661 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Chris Wilson1f803ee2009-06-06 09:45:59 +01003662 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003663 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003664 }
3665
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01003666 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01003667 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01003668
Zhao Yakuiddc90032010-01-06 22:05:56 +08003669 if (is_lvds && dev_priv->lvds_downclock_avail) {
3670 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01003671 dev_priv->lvds_downclock,
3672 refclk,
3673 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003674 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
3675 /*
3676 * If the different P is found, it means that we can't
3677 * switch the display clock by using the FP0/FP1.
3678 * In such case we will disable the LVDS downclock
3679 * feature.
3680 */
3681 DRM_DEBUG_KMS("Different P is found for "
Chris Wilson5eddb702010-09-11 13:48:45 +01003682 "LVDS clock/downclock\n");
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003683 has_reduced_clock = 0;
3684 }
Jesse Barnes652c3932009-08-17 13:31:43 -07003685 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003686 /* SDVO TV has fixed PLL values depend on its clock range,
3687 this mirrors vbios setting. */
3688 if (is_sdvo && is_tv) {
3689 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01003690 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003691 clock.p1 = 2;
3692 clock.p2 = 10;
3693 clock.n = 3;
3694 clock.m1 = 16;
3695 clock.m2 = 8;
3696 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01003697 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003698 clock.p1 = 1;
3699 clock.p2 = 10;
3700 clock.n = 6;
3701 clock.m1 = 12;
3702 clock.m2 = 8;
3703 }
3704 }
3705
Zhenyu Wang2c072452009-06-05 15:38:42 +08003706 /* FDI link */
Eric Anholtbad720f2009-10-22 16:11:14 -07003707 if (HAS_PCH_SPLIT(dev)) {
Adam Jackson77ffb592010-04-12 11:38:44 -04003708 int lane = 0, link_bw, bpp;
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003709 /* CPU eDP doesn't require FDI link, so just set DP M/N
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003710 according to current link config */
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003711 if (has_edp_encoder && !intel_encoder_is_pch_edp(&encoder->base)) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003712 target_clock = mode->clock;
Chris Wilson8e647a22010-08-22 10:54:23 +01003713 intel_edp_link_config(has_edp_encoder,
3714 &lane, &link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003715 } else {
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003716 /* [e]DP over FDI requires target mode clock
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003717 instead of link clock */
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003718 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003719 target_clock = mode->clock;
3720 else
3721 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01003722
3723 /* FDI is a binary signal running at ~2.7GHz, encoding
3724 * each output octet as 10 bits. The actual frequency
3725 * is stored as a divider into a 100MHz clock, and the
3726 * mode pixel clock is stored in units of 1KHz.
3727 * Hence the bw of each lane in terms of the mode signal
3728 * is:
3729 */
3730 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003731 }
Zhenyu Wang58a27472009-09-25 08:01:28 +00003732
3733 /* determine panel color depth */
Chris Wilson5eddb702010-09-11 13:48:45 +01003734 temp = I915_READ(PIPECONF(pipe));
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003735 temp &= ~PIPE_BPC_MASK;
3736 if (is_lvds) {
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003737 /* the BPC will be 6 if it is 18-bit LVDS panel */
Chris Wilson5eddb702010-09-11 13:48:45 +01003738 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003739 temp |= PIPE_8BPC;
3740 else
3741 temp |= PIPE_6BPC;
Jesse Barnes1d850362010-10-07 16:01:10 -07003742 } else if (has_edp_encoder) {
Chris Wilson5ceb0f92010-09-24 10:24:28 +01003743 switch (dev_priv->edp.bpp/3) {
Zhenyu Wang885a5fb2010-01-12 05:38:31 +08003744 case 8:
3745 temp |= PIPE_8BPC;
3746 break;
3747 case 10:
3748 temp |= PIPE_10BPC;
3749 break;
3750 case 6:
3751 temp |= PIPE_6BPC;
3752 break;
3753 case 12:
3754 temp |= PIPE_12BPC;
3755 break;
3756 }
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003757 } else
3758 temp |= PIPE_8BPC;
Chris Wilson5eddb702010-09-11 13:48:45 +01003759 I915_WRITE(PIPECONF(pipe), temp);
Zhenyu Wang58a27472009-09-25 08:01:28 +00003760
3761 switch (temp & PIPE_BPC_MASK) {
3762 case PIPE_8BPC:
3763 bpp = 24;
3764 break;
3765 case PIPE_10BPC:
3766 bpp = 30;
3767 break;
3768 case PIPE_6BPC:
3769 bpp = 18;
3770 break;
3771 case PIPE_12BPC:
3772 bpp = 36;
3773 break;
3774 default:
3775 DRM_ERROR("unknown pipe bpc value\n");
3776 bpp = 24;
3777 }
3778
Adam Jackson77ffb592010-04-12 11:38:44 -04003779 if (!lane) {
3780 /*
3781 * Account for spread spectrum to avoid
3782 * oversubscribing the link. Max center spread
3783 * is 2.5%; use 5% for safety's sake.
3784 */
3785 u32 bps = target_clock * bpp * 21 / 20;
3786 lane = bps / (link_bw * 8) + 1;
3787 }
3788
3789 intel_crtc->fdi_lanes = lane;
3790
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003791 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003792 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003793
Zhenyu Wangc038e512009-10-19 15:43:48 +08003794 /* Ironlake: try to setup display ref clock before DPLL
3795 * enabling. This is only under driver's control after
3796 * PCH B stepping, previous chipset stepping should be
3797 * ignoring this setting.
3798 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003799 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003800 temp = I915_READ(PCH_DREF_CONTROL);
3801 /* Always enable nonspread source */
3802 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
3803 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Zhenyu Wangc038e512009-10-19 15:43:48 +08003804 temp &= ~DREF_SSC_SOURCE_MASK;
3805 temp |= DREF_SSC_SOURCE_ENABLE;
3806 I915_WRITE(PCH_DREF_CONTROL, temp);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003807
Chris Wilson5eddb702010-09-11 13:48:45 +01003808 POSTING_READ(PCH_DREF_CONTROL);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003809 udelay(200);
3810
Chris Wilson8e647a22010-08-22 10:54:23 +01003811 if (has_edp_encoder) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003812 if (dev_priv->lvds_use_ssc) {
3813 temp |= DREF_SSC1_ENABLE;
3814 I915_WRITE(PCH_DREF_CONTROL, temp);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003815
Chris Wilson5eddb702010-09-11 13:48:45 +01003816 POSTING_READ(PCH_DREF_CONTROL);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003817 udelay(200);
Jesse Barnes7f823282010-10-07 16:01:16 -07003818 }
3819 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Zhenyu Wangc038e512009-10-19 15:43:48 +08003820
Jesse Barnes7f823282010-10-07 16:01:16 -07003821 /* Enable CPU source on CPU attached eDP */
3822 if (!intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
3823 if (dev_priv->lvds_use_ssc)
3824 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
3825 else
3826 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Zhenyu Wangc038e512009-10-19 15:43:48 +08003827 } else {
Jesse Barnes7f823282010-10-07 16:01:16 -07003828 /* Enable SSC on PCH eDP if needed */
3829 if (dev_priv->lvds_use_ssc) {
3830 DRM_ERROR("enabling SSC on PCH\n");
3831 temp |= DREF_SUPERSPREAD_SOURCE_ENABLE;
3832 }
Zhenyu Wangc038e512009-10-19 15:43:48 +08003833 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003834 I915_WRITE(PCH_DREF_CONTROL, temp);
Jesse Barnes7f823282010-10-07 16:01:16 -07003835 POSTING_READ(PCH_DREF_CONTROL);
3836 udelay(200);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003837 }
3838 }
3839
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003840 if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +08003841 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003842 if (has_reduced_clock)
3843 fp2 = (1 << reduced_clock.n) << 16 |
3844 reduced_clock.m1 << 8 | reduced_clock.m2;
3845 } else {
Shaohua Li21778322009-02-23 15:19:16 +08003846 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003847 if (has_reduced_clock)
3848 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
3849 reduced_clock.m2;
3850 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003851
Chris Wilson5eddb702010-09-11 13:48:45 +01003852 dpll = 0;
Eric Anholtbad720f2009-10-22 16:11:14 -07003853 if (!HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003854 dpll = DPLL_VGA_MODE_DIS;
3855
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003856 if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003857 if (is_lvds)
3858 dpll |= DPLLB_MODE_LVDS;
3859 else
3860 dpll |= DPLLB_MODE_DAC_SERIAL;
3861 if (is_sdvo) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01003862 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
3863 if (pixel_multiplier > 1) {
3864 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
3865 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
3866 else if (HAS_PCH_SPLIT(dev))
3867 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
3868 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003869 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003870 }
Jesse Barnes83240122010-10-07 16:01:18 -07003871 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003872 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003873
3874 /* compute bitmask from p1 value */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003875 if (IS_PINEVIEW(dev))
3876 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003877 else {
Shaohua Li21778322009-02-23 15:19:16 +08003878 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003879 /* also FPA1 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003880 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003881 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Jesse Barnes652c3932009-08-17 13:31:43 -07003882 if (IS_G4X(dev) && has_reduced_clock)
3883 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003884 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003885 switch (clock.p2) {
3886 case 5:
3887 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
3888 break;
3889 case 7:
3890 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
3891 break;
3892 case 10:
3893 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
3894 break;
3895 case 14:
3896 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
3897 break;
3898 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003899 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08003900 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
3901 } else {
3902 if (is_lvds) {
3903 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3904 } else {
3905 if (clock.p1 == 2)
3906 dpll |= PLL_P1_DIVIDE_BY_TWO;
3907 else
3908 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3909 if (clock.p2 == 4)
3910 dpll |= PLL_P2_DIVIDE_BY_4;
3911 }
3912 }
3913
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003914 if (is_sdvo && is_tv)
3915 dpll |= PLL_REF_INPUT_TVCLKINBC;
3916 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08003917 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003918 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08003919 dpll |= 3;
Eric Anholtc751ce42010-03-25 11:48:48 -07003920 else if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003921 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08003922 else
3923 dpll |= PLL_REF_INPUT_DREFCLK;
3924
3925 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01003926 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003927
3928 /* Set up the display plane register */
3929 dspcntr = DISPPLANE_GAMMA_ENABLE;
3930
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003931 /* Ironlake's plane is forced to pipe, bit 24 is to
Zhenyu Wang2c072452009-06-05 15:38:42 +08003932 enable color space conversion */
Eric Anholtbad720f2009-10-22 16:11:14 -07003933 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003934 if (pipe == 0)
Jesse Barnes80824002009-09-10 15:28:06 -07003935 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003936 else
3937 dspcntr |= DISPPLANE_SEL_PIPE_B;
3938 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003939
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003940 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003941 /* Enable pixel doubling when the dot clock is > 90% of the (display)
3942 * core speed.
3943 *
3944 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
3945 * pipe == 0 check?
3946 */
Jesse Barnese70236a2009-09-21 10:42:27 -07003947 if (mode->clock >
3948 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
Chris Wilson5eddb702010-09-11 13:48:45 +01003949 pipeconf |= PIPECONF_DOUBLE_WIDE;
Jesse Barnes79e53942008-11-07 14:24:08 -08003950 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003951 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
Jesse Barnes79e53942008-11-07 14:24:08 -08003952 }
3953
Linus Torvalds8d86dc62010-06-08 20:16:28 -07003954 dspcntr |= DISPLAY_PLANE_ENABLE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003955 pipeconf |= PIPECONF_ENABLE;
Linus Torvalds8d86dc62010-06-08 20:16:28 -07003956 dpll |= DPLL_VCO_ENABLE;
3957
Zhao Yakui28c97732009-10-09 11:39:41 +08003958 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08003959 drm_mode_debug_printmodeline(mode);
3960
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003961 /* assign to Ironlake registers */
Eric Anholtbad720f2009-10-22 16:11:14 -07003962 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003963 fp_reg = PCH_FP0(pipe);
3964 dpll_reg = PCH_DPLL(pipe);
3965 } else {
3966 fp_reg = FP0(pipe);
3967 dpll_reg = DPLL(pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08003968 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003969
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003970 /* PCH eDP needs FDI, but CPU eDP does not */
3971 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003972 I915_WRITE(fp_reg, fp);
3973 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003974
3975 POSTING_READ(dpll_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08003976 udelay(150);
3977 }
3978
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003979 /* enable transcoder DPLL */
3980 if (HAS_PCH_CPT(dev)) {
3981 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01003982 if (pipe == 0)
3983 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003984 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003985 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003986 I915_WRITE(PCH_DPLL_SEL, temp);
Chris Wilson5eddb702010-09-11 13:48:45 +01003987
3988 POSTING_READ(PCH_DPLL_SEL);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003989 udelay(150);
3990 }
3991
Jesse Barnes79e53942008-11-07 14:24:08 -08003992 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
3993 * This is an exception to the general rule that mode_set doesn't turn
3994 * things on.
3995 */
3996 if (is_lvds) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003997 reg = LVDS;
Eric Anholtbad720f2009-10-22 16:11:14 -07003998 if (HAS_PCH_SPLIT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01003999 reg = PCH_LVDS;
Zhenyu Wang541998a2009-06-05 15:38:44 +08004000
Chris Wilson5eddb702010-09-11 13:48:45 +01004001 temp = I915_READ(reg);
4002 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004003 if (pipe == 1) {
4004 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01004005 temp |= PORT_TRANS_B_SEL_CPT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004006 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004007 temp |= LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004008 } else {
4009 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01004010 temp &= ~PORT_TRANS_SEL_MASK;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004011 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004012 temp &= ~LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004013 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004014 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01004015 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08004016 /* Set the B0-B3 data pairs corresponding to whether we're going to
4017 * set the DPLLs for dual-channel mode or not.
4018 */
4019 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01004020 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08004021 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004022 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08004023
4024 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4025 * appropriately here, but we need to look more thoroughly into how
4026 * panels behave in the two modes.
4027 */
Jesse Barnes434ed092010-09-07 14:48:06 -07004028 /* set the dithering flag on non-PCH LVDS as needed */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004029 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
Jesse Barnes434ed092010-09-07 14:48:06 -07004030 if (dev_priv->lvds_dither)
Chris Wilson5eddb702010-09-11 13:48:45 +01004031 temp |= LVDS_ENABLE_DITHER;
Jesse Barnes434ed092010-09-07 14:48:06 -07004032 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004033 temp &= ~LVDS_ENABLE_DITHER;
Zhao Yakui898822c2010-01-04 16:29:30 +08004034 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004035 I915_WRITE(reg, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004036 }
Jesse Barnes434ed092010-09-07 14:48:06 -07004037
4038 /* set the dithering flag and clear for anything other than a panel. */
4039 if (HAS_PCH_SPLIT(dev)) {
4040 pipeconf &= ~PIPECONF_DITHER_EN;
4041 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
4042 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
4043 pipeconf |= PIPECONF_DITHER_EN;
4044 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
4045 }
4046 }
4047
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004048 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004049 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004050 } else if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004051 /* For non-DP output, clear any trans DP clock recovery setting.*/
4052 if (pipe == 0) {
4053 I915_WRITE(TRANSA_DATA_M1, 0);
4054 I915_WRITE(TRANSA_DATA_N1, 0);
4055 I915_WRITE(TRANSA_DP_LINK_M1, 0);
4056 I915_WRITE(TRANSA_DP_LINK_N1, 0);
4057 } else {
4058 I915_WRITE(TRANSB_DATA_M1, 0);
4059 I915_WRITE(TRANSB_DATA_N1, 0);
4060 I915_WRITE(TRANSB_DP_LINK_M1, 0);
4061 I915_WRITE(TRANSB_DP_LINK_N1, 0);
4062 }
4063 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004064
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004065 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004066 I915_WRITE(fp_reg, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004067 I915_WRITE(dpll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01004068
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004069 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01004070 POSTING_READ(dpll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004071 udelay(150);
4072
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004073 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004074 temp = 0;
Zhao Yakuibb66c512009-09-10 15:45:49 +08004075 if (is_sdvo) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004076 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4077 if (temp > 1)
4078 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Chris Wilson6c9547f2010-08-25 10:05:17 +01004079 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004080 temp = 0;
4081 }
4082 I915_WRITE(DPLL_MD(pipe), temp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004083 } else {
4084 /* write it again -- the BIOS does, after all */
4085 I915_WRITE(dpll_reg, dpll);
4086 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004087
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004088 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01004089 POSTING_READ(dpll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004090 udelay(150);
Jesse Barnes79e53942008-11-07 14:24:08 -08004091 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004092
Chris Wilson5eddb702010-09-11 13:48:45 +01004093 intel_crtc->lowfreq_avail = false;
Jesse Barnes652c3932009-08-17 13:31:43 -07004094 if (is_lvds && has_reduced_clock && i915_powersave) {
4095 I915_WRITE(fp_reg + 4, fp2);
4096 intel_crtc->lowfreq_avail = true;
4097 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004098 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004099 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4100 }
4101 } else {
4102 I915_WRITE(fp_reg + 4, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07004103 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004104 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004105 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4106 }
4107 }
4108
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004109 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4110 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4111 /* the chip adds 2 halflines automatically */
4112 adjusted_mode->crtc_vdisplay -= 1;
4113 adjusted_mode->crtc_vtotal -= 1;
4114 adjusted_mode->crtc_vblank_start -= 1;
4115 adjusted_mode->crtc_vblank_end -= 1;
4116 adjusted_mode->crtc_vsync_end -= 1;
4117 adjusted_mode->crtc_vsync_start -= 1;
4118 } else
4119 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4120
Chris Wilson5eddb702010-09-11 13:48:45 +01004121 I915_WRITE(HTOTAL(pipe),
4122 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004123 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004124 I915_WRITE(HBLANK(pipe),
4125 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004126 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004127 I915_WRITE(HSYNC(pipe),
4128 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004129 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004130
4131 I915_WRITE(VTOTAL(pipe),
4132 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004133 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004134 I915_WRITE(VBLANK(pipe),
4135 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004136 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004137 I915_WRITE(VSYNC(pipe),
4138 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004139 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004140
4141 /* pipesrc and dspsize control the size that is scaled from,
4142 * which should always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08004143 */
Eric Anholtbad720f2009-10-22 16:11:14 -07004144 if (!HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004145 I915_WRITE(DSPSIZE(plane),
4146 ((mode->vdisplay - 1) << 16) |
4147 (mode->hdisplay - 1));
4148 I915_WRITE(DSPPOS(plane), 0);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004149 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004150 I915_WRITE(PIPESRC(pipe),
4151 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08004152
Eric Anholtbad720f2009-10-22 16:11:14 -07004153 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004154 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
4155 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
4156 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
4157 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004158
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004159 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004160 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004161 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004162 }
4163
Chris Wilson5eddb702010-09-11 13:48:45 +01004164 I915_WRITE(PIPECONF(pipe), pipeconf);
4165 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004166
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004167 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004168
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01004169 if (IS_GEN5(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08004170 /* enable address swizzle for tiling buffer */
4171 temp = I915_READ(DISP_ARB_CTL);
4172 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
4173 }
4174
Chris Wilson5eddb702010-09-11 13:48:45 +01004175 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnes79e53942008-11-07 14:24:08 -08004176
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004177 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004178
4179 intel_update_watermarks(dev);
4180
Jesse Barnes79e53942008-11-07 14:24:08 -08004181 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004182
Chris Wilson1f803ee2009-06-06 09:45:59 +01004183 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004184}
4185
4186/** Loads the palette/gamma unit for the CRTC with the prepared values */
4187void intel_crtc_load_lut(struct drm_crtc *crtc)
4188{
4189 struct drm_device *dev = crtc->dev;
4190 struct drm_i915_private *dev_priv = dev->dev_private;
4191 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4192 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
4193 int i;
4194
4195 /* The clocks have to be on to load the palette. */
4196 if (!crtc->enabled)
4197 return;
4198
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004199 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07004200 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004201 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
4202 LGC_PALETTE_B;
4203
Jesse Barnes79e53942008-11-07 14:24:08 -08004204 for (i = 0; i < 256; i++) {
4205 I915_WRITE(palreg + 4 * i,
4206 (intel_crtc->lut_r[i] << 16) |
4207 (intel_crtc->lut_g[i] << 8) |
4208 intel_crtc->lut_b[i]);
4209 }
4210}
4211
Chris Wilson560b85b2010-08-07 11:01:38 +01004212static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
4213{
4214 struct drm_device *dev = crtc->dev;
4215 struct drm_i915_private *dev_priv = dev->dev_private;
4216 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4217 bool visible = base != 0;
4218 u32 cntl;
4219
4220 if (intel_crtc->cursor_visible == visible)
4221 return;
4222
4223 cntl = I915_READ(CURACNTR);
4224 if (visible) {
4225 /* On these chipsets we can only modify the base whilst
4226 * the cursor is disabled.
4227 */
4228 I915_WRITE(CURABASE, base);
4229
4230 cntl &= ~(CURSOR_FORMAT_MASK);
4231 /* XXX width must be 64, stride 256 => 0x00 << 28 */
4232 cntl |= CURSOR_ENABLE |
4233 CURSOR_GAMMA_ENABLE |
4234 CURSOR_FORMAT_ARGB;
4235 } else
4236 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
4237 I915_WRITE(CURACNTR, cntl);
4238
4239 intel_crtc->cursor_visible = visible;
4240}
4241
4242static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
4243{
4244 struct drm_device *dev = crtc->dev;
4245 struct drm_i915_private *dev_priv = dev->dev_private;
4246 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4247 int pipe = intel_crtc->pipe;
4248 bool visible = base != 0;
4249
4250 if (intel_crtc->cursor_visible != visible) {
4251 uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
4252 if (base) {
4253 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4254 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4255 cntl |= pipe << 28; /* Connect to correct pipe */
4256 } else {
4257 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4258 cntl |= CURSOR_MODE_DISABLE;
4259 }
4260 I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
4261
4262 intel_crtc->cursor_visible = visible;
4263 }
4264 /* and commit changes on next vblank */
4265 I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
4266}
4267
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004268/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004269static void intel_crtc_update_cursor(struct drm_crtc *crtc,
4270 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004271{
4272 struct drm_device *dev = crtc->dev;
4273 struct drm_i915_private *dev_priv = dev->dev_private;
4274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4275 int pipe = intel_crtc->pipe;
4276 int x = intel_crtc->cursor_x;
4277 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01004278 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004279 bool visible;
4280
4281 pos = 0;
4282
Chris Wilson6b383a72010-09-13 13:54:26 +01004283 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004284 base = intel_crtc->cursor_addr;
4285 if (x > (int) crtc->fb->width)
4286 base = 0;
4287
4288 if (y > (int) crtc->fb->height)
4289 base = 0;
4290 } else
4291 base = 0;
4292
4293 if (x < 0) {
4294 if (x + intel_crtc->cursor_width < 0)
4295 base = 0;
4296
4297 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
4298 x = -x;
4299 }
4300 pos |= x << CURSOR_X_SHIFT;
4301
4302 if (y < 0) {
4303 if (y + intel_crtc->cursor_height < 0)
4304 base = 0;
4305
4306 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
4307 y = -y;
4308 }
4309 pos |= y << CURSOR_Y_SHIFT;
4310
4311 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01004312 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004313 return;
4314
4315 I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01004316 if (IS_845G(dev) || IS_I865G(dev))
4317 i845_update_cursor(crtc, base);
4318 else
4319 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004320
4321 if (visible)
4322 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
4323}
4324
Jesse Barnes79e53942008-11-07 14:24:08 -08004325static int intel_crtc_cursor_set(struct drm_crtc *crtc,
4326 struct drm_file *file_priv,
4327 uint32_t handle,
4328 uint32_t width, uint32_t height)
4329{
4330 struct drm_device *dev = crtc->dev;
4331 struct drm_i915_private *dev_priv = dev->dev_private;
4332 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4333 struct drm_gem_object *bo;
4334 struct drm_i915_gem_object *obj_priv;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004335 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004336 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004337
Zhao Yakui28c97732009-10-09 11:39:41 +08004338 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08004339
4340 /* if we want to turn off the cursor ignore width and height */
4341 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004342 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004343 addr = 0;
4344 bo = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10004345 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004346 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08004347 }
4348
4349 /* Currently we only support 64x64 cursors */
4350 if (width != 64 || height != 64) {
4351 DRM_ERROR("we currently only support 64x64 cursors\n");
4352 return -EINVAL;
4353 }
4354
4355 bo = drm_gem_object_lookup(dev, file_priv, handle);
4356 if (!bo)
4357 return -ENOENT;
4358
Daniel Vetter23010e42010-03-08 13:35:02 +01004359 obj_priv = to_intel_bo(bo);
Jesse Barnes79e53942008-11-07 14:24:08 -08004360
4361 if (bo->size < width * height * 4) {
4362 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10004363 ret = -ENOMEM;
4364 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08004365 }
4366
Dave Airlie71acb5e2008-12-30 20:31:46 +10004367 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004368 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004369 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01004370 ret = i915_gem_object_pin(bo, PAGE_SIZE, true, false);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004371 if (ret) {
4372 DRM_ERROR("failed to pin cursor bo\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004373 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004374 }
Chris Wilsone7b526b2010-06-02 08:30:48 +01004375
4376 ret = i915_gem_object_set_to_gtt_domain(bo, 0);
4377 if (ret) {
4378 DRM_ERROR("failed to move cursor bo into the GTT\n");
4379 goto fail_unpin;
4380 }
4381
Jesse Barnes79e53942008-11-07 14:24:08 -08004382 addr = obj_priv->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004383 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004384 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004385 ret = i915_gem_attach_phys_object(dev, bo,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004386 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
4387 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004388 if (ret) {
4389 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004390 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004391 }
4392 addr = obj_priv->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004393 }
4394
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004395 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04004396 I915_WRITE(CURSIZE, (height << 12) | width);
4397
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004398 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004399 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004400 if (dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004401 if (intel_crtc->cursor_bo != bo)
4402 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
4403 } else
4404 i915_gem_object_unpin(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004405 drm_gem_object_unreference(intel_crtc->cursor_bo);
4406 }
Jesse Barnes80824002009-09-10 15:28:06 -07004407
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004408 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004409
4410 intel_crtc->cursor_addr = addr;
4411 intel_crtc->cursor_bo = bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004412 intel_crtc->cursor_width = width;
4413 intel_crtc->cursor_height = height;
4414
Chris Wilson6b383a72010-09-13 13:54:26 +01004415 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004416
Jesse Barnes79e53942008-11-07 14:24:08 -08004417 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01004418fail_unpin:
4419 i915_gem_object_unpin(bo);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004420fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10004421 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00004422fail:
4423 drm_gem_object_unreference_unlocked(bo);
Dave Airlie34b8686e2009-01-15 14:03:07 +10004424 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004425}
4426
4427static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
4428{
Jesse Barnes79e53942008-11-07 14:24:08 -08004429 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004430
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004431 intel_crtc->cursor_x = x;
4432 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07004433
Chris Wilson6b383a72010-09-13 13:54:26 +01004434 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08004435
4436 return 0;
4437}
4438
4439/** Sets the color ramps on behalf of RandR */
4440void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
4441 u16 blue, int regno)
4442{
4443 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4444
4445 intel_crtc->lut_r[regno] = red >> 8;
4446 intel_crtc->lut_g[regno] = green >> 8;
4447 intel_crtc->lut_b[regno] = blue >> 8;
4448}
4449
Dave Airlieb8c00ac2009-10-06 13:54:01 +10004450void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
4451 u16 *blue, int regno)
4452{
4453 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4454
4455 *red = intel_crtc->lut_r[regno] << 8;
4456 *green = intel_crtc->lut_g[regno] << 8;
4457 *blue = intel_crtc->lut_b[regno] << 8;
4458}
4459
Jesse Barnes79e53942008-11-07 14:24:08 -08004460static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01004461 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08004462{
James Simmons72034252010-08-03 01:33:19 +01004463 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08004464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004465
James Simmons72034252010-08-03 01:33:19 +01004466 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004467 intel_crtc->lut_r[i] = red[i] >> 8;
4468 intel_crtc->lut_g[i] = green[i] >> 8;
4469 intel_crtc->lut_b[i] = blue[i] >> 8;
4470 }
4471
4472 intel_crtc_load_lut(crtc);
4473}
4474
4475/**
4476 * Get a pipe with a simple mode set on it for doing load-based monitor
4477 * detection.
4478 *
4479 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07004480 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08004481 *
Eric Anholtc751ce42010-03-25 11:48:48 -07004482 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08004483 * configured for it. In the future, it could choose to temporarily disable
4484 * some outputs to free up a pipe for its use.
4485 *
4486 * \return crtc, or NULL if no pipes are available.
4487 */
4488
4489/* VESA 640x480x72Hz mode to set on the pipe */
4490static struct drm_display_mode load_detect_mode = {
4491 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
4492 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
4493};
4494
Eric Anholt21d40d32010-03-25 11:11:14 -07004495struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004496 struct drm_connector *connector,
Jesse Barnes79e53942008-11-07 14:24:08 -08004497 struct drm_display_mode *mode,
4498 int *dpms_mode)
4499{
4500 struct intel_crtc *intel_crtc;
4501 struct drm_crtc *possible_crtc;
4502 struct drm_crtc *supported_crtc =NULL;
Chris Wilson4ef69c72010-09-09 15:14:28 +01004503 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08004504 struct drm_crtc *crtc = NULL;
4505 struct drm_device *dev = encoder->dev;
4506 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4507 struct drm_crtc_helper_funcs *crtc_funcs;
4508 int i = -1;
4509
4510 /*
4511 * Algorithm gets a little messy:
4512 * - if the connector already has an assigned crtc, use it (but make
4513 * sure it's on first)
4514 * - try to find the first unused crtc that can drive this connector,
4515 * and use that if we find one
4516 * - if there are no unused crtcs available, try to use the first
4517 * one we found that supports the connector
4518 */
4519
4520 /* See if we already have a CRTC for this connector */
4521 if (encoder->crtc) {
4522 crtc = encoder->crtc;
4523 /* Make sure the crtc and connector are running */
4524 intel_crtc = to_intel_crtc(crtc);
4525 *dpms_mode = intel_crtc->dpms_mode;
4526 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4527 crtc_funcs = crtc->helper_private;
4528 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4529 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
4530 }
4531 return crtc;
4532 }
4533
4534 /* Find an unused one (if possible) */
4535 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
4536 i++;
4537 if (!(encoder->possible_crtcs & (1 << i)))
4538 continue;
4539 if (!possible_crtc->enabled) {
4540 crtc = possible_crtc;
4541 break;
4542 }
4543 if (!supported_crtc)
4544 supported_crtc = possible_crtc;
4545 }
4546
4547 /*
4548 * If we didn't find an unused CRTC, don't use any.
4549 */
4550 if (!crtc) {
4551 return NULL;
4552 }
4553
4554 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004555 connector->encoder = encoder;
Eric Anholt21d40d32010-03-25 11:11:14 -07004556 intel_encoder->load_detect_temp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004557
4558 intel_crtc = to_intel_crtc(crtc);
4559 *dpms_mode = intel_crtc->dpms_mode;
4560
4561 if (!crtc->enabled) {
4562 if (!mode)
4563 mode = &load_detect_mode;
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05004564 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08004565 } else {
4566 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4567 crtc_funcs = crtc->helper_private;
4568 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4569 }
4570
4571 /* Add this connector to the crtc */
4572 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
4573 encoder_funcs->commit(encoder);
4574 }
4575 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004576 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004577
4578 return crtc;
4579}
4580
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004581void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
4582 struct drm_connector *connector, int dpms_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08004583{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004584 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08004585 struct drm_device *dev = encoder->dev;
4586 struct drm_crtc *crtc = encoder->crtc;
4587 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4588 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
4589
Eric Anholt21d40d32010-03-25 11:11:14 -07004590 if (intel_encoder->load_detect_temp) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004591 encoder->crtc = NULL;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004592 connector->encoder = NULL;
Eric Anholt21d40d32010-03-25 11:11:14 -07004593 intel_encoder->load_detect_temp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004594 crtc->enabled = drm_helper_crtc_in_use(crtc);
4595 drm_helper_disable_unused_functions(dev);
4596 }
4597
Eric Anholtc751ce42010-03-25 11:48:48 -07004598 /* Switch crtc and encoder back off if necessary */
Jesse Barnes79e53942008-11-07 14:24:08 -08004599 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
4600 if (encoder->crtc == crtc)
4601 encoder_funcs->dpms(encoder, dpms_mode);
4602 crtc_funcs->dpms(crtc, dpms_mode);
4603 }
4604}
4605
4606/* Returns the clock of the currently programmed mode of the given pipe. */
4607static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
4608{
4609 struct drm_i915_private *dev_priv = dev->dev_private;
4610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4611 int pipe = intel_crtc->pipe;
4612 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
4613 u32 fp;
4614 intel_clock_t clock;
4615
4616 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
4617 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
4618 else
4619 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
4620
4621 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004622 if (IS_PINEVIEW(dev)) {
4623 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
4624 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08004625 } else {
4626 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
4627 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
4628 }
4629
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004630 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004631 if (IS_PINEVIEW(dev))
4632 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
4633 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08004634 else
4635 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08004636 DPLL_FPA01_P1_POST_DIV_SHIFT);
4637
4638 switch (dpll & DPLL_MODE_MASK) {
4639 case DPLLB_MODE_DAC_SERIAL:
4640 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
4641 5 : 10;
4642 break;
4643 case DPLLB_MODE_LVDS:
4644 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
4645 7 : 14;
4646 break;
4647 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08004648 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08004649 "mode\n", (int)(dpll & DPLL_MODE_MASK));
4650 return 0;
4651 }
4652
4653 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08004654 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004655 } else {
4656 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
4657
4658 if (is_lvds) {
4659 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
4660 DPLL_FPA01_P1_POST_DIV_SHIFT);
4661 clock.p2 = 14;
4662
4663 if ((dpll & PLL_REF_INPUT_MASK) ==
4664 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
4665 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08004666 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004667 } else
Shaohua Li21778322009-02-23 15:19:16 +08004668 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004669 } else {
4670 if (dpll & PLL_P1_DIVIDE_BY_TWO)
4671 clock.p1 = 2;
4672 else {
4673 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
4674 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
4675 }
4676 if (dpll & PLL_P2_DIVIDE_BY_4)
4677 clock.p2 = 4;
4678 else
4679 clock.p2 = 2;
4680
Shaohua Li21778322009-02-23 15:19:16 +08004681 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004682 }
4683 }
4684
4685 /* XXX: It would be nice to validate the clocks, but we can't reuse
4686 * i830PllIsValid() because it relies on the xf86_config connector
4687 * configuration being accurate, which it isn't necessarily.
4688 */
4689
4690 return clock.dot;
4691}
4692
4693/** Returns the currently programmed mode of the given pipe. */
4694struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
4695 struct drm_crtc *crtc)
4696{
4697 struct drm_i915_private *dev_priv = dev->dev_private;
4698 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4699 int pipe = intel_crtc->pipe;
4700 struct drm_display_mode *mode;
4701 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
4702 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
4703 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
4704 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
4705
4706 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
4707 if (!mode)
4708 return NULL;
4709
4710 mode->clock = intel_crtc_clock_get(dev, crtc);
4711 mode->hdisplay = (htot & 0xffff) + 1;
4712 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
4713 mode->hsync_start = (hsync & 0xffff) + 1;
4714 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
4715 mode->vdisplay = (vtot & 0xffff) + 1;
4716 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
4717 mode->vsync_start = (vsync & 0xffff) + 1;
4718 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
4719
4720 drm_mode_set_name(mode);
4721 drm_mode_set_crtcinfo(mode, 0);
4722
4723 return mode;
4724}
4725
Jesse Barnes652c3932009-08-17 13:31:43 -07004726#define GPU_IDLE_TIMEOUT 500 /* ms */
4727
4728/* When this timer fires, we've been idle for awhile */
4729static void intel_gpu_idle_timer(unsigned long arg)
4730{
4731 struct drm_device *dev = (struct drm_device *)arg;
4732 drm_i915_private_t *dev_priv = dev->dev_private;
4733
Jesse Barnes652c3932009-08-17 13:31:43 -07004734 dev_priv->busy = false;
4735
Eric Anholt01dfba92009-09-06 15:18:53 -07004736 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004737}
4738
Jesse Barnes652c3932009-08-17 13:31:43 -07004739#define CRTC_IDLE_TIMEOUT 1000 /* ms */
4740
4741static void intel_crtc_idle_timer(unsigned long arg)
4742{
4743 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
4744 struct drm_crtc *crtc = &intel_crtc->base;
4745 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
4746
Jesse Barnes652c3932009-08-17 13:31:43 -07004747 intel_crtc->busy = false;
4748
Eric Anholt01dfba92009-09-06 15:18:53 -07004749 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004750}
4751
Daniel Vetter3dec0092010-08-20 21:40:52 +02004752static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07004753{
4754 struct drm_device *dev = crtc->dev;
4755 drm_i915_private_t *dev_priv = dev->dev_private;
4756 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4757 int pipe = intel_crtc->pipe;
4758 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4759 int dpll = I915_READ(dpll_reg);
4760
Eric Anholtbad720f2009-10-22 16:11:14 -07004761 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004762 return;
4763
4764 if (!dev_priv->lvds_downclock_avail)
4765 return;
4766
4767 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004768 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004769
4770 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004771 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4772 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004773
4774 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
4775 I915_WRITE(dpll_reg, dpll);
4776 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004777 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004778 dpll = I915_READ(dpll_reg);
4779 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08004780 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004781
4782 /* ...and lock them again */
4783 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4784 }
4785
4786 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02004787 mod_timer(&intel_crtc->idle_timer, jiffies +
4788 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004789}
4790
4791static void intel_decrease_pllclock(struct drm_crtc *crtc)
4792{
4793 struct drm_device *dev = crtc->dev;
4794 drm_i915_private_t *dev_priv = dev->dev_private;
4795 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4796 int pipe = intel_crtc->pipe;
4797 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4798 int dpll = I915_READ(dpll_reg);
4799
Eric Anholtbad720f2009-10-22 16:11:14 -07004800 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004801 return;
4802
4803 if (!dev_priv->lvds_downclock_avail)
4804 return;
4805
4806 /*
4807 * Since this is called by a timer, we should never get here in
4808 * the manual case.
4809 */
4810 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004811 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004812
4813 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004814 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4815 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004816
4817 dpll |= DISPLAY_RATE_SELECT_FPA1;
4818 I915_WRITE(dpll_reg, dpll);
4819 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004820 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004821 dpll = I915_READ(dpll_reg);
4822 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08004823 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004824
4825 /* ...and lock them again */
4826 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4827 }
4828
4829}
4830
4831/**
4832 * intel_idle_update - adjust clocks for idleness
4833 * @work: work struct
4834 *
4835 * Either the GPU or display (or both) went idle. Check the busy status
4836 * here and adjust the CRTC and GPU clocks as necessary.
4837 */
4838static void intel_idle_update(struct work_struct *work)
4839{
4840 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
4841 idle_work);
4842 struct drm_device *dev = dev_priv->dev;
4843 struct drm_crtc *crtc;
4844 struct intel_crtc *intel_crtc;
Li Peng45ac22c2010-06-12 23:38:35 +08004845 int enabled = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004846
4847 if (!i915_powersave)
4848 return;
4849
4850 mutex_lock(&dev->struct_mutex);
4851
Jesse Barnes7648fa92010-05-20 14:28:11 -07004852 i915_update_gfx_val(dev_priv);
4853
Jesse Barnes652c3932009-08-17 13:31:43 -07004854 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4855 /* Skip inactive CRTCs */
4856 if (!crtc->fb)
4857 continue;
4858
Li Peng45ac22c2010-06-12 23:38:35 +08004859 enabled++;
Jesse Barnes652c3932009-08-17 13:31:43 -07004860 intel_crtc = to_intel_crtc(crtc);
4861 if (!intel_crtc->busy)
4862 intel_decrease_pllclock(crtc);
4863 }
4864
Li Peng45ac22c2010-06-12 23:38:35 +08004865 if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
4866 DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
4867 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4868 }
4869
Jesse Barnes652c3932009-08-17 13:31:43 -07004870 mutex_unlock(&dev->struct_mutex);
4871}
4872
4873/**
4874 * intel_mark_busy - mark the GPU and possibly the display busy
4875 * @dev: drm device
4876 * @obj: object we're operating on
4877 *
4878 * Callers can use this function to indicate that the GPU is busy processing
4879 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
4880 * buffer), we'll also mark the display as busy, so we know to increase its
4881 * clock frequency.
4882 */
4883void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
4884{
4885 drm_i915_private_t *dev_priv = dev->dev_private;
4886 struct drm_crtc *crtc = NULL;
4887 struct intel_framebuffer *intel_fb;
4888 struct intel_crtc *intel_crtc;
4889
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08004890 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4891 return;
4892
Li Peng060e6452010-02-10 01:54:24 +08004893 if (!dev_priv->busy) {
4894 if (IS_I945G(dev) || IS_I945GM(dev)) {
4895 u32 fw_blc_self;
Li Pengee980b82010-01-27 19:01:11 +08004896
Li Peng060e6452010-02-10 01:54:24 +08004897 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4898 fw_blc_self = I915_READ(FW_BLC_SELF);
4899 fw_blc_self &= ~FW_BLC_SELF_EN;
4900 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4901 }
Chris Wilson28cf7982009-11-30 01:08:56 +00004902 dev_priv->busy = true;
Li Peng060e6452010-02-10 01:54:24 +08004903 } else
Chris Wilson28cf7982009-11-30 01:08:56 +00004904 mod_timer(&dev_priv->idle_timer, jiffies +
4905 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004906
4907 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4908 if (!crtc->fb)
4909 continue;
4910
4911 intel_crtc = to_intel_crtc(crtc);
4912 intel_fb = to_intel_framebuffer(crtc->fb);
4913 if (intel_fb->obj == obj) {
4914 if (!intel_crtc->busy) {
Li Peng060e6452010-02-10 01:54:24 +08004915 if (IS_I945G(dev) || IS_I945GM(dev)) {
4916 u32 fw_blc_self;
4917
4918 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4919 fw_blc_self = I915_READ(FW_BLC_SELF);
4920 fw_blc_self &= ~FW_BLC_SELF_EN;
4921 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4922 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004923 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02004924 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07004925 intel_crtc->busy = true;
4926 } else {
4927 /* Busy -> busy, put off timer */
4928 mod_timer(&intel_crtc->idle_timer, jiffies +
4929 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
4930 }
4931 }
4932 }
4933}
4934
Jesse Barnes79e53942008-11-07 14:24:08 -08004935static void intel_crtc_destroy(struct drm_crtc *crtc)
4936{
4937 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02004938 struct drm_device *dev = crtc->dev;
4939 struct intel_unpin_work *work;
4940 unsigned long flags;
4941
4942 spin_lock_irqsave(&dev->event_lock, flags);
4943 work = intel_crtc->unpin_work;
4944 intel_crtc->unpin_work = NULL;
4945 spin_unlock_irqrestore(&dev->event_lock, flags);
4946
4947 if (work) {
4948 cancel_work_sync(&work->work);
4949 kfree(work);
4950 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004951
4952 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02004953
Jesse Barnes79e53942008-11-07 14:24:08 -08004954 kfree(intel_crtc);
4955}
4956
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004957static void intel_unpin_work_fn(struct work_struct *__work)
4958{
4959 struct intel_unpin_work *work =
4960 container_of(__work, struct intel_unpin_work, work);
4961
4962 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004963 i915_gem_object_unpin(work->old_fb_obj);
Jesse Barnes75dfca82010-02-10 15:09:44 -08004964 drm_gem_object_unreference(work->pending_flip_obj);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004965 drm_gem_object_unreference(work->old_fb_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004966 mutex_unlock(&work->dev->struct_mutex);
4967 kfree(work);
4968}
4969
Jesse Barnes1afe3e92010-03-26 10:35:20 -07004970static void do_intel_finish_page_flip(struct drm_device *dev,
4971 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004972{
4973 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004974 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4975 struct intel_unpin_work *work;
4976 struct drm_i915_gem_object *obj_priv;
4977 struct drm_pending_vblank_event *e;
4978 struct timeval now;
4979 unsigned long flags;
4980
4981 /* Ignore early vblank irqs */
4982 if (intel_crtc == NULL)
4983 return;
4984
4985 spin_lock_irqsave(&dev->event_lock, flags);
4986 work = intel_crtc->unpin_work;
4987 if (work == NULL || !work->pending) {
4988 spin_unlock_irqrestore(&dev->event_lock, flags);
4989 return;
4990 }
4991
4992 intel_crtc->unpin_work = NULL;
4993 drm_vblank_put(dev, intel_crtc->pipe);
4994
4995 if (work->event) {
4996 e = work->event;
4997 do_gettimeofday(&now);
4998 e->event.sequence = drm_vblank_count(dev, intel_crtc->pipe);
4999 e->event.tv_sec = now.tv_sec;
5000 e->event.tv_usec = now.tv_usec;
5001 list_add_tail(&e->base.link,
5002 &e->base.file_priv->event_list);
5003 wake_up_interruptible(&e->base.file_priv->event_wait);
5004 }
5005
5006 spin_unlock_irqrestore(&dev->event_lock, flags);
5007
Chia-I Wudc3f82c2010-10-21 19:35:54 +01005008 obj_priv = to_intel_bo(work->old_fb_obj);
Chris Wilsone59f2ba2010-10-07 17:28:15 +01005009 atomic_clear_mask(1 << intel_crtc->plane,
5010 &obj_priv->pending_flip.counter);
5011 if (atomic_read(&obj_priv->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005012 wake_up(&dev_priv->pending_flip_queue);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005013 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07005014
5015 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005016}
5017
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005018void intel_finish_page_flip(struct drm_device *dev, int pipe)
5019{
5020 drm_i915_private_t *dev_priv = dev->dev_private;
5021 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
5022
5023 do_intel_finish_page_flip(dev, crtc);
5024}
5025
5026void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
5027{
5028 drm_i915_private_t *dev_priv = dev->dev_private;
5029 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
5030
5031 do_intel_finish_page_flip(dev, crtc);
5032}
5033
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005034void intel_prepare_page_flip(struct drm_device *dev, int plane)
5035{
5036 drm_i915_private_t *dev_priv = dev->dev_private;
5037 struct intel_crtc *intel_crtc =
5038 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
5039 unsigned long flags;
5040
5041 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005042 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005043 if ((++intel_crtc->unpin_work->pending) > 1)
5044 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08005045 } else {
5046 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
5047 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005048 spin_unlock_irqrestore(&dev->event_lock, flags);
5049}
5050
5051static int intel_crtc_page_flip(struct drm_crtc *crtc,
5052 struct drm_framebuffer *fb,
5053 struct drm_pending_vblank_event *event)
5054{
5055 struct drm_device *dev = crtc->dev;
5056 struct drm_i915_private *dev_priv = dev->dev_private;
5057 struct intel_framebuffer *intel_fb;
5058 struct drm_i915_gem_object *obj_priv;
5059 struct drm_gem_object *obj;
5060 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5061 struct intel_unpin_work *work;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005062 unsigned long flags, offset;
Chris Wilson52e68632010-08-08 10:15:59 +01005063 int pipe = intel_crtc->pipe;
Chris Wilson20f0cd52010-09-23 11:00:38 +01005064 u32 pf, pipesrc;
Chris Wilson52e68632010-08-08 10:15:59 +01005065 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005066
5067 work = kzalloc(sizeof *work, GFP_KERNEL);
5068 if (work == NULL)
5069 return -ENOMEM;
5070
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005071 work->event = event;
5072 work->dev = crtc->dev;
5073 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005074 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005075 INIT_WORK(&work->work, intel_unpin_work_fn);
5076
5077 /* We borrow the event spin lock for protecting unpin_work */
5078 spin_lock_irqsave(&dev->event_lock, flags);
5079 if (intel_crtc->unpin_work) {
5080 spin_unlock_irqrestore(&dev->event_lock, flags);
5081 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01005082
5083 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005084 return -EBUSY;
5085 }
5086 intel_crtc->unpin_work = work;
5087 spin_unlock_irqrestore(&dev->event_lock, flags);
5088
5089 intel_fb = to_intel_framebuffer(fb);
5090 obj = intel_fb->obj;
5091
Chris Wilson468f0b42010-05-27 13:18:13 +01005092 mutex_lock(&dev->struct_mutex);
Chris Wilson48b956c2010-09-14 12:50:34 +01005093 ret = intel_pin_and_fence_fb_obj(dev, obj, true);
Chris Wilson96b099f2010-06-07 14:03:04 +01005094 if (ret)
5095 goto cleanup_work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005096
Jesse Barnes75dfca82010-02-10 15:09:44 -08005097 /* Reference the objects for the scheduled work. */
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005098 drm_gem_object_reference(work->old_fb_obj);
Jesse Barnes75dfca82010-02-10 15:09:44 -08005099 drm_gem_object_reference(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005100
5101 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01005102
5103 ret = drm_vblank_get(dev, intel_crtc->pipe);
5104 if (ret)
5105 goto cleanup_objs;
5106
Chris Wilsonc7f9f9a2010-09-19 15:05:13 +01005107 if (IS_GEN3(dev) || IS_GEN2(dev)) {
5108 u32 flip_mask;
5109
5110 /* Can't queue multiple flips, so wait for the previous
5111 * one to finish before executing the next.
5112 */
Chris Wilsone1f99ce2010-10-27 12:45:26 +01005113 ret = BEGIN_LP_RING(2);
5114 if (ret)
5115 goto cleanup_objs;
5116
Chris Wilsonc7f9f9a2010-09-19 15:05:13 +01005117 if (intel_crtc->plane)
5118 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
5119 else
5120 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
5121 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
5122 OUT_RING(MI_NOOP);
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005123 ADVANCE_LP_RING();
5124 }
Jesse Barnes83f7fd02010-04-05 14:03:51 -07005125
Chris Wilsone1f99ce2010-10-27 12:45:26 +01005126 work->pending_flip_obj = obj;
5127 obj_priv = to_intel_bo(obj);
5128
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005129 work->enable_stall_check = true;
5130
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005131 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Chris Wilson52e68632010-08-08 10:15:59 +01005132 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005133
Chris Wilsone1f99ce2010-10-27 12:45:26 +01005134 ret = BEGIN_LP_RING(4);
5135 if (ret)
5136 goto cleanup_objs;
5137
5138 /* Block clients from rendering to the new back buffer until
5139 * the flip occurs and the object is no longer visible.
5140 */
5141 atomic_add(1 << intel_crtc->plane,
5142 &to_intel_bo(work->old_fb_obj)->pending_flip);
5143
5144 switch (INTEL_INFO(dev)->gen) {
Chris Wilson52e68632010-08-08 10:15:59 +01005145 case 2:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005146 OUT_RING(MI_DISPLAY_FLIP |
5147 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5148 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005149 OUT_RING(obj_priv->gtt_offset + offset);
5150 OUT_RING(MI_NOOP);
5151 break;
5152
5153 case 3:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005154 OUT_RING(MI_DISPLAY_FLIP_I915 |
5155 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5156 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005157 OUT_RING(obj_priv->gtt_offset + offset);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005158 OUT_RING(MI_NOOP);
Chris Wilson52e68632010-08-08 10:15:59 +01005159 break;
5160
5161 case 4:
5162 case 5:
5163 /* i965+ uses the linear or tiled offsets from the
5164 * Display Registers (which do not change across a page-flip)
5165 * so we need only reprogram the base address.
5166 */
Daniel Vetter69d0b962010-08-04 21:22:09 +02005167 OUT_RING(MI_DISPLAY_FLIP |
5168 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5169 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005170 OUT_RING(obj_priv->gtt_offset | obj_priv->tiling_mode);
5171
5172 /* XXX Enabling the panel-fitter across page-flip is so far
5173 * untested on non-native modes, so ignore it for now.
5174 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5175 */
5176 pf = 0;
5177 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5178 OUT_RING(pf | pipesrc);
5179 break;
5180
5181 case 6:
5182 OUT_RING(MI_DISPLAY_FLIP |
5183 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5184 OUT_RING(fb->pitch | obj_priv->tiling_mode);
5185 OUT_RING(obj_priv->gtt_offset);
5186
5187 pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5188 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5189 OUT_RING(pf | pipesrc);
5190 break;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005191 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005192 ADVANCE_LP_RING();
5193
5194 mutex_unlock(&dev->struct_mutex);
5195
Jesse Barnese5510fa2010-07-01 16:48:37 -07005196 trace_i915_flip_request(intel_crtc->plane, obj);
5197
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005198 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01005199
5200cleanup_objs:
5201 drm_gem_object_unreference(work->old_fb_obj);
5202 drm_gem_object_unreference(obj);
5203cleanup_work:
5204 mutex_unlock(&dev->struct_mutex);
5205
5206 spin_lock_irqsave(&dev->event_lock, flags);
5207 intel_crtc->unpin_work = NULL;
5208 spin_unlock_irqrestore(&dev->event_lock, flags);
5209
5210 kfree(work);
5211
5212 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005213}
5214
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07005215static struct drm_crtc_helper_funcs intel_helper_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005216 .dpms = intel_crtc_dpms,
5217 .mode_fixup = intel_crtc_mode_fixup,
5218 .mode_set = intel_crtc_mode_set,
5219 .mode_set_base = intel_pipe_set_base,
Jesse Barnes81255562010-08-02 12:07:50 -07005220 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Dave Airlie068143d2009-10-05 09:58:02 +10005221 .load_lut = intel_crtc_load_lut,
Chris Wilsoncdd59982010-09-08 16:30:16 +01005222 .disable = intel_crtc_disable,
Jesse Barnes79e53942008-11-07 14:24:08 -08005223};
5224
5225static const struct drm_crtc_funcs intel_crtc_funcs = {
5226 .cursor_set = intel_crtc_cursor_set,
5227 .cursor_move = intel_crtc_cursor_move,
5228 .gamma_set = intel_crtc_gamma_set,
5229 .set_config = drm_crtc_helper_set_config,
5230 .destroy = intel_crtc_destroy,
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005231 .page_flip = intel_crtc_page_flip,
Jesse Barnes79e53942008-11-07 14:24:08 -08005232};
5233
5234
Hannes Ederb358d0a2008-12-18 21:18:47 +01005235static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08005236{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005237 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005238 struct intel_crtc *intel_crtc;
5239 int i;
5240
5241 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
5242 if (intel_crtc == NULL)
5243 return;
5244
5245 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
5246
5247 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08005248 for (i = 0; i < 256; i++) {
5249 intel_crtc->lut_r[i] = i;
5250 intel_crtc->lut_g[i] = i;
5251 intel_crtc->lut_b[i] = i;
5252 }
5253
Jesse Barnes80824002009-09-10 15:28:06 -07005254 /* Swap pipes & planes for FBC on pre-965 */
5255 intel_crtc->pipe = pipe;
5256 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01005257 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005258 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01005259 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005260 }
5261
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005262 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
5263 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
5264 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
5265 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
5266
Jesse Barnes79e53942008-11-07 14:24:08 -08005267 intel_crtc->cursor_addr = 0;
Chris Wilson032d2a02010-09-06 16:17:22 +01005268 intel_crtc->dpms_mode = -1;
Chris Wilsone65d9302010-09-13 16:58:39 +01005269 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07005270
5271 if (HAS_PCH_SPLIT(dev)) {
5272 intel_helper_funcs.prepare = ironlake_crtc_prepare;
5273 intel_helper_funcs.commit = ironlake_crtc_commit;
5274 } else {
5275 intel_helper_funcs.prepare = i9xx_crtc_prepare;
5276 intel_helper_funcs.commit = i9xx_crtc_commit;
5277 }
5278
Jesse Barnes79e53942008-11-07 14:24:08 -08005279 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
5280
Jesse Barnes652c3932009-08-17 13:31:43 -07005281 intel_crtc->busy = false;
5282
5283 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
5284 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005285}
5286
Carl Worth08d7b3d2009-04-29 14:43:54 -07005287int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
5288 struct drm_file *file_priv)
5289{
5290 drm_i915_private_t *dev_priv = dev->dev_private;
5291 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02005292 struct drm_mode_object *drmmode_obj;
5293 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005294
5295 if (!dev_priv) {
5296 DRM_ERROR("called with no initialization\n");
5297 return -EINVAL;
5298 }
5299
Daniel Vetterc05422d2009-08-11 16:05:30 +02005300 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
5301 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07005302
Daniel Vetterc05422d2009-08-11 16:05:30 +02005303 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07005304 DRM_ERROR("no such CRTC id\n");
5305 return -EINVAL;
5306 }
5307
Daniel Vetterc05422d2009-08-11 16:05:30 +02005308 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
5309 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005310
Daniel Vetterc05422d2009-08-11 16:05:30 +02005311 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005312}
5313
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005314static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005315{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005316 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005317 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005318 int entry = 0;
5319
Chris Wilson4ef69c72010-09-09 15:14:28 +01005320 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5321 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005322 index_mask |= (1 << entry);
5323 entry++;
5324 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01005325
Jesse Barnes79e53942008-11-07 14:24:08 -08005326 return index_mask;
5327}
5328
Jesse Barnes79e53942008-11-07 14:24:08 -08005329static void intel_setup_outputs(struct drm_device *dev)
5330{
Eric Anholt725e30a2009-01-22 13:01:02 -08005331 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005332 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005333 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005334
Zhenyu Wang541998a2009-06-05 15:38:44 +08005335 if (IS_MOBILE(dev) && !IS_I830(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005336 intel_lvds_init(dev);
5337
Eric Anholtbad720f2009-10-22 16:11:14 -07005338 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005339 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005340
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005341 if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
5342 intel_dp_init(dev, DP_A);
5343
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005344 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5345 intel_dp_init(dev, PCH_DP_D);
5346 }
5347
5348 intel_crt_init(dev);
5349
5350 if (HAS_PCH_SPLIT(dev)) {
5351 int found;
5352
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005353 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08005354 /* PCH SDVOB multiplex with HDMIB */
5355 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005356 if (!found)
5357 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005358 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
5359 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005360 }
5361
5362 if (I915_READ(HDMIC) & PORT_DETECTED)
5363 intel_hdmi_init(dev, HDMIC);
5364
5365 if (I915_READ(HDMID) & PORT_DETECTED)
5366 intel_hdmi_init(dev, HDMID);
5367
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005368 if (I915_READ(PCH_DP_C) & DP_DETECTED)
5369 intel_dp_init(dev, PCH_DP_C);
5370
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005371 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005372 intel_dp_init(dev, PCH_DP_D);
5373
Zhenyu Wang103a1962009-11-27 11:44:36 +08005374 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08005375 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08005376
Eric Anholt725e30a2009-01-22 13:01:02 -08005377 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005378 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005379 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005380 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
5381 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005382 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005383 }
Ma Ling27185ae2009-08-24 13:50:23 +08005384
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005385 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
5386 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005387 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005388 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005389 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005390
5391 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005392
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005393 if (I915_READ(SDVOB) & SDVO_DETECTED) {
5394 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005395 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005396 }
Ma Ling27185ae2009-08-24 13:50:23 +08005397
5398 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
5399
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005400 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
5401 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005402 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005403 }
5404 if (SUPPORTS_INTEGRATED_DP(dev)) {
5405 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005406 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005407 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005408 }
Ma Ling27185ae2009-08-24 13:50:23 +08005409
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005410 if (SUPPORTS_INTEGRATED_DP(dev) &&
5411 (I915_READ(DP_D) & DP_DETECTED)) {
5412 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005413 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005414 }
Eric Anholtbad720f2009-10-22 16:11:14 -07005415 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005416 intel_dvo_init(dev);
5417
Zhenyu Wang103a1962009-11-27 11:44:36 +08005418 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005419 intel_tv_init(dev);
5420
Chris Wilson4ef69c72010-09-09 15:14:28 +01005421 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5422 encoder->base.possible_crtcs = encoder->crtc_mask;
5423 encoder->base.possible_clones =
5424 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08005425 }
5426}
5427
5428static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
5429{
5430 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005431
5432 drm_framebuffer_cleanup(fb);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005433 drm_gem_object_unreference_unlocked(intel_fb->obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005434
5435 kfree(intel_fb);
5436}
5437
5438static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
5439 struct drm_file *file_priv,
5440 unsigned int *handle)
5441{
5442 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
5443 struct drm_gem_object *object = intel_fb->obj;
5444
5445 return drm_gem_handle_create(file_priv, object, handle);
5446}
5447
5448static const struct drm_framebuffer_funcs intel_fb_funcs = {
5449 .destroy = intel_user_framebuffer_destroy,
5450 .create_handle = intel_user_framebuffer_create_handle,
5451};
5452
Dave Airlie38651672010-03-30 05:34:13 +00005453int intel_framebuffer_init(struct drm_device *dev,
5454 struct intel_framebuffer *intel_fb,
5455 struct drm_mode_fb_cmd *mode_cmd,
5456 struct drm_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08005457{
Chris Wilson57cd6502010-08-08 12:34:44 +01005458 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005459 int ret;
5460
Chris Wilson57cd6502010-08-08 12:34:44 +01005461 if (obj_priv->tiling_mode == I915_TILING_Y)
5462 return -EINVAL;
5463
5464 if (mode_cmd->pitch & 63)
5465 return -EINVAL;
5466
5467 switch (mode_cmd->bpp) {
5468 case 8:
5469 case 16:
5470 case 24:
5471 case 32:
5472 break;
5473 default:
5474 return -EINVAL;
5475 }
5476
Jesse Barnes79e53942008-11-07 14:24:08 -08005477 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
5478 if (ret) {
5479 DRM_ERROR("framebuffer init failed %d\n", ret);
5480 return ret;
5481 }
5482
5483 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08005484 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08005485 return 0;
5486}
5487
Jesse Barnes79e53942008-11-07 14:24:08 -08005488static struct drm_framebuffer *
5489intel_user_framebuffer_create(struct drm_device *dev,
5490 struct drm_file *filp,
5491 struct drm_mode_fb_cmd *mode_cmd)
5492{
5493 struct drm_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00005494 struct intel_framebuffer *intel_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005495 int ret;
5496
5497 obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
5498 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005499 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08005500
Dave Airlie38651672010-03-30 05:34:13 +00005501 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5502 if (!intel_fb)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005503 return ERR_PTR(-ENOMEM);
Dave Airlie38651672010-03-30 05:34:13 +00005504
5505 ret = intel_framebuffer_init(dev, intel_fb,
5506 mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005507 if (ret) {
Luca Barbieribc9025b2010-02-09 05:49:12 +00005508 drm_gem_object_unreference_unlocked(obj);
Dave Airlie38651672010-03-30 05:34:13 +00005509 kfree(intel_fb);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005510 return ERR_PTR(ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08005511 }
5512
Dave Airlie38651672010-03-30 05:34:13 +00005513 return &intel_fb->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005514}
5515
Jesse Barnes79e53942008-11-07 14:24:08 -08005516static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005517 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00005518 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08005519};
5520
Chris Wilson9ea8d052010-01-04 18:57:56 +00005521static struct drm_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005522intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00005523{
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005524 struct drm_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005525 int ret;
5526
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005527 ctx = i915_gem_alloc_object(dev, 4096);
5528 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005529 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
5530 return NULL;
5531 }
5532
5533 mutex_lock(&dev->struct_mutex);
Chris Wilsona00b10c2010-09-24 21:15:47 +01005534 ret = i915_gem_object_pin(ctx, 4096, false, false);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005535 if (ret) {
5536 DRM_ERROR("failed to pin power context: %d\n", ret);
5537 goto err_unref;
5538 }
5539
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005540 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005541 if (ret) {
5542 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
5543 goto err_unpin;
5544 }
5545 mutex_unlock(&dev->struct_mutex);
5546
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005547 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005548
5549err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005550 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005551err_unref:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005552 drm_gem_object_unreference(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005553 mutex_unlock(&dev->struct_mutex);
5554 return NULL;
5555}
5556
Jesse Barnes7648fa92010-05-20 14:28:11 -07005557bool ironlake_set_drps(struct drm_device *dev, u8 val)
5558{
5559 struct drm_i915_private *dev_priv = dev->dev_private;
5560 u16 rgvswctl;
5561
5562 rgvswctl = I915_READ16(MEMSWCTL);
5563 if (rgvswctl & MEMCTL_CMD_STS) {
5564 DRM_DEBUG("gpu busy, RCS change rejected\n");
5565 return false; /* still busy with another command */
5566 }
5567
5568 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5569 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5570 I915_WRITE16(MEMSWCTL, rgvswctl);
5571 POSTING_READ16(MEMSWCTL);
5572
5573 rgvswctl |= MEMCTL_CMD_STS;
5574 I915_WRITE16(MEMSWCTL, rgvswctl);
5575
5576 return true;
5577}
5578
Jesse Barnesf97108d2010-01-29 11:27:07 -08005579void ironlake_enable_drps(struct drm_device *dev)
5580{
5581 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005582 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005583 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005584
Jesse Barnesea056c12010-09-10 10:02:13 -07005585 /* Enable temp reporting */
5586 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
5587 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
5588
Jesse Barnesf97108d2010-01-29 11:27:07 -08005589 /* 100ms RC evaluation intervals */
5590 I915_WRITE(RCUPEI, 100000);
5591 I915_WRITE(RCDNEI, 100000);
5592
5593 /* Set max/min thresholds to 90ms and 80ms respectively */
5594 I915_WRITE(RCBMAXAVG, 90000);
5595 I915_WRITE(RCBMINAVG, 80000);
5596
5597 I915_WRITE(MEMIHYST, 1);
5598
5599 /* Set up min, max, and cur for interrupt handling */
5600 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5601 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5602 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5603 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005604
Jesse Barnesf97108d2010-01-29 11:27:07 -08005605 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
5606 PXVFREQ_PX_SHIFT;
5607
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07005608 dev_priv->fmax = fmax; /* IPS callback will increase this */
Jesse Barnes7648fa92010-05-20 14:28:11 -07005609 dev_priv->fstart = fstart;
5610
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07005611 dev_priv->max_delay = fstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005612 dev_priv->min_delay = fmin;
5613 dev_priv->cur_delay = fstart;
5614
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07005615 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
5616 fmax, fmin, fstart);
Jesse Barnes7648fa92010-05-20 14:28:11 -07005617
Jesse Barnesf97108d2010-01-29 11:27:07 -08005618 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5619
5620 /*
5621 * Interrupts will be enabled in ironlake_irq_postinstall
5622 */
5623
5624 I915_WRITE(VIDSTART, vstart);
5625 POSTING_READ(VIDSTART);
5626
5627 rgvmodectl |= MEMMODE_SWMODE_EN;
5628 I915_WRITE(MEMMODECTL, rgvmodectl);
5629
Chris Wilson481b6af2010-08-23 17:43:35 +01005630 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01005631 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08005632 msleep(1);
5633
Jesse Barnes7648fa92010-05-20 14:28:11 -07005634 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005635
Jesse Barnes7648fa92010-05-20 14:28:11 -07005636 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
5637 I915_READ(0x112e0);
5638 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
5639 dev_priv->last_count2 = I915_READ(0x112f4);
5640 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005641}
5642
5643void ironlake_disable_drps(struct drm_device *dev)
5644{
5645 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005646 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005647
5648 /* Ack interrupts, disable EFC interrupt */
5649 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5650 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5651 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5652 I915_WRITE(DEIIR, DE_PCU_EVENT);
5653 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5654
5655 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07005656 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005657 msleep(1);
5658 rgvswctl |= MEMCTL_CMD_STS;
5659 I915_WRITE(MEMSWCTL, rgvswctl);
5660 msleep(1);
5661
5662}
5663
Jesse Barnes7648fa92010-05-20 14:28:11 -07005664static unsigned long intel_pxfreq(u32 vidfreq)
5665{
5666 unsigned long freq;
5667 int div = (vidfreq & 0x3f0000) >> 16;
5668 int post = (vidfreq & 0x3000) >> 12;
5669 int pre = (vidfreq & 0x7);
5670
5671 if (!pre)
5672 return 0;
5673
5674 freq = ((div * 133333) / ((1<<post) * pre));
5675
5676 return freq;
5677}
5678
5679void intel_init_emon(struct drm_device *dev)
5680{
5681 struct drm_i915_private *dev_priv = dev->dev_private;
5682 u32 lcfuse;
5683 u8 pxw[16];
5684 int i;
5685
5686 /* Disable to program */
5687 I915_WRITE(ECR, 0);
5688 POSTING_READ(ECR);
5689
5690 /* Program energy weights for various events */
5691 I915_WRITE(SDEW, 0x15040d00);
5692 I915_WRITE(CSIEW0, 0x007f0000);
5693 I915_WRITE(CSIEW1, 0x1e220004);
5694 I915_WRITE(CSIEW2, 0x04000004);
5695
5696 for (i = 0; i < 5; i++)
5697 I915_WRITE(PEW + (i * 4), 0);
5698 for (i = 0; i < 3; i++)
5699 I915_WRITE(DEW + (i * 4), 0);
5700
5701 /* Program P-state weights to account for frequency power adjustment */
5702 for (i = 0; i < 16; i++) {
5703 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5704 unsigned long freq = intel_pxfreq(pxvidfreq);
5705 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5706 PXVFREQ_PX_SHIFT;
5707 unsigned long val;
5708
5709 val = vid * vid;
5710 val *= (freq / 1000);
5711 val *= 255;
5712 val /= (127*127*900);
5713 if (val > 0xff)
5714 DRM_ERROR("bad pxval: %ld\n", val);
5715 pxw[i] = val;
5716 }
5717 /* Render standby states get 0 weight */
5718 pxw[14] = 0;
5719 pxw[15] = 0;
5720
5721 for (i = 0; i < 4; i++) {
5722 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5723 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5724 I915_WRITE(PXW + (i * 4), val);
5725 }
5726
5727 /* Adjust magic regs to magic values (more experimental results) */
5728 I915_WRITE(OGW0, 0);
5729 I915_WRITE(OGW1, 0);
5730 I915_WRITE(EG0, 0x00007f00);
5731 I915_WRITE(EG1, 0x0000000e);
5732 I915_WRITE(EG2, 0x000e0000);
5733 I915_WRITE(EG3, 0x68000300);
5734 I915_WRITE(EG4, 0x42000000);
5735 I915_WRITE(EG5, 0x00140031);
5736 I915_WRITE(EG6, 0);
5737 I915_WRITE(EG7, 0);
5738
5739 for (i = 0; i < 8; i++)
5740 I915_WRITE(PXWL + (i * 4), 0);
5741
5742 /* Enable PMON + select events */
5743 I915_WRITE(ECR, 0x80000019);
5744
5745 lcfuse = I915_READ(LCFUSE02);
5746
5747 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
5748}
5749
Jesse Barnes652c3932009-08-17 13:31:43 -07005750void intel_init_clock_gating(struct drm_device *dev)
5751{
5752 struct drm_i915_private *dev_priv = dev->dev_private;
5753
5754 /*
5755 * Disable clock gating reported to work incorrectly according to the
5756 * specs, but enable as much else as we can.
5757 */
Eric Anholtbad720f2009-10-22 16:11:14 -07005758 if (HAS_PCH_SPLIT(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07005759 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
5760
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01005761 if (IS_GEN5(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07005762 /* Required for FBC */
5763 dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
5764 /* Required for CxSR */
5765 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
5766
5767 I915_WRITE(PCH_3DCGDIS0,
5768 MARIUNIT_CLOCK_GATE_DISABLE |
5769 SVSMUNIT_CLOCK_GATE_DISABLE);
5770 }
5771
5772 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005773
5774 /*
Jesse Barnes382b0932010-10-07 16:01:25 -07005775 * On Ibex Peak and Cougar Point, we need to disable clock
5776 * gating for the panel power sequencer or it will fail to
5777 * start up when no ports are active.
5778 */
5779 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
5780
5781 /*
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005782 * According to the spec the following bits should be set in
5783 * order to enable memory self-refresh
5784 * The bit 22/21 of 0x42004
5785 * The bit 5 of 0x42020
5786 * The bit 15 of 0x45000
5787 */
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01005788 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005789 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5790 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5791 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
5792 I915_WRITE(ILK_DSPCLK_GATE,
5793 (I915_READ(ILK_DSPCLK_GATE) |
5794 ILK_DPARB_CLK_GATE));
5795 I915_WRITE(DISP_ARB_CTL,
5796 (I915_READ(DISP_ARB_CTL) |
5797 DISP_FBC_WM_DIS));
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005798 I915_WRITE(WM3_LP_ILK, 0);
5799 I915_WRITE(WM2_LP_ILK, 0);
5800 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005801 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005802 /*
5803 * Based on the document from hardware guys the following bits
5804 * should be set unconditionally in order to enable FBC.
5805 * The bit 22 of 0x42000
5806 * The bit 22 of 0x42004
5807 * The bit 7,8,9 of 0x42020.
5808 */
5809 if (IS_IRONLAKE_M(dev)) {
5810 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5811 I915_READ(ILK_DISPLAY_CHICKEN1) |
5812 ILK_FBCQ_DIS);
5813 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5814 I915_READ(ILK_DISPLAY_CHICKEN2) |
5815 ILK_DPARB_GATE);
5816 I915_WRITE(ILK_DSPCLK_GATE,
5817 I915_READ(ILK_DSPCLK_GATE) |
5818 ILK_DPFC_DIS1 |
5819 ILK_DPFC_DIS2 |
5820 ILK_CLK_FBC);
5821 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005822 return;
Zhenyu Wangc03342f2009-09-29 11:01:23 +08005823 } else if (IS_G4X(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005824 uint32_t dspclk_gate;
5825 I915_WRITE(RENCLK_GATE_D1, 0);
5826 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5827 GS_UNIT_CLOCK_GATE_DISABLE |
5828 CL_UNIT_CLOCK_GATE_DISABLE);
5829 I915_WRITE(RAMCLK_GATE_D, 0);
5830 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5831 OVRUNIT_CLOCK_GATE_DISABLE |
5832 OVCUNIT_CLOCK_GATE_DISABLE;
5833 if (IS_GM45(dev))
5834 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5835 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005836 } else if (IS_CRESTLINE(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005837 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5838 I915_WRITE(RENCLK_GATE_D2, 0);
5839 I915_WRITE(DSPCLK_GATE_D, 0);
5840 I915_WRITE(RAMCLK_GATE_D, 0);
5841 I915_WRITE16(DEUC, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005842 } else if (IS_BROADWATER(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005843 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5844 I965_RCC_CLOCK_GATE_DISABLE |
5845 I965_RCPB_CLOCK_GATE_DISABLE |
5846 I965_ISC_CLOCK_GATE_DISABLE |
5847 I965_FBC_CLOCK_GATE_DISABLE);
5848 I915_WRITE(RENCLK_GATE_D2, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005849 } else if (IS_GEN3(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005850 u32 dstate = I915_READ(D_STATE);
5851
5852 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5853 DSTATE_DOT_CLOCK_GATING;
5854 I915_WRITE(D_STATE, dstate);
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005855 } else if (IS_I85X(dev) || IS_I865G(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005856 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
5857 } else if (IS_I830(dev)) {
5858 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
5859 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005860
5861 /*
5862 * GPU can automatically power down the render unit if given a page
5863 * to save state.
5864 */
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005865 if (IS_IRONLAKE_M(dev)) {
5866 if (dev_priv->renderctx == NULL)
5867 dev_priv->renderctx = intel_alloc_context_page(dev);
5868 if (dev_priv->renderctx) {
5869 struct drm_i915_gem_object *obj_priv;
5870 obj_priv = to_intel_bo(dev_priv->renderctx);
5871 if (obj_priv) {
Chris Wilsone1f99ce2010-10-27 12:45:26 +01005872 if (BEGIN_LP_RING(4) == 0) {
5873 OUT_RING(MI_SET_CONTEXT);
5874 OUT_RING(obj_priv->gtt_offset |
5875 MI_MM_SPACE_GTT |
5876 MI_SAVE_EXT_STATE_EN |
5877 MI_RESTORE_EXT_STATE_EN |
5878 MI_RESTORE_INHIBIT);
5879 OUT_RING(MI_NOOP);
5880 OUT_RING(MI_FLUSH);
5881 ADVANCE_LP_RING();
5882 }
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005883 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005884 } else
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005885 DRM_DEBUG_KMS("Failed to allocate render context."
Chris Wilsonbc416062010-09-07 21:51:02 +01005886 "Disable RC6\n");
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005887 }
5888
Andrew Lutomirski1d3c36ad2009-12-21 10:10:22 -05005889 if (I915_HAS_RC6(dev) && drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005890 struct drm_i915_gem_object *obj_priv = NULL;
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005891
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005892 if (dev_priv->pwrctx) {
Daniel Vetter23010e42010-03-08 13:35:02 +01005893 obj_priv = to_intel_bo(dev_priv->pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005894 } else {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005895 struct drm_gem_object *pwrctx;
5896
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005897 pwrctx = intel_alloc_context_page(dev);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005898 if (pwrctx) {
5899 dev_priv->pwrctx = pwrctx;
Daniel Vetter23010e42010-03-08 13:35:02 +01005900 obj_priv = to_intel_bo(pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005901 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005902 }
5903
Chris Wilson9ea8d052010-01-04 18:57:56 +00005904 if (obj_priv) {
5905 I915_WRITE(PWRCTXA, obj_priv->gtt_offset | PWRCTX_EN);
5906 I915_WRITE(MCHBAR_RENDER_STANDBY,
5907 I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
5908 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005909 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005910}
5911
Jesse Barnese70236a2009-09-21 10:42:27 -07005912/* Set up chip specific display functions */
5913static void intel_init_display(struct drm_device *dev)
5914{
5915 struct drm_i915_private *dev_priv = dev->dev_private;
5916
5917 /* We always want a DPMS function */
Eric Anholtbad720f2009-10-22 16:11:14 -07005918 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005919 dev_priv->display.dpms = ironlake_crtc_dpms;
Jesse Barnese70236a2009-09-21 10:42:27 -07005920 else
5921 dev_priv->display.dpms = i9xx_crtc_dpms;
5922
Adam Jacksonee5382a2010-04-23 11:17:39 -04005923 if (I915_HAS_FBC(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005924 if (IS_IRONLAKE_M(dev)) {
5925 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
5926 dev_priv->display.enable_fbc = ironlake_enable_fbc;
5927 dev_priv->display.disable_fbc = ironlake_disable_fbc;
5928 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07005929 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
5930 dev_priv->display.enable_fbc = g4x_enable_fbc;
5931 dev_priv->display.disable_fbc = g4x_disable_fbc;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005932 } else if (IS_CRESTLINE(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005933 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
5934 dev_priv->display.enable_fbc = i8xx_enable_fbc;
5935 dev_priv->display.disable_fbc = i8xx_disable_fbc;
5936 }
Jesse Barnes74dff282009-09-14 15:39:40 -07005937 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07005938 }
5939
5940 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005941 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07005942 dev_priv->display.get_display_clock_speed =
5943 i945_get_display_clock_speed;
5944 else if (IS_I915G(dev))
5945 dev_priv->display.get_display_clock_speed =
5946 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005947 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005948 dev_priv->display.get_display_clock_speed =
5949 i9xx_misc_get_display_clock_speed;
5950 else if (IS_I915GM(dev))
5951 dev_priv->display.get_display_clock_speed =
5952 i915gm_get_display_clock_speed;
5953 else if (IS_I865G(dev))
5954 dev_priv->display.get_display_clock_speed =
5955 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005956 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005957 dev_priv->display.get_display_clock_speed =
5958 i855_get_display_clock_speed;
5959 else /* 852, 830 */
5960 dev_priv->display.get_display_clock_speed =
5961 i830_get_display_clock_speed;
5962
5963 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005964 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01005965 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005966 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
5967 dev_priv->display.update_wm = ironlake_update_wm;
5968 else {
5969 DRM_DEBUG_KMS("Failed to get proper latency. "
5970 "Disable CxSR\n");
5971 dev_priv->display.update_wm = NULL;
5972 }
5973 } else
5974 dev_priv->display.update_wm = NULL;
5975 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08005976 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08005977 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08005978 dev_priv->fsb_freq,
5979 dev_priv->mem_freq)) {
5980 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08005981 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08005982 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08005983 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08005984 dev_priv->fsb_freq, dev_priv->mem_freq);
5985 /* Disable CxSR and never update its watermark again */
5986 pineview_disable_cxsr(dev);
5987 dev_priv->display.update_wm = NULL;
5988 } else
5989 dev_priv->display.update_wm = pineview_update_wm;
5990 } else if (IS_G4X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005991 dev_priv->display.update_wm = g4x_update_wm;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005992 else if (IS_GEN4(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005993 dev_priv->display.update_wm = i965_update_wm;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005994 else if (IS_GEN3(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005995 dev_priv->display.update_wm = i9xx_update_wm;
5996 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04005997 } else if (IS_I85X(dev)) {
5998 dev_priv->display.update_wm = i9xx_update_wm;
5999 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07006000 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04006001 dev_priv->display.update_wm = i830_update_wm;
6002 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006003 dev_priv->display.get_fifo_size = i845_get_fifo_size;
6004 else
6005 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07006006 }
6007}
6008
Jesse Barnesb690e962010-07-19 13:53:12 -07006009/*
6010 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
6011 * resume, or other times. This quirk makes sure that's the case for
6012 * affected systems.
6013 */
6014static void quirk_pipea_force (struct drm_device *dev)
6015{
6016 struct drm_i915_private *dev_priv = dev->dev_private;
6017
6018 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
6019 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
6020}
6021
6022struct intel_quirk {
6023 int device;
6024 int subsystem_vendor;
6025 int subsystem_device;
6026 void (*hook)(struct drm_device *dev);
6027};
6028
6029struct intel_quirk intel_quirks[] = {
6030 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
6031 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
6032 /* HP Mini needs pipe A force quirk (LP: #322104) */
6033 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
6034
6035 /* Thinkpad R31 needs pipe A force quirk */
6036 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
6037 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
6038 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
6039
6040 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
6041 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
6042 /* ThinkPad X40 needs pipe A force quirk */
6043
6044 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
6045 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
6046
6047 /* 855 & before need to leave pipe A & dpll A up */
6048 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6049 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6050};
6051
6052static void intel_init_quirks(struct drm_device *dev)
6053{
6054 struct pci_dev *d = dev->pdev;
6055 int i;
6056
6057 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
6058 struct intel_quirk *q = &intel_quirks[i];
6059
6060 if (d->device == q->device &&
6061 (d->subsystem_vendor == q->subsystem_vendor ||
6062 q->subsystem_vendor == PCI_ANY_ID) &&
6063 (d->subsystem_device == q->subsystem_device ||
6064 q->subsystem_device == PCI_ANY_ID))
6065 q->hook(dev);
6066 }
6067}
6068
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006069/* Disable the VGA plane that we never use */
6070static void i915_disable_vga(struct drm_device *dev)
6071{
6072 struct drm_i915_private *dev_priv = dev->dev_private;
6073 u8 sr1;
6074 u32 vga_reg;
6075
6076 if (HAS_PCH_SPLIT(dev))
6077 vga_reg = CPU_VGACNTRL;
6078 else
6079 vga_reg = VGACNTRL;
6080
6081 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
6082 outb(1, VGA_SR_INDEX);
6083 sr1 = inb(VGA_SR_DATA);
6084 outb(sr1 | 1<<5, VGA_SR_DATA);
6085 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6086 udelay(300);
6087
6088 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
6089 POSTING_READ(vga_reg);
6090}
6091
Jesse Barnes79e53942008-11-07 14:24:08 -08006092void intel_modeset_init(struct drm_device *dev)
6093{
Jesse Barnes652c3932009-08-17 13:31:43 -07006094 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006095 int i;
6096
6097 drm_mode_config_init(dev);
6098
6099 dev->mode_config.min_width = 0;
6100 dev->mode_config.min_height = 0;
6101
6102 dev->mode_config.funcs = (void *)&intel_mode_funcs;
6103
Jesse Barnesb690e962010-07-19 13:53:12 -07006104 intel_init_quirks(dev);
6105
Jesse Barnese70236a2009-09-21 10:42:27 -07006106 intel_init_display(dev);
6107
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006108 if (IS_GEN2(dev)) {
6109 dev->mode_config.max_width = 2048;
6110 dev->mode_config.max_height = 2048;
6111 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07006112 dev->mode_config.max_width = 4096;
6113 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08006114 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006115 dev->mode_config.max_width = 8192;
6116 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08006117 }
6118
6119 /* set memory base */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006120 if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006121 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006122 else
6123 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08006124
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006125 if (IS_MOBILE(dev) || !IS_GEN2(dev))
Dave Airliea3524f12010-06-06 18:59:41 +10006126 dev_priv->num_pipe = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08006127 else
Dave Airliea3524f12010-06-06 18:59:41 +10006128 dev_priv->num_pipe = 1;
Zhao Yakui28c97732009-10-09 11:39:41 +08006129 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10006130 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08006131
Dave Airliea3524f12010-06-06 18:59:41 +10006132 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006133 intel_crtc_init(dev, i);
6134 }
6135
6136 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07006137
6138 intel_init_clock_gating(dev);
6139
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006140 /* Just disable it once at startup */
6141 i915_disable_vga(dev);
6142
Jesse Barnes7648fa92010-05-20 14:28:11 -07006143 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08006144 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07006145 intel_init_emon(dev);
6146 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08006147
Jesse Barnes652c3932009-08-17 13:31:43 -07006148 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
6149 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
6150 (unsigned long)dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02006151
6152 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006153}
6154
6155void intel_modeset_cleanup(struct drm_device *dev)
6156{
Jesse Barnes652c3932009-08-17 13:31:43 -07006157 struct drm_i915_private *dev_priv = dev->dev_private;
6158 struct drm_crtc *crtc;
6159 struct intel_crtc *intel_crtc;
6160
Keith Packardf87ea762010-10-03 19:36:26 -07006161 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07006162 mutex_lock(&dev->struct_mutex);
6163
Jesse Barnes723bfd72010-10-07 16:01:13 -07006164 intel_unregister_dsm_handler();
6165
6166
Jesse Barnes652c3932009-08-17 13:31:43 -07006167 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6168 /* Skip inactive CRTCs */
6169 if (!crtc->fb)
6170 continue;
6171
6172 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02006173 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006174 }
6175
Jesse Barnese70236a2009-09-21 10:42:27 -07006176 if (dev_priv->display.disable_fbc)
6177 dev_priv->display.disable_fbc(dev);
6178
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006179 if (dev_priv->renderctx) {
6180 struct drm_i915_gem_object *obj_priv;
6181
6182 obj_priv = to_intel_bo(dev_priv->renderctx);
6183 I915_WRITE(CCID, obj_priv->gtt_offset &~ CCID_EN);
6184 I915_READ(CCID);
6185 i915_gem_object_unpin(dev_priv->renderctx);
6186 drm_gem_object_unreference(dev_priv->renderctx);
6187 }
6188
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006189 if (dev_priv->pwrctx) {
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006190 struct drm_i915_gem_object *obj_priv;
6191
Daniel Vetter23010e42010-03-08 13:35:02 +01006192 obj_priv = to_intel_bo(dev_priv->pwrctx);
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006193 I915_WRITE(PWRCTXA, obj_priv->gtt_offset &~ PWRCTX_EN);
6194 I915_READ(PWRCTXA);
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006195 i915_gem_object_unpin(dev_priv->pwrctx);
6196 drm_gem_object_unreference(dev_priv->pwrctx);
6197 }
6198
Jesse Barnesf97108d2010-01-29 11:27:07 -08006199 if (IS_IRONLAKE_M(dev))
6200 ironlake_disable_drps(dev);
6201
Kristian Høgsberg69341a52009-11-11 12:19:17 -05006202 mutex_unlock(&dev->struct_mutex);
6203
Daniel Vetter6c0d93502010-08-20 18:26:46 +02006204 /* Disable the irq before mode object teardown, for the irq might
6205 * enqueue unpin/hotplug work. */
6206 drm_irq_uninstall(dev);
6207 cancel_work_sync(&dev_priv->hotplug_work);
6208
Daniel Vetter3dec0092010-08-20 21:40:52 +02006209 /* Shut off idle work before the crtcs get freed. */
6210 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6211 intel_crtc = to_intel_crtc(crtc);
6212 del_timer_sync(&intel_crtc->idle_timer);
6213 }
6214 del_timer_sync(&dev_priv->idle_timer);
6215 cancel_work_sync(&dev_priv->idle_work);
6216
Jesse Barnes79e53942008-11-07 14:24:08 -08006217 drm_mode_config_cleanup(dev);
6218}
6219
Dave Airlie28d52042009-09-21 14:33:58 +10006220/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08006221 * Return which encoder is currently attached for connector.
6222 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01006223struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08006224{
Chris Wilsondf0e9242010-09-09 16:20:55 +01006225 return &intel_attached_encoder(connector)->base;
6226}
Jesse Barnes79e53942008-11-07 14:24:08 -08006227
Chris Wilsondf0e9242010-09-09 16:20:55 +01006228void intel_connector_attach_encoder(struct intel_connector *connector,
6229 struct intel_encoder *encoder)
6230{
6231 connector->encoder = encoder;
6232 drm_mode_connector_attach_encoder(&connector->base,
6233 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006234}
Dave Airlie28d52042009-09-21 14:33:58 +10006235
6236/*
6237 * set vga decode state - true == enable VGA decode
6238 */
6239int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
6240{
6241 struct drm_i915_private *dev_priv = dev->dev_private;
6242 u16 gmch_ctrl;
6243
6244 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
6245 if (state)
6246 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
6247 else
6248 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
6249 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
6250 return 0;
6251}