blob: e58627f580c6898dea21af31a321dc6a1c7b7e5c [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070032#include <linux/vgaarb.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070037#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100038#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
40#include "drm_crtc_helper.h"
41
Zhenyu Wang32f9d652009-07-24 01:00:32 +080042#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
Jesse Barnes79e53942008-11-07 14:24:08 -080044bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080045static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020046static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010047static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080048
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
Jesse Barnes79e53942008-11-07 14:24:08 -080078
Jesse Barnes2377b742010-07-07 14:06:43 -070079/* FDI */
80#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
81
Ma Lingd4906092009-03-18 20:13:27 +080082static bool
83intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
84 int target, int refclk, intel_clock_t *best_clock);
85static bool
86intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
87 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080088
Keith Packarda4fc5ed2009-04-07 16:16:42 -070089static bool
90intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
91 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080092static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -050093intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
94 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070095
Chris Wilson021357a2010-09-07 20:54:59 +010096static inline u32 /* units of 100MHz */
97intel_fdi_link_freq(struct drm_device *dev)
98{
Chris Wilson8b99e682010-10-13 09:59:17 +010099 if (IS_GEN5(dev)) {
100 struct drm_i915_private *dev_priv = dev->dev_private;
101 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
102 } else
103 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100104}
105
Keith Packarde4b36692009-06-05 19:22:17 -0700106static const intel_limit_t intel_limits_i8xx_dvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700107 .dot = { .min = 25000, .max = 350000 },
108 .vco = { .min = 930000, .max = 1400000 },
109 .n = { .min = 3, .max = 16 },
110 .m = { .min = 96, .max = 140 },
111 .m1 = { .min = 18, .max = 26 },
112 .m2 = { .min = 6, .max = 16 },
113 .p = { .min = 4, .max = 128 },
114 .p1 = { .min = 2, .max = 33 },
115 .p2 = { .dot_limit = 165000,
116 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800117 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700118};
119
120static const intel_limit_t intel_limits_i8xx_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700121 .dot = { .min = 25000, .max = 350000 },
122 .vco = { .min = 930000, .max = 1400000 },
123 .n = { .min = 3, .max = 16 },
124 .m = { .min = 96, .max = 140 },
125 .m1 = { .min = 18, .max = 26 },
126 .m2 = { .min = 6, .max = 16 },
127 .p = { .min = 4, .max = 128 },
128 .p1 = { .min = 1, .max = 6 },
129 .p2 = { .dot_limit = 165000,
130 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800131 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700132};
Eric Anholt273e27c2011-03-30 13:01:10 -0700133
Keith Packarde4b36692009-06-05 19:22:17 -0700134static const intel_limit_t intel_limits_i9xx_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700135 .dot = { .min = 20000, .max = 400000 },
136 .vco = { .min = 1400000, .max = 2800000 },
137 .n = { .min = 1, .max = 6 },
138 .m = { .min = 70, .max = 120 },
139 .m1 = { .min = 10, .max = 22 },
140 .m2 = { .min = 5, .max = 9 },
141 .p = { .min = 5, .max = 80 },
142 .p1 = { .min = 1, .max = 8 },
143 .p2 = { .dot_limit = 200000,
144 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800145 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700146};
147
148static const intel_limit_t intel_limits_i9xx_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700149 .dot = { .min = 20000, .max = 400000 },
150 .vco = { .min = 1400000, .max = 2800000 },
151 .n = { .min = 1, .max = 6 },
152 .m = { .min = 70, .max = 120 },
153 .m1 = { .min = 10, .max = 22 },
154 .m2 = { .min = 5, .max = 9 },
155 .p = { .min = 7, .max = 98 },
156 .p1 = { .min = 1, .max = 8 },
157 .p2 = { .dot_limit = 112000,
158 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800159 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700160};
161
Eric Anholt273e27c2011-03-30 13:01:10 -0700162
Keith Packarde4b36692009-06-05 19:22:17 -0700163static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700164 .dot = { .min = 25000, .max = 270000 },
165 .vco = { .min = 1750000, .max = 3500000},
166 .n = { .min = 1, .max = 4 },
167 .m = { .min = 104, .max = 138 },
168 .m1 = { .min = 17, .max = 23 },
169 .m2 = { .min = 5, .max = 11 },
170 .p = { .min = 10, .max = 30 },
171 .p1 = { .min = 1, .max = 3},
172 .p2 = { .dot_limit = 270000,
173 .p2_slow = 10,
174 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800175 },
Ma Lingd4906092009-03-18 20:13:27 +0800176 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700177};
178
179static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700180 .dot = { .min = 22000, .max = 400000 },
181 .vco = { .min = 1750000, .max = 3500000},
182 .n = { .min = 1, .max = 4 },
183 .m = { .min = 104, .max = 138 },
184 .m1 = { .min = 16, .max = 23 },
185 .m2 = { .min = 5, .max = 11 },
186 .p = { .min = 5, .max = 80 },
187 .p1 = { .min = 1, .max = 8},
188 .p2 = { .dot_limit = 165000,
189 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800190 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700191};
192
193static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700194 .dot = { .min = 20000, .max = 115000 },
195 .vco = { .min = 1750000, .max = 3500000 },
196 .n = { .min = 1, .max = 3 },
197 .m = { .min = 104, .max = 138 },
198 .m1 = { .min = 17, .max = 23 },
199 .m2 = { .min = 5, .max = 11 },
200 .p = { .min = 28, .max = 112 },
201 .p1 = { .min = 2, .max = 8 },
202 .p2 = { .dot_limit = 0,
203 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800204 },
Ma Lingd4906092009-03-18 20:13:27 +0800205 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700206};
207
208static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700209 .dot = { .min = 80000, .max = 224000 },
210 .vco = { .min = 1750000, .max = 3500000 },
211 .n = { .min = 1, .max = 3 },
212 .m = { .min = 104, .max = 138 },
213 .m1 = { .min = 17, .max = 23 },
214 .m2 = { .min = 5, .max = 11 },
215 .p = { .min = 14, .max = 42 },
216 .p1 = { .min = 2, .max = 6 },
217 .p2 = { .dot_limit = 0,
218 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800219 },
Ma Lingd4906092009-03-18 20:13:27 +0800220 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700221};
222
223static const intel_limit_t intel_limits_g4x_display_port = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700224 .dot = { .min = 161670, .max = 227000 },
225 .vco = { .min = 1750000, .max = 3500000},
226 .n = { .min = 1, .max = 2 },
227 .m = { .min = 97, .max = 108 },
228 .m1 = { .min = 0x10, .max = 0x12 },
229 .m2 = { .min = 0x05, .max = 0x06 },
230 .p = { .min = 10, .max = 20 },
231 .p1 = { .min = 1, .max = 2},
232 .p2 = { .dot_limit = 0,
233 .p2_slow = 10, .p2_fast = 10 },
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700234 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700235};
236
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500237static const intel_limit_t intel_limits_pineview_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .dot = { .min = 20000, .max = 400000},
239 .vco = { .min = 1700000, .max = 3500000 },
240 /* Pineview's Ncounter is a ring counter */
241 .n = { .min = 3, .max = 6 },
242 .m = { .min = 2, .max = 256 },
243 /* Pineview only has one combined m divider, which we treat as m2. */
244 .m1 = { .min = 0, .max = 0 },
245 .m2 = { .min = 0, .max = 254 },
246 .p = { .min = 5, .max = 80 },
247 .p1 = { .min = 1, .max = 8 },
248 .p2 = { .dot_limit = 200000,
249 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800250 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700251};
252
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500253static const intel_limit_t intel_limits_pineview_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700254 .dot = { .min = 20000, .max = 400000 },
255 .vco = { .min = 1700000, .max = 3500000 },
256 .n = { .min = 3, .max = 6 },
257 .m = { .min = 2, .max = 256 },
258 .m1 = { .min = 0, .max = 0 },
259 .m2 = { .min = 0, .max = 254 },
260 .p = { .min = 7, .max = 112 },
261 .p1 = { .min = 1, .max = 8 },
262 .p2 = { .dot_limit = 112000,
263 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800264 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700265};
266
Eric Anholt273e27c2011-03-30 13:01:10 -0700267/* Ironlake / Sandybridge
268 *
269 * We calculate clock using (register_value + 2) for N/M1/M2, so here
270 * the range value for them is (actual_value - 2).
271 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800272static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 .dot = { .min = 25000, .max = 350000 },
274 .vco = { .min = 1760000, .max = 3510000 },
275 .n = { .min = 1, .max = 5 },
276 .m = { .min = 79, .max = 127 },
277 .m1 = { .min = 12, .max = 22 },
278 .m2 = { .min = 5, .max = 9 },
279 .p = { .min = 5, .max = 80 },
280 .p1 = { .min = 1, .max = 8 },
281 .p2 = { .dot_limit = 225000,
282 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800283 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700284};
285
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .dot = { .min = 25000, .max = 350000 },
288 .vco = { .min = 1760000, .max = 3510000 },
289 .n = { .min = 1, .max = 3 },
290 .m = { .min = 79, .max = 118 },
291 .m1 = { .min = 12, .max = 22 },
292 .m2 = { .min = 5, .max = 9 },
293 .p = { .min = 28, .max = 112 },
294 .p1 = { .min = 2, .max = 8 },
295 .p2 = { .dot_limit = 225000,
296 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800297 .find_pll = intel_g4x_find_best_PLL,
298};
299
300static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700301 .dot = { .min = 25000, .max = 350000 },
302 .vco = { .min = 1760000, .max = 3510000 },
303 .n = { .min = 1, .max = 3 },
304 .m = { .min = 79, .max = 127 },
305 .m1 = { .min = 12, .max = 22 },
306 .m2 = { .min = 5, .max = 9 },
307 .p = { .min = 14, .max = 56 },
308 .p1 = { .min = 2, .max = 8 },
309 .p2 = { .dot_limit = 225000,
310 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800311 .find_pll = intel_g4x_find_best_PLL,
312};
313
Eric Anholt273e27c2011-03-30 13:01:10 -0700314/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800315static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700316 .dot = { .min = 25000, .max = 350000 },
317 .vco = { .min = 1760000, .max = 3510000 },
318 .n = { .min = 1, .max = 2 },
319 .m = { .min = 79, .max = 126 },
320 .m1 = { .min = 12, .max = 22 },
321 .m2 = { .min = 5, .max = 9 },
322 .p = { .min = 28, .max = 112 },
323 .p1 = { .min = 2,.max = 8 },
324 .p2 = { .dot_limit = 225000,
325 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800326 .find_pll = intel_g4x_find_best_PLL,
327};
328
329static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 350000 },
331 .vco = { .min = 1760000, .max = 3510000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 79, .max = 126 },
334 .m1 = { .min = 12, .max = 22 },
335 .m2 = { .min = 5, .max = 9 },
336 .p = { .min = 14, .max = 42 },
337 .p1 = { .min = 2,.max = 6 },
338 .p2 = { .dot_limit = 225000,
339 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800340 .find_pll = intel_g4x_find_best_PLL,
341};
342
343static const intel_limit_t intel_limits_ironlake_display_port = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000},
346 .n = { .min = 1, .max = 2 },
347 .m = { .min = 81, .max = 90 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 10, .max = 20 },
351 .p1 = { .min = 1, .max = 2},
352 .p2 = { .dot_limit = 0,
353 .p2_slow = 10, .p2_fast = 10 },
Zhao Yakui45476682009-12-31 16:06:04 +0800354 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800355};
356
Chris Wilson1b894b52010-12-14 20:04:54 +0000357static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
358 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800359{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800360 struct drm_device *dev = crtc->dev;
361 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800362 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800363
364 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
366 LVDS_CLKB_POWER_UP) {
367 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000368 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800369 limit = &intel_limits_ironlake_dual_lvds_100m;
370 else
371 limit = &intel_limits_ironlake_dual_lvds;
372 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000373 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800374 limit = &intel_limits_ironlake_single_lvds_100m;
375 else
376 limit = &intel_limits_ironlake_single_lvds;
377 }
378 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800379 HAS_eDP)
380 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800381 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800382 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800383
384 return limit;
385}
386
Ma Ling044c7c42009-03-18 20:13:23 +0800387static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
388{
389 struct drm_device *dev = crtc->dev;
390 struct drm_i915_private *dev_priv = dev->dev_private;
391 const intel_limit_t *limit;
392
393 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
394 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
395 LVDS_CLKB_POWER_UP)
396 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700397 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800398 else
399 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700400 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800401 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
402 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700403 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800404 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700405 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700406 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700407 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800408 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700409 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800410
411 return limit;
412}
413
Chris Wilson1b894b52010-12-14 20:04:54 +0000414static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800415{
416 struct drm_device *dev = crtc->dev;
417 const intel_limit_t *limit;
418
Eric Anholtbad720f2009-10-22 16:11:14 -0700419 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000420 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800421 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800422 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500423 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800424 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500425 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800426 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500427 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100428 } else if (!IS_GEN2(dev)) {
429 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
430 limit = &intel_limits_i9xx_lvds;
431 else
432 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800433 } else {
434 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700435 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800436 else
Keith Packarde4b36692009-06-05 19:22:17 -0700437 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800438 }
439 return limit;
440}
441
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500442/* m1 is reserved as 0 in Pineview, n is a ring counter */
443static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800444{
Shaohua Li21778322009-02-23 15:19:16 +0800445 clock->m = clock->m2 + 2;
446 clock->p = clock->p1 * clock->p2;
447 clock->vco = refclk * clock->m / clock->n;
448 clock->dot = clock->vco / clock->p;
449}
450
451static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
452{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500453 if (IS_PINEVIEW(dev)) {
454 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800455 return;
456 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800457 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
458 clock->p = clock->p1 * clock->p2;
459 clock->vco = refclk * clock->m / (clock->n + 2);
460 clock->dot = clock->vco / clock->p;
461}
462
Jesse Barnes79e53942008-11-07 14:24:08 -0800463/**
464 * Returns whether any output on the specified pipe is of the specified type
465 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100466bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800467{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100468 struct drm_device *dev = crtc->dev;
469 struct drm_mode_config *mode_config = &dev->mode_config;
470 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800471
Chris Wilson4ef69c72010-09-09 15:14:28 +0100472 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
473 if (encoder->base.crtc == crtc && encoder->type == type)
474 return true;
475
476 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800477}
478
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800479#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800480/**
481 * Returns whether the given set of divisors are valid for a given refclk with
482 * the given connectors.
483 */
484
Chris Wilson1b894b52010-12-14 20:04:54 +0000485static bool intel_PLL_is_valid(struct drm_device *dev,
486 const intel_limit_t *limit,
487 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800488{
Jesse Barnes79e53942008-11-07 14:24:08 -0800489 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
490 INTELPllInvalid ("p1 out of range\n");
491 if (clock->p < limit->p.min || limit->p.max < clock->p)
492 INTELPllInvalid ("p out of range\n");
493 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
494 INTELPllInvalid ("m2 out of range\n");
495 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
496 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500497 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800498 INTELPllInvalid ("m1 <= m2\n");
499 if (clock->m < limit->m.min || limit->m.max < clock->m)
500 INTELPllInvalid ("m out of range\n");
501 if (clock->n < limit->n.min || limit->n.max < clock->n)
502 INTELPllInvalid ("n out of range\n");
503 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
504 INTELPllInvalid ("vco out of range\n");
505 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
506 * connector, etc., rather than just a single range.
507 */
508 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
509 INTELPllInvalid ("dot out of range\n");
510
511 return true;
512}
513
Ma Lingd4906092009-03-18 20:13:27 +0800514static bool
515intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
516 int target, int refclk, intel_clock_t *best_clock)
517
Jesse Barnes79e53942008-11-07 14:24:08 -0800518{
519 struct drm_device *dev = crtc->dev;
520 struct drm_i915_private *dev_priv = dev->dev_private;
521 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800522 int err = target;
523
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200524 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800525 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800526 /*
527 * For LVDS, if the panel is on, just rely on its current
528 * settings for dual-channel. We haven't figured out how to
529 * reliably set up different single/dual channel state, if we
530 * even can.
531 */
532 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
533 LVDS_CLKB_POWER_UP)
534 clock.p2 = limit->p2.p2_fast;
535 else
536 clock.p2 = limit->p2.p2_slow;
537 } else {
538 if (target < limit->p2.dot_limit)
539 clock.p2 = limit->p2.p2_slow;
540 else
541 clock.p2 = limit->p2.p2_fast;
542 }
543
544 memset (best_clock, 0, sizeof (*best_clock));
545
Zhao Yakui42158662009-11-20 11:24:18 +0800546 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
547 clock.m1++) {
548 for (clock.m2 = limit->m2.min;
549 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500550 /* m1 is always 0 in Pineview */
551 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800552 break;
553 for (clock.n = limit->n.min;
554 clock.n <= limit->n.max; clock.n++) {
555 for (clock.p1 = limit->p1.min;
556 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800557 int this_err;
558
Shaohua Li21778322009-02-23 15:19:16 +0800559 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000560 if (!intel_PLL_is_valid(dev, limit,
561 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800562 continue;
563
564 this_err = abs(clock.dot - target);
565 if (this_err < err) {
566 *best_clock = clock;
567 err = this_err;
568 }
569 }
570 }
571 }
572 }
573
574 return (err != target);
575}
576
Ma Lingd4906092009-03-18 20:13:27 +0800577static bool
578intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
579 int target, int refclk, intel_clock_t *best_clock)
580{
581 struct drm_device *dev = crtc->dev;
582 struct drm_i915_private *dev_priv = dev->dev_private;
583 intel_clock_t clock;
584 int max_n;
585 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400586 /* approximately equals target * 0.00585 */
587 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800588 found = false;
589
590 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800591 int lvds_reg;
592
Eric Anholtc619eed2010-01-28 16:45:52 -0800593 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800594 lvds_reg = PCH_LVDS;
595 else
596 lvds_reg = LVDS;
597 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800598 LVDS_CLKB_POWER_UP)
599 clock.p2 = limit->p2.p2_fast;
600 else
601 clock.p2 = limit->p2.p2_slow;
602 } else {
603 if (target < limit->p2.dot_limit)
604 clock.p2 = limit->p2.p2_slow;
605 else
606 clock.p2 = limit->p2.p2_fast;
607 }
608
609 memset(best_clock, 0, sizeof(*best_clock));
610 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200611 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800612 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200613 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800614 for (clock.m1 = limit->m1.max;
615 clock.m1 >= limit->m1.min; clock.m1--) {
616 for (clock.m2 = limit->m2.max;
617 clock.m2 >= limit->m2.min; clock.m2--) {
618 for (clock.p1 = limit->p1.max;
619 clock.p1 >= limit->p1.min; clock.p1--) {
620 int this_err;
621
Shaohua Li21778322009-02-23 15:19:16 +0800622 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000623 if (!intel_PLL_is_valid(dev, limit,
624 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800625 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000626
627 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800628 if (this_err < err_most) {
629 *best_clock = clock;
630 err_most = this_err;
631 max_n = clock.n;
632 found = true;
633 }
634 }
635 }
636 }
637 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800638 return found;
639}
Ma Lingd4906092009-03-18 20:13:27 +0800640
Zhenyu Wang2c072452009-06-05 15:38:42 +0800641static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500642intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
643 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800644{
645 struct drm_device *dev = crtc->dev;
646 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800647
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800648 if (target < 200000) {
649 clock.n = 1;
650 clock.p1 = 2;
651 clock.p2 = 10;
652 clock.m1 = 12;
653 clock.m2 = 9;
654 } else {
655 clock.n = 2;
656 clock.p1 = 1;
657 clock.p2 = 10;
658 clock.m1 = 14;
659 clock.m2 = 8;
660 }
661 intel_clock(dev, refclk, &clock);
662 memcpy(best_clock, &clock, sizeof(intel_clock_t));
663 return true;
664}
665
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700666/* DisplayPort has only two frequencies, 162MHz and 270MHz */
667static bool
668intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
669 int target, int refclk, intel_clock_t *best_clock)
670{
Chris Wilson5eddb702010-09-11 13:48:45 +0100671 intel_clock_t clock;
672 if (target < 200000) {
673 clock.p1 = 2;
674 clock.p2 = 10;
675 clock.n = 2;
676 clock.m1 = 23;
677 clock.m2 = 8;
678 } else {
679 clock.p1 = 1;
680 clock.p2 = 10;
681 clock.n = 1;
682 clock.m1 = 14;
683 clock.m2 = 2;
684 }
685 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
686 clock.p = (clock.p1 * clock.p2);
687 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
688 clock.vco = 0;
689 memcpy(best_clock, &clock, sizeof(intel_clock_t));
690 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700691}
692
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700693/**
694 * intel_wait_for_vblank - wait for vblank on a given pipe
695 * @dev: drm device
696 * @pipe: pipe to wait for
697 *
698 * Wait for vblank to occur on a given pipe. Needed for various bits of
699 * mode setting code.
700 */
701void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800702{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700703 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800704 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700705
Chris Wilson300387c2010-09-05 20:25:43 +0100706 /* Clear existing vblank status. Note this will clear any other
707 * sticky status fields as well.
708 *
709 * This races with i915_driver_irq_handler() with the result
710 * that either function could miss a vblank event. Here it is not
711 * fatal, as we will either wait upon the next vblank interrupt or
712 * timeout. Generally speaking intel_wait_for_vblank() is only
713 * called during modeset at which time the GPU should be idle and
714 * should *not* be performing page flips and thus not waiting on
715 * vblanks...
716 * Currently, the result of us stealing a vblank from the irq
717 * handler is that a single frame will be skipped during swapbuffers.
718 */
719 I915_WRITE(pipestat_reg,
720 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
721
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700722 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100723 if (wait_for(I915_READ(pipestat_reg) &
724 PIPE_VBLANK_INTERRUPT_STATUS,
725 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700726 DRM_DEBUG_KMS("vblank wait timed out\n");
727}
728
Keith Packardab7ad7f2010-10-03 00:33:06 -0700729/*
730 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700731 * @dev: drm device
732 * @pipe: pipe to wait for
733 *
734 * After disabling a pipe, we can't wait for vblank in the usual way,
735 * spinning on the vblank interrupt status bit, since we won't actually
736 * see an interrupt when the pipe is disabled.
737 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700738 * On Gen4 and above:
739 * wait for the pipe register state bit to turn off
740 *
741 * Otherwise:
742 * wait for the display line value to settle (it usually
743 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100744 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700745 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100746void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700747{
748 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700749
Keith Packardab7ad7f2010-10-03 00:33:06 -0700750 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100751 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700752
Keith Packardab7ad7f2010-10-03 00:33:06 -0700753 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100754 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
755 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -0700756 DRM_DEBUG_KMS("pipe_off wait timed out\n");
757 } else {
758 u32 last_line;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100759 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700760 unsigned long timeout = jiffies + msecs_to_jiffies(100);
761
762 /* Wait for the display line to settle */
763 do {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100764 last_line = I915_READ(reg) & DSL_LINEMASK;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700765 mdelay(5);
Chris Wilson58e10eb2010-10-03 10:56:11 +0100766 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700767 time_after(timeout, jiffies));
768 if (time_after(jiffies, timeout))
769 DRM_DEBUG_KMS("pipe_off wait timed out\n");
770 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800771}
772
Jesse Barnesb24e7172011-01-04 15:09:30 -0800773static const char *state_string(bool enabled)
774{
775 return enabled ? "on" : "off";
776}
777
778/* Only for pre-ILK configs */
779static void assert_pll(struct drm_i915_private *dev_priv,
780 enum pipe pipe, bool state)
781{
782 int reg;
783 u32 val;
784 bool cur_state;
785
786 reg = DPLL(pipe);
787 val = I915_READ(reg);
788 cur_state = !!(val & DPLL_VCO_ENABLE);
789 WARN(cur_state != state,
790 "PLL state assertion failure (expected %s, current %s)\n",
791 state_string(state), state_string(cur_state));
792}
793#define assert_pll_enabled(d, p) assert_pll(d, p, true)
794#define assert_pll_disabled(d, p) assert_pll(d, p, false)
795
Jesse Barnes040484a2011-01-03 12:14:26 -0800796/* For ILK+ */
797static void assert_pch_pll(struct drm_i915_private *dev_priv,
798 enum pipe pipe, bool state)
799{
800 int reg;
801 u32 val;
802 bool cur_state;
803
804 reg = PCH_DPLL(pipe);
805 val = I915_READ(reg);
806 cur_state = !!(val & DPLL_VCO_ENABLE);
807 WARN(cur_state != state,
808 "PCH PLL state assertion failure (expected %s, current %s)\n",
809 state_string(state), state_string(cur_state));
810}
811#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
812#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
813
814static void assert_fdi_tx(struct drm_i915_private *dev_priv,
815 enum pipe pipe, bool state)
816{
817 int reg;
818 u32 val;
819 bool cur_state;
820
821 reg = FDI_TX_CTL(pipe);
822 val = I915_READ(reg);
823 cur_state = !!(val & FDI_TX_ENABLE);
824 WARN(cur_state != state,
825 "FDI TX state assertion failure (expected %s, current %s)\n",
826 state_string(state), state_string(cur_state));
827}
828#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
829#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
830
831static void assert_fdi_rx(struct drm_i915_private *dev_priv,
832 enum pipe pipe, bool state)
833{
834 int reg;
835 u32 val;
836 bool cur_state;
837
838 reg = FDI_RX_CTL(pipe);
839 val = I915_READ(reg);
840 cur_state = !!(val & FDI_RX_ENABLE);
841 WARN(cur_state != state,
842 "FDI RX state assertion failure (expected %s, current %s)\n",
843 state_string(state), state_string(cur_state));
844}
845#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
846#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
847
848static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
849 enum pipe pipe)
850{
851 int reg;
852 u32 val;
853
854 /* ILK FDI PLL is always enabled */
855 if (dev_priv->info->gen == 5)
856 return;
857
858 reg = FDI_TX_CTL(pipe);
859 val = I915_READ(reg);
860 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
861}
862
863static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
864 enum pipe pipe)
865{
866 int reg;
867 u32 val;
868
869 reg = FDI_RX_CTL(pipe);
870 val = I915_READ(reg);
871 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
872}
873
Jesse Barnesea0760c2011-01-04 15:09:32 -0800874static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
875 enum pipe pipe)
876{
877 int pp_reg, lvds_reg;
878 u32 val;
879 enum pipe panel_pipe = PIPE_A;
880 bool locked = locked;
881
882 if (HAS_PCH_SPLIT(dev_priv->dev)) {
883 pp_reg = PCH_PP_CONTROL;
884 lvds_reg = PCH_LVDS;
885 } else {
886 pp_reg = PP_CONTROL;
887 lvds_reg = LVDS;
888 }
889
890 val = I915_READ(pp_reg);
891 if (!(val & PANEL_POWER_ON) ||
892 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
893 locked = false;
894
895 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
896 panel_pipe = PIPE_B;
897
898 WARN(panel_pipe == pipe && locked,
899 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800900 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -0800901}
902
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800903static void assert_pipe(struct drm_i915_private *dev_priv,
904 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800905{
906 int reg;
907 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800908 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -0800909
910 reg = PIPECONF(pipe);
911 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800912 cur_state = !!(val & PIPECONF_ENABLE);
913 WARN(cur_state != state,
914 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800915 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800916}
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800917#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
918#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800919
920static void assert_plane_enabled(struct drm_i915_private *dev_priv,
921 enum plane plane)
922{
923 int reg;
924 u32 val;
925
926 reg = DSPCNTR(plane);
927 val = I915_READ(reg);
928 WARN(!(val & DISPLAY_PLANE_ENABLE),
929 "plane %c assertion failure, should be active but is disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800930 plane_name(plane));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800931}
932
933static void assert_planes_disabled(struct drm_i915_private *dev_priv,
934 enum pipe pipe)
935{
936 int reg, i;
937 u32 val;
938 int cur_pipe;
939
Jesse Barnes19ec1352011-02-02 12:28:02 -0800940 /* Planes are fixed to pipes on ILK+ */
941 if (HAS_PCH_SPLIT(dev_priv->dev))
942 return;
943
Jesse Barnesb24e7172011-01-04 15:09:30 -0800944 /* Need to check both planes against the pipe */
945 for (i = 0; i < 2; i++) {
946 reg = DSPCNTR(i);
947 val = I915_READ(reg);
948 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
949 DISPPLANE_SEL_PIPE_SHIFT;
950 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800951 "plane %c assertion failure, should be off on pipe %c but is still active\n",
952 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800953 }
954}
955
Jesse Barnes92f25842011-01-04 15:09:34 -0800956static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
957{
958 u32 val;
959 bool enabled;
960
961 val = I915_READ(PCH_DREF_CONTROL);
962 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
963 DREF_SUPERSPREAD_SOURCE_MASK));
964 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
965}
966
967static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
968 enum pipe pipe)
969{
970 int reg;
971 u32 val;
972 bool enabled;
973
974 reg = TRANSCONF(pipe);
975 val = I915_READ(reg);
976 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800977 WARN(enabled,
978 "transcoder assertion failed, should be off on pipe %c but is still active\n",
979 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -0800980}
981
Jesse Barnes291906f2011-02-02 12:28:03 -0800982static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
983 enum pipe pipe, int reg)
984{
Jesse Barnes47a05ec2011-02-07 13:46:40 -0800985 u32 val = I915_READ(reg);
986 WARN(DP_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -0800987 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800988 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -0800989}
990
991static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
992 enum pipe pipe, int reg)
993{
Jesse Barnes47a05ec2011-02-07 13:46:40 -0800994 u32 val = I915_READ(reg);
995 WARN(HDMI_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -0800996 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800997 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -0800998}
999
1000static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1001 enum pipe pipe)
1002{
1003 int reg;
1004 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001005
1006 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B);
1007 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C);
1008 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D);
1009
1010 reg = PCH_ADPA;
1011 val = I915_READ(reg);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001012 WARN(ADPA_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001013 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001014 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001015
1016 reg = PCH_LVDS;
1017 val = I915_READ(reg);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001018 WARN(LVDS_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001019 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001020 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001021
1022 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1023 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1024 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1025}
1026
Jesse Barnesb24e7172011-01-04 15:09:30 -08001027/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001028 * intel_enable_pll - enable a PLL
1029 * @dev_priv: i915 private structure
1030 * @pipe: pipe PLL to enable
1031 *
1032 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1033 * make sure the PLL reg is writable first though, since the panel write
1034 * protect mechanism may be enabled.
1035 *
1036 * Note! This is for pre-ILK only.
1037 */
1038static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1039{
1040 int reg;
1041 u32 val;
1042
1043 /* No really, not for ILK+ */
1044 BUG_ON(dev_priv->info->gen >= 5);
1045
1046 /* PLL is protected by panel, make sure we can write it */
1047 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1048 assert_panel_unlocked(dev_priv, pipe);
1049
1050 reg = DPLL(pipe);
1051 val = I915_READ(reg);
1052 val |= DPLL_VCO_ENABLE;
1053
1054 /* We do this three times for luck */
1055 I915_WRITE(reg, val);
1056 POSTING_READ(reg);
1057 udelay(150); /* wait for warmup */
1058 I915_WRITE(reg, val);
1059 POSTING_READ(reg);
1060 udelay(150); /* wait for warmup */
1061 I915_WRITE(reg, val);
1062 POSTING_READ(reg);
1063 udelay(150); /* wait for warmup */
1064}
1065
1066/**
1067 * intel_disable_pll - disable a PLL
1068 * @dev_priv: i915 private structure
1069 * @pipe: pipe PLL to disable
1070 *
1071 * Disable the PLL for @pipe, making sure the pipe is off first.
1072 *
1073 * Note! This is for pre-ILK only.
1074 */
1075static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1076{
1077 int reg;
1078 u32 val;
1079
1080 /* Don't disable pipe A or pipe A PLLs if needed */
1081 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1082 return;
1083
1084 /* Make sure the pipe isn't still relying on us */
1085 assert_pipe_disabled(dev_priv, pipe);
1086
1087 reg = DPLL(pipe);
1088 val = I915_READ(reg);
1089 val &= ~DPLL_VCO_ENABLE;
1090 I915_WRITE(reg, val);
1091 POSTING_READ(reg);
1092}
1093
1094/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001095 * intel_enable_pch_pll - enable PCH PLL
1096 * @dev_priv: i915 private structure
1097 * @pipe: pipe PLL to enable
1098 *
1099 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1100 * drives the transcoder clock.
1101 */
1102static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
1103 enum pipe pipe)
1104{
1105 int reg;
1106 u32 val;
1107
1108 /* PCH only available on ILK+ */
1109 BUG_ON(dev_priv->info->gen < 5);
1110
1111 /* PCH refclock must be enabled first */
1112 assert_pch_refclk_enabled(dev_priv);
1113
1114 reg = PCH_DPLL(pipe);
1115 val = I915_READ(reg);
1116 val |= DPLL_VCO_ENABLE;
1117 I915_WRITE(reg, val);
1118 POSTING_READ(reg);
1119 udelay(200);
1120}
1121
1122static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
1123 enum pipe pipe)
1124{
1125 int reg;
1126 u32 val;
1127
1128 /* PCH only available on ILK+ */
1129 BUG_ON(dev_priv->info->gen < 5);
1130
1131 /* Make sure transcoder isn't still depending on us */
1132 assert_transcoder_disabled(dev_priv, pipe);
1133
1134 reg = PCH_DPLL(pipe);
1135 val = I915_READ(reg);
1136 val &= ~DPLL_VCO_ENABLE;
1137 I915_WRITE(reg, val);
1138 POSTING_READ(reg);
1139 udelay(200);
1140}
1141
Jesse Barnes040484a2011-01-03 12:14:26 -08001142static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1143 enum pipe pipe)
1144{
1145 int reg;
1146 u32 val;
1147
1148 /* PCH only available on ILK+ */
1149 BUG_ON(dev_priv->info->gen < 5);
1150
1151 /* Make sure PCH DPLL is enabled */
1152 assert_pch_pll_enabled(dev_priv, pipe);
1153
1154 /* FDI must be feeding us bits for PCH ports */
1155 assert_fdi_tx_enabled(dev_priv, pipe);
1156 assert_fdi_rx_enabled(dev_priv, pipe);
1157
1158 reg = TRANSCONF(pipe);
1159 val = I915_READ(reg);
1160 /*
1161 * make the BPC in transcoder be consistent with
1162 * that in pipeconf reg.
1163 */
1164 val &= ~PIPE_BPC_MASK;
1165 val |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
1166 I915_WRITE(reg, val | TRANS_ENABLE);
1167 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1168 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1169}
1170
1171static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1172 enum pipe pipe)
1173{
1174 int reg;
1175 u32 val;
1176
1177 /* FDI relies on the transcoder */
1178 assert_fdi_tx_disabled(dev_priv, pipe);
1179 assert_fdi_rx_disabled(dev_priv, pipe);
1180
Jesse Barnes291906f2011-02-02 12:28:03 -08001181 /* Ports must be off as well */
1182 assert_pch_ports_disabled(dev_priv, pipe);
1183
Jesse Barnes040484a2011-01-03 12:14:26 -08001184 reg = TRANSCONF(pipe);
1185 val = I915_READ(reg);
1186 val &= ~TRANS_ENABLE;
1187 I915_WRITE(reg, val);
1188 /* wait for PCH transcoder off, transcoder state */
1189 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1190 DRM_ERROR("failed to disable transcoder\n");
1191}
1192
Jesse Barnes92f25842011-01-04 15:09:34 -08001193/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001194 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001195 * @dev_priv: i915 private structure
1196 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001197 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001198 *
1199 * Enable @pipe, making sure that various hardware specific requirements
1200 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1201 *
1202 * @pipe should be %PIPE_A or %PIPE_B.
1203 *
1204 * Will wait until the pipe is actually running (i.e. first vblank) before
1205 * returning.
1206 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001207static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1208 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001209{
1210 int reg;
1211 u32 val;
1212
1213 /*
1214 * A pipe without a PLL won't actually be able to drive bits from
1215 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1216 * need the check.
1217 */
1218 if (!HAS_PCH_SPLIT(dev_priv->dev))
1219 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001220 else {
1221 if (pch_port) {
1222 /* if driving the PCH, we need FDI enabled */
1223 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1224 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1225 }
1226 /* FIXME: assert CPU port conditions for SNB+ */
1227 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001228
1229 reg = PIPECONF(pipe);
1230 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001231 if (val & PIPECONF_ENABLE)
1232 return;
1233
1234 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001235 intel_wait_for_vblank(dev_priv->dev, pipe);
1236}
1237
1238/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001239 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001240 * @dev_priv: i915 private structure
1241 * @pipe: pipe to disable
1242 *
1243 * Disable @pipe, making sure that various hardware specific requirements
1244 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1245 *
1246 * @pipe should be %PIPE_A or %PIPE_B.
1247 *
1248 * Will wait until the pipe has shut down before returning.
1249 */
1250static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1251 enum pipe pipe)
1252{
1253 int reg;
1254 u32 val;
1255
1256 /*
1257 * Make sure planes won't keep trying to pump pixels to us,
1258 * or we might hang the display.
1259 */
1260 assert_planes_disabled(dev_priv, pipe);
1261
1262 /* Don't disable pipe A or pipe A PLLs if needed */
1263 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1264 return;
1265
1266 reg = PIPECONF(pipe);
1267 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001268 if ((val & PIPECONF_ENABLE) == 0)
1269 return;
1270
1271 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001272 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1273}
1274
1275/**
1276 * intel_enable_plane - enable a display plane on a given pipe
1277 * @dev_priv: i915 private structure
1278 * @plane: plane to enable
1279 * @pipe: pipe being fed
1280 *
1281 * Enable @plane on @pipe, making sure that @pipe is running first.
1282 */
1283static void intel_enable_plane(struct drm_i915_private *dev_priv,
1284 enum plane plane, enum pipe pipe)
1285{
1286 int reg;
1287 u32 val;
1288
1289 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1290 assert_pipe_enabled(dev_priv, pipe);
1291
1292 reg = DSPCNTR(plane);
1293 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001294 if (val & DISPLAY_PLANE_ENABLE)
1295 return;
1296
1297 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001298 intel_wait_for_vblank(dev_priv->dev, pipe);
1299}
1300
1301/*
1302 * Plane regs are double buffered, going from enabled->disabled needs a
1303 * trigger in order to latch. The display address reg provides this.
1304 */
1305static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1306 enum plane plane)
1307{
1308 u32 reg = DSPADDR(plane);
1309 I915_WRITE(reg, I915_READ(reg));
1310}
1311
1312/**
1313 * intel_disable_plane - disable a display plane
1314 * @dev_priv: i915 private structure
1315 * @plane: plane to disable
1316 * @pipe: pipe consuming the data
1317 *
1318 * Disable @plane; should be an independent operation.
1319 */
1320static void intel_disable_plane(struct drm_i915_private *dev_priv,
1321 enum plane plane, enum pipe pipe)
1322{
1323 int reg;
1324 u32 val;
1325
1326 reg = DSPCNTR(plane);
1327 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001328 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1329 return;
1330
1331 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001332 intel_flush_display_plane(dev_priv, plane);
1333 intel_wait_for_vblank(dev_priv->dev, pipe);
1334}
1335
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001336static void disable_pch_dp(struct drm_i915_private *dev_priv,
1337 enum pipe pipe, int reg)
1338{
1339 u32 val = I915_READ(reg);
1340 if (DP_PIPE_ENABLED(val, pipe))
1341 I915_WRITE(reg, val & ~DP_PORT_EN);
1342}
1343
1344static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
1345 enum pipe pipe, int reg)
1346{
1347 u32 val = I915_READ(reg);
1348 if (HDMI_PIPE_ENABLED(val, pipe))
1349 I915_WRITE(reg, val & ~PORT_ENABLE);
1350}
1351
1352/* Disable any ports connected to this transcoder */
1353static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
1354 enum pipe pipe)
1355{
1356 u32 reg, val;
1357
1358 val = I915_READ(PCH_PP_CONTROL);
1359 I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
1360
1361 disable_pch_dp(dev_priv, pipe, PCH_DP_B);
1362 disable_pch_dp(dev_priv, pipe, PCH_DP_C);
1363 disable_pch_dp(dev_priv, pipe, PCH_DP_D);
1364
1365 reg = PCH_ADPA;
1366 val = I915_READ(reg);
1367 if (ADPA_PIPE_ENABLED(val, pipe))
1368 I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
1369
1370 reg = PCH_LVDS;
1371 val = I915_READ(reg);
1372 if (LVDS_PIPE_ENABLED(val, pipe)) {
1373 I915_WRITE(reg, val & ~LVDS_PORT_EN);
1374 POSTING_READ(reg);
1375 udelay(100);
1376 }
1377
1378 disable_pch_hdmi(dev_priv, pipe, HDMIB);
1379 disable_pch_hdmi(dev_priv, pipe, HDMIC);
1380 disable_pch_hdmi(dev_priv, pipe, HDMID);
1381}
1382
Jesse Barnes80824002009-09-10 15:28:06 -07001383static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1384{
1385 struct drm_device *dev = crtc->dev;
1386 struct drm_i915_private *dev_priv = dev->dev_private;
1387 struct drm_framebuffer *fb = crtc->fb;
1388 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001389 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes80824002009-09-10 15:28:06 -07001390 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1391 int plane, i;
1392 u32 fbc_ctl, fbc_ctl2;
1393
Chris Wilsonbed4a672010-09-11 10:47:47 +01001394 if (fb->pitch == dev_priv->cfb_pitch &&
Chris Wilson05394f32010-11-08 19:18:58 +00001395 obj->fence_reg == dev_priv->cfb_fence &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001396 intel_crtc->plane == dev_priv->cfb_plane &&
1397 I915_READ(FBC_CONTROL) & FBC_CTL_EN)
1398 return;
1399
1400 i8xx_disable_fbc(dev);
1401
Jesse Barnes80824002009-09-10 15:28:06 -07001402 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1403
1404 if (fb->pitch < dev_priv->cfb_pitch)
1405 dev_priv->cfb_pitch = fb->pitch;
1406
1407 /* FBC_CTL wants 64B units */
1408 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001409 dev_priv->cfb_fence = obj->fence_reg;
Jesse Barnes80824002009-09-10 15:28:06 -07001410 dev_priv->cfb_plane = intel_crtc->plane;
1411 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1412
1413 /* Clear old tags */
1414 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1415 I915_WRITE(FBC_TAG + (i * 4), 0);
1416
1417 /* Set it up... */
1418 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
Chris Wilson05394f32010-11-08 19:18:58 +00001419 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes80824002009-09-10 15:28:06 -07001420 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1421 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1422 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1423
1424 /* enable it... */
1425 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001426 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001427 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001428 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1429 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
Chris Wilson05394f32010-11-08 19:18:58 +00001430 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes80824002009-09-10 15:28:06 -07001431 fbc_ctl |= dev_priv->cfb_fence;
1432 I915_WRITE(FBC_CONTROL, fbc_ctl);
1433
Zhao Yakui28c97732009-10-09 11:39:41 +08001434 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Chris Wilson5eddb702010-09-11 13:48:45 +01001435 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001436}
1437
1438void i8xx_disable_fbc(struct drm_device *dev)
1439{
1440 struct drm_i915_private *dev_priv = dev->dev_private;
1441 u32 fbc_ctl;
1442
1443 /* Disable compression */
1444 fbc_ctl = I915_READ(FBC_CONTROL);
Chris Wilsona5cad622010-09-22 13:15:10 +01001445 if ((fbc_ctl & FBC_CTL_EN) == 0)
1446 return;
1447
Jesse Barnes80824002009-09-10 15:28:06 -07001448 fbc_ctl &= ~FBC_CTL_EN;
1449 I915_WRITE(FBC_CONTROL, fbc_ctl);
1450
1451 /* Wait for compressing bit to clear */
Chris Wilson481b6af2010-08-23 17:43:35 +01001452 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
Chris Wilson913d8d12010-08-07 11:01:35 +01001453 DRM_DEBUG_KMS("FBC idle timed out\n");
1454 return;
Jesse Barnes9517a922010-05-21 09:40:45 -07001455 }
Jesse Barnes80824002009-09-10 15:28:06 -07001456
Zhao Yakui28c97732009-10-09 11:39:41 +08001457 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001458}
1459
Adam Jacksonee5382a2010-04-23 11:17:39 -04001460static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001461{
Jesse Barnes80824002009-09-10 15:28:06 -07001462 struct drm_i915_private *dev_priv = dev->dev_private;
1463
1464 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1465}
1466
Jesse Barnes74dff282009-09-14 15:39:40 -07001467static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1468{
1469 struct drm_device *dev = crtc->dev;
1470 struct drm_i915_private *dev_priv = dev->dev_private;
1471 struct drm_framebuffer *fb = crtc->fb;
1472 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001473 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes74dff282009-09-14 15:39:40 -07001474 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001475 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001476 unsigned long stall_watermark = 200;
1477 u32 dpfc_ctl;
1478
Chris Wilsonbed4a672010-09-11 10:47:47 +01001479 dpfc_ctl = I915_READ(DPFC_CONTROL);
1480 if (dpfc_ctl & DPFC_CTL_EN) {
1481 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
Chris Wilson05394f32010-11-08 19:18:58 +00001482 dev_priv->cfb_fence == obj->fence_reg &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001483 dev_priv->cfb_plane == intel_crtc->plane &&
1484 dev_priv->cfb_y == crtc->y)
1485 return;
1486
1487 I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001488 intel_wait_for_vblank(dev, intel_crtc->pipe);
1489 }
1490
Jesse Barnes74dff282009-09-14 15:39:40 -07001491 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001492 dev_priv->cfb_fence = obj->fence_reg;
Jesse Barnes74dff282009-09-14 15:39:40 -07001493 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001494 dev_priv->cfb_y = crtc->y;
Jesse Barnes74dff282009-09-14 15:39:40 -07001495
1496 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
Chris Wilson05394f32010-11-08 19:18:58 +00001497 if (obj->tiling_mode != I915_TILING_NONE) {
Jesse Barnes74dff282009-09-14 15:39:40 -07001498 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1499 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1500 } else {
1501 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1502 }
1503
Jesse Barnes74dff282009-09-14 15:39:40 -07001504 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1505 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1506 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1507 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1508
1509 /* enable it... */
1510 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1511
Zhao Yakui28c97732009-10-09 11:39:41 +08001512 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001513}
1514
1515void g4x_disable_fbc(struct drm_device *dev)
1516{
1517 struct drm_i915_private *dev_priv = dev->dev_private;
1518 u32 dpfc_ctl;
1519
1520 /* Disable compression */
1521 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001522 if (dpfc_ctl & DPFC_CTL_EN) {
1523 dpfc_ctl &= ~DPFC_CTL_EN;
1524 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001525
Chris Wilsonbed4a672010-09-11 10:47:47 +01001526 DRM_DEBUG_KMS("disabled FBC\n");
1527 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001528}
1529
Adam Jacksonee5382a2010-04-23 11:17:39 -04001530static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001531{
Jesse Barnes74dff282009-09-14 15:39:40 -07001532 struct drm_i915_private *dev_priv = dev->dev_private;
1533
1534 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1535}
1536
Jesse Barnes4efe0702011-01-18 11:25:41 -08001537static void sandybridge_blit_fbc_update(struct drm_device *dev)
1538{
1539 struct drm_i915_private *dev_priv = dev->dev_private;
1540 u32 blt_ecoskpd;
1541
1542 /* Make sure blitter notifies FBC of writes */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001543 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001544 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
1545 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
1546 GEN6_BLITTER_LOCK_SHIFT;
1547 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1548 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
1549 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1550 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
1551 GEN6_BLITTER_LOCK_SHIFT);
1552 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1553 POSTING_READ(GEN6_BLITTER_ECOSKPD);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001554 gen6_gt_force_wake_put(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001555}
1556
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001557static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1558{
1559 struct drm_device *dev = crtc->dev;
1560 struct drm_i915_private *dev_priv = dev->dev_private;
1561 struct drm_framebuffer *fb = crtc->fb;
1562 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001563 struct drm_i915_gem_object *obj = intel_fb->obj;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001564 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001565 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001566 unsigned long stall_watermark = 200;
1567 u32 dpfc_ctl;
1568
Chris Wilsonbed4a672010-09-11 10:47:47 +01001569 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1570 if (dpfc_ctl & DPFC_CTL_EN) {
1571 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
Chris Wilson05394f32010-11-08 19:18:58 +00001572 dev_priv->cfb_fence == obj->fence_reg &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001573 dev_priv->cfb_plane == intel_crtc->plane &&
Chris Wilson05394f32010-11-08 19:18:58 +00001574 dev_priv->cfb_offset == obj->gtt_offset &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001575 dev_priv->cfb_y == crtc->y)
1576 return;
1577
1578 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001579 intel_wait_for_vblank(dev, intel_crtc->pipe);
1580 }
1581
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001582 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001583 dev_priv->cfb_fence = obj->fence_reg;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001584 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilson05394f32010-11-08 19:18:58 +00001585 dev_priv->cfb_offset = obj->gtt_offset;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001586 dev_priv->cfb_y = crtc->y;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001587
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001588 dpfc_ctl &= DPFC_RESERVED;
1589 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
Chris Wilson05394f32010-11-08 19:18:58 +00001590 if (obj->tiling_mode != I915_TILING_NONE) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001591 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1592 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1593 } else {
1594 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1595 }
1596
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001597 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1598 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1599 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1600 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Chris Wilson05394f32010-11-08 19:18:58 +00001601 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001602 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001603 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001604
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001605 if (IS_GEN6(dev)) {
1606 I915_WRITE(SNB_DPFC_CTL_SA,
1607 SNB_CPU_FENCE_ENABLE | dev_priv->cfb_fence);
1608 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001609 sandybridge_blit_fbc_update(dev);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001610 }
1611
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001612 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1613}
1614
1615void ironlake_disable_fbc(struct drm_device *dev)
1616{
1617 struct drm_i915_private *dev_priv = dev->dev_private;
1618 u32 dpfc_ctl;
1619
1620 /* Disable compression */
1621 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001622 if (dpfc_ctl & DPFC_CTL_EN) {
1623 dpfc_ctl &= ~DPFC_CTL_EN;
1624 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001625
Chris Wilsonbed4a672010-09-11 10:47:47 +01001626 DRM_DEBUG_KMS("disabled FBC\n");
1627 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001628}
1629
1630static bool ironlake_fbc_enabled(struct drm_device *dev)
1631{
1632 struct drm_i915_private *dev_priv = dev->dev_private;
1633
1634 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1635}
1636
Adam Jacksonee5382a2010-04-23 11:17:39 -04001637bool intel_fbc_enabled(struct drm_device *dev)
1638{
1639 struct drm_i915_private *dev_priv = dev->dev_private;
1640
1641 if (!dev_priv->display.fbc_enabled)
1642 return false;
1643
1644 return dev_priv->display.fbc_enabled(dev);
1645}
1646
1647void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1648{
1649 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1650
1651 if (!dev_priv->display.enable_fbc)
1652 return;
1653
1654 dev_priv->display.enable_fbc(crtc, interval);
1655}
1656
1657void intel_disable_fbc(struct drm_device *dev)
1658{
1659 struct drm_i915_private *dev_priv = dev->dev_private;
1660
1661 if (!dev_priv->display.disable_fbc)
1662 return;
1663
1664 dev_priv->display.disable_fbc(dev);
1665}
1666
Jesse Barnes80824002009-09-10 15:28:06 -07001667/**
1668 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001669 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001670 *
1671 * Set up the framebuffer compression hardware at mode set time. We
1672 * enable it if possible:
1673 * - plane A only (on pre-965)
1674 * - no pixel mulitply/line duplication
1675 * - no alpha buffer discard
1676 * - no dual wide
1677 * - framebuffer <= 2048 in width, 1536 in height
1678 *
1679 * We can't assume that any compression will take place (worst case),
1680 * so the compressed buffer has to be the same size as the uncompressed
1681 * one. It also must reside (along with the line length buffer) in
1682 * stolen memory.
1683 *
1684 * We need to enable/disable FBC on a global basis.
1685 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001686static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001687{
Jesse Barnes80824002009-09-10 15:28:06 -07001688 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001689 struct drm_crtc *crtc = NULL, *tmp_crtc;
1690 struct intel_crtc *intel_crtc;
1691 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001692 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001693 struct drm_i915_gem_object *obj;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001694
1695 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001696
1697 if (!i915_powersave)
1698 return;
1699
Adam Jacksonee5382a2010-04-23 11:17:39 -04001700 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001701 return;
1702
Jesse Barnes80824002009-09-10 15:28:06 -07001703 /*
1704 * If FBC is already on, we just have to verify that we can
1705 * keep it that way...
1706 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001707 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001708 * - changing FBC params (stride, fence, mode)
1709 * - new fb is too large to fit in compressed buffer
1710 * - going to an unsupported config (interlace, pixel multiply, etc.)
1711 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001712 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsond2102462011-01-24 17:43:27 +00001713 if (tmp_crtc->enabled && tmp_crtc->fb) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001714 if (crtc) {
1715 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1716 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1717 goto out_disable;
1718 }
1719 crtc = tmp_crtc;
1720 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07001721 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001722
1723 if (!crtc || crtc->fb == NULL) {
1724 DRM_DEBUG_KMS("no output, disabling\n");
1725 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001726 goto out_disable;
1727 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001728
1729 intel_crtc = to_intel_crtc(crtc);
1730 fb = crtc->fb;
1731 intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001732 obj = intel_fb->obj;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001733
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001734 if (!i915_enable_fbc) {
1735 DRM_DEBUG_KMS("fbc disabled per module param (default off)\n");
1736 dev_priv->no_fbc_reason = FBC_MODULE_PARAM;
1737 goto out_disable;
1738 }
Chris Wilson05394f32010-11-08 19:18:58 +00001739 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001740 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01001741 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001742 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001743 goto out_disable;
1744 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001745 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1746 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001747 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01001748 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001749 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001750 goto out_disable;
1751 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001752 if ((crtc->mode.hdisplay > 2048) ||
1753 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001754 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001755 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001756 goto out_disable;
1757 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001758 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001759 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001760 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001761 goto out_disable;
1762 }
Chris Wilson05394f32010-11-08 19:18:58 +00001763 if (obj->tiling_mode != I915_TILING_X) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001764 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001765 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001766 goto out_disable;
1767 }
1768
Jason Wesselc924b932010-08-05 09:22:32 -05001769 /* If the kernel debugger is active, always disable compression */
1770 if (in_dbg_master())
1771 goto out_disable;
1772
Chris Wilsonbed4a672010-09-11 10:47:47 +01001773 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001774 return;
1775
1776out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001777 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001778 if (intel_fbc_enabled(dev)) {
1779 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001780 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001781 }
Jesse Barnes80824002009-09-10 15:28:06 -07001782}
1783
Chris Wilson127bd2a2010-07-23 23:32:05 +01001784int
Chris Wilson48b956c2010-09-14 12:50:34 +01001785intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001786 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001787 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001788{
Chris Wilsonce453d82011-02-21 14:43:56 +00001789 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001790 u32 alignment;
1791 int ret;
1792
Chris Wilson05394f32010-11-08 19:18:58 +00001793 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001794 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001795 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1796 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001797 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001798 alignment = 4 * 1024;
1799 else
1800 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001801 break;
1802 case I915_TILING_X:
1803 /* pin() will align the object as required by fence */
1804 alignment = 0;
1805 break;
1806 case I915_TILING_Y:
1807 /* FIXME: Is this true? */
1808 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1809 return -EINVAL;
1810 default:
1811 BUG();
1812 }
1813
Chris Wilsonce453d82011-02-21 14:43:56 +00001814 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001815 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001816 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001817 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001818
1819 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1820 * fence, whereas 965+ only requires a fence if using
1821 * framebuffer compression. For simplicity, we always install
1822 * a fence as the cost is not that onerous.
1823 */
Chris Wilson05394f32010-11-08 19:18:58 +00001824 if (obj->tiling_mode != I915_TILING_NONE) {
Chris Wilsonce453d82011-02-21 14:43:56 +00001825 ret = i915_gem_object_get_fence(obj, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001826 if (ret)
1827 goto err_unpin;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001828 }
1829
Chris Wilsonce453d82011-02-21 14:43:56 +00001830 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001831 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001832
1833err_unpin:
1834 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001835err_interruptible:
1836 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001837 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001838}
1839
Jesse Barnes81255562010-08-02 12:07:50 -07001840/* Assume fb object is pinned & idle & fenced and just update base pointers */
1841static int
1842intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -05001843 int x, int y, enum mode_set_atomic state)
Jesse Barnes81255562010-08-02 12:07:50 -07001844{
1845 struct drm_device *dev = crtc->dev;
1846 struct drm_i915_private *dev_priv = dev->dev_private;
1847 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1848 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001849 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001850 int plane = intel_crtc->plane;
1851 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001852 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001853 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001854
1855 switch (plane) {
1856 case 0:
1857 case 1:
1858 break;
1859 default:
1860 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1861 return -EINVAL;
1862 }
1863
1864 intel_fb = to_intel_framebuffer(fb);
1865 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001866
Chris Wilson5eddb702010-09-11 13:48:45 +01001867 reg = DSPCNTR(plane);
1868 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001869 /* Mask out pixel format bits in case we change it */
1870 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1871 switch (fb->bits_per_pixel) {
1872 case 8:
1873 dspcntr |= DISPPLANE_8BPP;
1874 break;
1875 case 16:
1876 if (fb->depth == 15)
1877 dspcntr |= DISPPLANE_15_16BPP;
1878 else
1879 dspcntr |= DISPPLANE_16BPP;
1880 break;
1881 case 24:
1882 case 32:
1883 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1884 break;
1885 default:
1886 DRM_ERROR("Unknown color depth\n");
1887 return -EINVAL;
1888 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001889 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001890 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001891 dspcntr |= DISPPLANE_TILED;
1892 else
1893 dspcntr &= ~DISPPLANE_TILED;
1894 }
1895
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001896 if (HAS_PCH_SPLIT(dev))
Jesse Barnes81255562010-08-02 12:07:50 -07001897 /* must disable */
1898 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1899
Chris Wilson5eddb702010-09-11 13:48:45 +01001900 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001901
Chris Wilson05394f32010-11-08 19:18:58 +00001902 Start = obj->gtt_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001903 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
1904
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001905 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1906 Start, Offset, x, y, fb->pitch);
Chris Wilson5eddb702010-09-11 13:48:45 +01001907 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001908 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001909 I915_WRITE(DSPSURF(plane), Start);
1910 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
1911 I915_WRITE(DSPADDR(plane), Offset);
1912 } else
1913 I915_WRITE(DSPADDR(plane), Start + Offset);
1914 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001915
Chris Wilsonbed4a672010-09-11 10:47:47 +01001916 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02001917 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07001918
1919 return 0;
1920}
1921
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001922static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001923intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1924 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08001925{
1926 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001927 struct drm_i915_master_private *master_priv;
1928 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001929 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001930
1931 /* no fb bound */
1932 if (!crtc->fb) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001933 DRM_DEBUG_KMS("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001934 return 0;
1935 }
1936
Chris Wilson265db952010-09-20 15:41:01 +01001937 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001938 case 0:
1939 case 1:
1940 break;
1941 default:
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001942 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001943 }
1944
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001945 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01001946 ret = intel_pin_and_fence_fb_obj(dev,
1947 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001948 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001949 if (ret != 0) {
1950 mutex_unlock(&dev->struct_mutex);
1951 return ret;
1952 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001953
Chris Wilson265db952010-09-20 15:41:01 +01001954 if (old_fb) {
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01001955 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001956 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
Chris Wilson265db952010-09-20 15:41:01 +01001957
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01001958 wait_event(dev_priv->pending_flip_queue,
Chris Wilson01eec722011-02-11 20:47:45 +00001959 atomic_read(&dev_priv->mm.wedged) ||
Chris Wilson05394f32010-11-08 19:18:58 +00001960 atomic_read(&obj->pending_flip) == 0);
Chris Wilson85345512010-11-13 09:49:11 +00001961
1962 /* Big Hammer, we also need to ensure that any pending
1963 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
1964 * current scanout is retired before unpinning the old
1965 * framebuffer.
Chris Wilson01eec722011-02-11 20:47:45 +00001966 *
1967 * This should only fail upon a hung GPU, in which case we
1968 * can safely continue.
Chris Wilson85345512010-11-13 09:49:11 +00001969 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01001970 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson01eec722011-02-11 20:47:45 +00001971 (void) ret;
Chris Wilson265db952010-09-20 15:41:01 +01001972 }
1973
Jason Wessel21c74a82010-10-13 14:09:44 -05001974 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
1975 LEAVE_ATOMIC_MODE_SET);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001976 if (ret) {
Chris Wilson265db952010-09-20 15:41:01 +01001977 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001978 mutex_unlock(&dev->struct_mutex);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001979 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001980 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001981
Chris Wilsonb7f1de22010-12-14 16:09:31 +00001982 if (old_fb) {
1983 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson265db952010-09-20 15:41:01 +01001984 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00001985 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001986
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001987 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001988
1989 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001990 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001991
1992 master_priv = dev->primary->master->driver_priv;
1993 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001994 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001995
Chris Wilson265db952010-09-20 15:41:01 +01001996 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08001997 master_priv->sarea_priv->pipeB_x = x;
1998 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001999 } else {
2000 master_priv->sarea_priv->pipeA_x = x;
2001 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002002 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002003
2004 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002005}
2006
Chris Wilson5eddb702010-09-11 13:48:45 +01002007static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002008{
2009 struct drm_device *dev = crtc->dev;
2010 struct drm_i915_private *dev_priv = dev->dev_private;
2011 u32 dpa_ctl;
2012
Zhao Yakui28c97732009-10-09 11:39:41 +08002013 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002014 dpa_ctl = I915_READ(DP_A);
2015 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2016
2017 if (clock < 200000) {
2018 u32 temp;
2019 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2020 /* workaround for 160Mhz:
2021 1) program 0x4600c bits 15:0 = 0x8124
2022 2) program 0x46010 bit 0 = 1
2023 3) program 0x46034 bit 24 = 1
2024 4) program 0x64000 bit 14 = 1
2025 */
2026 temp = I915_READ(0x4600c);
2027 temp &= 0xffff0000;
2028 I915_WRITE(0x4600c, temp | 0x8124);
2029
2030 temp = I915_READ(0x46010);
2031 I915_WRITE(0x46010, temp | 1);
2032
2033 temp = I915_READ(0x46034);
2034 I915_WRITE(0x46034, temp | (1 << 24));
2035 } else {
2036 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2037 }
2038 I915_WRITE(DP_A, dpa_ctl);
2039
Chris Wilson5eddb702010-09-11 13:48:45 +01002040 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002041 udelay(500);
2042}
2043
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002044static void intel_fdi_normal_train(struct drm_crtc *crtc)
2045{
2046 struct drm_device *dev = crtc->dev;
2047 struct drm_i915_private *dev_priv = dev->dev_private;
2048 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2049 int pipe = intel_crtc->pipe;
2050 u32 reg, temp;
2051
2052 /* enable normal train */
2053 reg = FDI_TX_CTL(pipe);
2054 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002055 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002056 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2057 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002058 } else {
2059 temp &= ~FDI_LINK_TRAIN_NONE;
2060 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002061 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002062 I915_WRITE(reg, temp);
2063
2064 reg = FDI_RX_CTL(pipe);
2065 temp = I915_READ(reg);
2066 if (HAS_PCH_CPT(dev)) {
2067 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2068 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2069 } else {
2070 temp &= ~FDI_LINK_TRAIN_NONE;
2071 temp |= FDI_LINK_TRAIN_NONE;
2072 }
2073 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2074
2075 /* wait one idle pattern time */
2076 POSTING_READ(reg);
2077 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002078
2079 /* IVB wants error correction enabled */
2080 if (IS_IVYBRIDGE(dev))
2081 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2082 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002083}
2084
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002085/* The FDI link training functions for ILK/Ibexpeak. */
2086static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2087{
2088 struct drm_device *dev = crtc->dev;
2089 struct drm_i915_private *dev_priv = dev->dev_private;
2090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2091 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002092 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002093 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002094
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002095 /* FDI needs bits from pipe & plane first */
2096 assert_pipe_enabled(dev_priv, pipe);
2097 assert_plane_enabled(dev_priv, plane);
2098
Adam Jacksone1a44742010-06-25 15:32:14 -04002099 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2100 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002101 reg = FDI_RX_IMR(pipe);
2102 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002103 temp &= ~FDI_RX_SYMBOL_LOCK;
2104 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002105 I915_WRITE(reg, temp);
2106 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002107 udelay(150);
2108
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002109 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002110 reg = FDI_TX_CTL(pipe);
2111 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002112 temp &= ~(7 << 19);
2113 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002114 temp &= ~FDI_LINK_TRAIN_NONE;
2115 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002116 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002117
Chris Wilson5eddb702010-09-11 13:48:45 +01002118 reg = FDI_RX_CTL(pipe);
2119 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002120 temp &= ~FDI_LINK_TRAIN_NONE;
2121 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002122 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2123
2124 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002125 udelay(150);
2126
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002127 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002128 if (HAS_PCH_IBX(dev)) {
2129 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2130 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2131 FDI_RX_PHASE_SYNC_POINTER_EN);
2132 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002133
Chris Wilson5eddb702010-09-11 13:48:45 +01002134 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002135 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002136 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002137 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2138
2139 if ((temp & FDI_RX_BIT_LOCK)) {
2140 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002141 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002142 break;
2143 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002144 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002145 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002146 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002147
2148 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002149 reg = FDI_TX_CTL(pipe);
2150 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002151 temp &= ~FDI_LINK_TRAIN_NONE;
2152 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002153 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002154
Chris Wilson5eddb702010-09-11 13:48:45 +01002155 reg = FDI_RX_CTL(pipe);
2156 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002157 temp &= ~FDI_LINK_TRAIN_NONE;
2158 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002159 I915_WRITE(reg, temp);
2160
2161 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002162 udelay(150);
2163
Chris Wilson5eddb702010-09-11 13:48:45 +01002164 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002165 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002166 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002167 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2168
2169 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002170 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002171 DRM_DEBUG_KMS("FDI train 2 done.\n");
2172 break;
2173 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002174 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002175 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002176 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002177
2178 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002179
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002180}
2181
Chris Wilson311bd682011-01-13 19:06:50 +00002182static const int snb_b_fdi_train_param [] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002183 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2184 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2185 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2186 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2187};
2188
2189/* The FDI link training functions for SNB/Cougarpoint. */
2190static void gen6_fdi_link_train(struct drm_crtc *crtc)
2191{
2192 struct drm_device *dev = crtc->dev;
2193 struct drm_i915_private *dev_priv = dev->dev_private;
2194 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2195 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002196 u32 reg, temp, i;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002197
Adam Jacksone1a44742010-06-25 15:32:14 -04002198 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2199 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002200 reg = FDI_RX_IMR(pipe);
2201 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002202 temp &= ~FDI_RX_SYMBOL_LOCK;
2203 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002204 I915_WRITE(reg, temp);
2205
2206 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002207 udelay(150);
2208
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002209 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002210 reg = FDI_TX_CTL(pipe);
2211 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002212 temp &= ~(7 << 19);
2213 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002214 temp &= ~FDI_LINK_TRAIN_NONE;
2215 temp |= FDI_LINK_TRAIN_PATTERN_1;
2216 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2217 /* SNB-B */
2218 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002219 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002220
Chris Wilson5eddb702010-09-11 13:48:45 +01002221 reg = FDI_RX_CTL(pipe);
2222 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002223 if (HAS_PCH_CPT(dev)) {
2224 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2225 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2226 } else {
2227 temp &= ~FDI_LINK_TRAIN_NONE;
2228 temp |= FDI_LINK_TRAIN_PATTERN_1;
2229 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002230 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2231
2232 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002233 udelay(150);
2234
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002235 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002236 reg = FDI_TX_CTL(pipe);
2237 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002238 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2239 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002240 I915_WRITE(reg, temp);
2241
2242 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002243 udelay(500);
2244
Chris Wilson5eddb702010-09-11 13:48:45 +01002245 reg = FDI_RX_IIR(pipe);
2246 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002247 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2248
2249 if (temp & FDI_RX_BIT_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002250 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002251 DRM_DEBUG_KMS("FDI train 1 done.\n");
2252 break;
2253 }
2254 }
2255 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002256 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002257
2258 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002259 reg = FDI_TX_CTL(pipe);
2260 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002261 temp &= ~FDI_LINK_TRAIN_NONE;
2262 temp |= FDI_LINK_TRAIN_PATTERN_2;
2263 if (IS_GEN6(dev)) {
2264 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2265 /* SNB-B */
2266 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2267 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002268 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002269
Chris Wilson5eddb702010-09-11 13:48:45 +01002270 reg = FDI_RX_CTL(pipe);
2271 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002272 if (HAS_PCH_CPT(dev)) {
2273 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2274 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2275 } else {
2276 temp &= ~FDI_LINK_TRAIN_NONE;
2277 temp |= FDI_LINK_TRAIN_PATTERN_2;
2278 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002279 I915_WRITE(reg, temp);
2280
2281 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002282 udelay(150);
2283
2284 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002285 reg = FDI_TX_CTL(pipe);
2286 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002287 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2288 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002289 I915_WRITE(reg, temp);
2290
2291 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002292 udelay(500);
2293
Chris Wilson5eddb702010-09-11 13:48:45 +01002294 reg = FDI_RX_IIR(pipe);
2295 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002296 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2297
2298 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002299 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002300 DRM_DEBUG_KMS("FDI train 2 done.\n");
2301 break;
2302 }
2303 }
2304 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002305 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002306
2307 DRM_DEBUG_KMS("FDI train done.\n");
2308}
2309
Jesse Barnes357555c2011-04-28 15:09:55 -07002310/* Manual link training for Ivy Bridge A0 parts */
2311static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2312{
2313 struct drm_device *dev = crtc->dev;
2314 struct drm_i915_private *dev_priv = dev->dev_private;
2315 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2316 int pipe = intel_crtc->pipe;
2317 u32 reg, temp, i;
2318
2319 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2320 for train result */
2321 reg = FDI_RX_IMR(pipe);
2322 temp = I915_READ(reg);
2323 temp &= ~FDI_RX_SYMBOL_LOCK;
2324 temp &= ~FDI_RX_BIT_LOCK;
2325 I915_WRITE(reg, temp);
2326
2327 POSTING_READ(reg);
2328 udelay(150);
2329
2330 /* enable CPU FDI TX and PCH FDI RX */
2331 reg = FDI_TX_CTL(pipe);
2332 temp = I915_READ(reg);
2333 temp &= ~(7 << 19);
2334 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2335 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2336 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2337 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2338 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2339 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2340
2341 reg = FDI_RX_CTL(pipe);
2342 temp = I915_READ(reg);
2343 temp &= ~FDI_LINK_TRAIN_AUTO;
2344 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2345 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2346 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2347
2348 POSTING_READ(reg);
2349 udelay(150);
2350
2351 for (i = 0; i < 4; i++ ) {
2352 reg = FDI_TX_CTL(pipe);
2353 temp = I915_READ(reg);
2354 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2355 temp |= snb_b_fdi_train_param[i];
2356 I915_WRITE(reg, temp);
2357
2358 POSTING_READ(reg);
2359 udelay(500);
2360
2361 reg = FDI_RX_IIR(pipe);
2362 temp = I915_READ(reg);
2363 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2364
2365 if (temp & FDI_RX_BIT_LOCK ||
2366 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2367 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2368 DRM_DEBUG_KMS("FDI train 1 done.\n");
2369 break;
2370 }
2371 }
2372 if (i == 4)
2373 DRM_ERROR("FDI train 1 fail!\n");
2374
2375 /* Train 2 */
2376 reg = FDI_TX_CTL(pipe);
2377 temp = I915_READ(reg);
2378 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2379 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2380 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2381 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2382 I915_WRITE(reg, temp);
2383
2384 reg = FDI_RX_CTL(pipe);
2385 temp = I915_READ(reg);
2386 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2387 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2388 I915_WRITE(reg, temp);
2389
2390 POSTING_READ(reg);
2391 udelay(150);
2392
2393 for (i = 0; i < 4; i++ ) {
2394 reg = FDI_TX_CTL(pipe);
2395 temp = I915_READ(reg);
2396 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2397 temp |= snb_b_fdi_train_param[i];
2398 I915_WRITE(reg, temp);
2399
2400 POSTING_READ(reg);
2401 udelay(500);
2402
2403 reg = FDI_RX_IIR(pipe);
2404 temp = I915_READ(reg);
2405 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2406
2407 if (temp & FDI_RX_SYMBOL_LOCK) {
2408 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2409 DRM_DEBUG_KMS("FDI train 2 done.\n");
2410 break;
2411 }
2412 }
2413 if (i == 4)
2414 DRM_ERROR("FDI train 2 fail!\n");
2415
2416 DRM_DEBUG_KMS("FDI train done.\n");
2417}
2418
2419static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002420{
2421 struct drm_device *dev = crtc->dev;
2422 struct drm_i915_private *dev_priv = dev->dev_private;
2423 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2424 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002425 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002426
Jesse Barnesc64e3112010-09-10 11:27:03 -07002427 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002428 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2429 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002430
Jesse Barnes0e23b992010-09-10 11:10:00 -07002431 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002432 reg = FDI_RX_CTL(pipe);
2433 temp = I915_READ(reg);
2434 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002435 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002436 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2437 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2438
2439 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002440 udelay(200);
2441
2442 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002443 temp = I915_READ(reg);
2444 I915_WRITE(reg, temp | FDI_PCDCLK);
2445
2446 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002447 udelay(200);
2448
2449 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01002450 reg = FDI_TX_CTL(pipe);
2451 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002452 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002453 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2454
2455 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002456 udelay(100);
2457 }
2458}
2459
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002460static void ironlake_fdi_disable(struct drm_crtc *crtc)
2461{
2462 struct drm_device *dev = crtc->dev;
2463 struct drm_i915_private *dev_priv = dev->dev_private;
2464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2465 int pipe = intel_crtc->pipe;
2466 u32 reg, temp;
2467
2468 /* disable CPU FDI tx and PCH FDI rx */
2469 reg = FDI_TX_CTL(pipe);
2470 temp = I915_READ(reg);
2471 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2472 POSTING_READ(reg);
2473
2474 reg = FDI_RX_CTL(pipe);
2475 temp = I915_READ(reg);
2476 temp &= ~(0x7 << 16);
2477 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2478 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2479
2480 POSTING_READ(reg);
2481 udelay(100);
2482
2483 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002484 if (HAS_PCH_IBX(dev)) {
2485 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002486 I915_WRITE(FDI_RX_CHICKEN(pipe),
2487 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002488 ~FDI_RX_PHASE_SYNC_POINTER_EN));
2489 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002490
2491 /* still set train pattern 1 */
2492 reg = FDI_TX_CTL(pipe);
2493 temp = I915_READ(reg);
2494 temp &= ~FDI_LINK_TRAIN_NONE;
2495 temp |= FDI_LINK_TRAIN_PATTERN_1;
2496 I915_WRITE(reg, temp);
2497
2498 reg = FDI_RX_CTL(pipe);
2499 temp = I915_READ(reg);
2500 if (HAS_PCH_CPT(dev)) {
2501 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2502 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2503 } else {
2504 temp &= ~FDI_LINK_TRAIN_NONE;
2505 temp |= FDI_LINK_TRAIN_PATTERN_1;
2506 }
2507 /* BPC in FDI rx is consistent with that in PIPECONF */
2508 temp &= ~(0x07 << 16);
2509 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2510 I915_WRITE(reg, temp);
2511
2512 POSTING_READ(reg);
2513 udelay(100);
2514}
2515
Chris Wilson6b383a72010-09-13 13:54:26 +01002516/*
2517 * When we disable a pipe, we need to clear any pending scanline wait events
2518 * to avoid hanging the ring, which we assume we are waiting on.
2519 */
2520static void intel_clear_scanline_wait(struct drm_device *dev)
2521{
2522 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8168bd42010-11-11 17:54:52 +00002523 struct intel_ring_buffer *ring;
Chris Wilson6b383a72010-09-13 13:54:26 +01002524 u32 tmp;
2525
2526 if (IS_GEN2(dev))
2527 /* Can't break the hang on i8xx */
2528 return;
2529
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002530 ring = LP_RING(dev_priv);
Chris Wilson8168bd42010-11-11 17:54:52 +00002531 tmp = I915_READ_CTL(ring);
2532 if (tmp & RING_WAIT)
2533 I915_WRITE_CTL(ring, tmp);
Chris Wilson6b383a72010-09-13 13:54:26 +01002534}
2535
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002536static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2537{
Chris Wilson05394f32010-11-08 19:18:58 +00002538 struct drm_i915_gem_object *obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002539 struct drm_i915_private *dev_priv;
2540
2541 if (crtc->fb == NULL)
2542 return;
2543
Chris Wilson05394f32010-11-08 19:18:58 +00002544 obj = to_intel_framebuffer(crtc->fb)->obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002545 dev_priv = crtc->dev->dev_private;
2546 wait_event(dev_priv->pending_flip_queue,
Chris Wilson05394f32010-11-08 19:18:58 +00002547 atomic_read(&obj->pending_flip) == 0);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002548}
2549
Jesse Barnes040484a2011-01-03 12:14:26 -08002550static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2551{
2552 struct drm_device *dev = crtc->dev;
2553 struct drm_mode_config *mode_config = &dev->mode_config;
2554 struct intel_encoder *encoder;
2555
2556 /*
2557 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2558 * must be driven by its own crtc; no sharing is possible.
2559 */
2560 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2561 if (encoder->base.crtc != crtc)
2562 continue;
2563
2564 switch (encoder->type) {
2565 case INTEL_OUTPUT_EDP:
2566 if (!intel_encoder_is_pch_edp(&encoder->base))
2567 return false;
2568 continue;
2569 }
2570 }
2571
2572 return true;
2573}
2574
Jesse Barnesf67a5592011-01-05 10:31:48 -08002575/*
2576 * Enable PCH resources required for PCH ports:
2577 * - PCH PLLs
2578 * - FDI training & RX/TX
2579 * - update transcoder timings
2580 * - DP transcoding bits
2581 * - transcoder
2582 */
2583static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002584{
2585 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002586 struct drm_i915_private *dev_priv = dev->dev_private;
2587 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2588 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002589 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002590
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002591 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002592 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002593
Jesse Barnes92f25842011-01-04 15:09:34 -08002594 intel_enable_pch_pll(dev_priv, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002595
2596 if (HAS_PCH_CPT(dev)) {
2597 /* Be sure PCH DPLL SEL is set */
2598 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002599 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002600 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002601 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002602 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2603 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002604 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002605
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002606 /* set transcoder timing, panel must allow it */
2607 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002608 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2609 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2610 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2611
2612 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2613 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2614 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002615
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002616 intel_fdi_normal_train(crtc);
2617
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002618 /* For PCH DP, enable TRANS_DP_CTL */
2619 if (HAS_PCH_CPT(dev) &&
2620 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002621 reg = TRANS_DP_CTL(pipe);
2622 temp = I915_READ(reg);
2623 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002624 TRANS_DP_SYNC_MASK |
2625 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002626 temp |= (TRANS_DP_OUTPUT_ENABLE |
2627 TRANS_DP_ENH_FRAMING);
Eric Anholt220cad32010-11-18 09:32:58 +08002628 temp |= TRANS_DP_8BPC;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002629
2630 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002631 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002632 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002633 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002634
2635 switch (intel_trans_dp_port_sel(crtc)) {
2636 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002637 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002638 break;
2639 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002640 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002641 break;
2642 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002643 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002644 break;
2645 default:
2646 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002647 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002648 break;
2649 }
2650
Chris Wilson5eddb702010-09-11 13:48:45 +01002651 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002652 }
2653
Jesse Barnes040484a2011-01-03 12:14:26 -08002654 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002655}
2656
2657static void ironlake_crtc_enable(struct drm_crtc *crtc)
2658{
2659 struct drm_device *dev = crtc->dev;
2660 struct drm_i915_private *dev_priv = dev->dev_private;
2661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2662 int pipe = intel_crtc->pipe;
2663 int plane = intel_crtc->plane;
2664 u32 temp;
2665 bool is_pch_port;
2666
2667 if (intel_crtc->active)
2668 return;
2669
2670 intel_crtc->active = true;
2671 intel_update_watermarks(dev);
2672
2673 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2674 temp = I915_READ(PCH_LVDS);
2675 if ((temp & LVDS_PORT_EN) == 0)
2676 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
2677 }
2678
2679 is_pch_port = intel_crtc_driving_pch(crtc);
2680
2681 if (is_pch_port)
Jesse Barnes357555c2011-04-28 15:09:55 -07002682 ironlake_fdi_pll_enable(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002683 else
2684 ironlake_fdi_disable(crtc);
2685
2686 /* Enable panel fitting for LVDS */
2687 if (dev_priv->pch_pf_size &&
2688 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
2689 /* Force use of hard-coded filter coefficients
2690 * as some pre-programmed values are broken,
2691 * e.g. x201.
2692 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002693 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
2694 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
2695 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002696 }
2697
2698 intel_enable_pipe(dev_priv, pipe, is_pch_port);
2699 intel_enable_plane(dev_priv, plane, pipe);
2700
2701 if (is_pch_port)
2702 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002703
2704 intel_crtc_load_lut(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01002705
2706 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002707 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01002708 mutex_unlock(&dev->struct_mutex);
2709
Chris Wilson6b383a72010-09-13 13:54:26 +01002710 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002711}
2712
2713static void ironlake_crtc_disable(struct drm_crtc *crtc)
2714{
2715 struct drm_device *dev = crtc->dev;
2716 struct drm_i915_private *dev_priv = dev->dev_private;
2717 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2718 int pipe = intel_crtc->pipe;
2719 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002720 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002721
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002722 if (!intel_crtc->active)
2723 return;
2724
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002725 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002726 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01002727 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01002728
Jesse Barnesb24e7172011-01-04 15:09:30 -08002729 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002730
2731 if (dev_priv->cfb_plane == plane &&
2732 dev_priv->display.disable_fbc)
2733 dev_priv->display.disable_fbc(dev);
2734
Jesse Barnesb24e7172011-01-04 15:09:30 -08002735 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002736
Jesse Barnes6be4a602010-09-10 10:26:01 -07002737 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002738 I915_WRITE(PF_CTL(pipe), 0);
2739 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002740
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002741 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002742
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002743 /* This is a horrible layering violation; we should be doing this in
2744 * the connector/encoder ->prepare instead, but we don't always have
2745 * enough information there about the config to know whether it will
2746 * actually be necessary or just cause undesired flicker.
2747 */
2748 intel_disable_pch_ports(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002749
Jesse Barnes040484a2011-01-03 12:14:26 -08002750 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002751
Jesse Barnes6be4a602010-09-10 10:26:01 -07002752 if (HAS_PCH_CPT(dev)) {
2753 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002754 reg = TRANS_DP_CTL(pipe);
2755 temp = I915_READ(reg);
2756 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08002757 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01002758 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002759
2760 /* disable DPLL_SEL */
2761 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002762 switch (pipe) {
2763 case 0:
2764 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
2765 break;
2766 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07002767 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002768 break;
2769 case 2:
2770 /* FIXME: manage transcoder PLLs? */
2771 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
2772 break;
2773 default:
2774 BUG(); /* wtf */
2775 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002776 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002777 }
2778
2779 /* disable PCH DPLL */
Jesse Barnes92f25842011-01-04 15:09:34 -08002780 intel_disable_pch_pll(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002781
2782 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002783 reg = FDI_RX_CTL(pipe);
2784 temp = I915_READ(reg);
2785 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002786
2787 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002788 reg = FDI_TX_CTL(pipe);
2789 temp = I915_READ(reg);
2790 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2791
2792 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002793 udelay(100);
2794
Chris Wilson5eddb702010-09-11 13:48:45 +01002795 reg = FDI_RX_CTL(pipe);
2796 temp = I915_READ(reg);
2797 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002798
2799 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002800 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002801 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01002802
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002803 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002804 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01002805
2806 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01002807 intel_update_fbc(dev);
2808 intel_clear_scanline_wait(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01002809 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002810}
2811
2812static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2813{
2814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2815 int pipe = intel_crtc->pipe;
2816 int plane = intel_crtc->plane;
2817
Zhenyu Wang2c072452009-06-05 15:38:42 +08002818 /* XXX: When our outputs are all unaware of DPMS modes other than off
2819 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2820 */
2821 switch (mode) {
2822 case DRM_MODE_DPMS_ON:
2823 case DRM_MODE_DPMS_STANDBY:
2824 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01002825 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002826 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01002827 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002828
Zhenyu Wang2c072452009-06-05 15:38:42 +08002829 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002830 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002831 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002832 break;
2833 }
2834}
2835
Daniel Vetter02e792f2009-09-15 22:57:34 +02002836static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2837{
Daniel Vetter02e792f2009-09-15 22:57:34 +02002838 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01002839 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002840 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002841
Chris Wilson23f09ce2010-08-12 13:53:37 +01002842 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00002843 dev_priv->mm.interruptible = false;
2844 (void) intel_overlay_switch_off(intel_crtc->overlay);
2845 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01002846 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02002847 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02002848
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01002849 /* Let userspace switch the overlay on again. In most cases userspace
2850 * has to recompute where to put it anyway.
2851 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002852}
2853
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002854static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002855{
2856 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002857 struct drm_i915_private *dev_priv = dev->dev_private;
2858 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2859 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07002860 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08002861
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002862 if (intel_crtc->active)
2863 return;
2864
2865 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01002866 intel_update_watermarks(dev);
2867
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08002868 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002869 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002870 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002871
2872 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002873 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002874
2875 /* Give the overlay scaler a chance to enable if it's on this pipe */
2876 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01002877 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002878}
2879
2880static void i9xx_crtc_disable(struct drm_crtc *crtc)
2881{
2882 struct drm_device *dev = crtc->dev;
2883 struct drm_i915_private *dev_priv = dev->dev_private;
2884 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2885 int pipe = intel_crtc->pipe;
2886 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002887
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002888 if (!intel_crtc->active)
2889 return;
2890
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002891 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002892 intel_crtc_wait_for_pending_flips(crtc);
2893 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002894 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01002895 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002896
2897 if (dev_priv->cfb_plane == plane &&
2898 dev_priv->display.disable_fbc)
2899 dev_priv->display.disable_fbc(dev);
2900
Jesse Barnesb24e7172011-01-04 15:09:30 -08002901 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002902 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08002903 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002904
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002905 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002906 intel_update_fbc(dev);
2907 intel_update_watermarks(dev);
2908 intel_clear_scanline_wait(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002909}
2910
2911static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2912{
Jesse Barnes79e53942008-11-07 14:24:08 -08002913 /* XXX: When our outputs are all unaware of DPMS modes other than off
2914 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2915 */
2916 switch (mode) {
2917 case DRM_MODE_DPMS_ON:
2918 case DRM_MODE_DPMS_STANDBY:
2919 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002920 i9xx_crtc_enable(crtc);
2921 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08002922 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002923 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002924 break;
2925 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002926}
2927
2928/**
2929 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08002930 */
2931static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2932{
2933 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07002934 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002935 struct drm_i915_master_private *master_priv;
2936 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2937 int pipe = intel_crtc->pipe;
2938 bool enabled;
2939
Chris Wilson032d2a02010-09-06 16:17:22 +01002940 if (intel_crtc->dpms_mode == mode)
2941 return;
2942
Chris Wilsondebcadd2010-08-07 11:01:33 +01002943 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01002944
Jesse Barnese70236a2009-09-21 10:42:27 -07002945 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08002946
2947 if (!dev->primary->master)
2948 return;
2949
2950 master_priv = dev->primary->master->driver_priv;
2951 if (!master_priv->sarea_priv)
2952 return;
2953
2954 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2955
2956 switch (pipe) {
2957 case 0:
2958 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2959 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2960 break;
2961 case 1:
2962 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2963 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2964 break;
2965 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002966 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08002967 break;
2968 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002969}
2970
Chris Wilsoncdd59982010-09-08 16:30:16 +01002971static void intel_crtc_disable(struct drm_crtc *crtc)
2972{
2973 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2974 struct drm_device *dev = crtc->dev;
2975
2976 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
2977
2978 if (crtc->fb) {
2979 mutex_lock(&dev->struct_mutex);
2980 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
2981 mutex_unlock(&dev->struct_mutex);
2982 }
2983}
2984
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002985/* Prepare for a mode set.
2986 *
2987 * Note we could be a lot smarter here. We need to figure out which outputs
2988 * will be enabled, which disabled (in short, how the config will changes)
2989 * and perform the minimum necessary steps to accomplish that, e.g. updating
2990 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
2991 * panel fitting is in the proper state, etc.
2992 */
2993static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002994{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002995 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002996}
2997
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002998static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002999{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003000 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003001}
3002
3003static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3004{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003005 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003006}
3007
3008static void ironlake_crtc_commit(struct drm_crtc *crtc)
3009{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003010 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003011}
3012
3013void intel_encoder_prepare (struct drm_encoder *encoder)
3014{
3015 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3016 /* lvds has its own version of prepare see intel_lvds_prepare */
3017 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3018}
3019
3020void intel_encoder_commit (struct drm_encoder *encoder)
3021{
3022 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3023 /* lvds has its own version of commit see intel_lvds_commit */
3024 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
3025}
3026
Chris Wilsonea5b2132010-08-04 13:50:23 +01003027void intel_encoder_destroy(struct drm_encoder *encoder)
3028{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003029 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003030
Chris Wilsonea5b2132010-08-04 13:50:23 +01003031 drm_encoder_cleanup(encoder);
3032 kfree(intel_encoder);
3033}
3034
Jesse Barnes79e53942008-11-07 14:24:08 -08003035static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3036 struct drm_display_mode *mode,
3037 struct drm_display_mode *adjusted_mode)
3038{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003039 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003040
Eric Anholtbad720f2009-10-22 16:11:14 -07003041 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003042 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003043 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3044 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003045 }
Chris Wilson89749352010-09-12 18:25:19 +01003046
3047 /* XXX some encoders set the crtcinfo, others don't.
3048 * Obviously we need some form of conflict resolution here...
3049 */
3050 if (adjusted_mode->crtc_htotal == 0)
3051 drm_mode_set_crtcinfo(adjusted_mode, 0);
3052
Jesse Barnes79e53942008-11-07 14:24:08 -08003053 return true;
3054}
3055
Jesse Barnese70236a2009-09-21 10:42:27 -07003056static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003057{
Jesse Barnese70236a2009-09-21 10:42:27 -07003058 return 400000;
3059}
Jesse Barnes79e53942008-11-07 14:24:08 -08003060
Jesse Barnese70236a2009-09-21 10:42:27 -07003061static int i915_get_display_clock_speed(struct drm_device *dev)
3062{
3063 return 333000;
3064}
Jesse Barnes79e53942008-11-07 14:24:08 -08003065
Jesse Barnese70236a2009-09-21 10:42:27 -07003066static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3067{
3068 return 200000;
3069}
Jesse Barnes79e53942008-11-07 14:24:08 -08003070
Jesse Barnese70236a2009-09-21 10:42:27 -07003071static int i915gm_get_display_clock_speed(struct drm_device *dev)
3072{
3073 u16 gcfgc = 0;
3074
3075 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3076
3077 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003078 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003079 else {
3080 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3081 case GC_DISPLAY_CLOCK_333_MHZ:
3082 return 333000;
3083 default:
3084 case GC_DISPLAY_CLOCK_190_200_MHZ:
3085 return 190000;
3086 }
3087 }
3088}
Jesse Barnes79e53942008-11-07 14:24:08 -08003089
Jesse Barnese70236a2009-09-21 10:42:27 -07003090static int i865_get_display_clock_speed(struct drm_device *dev)
3091{
3092 return 266000;
3093}
3094
3095static int i855_get_display_clock_speed(struct drm_device *dev)
3096{
3097 u16 hpllcc = 0;
3098 /* Assume that the hardware is in the high speed state. This
3099 * should be the default.
3100 */
3101 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3102 case GC_CLOCK_133_200:
3103 case GC_CLOCK_100_200:
3104 return 200000;
3105 case GC_CLOCK_166_250:
3106 return 250000;
3107 case GC_CLOCK_100_133:
3108 return 133000;
3109 }
3110
3111 /* Shouldn't happen */
3112 return 0;
3113}
3114
3115static int i830_get_display_clock_speed(struct drm_device *dev)
3116{
3117 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003118}
3119
Zhenyu Wang2c072452009-06-05 15:38:42 +08003120struct fdi_m_n {
3121 u32 tu;
3122 u32 gmch_m;
3123 u32 gmch_n;
3124 u32 link_m;
3125 u32 link_n;
3126};
3127
3128static void
3129fdi_reduce_ratio(u32 *num, u32 *den)
3130{
3131 while (*num > 0xffffff || *den > 0xffffff) {
3132 *num >>= 1;
3133 *den >>= 1;
3134 }
3135}
3136
Zhenyu Wang2c072452009-06-05 15:38:42 +08003137static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003138ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3139 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003140{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003141 m_n->tu = 64; /* default size */
3142
Chris Wilson22ed1112010-12-04 01:01:29 +00003143 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3144 m_n->gmch_m = bits_per_pixel * pixel_clock;
3145 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003146 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3147
Chris Wilson22ed1112010-12-04 01:01:29 +00003148 m_n->link_m = pixel_clock;
3149 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003150 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3151}
3152
3153
Shaohua Li7662c8b2009-06-26 11:23:55 +08003154struct intel_watermark_params {
3155 unsigned long fifo_size;
3156 unsigned long max_wm;
3157 unsigned long default_wm;
3158 unsigned long guard_size;
3159 unsigned long cacheline_size;
3160};
3161
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003162/* Pineview has different values for various configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003163static const struct intel_watermark_params pineview_display_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003164 PINEVIEW_DISPLAY_FIFO,
3165 PINEVIEW_MAX_WM,
3166 PINEVIEW_DFT_WM,
3167 PINEVIEW_GUARD_WM,
3168 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003169};
Chris Wilsond2102462011-01-24 17:43:27 +00003170static const struct intel_watermark_params pineview_display_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003171 PINEVIEW_DISPLAY_FIFO,
3172 PINEVIEW_MAX_WM,
3173 PINEVIEW_DFT_HPLLOFF_WM,
3174 PINEVIEW_GUARD_WM,
3175 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003176};
Chris Wilsond2102462011-01-24 17:43:27 +00003177static const struct intel_watermark_params pineview_cursor_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003178 PINEVIEW_CURSOR_FIFO,
3179 PINEVIEW_CURSOR_MAX_WM,
3180 PINEVIEW_CURSOR_DFT_WM,
3181 PINEVIEW_CURSOR_GUARD_WM,
3182 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003183};
Chris Wilsond2102462011-01-24 17:43:27 +00003184static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003185 PINEVIEW_CURSOR_FIFO,
3186 PINEVIEW_CURSOR_MAX_WM,
3187 PINEVIEW_CURSOR_DFT_WM,
3188 PINEVIEW_CURSOR_GUARD_WM,
3189 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003190};
Chris Wilsond2102462011-01-24 17:43:27 +00003191static const struct intel_watermark_params g4x_wm_info = {
Jesse Barnes0e442c62009-10-19 10:09:33 +09003192 G4X_FIFO_SIZE,
3193 G4X_MAX_WM,
3194 G4X_MAX_WM,
3195 2,
3196 G4X_FIFO_LINE_SIZE,
3197};
Chris Wilsond2102462011-01-24 17:43:27 +00003198static const struct intel_watermark_params g4x_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003199 I965_CURSOR_FIFO,
3200 I965_CURSOR_MAX_WM,
3201 I965_CURSOR_DFT_WM,
3202 2,
3203 G4X_FIFO_LINE_SIZE,
3204};
Chris Wilsond2102462011-01-24 17:43:27 +00003205static const struct intel_watermark_params i965_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003206 I965_CURSOR_FIFO,
3207 I965_CURSOR_MAX_WM,
3208 I965_CURSOR_DFT_WM,
3209 2,
3210 I915_FIFO_LINE_SIZE,
3211};
Chris Wilsond2102462011-01-24 17:43:27 +00003212static const struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003213 I945_FIFO_SIZE,
3214 I915_MAX_WM,
3215 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003216 2,
3217 I915_FIFO_LINE_SIZE
3218};
Chris Wilsond2102462011-01-24 17:43:27 +00003219static const struct intel_watermark_params i915_wm_info = {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003220 I915_FIFO_SIZE,
3221 I915_MAX_WM,
3222 1,
3223 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003224 I915_FIFO_LINE_SIZE
3225};
Chris Wilsond2102462011-01-24 17:43:27 +00003226static const struct intel_watermark_params i855_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003227 I855GM_FIFO_SIZE,
3228 I915_MAX_WM,
3229 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003230 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003231 I830_FIFO_LINE_SIZE
3232};
Chris Wilsond2102462011-01-24 17:43:27 +00003233static const struct intel_watermark_params i830_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003234 I830_FIFO_SIZE,
3235 I915_MAX_WM,
3236 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003237 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003238 I830_FIFO_LINE_SIZE
3239};
3240
Chris Wilsond2102462011-01-24 17:43:27 +00003241static const struct intel_watermark_params ironlake_display_wm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003242 ILK_DISPLAY_FIFO,
3243 ILK_DISPLAY_MAXWM,
3244 ILK_DISPLAY_DFTWM,
3245 2,
3246 ILK_FIFO_LINE_SIZE
3247};
Chris Wilsond2102462011-01-24 17:43:27 +00003248static const struct intel_watermark_params ironlake_cursor_wm_info = {
Zhao Yakuic936f442010-06-12 14:32:26 +08003249 ILK_CURSOR_FIFO,
3250 ILK_CURSOR_MAXWM,
3251 ILK_CURSOR_DFTWM,
3252 2,
3253 ILK_FIFO_LINE_SIZE
3254};
Chris Wilsond2102462011-01-24 17:43:27 +00003255static const struct intel_watermark_params ironlake_display_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003256 ILK_DISPLAY_SR_FIFO,
3257 ILK_DISPLAY_MAX_SRWM,
3258 ILK_DISPLAY_DFT_SRWM,
3259 2,
3260 ILK_FIFO_LINE_SIZE
3261};
Chris Wilsond2102462011-01-24 17:43:27 +00003262static const struct intel_watermark_params ironlake_cursor_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003263 ILK_CURSOR_SR_FIFO,
3264 ILK_CURSOR_MAX_SRWM,
3265 ILK_CURSOR_DFT_SRWM,
3266 2,
3267 ILK_FIFO_LINE_SIZE
3268};
3269
Chris Wilsond2102462011-01-24 17:43:27 +00003270static const struct intel_watermark_params sandybridge_display_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003271 SNB_DISPLAY_FIFO,
3272 SNB_DISPLAY_MAXWM,
3273 SNB_DISPLAY_DFTWM,
3274 2,
3275 SNB_FIFO_LINE_SIZE
3276};
Chris Wilsond2102462011-01-24 17:43:27 +00003277static const struct intel_watermark_params sandybridge_cursor_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003278 SNB_CURSOR_FIFO,
3279 SNB_CURSOR_MAXWM,
3280 SNB_CURSOR_DFTWM,
3281 2,
3282 SNB_FIFO_LINE_SIZE
3283};
Chris Wilsond2102462011-01-24 17:43:27 +00003284static const struct intel_watermark_params sandybridge_display_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003285 SNB_DISPLAY_SR_FIFO,
3286 SNB_DISPLAY_MAX_SRWM,
3287 SNB_DISPLAY_DFT_SRWM,
3288 2,
3289 SNB_FIFO_LINE_SIZE
3290};
Chris Wilsond2102462011-01-24 17:43:27 +00003291static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003292 SNB_CURSOR_SR_FIFO,
3293 SNB_CURSOR_MAX_SRWM,
3294 SNB_CURSOR_DFT_SRWM,
3295 2,
3296 SNB_FIFO_LINE_SIZE
3297};
3298
3299
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003300/**
3301 * intel_calculate_wm - calculate watermark level
3302 * @clock_in_khz: pixel clock
3303 * @wm: chip FIFO params
3304 * @pixel_size: display pixel size
3305 * @latency_ns: memory latency for the platform
3306 *
3307 * Calculate the watermark level (the level at which the display plane will
3308 * start fetching from memory again). Each chip has a different display
3309 * FIFO size and allocation, so the caller needs to figure that out and pass
3310 * in the correct intel_watermark_params structure.
3311 *
3312 * As the pixel clock runs, the FIFO will be drained at a rate that depends
3313 * on the pixel size. When it reaches the watermark level, it'll start
3314 * fetching FIFO line sized based chunks from memory until the FIFO fills
3315 * past the watermark point. If the FIFO drains completely, a FIFO underrun
3316 * will occur, and a display engine hang could result.
3317 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003318static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
Chris Wilsond2102462011-01-24 17:43:27 +00003319 const struct intel_watermark_params *wm,
3320 int fifo_size,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003321 int pixel_size,
3322 unsigned long latency_ns)
3323{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003324 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003325
Jesse Barnesd6604672009-09-11 12:25:56 -07003326 /*
3327 * Note: we need to make sure we don't overflow for various clock &
3328 * latency values.
3329 * clocks go from a few thousand to several hundred thousand.
3330 * latency is usually a few thousand
3331 */
3332 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
3333 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003334 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003335
Joe Perchesbbb0aef52011-04-17 20:35:52 -07003336 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003337
Chris Wilsond2102462011-01-24 17:43:27 +00003338 wm_size = fifo_size - (entries_required + wm->guard_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003339
Joe Perchesbbb0aef52011-04-17 20:35:52 -07003340 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003341
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003342 /* Don't promote wm_size to unsigned... */
3343 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003344 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01003345 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003346 wm_size = wm->default_wm;
3347 return wm_size;
3348}
3349
3350struct cxsr_latency {
3351 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08003352 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003353 unsigned long fsb_freq;
3354 unsigned long mem_freq;
3355 unsigned long display_sr;
3356 unsigned long display_hpll_disable;
3357 unsigned long cursor_sr;
3358 unsigned long cursor_hpll_disable;
3359};
3360
Chris Wilson403c89f2010-08-04 15:25:31 +01003361static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08003362 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
3363 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
3364 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
3365 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
3366 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003367
Li Peng95534262010-05-18 18:58:44 +08003368 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
3369 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
3370 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
3371 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
3372 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003373
Li Peng95534262010-05-18 18:58:44 +08003374 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
3375 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
3376 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
3377 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
3378 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003379
Li Peng95534262010-05-18 18:58:44 +08003380 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
3381 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
3382 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
3383 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
3384 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003385
Li Peng95534262010-05-18 18:58:44 +08003386 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
3387 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
3388 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
3389 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
3390 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003391
Li Peng95534262010-05-18 18:58:44 +08003392 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
3393 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
3394 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
3395 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
3396 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003397};
3398
Chris Wilson403c89f2010-08-04 15:25:31 +01003399static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
3400 int is_ddr3,
3401 int fsb,
3402 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003403{
Chris Wilson403c89f2010-08-04 15:25:31 +01003404 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003405 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003406
3407 if (fsb == 0 || mem == 0)
3408 return NULL;
3409
3410 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
3411 latency = &cxsr_latency_table[i];
3412 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08003413 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303414 fsb == latency->fsb_freq && mem == latency->mem_freq)
3415 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003416 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303417
Zhao Yakui28c97732009-10-09 11:39:41 +08003418 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303419
3420 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003421}
3422
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003423static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003424{
3425 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003426
3427 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003428 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003429}
3430
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07003431/*
3432 * Latency for FIFO fetches is dependent on several factors:
3433 * - memory configuration (speed, channels)
3434 * - chipset
3435 * - current MCH state
3436 * It can be fairly high in some situations, so here we assume a fairly
3437 * pessimal value. It's a tradeoff between extra memory fetches (if we
3438 * set this value too high, the FIFO will fetch frequently to stay full)
3439 * and power consumption (set it too low to save power and we might see
3440 * FIFO underruns and display "flicker").
3441 *
3442 * A value of 5us seems to be a good balance; safe for very low end
3443 * platforms but not overly aggressive on lower latency configs.
3444 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003445static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003446
Jesse Barnese70236a2009-09-21 10:42:27 -07003447static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003448{
3449 struct drm_i915_private *dev_priv = dev->dev_private;
3450 uint32_t dsparb = I915_READ(DSPARB);
3451 int size;
3452
Chris Wilson8de9b312010-07-19 19:59:52 +01003453 size = dsparb & 0x7f;
3454 if (plane)
3455 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003456
Zhao Yakui28c97732009-10-09 11:39:41 +08003457 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003458 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003459
3460 return size;
3461}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003462
Jesse Barnese70236a2009-09-21 10:42:27 -07003463static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3464{
3465 struct drm_i915_private *dev_priv = dev->dev_private;
3466 uint32_t dsparb = I915_READ(DSPARB);
3467 int size;
3468
Chris Wilson8de9b312010-07-19 19:59:52 +01003469 size = dsparb & 0x1ff;
3470 if (plane)
3471 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07003472 size >>= 1; /* Convert to cachelines */
3473
Zhao Yakui28c97732009-10-09 11:39:41 +08003474 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003475 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003476
3477 return size;
3478}
3479
3480static int i845_get_fifo_size(struct drm_device *dev, int plane)
3481{
3482 struct drm_i915_private *dev_priv = dev->dev_private;
3483 uint32_t dsparb = I915_READ(DSPARB);
3484 int size;
3485
3486 size = dsparb & 0x7f;
3487 size >>= 2; /* Convert to cachelines */
3488
Zhao Yakui28c97732009-10-09 11:39:41 +08003489 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003490 plane ? "B" : "A",
3491 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003492
3493 return size;
3494}
3495
3496static int i830_get_fifo_size(struct drm_device *dev, int plane)
3497{
3498 struct drm_i915_private *dev_priv = dev->dev_private;
3499 uint32_t dsparb = I915_READ(DSPARB);
3500 int size;
3501
3502 size = dsparb & 0x7f;
3503 size >>= 1; /* Convert to cachelines */
3504
Zhao Yakui28c97732009-10-09 11:39:41 +08003505 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003506 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003507
3508 return size;
3509}
3510
Chris Wilsond2102462011-01-24 17:43:27 +00003511static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
3512{
3513 struct drm_crtc *crtc, *enabled = NULL;
3514
3515 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3516 if (crtc->enabled && crtc->fb) {
3517 if (enabled)
3518 return NULL;
3519 enabled = crtc;
3520 }
3521 }
3522
3523 return enabled;
3524}
3525
3526static void pineview_update_wm(struct drm_device *dev)
Zhao Yakuid4294342010-03-22 22:45:36 +08003527{
3528 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003529 struct drm_crtc *crtc;
Chris Wilson403c89f2010-08-04 15:25:31 +01003530 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003531 u32 reg;
3532 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003533
Chris Wilson403c89f2010-08-04 15:25:31 +01003534 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003535 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003536 if (!latency) {
3537 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3538 pineview_disable_cxsr(dev);
3539 return;
3540 }
3541
Chris Wilsond2102462011-01-24 17:43:27 +00003542 crtc = single_enabled_crtc(dev);
3543 if (crtc) {
3544 int clock = crtc->mode.clock;
3545 int pixel_size = crtc->fb->bits_per_pixel / 8;
Zhao Yakuid4294342010-03-22 22:45:36 +08003546
3547 /* Display SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003548 wm = intel_calculate_wm(clock, &pineview_display_wm,
3549 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003550 pixel_size, latency->display_sr);
3551 reg = I915_READ(DSPFW1);
3552 reg &= ~DSPFW_SR_MASK;
3553 reg |= wm << DSPFW_SR_SHIFT;
3554 I915_WRITE(DSPFW1, reg);
3555 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3556
3557 /* cursor SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003558 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
3559 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003560 pixel_size, latency->cursor_sr);
3561 reg = I915_READ(DSPFW3);
3562 reg &= ~DSPFW_CURSOR_SR_MASK;
3563 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3564 I915_WRITE(DSPFW3, reg);
3565
3566 /* Display HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003567 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
3568 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003569 pixel_size, latency->display_hpll_disable);
3570 reg = I915_READ(DSPFW3);
3571 reg &= ~DSPFW_HPLL_SR_MASK;
3572 reg |= wm & DSPFW_HPLL_SR_MASK;
3573 I915_WRITE(DSPFW3, reg);
3574
3575 /* cursor HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003576 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
3577 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003578 pixel_size, latency->cursor_hpll_disable);
3579 reg = I915_READ(DSPFW3);
3580 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3581 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3582 I915_WRITE(DSPFW3, reg);
3583 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3584
3585 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003586 I915_WRITE(DSPFW3,
3587 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003588 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3589 } else {
3590 pineview_disable_cxsr(dev);
3591 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3592 }
3593}
3594
Chris Wilson417ae142011-01-19 15:04:42 +00003595static bool g4x_compute_wm0(struct drm_device *dev,
3596 int plane,
3597 const struct intel_watermark_params *display,
3598 int display_latency_ns,
3599 const struct intel_watermark_params *cursor,
3600 int cursor_latency_ns,
3601 int *plane_wm,
3602 int *cursor_wm)
Jesse Barnes652c3932009-08-17 13:31:43 -07003603{
Chris Wilson417ae142011-01-19 15:04:42 +00003604 struct drm_crtc *crtc;
3605 int htotal, hdisplay, clock, pixel_size;
3606 int line_time_us, line_count;
3607 int entries, tlb_miss;
Jesse Barnes652c3932009-08-17 13:31:43 -07003608
Chris Wilson417ae142011-01-19 15:04:42 +00003609 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson5c72d062011-04-13 09:28:23 +01003610 if (crtc->fb == NULL || !crtc->enabled) {
3611 *cursor_wm = cursor->guard_size;
3612 *plane_wm = display->guard_size;
Chris Wilson417ae142011-01-19 15:04:42 +00003613 return false;
Chris Wilson5c72d062011-04-13 09:28:23 +01003614 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003615
Chris Wilson417ae142011-01-19 15:04:42 +00003616 htotal = crtc->mode.htotal;
3617 hdisplay = crtc->mode.hdisplay;
3618 clock = crtc->mode.clock;
3619 pixel_size = crtc->fb->bits_per_pixel / 8;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003620
Chris Wilson417ae142011-01-19 15:04:42 +00003621 /* Use the small buffer method to calculate plane watermark */
3622 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
3623 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
3624 if (tlb_miss > 0)
3625 entries += tlb_miss;
3626 entries = DIV_ROUND_UP(entries, display->cacheline_size);
3627 *plane_wm = entries + display->guard_size;
3628 if (*plane_wm > (int)display->max_wm)
3629 *plane_wm = display->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003630
Chris Wilson417ae142011-01-19 15:04:42 +00003631 /* Use the large buffer method to calculate cursor watermark */
3632 line_time_us = ((htotal * 1000) / clock);
3633 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
3634 entries = line_count * 64 * pixel_size;
3635 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
3636 if (tlb_miss > 0)
3637 entries += tlb_miss;
3638 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3639 *cursor_wm = entries + cursor->guard_size;
3640 if (*cursor_wm > (int)cursor->max_wm)
3641 *cursor_wm = (int)cursor->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003642
Chris Wilson417ae142011-01-19 15:04:42 +00003643 return true;
3644}
Jesse Barnes0e442c62009-10-19 10:09:33 +09003645
Chris Wilson417ae142011-01-19 15:04:42 +00003646/*
3647 * Check the wm result.
3648 *
3649 * If any calculated watermark values is larger than the maximum value that
3650 * can be programmed into the associated watermark register, that watermark
3651 * must be disabled.
3652 */
3653static bool g4x_check_srwm(struct drm_device *dev,
3654 int display_wm, int cursor_wm,
3655 const struct intel_watermark_params *display,
3656 const struct intel_watermark_params *cursor)
3657{
3658 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
3659 display_wm, cursor_wm);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003660
Chris Wilson417ae142011-01-19 15:04:42 +00003661 if (display_wm > display->max_wm) {
Joe Perchesbbb0aef52011-04-17 20:35:52 -07003662 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00003663 display_wm, display->max_wm);
3664 return false;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003665 }
3666
Chris Wilson417ae142011-01-19 15:04:42 +00003667 if (cursor_wm > cursor->max_wm) {
Joe Perchesbbb0aef52011-04-17 20:35:52 -07003668 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00003669 cursor_wm, cursor->max_wm);
3670 return false;
3671 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003672
Chris Wilson417ae142011-01-19 15:04:42 +00003673 if (!(display_wm || cursor_wm)) {
3674 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
3675 return false;
3676 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003677
Chris Wilson417ae142011-01-19 15:04:42 +00003678 return true;
3679}
3680
3681static bool g4x_compute_srwm(struct drm_device *dev,
Chris Wilsond2102462011-01-24 17:43:27 +00003682 int plane,
3683 int latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00003684 const struct intel_watermark_params *display,
3685 const struct intel_watermark_params *cursor,
3686 int *display_wm, int *cursor_wm)
3687{
Chris Wilsond2102462011-01-24 17:43:27 +00003688 struct drm_crtc *crtc;
3689 int hdisplay, htotal, pixel_size, clock;
Chris Wilson417ae142011-01-19 15:04:42 +00003690 unsigned long line_time_us;
3691 int line_count, line_size;
3692 int small, large;
3693 int entries;
3694
3695 if (!latency_ns) {
3696 *display_wm = *cursor_wm = 0;
3697 return false;
3698 }
3699
Chris Wilsond2102462011-01-24 17:43:27 +00003700 crtc = intel_get_crtc_for_plane(dev, plane);
3701 hdisplay = crtc->mode.hdisplay;
3702 htotal = crtc->mode.htotal;
3703 clock = crtc->mode.clock;
3704 pixel_size = crtc->fb->bits_per_pixel / 8;
3705
Chris Wilson417ae142011-01-19 15:04:42 +00003706 line_time_us = (htotal * 1000) / clock;
3707 line_count = (latency_ns / line_time_us + 1000) / 1000;
3708 line_size = hdisplay * pixel_size;
3709
3710 /* Use the minimum of the small and large buffer method for primary */
3711 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
3712 large = line_count * line_size;
3713
3714 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
3715 *display_wm = entries + display->guard_size;
3716
3717 /* calculate the self-refresh watermark for display cursor */
3718 entries = line_count * pixel_size * 64;
3719 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3720 *cursor_wm = entries + cursor->guard_size;
3721
3722 return g4x_check_srwm(dev,
3723 *display_wm, *cursor_wm,
3724 display, cursor);
3725}
3726
Yuanhan Liu7ccb4a52011-03-18 07:37:35 +00003727#define single_plane_enabled(mask) is_power_of_2(mask)
Chris Wilsond2102462011-01-24 17:43:27 +00003728
3729static void g4x_update_wm(struct drm_device *dev)
Chris Wilson417ae142011-01-19 15:04:42 +00003730{
3731 static const int sr_latency_ns = 12000;
3732 struct drm_i915_private *dev_priv = dev->dev_private;
3733 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00003734 int plane_sr, cursor_sr;
3735 unsigned int enabled = 0;
Chris Wilson417ae142011-01-19 15:04:42 +00003736
3737 if (g4x_compute_wm0(dev, 0,
3738 &g4x_wm_info, latency_ns,
3739 &g4x_cursor_wm_info, latency_ns,
3740 &planea_wm, &cursora_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00003741 enabled |= 1;
Chris Wilson417ae142011-01-19 15:04:42 +00003742
3743 if (g4x_compute_wm0(dev, 1,
3744 &g4x_wm_info, latency_ns,
3745 &g4x_cursor_wm_info, latency_ns,
3746 &planeb_wm, &cursorb_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00003747 enabled |= 2;
Chris Wilson417ae142011-01-19 15:04:42 +00003748
3749 plane_sr = cursor_sr = 0;
Chris Wilsond2102462011-01-24 17:43:27 +00003750 if (single_plane_enabled(enabled) &&
3751 g4x_compute_srwm(dev, ffs(enabled) - 1,
3752 sr_latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00003753 &g4x_wm_info,
3754 &g4x_cursor_wm_info,
3755 &plane_sr, &cursor_sr))
3756 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
3757 else
3758 I915_WRITE(FW_BLC_SELF,
3759 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
3760
Chris Wilson308977a2011-02-02 10:41:20 +00003761 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
3762 planea_wm, cursora_wm,
3763 planeb_wm, cursorb_wm,
3764 plane_sr, cursor_sr);
Chris Wilson417ae142011-01-19 15:04:42 +00003765
3766 I915_WRITE(DSPFW1,
3767 (plane_sr << DSPFW_SR_SHIFT) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003768 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
Chris Wilson417ae142011-01-19 15:04:42 +00003769 (planeb_wm << DSPFW_PLANEB_SHIFT) |
3770 planea_wm);
3771 I915_WRITE(DSPFW2,
3772 (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003773 (cursora_wm << DSPFW_CURSORA_SHIFT));
3774 /* HPLL off in SR has some issues on G4x... disable it */
Chris Wilson417ae142011-01-19 15:04:42 +00003775 I915_WRITE(DSPFW3,
3776 (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003777 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003778}
3779
Chris Wilsond2102462011-01-24 17:43:27 +00003780static void i965_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003781{
3782 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003783 struct drm_crtc *crtc;
3784 int srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003785 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003786
Jesse Barnes1dc75462009-10-19 10:08:17 +09003787 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003788 crtc = single_enabled_crtc(dev);
3789 if (crtc) {
Jesse Barnes1dc75462009-10-19 10:08:17 +09003790 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003791 static const int sr_latency_ns = 12000;
Chris Wilsond2102462011-01-24 17:43:27 +00003792 int clock = crtc->mode.clock;
3793 int htotal = crtc->mode.htotal;
3794 int hdisplay = crtc->mode.hdisplay;
3795 int pixel_size = crtc->fb->bits_per_pixel / 8;
3796 unsigned long line_time_us;
3797 int entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003798
Chris Wilsond2102462011-01-24 17:43:27 +00003799 line_time_us = ((htotal * 1000) / clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003800
3801 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00003802 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3803 pixel_size * hdisplay;
3804 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
Chris Wilsond2102462011-01-24 17:43:27 +00003805 srwm = I965_FIFO_SIZE - entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003806 if (srwm < 0)
3807 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003808 srwm &= 0x1ff;
Chris Wilson308977a2011-02-02 10:41:20 +00003809 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
3810 entries, srwm);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003811
Chris Wilsond2102462011-01-24 17:43:27 +00003812 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003813 pixel_size * 64;
Chris Wilsond2102462011-01-24 17:43:27 +00003814 entries = DIV_ROUND_UP(entries,
Chris Wilson8de9b312010-07-19 19:59:52 +01003815 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003816 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilsond2102462011-01-24 17:43:27 +00003817 (entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003818
3819 if (cursor_sr > i965_cursor_wm_info.max_wm)
3820 cursor_sr = i965_cursor_wm_info.max_wm;
3821
3822 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3823 "cursor %d\n", srwm, cursor_sr);
3824
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003825 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003826 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303827 } else {
3828 /* Turn off self refresh if both pipes are enabled */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003829 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003830 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3831 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003832 }
3833
3834 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3835 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003836
3837 /* 965 has limitations... */
Chris Wilson417ae142011-01-19 15:04:42 +00003838 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
3839 (8 << 16) | (8 << 8) | (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003840 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003841 /* update cursor SR watermark */
3842 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003843}
3844
Chris Wilsond2102462011-01-24 17:43:27 +00003845static void i9xx_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003846{
3847 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003848 const struct intel_watermark_params *wm_info;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003849 uint32_t fwater_lo;
3850 uint32_t fwater_hi;
Chris Wilsond2102462011-01-24 17:43:27 +00003851 int cwm, srwm = 1;
3852 int fifo_size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003853 int planea_wm, planeb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00003854 struct drm_crtc *crtc, *enabled = NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003855
Chris Wilson72557b42011-01-31 10:29:55 +00003856 if (IS_I945GM(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00003857 wm_info = &i945_wm_info;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003858 else if (!IS_GEN2(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00003859 wm_info = &i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003860 else
Chris Wilsond2102462011-01-24 17:43:27 +00003861 wm_info = &i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003862
Chris Wilsond2102462011-01-24 17:43:27 +00003863 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3864 crtc = intel_get_crtc_for_plane(dev, 0);
3865 if (crtc->enabled && crtc->fb) {
3866 planea_wm = intel_calculate_wm(crtc->mode.clock,
3867 wm_info, fifo_size,
3868 crtc->fb->bits_per_pixel / 8,
3869 latency_ns);
3870 enabled = crtc;
3871 } else
3872 planea_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003873
Chris Wilsond2102462011-01-24 17:43:27 +00003874 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
3875 crtc = intel_get_crtc_for_plane(dev, 1);
3876 if (crtc->enabled && crtc->fb) {
3877 planeb_wm = intel_calculate_wm(crtc->mode.clock,
3878 wm_info, fifo_size,
3879 crtc->fb->bits_per_pixel / 8,
3880 latency_ns);
3881 if (enabled == NULL)
3882 enabled = crtc;
3883 else
3884 enabled = NULL;
3885 } else
3886 planeb_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003887
Zhao Yakui28c97732009-10-09 11:39:41 +08003888 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003889
3890 /*
3891 * Overlay gets an aggressive default since video jitter is bad.
3892 */
3893 cwm = 2;
3894
Alexander Lam18b21902011-01-03 13:28:56 -05003895 /* Play safe and disable self-refresh before adjusting watermarks. */
3896 if (IS_I945G(dev) || IS_I945GM(dev))
3897 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
3898 else if (IS_I915GM(dev))
3899 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3900
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003901 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003902 if (HAS_FW_BLC(dev) && enabled) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003903 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003904 static const int sr_latency_ns = 6000;
Chris Wilsond2102462011-01-24 17:43:27 +00003905 int clock = enabled->mode.clock;
3906 int htotal = enabled->mode.htotal;
3907 int hdisplay = enabled->mode.hdisplay;
3908 int pixel_size = enabled->fb->bits_per_pixel / 8;
3909 unsigned long line_time_us;
3910 int entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003911
Chris Wilsond2102462011-01-24 17:43:27 +00003912 line_time_us = (htotal * 1000) / clock;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003913
3914 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00003915 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3916 pixel_size * hdisplay;
3917 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
3918 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
3919 srwm = wm_info->fifo_size - entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003920 if (srwm < 0)
3921 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08003922
3923 if (IS_I945G(dev) || IS_I945GM(dev))
Alexander Lam18b21902011-01-03 13:28:56 -05003924 I915_WRITE(FW_BLC_SELF,
3925 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3926 else if (IS_I915GM(dev))
Li Pengee980b82010-01-27 19:01:11 +08003927 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003928 }
3929
Zhao Yakui28c97732009-10-09 11:39:41 +08003930 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003931 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003932
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003933 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3934 fwater_hi = (cwm & 0x1f);
3935
3936 /* Set request length to 8 cachelines per fetch */
3937 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3938 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003939
3940 I915_WRITE(FW_BLC, fwater_lo);
3941 I915_WRITE(FW_BLC2, fwater_hi);
Alexander Lam18b21902011-01-03 13:28:56 -05003942
Chris Wilsond2102462011-01-24 17:43:27 +00003943 if (HAS_FW_BLC(dev)) {
3944 if (enabled) {
3945 if (IS_I945G(dev) || IS_I945GM(dev))
3946 I915_WRITE(FW_BLC_SELF,
3947 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
3948 else if (IS_I915GM(dev))
3949 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3950 DRM_DEBUG_KMS("memory self refresh enabled\n");
3951 } else
3952 DRM_DEBUG_KMS("memory self refresh disabled\n");
3953 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08003954}
3955
Chris Wilsond2102462011-01-24 17:43:27 +00003956static void i830_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003957{
3958 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003959 struct drm_crtc *crtc;
3960 uint32_t fwater_lo;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003961 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003962
Chris Wilsond2102462011-01-24 17:43:27 +00003963 crtc = single_enabled_crtc(dev);
3964 if (crtc == NULL)
3965 return;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003966
Chris Wilsond2102462011-01-24 17:43:27 +00003967 planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
3968 dev_priv->display.get_fifo_size(dev, 0),
3969 crtc->fb->bits_per_pixel / 8,
3970 latency_ns);
3971 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesf3601322009-07-22 12:54:59 -07003972 fwater_lo |= (3<<8) | planea_wm;
3973
Zhao Yakui28c97732009-10-09 11:39:41 +08003974 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003975
3976 I915_WRITE(FW_BLC, fwater_lo);
3977}
3978
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003979#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08003980#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003981
Jesse Barnesb79d4992010-12-21 13:10:23 -08003982/*
3983 * Check the wm result.
3984 *
3985 * If any calculated watermark values is larger than the maximum value that
3986 * can be programmed into the associated watermark register, that watermark
3987 * must be disabled.
3988 */
3989static bool ironlake_check_srwm(struct drm_device *dev, int level,
3990 int fbc_wm, int display_wm, int cursor_wm,
3991 const struct intel_watermark_params *display,
3992 const struct intel_watermark_params *cursor)
3993{
3994 struct drm_i915_private *dev_priv = dev->dev_private;
3995
3996 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
3997 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
3998
3999 if (fbc_wm > SNB_FBC_MAX_SRWM) {
4000 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
4001 fbc_wm, SNB_FBC_MAX_SRWM, level);
4002
4003 /* fbc has it's own way to disable FBC WM */
4004 I915_WRITE(DISP_ARB_CTL,
4005 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
4006 return false;
4007 }
4008
4009 if (display_wm > display->max_wm) {
4010 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
4011 display_wm, SNB_DISPLAY_MAX_SRWM, level);
4012 return false;
4013 }
4014
4015 if (cursor_wm > cursor->max_wm) {
4016 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
4017 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
4018 return false;
4019 }
4020
4021 if (!(fbc_wm || display_wm || cursor_wm)) {
4022 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
4023 return false;
4024 }
4025
4026 return true;
4027}
4028
4029/*
4030 * Compute watermark values of WM[1-3],
4031 */
Chris Wilsond2102462011-01-24 17:43:27 +00004032static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
4033 int latency_ns,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004034 const struct intel_watermark_params *display,
4035 const struct intel_watermark_params *cursor,
4036 int *fbc_wm, int *display_wm, int *cursor_wm)
4037{
Chris Wilsond2102462011-01-24 17:43:27 +00004038 struct drm_crtc *crtc;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004039 unsigned long line_time_us;
Chris Wilsond2102462011-01-24 17:43:27 +00004040 int hdisplay, htotal, pixel_size, clock;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004041 int line_count, line_size;
4042 int small, large;
4043 int entries;
4044
4045 if (!latency_ns) {
4046 *fbc_wm = *display_wm = *cursor_wm = 0;
4047 return false;
4048 }
4049
Chris Wilsond2102462011-01-24 17:43:27 +00004050 crtc = intel_get_crtc_for_plane(dev, plane);
4051 hdisplay = crtc->mode.hdisplay;
4052 htotal = crtc->mode.htotal;
4053 clock = crtc->mode.clock;
4054 pixel_size = crtc->fb->bits_per_pixel / 8;
4055
Jesse Barnesb79d4992010-12-21 13:10:23 -08004056 line_time_us = (htotal * 1000) / clock;
4057 line_count = (latency_ns / line_time_us + 1000) / 1000;
4058 line_size = hdisplay * pixel_size;
4059
4060 /* Use the minimum of the small and large buffer method for primary */
4061 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4062 large = line_count * line_size;
4063
4064 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4065 *display_wm = entries + display->guard_size;
4066
4067 /*
4068 * Spec says:
4069 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
4070 */
4071 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
4072
4073 /* calculate the self-refresh watermark for display cursor */
4074 entries = line_count * pixel_size * 64;
4075 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4076 *cursor_wm = entries + cursor->guard_size;
4077
4078 return ironlake_check_srwm(dev, level,
4079 *fbc_wm, *display_wm, *cursor_wm,
4080 display, cursor);
4081}
4082
Chris Wilsond2102462011-01-24 17:43:27 +00004083static void ironlake_update_wm(struct drm_device *dev)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004084{
4085 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004086 int fbc_wm, plane_wm, cursor_wm;
4087 unsigned int enabled;
Zhao Yakuic936f442010-06-12 14:32:26 +08004088
Chris Wilson4ed765f2010-09-11 10:46:47 +01004089 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004090 if (g4x_compute_wm0(dev, 0,
4091 &ironlake_display_wm_info,
4092 ILK_LP0_PLANE_LATENCY,
4093 &ironlake_cursor_wm_info,
4094 ILK_LP0_CURSOR_LATENCY,
4095 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004096 I915_WRITE(WM0_PIPEA_ILK,
4097 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4098 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4099 " plane %d, " "cursor: %d\n",
4100 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004101 enabled |= 1;
Zhao Yakuic936f442010-06-12 14:32:26 +08004102 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004103
Chris Wilson9f405102011-05-12 22:17:14 +01004104 if (g4x_compute_wm0(dev, 1,
4105 &ironlake_display_wm_info,
4106 ILK_LP0_PLANE_LATENCY,
4107 &ironlake_cursor_wm_info,
4108 ILK_LP0_CURSOR_LATENCY,
4109 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004110 I915_WRITE(WM0_PIPEB_ILK,
4111 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4112 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4113 " plane %d, cursor: %d\n",
4114 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004115 enabled |= 2;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004116 }
4117
4118 /*
4119 * Calculate and update the self-refresh watermark only when one
4120 * display plane is used.
4121 */
Jesse Barnesb79d4992010-12-21 13:10:23 -08004122 I915_WRITE(WM3_LP_ILK, 0);
4123 I915_WRITE(WM2_LP_ILK, 0);
4124 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004125
Chris Wilsond2102462011-01-24 17:43:27 +00004126 if (!single_plane_enabled(enabled))
Jesse Barnesb79d4992010-12-21 13:10:23 -08004127 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004128 enabled = ffs(enabled) - 1;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004129
Jesse Barnesb79d4992010-12-21 13:10:23 -08004130 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004131 if (!ironlake_compute_srwm(dev, 1, enabled,
4132 ILK_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004133 &ironlake_display_srwm_info,
4134 &ironlake_cursor_srwm_info,
4135 &fbc_wm, &plane_wm, &cursor_wm))
4136 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004137
Jesse Barnesb79d4992010-12-21 13:10:23 -08004138 I915_WRITE(WM1_LP_ILK,
4139 WM1_LP_SR_EN |
4140 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4141 (fbc_wm << WM1_LP_FBC_SHIFT) |
4142 (plane_wm << WM1_LP_SR_SHIFT) |
4143 cursor_wm);
Chris Wilson4ed765f2010-09-11 10:46:47 +01004144
Jesse Barnesb79d4992010-12-21 13:10:23 -08004145 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004146 if (!ironlake_compute_srwm(dev, 2, enabled,
4147 ILK_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004148 &ironlake_display_srwm_info,
4149 &ironlake_cursor_srwm_info,
4150 &fbc_wm, &plane_wm, &cursor_wm))
4151 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004152
Jesse Barnesb79d4992010-12-21 13:10:23 -08004153 I915_WRITE(WM2_LP_ILK,
4154 WM2_LP_EN |
4155 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4156 (fbc_wm << WM1_LP_FBC_SHIFT) |
4157 (plane_wm << WM1_LP_SR_SHIFT) |
4158 cursor_wm);
Yuanhan Liu13982612010-12-15 15:42:31 +08004159
4160 /*
Jesse Barnesb79d4992010-12-21 13:10:23 -08004161 * WM3 is unsupported on ILK, probably because we don't have latency
4162 * data for that power state
Yuanhan Liu13982612010-12-15 15:42:31 +08004163 */
Yuanhan Liu13982612010-12-15 15:42:31 +08004164}
4165
Chris Wilsond2102462011-01-24 17:43:27 +00004166static void sandybridge_update_wm(struct drm_device *dev)
Yuanhan Liu13982612010-12-15 15:42:31 +08004167{
4168 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004169 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
Chris Wilsond2102462011-01-24 17:43:27 +00004170 int fbc_wm, plane_wm, cursor_wm;
4171 unsigned int enabled;
Yuanhan Liu13982612010-12-15 15:42:31 +08004172
4173 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004174 if (g4x_compute_wm0(dev, 0,
4175 &sandybridge_display_wm_info, latency,
4176 &sandybridge_cursor_wm_info, latency,
4177 &plane_wm, &cursor_wm)) {
Yuanhan Liu13982612010-12-15 15:42:31 +08004178 I915_WRITE(WM0_PIPEA_ILK,
4179 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4180 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4181 " plane %d, " "cursor: %d\n",
4182 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004183 enabled |= 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004184 }
4185
Chris Wilson9f405102011-05-12 22:17:14 +01004186 if (g4x_compute_wm0(dev, 1,
4187 &sandybridge_display_wm_info, latency,
4188 &sandybridge_cursor_wm_info, latency,
4189 &plane_wm, &cursor_wm)) {
Yuanhan Liu13982612010-12-15 15:42:31 +08004190 I915_WRITE(WM0_PIPEB_ILK,
4191 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4192 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4193 " plane %d, cursor: %d\n",
4194 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004195 enabled |= 2;
Yuanhan Liu13982612010-12-15 15:42:31 +08004196 }
4197
4198 /*
4199 * Calculate and update the self-refresh watermark only when one
4200 * display plane is used.
4201 *
4202 * SNB support 3 levels of watermark.
4203 *
4204 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
4205 * and disabled in the descending order
4206 *
4207 */
4208 I915_WRITE(WM3_LP_ILK, 0);
4209 I915_WRITE(WM2_LP_ILK, 0);
4210 I915_WRITE(WM1_LP_ILK, 0);
4211
Chris Wilsond2102462011-01-24 17:43:27 +00004212 if (!single_plane_enabled(enabled))
Yuanhan Liu13982612010-12-15 15:42:31 +08004213 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004214 enabled = ffs(enabled) - 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004215
4216 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004217 if (!ironlake_compute_srwm(dev, 1, enabled,
4218 SNB_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004219 &sandybridge_display_srwm_info,
4220 &sandybridge_cursor_srwm_info,
4221 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004222 return;
4223
4224 I915_WRITE(WM1_LP_ILK,
4225 WM1_LP_SR_EN |
4226 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4227 (fbc_wm << WM1_LP_FBC_SHIFT) |
4228 (plane_wm << WM1_LP_SR_SHIFT) |
4229 cursor_wm);
4230
4231 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004232 if (!ironlake_compute_srwm(dev, 2, enabled,
4233 SNB_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004234 &sandybridge_display_srwm_info,
4235 &sandybridge_cursor_srwm_info,
4236 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004237 return;
4238
4239 I915_WRITE(WM2_LP_ILK,
4240 WM2_LP_EN |
4241 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4242 (fbc_wm << WM1_LP_FBC_SHIFT) |
4243 (plane_wm << WM1_LP_SR_SHIFT) |
4244 cursor_wm);
4245
4246 /* WM3 */
Chris Wilsond2102462011-01-24 17:43:27 +00004247 if (!ironlake_compute_srwm(dev, 3, enabled,
4248 SNB_READ_WM3_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004249 &sandybridge_display_srwm_info,
4250 &sandybridge_cursor_srwm_info,
4251 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004252 return;
4253
4254 I915_WRITE(WM3_LP_ILK,
4255 WM3_LP_EN |
4256 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4257 (fbc_wm << WM1_LP_FBC_SHIFT) |
4258 (plane_wm << WM1_LP_SR_SHIFT) |
4259 cursor_wm);
4260}
4261
Shaohua Li7662c8b2009-06-26 11:23:55 +08004262/**
4263 * intel_update_watermarks - update FIFO watermark values based on current modes
4264 *
4265 * Calculate watermark values for the various WM regs based on current mode
4266 * and plane configuration.
4267 *
4268 * There are several cases to deal with here:
4269 * - normal (i.e. non-self-refresh)
4270 * - self-refresh (SR) mode
4271 * - lines are large relative to FIFO size (buffer can hold up to 2)
4272 * - lines are small relative to FIFO size (buffer can hold more than 2
4273 * lines), so need to account for TLB latency
4274 *
4275 * The normal calculation is:
4276 * watermark = dotclock * bytes per pixel * latency
4277 * where latency is platform & configuration dependent (we assume pessimal
4278 * values here).
4279 *
4280 * The SR calculation is:
4281 * watermark = (trunc(latency/line time)+1) * surface width *
4282 * bytes per pixel
4283 * where
4284 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08004285 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08004286 * and latency is assumed to be high, as above.
4287 *
4288 * The final value programmed to the register should always be rounded up,
4289 * and include an extra 2 entries to account for clock crossings.
4290 *
4291 * We don't use the sprite, so we can ignore that. And on Crestline we have
4292 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01004293 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004294static void intel_update_watermarks(struct drm_device *dev)
4295{
Jesse Barnese70236a2009-09-21 10:42:27 -07004296 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004297
Chris Wilsond2102462011-01-24 17:43:27 +00004298 if (dev_priv->display.update_wm)
4299 dev_priv->display.update_wm(dev);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004300}
4301
Chris Wilsona7615032011-01-12 17:04:08 +00004302static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4303{
4304 return dev_priv->lvds_use_ssc && i915_panel_use_ssc;
4305}
4306
Eric Anholtf564048e2011-03-30 13:01:02 -07004307static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4308 struct drm_display_mode *mode,
4309 struct drm_display_mode *adjusted_mode,
4310 int x, int y,
4311 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004312{
4313 struct drm_device *dev = crtc->dev;
4314 struct drm_i915_private *dev_priv = dev->dev_private;
4315 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4316 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004317 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004318 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004319 intel_clock_t clock, reduced_clock;
Chris Wilson5eddb702010-09-11 13:48:45 +01004320 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Jesse Barnes652c3932009-08-17 13:31:43 -07004321 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004322 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004323 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01004324 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004325 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004326 int ret;
Eric Anholtfae14982011-03-30 13:01:09 -07004327 u32 temp;
Bryan Freedaa9b5002011-01-12 13:43:19 -08004328 u32 lvds_sync = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004329
Chris Wilson5eddb702010-09-11 13:48:45 +01004330 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4331 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004332 continue;
4333
Chris Wilson5eddb702010-09-11 13:48:45 +01004334 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004335 case INTEL_OUTPUT_LVDS:
4336 is_lvds = true;
4337 break;
4338 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004339 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004340 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004341 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004342 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004343 break;
4344 case INTEL_OUTPUT_DVO:
4345 is_dvo = true;
4346 break;
4347 case INTEL_OUTPUT_TVOUT:
4348 is_tv = true;
4349 break;
4350 case INTEL_OUTPUT_ANALOG:
4351 is_crt = true;
4352 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004353 case INTEL_OUTPUT_DISPLAYPORT:
4354 is_dp = true;
4355 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004356 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004357
Eric Anholtc751ce42010-03-25 11:48:48 -07004358 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004359 }
4360
Chris Wilsona7615032011-01-12 17:04:08 +00004361 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004362 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08004363 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004364 refclk / 1000);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004365 } else if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004366 refclk = 96000;
4367 } else {
4368 refclk = 48000;
4369 }
4370
Ma Lingd4906092009-03-18 20:13:27 +08004371 /*
4372 * Returns a set of divisors for the desired target clock with the given
4373 * refclk, or FALSE. The returned values represent the clock equation:
4374 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4375 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004376 limit = intel_limit(crtc, refclk);
Ma Lingd4906092009-03-18 20:13:27 +08004377 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004378 if (!ok) {
4379 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004380 return -EINVAL;
4381 }
4382
4383 /* Ensure that the cursor is valid for the new mode before changing... */
4384 intel_crtc_update_cursor(crtc, true);
4385
4386 if (is_lvds && dev_priv->lvds_downclock_avail) {
4387 has_reduced_clock = limit->find_pll(limit, crtc,
4388 dev_priv->lvds_downclock,
4389 refclk,
4390 &reduced_clock);
4391 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
4392 /*
4393 * If the different P is found, it means that we can't
4394 * switch the display clock by using the FP0/FP1.
4395 * In such case we will disable the LVDS downclock
4396 * feature.
4397 */
4398 DRM_DEBUG_KMS("Different P is found for "
4399 "LVDS clock/downclock\n");
4400 has_reduced_clock = 0;
4401 }
4402 }
4403 /* SDVO TV has fixed PLL values depend on its clock range,
4404 this mirrors vbios setting. */
4405 if (is_sdvo && is_tv) {
4406 if (adjusted_mode->clock >= 100000
4407 && adjusted_mode->clock < 140500) {
4408 clock.p1 = 2;
4409 clock.p2 = 10;
4410 clock.n = 3;
4411 clock.m1 = 16;
4412 clock.m2 = 8;
4413 } else if (adjusted_mode->clock >= 140500
4414 && adjusted_mode->clock <= 200000) {
4415 clock.p1 = 1;
4416 clock.p2 = 10;
4417 clock.n = 6;
4418 clock.m1 = 12;
4419 clock.m2 = 8;
4420 }
4421 }
4422
Eric Anholtf564048e2011-03-30 13:01:02 -07004423 if (IS_PINEVIEW(dev)) {
4424 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
4425 if (has_reduced_clock)
4426 fp2 = (1 << reduced_clock.n) << 16 |
4427 reduced_clock.m1 << 8 | reduced_clock.m2;
4428 } else {
4429 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
4430 if (has_reduced_clock)
4431 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4432 reduced_clock.m2;
4433 }
4434
Eric Anholt929c77f2011-03-30 13:01:04 -07004435 dpll = DPLL_VGA_MODE_DIS;
Eric Anholtf564048e2011-03-30 13:01:02 -07004436
4437 if (!IS_GEN2(dev)) {
4438 if (is_lvds)
4439 dpll |= DPLLB_MODE_LVDS;
4440 else
4441 dpll |= DPLLB_MODE_DAC_SERIAL;
4442 if (is_sdvo) {
4443 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4444 if (pixel_multiplier > 1) {
4445 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4446 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
Eric Anholtf564048e2011-03-30 13:01:02 -07004447 }
4448 dpll |= DPLL_DVO_HIGH_SPEED;
4449 }
Eric Anholt929c77f2011-03-30 13:01:04 -07004450 if (is_dp)
Eric Anholtf564048e2011-03-30 13:01:02 -07004451 dpll |= DPLL_DVO_HIGH_SPEED;
4452
4453 /* compute bitmask from p1 value */
4454 if (IS_PINEVIEW(dev))
4455 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4456 else {
4457 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholtf564048e2011-03-30 13:01:02 -07004458 if (IS_G4X(dev) && has_reduced_clock)
4459 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4460 }
4461 switch (clock.p2) {
4462 case 5:
4463 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4464 break;
4465 case 7:
4466 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4467 break;
4468 case 10:
4469 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4470 break;
4471 case 14:
4472 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4473 break;
4474 }
Eric Anholt929c77f2011-03-30 13:01:04 -07004475 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholtf564048e2011-03-30 13:01:02 -07004476 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4477 } else {
4478 if (is_lvds) {
4479 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4480 } else {
4481 if (clock.p1 == 2)
4482 dpll |= PLL_P1_DIVIDE_BY_TWO;
4483 else
4484 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4485 if (clock.p2 == 4)
4486 dpll |= PLL_P2_DIVIDE_BY_4;
4487 }
4488 }
4489
4490 if (is_sdvo && is_tv)
4491 dpll |= PLL_REF_INPUT_TVCLKINBC;
4492 else if (is_tv)
4493 /* XXX: just matching BIOS for now */
4494 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4495 dpll |= 3;
4496 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4497 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4498 else
4499 dpll |= PLL_REF_INPUT_DREFCLK;
4500
4501 /* setup pipeconf */
4502 pipeconf = I915_READ(PIPECONF(pipe));
4503
4504 /* Set up the display plane register */
4505 dspcntr = DISPPLANE_GAMMA_ENABLE;
4506
4507 /* Ironlake's plane is forced to pipe, bit 24 is to
4508 enable color space conversion */
Eric Anholt929c77f2011-03-30 13:01:04 -07004509 if (pipe == 0)
4510 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4511 else
4512 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07004513
4514 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4515 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4516 * core speed.
4517 *
4518 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4519 * pipe == 0 check?
4520 */
4521 if (mode->clock >
4522 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4523 pipeconf |= PIPECONF_DOUBLE_WIDE;
4524 else
4525 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4526 }
4527
Eric Anholt929c77f2011-03-30 13:01:04 -07004528 dpll |= DPLL_VCO_ENABLE;
Eric Anholtf564048e2011-03-30 13:01:02 -07004529
4530 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4531 drm_mode_debug_printmodeline(mode);
4532
Eric Anholtfae14982011-03-30 13:01:09 -07004533 I915_WRITE(FP0(pipe), fp);
4534 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Eric Anholtf564048e2011-03-30 13:01:02 -07004535
Eric Anholtfae14982011-03-30 13:01:09 -07004536 POSTING_READ(DPLL(pipe));
Eric Anholtc713bb02011-03-30 13:01:05 -07004537 udelay(150);
Eric Anholtf564048e2011-03-30 13:01:02 -07004538
Eric Anholtf564048e2011-03-30 13:01:02 -07004539 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4540 * This is an exception to the general rule that mode_set doesn't turn
4541 * things on.
4542 */
4543 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07004544 temp = I915_READ(LVDS);
Eric Anholtf564048e2011-03-30 13:01:02 -07004545 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
4546 if (pipe == 1) {
Eric Anholt929c77f2011-03-30 13:01:04 -07004547 temp |= LVDS_PIPEB_SELECT;
Eric Anholtf564048e2011-03-30 13:01:02 -07004548 } else {
Eric Anholt929c77f2011-03-30 13:01:04 -07004549 temp &= ~LVDS_PIPEB_SELECT;
Eric Anholtf564048e2011-03-30 13:01:02 -07004550 }
4551 /* set the corresponsding LVDS_BORDER bit */
4552 temp |= dev_priv->lvds_border_bits;
4553 /* Set the B0-B3 data pairs corresponding to whether we're going to
4554 * set the DPLLs for dual-channel mode or not.
4555 */
4556 if (clock.p2 == 7)
4557 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
4558 else
4559 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
4560
4561 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4562 * appropriately here, but we need to look more thoroughly into how
4563 * panels behave in the two modes.
4564 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004565 /* set the dithering flag on LVDS as needed */
4566 if (INTEL_INFO(dev)->gen >= 4) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004567 if (dev_priv->lvds_dither)
4568 temp |= LVDS_ENABLE_DITHER;
4569 else
4570 temp &= ~LVDS_ENABLE_DITHER;
4571 }
4572 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
4573 lvds_sync |= LVDS_HSYNC_POLARITY;
4574 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
4575 lvds_sync |= LVDS_VSYNC_POLARITY;
4576 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
4577 != lvds_sync) {
4578 char flags[2] = "-+";
4579 DRM_INFO("Changing LVDS panel from "
4580 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
4581 flags[!(temp & LVDS_HSYNC_POLARITY)],
4582 flags[!(temp & LVDS_VSYNC_POLARITY)],
4583 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
4584 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
4585 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
4586 temp |= lvds_sync;
4587 }
Eric Anholtfae14982011-03-30 13:01:09 -07004588 I915_WRITE(LVDS, temp);
Eric Anholtf564048e2011-03-30 13:01:02 -07004589 }
4590
Eric Anholt929c77f2011-03-30 13:01:04 -07004591 if (is_dp) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004592 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07004593 }
4594
Eric Anholtfae14982011-03-30 13:01:09 -07004595 I915_WRITE(DPLL(pipe), dpll);
Eric Anholtf564048e2011-03-30 13:01:02 -07004596
Eric Anholtc713bb02011-03-30 13:01:05 -07004597 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07004598 POSTING_READ(DPLL(pipe));
Eric Anholtc713bb02011-03-30 13:01:05 -07004599 udelay(150);
Eric Anholtf564048e2011-03-30 13:01:02 -07004600
Eric Anholtc713bb02011-03-30 13:01:05 -07004601 if (INTEL_INFO(dev)->gen >= 4) {
4602 temp = 0;
4603 if (is_sdvo) {
4604 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4605 if (temp > 1)
4606 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4607 else
4608 temp = 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07004609 }
Eric Anholtc713bb02011-03-30 13:01:05 -07004610 I915_WRITE(DPLL_MD(pipe), temp);
4611 } else {
4612 /* The pixel multiplier can only be updated once the
4613 * DPLL is enabled and the clocks are stable.
4614 *
4615 * So write it again.
4616 */
Eric Anholtfae14982011-03-30 13:01:09 -07004617 I915_WRITE(DPLL(pipe), dpll);
Eric Anholtf564048e2011-03-30 13:01:02 -07004618 }
4619
4620 intel_crtc->lowfreq_avail = false;
4621 if (is_lvds && has_reduced_clock && i915_powersave) {
Eric Anholtfae14982011-03-30 13:01:09 -07004622 I915_WRITE(FP1(pipe), fp2);
Eric Anholtf564048e2011-03-30 13:01:02 -07004623 intel_crtc->lowfreq_avail = true;
4624 if (HAS_PIPE_CXSR(dev)) {
4625 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4626 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4627 }
4628 } else {
Eric Anholtfae14982011-03-30 13:01:09 -07004629 I915_WRITE(FP1(pipe), fp);
Eric Anholtf564048e2011-03-30 13:01:02 -07004630 if (HAS_PIPE_CXSR(dev)) {
4631 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4632 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4633 }
4634 }
4635
4636 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4637 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4638 /* the chip adds 2 halflines automatically */
4639 adjusted_mode->crtc_vdisplay -= 1;
4640 adjusted_mode->crtc_vtotal -= 1;
4641 adjusted_mode->crtc_vblank_start -= 1;
4642 adjusted_mode->crtc_vblank_end -= 1;
4643 adjusted_mode->crtc_vsync_end -= 1;
4644 adjusted_mode->crtc_vsync_start -= 1;
4645 } else
4646 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4647
4648 I915_WRITE(HTOTAL(pipe),
4649 (adjusted_mode->crtc_hdisplay - 1) |
4650 ((adjusted_mode->crtc_htotal - 1) << 16));
4651 I915_WRITE(HBLANK(pipe),
4652 (adjusted_mode->crtc_hblank_start - 1) |
4653 ((adjusted_mode->crtc_hblank_end - 1) << 16));
4654 I915_WRITE(HSYNC(pipe),
4655 (adjusted_mode->crtc_hsync_start - 1) |
4656 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4657
4658 I915_WRITE(VTOTAL(pipe),
4659 (adjusted_mode->crtc_vdisplay - 1) |
4660 ((adjusted_mode->crtc_vtotal - 1) << 16));
4661 I915_WRITE(VBLANK(pipe),
4662 (adjusted_mode->crtc_vblank_start - 1) |
4663 ((adjusted_mode->crtc_vblank_end - 1) << 16));
4664 I915_WRITE(VSYNC(pipe),
4665 (adjusted_mode->crtc_vsync_start - 1) |
4666 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4667
4668 /* pipesrc and dspsize control the size that is scaled from,
4669 * which should always be the user's requested size.
4670 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004671 I915_WRITE(DSPSIZE(plane),
4672 ((mode->vdisplay - 1) << 16) |
4673 (mode->hdisplay - 1));
4674 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004675 I915_WRITE(PIPESRC(pipe),
4676 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4677
Eric Anholtf564048e2011-03-30 13:01:02 -07004678 I915_WRITE(PIPECONF(pipe), pipeconf);
4679 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004680 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07004681
4682 intel_wait_for_vblank(dev, pipe);
4683
Eric Anholtf564048e2011-03-30 13:01:02 -07004684 I915_WRITE(DSPCNTR(plane), dspcntr);
4685 POSTING_READ(DSPCNTR(plane));
Keith Packard284d9522011-06-06 17:12:49 -07004686 intel_enable_plane(dev_priv, plane, pipe);
Eric Anholtf564048e2011-03-30 13:01:02 -07004687
4688 ret = intel_pipe_set_base(crtc, x, y, old_fb);
4689
4690 intel_update_watermarks(dev);
4691
Eric Anholtf564048e2011-03-30 13:01:02 -07004692 return ret;
4693}
4694
4695static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
4696 struct drm_display_mode *mode,
4697 struct drm_display_mode *adjusted_mode,
4698 int x, int y,
4699 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004700{
4701 struct drm_device *dev = crtc->dev;
4702 struct drm_i915_private *dev_priv = dev->dev_private;
4703 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4704 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004705 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004706 int refclk, num_connectors = 0;
4707 intel_clock_t clock, reduced_clock;
4708 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Eric Anholta07d6782011-03-30 13:01:08 -07004709 bool ok, has_reduced_clock = false, is_sdvo = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004710 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
4711 struct intel_encoder *has_edp_encoder = NULL;
4712 struct drm_mode_config *mode_config = &dev->mode_config;
4713 struct intel_encoder *encoder;
4714 const intel_limit_t *limit;
4715 int ret;
4716 struct fdi_m_n m_n = {0};
Eric Anholtfae14982011-03-30 13:01:09 -07004717 u32 temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08004718 u32 lvds_sync = 0;
Eric Anholt8febb292011-03-30 13:01:07 -07004719 int target_clock, pixel_multiplier, lane, link_bw, bpp, factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08004720
Jesse Barnes79e53942008-11-07 14:24:08 -08004721 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4722 if (encoder->base.crtc != crtc)
4723 continue;
4724
4725 switch (encoder->type) {
4726 case INTEL_OUTPUT_LVDS:
4727 is_lvds = true;
4728 break;
4729 case INTEL_OUTPUT_SDVO:
4730 case INTEL_OUTPUT_HDMI:
4731 is_sdvo = true;
4732 if (encoder->needs_tv_clock)
4733 is_tv = true;
4734 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004735 case INTEL_OUTPUT_TVOUT:
4736 is_tv = true;
4737 break;
4738 case INTEL_OUTPUT_ANALOG:
4739 is_crt = true;
4740 break;
4741 case INTEL_OUTPUT_DISPLAYPORT:
4742 is_dp = true;
4743 break;
4744 case INTEL_OUTPUT_EDP:
4745 has_edp_encoder = encoder;
4746 break;
4747 }
4748
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004749 num_connectors++;
4750 }
4751
Jesse Barnes79e53942008-11-07 14:24:08 -08004752 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004753 refclk = dev_priv->lvds_ssc_freq * 1000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004754 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004755 refclk / 1000);
Eric Anholta07d6782011-03-30 13:01:08 -07004756 } else {
Jesse Barnes79e53942008-11-07 14:24:08 -08004757 refclk = 96000;
Eric Anholt8febb292011-03-30 13:01:07 -07004758 if (!has_edp_encoder ||
4759 intel_encoder_is_pch_edp(&has_edp_encoder->base))
Jesse Barnes79e53942008-11-07 14:24:08 -08004760 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08004761 }
4762
4763 /*
4764 * Returns a set of divisors for the desired target clock with the given
4765 * refclk, or FALSE. The returned values represent the clock equation:
4766 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4767 */
4768 limit = intel_limit(crtc, refclk);
4769 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
4770 if (!ok) {
4771 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08004772 return -EINVAL;
4773 }
4774
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004775 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004776 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004777
Zhao Yakuiddc90032010-01-06 22:05:56 +08004778 if (is_lvds && dev_priv->lvds_downclock_avail) {
4779 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01004780 dev_priv->lvds_downclock,
4781 refclk,
4782 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00004783 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
4784 /*
4785 * If the different P is found, it means that we can't
4786 * switch the display clock by using the FP0/FP1.
4787 * In such case we will disable the LVDS downclock
4788 * feature.
4789 */
4790 DRM_DEBUG_KMS("Different P is found for "
Chris Wilson5eddb702010-09-11 13:48:45 +01004791 "LVDS clock/downclock\n");
Zhao Yakui18f9ed12009-11-20 03:24:16 +00004792 has_reduced_clock = 0;
4793 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004794 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004795 /* SDVO TV has fixed PLL values depend on its clock range,
4796 this mirrors vbios setting. */
4797 if (is_sdvo && is_tv) {
4798 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01004799 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004800 clock.p1 = 2;
4801 clock.p2 = 10;
4802 clock.n = 3;
4803 clock.m1 = 16;
4804 clock.m2 = 8;
4805 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01004806 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004807 clock.p1 = 1;
4808 clock.p2 = 10;
4809 clock.n = 6;
4810 clock.m1 = 12;
4811 clock.m2 = 8;
4812 }
4813 }
4814
Zhenyu Wang2c072452009-06-05 15:38:42 +08004815 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07004816 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4817 lane = 0;
4818 /* CPU eDP doesn't require FDI link, so just set DP M/N
4819 according to current link config */
4820 if (has_edp_encoder &&
4821 !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
4822 target_clock = mode->clock;
4823 intel_edp_link_config(has_edp_encoder,
4824 &lane, &link_bw);
4825 } else {
4826 /* [e]DP over FDI requires target mode clock
4827 instead of link clock */
4828 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004829 target_clock = mode->clock;
Eric Anholt8febb292011-03-30 13:01:07 -07004830 else
4831 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01004832
Eric Anholt8febb292011-03-30 13:01:07 -07004833 /* FDI is a binary signal running at ~2.7GHz, encoding
4834 * each output octet as 10 bits. The actual frequency
4835 * is stored as a divider into a 100MHz clock, and the
4836 * mode pixel clock is stored in units of 1KHz.
4837 * Hence the bw of each lane in terms of the mode signal
4838 * is:
4839 */
4840 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004841 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004842
Eric Anholt8febb292011-03-30 13:01:07 -07004843 /* determine panel color depth */
4844 temp = I915_READ(PIPECONF(pipe));
4845 temp &= ~PIPE_BPC_MASK;
4846 if (is_lvds) {
4847 /* the BPC will be 6 if it is 18-bit LVDS panel */
4848 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
4849 temp |= PIPE_8BPC;
4850 else
4851 temp |= PIPE_6BPC;
4852 } else if (has_edp_encoder) {
4853 switch (dev_priv->edp.bpp/3) {
4854 case 8:
4855 temp |= PIPE_8BPC;
4856 break;
4857 case 10:
4858 temp |= PIPE_10BPC;
4859 break;
4860 case 6:
4861 temp |= PIPE_6BPC;
4862 break;
4863 case 12:
4864 temp |= PIPE_12BPC;
4865 break;
4866 }
4867 } else
4868 temp |= PIPE_8BPC;
4869 I915_WRITE(PIPECONF(pipe), temp);
4870
4871 switch (temp & PIPE_BPC_MASK) {
4872 case PIPE_8BPC:
4873 bpp = 24;
4874 break;
4875 case PIPE_10BPC:
4876 bpp = 30;
4877 break;
4878 case PIPE_6BPC:
4879 bpp = 18;
4880 break;
4881 case PIPE_12BPC:
4882 bpp = 36;
4883 break;
4884 default:
4885 DRM_ERROR("unknown pipe bpc value\n");
4886 bpp = 24;
4887 }
4888
4889 if (!lane) {
4890 /*
4891 * Account for spread spectrum to avoid
4892 * oversubscribing the link. Max center spread
4893 * is 2.5%; use 5% for safety's sake.
4894 */
4895 u32 bps = target_clock * bpp * 21 / 20;
4896 lane = bps / (link_bw * 8) + 1;
4897 }
4898
4899 intel_crtc->fdi_lanes = lane;
4900
4901 if (pixel_multiplier > 1)
4902 link_bw *= pixel_multiplier;
4903 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
4904
Zhenyu Wangc038e512009-10-19 15:43:48 +08004905 /* Ironlake: try to setup display ref clock before DPLL
4906 * enabling. This is only under driver's control after
4907 * PCH B stepping, previous chipset stepping should be
4908 * ignoring this setting.
4909 */
Eric Anholt8febb292011-03-30 13:01:07 -07004910 temp = I915_READ(PCH_DREF_CONTROL);
4911 /* Always enable nonspread source */
4912 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
4913 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
4914 temp &= ~DREF_SSC_SOURCE_MASK;
4915 temp |= DREF_SSC_SOURCE_ENABLE;
4916 I915_WRITE(PCH_DREF_CONTROL, temp);
Chris Wilsonfc9a2222011-02-17 17:14:34 +00004917
Eric Anholt8febb292011-03-30 13:01:07 -07004918 POSTING_READ(PCH_DREF_CONTROL);
4919 udelay(200);
Chris Wilsonfc9a2222011-02-17 17:14:34 +00004920
Eric Anholt8febb292011-03-30 13:01:07 -07004921 if (has_edp_encoder) {
4922 if (intel_panel_use_ssc(dev_priv)) {
4923 temp |= DREF_SSC1_ENABLE;
Chris Wilsonfc9a2222011-02-17 17:14:34 +00004924 I915_WRITE(PCH_DREF_CONTROL, temp);
Eric Anholt8febb292011-03-30 13:01:07 -07004925
Chris Wilsonfc9a2222011-02-17 17:14:34 +00004926 POSTING_READ(PCH_DREF_CONTROL);
4927 udelay(200);
4928 }
Eric Anholt8febb292011-03-30 13:01:07 -07004929 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4930
4931 /* Enable CPU source on CPU attached eDP */
4932 if (!intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
4933 if (intel_panel_use_ssc(dev_priv))
4934 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
4935 else
4936 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
4937 } else {
4938 /* Enable SSC on PCH eDP if needed */
4939 if (intel_panel_use_ssc(dev_priv)) {
4940 DRM_ERROR("enabling SSC on PCH\n");
4941 temp |= DREF_SUPERSPREAD_SOURCE_ENABLE;
4942 }
4943 }
4944 I915_WRITE(PCH_DREF_CONTROL, temp);
4945 POSTING_READ(PCH_DREF_CONTROL);
4946 udelay(200);
Chris Wilsonfc9a2222011-02-17 17:14:34 +00004947 }
Zhenyu Wangc038e512009-10-19 15:43:48 +08004948
Eric Anholta07d6782011-03-30 13:01:08 -07004949 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
4950 if (has_reduced_clock)
4951 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4952 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08004953
Chris Wilsonc1858122010-12-03 21:35:48 +00004954 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07004955 factor = 21;
4956 if (is_lvds) {
4957 if ((intel_panel_use_ssc(dev_priv) &&
4958 dev_priv->lvds_ssc_freq == 100) ||
4959 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
4960 factor = 25;
4961 } else if (is_sdvo && is_tv)
4962 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00004963
Eric Anholt8febb292011-03-30 13:01:07 -07004964 if (clock.m1 < factor * clock.n)
4965 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00004966
Chris Wilson5eddb702010-09-11 13:48:45 +01004967 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004968
Eric Anholta07d6782011-03-30 13:01:08 -07004969 if (is_lvds)
4970 dpll |= DPLLB_MODE_LVDS;
4971 else
4972 dpll |= DPLLB_MODE_DAC_SERIAL;
4973 if (is_sdvo) {
4974 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4975 if (pixel_multiplier > 1) {
4976 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08004977 }
Eric Anholta07d6782011-03-30 13:01:08 -07004978 dpll |= DPLL_DVO_HIGH_SPEED;
4979 }
4980 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
4981 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08004982
Eric Anholta07d6782011-03-30 13:01:08 -07004983 /* compute bitmask from p1 value */
4984 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4985 /* also FPA1 */
4986 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4987
4988 switch (clock.p2) {
4989 case 5:
4990 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4991 break;
4992 case 7:
4993 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4994 break;
4995 case 10:
4996 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4997 break;
4998 case 14:
4999 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5000 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005001 }
5002
5003 if (is_sdvo && is_tv)
5004 dpll |= PLL_REF_INPUT_TVCLKINBC;
5005 else if (is_tv)
5006 /* XXX: just matching BIOS for now */
5007 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5008 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005009 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Jesse Barnes79e53942008-11-07 14:24:08 -08005010 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5011 else
5012 dpll |= PLL_REF_INPUT_DREFCLK;
5013
5014 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01005015 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005016
5017 /* Set up the display plane register */
5018 dspcntr = DISPPLANE_GAMMA_ENABLE;
5019
Zhao Yakui28c97732009-10-09 11:39:41 +08005020 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08005021 drm_mode_debug_printmodeline(mode);
5022
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005023 /* PCH eDP needs FDI, but CPU eDP does not */
5024 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Eric Anholtfae14982011-03-30 13:01:09 -07005025 I915_WRITE(PCH_FP0(pipe), fp);
5026 I915_WRITE(PCH_DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01005027
Eric Anholtfae14982011-03-30 13:01:09 -07005028 POSTING_READ(PCH_DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005029 udelay(150);
5030 }
5031
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005032 /* enable transcoder DPLL */
5033 if (HAS_PCH_CPT(dev)) {
5034 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005035 switch (pipe) {
5036 case 0:
Chris Wilson5eddb702010-09-11 13:48:45 +01005037 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005038 break;
5039 case 1:
Chris Wilson5eddb702010-09-11 13:48:45 +01005040 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005041 break;
5042 case 2:
5043 /* FIXME: manage transcoder PLLs? */
5044 temp |= TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL;
5045 break;
5046 default:
5047 BUG();
5048 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005049 I915_WRITE(PCH_DPLL_SEL, temp);
Chris Wilson5eddb702010-09-11 13:48:45 +01005050
5051 POSTING_READ(PCH_DPLL_SEL);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005052 udelay(150);
5053 }
5054
Jesse Barnes79e53942008-11-07 14:24:08 -08005055 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5056 * This is an exception to the general rule that mode_set doesn't turn
5057 * things on.
5058 */
5059 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005060 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01005061 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005062 if (pipe == 1) {
5063 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01005064 temp |= PORT_TRANS_B_SEL_CPT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005065 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005066 temp |= LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005067 } else {
5068 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01005069 temp &= ~PORT_TRANS_SEL_MASK;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005070 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005071 temp &= ~LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005072 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08005073 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01005074 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08005075 /* Set the B0-B3 data pairs corresponding to whether we're going to
5076 * set the DPLLs for dual-channel mode or not.
5077 */
5078 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01005079 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08005080 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005081 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08005082
5083 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5084 * appropriately here, but we need to look more thoroughly into how
5085 * panels behave in the two modes.
5086 */
Bryan Freedaa9b5002011-01-12 13:43:19 -08005087 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5088 lvds_sync |= LVDS_HSYNC_POLARITY;
5089 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5090 lvds_sync |= LVDS_VSYNC_POLARITY;
5091 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
5092 != lvds_sync) {
5093 char flags[2] = "-+";
5094 DRM_INFO("Changing LVDS panel from "
5095 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5096 flags[!(temp & LVDS_HSYNC_POLARITY)],
5097 flags[!(temp & LVDS_VSYNC_POLARITY)],
5098 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5099 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5100 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5101 temp |= lvds_sync;
5102 }
Eric Anholtfae14982011-03-30 13:01:09 -07005103 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005104 }
Jesse Barnes434ed092010-09-07 14:48:06 -07005105
5106 /* set the dithering flag and clear for anything other than a panel. */
Eric Anholt8febb292011-03-30 13:01:07 -07005107 pipeconf &= ~PIPECONF_DITHER_EN;
5108 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
5109 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
5110 pipeconf |= PIPECONF_DITHER_EN;
5111 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
Jesse Barnes434ed092010-09-07 14:48:06 -07005112 }
5113
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005114 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005115 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07005116 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005117 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005118 I915_WRITE(TRANSDATA_M1(pipe), 0);
5119 I915_WRITE(TRANSDATA_N1(pipe), 0);
5120 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5121 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005122 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005123
Eric Anholt8febb292011-03-30 13:01:07 -07005124 if (!has_edp_encoder ||
5125 intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Eric Anholtfae14982011-03-30 13:01:09 -07005126 I915_WRITE(PCH_DPLL(pipe), dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005127
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005128 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07005129 POSTING_READ(PCH_DPLL(pipe));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005130 udelay(150);
5131
Eric Anholt8febb292011-03-30 13:01:07 -07005132 /* The pixel multiplier can only be updated once the
5133 * DPLL is enabled and the clocks are stable.
5134 *
5135 * So write it again.
5136 */
Eric Anholtfae14982011-03-30 13:01:09 -07005137 I915_WRITE(PCH_DPLL(pipe), dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005138 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005139
Chris Wilson5eddb702010-09-11 13:48:45 +01005140 intel_crtc->lowfreq_avail = false;
Jesse Barnes652c3932009-08-17 13:31:43 -07005141 if (is_lvds && has_reduced_clock && i915_powersave) {
Eric Anholtfae14982011-03-30 13:01:09 -07005142 I915_WRITE(PCH_FP1(pipe), fp2);
Jesse Barnes652c3932009-08-17 13:31:43 -07005143 intel_crtc->lowfreq_avail = true;
5144 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005145 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005146 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5147 }
5148 } else {
Eric Anholtfae14982011-03-30 13:01:09 -07005149 I915_WRITE(PCH_FP1(pipe), fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005150 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005151 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005152 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5153 }
5154 }
5155
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005156 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5157 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5158 /* the chip adds 2 halflines automatically */
5159 adjusted_mode->crtc_vdisplay -= 1;
5160 adjusted_mode->crtc_vtotal -= 1;
5161 adjusted_mode->crtc_vblank_start -= 1;
5162 adjusted_mode->crtc_vblank_end -= 1;
5163 adjusted_mode->crtc_vsync_end -= 1;
5164 adjusted_mode->crtc_vsync_start -= 1;
5165 } else
5166 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
5167
Chris Wilson5eddb702010-09-11 13:48:45 +01005168 I915_WRITE(HTOTAL(pipe),
5169 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005170 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005171 I915_WRITE(HBLANK(pipe),
5172 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005173 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005174 I915_WRITE(HSYNC(pipe),
5175 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005176 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005177
5178 I915_WRITE(VTOTAL(pipe),
5179 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005180 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005181 I915_WRITE(VBLANK(pipe),
5182 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005183 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005184 I915_WRITE(VSYNC(pipe),
5185 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005186 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005187
Eric Anholt8febb292011-03-30 13:01:07 -07005188 /* pipesrc controls the size that is scaled from, which should
5189 * always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08005190 */
Chris Wilson5eddb702010-09-11 13:48:45 +01005191 I915_WRITE(PIPESRC(pipe),
5192 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08005193
Eric Anholt8febb292011-03-30 13:01:07 -07005194 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
5195 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
5196 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
5197 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005198
Eric Anholt8febb292011-03-30 13:01:07 -07005199 if (has_edp_encoder &&
5200 !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5201 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005202 }
5203
Chris Wilson5eddb702010-09-11 13:48:45 +01005204 I915_WRITE(PIPECONF(pipe), pipeconf);
5205 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005206
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005207 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005208
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01005209 if (IS_GEN5(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08005210 /* enable address swizzle for tiling buffer */
5211 temp = I915_READ(DISP_ARB_CTL);
5212 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
5213 }
5214
Chris Wilson5eddb702010-09-11 13:48:45 +01005215 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005216 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005217
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005218 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005219
5220 intel_update_watermarks(dev);
5221
Chris Wilson1f803ee2009-06-06 09:45:59 +01005222 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005223}
5224
Eric Anholtf564048e2011-03-30 13:01:02 -07005225static int intel_crtc_mode_set(struct drm_crtc *crtc,
5226 struct drm_display_mode *mode,
5227 struct drm_display_mode *adjusted_mode,
5228 int x, int y,
5229 struct drm_framebuffer *old_fb)
5230{
5231 struct drm_device *dev = crtc->dev;
5232 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07005233 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5234 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005235 int ret;
5236
Eric Anholt0b701d22011-03-30 13:01:03 -07005237 drm_vblank_pre_modeset(dev, pipe);
5238
Eric Anholtf564048e2011-03-30 13:01:02 -07005239 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
5240 x, y, old_fb);
5241
Jesse Barnes79e53942008-11-07 14:24:08 -08005242 drm_vblank_post_modeset(dev, pipe);
5243
5244 return ret;
5245}
5246
5247/** Loads the palette/gamma unit for the CRTC with the prepared values */
5248void intel_crtc_load_lut(struct drm_crtc *crtc)
5249{
5250 struct drm_device *dev = crtc->dev;
5251 struct drm_i915_private *dev_priv = dev->dev_private;
5252 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005253 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005254 int i;
5255
5256 /* The clocks have to be on to load the palette. */
5257 if (!crtc->enabled)
5258 return;
5259
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005260 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07005261 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005262 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005263
Jesse Barnes79e53942008-11-07 14:24:08 -08005264 for (i = 0; i < 256; i++) {
5265 I915_WRITE(palreg + 4 * i,
5266 (intel_crtc->lut_r[i] << 16) |
5267 (intel_crtc->lut_g[i] << 8) |
5268 intel_crtc->lut_b[i]);
5269 }
5270}
5271
Chris Wilson560b85b2010-08-07 11:01:38 +01005272static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
5273{
5274 struct drm_device *dev = crtc->dev;
5275 struct drm_i915_private *dev_priv = dev->dev_private;
5276 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5277 bool visible = base != 0;
5278 u32 cntl;
5279
5280 if (intel_crtc->cursor_visible == visible)
5281 return;
5282
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005283 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01005284 if (visible) {
5285 /* On these chipsets we can only modify the base whilst
5286 * the cursor is disabled.
5287 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005288 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005289
5290 cntl &= ~(CURSOR_FORMAT_MASK);
5291 /* XXX width must be 64, stride 256 => 0x00 << 28 */
5292 cntl |= CURSOR_ENABLE |
5293 CURSOR_GAMMA_ENABLE |
5294 CURSOR_FORMAT_ARGB;
5295 } else
5296 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005297 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005298
5299 intel_crtc->cursor_visible = visible;
5300}
5301
5302static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
5303{
5304 struct drm_device *dev = crtc->dev;
5305 struct drm_i915_private *dev_priv = dev->dev_private;
5306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5307 int pipe = intel_crtc->pipe;
5308 bool visible = base != 0;
5309
5310 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08005311 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01005312 if (base) {
5313 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
5314 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5315 cntl |= pipe << 28; /* Connect to correct pipe */
5316 } else {
5317 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5318 cntl |= CURSOR_MODE_DISABLE;
5319 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005320 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005321
5322 intel_crtc->cursor_visible = visible;
5323 }
5324 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005325 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005326}
5327
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005328/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005329static void intel_crtc_update_cursor(struct drm_crtc *crtc,
5330 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005331{
5332 struct drm_device *dev = crtc->dev;
5333 struct drm_i915_private *dev_priv = dev->dev_private;
5334 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5335 int pipe = intel_crtc->pipe;
5336 int x = intel_crtc->cursor_x;
5337 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01005338 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005339 bool visible;
5340
5341 pos = 0;
5342
Chris Wilson6b383a72010-09-13 13:54:26 +01005343 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005344 base = intel_crtc->cursor_addr;
5345 if (x > (int) crtc->fb->width)
5346 base = 0;
5347
5348 if (y > (int) crtc->fb->height)
5349 base = 0;
5350 } else
5351 base = 0;
5352
5353 if (x < 0) {
5354 if (x + intel_crtc->cursor_width < 0)
5355 base = 0;
5356
5357 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
5358 x = -x;
5359 }
5360 pos |= x << CURSOR_X_SHIFT;
5361
5362 if (y < 0) {
5363 if (y + intel_crtc->cursor_height < 0)
5364 base = 0;
5365
5366 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
5367 y = -y;
5368 }
5369 pos |= y << CURSOR_Y_SHIFT;
5370
5371 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01005372 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005373 return;
5374
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005375 I915_WRITE(CURPOS(pipe), pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01005376 if (IS_845G(dev) || IS_I865G(dev))
5377 i845_update_cursor(crtc, base);
5378 else
5379 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005380
5381 if (visible)
5382 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
5383}
5384
Jesse Barnes79e53942008-11-07 14:24:08 -08005385static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00005386 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08005387 uint32_t handle,
5388 uint32_t width, uint32_t height)
5389{
5390 struct drm_device *dev = crtc->dev;
5391 struct drm_i915_private *dev_priv = dev->dev_private;
5392 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00005393 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005394 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005395 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005396
Zhao Yakui28c97732009-10-09 11:39:41 +08005397 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08005398
5399 /* if we want to turn off the cursor ignore width and height */
5400 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005401 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005402 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00005403 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10005404 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005405 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08005406 }
5407
5408 /* Currently we only support 64x64 cursors */
5409 if (width != 64 || height != 64) {
5410 DRM_ERROR("we currently only support 64x64 cursors\n");
5411 return -EINVAL;
5412 }
5413
Chris Wilson05394f32010-11-08 19:18:58 +00005414 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00005415 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08005416 return -ENOENT;
5417
Chris Wilson05394f32010-11-08 19:18:58 +00005418 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005419 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10005420 ret = -ENOMEM;
5421 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08005422 }
5423
Dave Airlie71acb5e2008-12-30 20:31:46 +10005424 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005425 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005426 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00005427 if (obj->tiling_mode) {
5428 DRM_ERROR("cursor cannot be tiled\n");
5429 ret = -EINVAL;
5430 goto fail_locked;
5431 }
5432
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005433 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01005434 if (ret) {
5435 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005436 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005437 }
5438
Chris Wilsond9e86c02010-11-10 16:40:20 +00005439 ret = i915_gem_object_put_fence(obj);
5440 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005441 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00005442 goto fail_unpin;
5443 }
5444
Chris Wilson05394f32010-11-08 19:18:58 +00005445 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005446 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005447 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00005448 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005449 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
5450 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005451 if (ret) {
5452 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005453 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005454 }
Chris Wilson05394f32010-11-08 19:18:58 +00005455 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005456 }
5457
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005458 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04005459 I915_WRITE(CURSIZE, (height << 12) | width);
5460
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005461 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005462 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005463 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00005464 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10005465 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
5466 } else
5467 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00005468 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005469 }
Jesse Barnes80824002009-09-10 15:28:06 -07005470
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005471 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005472
5473 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00005474 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005475 intel_crtc->cursor_width = width;
5476 intel_crtc->cursor_height = height;
5477
Chris Wilson6b383a72010-09-13 13:54:26 +01005478 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005479
Jesse Barnes79e53942008-11-07 14:24:08 -08005480 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005481fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00005482 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005483fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10005484 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005485fail:
Chris Wilson05394f32010-11-08 19:18:58 +00005486 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10005487 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005488}
5489
5490static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
5491{
Jesse Barnes79e53942008-11-07 14:24:08 -08005492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005493
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005494 intel_crtc->cursor_x = x;
5495 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07005496
Chris Wilson6b383a72010-09-13 13:54:26 +01005497 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08005498
5499 return 0;
5500}
5501
5502/** Sets the color ramps on behalf of RandR */
5503void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
5504 u16 blue, int regno)
5505{
5506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5507
5508 intel_crtc->lut_r[regno] = red >> 8;
5509 intel_crtc->lut_g[regno] = green >> 8;
5510 intel_crtc->lut_b[regno] = blue >> 8;
5511}
5512
Dave Airlieb8c00ac2009-10-06 13:54:01 +10005513void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
5514 u16 *blue, int regno)
5515{
5516 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5517
5518 *red = intel_crtc->lut_r[regno] << 8;
5519 *green = intel_crtc->lut_g[regno] << 8;
5520 *blue = intel_crtc->lut_b[regno] << 8;
5521}
5522
Jesse Barnes79e53942008-11-07 14:24:08 -08005523static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01005524 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08005525{
James Simmons72034252010-08-03 01:33:19 +01005526 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08005527 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005528
James Simmons72034252010-08-03 01:33:19 +01005529 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005530 intel_crtc->lut_r[i] = red[i] >> 8;
5531 intel_crtc->lut_g[i] = green[i] >> 8;
5532 intel_crtc->lut_b[i] = blue[i] >> 8;
5533 }
5534
5535 intel_crtc_load_lut(crtc);
5536}
5537
5538/**
5539 * Get a pipe with a simple mode set on it for doing load-based monitor
5540 * detection.
5541 *
5542 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07005543 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08005544 *
Eric Anholtc751ce42010-03-25 11:48:48 -07005545 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08005546 * configured for it. In the future, it could choose to temporarily disable
5547 * some outputs to free up a pipe for its use.
5548 *
5549 * \return crtc, or NULL if no pipes are available.
5550 */
5551
5552/* VESA 640x480x72Hz mode to set on the pipe */
5553static struct drm_display_mode load_detect_mode = {
5554 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
5555 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
5556};
5557
Chris Wilsond2dff872011-04-19 08:36:26 +01005558static struct drm_framebuffer *
5559intel_framebuffer_create(struct drm_device *dev,
5560 struct drm_mode_fb_cmd *mode_cmd,
5561 struct drm_i915_gem_object *obj)
5562{
5563 struct intel_framebuffer *intel_fb;
5564 int ret;
5565
5566 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5567 if (!intel_fb) {
5568 drm_gem_object_unreference_unlocked(&obj->base);
5569 return ERR_PTR(-ENOMEM);
5570 }
5571
5572 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
5573 if (ret) {
5574 drm_gem_object_unreference_unlocked(&obj->base);
5575 kfree(intel_fb);
5576 return ERR_PTR(ret);
5577 }
5578
5579 return &intel_fb->base;
5580}
5581
5582static u32
5583intel_framebuffer_pitch_for_width(int width, int bpp)
5584{
5585 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
5586 return ALIGN(pitch, 64);
5587}
5588
5589static u32
5590intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
5591{
5592 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
5593 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
5594}
5595
5596static struct drm_framebuffer *
5597intel_framebuffer_create_for_mode(struct drm_device *dev,
5598 struct drm_display_mode *mode,
5599 int depth, int bpp)
5600{
5601 struct drm_i915_gem_object *obj;
5602 struct drm_mode_fb_cmd mode_cmd;
5603
5604 obj = i915_gem_alloc_object(dev,
5605 intel_framebuffer_size_for_mode(mode, bpp));
5606 if (obj == NULL)
5607 return ERR_PTR(-ENOMEM);
5608
5609 mode_cmd.width = mode->hdisplay;
5610 mode_cmd.height = mode->vdisplay;
5611 mode_cmd.depth = depth;
5612 mode_cmd.bpp = bpp;
5613 mode_cmd.pitch = intel_framebuffer_pitch_for_width(mode_cmd.width, bpp);
5614
5615 return intel_framebuffer_create(dev, &mode_cmd, obj);
5616}
5617
5618static struct drm_framebuffer *
5619mode_fits_in_fbdev(struct drm_device *dev,
5620 struct drm_display_mode *mode)
5621{
5622 struct drm_i915_private *dev_priv = dev->dev_private;
5623 struct drm_i915_gem_object *obj;
5624 struct drm_framebuffer *fb;
5625
5626 if (dev_priv->fbdev == NULL)
5627 return NULL;
5628
5629 obj = dev_priv->fbdev->ifb.obj;
5630 if (obj == NULL)
5631 return NULL;
5632
5633 fb = &dev_priv->fbdev->ifb.base;
5634 if (fb->pitch < intel_framebuffer_pitch_for_width(mode->hdisplay,
5635 fb->bits_per_pixel))
5636 return NULL;
5637
5638 if (obj->base.size < mode->vdisplay * fb->pitch)
5639 return NULL;
5640
5641 return fb;
5642}
5643
Chris Wilson71731882011-04-19 23:10:58 +01005644bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
5645 struct drm_connector *connector,
5646 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01005647 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005648{
5649 struct intel_crtc *intel_crtc;
5650 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005651 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005652 struct drm_crtc *crtc = NULL;
5653 struct drm_device *dev = encoder->dev;
Chris Wilsond2dff872011-04-19 08:36:26 +01005654 struct drm_framebuffer *old_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005655 int i = -1;
5656
Chris Wilsond2dff872011-04-19 08:36:26 +01005657 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5658 connector->base.id, drm_get_connector_name(connector),
5659 encoder->base.id, drm_get_encoder_name(encoder));
5660
Jesse Barnes79e53942008-11-07 14:24:08 -08005661 /*
5662 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01005663 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005664 * - if the connector already has an assigned crtc, use it (but make
5665 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01005666 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005667 * - try to find the first unused crtc that can drive this connector,
5668 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08005669 */
5670
5671 /* See if we already have a CRTC for this connector */
5672 if (encoder->crtc) {
5673 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01005674
Jesse Barnes79e53942008-11-07 14:24:08 -08005675 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01005676 old->dpms_mode = intel_crtc->dpms_mode;
5677 old->load_detect_temp = false;
5678
5679 /* Make sure the crtc and connector are running */
Jesse Barnes79e53942008-11-07 14:24:08 -08005680 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
Chris Wilson64927112011-04-20 07:25:26 +01005681 struct drm_encoder_helper_funcs *encoder_funcs;
5682 struct drm_crtc_helper_funcs *crtc_funcs;
5683
Jesse Barnes79e53942008-11-07 14:24:08 -08005684 crtc_funcs = crtc->helper_private;
5685 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
Chris Wilson64927112011-04-20 07:25:26 +01005686
5687 encoder_funcs = encoder->helper_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005688 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
5689 }
Chris Wilson8261b192011-04-19 23:18:09 +01005690
Chris Wilson71731882011-04-19 23:10:58 +01005691 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005692 }
5693
5694 /* Find an unused one (if possible) */
5695 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
5696 i++;
5697 if (!(encoder->possible_crtcs & (1 << i)))
5698 continue;
5699 if (!possible_crtc->enabled) {
5700 crtc = possible_crtc;
5701 break;
5702 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005703 }
5704
5705 /*
5706 * If we didn't find an unused CRTC, don't use any.
5707 */
5708 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01005709 DRM_DEBUG_KMS("no pipe available for load-detect\n");
5710 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005711 }
5712
5713 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005714 connector->encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005715
5716 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01005717 old->dpms_mode = intel_crtc->dpms_mode;
5718 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01005719 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005720
Chris Wilson64927112011-04-20 07:25:26 +01005721 if (!mode)
5722 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08005723
Chris Wilsond2dff872011-04-19 08:36:26 +01005724 old_fb = crtc->fb;
5725
5726 /* We need a framebuffer large enough to accommodate all accesses
5727 * that the plane may generate whilst we perform load detection.
5728 * We can not rely on the fbcon either being present (we get called
5729 * during its initialisation to detect all boot displays, or it may
5730 * not even exist) or that it is large enough to satisfy the
5731 * requested mode.
5732 */
5733 crtc->fb = mode_fits_in_fbdev(dev, mode);
5734 if (crtc->fb == NULL) {
5735 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
5736 crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
5737 old->release_fb = crtc->fb;
5738 } else
5739 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
5740 if (IS_ERR(crtc->fb)) {
5741 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
5742 crtc->fb = old_fb;
5743 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005744 }
Chris Wilsond2dff872011-04-19 08:36:26 +01005745
5746 if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01005747 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01005748 if (old->release_fb)
5749 old->release_fb->funcs->destroy(old->release_fb);
5750 crtc->fb = old_fb;
Chris Wilson64927112011-04-20 07:25:26 +01005751 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005752 }
Chris Wilson71731882011-04-19 23:10:58 +01005753
Jesse Barnes79e53942008-11-07 14:24:08 -08005754 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005755 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005756
Chris Wilson71731882011-04-19 23:10:58 +01005757 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005758}
5759
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005760void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
Chris Wilson8261b192011-04-19 23:18:09 +01005761 struct drm_connector *connector,
5762 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005763{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005764 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005765 struct drm_device *dev = encoder->dev;
5766 struct drm_crtc *crtc = encoder->crtc;
5767 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5768 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
5769
Chris Wilsond2dff872011-04-19 08:36:26 +01005770 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5771 connector->base.id, drm_get_connector_name(connector),
5772 encoder->base.id, drm_get_encoder_name(encoder));
5773
Chris Wilson8261b192011-04-19 23:18:09 +01005774 if (old->load_detect_temp) {
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005775 connector->encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005776 drm_helper_disable_unused_functions(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01005777
5778 if (old->release_fb)
5779 old->release_fb->funcs->destroy(old->release_fb);
5780
Chris Wilson0622a532011-04-21 09:32:11 +01005781 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08005782 }
5783
Eric Anholtc751ce42010-03-25 11:48:48 -07005784 /* Switch crtc and encoder back off if necessary */
Chris Wilson0622a532011-04-21 09:32:11 +01005785 if (old->dpms_mode != DRM_MODE_DPMS_ON) {
5786 encoder_funcs->dpms(encoder, old->dpms_mode);
Chris Wilson8261b192011-04-19 23:18:09 +01005787 crtc_funcs->dpms(crtc, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08005788 }
5789}
5790
5791/* Returns the clock of the currently programmed mode of the given pipe. */
5792static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
5793{
5794 struct drm_i915_private *dev_priv = dev->dev_private;
5795 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5796 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08005797 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005798 u32 fp;
5799 intel_clock_t clock;
5800
5801 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01005802 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005803 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01005804 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005805
5806 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005807 if (IS_PINEVIEW(dev)) {
5808 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
5809 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08005810 } else {
5811 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
5812 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
5813 }
5814
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005815 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005816 if (IS_PINEVIEW(dev))
5817 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
5818 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08005819 else
5820 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08005821 DPLL_FPA01_P1_POST_DIV_SHIFT);
5822
5823 switch (dpll & DPLL_MODE_MASK) {
5824 case DPLLB_MODE_DAC_SERIAL:
5825 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
5826 5 : 10;
5827 break;
5828 case DPLLB_MODE_LVDS:
5829 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
5830 7 : 14;
5831 break;
5832 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08005833 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08005834 "mode\n", (int)(dpll & DPLL_MODE_MASK));
5835 return 0;
5836 }
5837
5838 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08005839 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005840 } else {
5841 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
5842
5843 if (is_lvds) {
5844 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
5845 DPLL_FPA01_P1_POST_DIV_SHIFT);
5846 clock.p2 = 14;
5847
5848 if ((dpll & PLL_REF_INPUT_MASK) ==
5849 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
5850 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08005851 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005852 } else
Shaohua Li21778322009-02-23 15:19:16 +08005853 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005854 } else {
5855 if (dpll & PLL_P1_DIVIDE_BY_TWO)
5856 clock.p1 = 2;
5857 else {
5858 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
5859 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
5860 }
5861 if (dpll & PLL_P2_DIVIDE_BY_4)
5862 clock.p2 = 4;
5863 else
5864 clock.p2 = 2;
5865
Shaohua Li21778322009-02-23 15:19:16 +08005866 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005867 }
5868 }
5869
5870 /* XXX: It would be nice to validate the clocks, but we can't reuse
5871 * i830PllIsValid() because it relies on the xf86_config connector
5872 * configuration being accurate, which it isn't necessarily.
5873 */
5874
5875 return clock.dot;
5876}
5877
5878/** Returns the currently programmed mode of the given pipe. */
5879struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
5880 struct drm_crtc *crtc)
5881{
Jesse Barnes548f2452011-02-17 10:40:53 -08005882 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005883 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5884 int pipe = intel_crtc->pipe;
5885 struct drm_display_mode *mode;
Jesse Barnes548f2452011-02-17 10:40:53 -08005886 int htot = I915_READ(HTOTAL(pipe));
5887 int hsync = I915_READ(HSYNC(pipe));
5888 int vtot = I915_READ(VTOTAL(pipe));
5889 int vsync = I915_READ(VSYNC(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005890
5891 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
5892 if (!mode)
5893 return NULL;
5894
5895 mode->clock = intel_crtc_clock_get(dev, crtc);
5896 mode->hdisplay = (htot & 0xffff) + 1;
5897 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
5898 mode->hsync_start = (hsync & 0xffff) + 1;
5899 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
5900 mode->vdisplay = (vtot & 0xffff) + 1;
5901 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
5902 mode->vsync_start = (vsync & 0xffff) + 1;
5903 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
5904
5905 drm_mode_set_name(mode);
5906 drm_mode_set_crtcinfo(mode, 0);
5907
5908 return mode;
5909}
5910
Jesse Barnes652c3932009-08-17 13:31:43 -07005911#define GPU_IDLE_TIMEOUT 500 /* ms */
5912
5913/* When this timer fires, we've been idle for awhile */
5914static void intel_gpu_idle_timer(unsigned long arg)
5915{
5916 struct drm_device *dev = (struct drm_device *)arg;
5917 drm_i915_private_t *dev_priv = dev->dev_private;
5918
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005919 if (!list_empty(&dev_priv->mm.active_list)) {
5920 /* Still processing requests, so just re-arm the timer. */
5921 mod_timer(&dev_priv->idle_timer, jiffies +
5922 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
5923 return;
5924 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005925
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005926 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005927 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005928}
5929
Jesse Barnes652c3932009-08-17 13:31:43 -07005930#define CRTC_IDLE_TIMEOUT 1000 /* ms */
5931
5932static void intel_crtc_idle_timer(unsigned long arg)
5933{
5934 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
5935 struct drm_crtc *crtc = &intel_crtc->base;
5936 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005937 struct intel_framebuffer *intel_fb;
5938
5939 intel_fb = to_intel_framebuffer(crtc->fb);
5940 if (intel_fb && intel_fb->obj->active) {
5941 /* The framebuffer is still being accessed by the GPU. */
5942 mod_timer(&intel_crtc->idle_timer, jiffies +
5943 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5944 return;
5945 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005946
Jesse Barnes652c3932009-08-17 13:31:43 -07005947 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005948 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005949}
5950
Daniel Vetter3dec0092010-08-20 21:40:52 +02005951static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07005952{
5953 struct drm_device *dev = crtc->dev;
5954 drm_i915_private_t *dev_priv = dev->dev_private;
5955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5956 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005957 int dpll_reg = DPLL(pipe);
5958 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07005959
Eric Anholtbad720f2009-10-22 16:11:14 -07005960 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005961 return;
5962
5963 if (!dev_priv->lvds_downclock_avail)
5964 return;
5965
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005966 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07005967 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08005968 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005969
5970 /* Unlock panel regs */
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005971 I915_WRITE(PP_CONTROL,
5972 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07005973
5974 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
5975 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005976 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005977
Jesse Barnes652c3932009-08-17 13:31:43 -07005978 dpll = I915_READ(dpll_reg);
5979 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08005980 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005981
5982 /* ...and lock them again */
5983 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5984 }
5985
5986 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02005987 mod_timer(&intel_crtc->idle_timer, jiffies +
5988 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07005989}
5990
5991static void intel_decrease_pllclock(struct drm_crtc *crtc)
5992{
5993 struct drm_device *dev = crtc->dev;
5994 drm_i915_private_t *dev_priv = dev->dev_private;
5995 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5996 int pipe = intel_crtc->pipe;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005997 int dpll_reg = DPLL(pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005998 int dpll = I915_READ(dpll_reg);
5999
Eric Anholtbad720f2009-10-22 16:11:14 -07006000 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006001 return;
6002
6003 if (!dev_priv->lvds_downclock_avail)
6004 return;
6005
6006 /*
6007 * Since this is called by a timer, we should never get here in
6008 * the manual case.
6009 */
6010 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006011 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006012
6013 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07006014 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
6015 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07006016
6017 dpll |= DISPLAY_RATE_SELECT_FPA1;
6018 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006019 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006020 dpll = I915_READ(dpll_reg);
6021 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006022 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006023
6024 /* ...and lock them again */
6025 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
6026 }
6027
6028}
6029
6030/**
6031 * intel_idle_update - adjust clocks for idleness
6032 * @work: work struct
6033 *
6034 * Either the GPU or display (or both) went idle. Check the busy status
6035 * here and adjust the CRTC and GPU clocks as necessary.
6036 */
6037static void intel_idle_update(struct work_struct *work)
6038{
6039 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
6040 idle_work);
6041 struct drm_device *dev = dev_priv->dev;
6042 struct drm_crtc *crtc;
6043 struct intel_crtc *intel_crtc;
6044
6045 if (!i915_powersave)
6046 return;
6047
6048 mutex_lock(&dev->struct_mutex);
6049
Jesse Barnes7648fa92010-05-20 14:28:11 -07006050 i915_update_gfx_val(dev_priv);
6051
Jesse Barnes652c3932009-08-17 13:31:43 -07006052 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6053 /* Skip inactive CRTCs */
6054 if (!crtc->fb)
6055 continue;
6056
6057 intel_crtc = to_intel_crtc(crtc);
6058 if (!intel_crtc->busy)
6059 intel_decrease_pllclock(crtc);
6060 }
6061
Li Peng45ac22c2010-06-12 23:38:35 +08006062
Jesse Barnes652c3932009-08-17 13:31:43 -07006063 mutex_unlock(&dev->struct_mutex);
6064}
6065
6066/**
6067 * intel_mark_busy - mark the GPU and possibly the display busy
6068 * @dev: drm device
6069 * @obj: object we're operating on
6070 *
6071 * Callers can use this function to indicate that the GPU is busy processing
6072 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
6073 * buffer), we'll also mark the display as busy, so we know to increase its
6074 * clock frequency.
6075 */
Chris Wilson05394f32010-11-08 19:18:58 +00006076void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07006077{
6078 drm_i915_private_t *dev_priv = dev->dev_private;
6079 struct drm_crtc *crtc = NULL;
6080 struct intel_framebuffer *intel_fb;
6081 struct intel_crtc *intel_crtc;
6082
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08006083 if (!drm_core_check_feature(dev, DRIVER_MODESET))
6084 return;
6085
Alexander Lam18b21902011-01-03 13:28:56 -05006086 if (!dev_priv->busy)
Chris Wilson28cf7982009-11-30 01:08:56 +00006087 dev_priv->busy = true;
Alexander Lam18b21902011-01-03 13:28:56 -05006088 else
Chris Wilson28cf7982009-11-30 01:08:56 +00006089 mod_timer(&dev_priv->idle_timer, jiffies +
6090 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07006091
6092 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6093 if (!crtc->fb)
6094 continue;
6095
6096 intel_crtc = to_intel_crtc(crtc);
6097 intel_fb = to_intel_framebuffer(crtc->fb);
6098 if (intel_fb->obj == obj) {
6099 if (!intel_crtc->busy) {
6100 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02006101 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006102 intel_crtc->busy = true;
6103 } else {
6104 /* Busy -> busy, put off timer */
6105 mod_timer(&intel_crtc->idle_timer, jiffies +
6106 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
6107 }
6108 }
6109 }
6110}
6111
Jesse Barnes79e53942008-11-07 14:24:08 -08006112static void intel_crtc_destroy(struct drm_crtc *crtc)
6113{
6114 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006115 struct drm_device *dev = crtc->dev;
6116 struct intel_unpin_work *work;
6117 unsigned long flags;
6118
6119 spin_lock_irqsave(&dev->event_lock, flags);
6120 work = intel_crtc->unpin_work;
6121 intel_crtc->unpin_work = NULL;
6122 spin_unlock_irqrestore(&dev->event_lock, flags);
6123
6124 if (work) {
6125 cancel_work_sync(&work->work);
6126 kfree(work);
6127 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006128
6129 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006130
Jesse Barnes79e53942008-11-07 14:24:08 -08006131 kfree(intel_crtc);
6132}
6133
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006134static void intel_unpin_work_fn(struct work_struct *__work)
6135{
6136 struct intel_unpin_work *work =
6137 container_of(__work, struct intel_unpin_work, work);
6138
6139 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006140 i915_gem_object_unpin(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006141 drm_gem_object_unreference(&work->pending_flip_obj->base);
6142 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006143
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006144 mutex_unlock(&work->dev->struct_mutex);
6145 kfree(work);
6146}
6147
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006148static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006149 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006150{
6151 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6153 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00006154 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006155 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006156 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006157 unsigned long flags;
6158
6159 /* Ignore early vblank irqs */
6160 if (intel_crtc == NULL)
6161 return;
6162
Mario Kleiner49b14a52010-12-09 07:00:07 +01006163 do_gettimeofday(&tnow);
6164
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006165 spin_lock_irqsave(&dev->event_lock, flags);
6166 work = intel_crtc->unpin_work;
6167 if (work == NULL || !work->pending) {
6168 spin_unlock_irqrestore(&dev->event_lock, flags);
6169 return;
6170 }
6171
6172 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006173
6174 if (work->event) {
6175 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006176 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006177
6178 /* Called before vblank count and timestamps have
6179 * been updated for the vblank interval of flip
6180 * completion? Need to increment vblank count and
6181 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01006182 * to account for this. We assume this happened if we
6183 * get called over 0.9 frame durations after the last
6184 * timestamped vblank.
6185 *
6186 * This calculation can not be used with vrefresh rates
6187 * below 5Hz (10Hz to be on the safe side) without
6188 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006189 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01006190 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
6191 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006192 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006193 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
6194 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006195 }
6196
Mario Kleiner49b14a52010-12-09 07:00:07 +01006197 e->event.tv_sec = tvbl.tv_sec;
6198 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006199
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006200 list_add_tail(&e->base.link,
6201 &e->base.file_priv->event_list);
6202 wake_up_interruptible(&e->base.file_priv->event_wait);
6203 }
6204
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006205 drm_vblank_put(dev, intel_crtc->pipe);
6206
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006207 spin_unlock_irqrestore(&dev->event_lock, flags);
6208
Chris Wilson05394f32010-11-08 19:18:58 +00006209 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006210
Chris Wilsone59f2ba2010-10-07 17:28:15 +01006211 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00006212 &obj->pending_flip.counter);
6213 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01006214 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006215
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006216 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006217
6218 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006219}
6220
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006221void intel_finish_page_flip(struct drm_device *dev, int pipe)
6222{
6223 drm_i915_private_t *dev_priv = dev->dev_private;
6224 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6225
Mario Kleiner49b14a52010-12-09 07:00:07 +01006226 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006227}
6228
6229void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6230{
6231 drm_i915_private_t *dev_priv = dev->dev_private;
6232 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6233
Mario Kleiner49b14a52010-12-09 07:00:07 +01006234 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006235}
6236
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006237void intel_prepare_page_flip(struct drm_device *dev, int plane)
6238{
6239 drm_i915_private_t *dev_priv = dev->dev_private;
6240 struct intel_crtc *intel_crtc =
6241 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6242 unsigned long flags;
6243
6244 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08006245 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006246 if ((++intel_crtc->unpin_work->pending) > 1)
6247 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08006248 } else {
6249 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
6250 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006251 spin_unlock_irqrestore(&dev->event_lock, flags);
6252}
6253
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006254static int intel_gen2_queue_flip(struct drm_device *dev,
6255 struct drm_crtc *crtc,
6256 struct drm_framebuffer *fb,
6257 struct drm_i915_gem_object *obj)
6258{
6259 struct drm_i915_private *dev_priv = dev->dev_private;
6260 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6261 unsigned long offset;
6262 u32 flip_mask;
6263 int ret;
6264
6265 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
6266 if (ret)
6267 goto out;
6268
6269 /* Offset into the new buffer for cases of shared fbs between CRTCs */
6270 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
6271
6272 ret = BEGIN_LP_RING(6);
6273 if (ret)
6274 goto out;
6275
6276 /* Can't queue multiple flips, so wait for the previous
6277 * one to finish before executing the next.
6278 */
6279 if (intel_crtc->plane)
6280 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6281 else
6282 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6283 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
6284 OUT_RING(MI_NOOP);
6285 OUT_RING(MI_DISPLAY_FLIP |
6286 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6287 OUT_RING(fb->pitch);
6288 OUT_RING(obj->gtt_offset + offset);
6289 OUT_RING(MI_NOOP);
6290 ADVANCE_LP_RING();
6291out:
6292 return ret;
6293}
6294
6295static int intel_gen3_queue_flip(struct drm_device *dev,
6296 struct drm_crtc *crtc,
6297 struct drm_framebuffer *fb,
6298 struct drm_i915_gem_object *obj)
6299{
6300 struct drm_i915_private *dev_priv = dev->dev_private;
6301 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6302 unsigned long offset;
6303 u32 flip_mask;
6304 int ret;
6305
6306 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
6307 if (ret)
6308 goto out;
6309
6310 /* Offset into the new buffer for cases of shared fbs between CRTCs */
6311 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
6312
6313 ret = BEGIN_LP_RING(6);
6314 if (ret)
6315 goto out;
6316
6317 if (intel_crtc->plane)
6318 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6319 else
6320 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6321 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
6322 OUT_RING(MI_NOOP);
6323 OUT_RING(MI_DISPLAY_FLIP_I915 |
6324 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6325 OUT_RING(fb->pitch);
6326 OUT_RING(obj->gtt_offset + offset);
6327 OUT_RING(MI_NOOP);
6328
6329 ADVANCE_LP_RING();
6330out:
6331 return ret;
6332}
6333
6334static int intel_gen4_queue_flip(struct drm_device *dev,
6335 struct drm_crtc *crtc,
6336 struct drm_framebuffer *fb,
6337 struct drm_i915_gem_object *obj)
6338{
6339 struct drm_i915_private *dev_priv = dev->dev_private;
6340 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6341 uint32_t pf, pipesrc;
6342 int ret;
6343
6344 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
6345 if (ret)
6346 goto out;
6347
6348 ret = BEGIN_LP_RING(4);
6349 if (ret)
6350 goto out;
6351
6352 /* i965+ uses the linear or tiled offsets from the
6353 * Display Registers (which do not change across a page-flip)
6354 * so we need only reprogram the base address.
6355 */
6356 OUT_RING(MI_DISPLAY_FLIP |
6357 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6358 OUT_RING(fb->pitch);
6359 OUT_RING(obj->gtt_offset | obj->tiling_mode);
6360
6361 /* XXX Enabling the panel-fitter across page-flip is so far
6362 * untested on non-native modes, so ignore it for now.
6363 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6364 */
6365 pf = 0;
6366 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6367 OUT_RING(pf | pipesrc);
6368 ADVANCE_LP_RING();
6369out:
6370 return ret;
6371}
6372
6373static int intel_gen6_queue_flip(struct drm_device *dev,
6374 struct drm_crtc *crtc,
6375 struct drm_framebuffer *fb,
6376 struct drm_i915_gem_object *obj)
6377{
6378 struct drm_i915_private *dev_priv = dev->dev_private;
6379 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6380 uint32_t pf, pipesrc;
6381 int ret;
6382
6383 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
6384 if (ret)
6385 goto out;
6386
6387 ret = BEGIN_LP_RING(4);
6388 if (ret)
6389 goto out;
6390
6391 OUT_RING(MI_DISPLAY_FLIP |
6392 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6393 OUT_RING(fb->pitch | obj->tiling_mode);
6394 OUT_RING(obj->gtt_offset);
6395
6396 pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
6397 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6398 OUT_RING(pf | pipesrc);
6399 ADVANCE_LP_RING();
6400out:
6401 return ret;
6402}
6403
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006404/*
6405 * On gen7 we currently use the blit ring because (in early silicon at least)
6406 * the render ring doesn't give us interrpts for page flip completion, which
6407 * means clients will hang after the first flip is queued. Fortunately the
6408 * blit ring generates interrupts properly, so use it instead.
6409 */
6410static int intel_gen7_queue_flip(struct drm_device *dev,
6411 struct drm_crtc *crtc,
6412 struct drm_framebuffer *fb,
6413 struct drm_i915_gem_object *obj)
6414{
6415 struct drm_i915_private *dev_priv = dev->dev_private;
6416 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6417 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
6418 int ret;
6419
6420 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6421 if (ret)
6422 goto out;
6423
6424 ret = intel_ring_begin(ring, 4);
6425 if (ret)
6426 goto out;
6427
6428 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | (intel_crtc->plane << 19));
6429 intel_ring_emit(ring, (fb->pitch | obj->tiling_mode));
6430 intel_ring_emit(ring, (obj->gtt_offset));
6431 intel_ring_emit(ring, (MI_NOOP));
6432 intel_ring_advance(ring);
6433out:
6434 return ret;
6435}
6436
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006437static int intel_default_queue_flip(struct drm_device *dev,
6438 struct drm_crtc *crtc,
6439 struct drm_framebuffer *fb,
6440 struct drm_i915_gem_object *obj)
6441{
6442 return -ENODEV;
6443}
6444
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006445static int intel_crtc_page_flip(struct drm_crtc *crtc,
6446 struct drm_framebuffer *fb,
6447 struct drm_pending_vblank_event *event)
6448{
6449 struct drm_device *dev = crtc->dev;
6450 struct drm_i915_private *dev_priv = dev->dev_private;
6451 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00006452 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006453 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6454 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006455 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01006456 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006457
6458 work = kzalloc(sizeof *work, GFP_KERNEL);
6459 if (work == NULL)
6460 return -ENOMEM;
6461
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006462 work->event = event;
6463 work->dev = crtc->dev;
6464 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006465 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006466 INIT_WORK(&work->work, intel_unpin_work_fn);
6467
6468 /* We borrow the event spin lock for protecting unpin_work */
6469 spin_lock_irqsave(&dev->event_lock, flags);
6470 if (intel_crtc->unpin_work) {
6471 spin_unlock_irqrestore(&dev->event_lock, flags);
6472 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01006473
6474 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006475 return -EBUSY;
6476 }
6477 intel_crtc->unpin_work = work;
6478 spin_unlock_irqrestore(&dev->event_lock, flags);
6479
6480 intel_fb = to_intel_framebuffer(fb);
6481 obj = intel_fb->obj;
6482
Chris Wilson468f0b42010-05-27 13:18:13 +01006483 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006484
Jesse Barnes75dfca82010-02-10 15:09:44 -08006485 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00006486 drm_gem_object_reference(&work->old_fb_obj->base);
6487 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006488
6489 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01006490
6491 ret = drm_vblank_get(dev, intel_crtc->pipe);
6492 if (ret)
6493 goto cleanup_objs;
6494
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006495 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006496
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006497 work->enable_stall_check = true;
6498
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006499 /* Block clients from rendering to the new back buffer until
6500 * the flip occurs and the object is no longer visible.
6501 */
Chris Wilson05394f32010-11-08 19:18:58 +00006502 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006503
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006504 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
6505 if (ret)
6506 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006507
6508 mutex_unlock(&dev->struct_mutex);
6509
Jesse Barnese5510fa2010-07-01 16:48:37 -07006510 trace_i915_flip_request(intel_crtc->plane, obj);
6511
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006512 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01006513
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006514cleanup_pending:
6515 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson96b099f2010-06-07 14:03:04 +01006516cleanup_objs:
Chris Wilson05394f32010-11-08 19:18:58 +00006517 drm_gem_object_unreference(&work->old_fb_obj->base);
6518 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01006519 mutex_unlock(&dev->struct_mutex);
6520
6521 spin_lock_irqsave(&dev->event_lock, flags);
6522 intel_crtc->unpin_work = NULL;
6523 spin_unlock_irqrestore(&dev->event_lock, flags);
6524
6525 kfree(work);
6526
6527 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006528}
6529
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006530static void intel_sanitize_modesetting(struct drm_device *dev,
6531 int pipe, int plane)
6532{
6533 struct drm_i915_private *dev_priv = dev->dev_private;
6534 u32 reg, val;
6535
6536 if (HAS_PCH_SPLIT(dev))
6537 return;
6538
6539 /* Who knows what state these registers were left in by the BIOS or
6540 * grub?
6541 *
6542 * If we leave the registers in a conflicting state (e.g. with the
6543 * display plane reading from the other pipe than the one we intend
6544 * to use) then when we attempt to teardown the active mode, we will
6545 * not disable the pipes and planes in the correct order -- leaving
6546 * a plane reading from a disabled pipe and possibly leading to
6547 * undefined behaviour.
6548 */
6549
6550 reg = DSPCNTR(plane);
6551 val = I915_READ(reg);
6552
6553 if ((val & DISPLAY_PLANE_ENABLE) == 0)
6554 return;
6555 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
6556 return;
6557
6558 /* This display plane is active and attached to the other CPU pipe. */
6559 pipe = !pipe;
6560
6561 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006562 intel_disable_plane(dev_priv, plane, pipe);
6563 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006564}
Jesse Barnes79e53942008-11-07 14:24:08 -08006565
Chris Wilsonf6e5b162011-04-12 18:06:51 +01006566static void intel_crtc_reset(struct drm_crtc *crtc)
6567{
6568 struct drm_device *dev = crtc->dev;
6569 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6570
6571 /* Reset flags back to the 'unknown' status so that they
6572 * will be correctly set on the initial modeset.
6573 */
6574 intel_crtc->dpms_mode = -1;
6575
6576 /* We need to fix up any BIOS configuration that conflicts with
6577 * our expectations.
6578 */
6579 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
6580}
6581
6582static struct drm_crtc_helper_funcs intel_helper_funcs = {
6583 .dpms = intel_crtc_dpms,
6584 .mode_fixup = intel_crtc_mode_fixup,
6585 .mode_set = intel_crtc_mode_set,
6586 .mode_set_base = intel_pipe_set_base,
6587 .mode_set_base_atomic = intel_pipe_set_base_atomic,
6588 .load_lut = intel_crtc_load_lut,
6589 .disable = intel_crtc_disable,
6590};
6591
6592static const struct drm_crtc_funcs intel_crtc_funcs = {
6593 .reset = intel_crtc_reset,
6594 .cursor_set = intel_crtc_cursor_set,
6595 .cursor_move = intel_crtc_cursor_move,
6596 .gamma_set = intel_crtc_gamma_set,
6597 .set_config = drm_crtc_helper_set_config,
6598 .destroy = intel_crtc_destroy,
6599 .page_flip = intel_crtc_page_flip,
6600};
6601
Hannes Ederb358d0a2008-12-18 21:18:47 +01006602static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08006603{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006604 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006605 struct intel_crtc *intel_crtc;
6606 int i;
6607
6608 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
6609 if (intel_crtc == NULL)
6610 return;
6611
6612 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
6613
6614 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08006615 for (i = 0; i < 256; i++) {
6616 intel_crtc->lut_r[i] = i;
6617 intel_crtc->lut_g[i] = i;
6618 intel_crtc->lut_b[i] = i;
6619 }
6620
Jesse Barnes80824002009-09-10 15:28:06 -07006621 /* Swap pipes & planes for FBC on pre-965 */
6622 intel_crtc->pipe = pipe;
6623 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01006624 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006625 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01006626 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07006627 }
6628
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006629 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
6630 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
6631 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
6632 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
6633
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006634 intel_crtc_reset(&intel_crtc->base);
Chris Wilson04dbff52011-02-10 17:38:35 +00006635 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07006636
6637 if (HAS_PCH_SPLIT(dev)) {
6638 intel_helper_funcs.prepare = ironlake_crtc_prepare;
6639 intel_helper_funcs.commit = ironlake_crtc_commit;
6640 } else {
6641 intel_helper_funcs.prepare = i9xx_crtc_prepare;
6642 intel_helper_funcs.commit = i9xx_crtc_commit;
6643 }
6644
Jesse Barnes79e53942008-11-07 14:24:08 -08006645 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
6646
Jesse Barnes652c3932009-08-17 13:31:43 -07006647 intel_crtc->busy = false;
6648
6649 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
6650 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006651}
6652
Carl Worth08d7b3d2009-04-29 14:43:54 -07006653int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00006654 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07006655{
6656 drm_i915_private_t *dev_priv = dev->dev_private;
6657 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02006658 struct drm_mode_object *drmmode_obj;
6659 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006660
6661 if (!dev_priv) {
6662 DRM_ERROR("called with no initialization\n");
6663 return -EINVAL;
6664 }
6665
Daniel Vetterc05422d2009-08-11 16:05:30 +02006666 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
6667 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07006668
Daniel Vetterc05422d2009-08-11 16:05:30 +02006669 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07006670 DRM_ERROR("no such CRTC id\n");
6671 return -EINVAL;
6672 }
6673
Daniel Vetterc05422d2009-08-11 16:05:30 +02006674 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
6675 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006676
Daniel Vetterc05422d2009-08-11 16:05:30 +02006677 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006678}
6679
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08006680static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006681{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006682 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006683 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006684 int entry = 0;
6685
Chris Wilson4ef69c72010-09-09 15:14:28 +01006686 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6687 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006688 index_mask |= (1 << entry);
6689 entry++;
6690 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01006691
Jesse Barnes79e53942008-11-07 14:24:08 -08006692 return index_mask;
6693}
6694
Chris Wilson4d302442010-12-14 19:21:29 +00006695static bool has_edp_a(struct drm_device *dev)
6696{
6697 struct drm_i915_private *dev_priv = dev->dev_private;
6698
6699 if (!IS_MOBILE(dev))
6700 return false;
6701
6702 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
6703 return false;
6704
6705 if (IS_GEN5(dev) &&
6706 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
6707 return false;
6708
6709 return true;
6710}
6711
Jesse Barnes79e53942008-11-07 14:24:08 -08006712static void intel_setup_outputs(struct drm_device *dev)
6713{
Eric Anholt725e30a2009-01-22 13:01:02 -08006714 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006715 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006716 bool dpd_is_edp = false;
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006717 bool has_lvds = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006718
Zhenyu Wang541998a2009-06-05 15:38:44 +08006719 if (IS_MOBILE(dev) && !IS_I830(dev))
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006720 has_lvds = intel_lvds_init(dev);
6721 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
6722 /* disable the panel fitter on everything but LVDS */
6723 I915_WRITE(PFIT_CONTROL, 0);
6724 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006725
Eric Anholtbad720f2009-10-22 16:11:14 -07006726 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006727 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006728
Chris Wilson4d302442010-12-14 19:21:29 +00006729 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006730 intel_dp_init(dev, DP_A);
6731
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006732 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
6733 intel_dp_init(dev, PCH_DP_D);
6734 }
6735
6736 intel_crt_init(dev);
6737
6738 if (HAS_PCH_SPLIT(dev)) {
6739 int found;
6740
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006741 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08006742 /* PCH SDVOB multiplex with HDMIB */
6743 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006744 if (!found)
6745 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006746 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
6747 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006748 }
6749
6750 if (I915_READ(HDMIC) & PORT_DETECTED)
6751 intel_hdmi_init(dev, HDMIC);
6752
6753 if (I915_READ(HDMID) & PORT_DETECTED)
6754 intel_hdmi_init(dev, HDMID);
6755
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006756 if (I915_READ(PCH_DP_C) & DP_DETECTED)
6757 intel_dp_init(dev, PCH_DP_C);
6758
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006759 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006760 intel_dp_init(dev, PCH_DP_D);
6761
Zhenyu Wang103a1962009-11-27 11:44:36 +08006762 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08006763 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08006764
Eric Anholt725e30a2009-01-22 13:01:02 -08006765 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006766 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006767 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006768 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
6769 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006770 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006771 }
Ma Ling27185ae2009-08-24 13:50:23 +08006772
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006773 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
6774 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006775 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006776 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006777 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006778
6779 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006780
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006781 if (I915_READ(SDVOB) & SDVO_DETECTED) {
6782 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006783 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006784 }
Ma Ling27185ae2009-08-24 13:50:23 +08006785
6786 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
6787
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006788 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
6789 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006790 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006791 }
6792 if (SUPPORTS_INTEGRATED_DP(dev)) {
6793 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006794 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006795 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006796 }
Ma Ling27185ae2009-08-24 13:50:23 +08006797
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006798 if (SUPPORTS_INTEGRATED_DP(dev) &&
6799 (I915_READ(DP_D) & DP_DETECTED)) {
6800 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006801 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006802 }
Eric Anholtbad720f2009-10-22 16:11:14 -07006803 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006804 intel_dvo_init(dev);
6805
Zhenyu Wang103a1962009-11-27 11:44:36 +08006806 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006807 intel_tv_init(dev);
6808
Chris Wilson4ef69c72010-09-09 15:14:28 +01006809 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6810 encoder->base.possible_crtcs = encoder->crtc_mask;
6811 encoder->base.possible_clones =
6812 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08006813 }
Chris Wilson47356eb2011-01-11 17:06:04 +00006814
6815 intel_panel_setup_backlight(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01006816
6817 /* disable all the possible outputs/crtcs before entering KMS mode */
6818 drm_helper_disable_unused_functions(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006819}
6820
6821static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
6822{
6823 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08006824
6825 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006826 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006827
6828 kfree(intel_fb);
6829}
6830
6831static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00006832 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006833 unsigned int *handle)
6834{
6835 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006836 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006837
Chris Wilson05394f32010-11-08 19:18:58 +00006838 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08006839}
6840
6841static const struct drm_framebuffer_funcs intel_fb_funcs = {
6842 .destroy = intel_user_framebuffer_destroy,
6843 .create_handle = intel_user_framebuffer_create_handle,
6844};
6845
Dave Airlie38651672010-03-30 05:34:13 +00006846int intel_framebuffer_init(struct drm_device *dev,
6847 struct intel_framebuffer *intel_fb,
6848 struct drm_mode_fb_cmd *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00006849 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08006850{
Jesse Barnes79e53942008-11-07 14:24:08 -08006851 int ret;
6852
Chris Wilson05394f32010-11-08 19:18:58 +00006853 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01006854 return -EINVAL;
6855
6856 if (mode_cmd->pitch & 63)
6857 return -EINVAL;
6858
6859 switch (mode_cmd->bpp) {
6860 case 8:
6861 case 16:
6862 case 24:
6863 case 32:
6864 break;
6865 default:
6866 return -EINVAL;
6867 }
6868
Jesse Barnes79e53942008-11-07 14:24:08 -08006869 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
6870 if (ret) {
6871 DRM_ERROR("framebuffer init failed %d\n", ret);
6872 return ret;
6873 }
6874
6875 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08006876 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006877 return 0;
6878}
6879
Jesse Barnes79e53942008-11-07 14:24:08 -08006880static struct drm_framebuffer *
6881intel_user_framebuffer_create(struct drm_device *dev,
6882 struct drm_file *filp,
6883 struct drm_mode_fb_cmd *mode_cmd)
6884{
Chris Wilson05394f32010-11-08 19:18:58 +00006885 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006886
Chris Wilson05394f32010-11-08 19:18:58 +00006887 obj = to_intel_bo(drm_gem_object_lookup(dev, filp, mode_cmd->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006888 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006889 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08006890
Chris Wilsond2dff872011-04-19 08:36:26 +01006891 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08006892}
6893
Jesse Barnes79e53942008-11-07 14:24:08 -08006894static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08006895 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006896 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08006897};
6898
Chris Wilson05394f32010-11-08 19:18:58 +00006899static struct drm_i915_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006900intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00006901{
Chris Wilson05394f32010-11-08 19:18:58 +00006902 struct drm_i915_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00006903 int ret;
6904
Ben Widawsky2c34b852011-03-19 18:14:26 -07006905 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
6906
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006907 ctx = i915_gem_alloc_object(dev, 4096);
6908 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00006909 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
6910 return NULL;
6911 }
6912
Daniel Vetter75e9e912010-11-04 17:11:09 +01006913 ret = i915_gem_object_pin(ctx, 4096, true);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006914 if (ret) {
6915 DRM_ERROR("failed to pin power context: %d\n", ret);
6916 goto err_unref;
6917 }
6918
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006919 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006920 if (ret) {
6921 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
6922 goto err_unpin;
6923 }
Chris Wilson9ea8d052010-01-04 18:57:56 +00006924
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006925 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00006926
6927err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006928 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006929err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00006930 drm_gem_object_unreference(&ctx->base);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006931 mutex_unlock(&dev->struct_mutex);
6932 return NULL;
6933}
6934
Jesse Barnes7648fa92010-05-20 14:28:11 -07006935bool ironlake_set_drps(struct drm_device *dev, u8 val)
6936{
6937 struct drm_i915_private *dev_priv = dev->dev_private;
6938 u16 rgvswctl;
6939
6940 rgvswctl = I915_READ16(MEMSWCTL);
6941 if (rgvswctl & MEMCTL_CMD_STS) {
6942 DRM_DEBUG("gpu busy, RCS change rejected\n");
6943 return false; /* still busy with another command */
6944 }
6945
6946 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6947 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6948 I915_WRITE16(MEMSWCTL, rgvswctl);
6949 POSTING_READ16(MEMSWCTL);
6950
6951 rgvswctl |= MEMCTL_CMD_STS;
6952 I915_WRITE16(MEMSWCTL, rgvswctl);
6953
6954 return true;
6955}
6956
Jesse Barnesf97108d2010-01-29 11:27:07 -08006957void ironlake_enable_drps(struct drm_device *dev)
6958{
6959 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07006960 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006961 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08006962
Jesse Barnesea056c12010-09-10 10:02:13 -07006963 /* Enable temp reporting */
6964 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6965 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6966
Jesse Barnesf97108d2010-01-29 11:27:07 -08006967 /* 100ms RC evaluation intervals */
6968 I915_WRITE(RCUPEI, 100000);
6969 I915_WRITE(RCDNEI, 100000);
6970
6971 /* Set max/min thresholds to 90ms and 80ms respectively */
6972 I915_WRITE(RCBMAXAVG, 90000);
6973 I915_WRITE(RCBMINAVG, 80000);
6974
6975 I915_WRITE(MEMIHYST, 1);
6976
6977 /* Set up min, max, and cur for interrupt handling */
6978 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6979 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6980 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6981 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07006982
Jesse Barnesf97108d2010-01-29 11:27:07 -08006983 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
6984 PXVFREQ_PX_SHIFT;
6985
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07006986 dev_priv->fmax = fmax; /* IPS callback will increase this */
Jesse Barnes7648fa92010-05-20 14:28:11 -07006987 dev_priv->fstart = fstart;
6988
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07006989 dev_priv->max_delay = fstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08006990 dev_priv->min_delay = fmin;
6991 dev_priv->cur_delay = fstart;
6992
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07006993 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6994 fmax, fmin, fstart);
Jesse Barnes7648fa92010-05-20 14:28:11 -07006995
Jesse Barnesf97108d2010-01-29 11:27:07 -08006996 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6997
6998 /*
6999 * Interrupts will be enabled in ironlake_irq_postinstall
7000 */
7001
7002 I915_WRITE(VIDSTART, vstart);
7003 POSTING_READ(VIDSTART);
7004
7005 rgvmodectl |= MEMMODE_SWMODE_EN;
7006 I915_WRITE(MEMMODECTL, rgvmodectl);
7007
Chris Wilson481b6af2010-08-23 17:43:35 +01007008 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01007009 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08007010 msleep(1);
7011
Jesse Barnes7648fa92010-05-20 14:28:11 -07007012 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007013
Jesse Barnes7648fa92010-05-20 14:28:11 -07007014 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
7015 I915_READ(0x112e0);
7016 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
7017 dev_priv->last_count2 = I915_READ(0x112f4);
7018 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007019}
7020
7021void ironlake_disable_drps(struct drm_device *dev)
7022{
7023 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07007024 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007025
7026 /* Ack interrupts, disable EFC interrupt */
7027 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
7028 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
7029 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
7030 I915_WRITE(DEIIR, DE_PCU_EVENT);
7031 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
7032
7033 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07007034 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007035 msleep(1);
7036 rgvswctl |= MEMCTL_CMD_STS;
7037 I915_WRITE(MEMSWCTL, rgvswctl);
7038 msleep(1);
7039
7040}
7041
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007042void gen6_set_rps(struct drm_device *dev, u8 val)
7043{
7044 struct drm_i915_private *dev_priv = dev->dev_private;
7045 u32 swreq;
7046
7047 swreq = (val & 0x3ff) << 25;
7048 I915_WRITE(GEN6_RPNSWREQ, swreq);
7049}
7050
7051void gen6_disable_rps(struct drm_device *dev)
7052{
7053 struct drm_i915_private *dev_priv = dev->dev_private;
7054
7055 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
7056 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
7057 I915_WRITE(GEN6_PMIER, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -07007058
7059 spin_lock_irq(&dev_priv->rps_lock);
7060 dev_priv->pm_iir = 0;
7061 spin_unlock_irq(&dev_priv->rps_lock);
7062
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007063 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
7064}
7065
Jesse Barnes7648fa92010-05-20 14:28:11 -07007066static unsigned long intel_pxfreq(u32 vidfreq)
7067{
7068 unsigned long freq;
7069 int div = (vidfreq & 0x3f0000) >> 16;
7070 int post = (vidfreq & 0x3000) >> 12;
7071 int pre = (vidfreq & 0x7);
7072
7073 if (!pre)
7074 return 0;
7075
7076 freq = ((div * 133333) / ((1<<post) * pre));
7077
7078 return freq;
7079}
7080
7081void intel_init_emon(struct drm_device *dev)
7082{
7083 struct drm_i915_private *dev_priv = dev->dev_private;
7084 u32 lcfuse;
7085 u8 pxw[16];
7086 int i;
7087
7088 /* Disable to program */
7089 I915_WRITE(ECR, 0);
7090 POSTING_READ(ECR);
7091
7092 /* Program energy weights for various events */
7093 I915_WRITE(SDEW, 0x15040d00);
7094 I915_WRITE(CSIEW0, 0x007f0000);
7095 I915_WRITE(CSIEW1, 0x1e220004);
7096 I915_WRITE(CSIEW2, 0x04000004);
7097
7098 for (i = 0; i < 5; i++)
7099 I915_WRITE(PEW + (i * 4), 0);
7100 for (i = 0; i < 3; i++)
7101 I915_WRITE(DEW + (i * 4), 0);
7102
7103 /* Program P-state weights to account for frequency power adjustment */
7104 for (i = 0; i < 16; i++) {
7105 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
7106 unsigned long freq = intel_pxfreq(pxvidfreq);
7107 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
7108 PXVFREQ_PX_SHIFT;
7109 unsigned long val;
7110
7111 val = vid * vid;
7112 val *= (freq / 1000);
7113 val *= 255;
7114 val /= (127*127*900);
7115 if (val > 0xff)
7116 DRM_ERROR("bad pxval: %ld\n", val);
7117 pxw[i] = val;
7118 }
7119 /* Render standby states get 0 weight */
7120 pxw[14] = 0;
7121 pxw[15] = 0;
7122
7123 for (i = 0; i < 4; i++) {
7124 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
7125 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
7126 I915_WRITE(PXW + (i * 4), val);
7127 }
7128
7129 /* Adjust magic regs to magic values (more experimental results) */
7130 I915_WRITE(OGW0, 0);
7131 I915_WRITE(OGW1, 0);
7132 I915_WRITE(EG0, 0x00007f00);
7133 I915_WRITE(EG1, 0x0000000e);
7134 I915_WRITE(EG2, 0x000e0000);
7135 I915_WRITE(EG3, 0x68000300);
7136 I915_WRITE(EG4, 0x42000000);
7137 I915_WRITE(EG5, 0x00140031);
7138 I915_WRITE(EG6, 0);
7139 I915_WRITE(EG7, 0);
7140
7141 for (i = 0; i < 8; i++)
7142 I915_WRITE(PXWL + (i * 4), 0);
7143
7144 /* Enable PMON + select events */
7145 I915_WRITE(ECR, 0x80000019);
7146
7147 lcfuse = I915_READ(LCFUSE02);
7148
7149 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
7150}
7151
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007152void gen6_enable_rps(struct drm_i915_private *dev_priv)
Chris Wilson8fd26852010-12-08 18:40:43 +00007153{
Jesse Barnesa6044e22010-12-20 11:34:20 -08007154 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
7155 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
Jesse Barnes7df87212011-03-30 14:08:56 -07007156 u32 pcu_mbox, rc6_mask = 0;
Jesse Barnesa6044e22010-12-20 11:34:20 -08007157 int cur_freq, min_freq, max_freq;
Chris Wilson8fd26852010-12-08 18:40:43 +00007158 int i;
7159
7160 /* Here begins a magic sequence of register writes to enable
7161 * auto-downclocking.
7162 *
7163 * Perhaps there might be some value in exposing these to
7164 * userspace...
7165 */
7166 I915_WRITE(GEN6_RC_STATE, 0);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01007167 mutex_lock(&dev_priv->dev->struct_mutex);
Ben Widawskyfcca7922011-04-25 11:23:07 -07007168 gen6_gt_force_wake_get(dev_priv);
Chris Wilson8fd26852010-12-08 18:40:43 +00007169
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007170 /* disable the counters and set deterministic thresholds */
Chris Wilson8fd26852010-12-08 18:40:43 +00007171 I915_WRITE(GEN6_RC_CONTROL, 0);
7172
7173 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
7174 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
7175 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
7176 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7177 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7178
7179 for (i = 0; i < I915_NUM_RINGS; i++)
7180 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
7181
7182 I915_WRITE(GEN6_RC_SLEEP, 0);
7183 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
7184 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
7185 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
7186 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
7187
Jesse Barnes7df87212011-03-30 14:08:56 -07007188 if (i915_enable_rc6)
7189 rc6_mask = GEN6_RC_CTL_RC6p_ENABLE |
7190 GEN6_RC_CTL_RC6_ENABLE;
7191
Chris Wilson8fd26852010-12-08 18:40:43 +00007192 I915_WRITE(GEN6_RC_CONTROL,
Jesse Barnes7df87212011-03-30 14:08:56 -07007193 rc6_mask |
Chris Wilson9c3d2f72010-12-17 10:54:26 +00007194 GEN6_RC_CTL_EI_MODE(1) |
Chris Wilson8fd26852010-12-08 18:40:43 +00007195 GEN6_RC_CTL_HW_ENABLE);
7196
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007197 I915_WRITE(GEN6_RPNSWREQ,
Chris Wilson8fd26852010-12-08 18:40:43 +00007198 GEN6_FREQUENCY(10) |
7199 GEN6_OFFSET(0) |
7200 GEN6_AGGRESSIVE_TURBO);
7201 I915_WRITE(GEN6_RC_VIDEO_FREQ,
7202 GEN6_FREQUENCY(12));
7203
7204 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
7205 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
7206 18 << 24 |
7207 6 << 16);
Jesse Barnesccab5c82011-01-18 15:49:25 -08007208 I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
7209 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00007210 I915_WRITE(GEN6_RP_UP_EI, 100000);
Jesse Barnesccab5c82011-01-18 15:49:25 -08007211 I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00007212 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7213 I915_WRITE(GEN6_RP_CONTROL,
7214 GEN6_RP_MEDIA_TURBO |
7215 GEN6_RP_USE_NORMAL_FREQ |
7216 GEN6_RP_MEDIA_IS_GFX |
7217 GEN6_RP_ENABLE |
Jesse Barnesccab5c82011-01-18 15:49:25 -08007218 GEN6_RP_UP_BUSY_AVG |
7219 GEN6_RP_DOWN_IDLE_CONT);
Chris Wilson8fd26852010-12-08 18:40:43 +00007220
7221 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7222 500))
7223 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
7224
7225 I915_WRITE(GEN6_PCODE_DATA, 0);
7226 I915_WRITE(GEN6_PCODE_MAILBOX,
7227 GEN6_PCODE_READY |
7228 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
7229 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7230 500))
7231 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
7232
Jesse Barnesa6044e22010-12-20 11:34:20 -08007233 min_freq = (rp_state_cap & 0xff0000) >> 16;
7234 max_freq = rp_state_cap & 0xff;
7235 cur_freq = (gt_perf_status & 0xff00) >> 8;
7236
7237 /* Check for overclock support */
7238 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7239 500))
7240 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
7241 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
7242 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
7243 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7244 500))
7245 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
7246 if (pcu_mbox & (1<<31)) { /* OC supported */
7247 max_freq = pcu_mbox & 0xff;
Jesse Barnese281fca2011-03-18 10:32:07 -07007248 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 50);
Jesse Barnesa6044e22010-12-20 11:34:20 -08007249 }
7250
7251 /* In units of 100MHz */
7252 dev_priv->max_delay = max_freq;
7253 dev_priv->min_delay = min_freq;
7254 dev_priv->cur_delay = cur_freq;
7255
Chris Wilson8fd26852010-12-08 18:40:43 +00007256 /* requires MSI enabled */
7257 I915_WRITE(GEN6_PMIER,
7258 GEN6_PM_MBOX_EVENT |
7259 GEN6_PM_THERMAL_EVENT |
7260 GEN6_PM_RP_DOWN_TIMEOUT |
7261 GEN6_PM_RP_UP_THRESHOLD |
7262 GEN6_PM_RP_DOWN_THRESHOLD |
7263 GEN6_PM_RP_UP_EI_EXPIRED |
7264 GEN6_PM_RP_DOWN_EI_EXPIRED);
Ben Widawsky4912d042011-04-25 11:25:20 -07007265 spin_lock_irq(&dev_priv->rps_lock);
7266 WARN_ON(dev_priv->pm_iir != 0);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007267 I915_WRITE(GEN6_PMIMR, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -07007268 spin_unlock_irq(&dev_priv->rps_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007269 /* enable all PM interrupts */
7270 I915_WRITE(GEN6_PMINTRMSK, 0);
Chris Wilson8fd26852010-12-08 18:40:43 +00007271
Ben Widawskyfcca7922011-04-25 11:23:07 -07007272 gen6_gt_force_wake_put(dev_priv);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01007273 mutex_unlock(&dev_priv->dev->struct_mutex);
Chris Wilson8fd26852010-12-08 18:40:43 +00007274}
7275
Jesse Barnes6067aae2011-04-28 15:04:31 -07007276static void ironlake_init_clock_gating(struct drm_device *dev)
7277{
7278 struct drm_i915_private *dev_priv = dev->dev_private;
7279 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
7280
7281 /* Required for FBC */
7282 dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
7283 DPFCRUNIT_CLOCK_GATE_DISABLE |
7284 DPFDUNIT_CLOCK_GATE_DISABLE;
7285 /* Required for CxSR */
7286 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
7287
7288 I915_WRITE(PCH_3DCGDIS0,
7289 MARIUNIT_CLOCK_GATE_DISABLE |
7290 SVSMUNIT_CLOCK_GATE_DISABLE);
7291 I915_WRITE(PCH_3DCGDIS1,
7292 VFMUNIT_CLOCK_GATE_DISABLE);
7293
7294 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
7295
7296 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07007297 * According to the spec the following bits should be set in
7298 * order to enable memory self-refresh
7299 * The bit 22/21 of 0x42004
7300 * The bit 5 of 0x42020
7301 * The bit 15 of 0x45000
7302 */
7303 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7304 (I915_READ(ILK_DISPLAY_CHICKEN2) |
7305 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
7306 I915_WRITE(ILK_DSPCLK_GATE,
7307 (I915_READ(ILK_DSPCLK_GATE) |
7308 ILK_DPARB_CLK_GATE));
7309 I915_WRITE(DISP_ARB_CTL,
7310 (I915_READ(DISP_ARB_CTL) |
7311 DISP_FBC_WM_DIS));
7312 I915_WRITE(WM3_LP_ILK, 0);
7313 I915_WRITE(WM2_LP_ILK, 0);
7314 I915_WRITE(WM1_LP_ILK, 0);
7315
7316 /*
7317 * Based on the document from hardware guys the following bits
7318 * should be set unconditionally in order to enable FBC.
7319 * The bit 22 of 0x42000
7320 * The bit 22 of 0x42004
7321 * The bit 7,8,9 of 0x42020.
7322 */
7323 if (IS_IRONLAKE_M(dev)) {
7324 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7325 I915_READ(ILK_DISPLAY_CHICKEN1) |
7326 ILK_FBCQ_DIS);
7327 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7328 I915_READ(ILK_DISPLAY_CHICKEN2) |
7329 ILK_DPARB_GATE);
7330 I915_WRITE(ILK_DSPCLK_GATE,
7331 I915_READ(ILK_DSPCLK_GATE) |
7332 ILK_DPFC_DIS1 |
7333 ILK_DPFC_DIS2 |
7334 ILK_CLK_FBC);
7335 }
7336
7337 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7338 I915_READ(ILK_DISPLAY_CHICKEN2) |
7339 ILK_ELPIN_409_SELECT);
7340 I915_WRITE(_3D_CHICKEN2,
7341 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
7342 _3D_CHICKEN2_WM_READ_PIPELINED);
7343}
7344
7345static void gen6_init_clock_gating(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007346{
7347 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007348 int pipe;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007349 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
7350
7351 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Jesse Barnes652c3932009-08-17 13:31:43 -07007352
Jesse Barnes6067aae2011-04-28 15:04:31 -07007353 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7354 I915_READ(ILK_DISPLAY_CHICKEN2) |
7355 ILK_ELPIN_409_SELECT);
Eric Anholt8956c8b2010-03-18 13:21:14 -07007356
Jesse Barnes6067aae2011-04-28 15:04:31 -07007357 I915_WRITE(WM3_LP_ILK, 0);
7358 I915_WRITE(WM2_LP_ILK, 0);
7359 I915_WRITE(WM1_LP_ILK, 0);
Eric Anholt8956c8b2010-03-18 13:21:14 -07007360
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007361 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07007362 * According to the spec the following bits should be
7363 * set in order to enable memory self-refresh and fbc:
7364 * The bit21 and bit22 of 0x42000
7365 * The bit21 and bit22 of 0x42004
7366 * The bit5 and bit7 of 0x42020
7367 * The bit14 of 0x70180
7368 * The bit14 of 0x71180
Jesse Barnes382b0932010-10-07 16:01:25 -07007369 */
Jesse Barnes6067aae2011-04-28 15:04:31 -07007370 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7371 I915_READ(ILK_DISPLAY_CHICKEN1) |
7372 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7373 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7374 I915_READ(ILK_DISPLAY_CHICKEN2) |
7375 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
7376 I915_WRITE(ILK_DSPCLK_GATE,
7377 I915_READ(ILK_DSPCLK_GATE) |
7378 ILK_DPARB_CLK_GATE |
7379 ILK_DPFD_CLK_GATE);
Jesse Barnes382b0932010-10-07 16:01:25 -07007380
Jesse Barnes6067aae2011-04-28 15:04:31 -07007381 for_each_pipe(pipe)
7382 I915_WRITE(DSPCNTR(pipe),
7383 I915_READ(DSPCNTR(pipe)) |
7384 DISPPLANE_TRICKLE_FEED_DISABLE);
7385}
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007386
Jesse Barnes28963a32011-05-11 09:42:30 -07007387static void ivybridge_init_clock_gating(struct drm_device *dev)
7388{
7389 struct drm_i915_private *dev_priv = dev->dev_private;
7390 int pipe;
7391 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
Jesse Barnes652c3932009-08-17 13:31:43 -07007392
Jesse Barnes28963a32011-05-11 09:42:30 -07007393 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007394
Jesse Barnes28963a32011-05-11 09:42:30 -07007395 I915_WRITE(WM3_LP_ILK, 0);
7396 I915_WRITE(WM2_LP_ILK, 0);
7397 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007398
Jesse Barnes28963a32011-05-11 09:42:30 -07007399 I915_WRITE(ILK_DSPCLK_GATE, IVB_VRHUNIT_CLK_GATE);
Eric Anholtde6e2ea2010-11-06 14:53:32 -07007400
Jesse Barnes28963a32011-05-11 09:42:30 -07007401 for_each_pipe(pipe)
7402 I915_WRITE(DSPCNTR(pipe),
7403 I915_READ(DSPCNTR(pipe)) |
7404 DISPPLANE_TRICKLE_FEED_DISABLE);
7405}
Eric Anholt67e92af2010-11-06 14:53:33 -07007406
Jesse Barnes6067aae2011-04-28 15:04:31 -07007407static void g4x_init_clock_gating(struct drm_device *dev)
7408{
7409 struct drm_i915_private *dev_priv = dev->dev_private;
7410 uint32_t dspclk_gate;
Chris Wilson8fd26852010-12-08 18:40:43 +00007411
Jesse Barnes6067aae2011-04-28 15:04:31 -07007412 I915_WRITE(RENCLK_GATE_D1, 0);
7413 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7414 GS_UNIT_CLOCK_GATE_DISABLE |
7415 CL_UNIT_CLOCK_GATE_DISABLE);
7416 I915_WRITE(RAMCLK_GATE_D, 0);
7417 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7418 OVRUNIT_CLOCK_GATE_DISABLE |
7419 OVCUNIT_CLOCK_GATE_DISABLE;
7420 if (IS_GM45(dev))
7421 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7422 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
7423}
Yuanhan Liu13982612010-12-15 15:42:31 +08007424
Jesse Barnes6067aae2011-04-28 15:04:31 -07007425static void crestline_init_clock_gating(struct drm_device *dev)
7426{
7427 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liu13982612010-12-15 15:42:31 +08007428
Jesse Barnes6067aae2011-04-28 15:04:31 -07007429 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7430 I915_WRITE(RENCLK_GATE_D2, 0);
7431 I915_WRITE(DSPCLK_GATE_D, 0);
7432 I915_WRITE(RAMCLK_GATE_D, 0);
7433 I915_WRITE16(DEUC, 0);
7434}
Jesse Barnes652c3932009-08-17 13:31:43 -07007435
Jesse Barnes6067aae2011-04-28 15:04:31 -07007436static void broadwater_init_clock_gating(struct drm_device *dev)
7437{
7438 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07007439
Jesse Barnes6067aae2011-04-28 15:04:31 -07007440 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7441 I965_RCC_CLOCK_GATE_DISABLE |
7442 I965_RCPB_CLOCK_GATE_DISABLE |
7443 I965_ISC_CLOCK_GATE_DISABLE |
7444 I965_FBC_CLOCK_GATE_DISABLE);
7445 I915_WRITE(RENCLK_GATE_D2, 0);
7446}
Jesse Barnes652c3932009-08-17 13:31:43 -07007447
Jesse Barnes6067aae2011-04-28 15:04:31 -07007448static void gen3_init_clock_gating(struct drm_device *dev)
7449{
7450 struct drm_i915_private *dev_priv = dev->dev_private;
7451 u32 dstate = I915_READ(D_STATE);
7452
7453 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7454 DSTATE_DOT_CLOCK_GATING;
7455 I915_WRITE(D_STATE, dstate);
7456}
7457
7458static void i85x_init_clock_gating(struct drm_device *dev)
7459{
7460 struct drm_i915_private *dev_priv = dev->dev_private;
7461
7462 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
7463}
7464
7465static void i830_init_clock_gating(struct drm_device *dev)
7466{
7467 struct drm_i915_private *dev_priv = dev->dev_private;
7468
7469 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes652c3932009-08-17 13:31:43 -07007470}
7471
Jesse Barnes645c62a2011-05-11 09:49:31 -07007472static void ibx_init_clock_gating(struct drm_device *dev)
7473{
7474 struct drm_i915_private *dev_priv = dev->dev_private;
7475
7476 /*
7477 * On Ibex Peak and Cougar Point, we need to disable clock
7478 * gating for the panel power sequencer or it will fail to
7479 * start up when no ports are active.
7480 */
7481 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
7482}
7483
7484static void cpt_init_clock_gating(struct drm_device *dev)
7485{
7486 struct drm_i915_private *dev_priv = dev->dev_private;
7487
7488 /*
7489 * On Ibex Peak and Cougar Point, we need to disable clock
7490 * gating for the panel power sequencer or it will fail to
7491 * start up when no ports are active.
7492 */
7493 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
7494 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
7495 DPLS_EDP_PPS_FIX_DIS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007496}
7497
Chris Wilsonac668082011-02-09 16:15:32 +00007498static void ironlake_teardown_rc6(struct drm_device *dev)
Chris Wilson0cdab212010-12-05 17:27:06 +00007499{
7500 struct drm_i915_private *dev_priv = dev->dev_private;
7501
7502 if (dev_priv->renderctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00007503 i915_gem_object_unpin(dev_priv->renderctx);
7504 drm_gem_object_unreference(&dev_priv->renderctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00007505 dev_priv->renderctx = NULL;
7506 }
7507
7508 if (dev_priv->pwrctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00007509 i915_gem_object_unpin(dev_priv->pwrctx);
7510 drm_gem_object_unreference(&dev_priv->pwrctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00007511 dev_priv->pwrctx = NULL;
7512 }
7513}
7514
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007515static void ironlake_disable_rc6(struct drm_device *dev)
7516{
7517 struct drm_i915_private *dev_priv = dev->dev_private;
7518
Chris Wilsonac668082011-02-09 16:15:32 +00007519 if (I915_READ(PWRCTXA)) {
7520 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
7521 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
7522 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
7523 50);
7524
7525 I915_WRITE(PWRCTXA, 0);
7526 POSTING_READ(PWRCTXA);
7527
7528 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
7529 POSTING_READ(RSTDBYCTL);
7530 }
7531
Chris Wilson99507302011-02-24 09:42:52 +00007532 ironlake_teardown_rc6(dev);
Chris Wilsonac668082011-02-09 16:15:32 +00007533}
7534
7535static int ironlake_setup_rc6(struct drm_device *dev)
7536{
7537 struct drm_i915_private *dev_priv = dev->dev_private;
7538
7539 if (dev_priv->renderctx == NULL)
7540 dev_priv->renderctx = intel_alloc_context_page(dev);
7541 if (!dev_priv->renderctx)
7542 return -ENOMEM;
7543
7544 if (dev_priv->pwrctx == NULL)
7545 dev_priv->pwrctx = intel_alloc_context_page(dev);
7546 if (!dev_priv->pwrctx) {
7547 ironlake_teardown_rc6(dev);
7548 return -ENOMEM;
7549 }
7550
7551 return 0;
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007552}
7553
7554void ironlake_enable_rc6(struct drm_device *dev)
7555{
7556 struct drm_i915_private *dev_priv = dev->dev_private;
7557 int ret;
7558
Chris Wilsonac668082011-02-09 16:15:32 +00007559 /* rc6 disabled by default due to repeated reports of hanging during
7560 * boot and resume.
7561 */
7562 if (!i915_enable_rc6)
7563 return;
7564
Ben Widawsky2c34b852011-03-19 18:14:26 -07007565 mutex_lock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00007566 ret = ironlake_setup_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07007567 if (ret) {
7568 mutex_unlock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00007569 return;
Ben Widawsky2c34b852011-03-19 18:14:26 -07007570 }
Chris Wilsonac668082011-02-09 16:15:32 +00007571
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007572 /*
7573 * GPU can automatically power down the render unit if given a page
7574 * to save state.
7575 */
7576 ret = BEGIN_LP_RING(6);
7577 if (ret) {
Chris Wilsonac668082011-02-09 16:15:32 +00007578 ironlake_teardown_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07007579 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007580 return;
7581 }
Chris Wilsonac668082011-02-09 16:15:32 +00007582
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007583 OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
7584 OUT_RING(MI_SET_CONTEXT);
7585 OUT_RING(dev_priv->renderctx->gtt_offset |
7586 MI_MM_SPACE_GTT |
7587 MI_SAVE_EXT_STATE_EN |
7588 MI_RESTORE_EXT_STATE_EN |
7589 MI_RESTORE_INHIBIT);
7590 OUT_RING(MI_SUSPEND_FLUSH);
7591 OUT_RING(MI_NOOP);
7592 OUT_RING(MI_FLUSH);
7593 ADVANCE_LP_RING();
7594
Ben Widawsky4a246cf2011-03-19 18:14:28 -07007595 /*
7596 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
7597 * does an implicit flush, combined with MI_FLUSH above, it should be
7598 * safe to assume that renderctx is valid
7599 */
7600 ret = intel_wait_ring_idle(LP_RING(dev_priv));
7601 if (ret) {
7602 DRM_ERROR("failed to enable ironlake power power savings\n");
7603 ironlake_teardown_rc6(dev);
7604 mutex_unlock(&dev->struct_mutex);
7605 return;
7606 }
7607
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007608 I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
7609 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
Ben Widawsky2c34b852011-03-19 18:14:26 -07007610 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007611}
7612
Jesse Barnes645c62a2011-05-11 09:49:31 -07007613void intel_init_clock_gating(struct drm_device *dev)
7614{
7615 struct drm_i915_private *dev_priv = dev->dev_private;
7616
7617 dev_priv->display.init_clock_gating(dev);
7618
7619 if (dev_priv->display.init_pch_clock_gating)
7620 dev_priv->display.init_pch_clock_gating(dev);
7621}
Chris Wilsonac668082011-02-09 16:15:32 +00007622
Jesse Barnese70236a2009-09-21 10:42:27 -07007623/* Set up chip specific display functions */
7624static void intel_init_display(struct drm_device *dev)
7625{
7626 struct drm_i915_private *dev_priv = dev->dev_private;
7627
7628 /* We always want a DPMS function */
Eric Anholtf564048e2011-03-30 13:01:02 -07007629 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007630 dev_priv->display.dpms = ironlake_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07007631 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
7632 } else {
Jesse Barnese70236a2009-09-21 10:42:27 -07007633 dev_priv->display.dpms = i9xx_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07007634 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
7635 }
Jesse Barnese70236a2009-09-21 10:42:27 -07007636
Adam Jacksonee5382a2010-04-23 11:17:39 -04007637 if (I915_HAS_FBC(dev)) {
Yuanhan Liu9c04f012010-12-15 15:42:32 +08007638 if (HAS_PCH_SPLIT(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08007639 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
7640 dev_priv->display.enable_fbc = ironlake_enable_fbc;
7641 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7642 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07007643 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
7644 dev_priv->display.enable_fbc = g4x_enable_fbc;
7645 dev_priv->display.disable_fbc = g4x_disable_fbc;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007646 } else if (IS_CRESTLINE(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007647 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
7648 dev_priv->display.enable_fbc = i8xx_enable_fbc;
7649 dev_priv->display.disable_fbc = i8xx_disable_fbc;
7650 }
Jesse Barnes74dff282009-09-14 15:39:40 -07007651 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07007652 }
7653
7654 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007655 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07007656 dev_priv->display.get_display_clock_speed =
7657 i945_get_display_clock_speed;
7658 else if (IS_I915G(dev))
7659 dev_priv->display.get_display_clock_speed =
7660 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007661 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007662 dev_priv->display.get_display_clock_speed =
7663 i9xx_misc_get_display_clock_speed;
7664 else if (IS_I915GM(dev))
7665 dev_priv->display.get_display_clock_speed =
7666 i915gm_get_display_clock_speed;
7667 else if (IS_I865G(dev))
7668 dev_priv->display.get_display_clock_speed =
7669 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02007670 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007671 dev_priv->display.get_display_clock_speed =
7672 i855_get_display_clock_speed;
7673 else /* 852, 830 */
7674 dev_priv->display.get_display_clock_speed =
7675 i830_get_display_clock_speed;
7676
7677 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007678 if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes645c62a2011-05-11 09:49:31 -07007679 if (HAS_PCH_IBX(dev))
7680 dev_priv->display.init_pch_clock_gating = ibx_init_clock_gating;
7681 else if (HAS_PCH_CPT(dev))
7682 dev_priv->display.init_pch_clock_gating = cpt_init_clock_gating;
7683
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01007684 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007685 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
7686 dev_priv->display.update_wm = ironlake_update_wm;
7687 else {
7688 DRM_DEBUG_KMS("Failed to get proper latency. "
7689 "Disable CxSR\n");
7690 dev_priv->display.update_wm = NULL;
7691 }
Jesse Barnes674cf962011-04-28 14:27:04 -07007692 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007693 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Yuanhan Liu13982612010-12-15 15:42:31 +08007694 } else if (IS_GEN6(dev)) {
7695 if (SNB_READ_WM0_LATENCY()) {
7696 dev_priv->display.update_wm = sandybridge_update_wm;
7697 } else {
7698 DRM_DEBUG_KMS("Failed to read display plane latency. "
7699 "Disable CxSR\n");
7700 dev_priv->display.update_wm = NULL;
7701 }
Jesse Barnes674cf962011-04-28 14:27:04 -07007702 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007703 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Jesse Barnes357555c2011-04-28 15:09:55 -07007704 } else if (IS_IVYBRIDGE(dev)) {
7705 /* FIXME: detect B0+ stepping and use auto training */
7706 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Jesse Barnesfe100d42011-04-28 14:29:45 -07007707 if (SNB_READ_WM0_LATENCY()) {
7708 dev_priv->display.update_wm = sandybridge_update_wm;
7709 } else {
7710 DRM_DEBUG_KMS("Failed to read display plane latency. "
7711 "Disable CxSR\n");
7712 dev_priv->display.update_wm = NULL;
7713 }
Jesse Barnes28963a32011-05-11 09:42:30 -07007714 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007715
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007716 } else
7717 dev_priv->display.update_wm = NULL;
7718 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08007719 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08007720 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08007721 dev_priv->fsb_freq,
7722 dev_priv->mem_freq)) {
7723 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08007724 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08007725 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08007726 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08007727 dev_priv->fsb_freq, dev_priv->mem_freq);
7728 /* Disable CxSR and never update its watermark again */
7729 pineview_disable_cxsr(dev);
7730 dev_priv->display.update_wm = NULL;
7731 } else
7732 dev_priv->display.update_wm = pineview_update_wm;
Jason Stubbs95e0ee92011-05-28 14:26:48 +10007733 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007734 } else if (IS_G4X(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007735 dev_priv->display.update_wm = g4x_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007736 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7737 } else if (IS_GEN4(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007738 dev_priv->display.update_wm = i965_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007739 if (IS_CRESTLINE(dev))
7740 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7741 else if (IS_BROADWATER(dev))
7742 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7743 } else if (IS_GEN3(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007744 dev_priv->display.update_wm = i9xx_update_wm;
7745 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007746 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7747 } else if (IS_I865G(dev)) {
7748 dev_priv->display.update_wm = i830_update_wm;
7749 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7750 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04007751 } else if (IS_I85X(dev)) {
7752 dev_priv->display.update_wm = i9xx_update_wm;
7753 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007754 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Jesse Barnese70236a2009-09-21 10:42:27 -07007755 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04007756 dev_priv->display.update_wm = i830_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007757 dev_priv->display.init_clock_gating = i830_init_clock_gating;
Adam Jackson8f4695e2010-04-16 18:20:57 -04007758 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007759 dev_priv->display.get_fifo_size = i845_get_fifo_size;
7760 else
7761 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07007762 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007763
7764 /* Default just returns -ENODEV to indicate unsupported */
7765 dev_priv->display.queue_flip = intel_default_queue_flip;
7766
7767 switch (INTEL_INFO(dev)->gen) {
7768 case 2:
7769 dev_priv->display.queue_flip = intel_gen2_queue_flip;
7770 break;
7771
7772 case 3:
7773 dev_priv->display.queue_flip = intel_gen3_queue_flip;
7774 break;
7775
7776 case 4:
7777 case 5:
7778 dev_priv->display.queue_flip = intel_gen4_queue_flip;
7779 break;
7780
7781 case 6:
7782 dev_priv->display.queue_flip = intel_gen6_queue_flip;
7783 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007784 case 7:
7785 dev_priv->display.queue_flip = intel_gen7_queue_flip;
7786 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007787 }
Jesse Barnese70236a2009-09-21 10:42:27 -07007788}
7789
Jesse Barnesb690e962010-07-19 13:53:12 -07007790/*
7791 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
7792 * resume, or other times. This quirk makes sure that's the case for
7793 * affected systems.
7794 */
7795static void quirk_pipea_force (struct drm_device *dev)
7796{
7797 struct drm_i915_private *dev_priv = dev->dev_private;
7798
7799 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
7800 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
7801}
7802
7803struct intel_quirk {
7804 int device;
7805 int subsystem_vendor;
7806 int subsystem_device;
7807 void (*hook)(struct drm_device *dev);
7808};
7809
7810struct intel_quirk intel_quirks[] = {
7811 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
7812 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
7813 /* HP Mini needs pipe A force quirk (LP: #322104) */
7814 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
7815
7816 /* Thinkpad R31 needs pipe A force quirk */
7817 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
7818 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
7819 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
7820
7821 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
7822 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
7823 /* ThinkPad X40 needs pipe A force quirk */
7824
7825 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
7826 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
7827
7828 /* 855 & before need to leave pipe A & dpll A up */
7829 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7830 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7831};
7832
7833static void intel_init_quirks(struct drm_device *dev)
7834{
7835 struct pci_dev *d = dev->pdev;
7836 int i;
7837
7838 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
7839 struct intel_quirk *q = &intel_quirks[i];
7840
7841 if (d->device == q->device &&
7842 (d->subsystem_vendor == q->subsystem_vendor ||
7843 q->subsystem_vendor == PCI_ANY_ID) &&
7844 (d->subsystem_device == q->subsystem_device ||
7845 q->subsystem_device == PCI_ANY_ID))
7846 q->hook(dev);
7847 }
7848}
7849
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007850/* Disable the VGA plane that we never use */
7851static void i915_disable_vga(struct drm_device *dev)
7852{
7853 struct drm_i915_private *dev_priv = dev->dev_private;
7854 u8 sr1;
7855 u32 vga_reg;
7856
7857 if (HAS_PCH_SPLIT(dev))
7858 vga_reg = CPU_VGACNTRL;
7859 else
7860 vga_reg = VGACNTRL;
7861
7862 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
7863 outb(1, VGA_SR_INDEX);
7864 sr1 = inb(VGA_SR_DATA);
7865 outb(sr1 | 1<<5, VGA_SR_DATA);
7866 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
7867 udelay(300);
7868
7869 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
7870 POSTING_READ(vga_reg);
7871}
7872
Jesse Barnes79e53942008-11-07 14:24:08 -08007873void intel_modeset_init(struct drm_device *dev)
7874{
Jesse Barnes652c3932009-08-17 13:31:43 -07007875 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007876 int i;
7877
7878 drm_mode_config_init(dev);
7879
7880 dev->mode_config.min_width = 0;
7881 dev->mode_config.min_height = 0;
7882
7883 dev->mode_config.funcs = (void *)&intel_mode_funcs;
7884
Jesse Barnesb690e962010-07-19 13:53:12 -07007885 intel_init_quirks(dev);
7886
Jesse Barnese70236a2009-09-21 10:42:27 -07007887 intel_init_display(dev);
7888
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007889 if (IS_GEN2(dev)) {
7890 dev->mode_config.max_width = 2048;
7891 dev->mode_config.max_height = 2048;
7892 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07007893 dev->mode_config.max_width = 4096;
7894 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08007895 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007896 dev->mode_config.max_width = 8192;
7897 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08007898 }
Chris Wilson35c30472010-12-22 14:07:12 +00007899 dev->mode_config.fb_base = dev->agp->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007900
Zhao Yakui28c97732009-10-09 11:39:41 +08007901 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10007902 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08007903
Dave Airliea3524f12010-06-06 18:59:41 +10007904 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007905 intel_crtc_init(dev, i);
7906 }
7907
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007908 /* Just disable it once at startup */
7909 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007910 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007911
Jesse Barnes645c62a2011-05-11 09:49:31 -07007912 intel_init_clock_gating(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007913
Jesse Barnes7648fa92010-05-20 14:28:11 -07007914 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08007915 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07007916 intel_init_emon(dev);
7917 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08007918
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007919 if (IS_GEN6(dev))
7920 gen6_enable_rps(dev_priv);
7921
Jesse Barnes652c3932009-08-17 13:31:43 -07007922 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
7923 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
7924 (unsigned long)dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01007925}
7926
7927void intel_modeset_gem_init(struct drm_device *dev)
7928{
7929 if (IS_IRONLAKE_M(dev))
7930 ironlake_enable_rc6(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02007931
7932 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007933}
7934
7935void intel_modeset_cleanup(struct drm_device *dev)
7936{
Jesse Barnes652c3932009-08-17 13:31:43 -07007937 struct drm_i915_private *dev_priv = dev->dev_private;
7938 struct drm_crtc *crtc;
7939 struct intel_crtc *intel_crtc;
7940
Keith Packardf87ea762010-10-03 19:36:26 -07007941 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007942 mutex_lock(&dev->struct_mutex);
7943
Jesse Barnes723bfd72010-10-07 16:01:13 -07007944 intel_unregister_dsm_handler();
7945
7946
Jesse Barnes652c3932009-08-17 13:31:43 -07007947 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7948 /* Skip inactive CRTCs */
7949 if (!crtc->fb)
7950 continue;
7951
7952 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02007953 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007954 }
7955
Jesse Barnese70236a2009-09-21 10:42:27 -07007956 if (dev_priv->display.disable_fbc)
7957 dev_priv->display.disable_fbc(dev);
7958
Jesse Barnesf97108d2010-01-29 11:27:07 -08007959 if (IS_IRONLAKE_M(dev))
7960 ironlake_disable_drps(dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007961 if (IS_GEN6(dev))
7962 gen6_disable_rps(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007963
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007964 if (IS_IRONLAKE_M(dev))
7965 ironlake_disable_rc6(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00007966
Kristian Høgsberg69341a52009-11-11 12:19:17 -05007967 mutex_unlock(&dev->struct_mutex);
7968
Daniel Vetter6c0d93502010-08-20 18:26:46 +02007969 /* Disable the irq before mode object teardown, for the irq might
7970 * enqueue unpin/hotplug work. */
7971 drm_irq_uninstall(dev);
7972 cancel_work_sync(&dev_priv->hotplug_work);
7973
Daniel Vetter3dec0092010-08-20 21:40:52 +02007974 /* Shut off idle work before the crtcs get freed. */
7975 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7976 intel_crtc = to_intel_crtc(crtc);
7977 del_timer_sync(&intel_crtc->idle_timer);
7978 }
7979 del_timer_sync(&dev_priv->idle_timer);
7980 cancel_work_sync(&dev_priv->idle_work);
7981
Jesse Barnes79e53942008-11-07 14:24:08 -08007982 drm_mode_config_cleanup(dev);
7983}
7984
Dave Airlie28d52042009-09-21 14:33:58 +10007985/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08007986 * Return which encoder is currently attached for connector.
7987 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01007988struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08007989{
Chris Wilsondf0e9242010-09-09 16:20:55 +01007990 return &intel_attached_encoder(connector)->base;
7991}
Jesse Barnes79e53942008-11-07 14:24:08 -08007992
Chris Wilsondf0e9242010-09-09 16:20:55 +01007993void intel_connector_attach_encoder(struct intel_connector *connector,
7994 struct intel_encoder *encoder)
7995{
7996 connector->encoder = encoder;
7997 drm_mode_connector_attach_encoder(&connector->base,
7998 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007999}
Dave Airlie28d52042009-09-21 14:33:58 +10008000
8001/*
8002 * set vga decode state - true == enable VGA decode
8003 */
8004int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
8005{
8006 struct drm_i915_private *dev_priv = dev->dev_private;
8007 u16 gmch_ctrl;
8008
8009 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
8010 if (state)
8011 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
8012 else
8013 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
8014 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
8015 return 0;
8016}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008017
8018#ifdef CONFIG_DEBUG_FS
8019#include <linux/seq_file.h>
8020
8021struct intel_display_error_state {
8022 struct intel_cursor_error_state {
8023 u32 control;
8024 u32 position;
8025 u32 base;
8026 u32 size;
8027 } cursor[2];
8028
8029 struct intel_pipe_error_state {
8030 u32 conf;
8031 u32 source;
8032
8033 u32 htotal;
8034 u32 hblank;
8035 u32 hsync;
8036 u32 vtotal;
8037 u32 vblank;
8038 u32 vsync;
8039 } pipe[2];
8040
8041 struct intel_plane_error_state {
8042 u32 control;
8043 u32 stride;
8044 u32 size;
8045 u32 pos;
8046 u32 addr;
8047 u32 surface;
8048 u32 tile_offset;
8049 } plane[2];
8050};
8051
8052struct intel_display_error_state *
8053intel_display_capture_error_state(struct drm_device *dev)
8054{
8055 drm_i915_private_t *dev_priv = dev->dev_private;
8056 struct intel_display_error_state *error;
8057 int i;
8058
8059 error = kmalloc(sizeof(*error), GFP_ATOMIC);
8060 if (error == NULL)
8061 return NULL;
8062
8063 for (i = 0; i < 2; i++) {
8064 error->cursor[i].control = I915_READ(CURCNTR(i));
8065 error->cursor[i].position = I915_READ(CURPOS(i));
8066 error->cursor[i].base = I915_READ(CURBASE(i));
8067
8068 error->plane[i].control = I915_READ(DSPCNTR(i));
8069 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
8070 error->plane[i].size = I915_READ(DSPSIZE(i));
8071 error->plane[i].pos= I915_READ(DSPPOS(i));
8072 error->plane[i].addr = I915_READ(DSPADDR(i));
8073 if (INTEL_INFO(dev)->gen >= 4) {
8074 error->plane[i].surface = I915_READ(DSPSURF(i));
8075 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
8076 }
8077
8078 error->pipe[i].conf = I915_READ(PIPECONF(i));
8079 error->pipe[i].source = I915_READ(PIPESRC(i));
8080 error->pipe[i].htotal = I915_READ(HTOTAL(i));
8081 error->pipe[i].hblank = I915_READ(HBLANK(i));
8082 error->pipe[i].hsync = I915_READ(HSYNC(i));
8083 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
8084 error->pipe[i].vblank = I915_READ(VBLANK(i));
8085 error->pipe[i].vsync = I915_READ(VSYNC(i));
8086 }
8087
8088 return error;
8089}
8090
8091void
8092intel_display_print_error_state(struct seq_file *m,
8093 struct drm_device *dev,
8094 struct intel_display_error_state *error)
8095{
8096 int i;
8097
8098 for (i = 0; i < 2; i++) {
8099 seq_printf(m, "Pipe [%d]:\n", i);
8100 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
8101 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
8102 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
8103 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
8104 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
8105 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
8106 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
8107 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
8108
8109 seq_printf(m, "Plane [%d]:\n", i);
8110 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
8111 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
8112 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
8113 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
8114 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
8115 if (INTEL_INFO(dev)->gen >= 4) {
8116 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
8117 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
8118 }
8119
8120 seq_printf(m, "Cursor [%d]:\n", i);
8121 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
8122 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
8123 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
8124 }
8125}
8126#endif