blob: 993ff22df7ec562a9cc20930c6b7b97da659445f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
Murali Karicheride335bb42015-03-03 12:52:13 -05009#include <linux/of_pci.h>
Bjorn Helgaas589fcc22014-09-12 20:02:00 -060010#include <linux/pci_hotplug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/slab.h>
12#include <linux/module.h>
13#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080014#include <linux/pci-aspm.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060015#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090016#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
18#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
19#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
Stephen Hemminger0b950f02014-01-10 17:14:48 -070021static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070022 .name = "PCI busn",
23 .start = 0,
24 .end = 255,
25 .flags = IORESOURCE_BUS,
26};
27
Linus Torvalds1da177e2005-04-16 15:20:36 -070028/* Ugh. Need to stop exporting this to modules. */
29LIST_HEAD(pci_root_buses);
30EXPORT_SYMBOL(pci_root_buses);
31
Yinghai Lu5cc62c22012-05-17 18:51:11 -070032static LIST_HEAD(pci_domain_busn_res_list);
33
34struct pci_domain_busn_res {
35 struct list_head list;
36 struct resource res;
37 int domain_nr;
38};
39
40static struct resource *get_pci_domain_busn_res(int domain_nr)
41{
42 struct pci_domain_busn_res *r;
43
44 list_for_each_entry(r, &pci_domain_busn_res_list, list)
45 if (r->domain_nr == domain_nr)
46 return &r->res;
47
48 r = kzalloc(sizeof(*r), GFP_KERNEL);
49 if (!r)
50 return NULL;
51
52 r->domain_nr = domain_nr;
53 r->res.start = 0;
54 r->res.end = 0xff;
55 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
56
57 list_add_tail(&r->list, &pci_domain_busn_res_list);
58
59 return &r->res;
60}
61
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080062static int find_anything(struct device *dev, void *data)
63{
64 return 1;
65}
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070067/*
68 * Some device drivers need know if pci is initiated.
69 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080070 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070071 */
72int no_pci_devices(void)
73{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080074 struct device *dev;
75 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070076
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080077 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
78 no_devices = (dev == NULL);
79 put_device(dev);
80 return no_devices;
81}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070082EXPORT_SYMBOL(no_pci_devices);
83
Linus Torvalds1da177e2005-04-16 15:20:36 -070084/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 * PCI Bus Class
86 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040087static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070088{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040089 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
Markus Elfringff0387c2014-11-10 21:02:17 -070091 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070092 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100093 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 kfree(pci_bus);
95}
96
97static struct class pcibus_class = {
98 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040099 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -0700100 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101};
102
103static int __init pcibus_class_init(void)
104{
105 return class_register(&pcibus_class);
106}
107postcore_initcall(pcibus_class_init);
108
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400109static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800110{
111 u64 size = mask & maxbase; /* Find the significant bits */
112 if (!size)
113 return 0;
114
115 /* Get the lowest of them to find the decode size, and
116 from that the extent. */
117 size = (size & ~(size-1)) - 1;
118
119 /* base == maxbase can be valid only if the BAR has
120 already been programmed with all 1s. */
121 if (base == maxbase && ((base | size) & mask) != mask)
122 return 0;
123
124 return size;
125}
126
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600127static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800128{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600129 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600130 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600131
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400132 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600133 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
134 flags |= IORESOURCE_IO;
135 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400136 }
137
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600138 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
139 flags |= IORESOURCE_MEM;
140 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
141 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400142
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600143 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
144 switch (mem_type) {
145 case PCI_BASE_ADDRESS_MEM_TYPE_32:
146 break;
147 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600148 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600149 break;
150 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600151 flags |= IORESOURCE_MEM_64;
152 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600153 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600154 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600155 break;
156 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600157 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400158}
159
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100160#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
161
Yu Zhao0b400c72008-11-22 02:40:40 +0800162/**
163 * pci_read_base - read a PCI BAR
164 * @dev: the PCI device
165 * @type: type of the BAR
166 * @res: resource buffer to be filled in
167 * @pos: BAR position in the config space
168 *
169 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400170 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800171int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400172 struct resource *res, unsigned int pos)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400173{
174 u32 l, sz, mask;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600175 u64 l64, sz64, mask64;
Jacob Pan253d2e52010-07-16 10:19:22 -0700176 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800177 struct pci_bus_region region, inverted_region;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400178
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200179 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400180
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600181 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700182 if (!dev->mmio_always_on) {
183 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100184 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
185 pci_write_config_word(dev, PCI_COMMAND,
186 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
187 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700188 }
189
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400190 res->name = pci_name(dev);
191
192 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200193 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400194 pci_read_config_dword(dev, pos, &sz);
195 pci_write_config_dword(dev, pos, l);
196
197 /*
198 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600199 * If the BAR isn't implemented, all bits must be 0. If it's a
200 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
201 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400202 */
Myron Stowef795d862014-10-30 11:54:43 -0600203 if (sz == 0xffffffff)
204 sz = 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400205
206 /*
207 * I don't know how l can have all bits set. Copied from old code.
208 * Maybe it fixes a bug on some ancient platform.
209 */
210 if (l == 0xffffffff)
211 l = 0;
212
213 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600214 res->flags = decode_bar(dev, l);
215 res->flags |= IORESOURCE_SIZEALIGN;
216 if (res->flags & IORESOURCE_IO) {
Myron Stowef795d862014-10-30 11:54:43 -0600217 l64 = l & PCI_BASE_ADDRESS_IO_MASK;
218 sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
219 mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400220 } else {
Myron Stowef795d862014-10-30 11:54:43 -0600221 l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
222 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
223 mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400224 }
225 } else {
226 res->flags |= (l & IORESOURCE_ROM_ENABLE);
Myron Stowef795d862014-10-30 11:54:43 -0600227 l64 = l & PCI_ROM_ADDRESS_MASK;
228 sz64 = sz & PCI_ROM_ADDRESS_MASK;
229 mask64 = (u32)PCI_ROM_ADDRESS_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400230 }
231
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600232 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400233 pci_read_config_dword(dev, pos + 4, &l);
234 pci_write_config_dword(dev, pos + 4, ~0);
235 pci_read_config_dword(dev, pos + 4, &sz);
236 pci_write_config_dword(dev, pos + 4, l);
237
238 l64 |= ((u64)l << 32);
239 sz64 |= ((u64)sz << 32);
Myron Stowef795d862014-10-30 11:54:43 -0600240 mask64 |= ((u64)~0 << 32);
241 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400242
Myron Stowef795d862014-10-30 11:54:43 -0600243 if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
244 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400245
Myron Stowef795d862014-10-30 11:54:43 -0600246 if (!sz64)
247 goto fail;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400248
Myron Stowef795d862014-10-30 11:54:43 -0600249 sz64 = pci_size(l64, sz64, mask64);
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600250 if (!sz64) {
251 dev_info(&dev->dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n",
252 pos);
Myron Stowef795d862014-10-30 11:54:43 -0600253 goto fail;
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600254 }
Myron Stowef795d862014-10-30 11:54:43 -0600255
256 if (res->flags & IORESOURCE_MEM_64) {
Yinghai Lu30e8a182015-05-27 17:23:51 -0700257 if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8)
258 && sz64 > 0x100000000ULL) {
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600259 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
260 res->start = 0;
261 res->end = 0;
Myron Stowef795d862014-10-30 11:54:43 -0600262 dev_err(&dev->dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
263 pos, (unsigned long long)sz64);
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600264 goto out;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600265 }
266
Yinghai Lu30e8a182015-05-27 17:23:51 -0700267 if ((sizeof(pci_bus_addr_t) < 8) && l) {
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600268 /* Above 32-bit boundary; try to reallocate */
Bjorn Helgaasc83bd902014-02-26 11:26:00 -0700269 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600270 res->start = 0;
271 res->end = sz64;
Myron Stowef795d862014-10-30 11:54:43 -0600272 dev_info(&dev->dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n",
273 pos, (unsigned long long)l64);
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600274 goto out;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400275 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400276 }
277
Myron Stowef795d862014-10-30 11:54:43 -0600278 region.start = l64;
279 region.end = l64 + sz64;
280
Yinghai Lufc279852013-12-09 22:54:40 -0800281 pcibios_bus_to_resource(dev->bus, res, &region);
282 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800283
284 /*
285 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
286 * the corresponding resource address (the physical address used by
287 * the CPU. Converting that resource address back to a bus address
288 * should yield the original BAR value:
289 *
290 * resource_to_bus(bus_to_resource(A)) == A
291 *
292 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
293 * be claimed by the device.
294 */
295 if (inverted_region.start != region.start) {
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800296 res->flags |= IORESOURCE_UNSET;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800297 res->start = 0;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600298 res->end = region.end - region.start;
Myron Stowef795d862014-10-30 11:54:43 -0600299 dev_info(&dev->dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
300 pos, (unsigned long long)region.start);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800301 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800302
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600303 goto out;
304
305
306fail:
307 res->flags = 0;
308out:
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600309 if (res->flags)
Kevin Hao33963e302013-05-25 19:36:25 +0800310 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600311
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600312 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800313}
314
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
316{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400317 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318
Prarit Bhargava8f25a2f2016-05-11 12:27:16 -0400319 if (dev->non_compliant_bars)
320 return;
321
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400322 for (pos = 0; pos < howmany; pos++) {
323 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400325 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400327
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400329 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400331 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
332 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
333 IORESOURCE_SIZEALIGN;
334 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 }
336}
337
Bill Pemberton15856ad2012-11-21 15:35:00 -0500338static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339{
340 struct pci_dev *dev = child->self;
341 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600342 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700343 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600344 struct resource *res;
345
346 io_mask = PCI_IO_RANGE_MASK;
347 io_granularity = 0x1000;
348 if (dev->io_window_1k) {
349 /* Support 1K I/O space granularity */
350 io_mask = PCI_IO_1K_RANGE_MASK;
351 io_granularity = 0x400;
352 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354 res = child->resource[0];
355 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
356 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600357 base = (io_base_lo & io_mask) << 8;
358 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
360 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
361 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600362
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
364 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600365 base |= ((unsigned long) io_base_hi << 16);
366 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 }
368
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600369 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700371 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600372 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800373 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600374 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700376}
377
Bill Pemberton15856ad2012-11-21 15:35:00 -0500378static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700379{
380 struct pci_dev *dev = child->self;
381 u16 mem_base_lo, mem_limit_lo;
382 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700383 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700384 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
386 res = child->resource[1];
387 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
388 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600389 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
390 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600391 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700393 region.start = base;
394 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800395 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600396 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700398}
399
Bill Pemberton15856ad2012-11-21 15:35:00 -0500400static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700401{
402 struct pci_dev *dev = child->self;
403 u16 mem_base_lo, mem_limit_lo;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700404 u64 base64, limit64;
Yinghai Lu30e8a182015-05-27 17:23:51 -0700405 pci_bus_addr_t base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700406 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700407 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408
409 res = child->resource[2];
410 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
411 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700412 base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
413 limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
415 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
416 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600417
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
419 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
420
421 /*
422 * Some bridges set the base > limit by default, and some
423 * (broken) BIOSes do not initialize them. If we find
424 * this, just assume they are not being used.
425 */
426 if (mem_base_hi <= mem_limit_hi) {
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700427 base64 |= (u64) mem_base_hi << 32;
428 limit64 |= (u64) mem_limit_hi << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429 }
430 }
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700431
Yinghai Lu30e8a182015-05-27 17:23:51 -0700432 base = (pci_bus_addr_t) base64;
433 limit = (pci_bus_addr_t) limit64;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700434
435 if (base != base64) {
436 dev_err(&dev->dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
437 (unsigned long long) base64);
438 return;
439 }
440
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600441 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700442 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
443 IORESOURCE_MEM | IORESOURCE_PREFETCH;
444 if (res->flags & PCI_PREF_RANGE_TYPE_64)
445 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700446 region.start = base;
447 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800448 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600449 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 }
451}
452
Bill Pemberton15856ad2012-11-21 15:35:00 -0500453void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700454{
455 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700456 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700457 int i;
458
459 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
460 return;
461
Yinghai Lub918c622012-05-17 18:51:11 -0700462 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
463 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700464 dev->transparent ? " (subtractive decode)" : "");
465
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700466 pci_bus_remove_resources(child);
467 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
468 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
469
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700470 pci_read_bridge_io(child);
471 pci_read_bridge_mmio(child);
472 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700473
474 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700475 pci_bus_for_each_resource(child->parent, res, i) {
Bjorn Helgaasd739a092014-04-14 16:10:54 -0600476 if (res && res->flags) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700477 pci_bus_add_resource(child, res,
478 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700479 dev_printk(KERN_DEBUG, &dev->dev,
480 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700481 res);
482 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700483 }
484 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700485}
486
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100487static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488{
489 struct pci_bus *b;
490
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100491 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600492 if (!b)
493 return NULL;
494
495 INIT_LIST_HEAD(&b->node);
496 INIT_LIST_HEAD(&b->children);
497 INIT_LIST_HEAD(&b->devices);
498 INIT_LIST_HEAD(&b->slots);
499 INIT_LIST_HEAD(&b->resources);
500 b->max_bus_speed = PCI_SPEED_UNKNOWN;
501 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100502#ifdef CONFIG_PCI_DOMAINS_GENERIC
503 if (parent)
504 b->domain_nr = parent->domain_nr;
505#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506 return b;
507}
508
Jiang Liu70efde22013-06-07 16:16:51 -0600509static void pci_release_host_bridge_dev(struct device *dev)
510{
511 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
512
513 if (bridge->release_fn)
514 bridge->release_fn(bridge);
515
516 pci_free_resource_list(&bridge->windows);
517
518 kfree(bridge);
519}
520
Yinghai Lu7b543662012-04-02 18:31:53 -0700521static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
522{
523 struct pci_host_bridge *bridge;
524
525 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600526 if (!bridge)
527 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700528
Bjorn Helgaas05013482013-06-05 14:22:11 -0600529 INIT_LIST_HEAD(&bridge->windows);
530 bridge->bus = b;
Yinghai Lu7b543662012-04-02 18:31:53 -0700531 return bridge;
532}
533
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700534static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500535 PCI_SPEED_UNKNOWN, /* 0 */
536 PCI_SPEED_66MHz_PCIX, /* 1 */
537 PCI_SPEED_100MHz_PCIX, /* 2 */
538 PCI_SPEED_133MHz_PCIX, /* 3 */
539 PCI_SPEED_UNKNOWN, /* 4 */
540 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
541 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
542 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
543 PCI_SPEED_UNKNOWN, /* 8 */
544 PCI_SPEED_66MHz_PCIX_266, /* 9 */
545 PCI_SPEED_100MHz_PCIX_266, /* A */
546 PCI_SPEED_133MHz_PCIX_266, /* B */
547 PCI_SPEED_UNKNOWN, /* C */
548 PCI_SPEED_66MHz_PCIX_533, /* D */
549 PCI_SPEED_100MHz_PCIX_533, /* E */
550 PCI_SPEED_133MHz_PCIX_533 /* F */
551};
552
Jacob Keller343e51a2013-07-31 06:53:16 +0000553const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500554 PCI_SPEED_UNKNOWN, /* 0 */
555 PCIE_SPEED_2_5GT, /* 1 */
556 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500557 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500558 PCI_SPEED_UNKNOWN, /* 4 */
559 PCI_SPEED_UNKNOWN, /* 5 */
560 PCI_SPEED_UNKNOWN, /* 6 */
561 PCI_SPEED_UNKNOWN, /* 7 */
562 PCI_SPEED_UNKNOWN, /* 8 */
563 PCI_SPEED_UNKNOWN, /* 9 */
564 PCI_SPEED_UNKNOWN, /* A */
565 PCI_SPEED_UNKNOWN, /* B */
566 PCI_SPEED_UNKNOWN, /* C */
567 PCI_SPEED_UNKNOWN, /* D */
568 PCI_SPEED_UNKNOWN, /* E */
569 PCI_SPEED_UNKNOWN /* F */
570};
571
572void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
573{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700574 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500575}
576EXPORT_SYMBOL_GPL(pcie_update_link_speed);
577
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500578static unsigned char agp_speeds[] = {
579 AGP_UNKNOWN,
580 AGP_1X,
581 AGP_2X,
582 AGP_4X,
583 AGP_8X
584};
585
586static enum pci_bus_speed agp_speed(int agp3, int agpstat)
587{
588 int index = 0;
589
590 if (agpstat & 4)
591 index = 3;
592 else if (agpstat & 2)
593 index = 2;
594 else if (agpstat & 1)
595 index = 1;
596 else
597 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700598
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500599 if (agp3) {
600 index += 2;
601 if (index == 5)
602 index = 0;
603 }
604
605 out:
606 return agp_speeds[index];
607}
608
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500609static void pci_set_bus_speed(struct pci_bus *bus)
610{
611 struct pci_dev *bridge = bus->self;
612 int pos;
613
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500614 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
615 if (!pos)
616 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
617 if (pos) {
618 u32 agpstat, agpcmd;
619
620 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
621 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
622
623 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
624 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
625 }
626
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500627 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
628 if (pos) {
629 u16 status;
630 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500631
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700632 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
633 &status);
634
635 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500636 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700637 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500638 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700639 } else if (status & PCI_X_SSTATUS_133MHZ) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400640 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500641 max = PCI_SPEED_133MHz_PCIX_ECC;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400642 else
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500643 max = PCI_SPEED_133MHz_PCIX;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500644 } else {
645 max = PCI_SPEED_66MHz_PCIX;
646 }
647
648 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700649 bus->cur_bus_speed = pcix_bus_speed[
650 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500651
652 return;
653 }
654
Yijing Wangfdfe1512013-09-05 15:55:29 +0800655 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500656 u32 linkcap;
657 u16 linksta;
658
Jiang Liu59875ae2012-07-24 17:20:06 +0800659 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700660 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500661
Jiang Liu59875ae2012-07-24 17:20:06 +0800662 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500663 pcie_update_link_speed(bus, linksta);
664 }
665}
666
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700667static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
668 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669{
670 struct pci_bus *child;
671 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800672 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673
674 /*
675 * Allocate a new bus, and inherit stuff from the parent..
676 */
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100677 child = pci_alloc_bus(parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 if (!child)
679 return NULL;
680
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 child->parent = parent;
682 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200683 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200685 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400687 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800688 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400689 */
690 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100691 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692
693 /*
694 * Set up the primary, secondary and subordinate
695 * bus numbers.
696 */
Yinghai Lub918c622012-05-17 18:51:11 -0700697 child->number = child->busn_res.start = busnr;
698 child->primary = parent->busn_res.start;
699 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700
Yinghai Lu4f535092013-01-21 13:20:52 -0800701 if (!bridge) {
702 child->dev.parent = parent->bridge;
703 goto add_dev;
704 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800705
706 child->self = bridge;
707 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800708 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000709 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500710 pci_set_bus_speed(child);
711
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800713 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
715 child->resource[i]->name = child->name;
716 }
717 bridge->subordinate = child;
718
Yinghai Lu4f535092013-01-21 13:20:52 -0800719add_dev:
720 ret = device_register(&child->dev);
721 WARN_ON(ret < 0);
722
Jiang Liu10a95742013-04-12 05:44:20 +0000723 pcibios_add_bus(child);
724
Yinghai Lu4f535092013-01-21 13:20:52 -0800725 /* Create legacy_io and legacy_mem files for this bus */
726 pci_create_legacy_files(child);
727
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 return child;
729}
730
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400731struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
732 int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733{
734 struct pci_bus *child;
735
736 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700737 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800738 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800740 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700741 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 return child;
743}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600744EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745
Rajat Jainf3dbd802014-09-02 16:26:00 -0700746static void pci_enable_crs(struct pci_dev *pdev)
747{
748 u16 root_cap = 0;
749
750 /* Enable CRS Software Visibility if supported */
751 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
752 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
753 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
754 PCI_EXP_RTCTL_CRSSVE);
755}
756
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757/*
758 * If it's a bridge, configure it and scan the bus behind it.
759 * For CardBus bridges, we don't scan behind as the devices will
760 * be handled by the bridge driver itself.
761 *
762 * We need to process bridges in two passes -- first we scan those
763 * already configured by the BIOS and after we are done with all of
764 * them, we proceed to assigning numbers to the remaining buses in
765 * order to avoid overlaps between old and new bus numbers.
766 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500767int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768{
769 struct pci_bus *child;
770 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100771 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600773 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100774 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775
776 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600777 primary = buses & 0xFF;
778 secondary = (buses >> 8) & 0xFF;
779 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600781 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
782 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100784 if (!primary && (primary != bus->number) && secondary && subordinate) {
785 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
786 primary = bus->number;
787 }
788
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100789 /* Check if setup is sensible at all */
790 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700791 (primary != bus->number || secondary <= bus->number ||
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600792 secondary > subordinate)) {
Yinghai Lu1965f662012-09-10 17:19:33 -0700793 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
794 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100795 broken = 1;
796 }
797
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 /* Disable MasterAbortMode during probing to avoid reporting
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700799 of bus errors (in some architectures) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
801 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
802 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
803
Rajat Jainf3dbd802014-09-02 16:26:00 -0700804 pci_enable_crs(dev);
805
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600806 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
807 !is_cardbus && !broken) {
808 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 /*
810 * Bus already configured by firmware, process it in the first
811 * pass and just note the configuration.
812 */
813 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000814 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815
816 /*
Andreas Noever2ed85822014-01-23 21:59:22 +0100817 * The bus might already exist for two reasons: Either we are
818 * rescanning the bus or the bus is reachable through more than
819 * one bridge. The second case can happen with the i450NX
820 * chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600822 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600823 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600824 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600825 if (!child)
826 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600827 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700828 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600829 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 }
831
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832 cmax = pci_scan_child_bus(child);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +0100833 if (cmax > subordinate)
834 dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n",
835 subordinate, cmax);
836 /* subordinate should equal child->busn_res.end */
837 if (subordinate > max)
838 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 } else {
840 /*
841 * We need to assign a number to this bus which we always
842 * do in the second pass.
843 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700844 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +0100845 if (pcibios_assign_all_busses() || broken || is_cardbus)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700846 /* Temporarily disable forwarding of the
847 configuration cycles on all bridges in
848 this bus segment to avoid possible
849 conflicts in the second pass between two
850 bridges programmed with overlapping
851 bus ranges. */
852 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
853 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000854 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700855 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856
857 /* Clear errors */
858 pci_write_config_word(dev, PCI_STATUS, 0xffff);
859
Bjorn Helgaas7a0b33d2014-09-19 10:56:06 -0600860 /* Prevent assigning a bus number that already exists.
861 * This can happen when a bridge is hot-plugged, so in
862 * this case we only re-scan this bus. */
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800863 child = pci_find_bus(pci_domain_nr(bus), max+1);
864 if (!child) {
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100865 child = pci_add_new_bus(bus, dev, max+1);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800866 if (!child)
867 goto out;
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600868 pci_bus_insert_busn_res(child, max+1, 0xff);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800869 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100870 max++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871 buses = (buses & 0xff000000)
872 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700873 | ((unsigned int)(child->busn_res.start) << 8)
874 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875
876 /*
877 * yenta.c forces a secondary latency timer of 176.
878 * Copy that behaviour here.
879 */
880 if (is_cardbus) {
881 buses &= ~0xff000000;
882 buses |= CARDBUS_LATENCY_TIMER << 24;
883 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100884
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885 /*
886 * We need to blast all three values with a single write.
887 */
888 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
889
890 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700891 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 max = pci_scan_child_bus(child);
893 } else {
894 /*
895 * For CardBus bridges, we leave 4 bus numbers
896 * as cards with a PCI-to-PCI bridge can be
897 * inserted later.
898 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400899 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100900 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700901 if (pci_find_bus(pci_domain_nr(bus),
902 max+i+1))
903 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100904 while (parent->parent) {
905 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700906 (parent->busn_res.end > max) &&
907 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100908 j = 1;
909 }
910 parent = parent->parent;
911 }
912 if (j) {
913 /*
914 * Often, there are two cardbus bridges
915 * -- try to leave one valid bus number
916 * for each one.
917 */
918 i /= 2;
919 break;
920 }
921 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700922 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 }
924 /*
925 * Set the subordinate bus number to its real value.
926 */
Yinghai Lubc76b732012-05-17 18:51:13 -0700927 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
929 }
930
Gary Hadecb3576f2008-02-08 14:00:52 -0800931 sprintf(child->name,
932 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
933 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934
Bernhard Kaindld55bef512007-07-30 20:35:13 +0200935 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100936 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700937 if ((child->busn_res.end > bus->busn_res.end) ||
938 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100939 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700940 (child->busn_res.end < bus->number)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400941 dev_info(&child->dev, "%pR %s hidden behind%s bridge %s %pR\n",
Yinghai Lub918c622012-05-17 18:51:11 -0700942 &child->busn_res,
943 (bus->number > child->busn_res.end &&
944 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800945 "wholly" : "partially",
946 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700947 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700948 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100949 }
950 bus = bus->parent;
951 }
952
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000953out:
954 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
955
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 return max;
957}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600958EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959
960/*
961 * Read interrupt line and base address registers.
962 * The architecture-dependent code can tweak these, of course.
963 */
964static void pci_read_irq(struct pci_dev *dev)
965{
966 unsigned char irq;
967
968 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800969 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970 if (irq)
971 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
972 dev->irq = irq;
973}
974
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000975void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800976{
977 int pos;
978 u16 reg16;
Yijing Wang517a0212015-05-21 15:05:02 +0800979 int type;
980 struct pci_dev *parent;
Yu Zhao480b93b2009-03-20 11:25:14 +0800981
982 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
983 if (!pos)
984 return;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900985 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800986 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +0800987 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -0500988 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
989 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yijing Wang517a0212015-05-21 15:05:02 +0800990
991 /*
992 * A Root Port is always the upstream end of a Link. No PCIe
993 * component has two Links. Two Links are connected by a Switch
994 * that has a Port on each Link and internal logic to connect the
995 * two Ports.
996 */
997 type = pci_pcie_type(pdev);
998 if (type == PCI_EXP_TYPE_ROOT_PORT)
999 pdev->has_secondary_link = 1;
1000 else if (type == PCI_EXP_TYPE_UPSTREAM ||
1001 type == PCI_EXP_TYPE_DOWNSTREAM) {
1002 parent = pci_upstream_bridge(pdev);
1003 if (!parent->has_secondary_link)
1004 pdev->has_secondary_link = 1;
1005 }
Yu Zhao480b93b2009-03-20 11:25:14 +08001006}
1007
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001008void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -07001009{
Eric W. Biederman28760482009-09-09 14:09:24 -07001010 u32 reg32;
1011
Jiang Liu59875ae2012-07-24 17:20:06 +08001012 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -07001013 if (reg32 & PCI_EXP_SLTCAP_HPC)
1014 pdev->is_hotplug_bridge = 1;
1015}
1016
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001017/**
Alex Williamson78916b02014-05-05 14:20:51 -06001018 * pci_ext_cfg_is_aliased - is ext config space just an alias of std config?
1019 * @dev: PCI device
1020 *
1021 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1022 * when forwarding a type1 configuration request the bridge must check that
1023 * the extended register address field is zero. The bridge is not permitted
1024 * to forward the transactions and must handle it as an Unsupported Request.
1025 * Some bridges do not follow this rule and simply drop the extended register
1026 * bits, resulting in the standard config space being aliased, every 256
1027 * bytes across the entire configuration space. Test for this condition by
1028 * comparing the first dword of each potential alias to the vendor/device ID.
1029 * Known offenders:
1030 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1031 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1032 */
1033static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1034{
1035#ifdef CONFIG_PCI_QUIRKS
1036 int pos;
1037 u32 header, tmp;
1038
1039 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1040
1041 for (pos = PCI_CFG_SPACE_SIZE;
1042 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1043 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1044 || header != tmp)
1045 return false;
1046 }
1047
1048 return true;
1049#else
1050 return false;
1051#endif
1052}
1053
1054/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001055 * pci_cfg_space_size - get the configuration space size of the PCI device.
1056 * @dev: PCI device
1057 *
1058 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1059 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1060 * access it. Maybe we don't have a way to generate extended config space
1061 * accesses, or the device is behind a reverse Express bridge. So we try
1062 * reading the dword at 0x100 which must either be 0 or a valid extended
1063 * capability header.
1064 */
1065static int pci_cfg_space_size_ext(struct pci_dev *dev)
1066{
1067 u32 status;
1068 int pos = PCI_CFG_SPACE_SIZE;
1069
1070 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
1071 goto fail;
Alex Williamson78916b02014-05-05 14:20:51 -06001072 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001073 goto fail;
1074
1075 return PCI_CFG_SPACE_EXP_SIZE;
1076
1077 fail:
1078 return PCI_CFG_SPACE_SIZE;
1079}
1080
1081int pci_cfg_space_size(struct pci_dev *dev)
1082{
1083 int pos;
1084 u32 status;
1085 u16 class;
1086
1087 class = dev->class >> 8;
1088 if (class == PCI_CLASS_BRIDGE_HOST)
1089 return pci_cfg_space_size_ext(dev);
1090
1091 if (!pci_is_pcie(dev)) {
1092 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1093 if (!pos)
1094 goto fail;
1095
1096 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1097 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1098 goto fail;
1099 }
1100
1101 return pci_cfg_space_size_ext(dev);
1102
1103 fail:
1104 return PCI_CFG_SPACE_SIZE;
1105}
1106
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001107#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001108
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109/**
1110 * pci_setup_device - fill in class and map information of a device
1111 * @dev: the device structure to fill
1112 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001113 * Initialize the device structure with information about the device's
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1115 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001116 * Returns 0 on success and negative if unknown type of device (not normal,
1117 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001119int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120{
1121 u32 class;
Bjorn Helgaasaa57ba12016-02-25 14:35:57 -06001122 u16 cmd;
Yu Zhao480b93b2009-03-20 11:25:14 +08001123 u8 hdr_type;
1124 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -05001125 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001126 struct pci_bus_region region;
1127 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001128
1129 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1130 return -EIO;
1131
1132 dev->sysdata = dev->bus->sysdata;
1133 dev->dev.parent = dev->bus->bridge;
1134 dev->dev.bus = &pci_bus_type;
1135 dev->hdr_type = hdr_type & 0x7f;
1136 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001137 dev->error_state = pci_channel_io_normal;
1138 set_pcie_port_type(dev);
1139
1140 list_for_each_entry(slot, &dev->bus->slots, list)
1141 if (PCI_SLOT(dev->devfn) == slot->number)
1142 dev->slot = slot;
1143
1144 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1145 set this higher, assuming the system even supports it. */
1146 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001148 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1149 dev->bus->number, PCI_SLOT(dev->devfn),
1150 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151
1152 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001153 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001154 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001156 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1157 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158
Yu Zhao853346e2009-03-21 22:05:11 +08001159 /* need to have dev->class ready */
1160 dev->cfg_size = pci_cfg_space_size(dev);
1161
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001163 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164
1165 /* Early fixups, before probing the BARs */
1166 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001167 /* device class may be changed after fixup */
1168 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169
Bjorn Helgaasaa57ba12016-02-25 14:35:57 -06001170 if (dev->non_compliant_bars) {
1171 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1172 if (cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) {
1173 dev_info(&dev->dev, "device has non-compliant BARs; disabling IO/MEM decoding\n");
1174 cmd &= ~PCI_COMMAND_IO;
1175 cmd &= ~PCI_COMMAND_MEMORY;
1176 pci_write_config_word(dev, PCI_COMMAND, cmd);
1177 }
1178 }
1179
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180 switch (dev->hdr_type) { /* header type */
1181 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1182 if (class == PCI_CLASS_BRIDGE_PCI)
1183 goto bad;
1184 pci_read_irq(dev);
1185 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1186 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1187 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001188
1189 /*
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001190 * Do the ugly legacy mode stuff here rather than broken chip
1191 * quirk code. Legacy mode ATA controllers have fixed
1192 * addresses. These are not always echoed in BAR0-3, and
1193 * BAR0-3 in a few cases contain junk!
Alan Cox368c73d2006-10-04 00:41:26 +01001194 */
1195 if (class == PCI_CLASS_STORAGE_IDE) {
1196 u8 progif;
1197 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1198 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001199 region.start = 0x1F0;
1200 region.end = 0x1F7;
1201 res = &dev->resource[0];
1202 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001203 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001204 dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n",
1205 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001206 region.start = 0x3F6;
1207 region.end = 0x3F6;
1208 res = &dev->resource[1];
1209 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001210 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001211 dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n",
1212 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001213 }
1214 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001215 region.start = 0x170;
1216 region.end = 0x177;
1217 res = &dev->resource[2];
1218 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001219 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001220 dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n",
1221 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001222 region.start = 0x376;
1223 region.end = 0x376;
1224 res = &dev->resource[3];
1225 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001226 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001227 dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1228 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001229 }
1230 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231 break;
1232
1233 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1234 if (class != PCI_CLASS_BRIDGE_PCI)
1235 goto bad;
1236 /* The PCI-to-PCI bridge spec requires that subtractive
1237 decoding (i.e. transparent) bridge must have programming
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001238 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001239 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240 dev->transparent = ((dev->class & 0xff) == 1);
1241 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001242 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001243 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1244 if (pos) {
1245 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1246 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1247 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248 break;
1249
1250 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1251 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1252 goto bad;
1253 pci_read_irq(dev);
1254 pci_read_bases(dev, 1, 0);
1255 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1256 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1257 break;
1258
1259 default: /* unknown header */
Ryan Desfosses227f0642014-04-18 20:13:50 -04001260 dev_err(&dev->dev, "unknown header type %02x, ignoring device\n",
1261 dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001262 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263
1264 bad:
Ryan Desfosses227f0642014-04-18 20:13:50 -04001265 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header type %02x)\n",
1266 dev->class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267 dev->class = PCI_CLASS_NOT_DEFINED;
1268 }
1269
1270 /* We found a fine healthy device, go go go... */
1271 return 0;
1272}
1273
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001274static struct hpp_type0 pci_default_type0 = {
1275 .revision = 1,
1276 .cache_line_size = 8,
1277 .latency_timer = 0x40,
1278 .enable_serr = 0,
1279 .enable_perr = 0,
1280};
1281
1282static void program_hpp_type0(struct pci_dev *dev, struct hpp_type0 *hpp)
1283{
1284 u16 pci_cmd, pci_bctl;
1285
Bjorn Helgaasc6285fc2014-08-29 18:10:19 -06001286 if (!hpp)
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001287 hpp = &pci_default_type0;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001288
1289 if (hpp->revision > 1) {
1290 dev_warn(&dev->dev,
1291 "PCI settings rev %d not supported; using defaults\n",
1292 hpp->revision);
1293 hpp = &pci_default_type0;
1294 }
1295
1296 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, hpp->cache_line_size);
1297 pci_write_config_byte(dev, PCI_LATENCY_TIMER, hpp->latency_timer);
1298 pci_read_config_word(dev, PCI_COMMAND, &pci_cmd);
1299 if (hpp->enable_serr)
1300 pci_cmd |= PCI_COMMAND_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001301 if (hpp->enable_perr)
1302 pci_cmd |= PCI_COMMAND_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001303 pci_write_config_word(dev, PCI_COMMAND, pci_cmd);
1304
1305 /* Program bridge control value */
1306 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
1307 pci_write_config_byte(dev, PCI_SEC_LATENCY_TIMER,
1308 hpp->latency_timer);
1309 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &pci_bctl);
1310 if (hpp->enable_serr)
1311 pci_bctl |= PCI_BRIDGE_CTL_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001312 if (hpp->enable_perr)
1313 pci_bctl |= PCI_BRIDGE_CTL_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001314 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, pci_bctl);
1315 }
1316}
1317
1318static void program_hpp_type1(struct pci_dev *dev, struct hpp_type1 *hpp)
1319{
1320 if (hpp)
1321 dev_warn(&dev->dev, "PCI-X settings not supported\n");
1322}
1323
1324static void program_hpp_type2(struct pci_dev *dev, struct hpp_type2 *hpp)
1325{
1326 int pos;
1327 u32 reg32;
1328
1329 if (!hpp)
1330 return;
1331
1332 if (hpp->revision > 1) {
1333 dev_warn(&dev->dev, "PCIe settings rev %d not supported\n",
1334 hpp->revision);
1335 return;
1336 }
1337
Bjorn Helgaas302328c2014-09-03 13:26:29 -06001338 /*
1339 * Don't allow _HPX to change MPS or MRRS settings. We manage
1340 * those to make sure they're consistent with the rest of the
1341 * platform.
1342 */
1343 hpp->pci_exp_devctl_and |= PCI_EXP_DEVCTL_PAYLOAD |
1344 PCI_EXP_DEVCTL_READRQ;
1345 hpp->pci_exp_devctl_or &= ~(PCI_EXP_DEVCTL_PAYLOAD |
1346 PCI_EXP_DEVCTL_READRQ);
1347
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001348 /* Initialize Device Control Register */
1349 pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
1350 ~hpp->pci_exp_devctl_and, hpp->pci_exp_devctl_or);
1351
1352 /* Initialize Link Control Register */
Yinghai Lu7a1562d2014-11-11 12:09:46 -08001353 if (pcie_cap_has_lnkctl(dev))
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001354 pcie_capability_clear_and_set_word(dev, PCI_EXP_LNKCTL,
1355 ~hpp->pci_exp_lnkctl_and, hpp->pci_exp_lnkctl_or);
1356
1357 /* Find Advanced Error Reporting Enhanced Capability */
1358 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
1359 if (!pos)
1360 return;
1361
1362 /* Initialize Uncorrectable Error Mask Register */
1363 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, &reg32);
1364 reg32 = (reg32 & hpp->unc_err_mask_and) | hpp->unc_err_mask_or;
1365 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, reg32);
1366
1367 /* Initialize Uncorrectable Error Severity Register */
1368 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, &reg32);
1369 reg32 = (reg32 & hpp->unc_err_sever_and) | hpp->unc_err_sever_or;
1370 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, reg32);
1371
1372 /* Initialize Correctable Error Mask Register */
1373 pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg32);
1374 reg32 = (reg32 & hpp->cor_err_mask_and) | hpp->cor_err_mask_or;
1375 pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg32);
1376
1377 /* Initialize Advanced Error Capabilities and Control Register */
1378 pci_read_config_dword(dev, pos + PCI_ERR_CAP, &reg32);
1379 reg32 = (reg32 & hpp->adv_err_cap_and) | hpp->adv_err_cap_or;
1380 pci_write_config_dword(dev, pos + PCI_ERR_CAP, reg32);
1381
1382 /*
1383 * FIXME: The following two registers are not supported yet.
1384 *
1385 * o Secondary Uncorrectable Error Severity Register
1386 * o Secondary Uncorrectable Error Mask Register
1387 */
1388}
1389
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001390static void pci_configure_device(struct pci_dev *dev)
1391{
1392 struct hotplug_params hpp;
1393 int ret;
1394
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001395 memset(&hpp, 0, sizeof(hpp));
1396 ret = pci_get_hp_params(dev, &hpp);
1397 if (ret)
1398 return;
1399
1400 program_hpp_type2(dev, hpp.t2);
1401 program_hpp_type1(dev, hpp.t1);
1402 program_hpp_type0(dev, hpp.t0);
1403}
1404
Zhao, Yu201de562008-10-13 19:49:55 +08001405static void pci_release_capabilities(struct pci_dev *dev)
1406{
1407 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001408 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001409 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001410}
1411
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412/**
1413 * pci_release_dev - free a pci device structure when all users of it are finished.
1414 * @dev: device that's been disconnected
1415 *
1416 * Will be called only by the device core when all users of this pci device are
1417 * done.
1418 */
1419static void pci_release_dev(struct device *dev)
1420{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001421 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001423 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001424 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001425 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001426 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08001427 pci_bus_put(pci_dev->bus);
Alex Williamson782a9852014-05-20 08:53:21 -06001428 kfree(pci_dev->driver_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001429 kfree(pci_dev);
1430}
1431
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001432struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10001433{
1434 struct pci_dev *dev;
1435
1436 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1437 if (!dev)
1438 return NULL;
1439
Michael Ellerman65891212007-04-05 17:19:08 +10001440 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001441 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001442 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10001443
1444 return dev;
1445}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001446EXPORT_SYMBOL(pci_alloc_dev);
1447
Yinghai Luefdc87d2012-01-27 10:55:10 -08001448bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001449 int crs_timeout)
Yinghai Luefdc87d2012-01-27 10:55:10 -08001450{
1451 int delay = 1;
1452
1453 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1454 return false;
1455
1456 /* some broken boards return 0 or ~0 if a slot is empty: */
1457 if (*l == 0xffffffff || *l == 0x00000000 ||
1458 *l == 0x0000ffff || *l == 0xffff0000)
1459 return false;
1460
Rajat Jain89665a62014-09-08 14:19:49 -07001461 /*
1462 * Configuration Request Retry Status. Some root ports return the
1463 * actual device ID instead of the synthetic ID (0xFFFF) required
1464 * by the PCIe spec. Ignore the device ID and only check for
1465 * (vendor id == 1).
1466 */
1467 while ((*l & 0xffff) == 0x0001) {
Yinghai Luefdc87d2012-01-27 10:55:10 -08001468 if (!crs_timeout)
1469 return false;
1470
1471 msleep(delay);
1472 delay *= 2;
1473 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1474 return false;
1475 /* Card hasn't responded in 60 seconds? Must be stuck. */
1476 if (delay > crs_timeout) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001477 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not responding\n",
1478 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
1479 PCI_FUNC(devfn));
Yinghai Luefdc87d2012-01-27 10:55:10 -08001480 return false;
1481 }
1482 }
1483
1484 return true;
1485}
1486EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1487
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488/*
1489 * Read the config data for a PCI device, sanity-check it
1490 * and fill in the dev structure...
1491 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001492static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493{
1494 struct pci_dev *dev;
1495 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496
Yinghai Luefdc87d2012-01-27 10:55:10 -08001497 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498 return NULL;
1499
Gu Zheng8b1fce02013-05-25 21:48:31 +08001500 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501 if (!dev)
1502 return NULL;
1503
Linus Torvalds1da177e2005-04-16 15:20:36 -07001504 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505 dev->vendor = l & 0xffff;
1506 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001508 pci_set_of_node(dev);
1509
Yu Zhao480b93b2009-03-20 11:25:14 +08001510 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08001511 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512 kfree(dev);
1513 return NULL;
1514 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001515
1516 return dev;
1517}
1518
Zhao, Yu201de562008-10-13 19:49:55 +08001519static void pci_init_capabilities(struct pci_dev *dev)
1520{
1521 /* MSI/MSI-X list */
1522 pci_msi_init_pci_dev(dev);
1523
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001524 /* Buffers for saving PCIe and PCI-X capabilities */
1525 pci_allocate_cap_save_buffers(dev);
1526
Zhao, Yu201de562008-10-13 19:49:55 +08001527 /* Power Management */
1528 pci_pm_init(dev);
1529
1530 /* Vital Product Data */
1531 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001532
1533 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001534 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001535
1536 /* Single Root I/O Virtualization */
1537 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001538
1539 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001540 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001541}
1542
Sam Ravnborg96bde062007-03-26 21:53:30 -08001543void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001544{
Yinghai Lu4f535092013-01-21 13:20:52 -08001545 int ret;
1546
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001547 pci_configure_device(dev);
1548
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549 device_initialize(&dev->dev);
1550 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551
Yinghai Lu7629d192013-01-21 13:20:44 -08001552 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001554 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555 dev->dev.coherent_dma_mask = 0xffffffffull;
Murali Karicheride335bb42015-03-03 12:52:13 -05001556 of_pci_dma_configure(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001558 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001559 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001560
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561 /* Fix up broken headers */
1562 pci_fixup_device(pci_fixup_header, dev);
1563
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001564 /* moved out from quirk header fixup code */
1565 pci_reassigndev_resource_alignment(dev);
1566
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001567 /* Clear the state_saved flag. */
1568 dev->state_saved = false;
1569
Zhao, Yu201de562008-10-13 19:49:55 +08001570 /* Initialize various capabilities */
1571 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001572
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573 /*
1574 * Add the device to our list of discovered devices
1575 * and the bus list for fixup functions, etc.
1576 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001577 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001579 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001580
Yinghai Lu4f535092013-01-21 13:20:52 -08001581 ret = pcibios_add_device(dev);
1582 WARN_ON(ret < 0);
1583
1584 /* Notifier could use PCI capabilities */
1585 dev->match_driver = false;
1586 ret = device_add(&dev->dev);
1587 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001588}
1589
Bjorn Helgaas10874f52014-04-14 16:11:40 -06001590struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001591{
1592 struct pci_dev *dev;
1593
Trent Piepho90bdb312009-03-20 14:56:00 -06001594 dev = pci_get_slot(bus, devfn);
1595 if (dev) {
1596 pci_dev_put(dev);
1597 return dev;
1598 }
1599
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001600 dev = pci_scan_device(bus, devfn);
1601 if (!dev)
1602 return NULL;
1603
1604 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605
1606 return dev;
1607}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001608EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001610static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001611{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001612 int pos;
1613 u16 cap = 0;
1614 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001615
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001616 if (pci_ari_enabled(bus)) {
1617 if (!dev)
1618 return 0;
1619 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1620 if (!pos)
1621 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001622
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001623 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1624 next_fn = PCI_ARI_CAP_NFN(cap);
1625 if (next_fn <= fn)
1626 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001627
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001628 return next_fn;
1629 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001630
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001631 /* dev may be NULL for non-contiguous multifunction devices */
1632 if (!dev || dev->multifunction)
1633 return (fn + 1) % 8;
1634
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001635 return 0;
1636}
1637
1638static int only_one_child(struct pci_bus *bus)
1639{
1640 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001641
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001642 if (!parent || !pci_is_pcie(parent))
1643 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001644 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001645 return 1;
Yijing Wang62f87c02012-07-24 17:20:03 +08001646 if (pci_pcie_type(parent) == PCI_EXP_TYPE_DOWNSTREAM &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001647 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001648 return 1;
1649 return 0;
1650}
1651
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652/**
1653 * pci_scan_slot - scan a PCI slot on a bus for devices.
1654 * @bus: PCI bus to scan
1655 * @devfn: slot number to scan (must have zero function.)
1656 *
1657 * Scan a PCI slot on the specified PCI bus for devices, adding
1658 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001659 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001660 *
1661 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001663int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001665 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001666 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001667
1668 if (only_one_child(bus) && (devfn > 0))
1669 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001671 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001672 if (!dev)
1673 return 0;
1674 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001675 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001677 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001678 dev = pci_scan_single_device(bus, devfn + fn);
1679 if (dev) {
1680 if (!dev->is_added)
1681 nr++;
1682 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683 }
1684 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001685
Shaohua Li149e1632008-07-23 10:32:31 +08001686 /* only one slot has pcie device */
1687 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001688 pcie_aspm_init_link_state(bus->self);
1689
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690 return nr;
1691}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001692EXPORT_SYMBOL(pci_scan_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693
Jon Masonb03e7492011-07-20 15:20:54 -05001694static int pcie_find_smpss(struct pci_dev *dev, void *data)
1695{
1696 u8 *smpss = data;
1697
1698 if (!pci_is_pcie(dev))
1699 return 0;
1700
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001701 /*
1702 * We don't have a way to change MPS settings on devices that have
1703 * drivers attached. A hot-added device might support only the minimum
1704 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1705 * where devices may be hot-added, we limit the fabric MPS to 128 so
1706 * hot-added devices will work correctly.
1707 *
1708 * However, if we hot-add a device to a slot directly below a Root
1709 * Port, it's impossible for there to be other existing devices below
1710 * the port. We don't limit the MPS in this case because we can
1711 * reconfigure MPS on both the Root Port and the hot-added device,
1712 * and there are no other devices involved.
1713 *
1714 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05001715 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001716 if (dev->is_hotplug_bridge &&
1717 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05001718 *smpss = 0;
1719
1720 if (*smpss > dev->pcie_mpss)
1721 *smpss = dev->pcie_mpss;
1722
1723 return 0;
1724}
1725
1726static void pcie_write_mps(struct pci_dev *dev, int mps)
1727{
Jon Mason62f392e2011-10-14 14:56:14 -05001728 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001729
1730 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001731 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001732
Yijing Wang62f87c02012-07-24 17:20:03 +08001733 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1734 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001735 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001736 * downstream communication will never be larger than
1737 * the MRRS. So, the MPS only needs to be configured
1738 * for the upstream communication. This being the case,
1739 * walk from the top down and set the MPS of the child
1740 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001741 *
1742 * Configure the device MPS with the smaller of the
1743 * device MPSS or the bridge MPS (which is assumed to be
1744 * properly configured at this point to the largest
1745 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001746 */
Jon Mason62f392e2011-10-14 14:56:14 -05001747 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001748 }
1749
1750 rc = pcie_set_mps(dev, mps);
1751 if (rc)
1752 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1753}
1754
Jon Mason62f392e2011-10-14 14:56:14 -05001755static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001756{
Jon Mason62f392e2011-10-14 14:56:14 -05001757 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001758
Jon Masoned2888e2011-09-08 16:41:18 -05001759 /* In the "safe" case, do not configure the MRRS. There appear to be
1760 * issues with setting MRRS to 0 on a number of devices.
1761 */
Jon Masoned2888e2011-09-08 16:41:18 -05001762 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1763 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001764
Jon Masoned2888e2011-09-08 16:41:18 -05001765 /* For Max performance, the MRRS must be set to the largest supported
1766 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001767 * device or the bus can support. This should already be properly
1768 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001769 */
Jon Mason62f392e2011-10-14 14:56:14 -05001770 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001771
1772 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001773 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001774 * If the MRRS value provided is not acceptable (e.g., too large),
1775 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001776 */
Jon Masonb03e7492011-07-20 15:20:54 -05001777 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1778 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001779 if (!rc)
1780 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001781
Jon Mason62f392e2011-10-14 14:56:14 -05001782 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001783 mrrs /= 2;
1784 }
Jon Mason62f392e2011-10-14 14:56:14 -05001785
1786 if (mrrs < 128)
Ryan Desfosses227f0642014-04-18 20:13:50 -04001787 dev_err(&dev->dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001788}
1789
Yijing Wang5895af72013-08-26 16:33:06 +08001790static void pcie_bus_detect_mps(struct pci_dev *dev)
1791{
1792 struct pci_dev *bridge = dev->bus->self;
1793 int mps, p_mps;
1794
1795 if (!bridge)
1796 return;
1797
1798 mps = pcie_get_mps(dev);
1799 p_mps = pcie_get_mps(bridge);
1800
1801 if (mps != p_mps)
1802 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1803 mps, pci_name(bridge), p_mps);
1804}
1805
Jon Masonb03e7492011-07-20 15:20:54 -05001806static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1807{
Jon Masona513a992011-10-14 14:56:16 -05001808 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001809
1810 if (!pci_is_pcie(dev))
1811 return 0;
1812
Yijing Wang5895af72013-08-26 16:33:06 +08001813 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1814 pcie_bus_detect_mps(dev);
1815 return 0;
1816 }
1817
Jon Masona513a992011-10-14 14:56:16 -05001818 mps = 128 << *(u8 *)data;
1819 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001820
1821 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001822 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001823
Ryan Desfosses227f0642014-04-18 20:13:50 -04001824 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
1825 pcie_get_mps(dev), 128 << dev->pcie_mpss,
Jon Masona513a992011-10-14 14:56:16 -05001826 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001827
1828 return 0;
1829}
1830
Jon Masona513a992011-10-14 14:56:16 -05001831/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001832 * parents then children fashion. If this changes, then this code will not
1833 * work as designed.
1834 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001835void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05001836{
Bjorn Helgaas1e358f92014-04-29 12:51:55 -06001837 u8 smpss = 0;
Jon Masonb03e7492011-07-20 15:20:54 -05001838
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001839 if (!bus->self)
1840 return;
1841
Jon Masonb03e7492011-07-20 15:20:54 -05001842 if (!pci_is_pcie(bus->self))
1843 return;
1844
Jon Mason5f39e672011-10-03 09:50:20 -05001845 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08001846 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05001847 * simply force the MPS of the entire system to the smallest possible.
1848 */
1849 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1850 smpss = 0;
1851
Jon Masonb03e7492011-07-20 15:20:54 -05001852 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001853 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05001854
Jon Masonb03e7492011-07-20 15:20:54 -05001855 pcie_find_smpss(bus->self, &smpss);
1856 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1857 }
1858
1859 pcie_bus_configure_set(bus->self, &smpss);
1860 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1861}
Jon Masondebc3b72011-08-02 00:01:18 -05001862EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001863
Bill Pemberton15856ad2012-11-21 15:35:00 -05001864unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865{
Yinghai Lub918c622012-05-17 18:51:11 -07001866 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867 struct pci_dev *dev;
1868
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001869 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870
1871 /* Go find them, Rover! */
1872 for (devfn = 0; devfn < 0x100; devfn += 8)
1873 pci_scan_slot(bus, devfn);
1874
Yu Zhaoa28724b2009-03-20 11:25:13 +08001875 /* Reserve buses for SR-IOV capability. */
1876 max += pci_iov_bus_range(bus);
1877
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878 /*
1879 * After performing arch-dependent fixup of the bus, look behind
1880 * all PCI-to-PCI bridges on this bus.
1881 */
Alex Chiang74710de2009-03-20 14:56:10 -06001882 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001883 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001884 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00001885 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06001886 }
1887
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001888 for (pass = 0; pass < 2; pass++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001889 list_for_each_entry(dev, &bus->devices, bus_list) {
Yijing Wang6788a512014-05-04 12:23:38 +08001890 if (pci_is_bridge(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891 max = pci_scan_bridge(bus, dev, max, pass);
1892 }
1893
1894 /*
1895 * We've scanned the bus and so we know all about what's on
1896 * the other side of any bridges that may be on this bus plus
1897 * any devices.
1898 *
1899 * Return how far we've got finding sub-buses.
1900 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001901 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902 return max;
1903}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001904EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001906/**
1907 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
1908 * @bridge: Host bridge to set up.
1909 *
1910 * Default empty implementation. Replace with an architecture-specific setup
1911 * routine, if necessary.
1912 */
1913int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
1914{
1915 return 0;
1916}
1917
Jiang Liu10a95742013-04-12 05:44:20 +00001918void __weak pcibios_add_bus(struct pci_bus *bus)
1919{
1920}
1921
1922void __weak pcibios_remove_bus(struct pci_bus *bus)
1923{
1924}
1925
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001926struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1927 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001928{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001929 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001930 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001931 struct pci_bus *b, *b2;
Jiang Liu14d76b62015-02-05 13:44:44 +08001932 struct resource_entry *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001933 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001934 resource_size_t offset;
1935 char bus_addr[64];
1936 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937
Catalin Marinas670ba0c2014-09-29 15:29:26 +01001938 b = pci_alloc_bus(NULL);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001939 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07001940 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001941
1942 b->sysdata = sysdata;
1943 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08001944 b->number = b->busn_res.start = bus;
Catalin Marinas670ba0c2014-09-29 15:29:26 +01001945 pci_bus_assign_domain_nr(b, parent);
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001946 b2 = pci_find_bus(pci_domain_nr(b), bus);
1947 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001948 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001949 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950 goto err_out;
1951 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001952
Yinghai Lu7b543662012-04-02 18:31:53 -07001953 bridge = pci_alloc_host_bridge(b);
1954 if (!bridge)
1955 goto err_out;
1956
1957 bridge->dev.parent = parent;
Jiang Liu70efde22013-06-07 16:16:51 -06001958 bridge->dev.release = pci_release_host_bridge_dev;
Yinghai Lu7b543662012-04-02 18:31:53 -07001959 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001960 error = pcibios_root_bridge_prepare(bridge);
Jiang Liu343df772013-06-07 01:10:08 +08001961 if (error) {
1962 kfree(bridge);
1963 goto err_out;
1964 }
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001965
Yinghai Lu7b543662012-04-02 18:31:53 -07001966 error = device_register(&bridge->dev);
Jiang Liu343df772013-06-07 01:10:08 +08001967 if (error) {
1968 put_device(&bridge->dev);
1969 goto err_out;
1970 }
Yinghai Lu7b543662012-04-02 18:31:53 -07001971 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001972 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001973 pci_set_bus_of_node(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974
Yinghai Lu0d358f22008-02-19 03:20:41 -08001975 if (!parent)
1976 set_dev_node(b->bridge, pcibus_to_node(b));
1977
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001978 b->dev.class = &pcibus_class;
1979 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001980 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001981 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982 if (error)
1983 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984
Jiang Liu10a95742013-04-12 05:44:20 +00001985 pcibios_add_bus(b);
1986
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987 /* Create legacy_io and legacy_mem files for this bus */
1988 pci_create_legacy_files(b);
1989
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001990 if (parent)
1991 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1992 else
1993 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1994
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001995 /* Add initial resources to the bus */
Jiang Liu14d76b62015-02-05 13:44:44 +08001996 resource_list_for_each_entry_safe(window, n, resources) {
1997 list_move_tail(&window->node, &bridge->windows);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001998 res = window->res;
1999 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07002000 if (res->flags & IORESOURCE_BUS)
2001 pci_bus_insert_busn_res(b, bus, res->end);
2002 else
2003 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002004 if (offset) {
2005 if (resource_type(res) == IORESOURCE_IO)
2006 fmt = " (bus address [%#06llx-%#06llx])";
2007 else
2008 fmt = " (bus address [%#010llx-%#010llx])";
2009 snprintf(bus_addr, sizeof(bus_addr), fmt,
2010 (unsigned long long) (res->start - offset),
2011 (unsigned long long) (res->end - offset));
2012 } else
2013 bus_addr[0] = '\0';
2014 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002015 }
2016
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07002017 down_write(&pci_bus_sem);
2018 list_add_tail(&b->node, &pci_root_buses);
2019 up_write(&pci_bus_sem);
2020
Linus Torvalds1da177e2005-04-16 15:20:36 -07002021 return b;
2022
Linus Torvalds1da177e2005-04-16 15:20:36 -07002023class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07002024 put_device(&bridge->dev);
2025 device_unregister(&bridge->dev);
Yinghai Lu7b543662012-04-02 18:31:53 -07002026err_out:
2027 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002028 return NULL;
2029}
Ray Juie6b29de2015-04-08 11:21:33 -07002030EXPORT_SYMBOL_GPL(pci_create_root_bus);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002031
Yinghai Lu98a35832012-05-18 11:35:50 -06002032int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
2033{
2034 struct resource *res = &b->busn_res;
2035 struct resource *parent_res, *conflict;
2036
2037 res->start = bus;
2038 res->end = bus_max;
2039 res->flags = IORESOURCE_BUS;
2040
2041 if (!pci_is_root_bus(b))
2042 parent_res = &b->parent->busn_res;
2043 else {
2044 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
2045 res->flags |= IORESOURCE_PCI_FIXED;
2046 }
2047
Andreas Noeverced04d12014-01-23 21:59:24 +01002048 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06002049
2050 if (conflict)
2051 dev_printk(KERN_DEBUG, &b->dev,
2052 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
2053 res, pci_is_root_bus(b) ? "domain " : "",
2054 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06002055
2056 return conflict == NULL;
2057}
2058
2059int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
2060{
2061 struct resource *res = &b->busn_res;
2062 struct resource old_res = *res;
2063 resource_size_t size;
2064 int ret;
2065
2066 if (res->start > bus_max)
2067 return -EINVAL;
2068
2069 size = bus_max - res->start + 1;
2070 ret = adjust_resource(res, res->start, size);
2071 dev_printk(KERN_DEBUG, &b->dev,
2072 "busn_res: %pR end %s updated to %02x\n",
2073 &old_res, ret ? "can not be" : "is", bus_max);
2074
2075 if (!ret && !res->parent)
2076 pci_bus_insert_busn_res(b, res->start, res->end);
2077
2078 return ret;
2079}
2080
2081void pci_bus_release_busn_res(struct pci_bus *b)
2082{
2083 struct resource *res = &b->busn_res;
2084 int ret;
2085
2086 if (!res->flags || !res->parent)
2087 return;
2088
2089 ret = release_resource(res);
2090 dev_printk(KERN_DEBUG, &b->dev,
2091 "busn_res: %pR %s released\n",
2092 res, ret ? "can not be" : "is");
2093}
2094
Bill Pemberton15856ad2012-11-21 15:35:00 -05002095struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002096 struct pci_ops *ops, void *sysdata, struct list_head *resources)
2097{
Jiang Liu14d76b62015-02-05 13:44:44 +08002098 struct resource_entry *window;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002099 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002100 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002101 int max;
2102
Jiang Liu14d76b62015-02-05 13:44:44 +08002103 resource_list_for_each_entry(window, resources)
Yinghai Lu4d99f522012-05-17 18:51:12 -07002104 if (window->res->flags & IORESOURCE_BUS) {
2105 found = true;
2106 break;
2107 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002108
2109 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
2110 if (!b)
2111 return NULL;
2112
Yinghai Lu4d99f522012-05-17 18:51:12 -07002113 if (!found) {
2114 dev_info(&b->dev,
2115 "No busn resource found for root bus, will use [bus %02x-ff]\n",
2116 bus);
2117 pci_bus_insert_busn_res(b, bus, 255);
2118 }
2119
2120 max = pci_scan_child_bus(b);
2121
2122 if (!found)
2123 pci_bus_update_busn_res_end(b, max);
2124
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002125 return b;
2126}
2127EXPORT_SYMBOL(pci_scan_root_bus);
2128
Bjorn Helgaas7e00fe22011-10-28 16:26:05 -06002129/* Deprecated; use pci_scan_root_bus() instead */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002130struct pci_bus *pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002131 int bus, struct pci_ops *ops, void *sysdata)
2132{
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06002133 LIST_HEAD(resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002134 struct pci_bus *b;
2135
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06002136 pci_add_resource(&resources, &ioport_resource);
2137 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07002138 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06002139 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002140 if (b)
Yinghai Lu857c3b62012-05-17 18:51:12 -07002141 pci_scan_child_bus(b);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06002142 else
2143 pci_free_resource_list(&resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002144 return b;
2145}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002146EXPORT_SYMBOL(pci_scan_bus_parented);
2147
Bill Pemberton15856ad2012-11-21 15:35:00 -05002148struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002149 void *sysdata)
2150{
2151 LIST_HEAD(resources);
2152 struct pci_bus *b;
2153
2154 pci_add_resource(&resources, &ioport_resource);
2155 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07002156 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002157 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
2158 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07002159 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002160 } else {
2161 pci_free_resource_list(&resources);
2162 }
2163 return b;
2164}
2165EXPORT_SYMBOL(pci_scan_bus);
2166
Alex Chiang3ed4fd92009-03-20 14:56:25 -06002167/**
Yinghai Lu2f320522012-01-21 02:08:22 -08002168 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
2169 * @bridge: PCI bridge for the bus to scan
2170 *
2171 * Scan a PCI bus and child buses for new devices, add them,
2172 * and enable them, resizing bridge mmio/io resource if necessary
2173 * and possible. The caller must ensure the child devices are already
2174 * removed for resizing to occur.
2175 *
2176 * Returns the max number of subordinate bus discovered.
2177 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002178unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
Yinghai Lu2f320522012-01-21 02:08:22 -08002179{
2180 unsigned int max;
2181 struct pci_bus *bus = bridge->subordinate;
2182
2183 max = pci_scan_child_bus(bus);
2184
2185 pci_assign_unassigned_bridge_resources(bridge);
2186
2187 pci_bus_add_devices(bus);
2188
2189 return max;
2190}
2191
Yinghai Lua5213a32012-10-30 14:31:21 -06002192/**
2193 * pci_rescan_bus - scan a PCI bus for devices.
2194 * @bus: PCI bus to scan
2195 *
2196 * Scan a PCI bus and child buses for new devices, adds them,
2197 * and enables them.
2198 *
2199 * Returns the max number of subordinate bus discovered.
2200 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002201unsigned int pci_rescan_bus(struct pci_bus *bus)
Yinghai Lua5213a32012-10-30 14:31:21 -06002202{
2203 unsigned int max;
2204
2205 max = pci_scan_child_bus(bus);
2206 pci_assign_unassigned_bus_resources(bus);
2207 pci_bus_add_devices(bus);
2208
2209 return max;
2210}
2211EXPORT_SYMBOL_GPL(pci_rescan_bus);
2212
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01002213/*
2214 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
2215 * routines should always be executed under this mutex.
2216 */
2217static DEFINE_MUTEX(pci_rescan_remove_lock);
2218
2219void pci_lock_rescan_remove(void)
2220{
2221 mutex_lock(&pci_rescan_remove_lock);
2222}
2223EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
2224
2225void pci_unlock_rescan_remove(void)
2226{
2227 mutex_unlock(&pci_rescan_remove_lock);
2228}
2229EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2230
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002231static int __init pci_sort_bf_cmp(const struct device *d_a,
2232 const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002233{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002234 const struct pci_dev *a = to_pci_dev(d_a);
2235 const struct pci_dev *b = to_pci_dev(d_b);
2236
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002237 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2238 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2239
2240 if (a->bus->number < b->bus->number) return -1;
2241 else if (a->bus->number > b->bus->number) return 1;
2242
2243 if (a->devfn < b->devfn) return -1;
2244 else if (a->devfn > b->devfn) return 1;
2245
2246 return 0;
2247}
2248
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08002249void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002250{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002251 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002252}