blob: c90d0f8021e7b607246840f57efbbd3e66ea7f9e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060013#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090014#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
17#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
Yinghai Lu67cdc822012-05-17 18:51:12 -070019struct resource busn_resource = {
20 .name = "PCI busn",
21 .start = 0,
22 .end = 255,
23 .flags = IORESOURCE_BUS,
24};
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026/* Ugh. Need to stop exporting this to modules. */
27LIST_HEAD(pci_root_buses);
28EXPORT_SYMBOL(pci_root_buses);
29
Yinghai Lu5cc62c22012-05-17 18:51:11 -070030static LIST_HEAD(pci_domain_busn_res_list);
31
32struct pci_domain_busn_res {
33 struct list_head list;
34 struct resource res;
35 int domain_nr;
36};
37
38static struct resource *get_pci_domain_busn_res(int domain_nr)
39{
40 struct pci_domain_busn_res *r;
41
42 list_for_each_entry(r, &pci_domain_busn_res_list, list)
43 if (r->domain_nr == domain_nr)
44 return &r->res;
45
46 r = kzalloc(sizeof(*r), GFP_KERNEL);
47 if (!r)
48 return NULL;
49
50 r->domain_nr = domain_nr;
51 r->res.start = 0;
52 r->res.end = 0xff;
53 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
54
55 list_add_tail(&r->list, &pci_domain_busn_res_list);
56
57 return &r->res;
58}
59
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080060static int find_anything(struct device *dev, void *data)
61{
62 return 1;
63}
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070065/*
66 * Some device drivers need know if pci is initiated.
67 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080068 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070069 */
70int no_pci_devices(void)
71{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080072 struct device *dev;
73 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070074
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080075 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
76 no_devices = (dev == NULL);
77 put_device(dev);
78 return no_devices;
79}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070080EXPORT_SYMBOL(no_pci_devices);
81
Linus Torvalds1da177e2005-04-16 15:20:36 -070082/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 * PCI Bus Class
84 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040085static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040087 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89 if (pci_bus->bridge)
90 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070091 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100092 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 kfree(pci_bus);
94}
95
96static struct class pcibus_class = {
97 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040098 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -070099 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100};
101
102static int __init pcibus_class_init(void)
103{
104 return class_register(&pcibus_class);
105}
106postcore_initcall(pcibus_class_init);
107
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400108static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800109{
110 u64 size = mask & maxbase; /* Find the significant bits */
111 if (!size)
112 return 0;
113
114 /* Get the lowest of them to find the decode size, and
115 from that the extent. */
116 size = (size & ~(size-1)) - 1;
117
118 /* base == maxbase can be valid only if the BAR has
119 already been programmed with all 1s. */
120 if (base == maxbase && ((base | size) & mask) != mask)
121 return 0;
122
123 return size;
124}
125
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600126static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800127{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600128 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600129 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600130
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400131 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600132 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
133 flags |= IORESOURCE_IO;
134 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400135 }
136
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600137 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
138 flags |= IORESOURCE_MEM;
139 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
140 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400141
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600142 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
143 switch (mem_type) {
144 case PCI_BASE_ADDRESS_MEM_TYPE_32:
145 break;
146 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600147 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600148 break;
149 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600150 flags |= IORESOURCE_MEM_64;
151 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600152 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600153 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600154 break;
155 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600156 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400157}
158
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100159#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
160
Yu Zhao0b400c72008-11-22 02:40:40 +0800161/**
162 * pci_read_base - read a PCI BAR
163 * @dev: the PCI device
164 * @type: type of the BAR
165 * @res: resource buffer to be filled in
166 * @pos: BAR position in the config space
167 *
168 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400169 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800170int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400171 struct resource *res, unsigned int pos)
172{
173 u32 l, sz, mask;
Jacob Pan253d2e52010-07-16 10:19:22 -0700174 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800175 struct pci_bus_region region, inverted_region;
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600176 bool bar_too_big = false, bar_disabled = false;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400177
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200178 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400179
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600180 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700181 if (!dev->mmio_always_on) {
182 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100183 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
184 pci_write_config_word(dev, PCI_COMMAND,
185 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
186 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700187 }
188
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400189 res->name = pci_name(dev);
190
191 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200192 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400193 pci_read_config_dword(dev, pos, &sz);
194 pci_write_config_dword(dev, pos, l);
195
196 /*
197 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600198 * If the BAR isn't implemented, all bits must be 0. If it's a
199 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
200 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400201 */
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600202 if (!sz || sz == 0xffffffff)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400203 goto fail;
204
205 /*
206 * I don't know how l can have all bits set. Copied from old code.
207 * Maybe it fixes a bug on some ancient platform.
208 */
209 if (l == 0xffffffff)
210 l = 0;
211
212 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600213 res->flags = decode_bar(dev, l);
214 res->flags |= IORESOURCE_SIZEALIGN;
215 if (res->flags & IORESOURCE_IO) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400216 l &= PCI_BASE_ADDRESS_IO_MASK;
David S. Miller5aceca92011-05-23 17:12:22 -0700217 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400218 } else {
219 l &= PCI_BASE_ADDRESS_MEM_MASK;
220 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
221 }
222 } else {
223 res->flags |= (l & IORESOURCE_ROM_ENABLE);
224 l &= PCI_ROM_ADDRESS_MASK;
225 mask = (u32)PCI_ROM_ADDRESS_MASK;
226 }
227
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600228 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400229 u64 l64 = l;
230 u64 sz64 = sz;
231 u64 mask64 = mask | (u64)~0 << 32;
232
233 pci_read_config_dword(dev, pos + 4, &l);
234 pci_write_config_dword(dev, pos + 4, ~0);
235 pci_read_config_dword(dev, pos + 4, &sz);
236 pci_write_config_dword(dev, pos + 4, l);
237
238 l64 |= ((u64)l << 32);
239 sz64 |= ((u64)sz << 32);
240
241 sz64 = pci_size(l64, sz64, mask64);
242
243 if (!sz64)
244 goto fail;
245
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400246 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600247 bar_too_big = true;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400248 goto fail;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600249 }
250
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600251 if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400252 /* Address above 32-bit boundary; disable the BAR */
253 pci_write_config_dword(dev, pos, 0);
254 pci_write_config_dword(dev, pos + 4, 0);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700255 region.start = 0;
256 region.end = sz64;
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600257 bar_disabled = true;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400258 } else {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700259 region.start = l64;
260 region.end = l64 + sz64;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400261 }
262 } else {
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600263 sz = pci_size(l, sz, mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400264
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600265 if (!sz)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400266 goto fail;
267
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700268 region.start = l;
269 region.end = l + sz;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400270 }
271
Kevin Hao96ddef22013-05-25 19:36:26 +0800272 pcibios_bus_to_resource(dev, res, &region);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800273 pcibios_resource_to_bus(dev, &inverted_region, res);
274
275 /*
276 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
277 * the corresponding resource address (the physical address used by
278 * the CPU. Converting that resource address back to a bus address
279 * should yield the original BAR value:
280 *
281 * resource_to_bus(bus_to_resource(A)) == A
282 *
283 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
284 * be claimed by the device.
285 */
286 if (inverted_region.start != region.start) {
287 dev_info(&dev->dev, "reg 0x%x: initial BAR value %pa invalid; forcing reassignment\n",
288 pos, &region.start);
289 res->flags |= IORESOURCE_UNSET;
290 res->end -= res->start;
291 res->start = 0;
292 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800293
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600294 goto out;
295
296
297fail:
298 res->flags = 0;
299out:
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100300 if (!dev->mmio_always_on &&
301 (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
Bjorn Helgaasbbffe432012-07-06 12:08:18 -0600302 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
303
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600304 if (bar_too_big)
Kevin Hao33963e302013-05-25 19:36:25 +0800305 dev_err(&dev->dev, "reg 0x%x: can't handle 64-bit BAR\n", pos);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600306 if (res->flags && !bar_disabled)
Kevin Hao33963e302013-05-25 19:36:25 +0800307 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600308
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600309 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800310}
311
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
313{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400314 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400316 for (pos = 0; pos < howmany; pos++) {
317 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400319 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400321
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400323 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400325 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
326 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
327 IORESOURCE_SIZEALIGN;
328 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 }
330}
331
Bill Pemberton15856ad2012-11-21 15:35:00 -0500332static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333{
334 struct pci_dev *dev = child->self;
335 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600336 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700337 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600338 struct resource *res;
339
340 io_mask = PCI_IO_RANGE_MASK;
341 io_granularity = 0x1000;
342 if (dev->io_window_1k) {
343 /* Support 1K I/O space granularity */
344 io_mask = PCI_IO_1K_RANGE_MASK;
345 io_granularity = 0x400;
346 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 res = child->resource[0];
349 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
350 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600351 base = (io_base_lo & io_mask) << 8;
352 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353
354 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
355 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600356
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
358 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600359 base |= ((unsigned long) io_base_hi << 16);
360 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 }
362
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600363 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700365 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600366 region.end = limit + io_granularity - 1;
367 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600368 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700370}
371
Bill Pemberton15856ad2012-11-21 15:35:00 -0500372static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700373{
374 struct pci_dev *dev = child->self;
375 u16 mem_base_lo, mem_limit_lo;
376 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700377 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700378 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379
380 res = child->resource[1];
381 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
382 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600383 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
384 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600385 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700387 region.start = base;
388 region.end = limit + 0xfffff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700389 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600390 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700392}
393
Bill Pemberton15856ad2012-11-21 15:35:00 -0500394static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700395{
396 struct pci_dev *dev = child->self;
397 u16 mem_base_lo, mem_limit_lo;
398 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700399 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700400 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
402 res = child->resource[2];
403 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
404 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600405 base = ((unsigned long) mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
406 limit = ((unsigned long) mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407
408 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
409 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600410
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
412 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
413
414 /*
415 * Some bridges set the base > limit by default, and some
416 * (broken) BIOSes do not initialize them. If we find
417 * this, just assume they are not being used.
418 */
419 if (mem_base_hi <= mem_limit_hi) {
420#if BITS_PER_LONG == 64
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600421 base |= ((unsigned long) mem_base_hi) << 32;
422 limit |= ((unsigned long) mem_limit_hi) << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423#else
424 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600425 dev_err(&dev->dev, "can't handle 64-bit "
426 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 return;
428 }
429#endif
430 }
431 }
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600432 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700433 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
434 IORESOURCE_MEM | IORESOURCE_PREFETCH;
435 if (res->flags & PCI_PREF_RANGE_TYPE_64)
436 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700437 region.start = base;
438 region.end = limit + 0xfffff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700439 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600440 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 }
442}
443
Bill Pemberton15856ad2012-11-21 15:35:00 -0500444void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700445{
446 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700447 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700448 int i;
449
450 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
451 return;
452
Yinghai Lub918c622012-05-17 18:51:11 -0700453 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
454 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700455 dev->transparent ? " (subtractive decode)" : "");
456
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700457 pci_bus_remove_resources(child);
458 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
459 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
460
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700461 pci_read_bridge_io(child);
462 pci_read_bridge_mmio(child);
463 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700464
465 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700466 pci_bus_for_each_resource(child->parent, res, i) {
467 if (res) {
468 pci_bus_add_resource(child, res,
469 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700470 dev_printk(KERN_DEBUG, &dev->dev,
471 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700472 res);
473 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700474 }
475 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700476}
477
Bjorn Helgaas05013482013-06-05 14:22:11 -0600478static struct pci_bus *pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479{
480 struct pci_bus *b;
481
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100482 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600483 if (!b)
484 return NULL;
485
486 INIT_LIST_HEAD(&b->node);
487 INIT_LIST_HEAD(&b->children);
488 INIT_LIST_HEAD(&b->devices);
489 INIT_LIST_HEAD(&b->slots);
490 INIT_LIST_HEAD(&b->resources);
491 b->max_bus_speed = PCI_SPEED_UNKNOWN;
492 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 return b;
494}
495
Jiang Liu70efde22013-06-07 16:16:51 -0600496static void pci_release_host_bridge_dev(struct device *dev)
497{
498 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
499
500 if (bridge->release_fn)
501 bridge->release_fn(bridge);
502
503 pci_free_resource_list(&bridge->windows);
504
505 kfree(bridge);
506}
507
Yinghai Lu7b543662012-04-02 18:31:53 -0700508static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
509{
510 struct pci_host_bridge *bridge;
511
512 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600513 if (!bridge)
514 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700515
Bjorn Helgaas05013482013-06-05 14:22:11 -0600516 INIT_LIST_HEAD(&bridge->windows);
517 bridge->bus = b;
Yinghai Lu7b543662012-04-02 18:31:53 -0700518 return bridge;
519}
520
Jacob Keller343e51a2013-07-31 06:53:16 +0000521const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500522 PCI_SPEED_UNKNOWN, /* 0 */
523 PCI_SPEED_66MHz_PCIX, /* 1 */
524 PCI_SPEED_100MHz_PCIX, /* 2 */
525 PCI_SPEED_133MHz_PCIX, /* 3 */
526 PCI_SPEED_UNKNOWN, /* 4 */
527 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
528 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
529 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
530 PCI_SPEED_UNKNOWN, /* 8 */
531 PCI_SPEED_66MHz_PCIX_266, /* 9 */
532 PCI_SPEED_100MHz_PCIX_266, /* A */
533 PCI_SPEED_133MHz_PCIX_266, /* B */
534 PCI_SPEED_UNKNOWN, /* C */
535 PCI_SPEED_66MHz_PCIX_533, /* D */
536 PCI_SPEED_100MHz_PCIX_533, /* E */
537 PCI_SPEED_133MHz_PCIX_533 /* F */
538};
539
Jacob Keller343e51a2013-07-31 06:53:16 +0000540const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500541 PCI_SPEED_UNKNOWN, /* 0 */
542 PCIE_SPEED_2_5GT, /* 1 */
543 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500544 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500545 PCI_SPEED_UNKNOWN, /* 4 */
546 PCI_SPEED_UNKNOWN, /* 5 */
547 PCI_SPEED_UNKNOWN, /* 6 */
548 PCI_SPEED_UNKNOWN, /* 7 */
549 PCI_SPEED_UNKNOWN, /* 8 */
550 PCI_SPEED_UNKNOWN, /* 9 */
551 PCI_SPEED_UNKNOWN, /* A */
552 PCI_SPEED_UNKNOWN, /* B */
553 PCI_SPEED_UNKNOWN, /* C */
554 PCI_SPEED_UNKNOWN, /* D */
555 PCI_SPEED_UNKNOWN, /* E */
556 PCI_SPEED_UNKNOWN /* F */
557};
558
559void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
560{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700561 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500562}
563EXPORT_SYMBOL_GPL(pcie_update_link_speed);
564
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500565static unsigned char agp_speeds[] = {
566 AGP_UNKNOWN,
567 AGP_1X,
568 AGP_2X,
569 AGP_4X,
570 AGP_8X
571};
572
573static enum pci_bus_speed agp_speed(int agp3, int agpstat)
574{
575 int index = 0;
576
577 if (agpstat & 4)
578 index = 3;
579 else if (agpstat & 2)
580 index = 2;
581 else if (agpstat & 1)
582 index = 1;
583 else
584 goto out;
585
586 if (agp3) {
587 index += 2;
588 if (index == 5)
589 index = 0;
590 }
591
592 out:
593 return agp_speeds[index];
594}
595
596
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500597static void pci_set_bus_speed(struct pci_bus *bus)
598{
599 struct pci_dev *bridge = bus->self;
600 int pos;
601
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500602 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
603 if (!pos)
604 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
605 if (pos) {
606 u32 agpstat, agpcmd;
607
608 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
609 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
610
611 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
612 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
613 }
614
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500615 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
616 if (pos) {
617 u16 status;
618 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500619
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700620 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
621 &status);
622
623 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500624 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700625 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500626 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700627 } else if (status & PCI_X_SSTATUS_133MHZ) {
628 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500629 max = PCI_SPEED_133MHz_PCIX_ECC;
630 } else {
631 max = PCI_SPEED_133MHz_PCIX;
632 }
633 } else {
634 max = PCI_SPEED_66MHz_PCIX;
635 }
636
637 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700638 bus->cur_bus_speed = pcix_bus_speed[
639 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500640
641 return;
642 }
643
Yijing Wangfdfe1512013-09-05 15:55:29 +0800644 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500645 u32 linkcap;
646 u16 linksta;
647
Jiang Liu59875ae2012-07-24 17:20:06 +0800648 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700649 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500650
Jiang Liu59875ae2012-07-24 17:20:06 +0800651 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500652 pcie_update_link_speed(bus, linksta);
653 }
654}
655
656
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700657static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
658 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659{
660 struct pci_bus *child;
661 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800662 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663
664 /*
665 * Allocate a new bus, and inherit stuff from the parent..
666 */
667 child = pci_alloc_bus();
668 if (!child)
669 return NULL;
670
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 child->parent = parent;
672 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200673 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200675 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400677 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800678 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400679 */
680 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100681 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682
683 /*
684 * Set up the primary, secondary and subordinate
685 * bus numbers.
686 */
Yinghai Lub918c622012-05-17 18:51:11 -0700687 child->number = child->busn_res.start = busnr;
688 child->primary = parent->busn_res.start;
689 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690
Yinghai Lu4f535092013-01-21 13:20:52 -0800691 if (!bridge) {
692 child->dev.parent = parent->bridge;
693 goto add_dev;
694 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800695
696 child->self = bridge;
697 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800698 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000699 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500700 pci_set_bus_speed(child);
701
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800703 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
705 child->resource[i]->name = child->name;
706 }
707 bridge->subordinate = child;
708
Yinghai Lu4f535092013-01-21 13:20:52 -0800709add_dev:
710 ret = device_register(&child->dev);
711 WARN_ON(ret < 0);
712
Jiang Liu10a95742013-04-12 05:44:20 +0000713 pcibios_add_bus(child);
714
Yinghai Lu4f535092013-01-21 13:20:52 -0800715 /* Create legacy_io and legacy_mem files for this bus */
716 pci_create_legacy_files(child);
717
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 return child;
719}
720
Sam Ravnborg451124a2008-02-02 22:33:43 +0100721struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722{
723 struct pci_bus *child;
724
725 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700726 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800727 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800729 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700730 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 return child;
732}
733
Sam Ravnborg96bde062007-03-26 21:53:30 -0800734static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700735{
736 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700737
738 /* Attempts to fix that up are really dangerous unless
739 we're going to re-assign all bus numbers. */
740 if (!pcibios_assign_all_busses())
741 return;
742
Yinghai Lub918c622012-05-17 18:51:11 -0700743 while (parent->parent && parent->busn_res.end < max) {
744 parent->busn_res.end = max;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700745 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
746 parent = parent->parent;
747 }
748}
749
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750/*
751 * If it's a bridge, configure it and scan the bus behind it.
752 * For CardBus bridges, we don't scan behind as the devices will
753 * be handled by the bridge driver itself.
754 *
755 * We need to process bridges in two passes -- first we scan those
756 * already configured by the BIOS and after we are done with all of
757 * them, we proceed to assigning numbers to the remaining buses in
758 * order to avoid overlaps between old and new bus numbers.
759 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500760int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761{
762 struct pci_bus *child;
763 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100764 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600766 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100767 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768
769 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600770 primary = buses & 0xFF;
771 secondary = (buses >> 8) & 0xFF;
772 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600774 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
775 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100777 if (!primary && (primary != bus->number) && secondary && subordinate) {
778 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
779 primary = bus->number;
780 }
781
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100782 /* Check if setup is sensible at all */
783 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700784 (primary != bus->number || secondary <= bus->number ||
785 secondary > subordinate)) {
786 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
787 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100788 broken = 1;
789 }
790
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 /* Disable MasterAbortMode during probing to avoid reporting
792 of bus errors (in some architectures) */
793 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
794 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
795 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
796
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600797 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
798 !is_cardbus && !broken) {
799 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 /*
801 * Bus already configured by firmware, process it in the first
802 * pass and just note the configuration.
803 */
804 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000805 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806
807 /*
808 * If we already got to this bus through a different bridge,
Alex Chiang74710de2009-03-20 14:56:10 -0600809 * don't re-add it. This can happen with the i450NX chipset.
810 *
811 * However, we continue to descend down the hierarchy and
812 * scan remaining child buses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600814 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600815 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600816 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600817 if (!child)
818 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600819 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700820 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600821 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 }
823
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 cmax = pci_scan_child_bus(child);
825 if (cmax > max)
826 max = cmax;
Yinghai Lub918c622012-05-17 18:51:11 -0700827 if (child->busn_res.end > max)
828 max = child->busn_res.end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 } else {
830 /*
831 * We need to assign a number to this bus which we always
832 * do in the second pass.
833 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700834 if (!pass) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100835 if (pcibios_assign_all_busses() || broken)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700836 /* Temporarily disable forwarding of the
837 configuration cycles on all bridges in
838 this bus segment to avoid possible
839 conflicts in the second pass between two
840 bridges programmed with overlapping
841 bus ranges. */
842 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
843 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000844 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700845 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846
847 /* Clear errors */
848 pci_write_config_word(dev, PCI_STATUS, 0xffff);
849
Rajesh Shahcc574502005-04-28 00:25:47 -0700850 /* Prevent assigning a bus number that already exists.
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800851 * This can happen when a bridge is hot-plugged, so in
852 * this case we only re-scan this bus. */
853 child = pci_find_bus(pci_domain_nr(bus), max+1);
854 if (!child) {
855 child = pci_add_new_bus(bus, dev, ++max);
856 if (!child)
857 goto out;
Yinghai Lubc76b732012-05-17 18:51:13 -0700858 pci_bus_insert_busn_res(child, max, 0xff);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800859 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 buses = (buses & 0xff000000)
861 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700862 | ((unsigned int)(child->busn_res.start) << 8)
863 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864
865 /*
866 * yenta.c forces a secondary latency timer of 176.
867 * Copy that behaviour here.
868 */
869 if (is_cardbus) {
870 buses &= ~0xff000000;
871 buses |= CARDBUS_LATENCY_TIMER << 24;
872 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100873
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874 /*
875 * We need to blast all three values with a single write.
876 */
877 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
878
879 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700880 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700881 /*
882 * Adjust subordinate busnr in parent buses.
883 * We do this before scanning for children because
884 * some devices may not be detected if the bios
885 * was lazy.
886 */
887 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 /* Now we can scan all subordinate buses... */
889 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800890 /*
891 * now fix it up again since we have found
892 * the real value of max.
893 */
894 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 } else {
896 /*
897 * For CardBus bridges, we leave 4 bus numbers
898 * as cards with a PCI-to-PCI bridge can be
899 * inserted later.
900 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100901 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
902 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700903 if (pci_find_bus(pci_domain_nr(bus),
904 max+i+1))
905 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100906 while (parent->parent) {
907 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700908 (parent->busn_res.end > max) &&
909 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100910 j = 1;
911 }
912 parent = parent->parent;
913 }
914 if (j) {
915 /*
916 * Often, there are two cardbus bridges
917 * -- try to leave one valid bus number
918 * for each one.
919 */
920 i /= 2;
921 break;
922 }
923 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700924 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700925 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 }
927 /*
928 * Set the subordinate bus number to its real value.
929 */
Yinghai Lubc76b732012-05-17 18:51:13 -0700930 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
932 }
933
Gary Hadecb3576f2008-02-08 14:00:52 -0800934 sprintf(child->name,
935 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
936 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937
Bernhard Kaindld55bef512007-07-30 20:35:13 +0200938 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100939 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700940 if ((child->busn_res.end > bus->busn_res.end) ||
941 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100942 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700943 (child->busn_res.end < bus->number)) {
944 dev_info(&child->dev, "%pR %s "
945 "hidden behind%s bridge %s %pR\n",
946 &child->busn_res,
947 (bus->number > child->busn_res.end &&
948 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800949 "wholly" : "partially",
950 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700951 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700952 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100953 }
954 bus = bus->parent;
955 }
956
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000957out:
958 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
959
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 return max;
961}
962
963/*
964 * Read interrupt line and base address registers.
965 * The architecture-dependent code can tweak these, of course.
966 */
967static void pci_read_irq(struct pci_dev *dev)
968{
969 unsigned char irq;
970
971 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800972 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973 if (irq)
974 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
975 dev->irq = irq;
976}
977
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000978void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800979{
980 int pos;
981 u16 reg16;
982
983 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
984 if (!pos)
985 return;
986 pdev->is_pcie = 1;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900987 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800988 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +0800989 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -0500990 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
991 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yu Zhao480b93b2009-03-20 11:25:14 +0800992}
993
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000994void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700995{
Eric W. Biederman28760482009-09-09 14:09:24 -0700996 u32 reg32;
997
Jiang Liu59875ae2012-07-24 17:20:06 +0800998 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -0700999 if (reg32 & PCI_EXP_SLTCAP_HPC)
1000 pdev->is_hotplug_bridge = 1;
1001}
1002
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001003#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001004
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005/**
1006 * pci_setup_device - fill in class and map information of a device
1007 * @dev: the device structure to fill
1008 *
1009 * Initialize the device structure with information about the device's
1010 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1011 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001012 * Returns 0 on success and negative if unknown type of device (not normal,
1013 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001015int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016{
1017 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +08001018 u8 hdr_type;
1019 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -05001020 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001021 struct pci_bus_region region;
1022 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001023
1024 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1025 return -EIO;
1026
1027 dev->sysdata = dev->bus->sysdata;
1028 dev->dev.parent = dev->bus->bridge;
1029 dev->dev.bus = &pci_bus_type;
1030 dev->hdr_type = hdr_type & 0x7f;
1031 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001032 dev->error_state = pci_channel_io_normal;
1033 set_pcie_port_type(dev);
1034
1035 list_for_each_entry(slot, &dev->bus->slots, list)
1036 if (PCI_SLOT(dev->devfn) == slot->number)
1037 dev->slot = slot;
1038
1039 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1040 set this higher, assuming the system even supports it. */
1041 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001043 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1044 dev->bus->number, PCI_SLOT(dev->devfn),
1045 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046
1047 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001048 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001049 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001051 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1052 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053
Yu Zhao853346e2009-03-21 22:05:11 +08001054 /* need to have dev->class ready */
1055 dev->cfg_size = pci_cfg_space_size(dev);
1056
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001058 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059
1060 /* Early fixups, before probing the BARs */
1061 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001062 /* device class may be changed after fixup */
1063 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064
1065 switch (dev->hdr_type) { /* header type */
1066 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1067 if (class == PCI_CLASS_BRIDGE_PCI)
1068 goto bad;
1069 pci_read_irq(dev);
1070 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1071 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1072 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001073
1074 /*
1075 * Do the ugly legacy mode stuff here rather than broken chip
1076 * quirk code. Legacy mode ATA controllers have fixed
1077 * addresses. These are not always echoed in BAR0-3, and
1078 * BAR0-3 in a few cases contain junk!
1079 */
1080 if (class == PCI_CLASS_STORAGE_IDE) {
1081 u8 progif;
1082 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1083 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001084 region.start = 0x1F0;
1085 region.end = 0x1F7;
1086 res = &dev->resource[0];
1087 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001088 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001089 region.start = 0x3F6;
1090 region.end = 0x3F6;
1091 res = &dev->resource[1];
1092 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001093 pcibios_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001094 }
1095 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001096 region.start = 0x170;
1097 region.end = 0x177;
1098 res = &dev->resource[2];
1099 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001100 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001101 region.start = 0x376;
1102 region.end = 0x376;
1103 res = &dev->resource[3];
1104 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001105 pcibios_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001106 }
1107 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108 break;
1109
1110 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1111 if (class != PCI_CLASS_BRIDGE_PCI)
1112 goto bad;
1113 /* The PCI-to-PCI bridge spec requires that subtractive
1114 decoding (i.e. transparent) bridge must have programming
1115 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001116 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 dev->transparent = ((dev->class & 0xff) == 1);
1118 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001119 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001120 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1121 if (pos) {
1122 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1123 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1124 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125 break;
1126
1127 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1128 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1129 goto bad;
1130 pci_read_irq(dev);
1131 pci_read_bases(dev, 1, 0);
1132 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1133 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1134 break;
1135
1136 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001137 dev_err(&dev->dev, "unknown header type %02x, "
1138 "ignoring device\n", dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001139 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140
1141 bad:
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001142 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header "
1143 "type %02x)\n", dev->class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 dev->class = PCI_CLASS_NOT_DEFINED;
1145 }
1146
1147 /* We found a fine healthy device, go go go... */
1148 return 0;
1149}
1150
Zhao, Yu201de562008-10-13 19:49:55 +08001151static void pci_release_capabilities(struct pci_dev *dev)
1152{
1153 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001154 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001155 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001156}
1157
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158/**
1159 * pci_release_dev - free a pci device structure when all users of it are finished.
1160 * @dev: device that's been disconnected
1161 *
1162 * Will be called only by the device core when all users of this pci device are
1163 * done.
1164 */
1165static void pci_release_dev(struct device *dev)
1166{
1167 struct pci_dev *pci_dev;
1168
1169 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001170 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001171 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001172 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08001173 pci_bus_put(pci_dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 kfree(pci_dev);
1175}
1176
1177/**
1178 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -07001179 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180 *
1181 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1182 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1183 * access it. Maybe we don't have a way to generate extended config space
1184 * accesses, or the device is behind a reverse Express bridge. So we try
1185 * reading the dword at 0x100 which must either be 0 or a valid extended
1186 * capability header.
1187 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001188int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190 u32 status;
Zhao, Yu557848c2008-10-13 19:18:07 +08001191 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192
Zhao, Yu557848c2008-10-13 19:18:07 +08001193 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194 goto fail;
1195 if (status == 0xffffffff)
1196 goto fail;
1197
1198 return PCI_CFG_SPACE_EXP_SIZE;
1199
1200 fail:
1201 return PCI_CFG_SPACE_SIZE;
1202}
1203
Yinghai Lu57741a72008-02-15 01:32:50 -08001204int pci_cfg_space_size(struct pci_dev *dev)
1205{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001206 int pos;
1207 u32 status;
Yinghai Ludfadd9ed2009-03-08 21:35:37 -07001208 u16 class;
1209
1210 class = dev->class >> 8;
1211 if (class == PCI_CLASS_BRIDGE_HOST)
1212 return pci_cfg_space_size_ext(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001213
Jiang Liu59875ae2012-07-24 17:20:06 +08001214 if (!pci_is_pcie(dev)) {
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001215 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1216 if (!pos)
1217 goto fail;
1218
1219 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1220 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1221 goto fail;
1222 }
1223
1224 return pci_cfg_space_size_ext(dev);
1225
1226 fail:
1227 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -08001228}
1229
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001230struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10001231{
1232 struct pci_dev *dev;
1233
1234 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1235 if (!dev)
1236 return NULL;
1237
Michael Ellerman65891212007-04-05 17:19:08 +10001238 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001239 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001240 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10001241
1242 return dev;
1243}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001244EXPORT_SYMBOL(pci_alloc_dev);
1245
1246struct pci_dev *alloc_pci_dev(void)
1247{
1248 return pci_alloc_dev(NULL);
1249}
Michael Ellerman65891212007-04-05 17:19:08 +10001250EXPORT_SYMBOL(alloc_pci_dev);
1251
Yinghai Luefdc87d2012-01-27 10:55:10 -08001252bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
1253 int crs_timeout)
1254{
1255 int delay = 1;
1256
1257 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1258 return false;
1259
1260 /* some broken boards return 0 or ~0 if a slot is empty: */
1261 if (*l == 0xffffffff || *l == 0x00000000 ||
1262 *l == 0x0000ffff || *l == 0xffff0000)
1263 return false;
1264
1265 /* Configuration request Retry Status */
1266 while (*l == 0xffff0001) {
1267 if (!crs_timeout)
1268 return false;
1269
1270 msleep(delay);
1271 delay *= 2;
1272 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1273 return false;
1274 /* Card hasn't responded in 60 seconds? Must be stuck. */
1275 if (delay > crs_timeout) {
1276 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
1277 "responding\n", pci_domain_nr(bus),
1278 bus->number, PCI_SLOT(devfn),
1279 PCI_FUNC(devfn));
1280 return false;
1281 }
1282 }
1283
1284 return true;
1285}
1286EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1287
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288/*
1289 * Read the config data for a PCI device, sanity-check it
1290 * and fill in the dev structure...
1291 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001292static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293{
1294 struct pci_dev *dev;
1295 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296
Yinghai Luefdc87d2012-01-27 10:55:10 -08001297 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298 return NULL;
1299
Gu Zheng8b1fce02013-05-25 21:48:31 +08001300 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 if (!dev)
1302 return NULL;
1303
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305 dev->vendor = l & 0xffff;
1306 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001308 pci_set_of_node(dev);
1309
Yu Zhao480b93b2009-03-20 11:25:14 +08001310 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08001311 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312 kfree(dev);
1313 return NULL;
1314 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001315
1316 return dev;
1317}
1318
Zhao, Yu201de562008-10-13 19:49:55 +08001319static void pci_init_capabilities(struct pci_dev *dev)
1320{
1321 /* MSI/MSI-X list */
1322 pci_msi_init_pci_dev(dev);
1323
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001324 /* Buffers for saving PCIe and PCI-X capabilities */
1325 pci_allocate_cap_save_buffers(dev);
1326
Zhao, Yu201de562008-10-13 19:49:55 +08001327 /* Power Management */
1328 pci_pm_init(dev);
1329
1330 /* Vital Product Data */
1331 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001332
1333 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001334 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001335
1336 /* Single Root I/O Virtualization */
1337 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001338
1339 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001340 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001341}
1342
Sam Ravnborg96bde062007-03-26 21:53:30 -08001343void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001344{
Yinghai Lu4f535092013-01-21 13:20:52 -08001345 int ret;
1346
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347 device_initialize(&dev->dev);
1348 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349
Yinghai Lu7629d192013-01-21 13:20:44 -08001350 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001352 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353 dev->dev.coherent_dma_mask = 0xffffffffull;
1354
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001355 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001356 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001357
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358 /* Fix up broken headers */
1359 pci_fixup_device(pci_fixup_header, dev);
1360
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001361 /* moved out from quirk header fixup code */
1362 pci_reassigndev_resource_alignment(dev);
1363
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001364 /* Clear the state_saved flag. */
1365 dev->state_saved = false;
1366
Zhao, Yu201de562008-10-13 19:49:55 +08001367 /* Initialize various capabilities */
1368 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001369
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370 /*
1371 * Add the device to our list of discovered devices
1372 * and the bus list for fixup functions, etc.
1373 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001374 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001376 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001377
Yinghai Lu4f535092013-01-21 13:20:52 -08001378 ret = pcibios_add_device(dev);
1379 WARN_ON(ret < 0);
1380
1381 /* Notifier could use PCI capabilities */
1382 dev->match_driver = false;
1383 ret = device_add(&dev->dev);
1384 WARN_ON(ret < 0);
1385
1386 pci_proc_attach_device(dev);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001387}
1388
Sam Ravnborg451124a2008-02-02 22:33:43 +01001389struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001390{
1391 struct pci_dev *dev;
1392
Trent Piepho90bdb312009-03-20 14:56:00 -06001393 dev = pci_get_slot(bus, devfn);
1394 if (dev) {
1395 pci_dev_put(dev);
1396 return dev;
1397 }
1398
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001399 dev = pci_scan_device(bus, devfn);
1400 if (!dev)
1401 return NULL;
1402
1403 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404
1405 return dev;
1406}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001407EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001409static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001410{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001411 int pos;
1412 u16 cap = 0;
1413 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001414
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001415 if (pci_ari_enabled(bus)) {
1416 if (!dev)
1417 return 0;
1418 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1419 if (!pos)
1420 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001421
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001422 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1423 next_fn = PCI_ARI_CAP_NFN(cap);
1424 if (next_fn <= fn)
1425 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001426
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001427 return next_fn;
1428 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001429
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001430 /* dev may be NULL for non-contiguous multifunction devices */
1431 if (!dev || dev->multifunction)
1432 return (fn + 1) % 8;
1433
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001434 return 0;
1435}
1436
1437static int only_one_child(struct pci_bus *bus)
1438{
1439 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001440
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001441 if (!parent || !pci_is_pcie(parent))
1442 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001443 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001444 return 1;
Yijing Wang62f87c02012-07-24 17:20:03 +08001445 if (pci_pcie_type(parent) == PCI_EXP_TYPE_DOWNSTREAM &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001446 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001447 return 1;
1448 return 0;
1449}
1450
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451/**
1452 * pci_scan_slot - scan a PCI slot on a bus for devices.
1453 * @bus: PCI bus to scan
1454 * @devfn: slot number to scan (must have zero function.)
1455 *
1456 * Scan a PCI slot on the specified PCI bus for devices, adding
1457 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001458 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001459 *
1460 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001462int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001464 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001465 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001466
1467 if (only_one_child(bus) && (devfn > 0))
1468 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001470 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001471 if (!dev)
1472 return 0;
1473 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001474 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001476 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001477 dev = pci_scan_single_device(bus, devfn + fn);
1478 if (dev) {
1479 if (!dev->is_added)
1480 nr++;
1481 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482 }
1483 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001484
Shaohua Li149e1632008-07-23 10:32:31 +08001485 /* only one slot has pcie device */
1486 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001487 pcie_aspm_init_link_state(bus->self);
1488
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489 return nr;
1490}
1491
Jon Masonb03e7492011-07-20 15:20:54 -05001492static int pcie_find_smpss(struct pci_dev *dev, void *data)
1493{
1494 u8 *smpss = data;
1495
1496 if (!pci_is_pcie(dev))
1497 return 0;
1498
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001499 /*
1500 * We don't have a way to change MPS settings on devices that have
1501 * drivers attached. A hot-added device might support only the minimum
1502 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1503 * where devices may be hot-added, we limit the fabric MPS to 128 so
1504 * hot-added devices will work correctly.
1505 *
1506 * However, if we hot-add a device to a slot directly below a Root
1507 * Port, it's impossible for there to be other existing devices below
1508 * the port. We don't limit the MPS in this case because we can
1509 * reconfigure MPS on both the Root Port and the hot-added device,
1510 * and there are no other devices involved.
1511 *
1512 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05001513 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001514 if (dev->is_hotplug_bridge &&
1515 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05001516 *smpss = 0;
1517
1518 if (*smpss > dev->pcie_mpss)
1519 *smpss = dev->pcie_mpss;
1520
1521 return 0;
1522}
1523
1524static void pcie_write_mps(struct pci_dev *dev, int mps)
1525{
Jon Mason62f392e2011-10-14 14:56:14 -05001526 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001527
1528 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001529 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001530
Yijing Wang62f87c02012-07-24 17:20:03 +08001531 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1532 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001533 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001534 * downstream communication will never be larger than
1535 * the MRRS. So, the MPS only needs to be configured
1536 * for the upstream communication. This being the case,
1537 * walk from the top down and set the MPS of the child
1538 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001539 *
1540 * Configure the device MPS with the smaller of the
1541 * device MPSS or the bridge MPS (which is assumed to be
1542 * properly configured at this point to the largest
1543 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001544 */
Jon Mason62f392e2011-10-14 14:56:14 -05001545 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001546 }
1547
1548 rc = pcie_set_mps(dev, mps);
1549 if (rc)
1550 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1551}
1552
Jon Mason62f392e2011-10-14 14:56:14 -05001553static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001554{
Jon Mason62f392e2011-10-14 14:56:14 -05001555 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001556
Jon Masoned2888e2011-09-08 16:41:18 -05001557 /* In the "safe" case, do not configure the MRRS. There appear to be
1558 * issues with setting MRRS to 0 on a number of devices.
1559 */
Jon Masoned2888e2011-09-08 16:41:18 -05001560 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1561 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001562
Jon Masoned2888e2011-09-08 16:41:18 -05001563 /* For Max performance, the MRRS must be set to the largest supported
1564 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001565 * device or the bus can support. This should already be properly
1566 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001567 */
Jon Mason62f392e2011-10-14 14:56:14 -05001568 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001569
1570 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001571 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001572 * If the MRRS value provided is not acceptable (e.g., too large),
1573 * shrink the value until it is acceptable to the HW.
1574 */
1575 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1576 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001577 if (!rc)
1578 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001579
Jon Mason62f392e2011-10-14 14:56:14 -05001580 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001581 mrrs /= 2;
1582 }
Jon Mason62f392e2011-10-14 14:56:14 -05001583
1584 if (mrrs < 128)
1585 dev_err(&dev->dev, "MRRS was unable to be configured with a "
1586 "safe value. If problems are experienced, try running "
1587 "with pci=pcie_bus_safe.\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001588}
1589
Yijing Wang5895af72013-08-26 16:33:06 +08001590static void pcie_bus_detect_mps(struct pci_dev *dev)
1591{
1592 struct pci_dev *bridge = dev->bus->self;
1593 int mps, p_mps;
1594
1595 if (!bridge)
1596 return;
1597
1598 mps = pcie_get_mps(dev);
1599 p_mps = pcie_get_mps(bridge);
1600
1601 if (mps != p_mps)
1602 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1603 mps, pci_name(bridge), p_mps);
1604}
1605
Jon Masonb03e7492011-07-20 15:20:54 -05001606static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1607{
Jon Masona513a992011-10-14 14:56:16 -05001608 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001609
1610 if (!pci_is_pcie(dev))
1611 return 0;
1612
Yijing Wang5895af72013-08-26 16:33:06 +08001613 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1614 pcie_bus_detect_mps(dev);
1615 return 0;
1616 }
1617
Jon Masona513a992011-10-14 14:56:16 -05001618 mps = 128 << *(u8 *)data;
1619 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001620
1621 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001622 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001623
Bjorn Helgaas2c25e342013-08-22 11:24:43 +08001624 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), "
Jon Masona513a992011-10-14 14:56:16 -05001625 "Max Read Rq %4d\n", pcie_get_mps(dev), 128 << dev->pcie_mpss,
1626 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001627
1628 return 0;
1629}
1630
Jon Masona513a992011-10-14 14:56:16 -05001631/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001632 * parents then children fashion. If this changes, then this code will not
1633 * work as designed.
1634 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001635void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05001636{
Jon Mason5f39e672011-10-03 09:50:20 -05001637 u8 smpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001638
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001639 if (!bus->self)
1640 return;
1641
Jon Masonb03e7492011-07-20 15:20:54 -05001642 if (!pci_is_pcie(bus->self))
1643 return;
1644
Jon Mason5f39e672011-10-03 09:50:20 -05001645 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08001646 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05001647 * simply force the MPS of the entire system to the smallest possible.
1648 */
1649 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1650 smpss = 0;
1651
Jon Masonb03e7492011-07-20 15:20:54 -05001652 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001653 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05001654
Jon Masonb03e7492011-07-20 15:20:54 -05001655 pcie_find_smpss(bus->self, &smpss);
1656 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1657 }
1658
1659 pcie_bus_configure_set(bus->self, &smpss);
1660 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1661}
Jon Masondebc3b72011-08-02 00:01:18 -05001662EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001663
Bill Pemberton15856ad2012-11-21 15:35:00 -05001664unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665{
Yinghai Lub918c622012-05-17 18:51:11 -07001666 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667 struct pci_dev *dev;
1668
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001669 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670
1671 /* Go find them, Rover! */
1672 for (devfn = 0; devfn < 0x100; devfn += 8)
1673 pci_scan_slot(bus, devfn);
1674
Yu Zhaoa28724b2009-03-20 11:25:13 +08001675 /* Reserve buses for SR-IOV capability. */
1676 max += pci_iov_bus_range(bus);
1677
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678 /*
1679 * After performing arch-dependent fixup of the bus, look behind
1680 * all PCI-to-PCI bridges on this bus.
1681 */
Alex Chiang74710de2009-03-20 14:56:10 -06001682 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001683 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001684 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00001685 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06001686 }
1687
Linus Torvalds1da177e2005-04-16 15:20:36 -07001688 for (pass=0; pass < 2; pass++)
1689 list_for_each_entry(dev, &bus->devices, bus_list) {
1690 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1691 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1692 max = pci_scan_bridge(bus, dev, max, pass);
1693 }
1694
1695 /*
1696 * We've scanned the bus and so we know all about what's on
1697 * the other side of any bridges that may be on this bus plus
1698 * any devices.
1699 *
1700 * Return how far we've got finding sub-buses.
1701 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001702 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703 return max;
1704}
1705
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001706/**
1707 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
1708 * @bridge: Host bridge to set up.
1709 *
1710 * Default empty implementation. Replace with an architecture-specific setup
1711 * routine, if necessary.
1712 */
1713int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
1714{
1715 return 0;
1716}
1717
Jiang Liu10a95742013-04-12 05:44:20 +00001718void __weak pcibios_add_bus(struct pci_bus *bus)
1719{
1720}
1721
1722void __weak pcibios_remove_bus(struct pci_bus *bus)
1723{
1724}
1725
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001726struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1727 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001729 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001730 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001731 struct pci_bus *b, *b2;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001732 struct pci_host_bridge_window *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001733 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001734 resource_size_t offset;
1735 char bus_addr[64];
1736 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001738 b = pci_alloc_bus();
1739 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07001740 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741
1742 b->sysdata = sysdata;
1743 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08001744 b->number = b->busn_res.start = bus;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001745 b2 = pci_find_bus(pci_domain_nr(b), bus);
1746 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001748 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749 goto err_out;
1750 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001751
Yinghai Lu7b543662012-04-02 18:31:53 -07001752 bridge = pci_alloc_host_bridge(b);
1753 if (!bridge)
1754 goto err_out;
1755
1756 bridge->dev.parent = parent;
Jiang Liu70efde22013-06-07 16:16:51 -06001757 bridge->dev.release = pci_release_host_bridge_dev;
Yinghai Lu7b543662012-04-02 18:31:53 -07001758 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001759 error = pcibios_root_bridge_prepare(bridge);
Jiang Liu343df772013-06-07 01:10:08 +08001760 if (error) {
1761 kfree(bridge);
1762 goto err_out;
1763 }
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001764
Yinghai Lu7b543662012-04-02 18:31:53 -07001765 error = device_register(&bridge->dev);
Jiang Liu343df772013-06-07 01:10:08 +08001766 if (error) {
1767 put_device(&bridge->dev);
1768 goto err_out;
1769 }
Yinghai Lu7b543662012-04-02 18:31:53 -07001770 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001771 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001772 pci_set_bus_of_node(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773
Yinghai Lu0d358f22008-02-19 03:20:41 -08001774 if (!parent)
1775 set_dev_node(b->bridge, pcibus_to_node(b));
1776
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001777 b->dev.class = &pcibus_class;
1778 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001779 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001780 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001781 if (error)
1782 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783
Jiang Liu10a95742013-04-12 05:44:20 +00001784 pcibios_add_bus(b);
1785
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786 /* Create legacy_io and legacy_mem files for this bus */
1787 pci_create_legacy_files(b);
1788
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001789 if (parent)
1790 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1791 else
1792 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1793
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001794 /* Add initial resources to the bus */
1795 list_for_each_entry_safe(window, n, resources, list) {
1796 list_move_tail(&window->list, &bridge->windows);
1797 res = window->res;
1798 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07001799 if (res->flags & IORESOURCE_BUS)
1800 pci_bus_insert_busn_res(b, bus, res->end);
1801 else
1802 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001803 if (offset) {
1804 if (resource_type(res) == IORESOURCE_IO)
1805 fmt = " (bus address [%#06llx-%#06llx])";
1806 else
1807 fmt = " (bus address [%#010llx-%#010llx])";
1808 snprintf(bus_addr, sizeof(bus_addr), fmt,
1809 (unsigned long long) (res->start - offset),
1810 (unsigned long long) (res->end - offset));
1811 } else
1812 bus_addr[0] = '\0';
1813 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001814 }
1815
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07001816 down_write(&pci_bus_sem);
1817 list_add_tail(&b->node, &pci_root_buses);
1818 up_write(&pci_bus_sem);
1819
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820 return b;
1821
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07001823 put_device(&bridge->dev);
1824 device_unregister(&bridge->dev);
Yinghai Lu7b543662012-04-02 18:31:53 -07001825err_out:
1826 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001827 return NULL;
1828}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001829
Yinghai Lu98a35832012-05-18 11:35:50 -06001830int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
1831{
1832 struct resource *res = &b->busn_res;
1833 struct resource *parent_res, *conflict;
1834
1835 res->start = bus;
1836 res->end = bus_max;
1837 res->flags = IORESOURCE_BUS;
1838
1839 if (!pci_is_root_bus(b))
1840 parent_res = &b->parent->busn_res;
1841 else {
1842 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
1843 res->flags |= IORESOURCE_PCI_FIXED;
1844 }
1845
1846 conflict = insert_resource_conflict(parent_res, res);
1847
1848 if (conflict)
1849 dev_printk(KERN_DEBUG, &b->dev,
1850 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
1851 res, pci_is_root_bus(b) ? "domain " : "",
1852 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06001853
1854 return conflict == NULL;
1855}
1856
1857int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
1858{
1859 struct resource *res = &b->busn_res;
1860 struct resource old_res = *res;
1861 resource_size_t size;
1862 int ret;
1863
1864 if (res->start > bus_max)
1865 return -EINVAL;
1866
1867 size = bus_max - res->start + 1;
1868 ret = adjust_resource(res, res->start, size);
1869 dev_printk(KERN_DEBUG, &b->dev,
1870 "busn_res: %pR end %s updated to %02x\n",
1871 &old_res, ret ? "can not be" : "is", bus_max);
1872
1873 if (!ret && !res->parent)
1874 pci_bus_insert_busn_res(b, res->start, res->end);
1875
1876 return ret;
1877}
1878
1879void pci_bus_release_busn_res(struct pci_bus *b)
1880{
1881 struct resource *res = &b->busn_res;
1882 int ret;
1883
1884 if (!res->flags || !res->parent)
1885 return;
1886
1887 ret = release_resource(res);
1888 dev_printk(KERN_DEBUG, &b->dev,
1889 "busn_res: %pR %s released\n",
1890 res, ret ? "can not be" : "is");
1891}
1892
Bill Pemberton15856ad2012-11-21 15:35:00 -05001893struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001894 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1895{
Yinghai Lu4d99f522012-05-17 18:51:12 -07001896 struct pci_host_bridge_window *window;
1897 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001898 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07001899 int max;
1900
1901 list_for_each_entry(window, resources, list)
1902 if (window->res->flags & IORESOURCE_BUS) {
1903 found = true;
1904 break;
1905 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001906
1907 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
1908 if (!b)
1909 return NULL;
1910
Yinghai Lu4d99f522012-05-17 18:51:12 -07001911 if (!found) {
1912 dev_info(&b->dev,
1913 "No busn resource found for root bus, will use [bus %02x-ff]\n",
1914 bus);
1915 pci_bus_insert_busn_res(b, bus, 255);
1916 }
1917
1918 max = pci_scan_child_bus(b);
1919
1920 if (!found)
1921 pci_bus_update_busn_res_end(b, max);
1922
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001923 pci_bus_add_devices(b);
1924 return b;
1925}
1926EXPORT_SYMBOL(pci_scan_root_bus);
1927
Bjorn Helgaas7e00fe22011-10-28 16:26:05 -06001928/* Deprecated; use pci_scan_root_bus() instead */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001929struct pci_bus *pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001930 int bus, struct pci_ops *ops, void *sysdata)
1931{
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001932 LIST_HEAD(resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001933 struct pci_bus *b;
1934
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001935 pci_add_resource(&resources, &ioport_resource);
1936 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001937 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001938 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001939 if (b)
Yinghai Lu857c3b62012-05-17 18:51:12 -07001940 pci_scan_child_bus(b);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001941 else
1942 pci_free_resource_list(&resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001943 return b;
1944}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001945EXPORT_SYMBOL(pci_scan_bus_parented);
1946
Bill Pemberton15856ad2012-11-21 15:35:00 -05001947struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001948 void *sysdata)
1949{
1950 LIST_HEAD(resources);
1951 struct pci_bus *b;
1952
1953 pci_add_resource(&resources, &ioport_resource);
1954 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001955 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001956 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
1957 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07001958 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001959 pci_bus_add_devices(b);
1960 } else {
1961 pci_free_resource_list(&resources);
1962 }
1963 return b;
1964}
1965EXPORT_SYMBOL(pci_scan_bus);
1966
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001967/**
Yinghai Lu2f320522012-01-21 02:08:22 -08001968 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
1969 * @bridge: PCI bridge for the bus to scan
1970 *
1971 * Scan a PCI bus and child buses for new devices, add them,
1972 * and enable them, resizing bridge mmio/io resource if necessary
1973 * and possible. The caller must ensure the child devices are already
1974 * removed for resizing to occur.
1975 *
1976 * Returns the max number of subordinate bus discovered.
1977 */
1978unsigned int __ref pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
1979{
1980 unsigned int max;
1981 struct pci_bus *bus = bridge->subordinate;
1982
1983 max = pci_scan_child_bus(bus);
1984
1985 pci_assign_unassigned_bridge_resources(bridge);
1986
1987 pci_bus_add_devices(bus);
1988
1989 return max;
1990}
1991
Yinghai Lua5213a32012-10-30 14:31:21 -06001992/**
1993 * pci_rescan_bus - scan a PCI bus for devices.
1994 * @bus: PCI bus to scan
1995 *
1996 * Scan a PCI bus and child buses for new devices, adds them,
1997 * and enables them.
1998 *
1999 * Returns the max number of subordinate bus discovered.
2000 */
2001unsigned int __ref pci_rescan_bus(struct pci_bus *bus)
2002{
2003 unsigned int max;
2004
2005 max = pci_scan_child_bus(bus);
2006 pci_assign_unassigned_bus_resources(bus);
2007 pci_bus_add_devices(bus);
2008
2009 return max;
2010}
2011EXPORT_SYMBOL_GPL(pci_rescan_bus);
2012
Linus Torvalds1da177e2005-04-16 15:20:36 -07002013EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002014EXPORT_SYMBOL(pci_scan_slot);
2015EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002016EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002017
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002018static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002019{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002020 const struct pci_dev *a = to_pci_dev(d_a);
2021 const struct pci_dev *b = to_pci_dev(d_b);
2022
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002023 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2024 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2025
2026 if (a->bus->number < b->bus->number) return -1;
2027 else if (a->bus->number > b->bus->number) return 1;
2028
2029 if (a->devfn < b->devfn) return -1;
2030 else if (a->devfn > b->devfn) return 1;
2031
2032 return 0;
2033}
2034
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08002035void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002036{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002037 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002038}