blob: cb411fbb6435ed08e00f2f2311af623e20d0c021 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06009#include <linux/pci_hotplug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/slab.h>
11#include <linux/module.h>
12#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080013#include <linux/pci-aspm.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060014#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090015#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070016
17#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
18#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
Stephen Hemminger0b950f02014-01-10 17:14:48 -070020static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070021 .name = "PCI busn",
22 .start = 0,
23 .end = 255,
24 .flags = IORESOURCE_BUS,
25};
26
Linus Torvalds1da177e2005-04-16 15:20:36 -070027/* Ugh. Need to stop exporting this to modules. */
28LIST_HEAD(pci_root_buses);
29EXPORT_SYMBOL(pci_root_buses);
30
Yinghai Lu5cc62c22012-05-17 18:51:11 -070031static LIST_HEAD(pci_domain_busn_res_list);
32
33struct pci_domain_busn_res {
34 struct list_head list;
35 struct resource res;
36 int domain_nr;
37};
38
39static struct resource *get_pci_domain_busn_res(int domain_nr)
40{
41 struct pci_domain_busn_res *r;
42
43 list_for_each_entry(r, &pci_domain_busn_res_list, list)
44 if (r->domain_nr == domain_nr)
45 return &r->res;
46
47 r = kzalloc(sizeof(*r), GFP_KERNEL);
48 if (!r)
49 return NULL;
50
51 r->domain_nr = domain_nr;
52 r->res.start = 0;
53 r->res.end = 0xff;
54 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
55
56 list_add_tail(&r->list, &pci_domain_busn_res_list);
57
58 return &r->res;
59}
60
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080061static int find_anything(struct device *dev, void *data)
62{
63 return 1;
64}
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070066/*
67 * Some device drivers need know if pci is initiated.
68 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080069 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070070 */
71int no_pci_devices(void)
72{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080073 struct device *dev;
74 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070075
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080076 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
77 no_devices = (dev == NULL);
78 put_device(dev);
79 return no_devices;
80}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070081EXPORT_SYMBOL(no_pci_devices);
82
Linus Torvalds1da177e2005-04-16 15:20:36 -070083/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 * PCI Bus Class
85 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040086static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070087{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040088 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90 if (pci_bus->bridge)
91 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070092 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100093 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 kfree(pci_bus);
95}
96
97static struct class pcibus_class = {
98 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040099 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -0700100 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101};
102
103static int __init pcibus_class_init(void)
104{
105 return class_register(&pcibus_class);
106}
107postcore_initcall(pcibus_class_init);
108
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400109static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800110{
111 u64 size = mask & maxbase; /* Find the significant bits */
112 if (!size)
113 return 0;
114
115 /* Get the lowest of them to find the decode size, and
116 from that the extent. */
117 size = (size & ~(size-1)) - 1;
118
119 /* base == maxbase can be valid only if the BAR has
120 already been programmed with all 1s. */
121 if (base == maxbase && ((base | size) & mask) != mask)
122 return 0;
123
124 return size;
125}
126
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600127static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800128{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600129 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600130 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600131
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400132 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600133 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
134 flags |= IORESOURCE_IO;
135 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400136 }
137
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600138 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
139 flags |= IORESOURCE_MEM;
140 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
141 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400142
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600143 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
144 switch (mem_type) {
145 case PCI_BASE_ADDRESS_MEM_TYPE_32:
146 break;
147 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600148 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600149 break;
150 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600151 flags |= IORESOURCE_MEM_64;
152 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600153 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600154 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600155 break;
156 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600157 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400158}
159
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100160#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
161
Yu Zhao0b400c72008-11-22 02:40:40 +0800162/**
163 * pci_read_base - read a PCI BAR
164 * @dev: the PCI device
165 * @type: type of the BAR
166 * @res: resource buffer to be filled in
167 * @pos: BAR position in the config space
168 *
169 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400170 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800171int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400172 struct resource *res, unsigned int pos)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400173{
174 u32 l, sz, mask;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600175 u64 l64, sz64, mask64;
Jacob Pan253d2e52010-07-16 10:19:22 -0700176 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800177 struct pci_bus_region region, inverted_region;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600178 bool bar_too_big = false, bar_too_high = false, bar_invalid = false;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400179
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200180 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400181
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600182 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700183 if (!dev->mmio_always_on) {
184 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100185 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
186 pci_write_config_word(dev, PCI_COMMAND,
187 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
188 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700189 }
190
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400191 res->name = pci_name(dev);
192
193 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200194 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400195 pci_read_config_dword(dev, pos, &sz);
196 pci_write_config_dword(dev, pos, l);
197
198 /*
199 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600200 * If the BAR isn't implemented, all bits must be 0. If it's a
201 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
202 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400203 */
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600204 if (!sz || sz == 0xffffffff)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400205 goto fail;
206
207 /*
208 * I don't know how l can have all bits set. Copied from old code.
209 * Maybe it fixes a bug on some ancient platform.
210 */
211 if (l == 0xffffffff)
212 l = 0;
213
214 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600215 res->flags = decode_bar(dev, l);
216 res->flags |= IORESOURCE_SIZEALIGN;
217 if (res->flags & IORESOURCE_IO) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400218 l &= PCI_BASE_ADDRESS_IO_MASK;
David S. Miller5aceca92011-05-23 17:12:22 -0700219 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400220 } else {
221 l &= PCI_BASE_ADDRESS_MEM_MASK;
222 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
223 }
224 } else {
225 res->flags |= (l & IORESOURCE_ROM_ENABLE);
226 l &= PCI_ROM_ADDRESS_MASK;
227 mask = (u32)PCI_ROM_ADDRESS_MASK;
228 }
229
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600230 if (res->flags & IORESOURCE_MEM_64) {
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600231 l64 = l;
232 sz64 = sz;
233 mask64 = mask | (u64)~0 << 32;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400234
235 pci_read_config_dword(dev, pos + 4, &l);
236 pci_write_config_dword(dev, pos + 4, ~0);
237 pci_read_config_dword(dev, pos + 4, &sz);
238 pci_write_config_dword(dev, pos + 4, l);
239
240 l64 |= ((u64)l << 32);
241 sz64 |= ((u64)sz << 32);
242
243 sz64 = pci_size(l64, sz64, mask64);
244
245 if (!sz64)
246 goto fail;
247
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600248 if ((sizeof(dma_addr_t) < 8 || sizeof(resource_size_t) < 8) &&
249 sz64 > 0x100000000ULL) {
250 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
251 res->start = 0;
252 res->end = 0;
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600253 bar_too_big = true;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600254 goto out;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600255 }
256
Bjorn Helgaasd1a313e2014-04-29 18:33:09 -0600257 if ((sizeof(dma_addr_t) < 8) && l) {
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600258 /* Above 32-bit boundary; try to reallocate */
Bjorn Helgaasc83bd902014-02-26 11:26:00 -0700259 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600260 res->start = 0;
261 res->end = sz64;
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600262 bar_too_high = true;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600263 goto out;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400264 } else {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700265 region.start = l64;
266 region.end = l64 + sz64;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400267 }
268 } else {
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600269 sz = pci_size(l, sz, mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400270
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600271 if (!sz)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400272 goto fail;
273
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700274 region.start = l;
275 region.end = l + sz;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400276 }
277
Yinghai Lufc279852013-12-09 22:54:40 -0800278 pcibios_bus_to_resource(dev->bus, res, &region);
279 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800280
281 /*
282 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
283 * the corresponding resource address (the physical address used by
284 * the CPU. Converting that resource address back to a bus address
285 * should yield the original BAR value:
286 *
287 * resource_to_bus(bus_to_resource(A)) == A
288 *
289 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
290 * be claimed by the device.
291 */
292 if (inverted_region.start != region.start) {
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800293 res->flags |= IORESOURCE_UNSET;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800294 res->start = 0;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600295 res->end = region.end - region.start;
296 bar_invalid = true;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800297 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800298
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600299 goto out;
300
301
302fail:
303 res->flags = 0;
304out:
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100305 if (!dev->mmio_always_on &&
306 (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
Bjorn Helgaasbbffe432012-07-06 12:08:18 -0600307 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
308
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600309 if (bar_too_big)
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600310 dev_err(&dev->dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
311 pos, (unsigned long long) sz64);
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600312 if (bar_too_high)
313 dev_info(&dev->dev, "reg 0x%x: can't handle BAR above 4G (bus address %#010llx)\n",
314 pos, (unsigned long long) l64);
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600315 if (bar_invalid)
316 dev_info(&dev->dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
317 pos, (unsigned long long) region.start);
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600318 if (res->flags)
Kevin Hao33963e302013-05-25 19:36:25 +0800319 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600320
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600321 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800322}
323
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
325{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400326 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400328 for (pos = 0; pos < howmany; pos++) {
329 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400331 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400333
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400335 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400337 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
338 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
339 IORESOURCE_SIZEALIGN;
340 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 }
342}
343
Bill Pemberton15856ad2012-11-21 15:35:00 -0500344static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345{
346 struct pci_dev *dev = child->self;
347 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600348 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700349 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600350 struct resource *res;
351
352 io_mask = PCI_IO_RANGE_MASK;
353 io_granularity = 0x1000;
354 if (dev->io_window_1k) {
355 /* Support 1K I/O space granularity */
356 io_mask = PCI_IO_1K_RANGE_MASK;
357 io_granularity = 0x400;
358 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 res = child->resource[0];
361 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
362 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600363 base = (io_base_lo & io_mask) << 8;
364 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365
366 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
367 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600368
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
370 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600371 base |= ((unsigned long) io_base_hi << 16);
372 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 }
374
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600375 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700377 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600378 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800379 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600380 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700382}
383
Bill Pemberton15856ad2012-11-21 15:35:00 -0500384static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700385{
386 struct pci_dev *dev = child->self;
387 u16 mem_base_lo, mem_limit_lo;
388 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700389 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700390 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391
392 res = child->resource[1];
393 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
394 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600395 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
396 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600397 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700399 region.start = base;
400 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800401 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600402 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700404}
405
Bill Pemberton15856ad2012-11-21 15:35:00 -0500406static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700407{
408 struct pci_dev *dev = child->self;
409 u16 mem_base_lo, mem_limit_lo;
410 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700411 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700412 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
414 res = child->resource[2];
415 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
416 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600417 base = ((unsigned long) mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
418 limit = ((unsigned long) mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419
420 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
421 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600422
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
424 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
425
426 /*
427 * Some bridges set the base > limit by default, and some
428 * (broken) BIOSes do not initialize them. If we find
429 * this, just assume they are not being used.
430 */
431 if (mem_base_hi <= mem_limit_hi) {
432#if BITS_PER_LONG == 64
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600433 base |= ((unsigned long) mem_base_hi) << 32;
434 limit |= ((unsigned long) mem_limit_hi) << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435#else
436 if (mem_base_hi || mem_limit_hi) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400437 dev_err(&dev->dev, "can't handle 64-bit address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 return;
439 }
440#endif
441 }
442 }
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600443 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700444 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
445 IORESOURCE_MEM | IORESOURCE_PREFETCH;
446 if (res->flags & PCI_PREF_RANGE_TYPE_64)
447 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700448 region.start = base;
449 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800450 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600451 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 }
453}
454
Bill Pemberton15856ad2012-11-21 15:35:00 -0500455void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700456{
457 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700458 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700459 int i;
460
461 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
462 return;
463
Yinghai Lub918c622012-05-17 18:51:11 -0700464 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
465 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700466 dev->transparent ? " (subtractive decode)" : "");
467
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700468 pci_bus_remove_resources(child);
469 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
470 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
471
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700472 pci_read_bridge_io(child);
473 pci_read_bridge_mmio(child);
474 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700475
476 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700477 pci_bus_for_each_resource(child->parent, res, i) {
Bjorn Helgaasd739a092014-04-14 16:10:54 -0600478 if (res && res->flags) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700479 pci_bus_add_resource(child, res,
480 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700481 dev_printk(KERN_DEBUG, &dev->dev,
482 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700483 res);
484 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700485 }
486 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700487}
488
Bjorn Helgaas05013482013-06-05 14:22:11 -0600489static struct pci_bus *pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490{
491 struct pci_bus *b;
492
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100493 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600494 if (!b)
495 return NULL;
496
497 INIT_LIST_HEAD(&b->node);
498 INIT_LIST_HEAD(&b->children);
499 INIT_LIST_HEAD(&b->devices);
500 INIT_LIST_HEAD(&b->slots);
501 INIT_LIST_HEAD(&b->resources);
502 b->max_bus_speed = PCI_SPEED_UNKNOWN;
503 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 return b;
505}
506
Jiang Liu70efde22013-06-07 16:16:51 -0600507static void pci_release_host_bridge_dev(struct device *dev)
508{
509 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
510
511 if (bridge->release_fn)
512 bridge->release_fn(bridge);
513
514 pci_free_resource_list(&bridge->windows);
515
516 kfree(bridge);
517}
518
Yinghai Lu7b543662012-04-02 18:31:53 -0700519static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
520{
521 struct pci_host_bridge *bridge;
522
523 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600524 if (!bridge)
525 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700526
Bjorn Helgaas05013482013-06-05 14:22:11 -0600527 INIT_LIST_HEAD(&bridge->windows);
528 bridge->bus = b;
Yinghai Lu7b543662012-04-02 18:31:53 -0700529 return bridge;
530}
531
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700532static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500533 PCI_SPEED_UNKNOWN, /* 0 */
534 PCI_SPEED_66MHz_PCIX, /* 1 */
535 PCI_SPEED_100MHz_PCIX, /* 2 */
536 PCI_SPEED_133MHz_PCIX, /* 3 */
537 PCI_SPEED_UNKNOWN, /* 4 */
538 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
539 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
540 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
541 PCI_SPEED_UNKNOWN, /* 8 */
542 PCI_SPEED_66MHz_PCIX_266, /* 9 */
543 PCI_SPEED_100MHz_PCIX_266, /* A */
544 PCI_SPEED_133MHz_PCIX_266, /* B */
545 PCI_SPEED_UNKNOWN, /* C */
546 PCI_SPEED_66MHz_PCIX_533, /* D */
547 PCI_SPEED_100MHz_PCIX_533, /* E */
548 PCI_SPEED_133MHz_PCIX_533 /* F */
549};
550
Jacob Keller343e51a2013-07-31 06:53:16 +0000551const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500552 PCI_SPEED_UNKNOWN, /* 0 */
553 PCIE_SPEED_2_5GT, /* 1 */
554 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500555 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500556 PCI_SPEED_UNKNOWN, /* 4 */
557 PCI_SPEED_UNKNOWN, /* 5 */
558 PCI_SPEED_UNKNOWN, /* 6 */
559 PCI_SPEED_UNKNOWN, /* 7 */
560 PCI_SPEED_UNKNOWN, /* 8 */
561 PCI_SPEED_UNKNOWN, /* 9 */
562 PCI_SPEED_UNKNOWN, /* A */
563 PCI_SPEED_UNKNOWN, /* B */
564 PCI_SPEED_UNKNOWN, /* C */
565 PCI_SPEED_UNKNOWN, /* D */
566 PCI_SPEED_UNKNOWN, /* E */
567 PCI_SPEED_UNKNOWN /* F */
568};
569
570void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
571{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700572 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500573}
574EXPORT_SYMBOL_GPL(pcie_update_link_speed);
575
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500576static unsigned char agp_speeds[] = {
577 AGP_UNKNOWN,
578 AGP_1X,
579 AGP_2X,
580 AGP_4X,
581 AGP_8X
582};
583
584static enum pci_bus_speed agp_speed(int agp3, int agpstat)
585{
586 int index = 0;
587
588 if (agpstat & 4)
589 index = 3;
590 else if (agpstat & 2)
591 index = 2;
592 else if (agpstat & 1)
593 index = 1;
594 else
595 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700596
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500597 if (agp3) {
598 index += 2;
599 if (index == 5)
600 index = 0;
601 }
602
603 out:
604 return agp_speeds[index];
605}
606
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500607static void pci_set_bus_speed(struct pci_bus *bus)
608{
609 struct pci_dev *bridge = bus->self;
610 int pos;
611
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500612 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
613 if (!pos)
614 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
615 if (pos) {
616 u32 agpstat, agpcmd;
617
618 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
619 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
620
621 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
622 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
623 }
624
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500625 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
626 if (pos) {
627 u16 status;
628 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500629
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700630 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
631 &status);
632
633 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500634 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700635 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500636 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700637 } else if (status & PCI_X_SSTATUS_133MHZ) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400638 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500639 max = PCI_SPEED_133MHz_PCIX_ECC;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400640 else
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500641 max = PCI_SPEED_133MHz_PCIX;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500642 } else {
643 max = PCI_SPEED_66MHz_PCIX;
644 }
645
646 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700647 bus->cur_bus_speed = pcix_bus_speed[
648 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500649
650 return;
651 }
652
Yijing Wangfdfe1512013-09-05 15:55:29 +0800653 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500654 u32 linkcap;
655 u16 linksta;
656
Jiang Liu59875ae2012-07-24 17:20:06 +0800657 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700658 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500659
Jiang Liu59875ae2012-07-24 17:20:06 +0800660 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500661 pcie_update_link_speed(bus, linksta);
662 }
663}
664
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700665static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
666 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667{
668 struct pci_bus *child;
669 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800670 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671
672 /*
673 * Allocate a new bus, and inherit stuff from the parent..
674 */
675 child = pci_alloc_bus();
676 if (!child)
677 return NULL;
678
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 child->parent = parent;
680 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200681 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200683 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400685 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800686 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400687 */
688 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100689 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690
691 /*
692 * Set up the primary, secondary and subordinate
693 * bus numbers.
694 */
Yinghai Lub918c622012-05-17 18:51:11 -0700695 child->number = child->busn_res.start = busnr;
696 child->primary = parent->busn_res.start;
697 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698
Yinghai Lu4f535092013-01-21 13:20:52 -0800699 if (!bridge) {
700 child->dev.parent = parent->bridge;
701 goto add_dev;
702 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800703
704 child->self = bridge;
705 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800706 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000707 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500708 pci_set_bus_speed(child);
709
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800711 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
713 child->resource[i]->name = child->name;
714 }
715 bridge->subordinate = child;
716
Yinghai Lu4f535092013-01-21 13:20:52 -0800717add_dev:
718 ret = device_register(&child->dev);
719 WARN_ON(ret < 0);
720
Jiang Liu10a95742013-04-12 05:44:20 +0000721 pcibios_add_bus(child);
722
Yinghai Lu4f535092013-01-21 13:20:52 -0800723 /* Create legacy_io and legacy_mem files for this bus */
724 pci_create_legacy_files(child);
725
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 return child;
727}
728
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400729struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
730 int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731{
732 struct pci_bus *child;
733
734 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700735 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800736 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800738 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700739 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 return child;
741}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600742EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744/*
745 * If it's a bridge, configure it and scan the bus behind it.
746 * For CardBus bridges, we don't scan behind as the devices will
747 * be handled by the bridge driver itself.
748 *
749 * We need to process bridges in two passes -- first we scan those
750 * already configured by the BIOS and after we are done with all of
751 * them, we proceed to assigning numbers to the remaining buses in
752 * order to avoid overlaps between old and new bus numbers.
753 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500754int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755{
756 struct pci_bus *child;
757 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100758 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600760 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100761 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762
763 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600764 primary = buses & 0xFF;
765 secondary = (buses >> 8) & 0xFF;
766 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600768 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
769 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100771 if (!primary && (primary != bus->number) && secondary && subordinate) {
772 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
773 primary = bus->number;
774 }
775
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100776 /* Check if setup is sensible at all */
777 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700778 (primary != bus->number || secondary <= bus->number ||
Andreas Noever1820ffd2014-01-23 21:59:25 +0100779 secondary > subordinate || subordinate > bus->busn_res.end)) {
Yinghai Lu1965f662012-09-10 17:19:33 -0700780 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
781 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100782 broken = 1;
783 }
784
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 /* Disable MasterAbortMode during probing to avoid reporting
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700786 of bus errors (in some architectures) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
788 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
789 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
790
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600791 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
792 !is_cardbus && !broken) {
793 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 /*
795 * Bus already configured by firmware, process it in the first
796 * pass and just note the configuration.
797 */
798 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000799 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800
801 /*
Andreas Noever2ed85822014-01-23 21:59:22 +0100802 * The bus might already exist for two reasons: Either we are
803 * rescanning the bus or the bus is reachable through more than
804 * one bridge. The second case can happen with the i450NX
805 * chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600807 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600808 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600809 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600810 if (!child)
811 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600812 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700813 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600814 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 }
816
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 cmax = pci_scan_child_bus(child);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +0100818 if (cmax > subordinate)
819 dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n",
820 subordinate, cmax);
821 /* subordinate should equal child->busn_res.end */
822 if (subordinate > max)
823 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 } else {
825 /*
826 * We need to assign a number to this bus which we always
827 * do in the second pass.
828 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700829 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +0100830 if (pcibios_assign_all_busses() || broken || is_cardbus)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700831 /* Temporarily disable forwarding of the
832 configuration cycles on all bridges in
833 this bus segment to avoid possible
834 conflicts in the second pass between two
835 bridges programmed with overlapping
836 bus ranges. */
837 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
838 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000839 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700840 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841
Andreas Noeverfc1b2532014-01-23 21:59:28 +0100842 if (max >= bus->busn_res.end) {
843 dev_warn(&dev->dev, "can't allocate child bus %02x from %pR\n",
844 max, &bus->busn_res);
845 goto out;
846 }
847
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 /* Clear errors */
849 pci_write_config_word(dev, PCI_STATUS, 0xffff);
850
Andreas Noeverfc1b2532014-01-23 21:59:28 +0100851 /* The bus will already exist if we are rescanning */
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800852 child = pci_find_bus(pci_domain_nr(bus), max+1);
853 if (!child) {
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100854 child = pci_add_new_bus(bus, dev, max+1);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800855 if (!child)
856 goto out;
Andreas Noever1820ffd2014-01-23 21:59:25 +0100857 pci_bus_insert_busn_res(child, max+1,
858 bus->busn_res.end);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800859 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100860 max++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 buses = (buses & 0xff000000)
862 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700863 | ((unsigned int)(child->busn_res.start) << 8)
864 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865
866 /*
867 * yenta.c forces a secondary latency timer of 176.
868 * Copy that behaviour here.
869 */
870 if (is_cardbus) {
871 buses &= ~0xff000000;
872 buses |= CARDBUS_LATENCY_TIMER << 24;
873 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100874
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875 /*
876 * We need to blast all three values with a single write.
877 */
878 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
879
880 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700881 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882 max = pci_scan_child_bus(child);
883 } else {
884 /*
885 * For CardBus bridges, we leave 4 bus numbers
886 * as cards with a PCI-to-PCI bridge can be
887 * inserted later.
888 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400889 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100890 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700891 if (pci_find_bus(pci_domain_nr(bus),
892 max+i+1))
893 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100894 while (parent->parent) {
895 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700896 (parent->busn_res.end > max) &&
897 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100898 j = 1;
899 }
900 parent = parent->parent;
901 }
902 if (j) {
903 /*
904 * Often, there are two cardbus bridges
905 * -- try to leave one valid bus number
906 * for each one.
907 */
908 i /= 2;
909 break;
910 }
911 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700912 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913 }
914 /*
915 * Set the subordinate bus number to its real value.
916 */
Andreas Noever1820ffd2014-01-23 21:59:25 +0100917 if (max > bus->busn_res.end) {
918 dev_warn(&dev->dev, "max busn %02x is outside %pR\n",
919 max, &bus->busn_res);
920 max = bus->busn_res.end;
921 }
Yinghai Lubc76b732012-05-17 18:51:13 -0700922 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
924 }
925
Gary Hadecb3576f2008-02-08 14:00:52 -0800926 sprintf(child->name,
927 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
928 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929
Bernhard Kaindld55bef512007-07-30 20:35:13 +0200930 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100931 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700932 if ((child->busn_res.end > bus->busn_res.end) ||
933 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100934 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700935 (child->busn_res.end < bus->number)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400936 dev_info(&child->dev, "%pR %s hidden behind%s bridge %s %pR\n",
Yinghai Lub918c622012-05-17 18:51:11 -0700937 &child->busn_res,
938 (bus->number > child->busn_res.end &&
939 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800940 "wholly" : "partially",
941 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700942 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700943 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100944 }
945 bus = bus->parent;
946 }
947
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000948out:
949 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
950
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 return max;
952}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600953EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954
955/*
956 * Read interrupt line and base address registers.
957 * The architecture-dependent code can tweak these, of course.
958 */
959static void pci_read_irq(struct pci_dev *dev)
960{
961 unsigned char irq;
962
963 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800964 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965 if (irq)
966 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
967 dev->irq = irq;
968}
969
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000970void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800971{
972 int pos;
973 u16 reg16;
974
975 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
976 if (!pos)
977 return;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900978 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800979 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +0800980 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -0500981 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
982 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yu Zhao480b93b2009-03-20 11:25:14 +0800983}
984
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000985void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700986{
Eric W. Biederman28760482009-09-09 14:09:24 -0700987 u32 reg32;
988
Jiang Liu59875ae2012-07-24 17:20:06 +0800989 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -0700990 if (reg32 & PCI_EXP_SLTCAP_HPC)
991 pdev->is_hotplug_bridge = 1;
992}
993
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700994/**
Alex Williamson78916b02014-05-05 14:20:51 -0600995 * pci_ext_cfg_is_aliased - is ext config space just an alias of std config?
996 * @dev: PCI device
997 *
998 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
999 * when forwarding a type1 configuration request the bridge must check that
1000 * the extended register address field is zero. The bridge is not permitted
1001 * to forward the transactions and must handle it as an Unsupported Request.
1002 * Some bridges do not follow this rule and simply drop the extended register
1003 * bits, resulting in the standard config space being aliased, every 256
1004 * bytes across the entire configuration space. Test for this condition by
1005 * comparing the first dword of each potential alias to the vendor/device ID.
1006 * Known offenders:
1007 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1008 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1009 */
1010static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1011{
1012#ifdef CONFIG_PCI_QUIRKS
1013 int pos;
1014 u32 header, tmp;
1015
1016 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1017
1018 for (pos = PCI_CFG_SPACE_SIZE;
1019 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1020 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1021 || header != tmp)
1022 return false;
1023 }
1024
1025 return true;
1026#else
1027 return false;
1028#endif
1029}
1030
1031/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001032 * pci_cfg_space_size - get the configuration space size of the PCI device.
1033 * @dev: PCI device
1034 *
1035 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1036 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1037 * access it. Maybe we don't have a way to generate extended config space
1038 * accesses, or the device is behind a reverse Express bridge. So we try
1039 * reading the dword at 0x100 which must either be 0 or a valid extended
1040 * capability header.
1041 */
1042static int pci_cfg_space_size_ext(struct pci_dev *dev)
1043{
1044 u32 status;
1045 int pos = PCI_CFG_SPACE_SIZE;
1046
1047 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
1048 goto fail;
Alex Williamson78916b02014-05-05 14:20:51 -06001049 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001050 goto fail;
1051
1052 return PCI_CFG_SPACE_EXP_SIZE;
1053
1054 fail:
1055 return PCI_CFG_SPACE_SIZE;
1056}
1057
1058int pci_cfg_space_size(struct pci_dev *dev)
1059{
1060 int pos;
1061 u32 status;
1062 u16 class;
1063
1064 class = dev->class >> 8;
1065 if (class == PCI_CLASS_BRIDGE_HOST)
1066 return pci_cfg_space_size_ext(dev);
1067
1068 if (!pci_is_pcie(dev)) {
1069 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1070 if (!pos)
1071 goto fail;
1072
1073 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1074 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1075 goto fail;
1076 }
1077
1078 return pci_cfg_space_size_ext(dev);
1079
1080 fail:
1081 return PCI_CFG_SPACE_SIZE;
1082}
1083
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001084#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001085
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086/**
1087 * pci_setup_device - fill in class and map information of a device
1088 * @dev: the device structure to fill
1089 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001090 * Initialize the device structure with information about the device's
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1092 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001093 * Returns 0 on success and negative if unknown type of device (not normal,
1094 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001096int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097{
1098 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +08001099 u8 hdr_type;
1100 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -05001101 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001102 struct pci_bus_region region;
1103 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001104
1105 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1106 return -EIO;
1107
1108 dev->sysdata = dev->bus->sysdata;
1109 dev->dev.parent = dev->bus->bridge;
1110 dev->dev.bus = &pci_bus_type;
1111 dev->hdr_type = hdr_type & 0x7f;
1112 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001113 dev->error_state = pci_channel_io_normal;
1114 set_pcie_port_type(dev);
1115
1116 list_for_each_entry(slot, &dev->bus->slots, list)
1117 if (PCI_SLOT(dev->devfn) == slot->number)
1118 dev->slot = slot;
1119
1120 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1121 set this higher, assuming the system even supports it. */
1122 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001124 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1125 dev->bus->number, PCI_SLOT(dev->devfn),
1126 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127
1128 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001129 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001130 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001132 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1133 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134
Yu Zhao853346e2009-03-21 22:05:11 +08001135 /* need to have dev->class ready */
1136 dev->cfg_size = pci_cfg_space_size(dev);
1137
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001139 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140
1141 /* Early fixups, before probing the BARs */
1142 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001143 /* device class may be changed after fixup */
1144 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145
1146 switch (dev->hdr_type) { /* header type */
1147 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1148 if (class == PCI_CLASS_BRIDGE_PCI)
1149 goto bad;
1150 pci_read_irq(dev);
1151 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1152 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1153 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001154
1155 /*
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001156 * Do the ugly legacy mode stuff here rather than broken chip
1157 * quirk code. Legacy mode ATA controllers have fixed
1158 * addresses. These are not always echoed in BAR0-3, and
1159 * BAR0-3 in a few cases contain junk!
Alan Cox368c73d2006-10-04 00:41:26 +01001160 */
1161 if (class == PCI_CLASS_STORAGE_IDE) {
1162 u8 progif;
1163 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1164 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001165 region.start = 0x1F0;
1166 region.end = 0x1F7;
1167 res = &dev->resource[0];
1168 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001169 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001170 dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n",
1171 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001172 region.start = 0x3F6;
1173 region.end = 0x3F6;
1174 res = &dev->resource[1];
1175 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001176 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001177 dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n",
1178 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001179 }
1180 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001181 region.start = 0x170;
1182 region.end = 0x177;
1183 res = &dev->resource[2];
1184 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001185 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001186 dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n",
1187 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001188 region.start = 0x376;
1189 region.end = 0x376;
1190 res = &dev->resource[3];
1191 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001192 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001193 dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1194 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001195 }
1196 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197 break;
1198
1199 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1200 if (class != PCI_CLASS_BRIDGE_PCI)
1201 goto bad;
1202 /* The PCI-to-PCI bridge spec requires that subtractive
1203 decoding (i.e. transparent) bridge must have programming
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001204 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001205 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206 dev->transparent = ((dev->class & 0xff) == 1);
1207 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001208 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001209 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1210 if (pos) {
1211 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1212 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1213 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214 break;
1215
1216 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1217 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1218 goto bad;
1219 pci_read_irq(dev);
1220 pci_read_bases(dev, 1, 0);
1221 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1222 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1223 break;
1224
1225 default: /* unknown header */
Ryan Desfosses227f0642014-04-18 20:13:50 -04001226 dev_err(&dev->dev, "unknown header type %02x, ignoring device\n",
1227 dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001228 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229
1230 bad:
Ryan Desfosses227f0642014-04-18 20:13:50 -04001231 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header type %02x)\n",
1232 dev->class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233 dev->class = PCI_CLASS_NOT_DEFINED;
1234 }
1235
1236 /* We found a fine healthy device, go go go... */
1237 return 0;
1238}
1239
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001240static struct hpp_type0 pci_default_type0 = {
1241 .revision = 1,
1242 .cache_line_size = 8,
1243 .latency_timer = 0x40,
1244 .enable_serr = 0,
1245 .enable_perr = 0,
1246};
1247
1248static void program_hpp_type0(struct pci_dev *dev, struct hpp_type0 *hpp)
1249{
1250 u16 pci_cmd, pci_bctl;
1251
Bjorn Helgaasc6285fc2014-08-29 18:10:19 -06001252 if (!hpp)
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001253 hpp = &pci_default_type0;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001254
1255 if (hpp->revision > 1) {
1256 dev_warn(&dev->dev,
1257 "PCI settings rev %d not supported; using defaults\n",
1258 hpp->revision);
1259 hpp = &pci_default_type0;
1260 }
1261
1262 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, hpp->cache_line_size);
1263 pci_write_config_byte(dev, PCI_LATENCY_TIMER, hpp->latency_timer);
1264 pci_read_config_word(dev, PCI_COMMAND, &pci_cmd);
1265 if (hpp->enable_serr)
1266 pci_cmd |= PCI_COMMAND_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001267 if (hpp->enable_perr)
1268 pci_cmd |= PCI_COMMAND_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001269 pci_write_config_word(dev, PCI_COMMAND, pci_cmd);
1270
1271 /* Program bridge control value */
1272 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
1273 pci_write_config_byte(dev, PCI_SEC_LATENCY_TIMER,
1274 hpp->latency_timer);
1275 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &pci_bctl);
1276 if (hpp->enable_serr)
1277 pci_bctl |= PCI_BRIDGE_CTL_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001278 if (hpp->enable_perr)
1279 pci_bctl |= PCI_BRIDGE_CTL_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001280 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, pci_bctl);
1281 }
1282}
1283
1284static void program_hpp_type1(struct pci_dev *dev, struct hpp_type1 *hpp)
1285{
1286 if (hpp)
1287 dev_warn(&dev->dev, "PCI-X settings not supported\n");
1288}
1289
1290static void program_hpp_type2(struct pci_dev *dev, struct hpp_type2 *hpp)
1291{
1292 int pos;
1293 u32 reg32;
1294
1295 if (!hpp)
1296 return;
1297
1298 if (hpp->revision > 1) {
1299 dev_warn(&dev->dev, "PCIe settings rev %d not supported\n",
1300 hpp->revision);
1301 return;
1302 }
1303
Bjorn Helgaas302328c2014-09-03 13:26:29 -06001304 /*
1305 * Don't allow _HPX to change MPS or MRRS settings. We manage
1306 * those to make sure they're consistent with the rest of the
1307 * platform.
1308 */
1309 hpp->pci_exp_devctl_and |= PCI_EXP_DEVCTL_PAYLOAD |
1310 PCI_EXP_DEVCTL_READRQ;
1311 hpp->pci_exp_devctl_or &= ~(PCI_EXP_DEVCTL_PAYLOAD |
1312 PCI_EXP_DEVCTL_READRQ);
1313
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001314 /* Initialize Device Control Register */
1315 pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
1316 ~hpp->pci_exp_devctl_and, hpp->pci_exp_devctl_or);
1317
1318 /* Initialize Link Control Register */
1319 if (dev->subordinate)
1320 pcie_capability_clear_and_set_word(dev, PCI_EXP_LNKCTL,
1321 ~hpp->pci_exp_lnkctl_and, hpp->pci_exp_lnkctl_or);
1322
1323 /* Find Advanced Error Reporting Enhanced Capability */
1324 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
1325 if (!pos)
1326 return;
1327
1328 /* Initialize Uncorrectable Error Mask Register */
1329 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, &reg32);
1330 reg32 = (reg32 & hpp->unc_err_mask_and) | hpp->unc_err_mask_or;
1331 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, reg32);
1332
1333 /* Initialize Uncorrectable Error Severity Register */
1334 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, &reg32);
1335 reg32 = (reg32 & hpp->unc_err_sever_and) | hpp->unc_err_sever_or;
1336 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, reg32);
1337
1338 /* Initialize Correctable Error Mask Register */
1339 pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg32);
1340 reg32 = (reg32 & hpp->cor_err_mask_and) | hpp->cor_err_mask_or;
1341 pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg32);
1342
1343 /* Initialize Advanced Error Capabilities and Control Register */
1344 pci_read_config_dword(dev, pos + PCI_ERR_CAP, &reg32);
1345 reg32 = (reg32 & hpp->adv_err_cap_and) | hpp->adv_err_cap_or;
1346 pci_write_config_dword(dev, pos + PCI_ERR_CAP, reg32);
1347
1348 /*
1349 * FIXME: The following two registers are not supported yet.
1350 *
1351 * o Secondary Uncorrectable Error Severity Register
1352 * o Secondary Uncorrectable Error Mask Register
1353 */
1354}
1355
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001356static void pci_configure_device(struct pci_dev *dev)
1357{
1358 struct hotplug_params hpp;
1359 int ret;
1360
1361 if (system_state == SYSTEM_BOOTING)
1362 return;
1363
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001364 memset(&hpp, 0, sizeof(hpp));
1365 ret = pci_get_hp_params(dev, &hpp);
1366 if (ret)
1367 return;
1368
1369 program_hpp_type2(dev, hpp.t2);
1370 program_hpp_type1(dev, hpp.t1);
1371 program_hpp_type0(dev, hpp.t0);
1372}
1373
Zhao, Yu201de562008-10-13 19:49:55 +08001374static void pci_release_capabilities(struct pci_dev *dev)
1375{
1376 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001377 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001378 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001379}
1380
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381/**
1382 * pci_release_dev - free a pci device structure when all users of it are finished.
1383 * @dev: device that's been disconnected
1384 *
1385 * Will be called only by the device core when all users of this pci device are
1386 * done.
1387 */
1388static void pci_release_dev(struct device *dev)
1389{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001390 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001392 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001393 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001394 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001395 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08001396 pci_bus_put(pci_dev->bus);
Alex Williamson782a9852014-05-20 08:53:21 -06001397 kfree(pci_dev->driver_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398 kfree(pci_dev);
1399}
1400
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001401struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10001402{
1403 struct pci_dev *dev;
1404
1405 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1406 if (!dev)
1407 return NULL;
1408
Michael Ellerman65891212007-04-05 17:19:08 +10001409 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001410 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001411 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10001412
1413 return dev;
1414}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001415EXPORT_SYMBOL(pci_alloc_dev);
1416
Yinghai Luefdc87d2012-01-27 10:55:10 -08001417bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001418 int crs_timeout)
Yinghai Luefdc87d2012-01-27 10:55:10 -08001419{
1420 int delay = 1;
1421
1422 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1423 return false;
1424
1425 /* some broken boards return 0 or ~0 if a slot is empty: */
1426 if (*l == 0xffffffff || *l == 0x00000000 ||
1427 *l == 0x0000ffff || *l == 0xffff0000)
1428 return false;
1429
1430 /* Configuration request Retry Status */
1431 while (*l == 0xffff0001) {
1432 if (!crs_timeout)
1433 return false;
1434
1435 msleep(delay);
1436 delay *= 2;
1437 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1438 return false;
1439 /* Card hasn't responded in 60 seconds? Must be stuck. */
1440 if (delay > crs_timeout) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001441 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not responding\n",
1442 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
1443 PCI_FUNC(devfn));
Yinghai Luefdc87d2012-01-27 10:55:10 -08001444 return false;
1445 }
1446 }
1447
1448 return true;
1449}
1450EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1451
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452/*
1453 * Read the config data for a PCI device, sanity-check it
1454 * and fill in the dev structure...
1455 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001456static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457{
1458 struct pci_dev *dev;
1459 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460
Yinghai Luefdc87d2012-01-27 10:55:10 -08001461 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462 return NULL;
1463
Gu Zheng8b1fce02013-05-25 21:48:31 +08001464 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465 if (!dev)
1466 return NULL;
1467
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469 dev->vendor = l & 0xffff;
1470 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001472 pci_set_of_node(dev);
1473
Yu Zhao480b93b2009-03-20 11:25:14 +08001474 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08001475 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476 kfree(dev);
1477 return NULL;
1478 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001479
1480 return dev;
1481}
1482
Zhao, Yu201de562008-10-13 19:49:55 +08001483static void pci_init_capabilities(struct pci_dev *dev)
1484{
1485 /* MSI/MSI-X list */
1486 pci_msi_init_pci_dev(dev);
1487
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001488 /* Buffers for saving PCIe and PCI-X capabilities */
1489 pci_allocate_cap_save_buffers(dev);
1490
Zhao, Yu201de562008-10-13 19:49:55 +08001491 /* Power Management */
1492 pci_pm_init(dev);
1493
1494 /* Vital Product Data */
1495 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001496
1497 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001498 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001499
1500 /* Single Root I/O Virtualization */
1501 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001502
1503 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001504 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001505}
1506
Sam Ravnborg96bde062007-03-26 21:53:30 -08001507void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001508{
Yinghai Lu4f535092013-01-21 13:20:52 -08001509 int ret;
1510
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001511 pci_configure_device(dev);
1512
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513 device_initialize(&dev->dev);
1514 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515
Yinghai Lu7629d192013-01-21 13:20:44 -08001516 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001518 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519 dev->dev.coherent_dma_mask = 0xffffffffull;
1520
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001521 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001522 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001523
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524 /* Fix up broken headers */
1525 pci_fixup_device(pci_fixup_header, dev);
1526
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001527 /* moved out from quirk header fixup code */
1528 pci_reassigndev_resource_alignment(dev);
1529
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001530 /* Clear the state_saved flag. */
1531 dev->state_saved = false;
1532
Zhao, Yu201de562008-10-13 19:49:55 +08001533 /* Initialize various capabilities */
1534 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001535
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536 /*
1537 * Add the device to our list of discovered devices
1538 * and the bus list for fixup functions, etc.
1539 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001540 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001542 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001543
Yinghai Lu4f535092013-01-21 13:20:52 -08001544 ret = pcibios_add_device(dev);
1545 WARN_ON(ret < 0);
1546
1547 /* Notifier could use PCI capabilities */
1548 dev->match_driver = false;
1549 ret = device_add(&dev->dev);
1550 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001551}
1552
Bjorn Helgaas10874f52014-04-14 16:11:40 -06001553struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001554{
1555 struct pci_dev *dev;
1556
Trent Piepho90bdb312009-03-20 14:56:00 -06001557 dev = pci_get_slot(bus, devfn);
1558 if (dev) {
1559 pci_dev_put(dev);
1560 return dev;
1561 }
1562
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001563 dev = pci_scan_device(bus, devfn);
1564 if (!dev)
1565 return NULL;
1566
1567 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568
1569 return dev;
1570}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001571EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001573static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001574{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001575 int pos;
1576 u16 cap = 0;
1577 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001578
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001579 if (pci_ari_enabled(bus)) {
1580 if (!dev)
1581 return 0;
1582 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1583 if (!pos)
1584 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001585
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001586 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1587 next_fn = PCI_ARI_CAP_NFN(cap);
1588 if (next_fn <= fn)
1589 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001590
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001591 return next_fn;
1592 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001593
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001594 /* dev may be NULL for non-contiguous multifunction devices */
1595 if (!dev || dev->multifunction)
1596 return (fn + 1) % 8;
1597
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001598 return 0;
1599}
1600
1601static int only_one_child(struct pci_bus *bus)
1602{
1603 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001604
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001605 if (!parent || !pci_is_pcie(parent))
1606 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001607 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001608 return 1;
Yijing Wang62f87c02012-07-24 17:20:03 +08001609 if (pci_pcie_type(parent) == PCI_EXP_TYPE_DOWNSTREAM &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001610 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001611 return 1;
1612 return 0;
1613}
1614
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615/**
1616 * pci_scan_slot - scan a PCI slot on a bus for devices.
1617 * @bus: PCI bus to scan
1618 * @devfn: slot number to scan (must have zero function.)
1619 *
1620 * Scan a PCI slot on the specified PCI bus for devices, adding
1621 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001622 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001623 *
1624 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001626int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001628 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001629 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001630
1631 if (only_one_child(bus) && (devfn > 0))
1632 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001634 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001635 if (!dev)
1636 return 0;
1637 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001638 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001640 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001641 dev = pci_scan_single_device(bus, devfn + fn);
1642 if (dev) {
1643 if (!dev->is_added)
1644 nr++;
1645 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646 }
1647 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001648
Shaohua Li149e1632008-07-23 10:32:31 +08001649 /* only one slot has pcie device */
1650 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001651 pcie_aspm_init_link_state(bus->self);
1652
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653 return nr;
1654}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001655EXPORT_SYMBOL(pci_scan_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656
Jon Masonb03e7492011-07-20 15:20:54 -05001657static int pcie_find_smpss(struct pci_dev *dev, void *data)
1658{
1659 u8 *smpss = data;
1660
1661 if (!pci_is_pcie(dev))
1662 return 0;
1663
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001664 /*
1665 * We don't have a way to change MPS settings on devices that have
1666 * drivers attached. A hot-added device might support only the minimum
1667 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1668 * where devices may be hot-added, we limit the fabric MPS to 128 so
1669 * hot-added devices will work correctly.
1670 *
1671 * However, if we hot-add a device to a slot directly below a Root
1672 * Port, it's impossible for there to be other existing devices below
1673 * the port. We don't limit the MPS in this case because we can
1674 * reconfigure MPS on both the Root Port and the hot-added device,
1675 * and there are no other devices involved.
1676 *
1677 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05001678 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001679 if (dev->is_hotplug_bridge &&
1680 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05001681 *smpss = 0;
1682
1683 if (*smpss > dev->pcie_mpss)
1684 *smpss = dev->pcie_mpss;
1685
1686 return 0;
1687}
1688
1689static void pcie_write_mps(struct pci_dev *dev, int mps)
1690{
Jon Mason62f392e2011-10-14 14:56:14 -05001691 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001692
1693 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001694 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001695
Yijing Wang62f87c02012-07-24 17:20:03 +08001696 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1697 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001698 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001699 * downstream communication will never be larger than
1700 * the MRRS. So, the MPS only needs to be configured
1701 * for the upstream communication. This being the case,
1702 * walk from the top down and set the MPS of the child
1703 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001704 *
1705 * Configure the device MPS with the smaller of the
1706 * device MPSS or the bridge MPS (which is assumed to be
1707 * properly configured at this point to the largest
1708 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001709 */
Jon Mason62f392e2011-10-14 14:56:14 -05001710 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001711 }
1712
1713 rc = pcie_set_mps(dev, mps);
1714 if (rc)
1715 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1716}
1717
Jon Mason62f392e2011-10-14 14:56:14 -05001718static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001719{
Jon Mason62f392e2011-10-14 14:56:14 -05001720 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001721
Jon Masoned2888e2011-09-08 16:41:18 -05001722 /* In the "safe" case, do not configure the MRRS. There appear to be
1723 * issues with setting MRRS to 0 on a number of devices.
1724 */
Jon Masoned2888e2011-09-08 16:41:18 -05001725 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1726 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001727
Jon Masoned2888e2011-09-08 16:41:18 -05001728 /* For Max performance, the MRRS must be set to the largest supported
1729 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001730 * device or the bus can support. This should already be properly
1731 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001732 */
Jon Mason62f392e2011-10-14 14:56:14 -05001733 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001734
1735 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001736 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001737 * If the MRRS value provided is not acceptable (e.g., too large),
1738 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001739 */
Jon Masonb03e7492011-07-20 15:20:54 -05001740 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1741 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001742 if (!rc)
1743 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001744
Jon Mason62f392e2011-10-14 14:56:14 -05001745 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001746 mrrs /= 2;
1747 }
Jon Mason62f392e2011-10-14 14:56:14 -05001748
1749 if (mrrs < 128)
Ryan Desfosses227f0642014-04-18 20:13:50 -04001750 dev_err(&dev->dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001751}
1752
Yijing Wang5895af72013-08-26 16:33:06 +08001753static void pcie_bus_detect_mps(struct pci_dev *dev)
1754{
1755 struct pci_dev *bridge = dev->bus->self;
1756 int mps, p_mps;
1757
1758 if (!bridge)
1759 return;
1760
1761 mps = pcie_get_mps(dev);
1762 p_mps = pcie_get_mps(bridge);
1763
1764 if (mps != p_mps)
1765 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1766 mps, pci_name(bridge), p_mps);
1767}
1768
Jon Masonb03e7492011-07-20 15:20:54 -05001769static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1770{
Jon Masona513a992011-10-14 14:56:16 -05001771 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001772
1773 if (!pci_is_pcie(dev))
1774 return 0;
1775
Yijing Wang5895af72013-08-26 16:33:06 +08001776 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1777 pcie_bus_detect_mps(dev);
1778 return 0;
1779 }
1780
Jon Masona513a992011-10-14 14:56:16 -05001781 mps = 128 << *(u8 *)data;
1782 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001783
1784 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001785 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001786
Ryan Desfosses227f0642014-04-18 20:13:50 -04001787 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
1788 pcie_get_mps(dev), 128 << dev->pcie_mpss,
Jon Masona513a992011-10-14 14:56:16 -05001789 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001790
1791 return 0;
1792}
1793
Jon Masona513a992011-10-14 14:56:16 -05001794/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001795 * parents then children fashion. If this changes, then this code will not
1796 * work as designed.
1797 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001798void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05001799{
Bjorn Helgaas1e358f92014-04-29 12:51:55 -06001800 u8 smpss = 0;
Jon Masonb03e7492011-07-20 15:20:54 -05001801
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001802 if (!bus->self)
1803 return;
1804
Jon Masonb03e7492011-07-20 15:20:54 -05001805 if (!pci_is_pcie(bus->self))
1806 return;
1807
Jon Mason5f39e672011-10-03 09:50:20 -05001808 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08001809 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05001810 * simply force the MPS of the entire system to the smallest possible.
1811 */
1812 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1813 smpss = 0;
1814
Jon Masonb03e7492011-07-20 15:20:54 -05001815 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001816 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05001817
Jon Masonb03e7492011-07-20 15:20:54 -05001818 pcie_find_smpss(bus->self, &smpss);
1819 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1820 }
1821
1822 pcie_bus_configure_set(bus->self, &smpss);
1823 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1824}
Jon Masondebc3b72011-08-02 00:01:18 -05001825EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001826
Bill Pemberton15856ad2012-11-21 15:35:00 -05001827unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828{
Yinghai Lub918c622012-05-17 18:51:11 -07001829 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830 struct pci_dev *dev;
1831
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001832 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833
1834 /* Go find them, Rover! */
1835 for (devfn = 0; devfn < 0x100; devfn += 8)
1836 pci_scan_slot(bus, devfn);
1837
Yu Zhaoa28724b2009-03-20 11:25:13 +08001838 /* Reserve buses for SR-IOV capability. */
1839 max += pci_iov_bus_range(bus);
1840
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841 /*
1842 * After performing arch-dependent fixup of the bus, look behind
1843 * all PCI-to-PCI bridges on this bus.
1844 */
Alex Chiang74710de2009-03-20 14:56:10 -06001845 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001846 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001847 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00001848 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06001849 }
1850
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001851 for (pass = 0; pass < 2; pass++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852 list_for_each_entry(dev, &bus->devices, bus_list) {
Yijing Wang6788a512014-05-04 12:23:38 +08001853 if (pci_is_bridge(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854 max = pci_scan_bridge(bus, dev, max, pass);
1855 }
1856
1857 /*
1858 * We've scanned the bus and so we know all about what's on
1859 * the other side of any bridges that may be on this bus plus
1860 * any devices.
1861 *
1862 * Return how far we've got finding sub-buses.
1863 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001864 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865 return max;
1866}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001867EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001869/**
1870 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
1871 * @bridge: Host bridge to set up.
1872 *
1873 * Default empty implementation. Replace with an architecture-specific setup
1874 * routine, if necessary.
1875 */
1876int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
1877{
1878 return 0;
1879}
1880
Jiang Liu10a95742013-04-12 05:44:20 +00001881void __weak pcibios_add_bus(struct pci_bus *bus)
1882{
1883}
1884
1885void __weak pcibios_remove_bus(struct pci_bus *bus)
1886{
1887}
1888
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001889struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1890 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001892 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001893 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001894 struct pci_bus *b, *b2;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001895 struct pci_host_bridge_window *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001896 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001897 resource_size_t offset;
1898 char bus_addr[64];
1899 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001901 b = pci_alloc_bus();
1902 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07001903 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904
1905 b->sysdata = sysdata;
1906 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08001907 b->number = b->busn_res.start = bus;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001908 b2 = pci_find_bus(pci_domain_nr(b), bus);
1909 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001910 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001911 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912 goto err_out;
1913 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001914
Yinghai Lu7b543662012-04-02 18:31:53 -07001915 bridge = pci_alloc_host_bridge(b);
1916 if (!bridge)
1917 goto err_out;
1918
1919 bridge->dev.parent = parent;
Jiang Liu70efde22013-06-07 16:16:51 -06001920 bridge->dev.release = pci_release_host_bridge_dev;
Yinghai Lu7b543662012-04-02 18:31:53 -07001921 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001922 error = pcibios_root_bridge_prepare(bridge);
Jiang Liu343df772013-06-07 01:10:08 +08001923 if (error) {
1924 kfree(bridge);
1925 goto err_out;
1926 }
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001927
Yinghai Lu7b543662012-04-02 18:31:53 -07001928 error = device_register(&bridge->dev);
Jiang Liu343df772013-06-07 01:10:08 +08001929 if (error) {
1930 put_device(&bridge->dev);
1931 goto err_out;
1932 }
Yinghai Lu7b543662012-04-02 18:31:53 -07001933 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001934 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001935 pci_set_bus_of_node(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936
Yinghai Lu0d358f22008-02-19 03:20:41 -08001937 if (!parent)
1938 set_dev_node(b->bridge, pcibus_to_node(b));
1939
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001940 b->dev.class = &pcibus_class;
1941 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001942 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001943 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001944 if (error)
1945 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946
Jiang Liu10a95742013-04-12 05:44:20 +00001947 pcibios_add_bus(b);
1948
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949 /* Create legacy_io and legacy_mem files for this bus */
1950 pci_create_legacy_files(b);
1951
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001952 if (parent)
1953 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1954 else
1955 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1956
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001957 /* Add initial resources to the bus */
1958 list_for_each_entry_safe(window, n, resources, list) {
1959 list_move_tail(&window->list, &bridge->windows);
1960 res = window->res;
1961 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07001962 if (res->flags & IORESOURCE_BUS)
1963 pci_bus_insert_busn_res(b, bus, res->end);
1964 else
1965 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001966 if (offset) {
1967 if (resource_type(res) == IORESOURCE_IO)
1968 fmt = " (bus address [%#06llx-%#06llx])";
1969 else
1970 fmt = " (bus address [%#010llx-%#010llx])";
1971 snprintf(bus_addr, sizeof(bus_addr), fmt,
1972 (unsigned long long) (res->start - offset),
1973 (unsigned long long) (res->end - offset));
1974 } else
1975 bus_addr[0] = '\0';
1976 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001977 }
1978
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07001979 down_write(&pci_bus_sem);
1980 list_add_tail(&b->node, &pci_root_buses);
1981 up_write(&pci_bus_sem);
1982
Linus Torvalds1da177e2005-04-16 15:20:36 -07001983 return b;
1984
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07001986 put_device(&bridge->dev);
1987 device_unregister(&bridge->dev);
Yinghai Lu7b543662012-04-02 18:31:53 -07001988err_out:
1989 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001990 return NULL;
1991}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001992
Yinghai Lu98a35832012-05-18 11:35:50 -06001993int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
1994{
1995 struct resource *res = &b->busn_res;
1996 struct resource *parent_res, *conflict;
1997
1998 res->start = bus;
1999 res->end = bus_max;
2000 res->flags = IORESOURCE_BUS;
2001
2002 if (!pci_is_root_bus(b))
2003 parent_res = &b->parent->busn_res;
2004 else {
2005 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
2006 res->flags |= IORESOURCE_PCI_FIXED;
2007 }
2008
Andreas Noeverced04d12014-01-23 21:59:24 +01002009 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06002010
2011 if (conflict)
2012 dev_printk(KERN_DEBUG, &b->dev,
2013 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
2014 res, pci_is_root_bus(b) ? "domain " : "",
2015 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06002016
2017 return conflict == NULL;
2018}
2019
2020int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
2021{
2022 struct resource *res = &b->busn_res;
2023 struct resource old_res = *res;
2024 resource_size_t size;
2025 int ret;
2026
2027 if (res->start > bus_max)
2028 return -EINVAL;
2029
2030 size = bus_max - res->start + 1;
2031 ret = adjust_resource(res, res->start, size);
2032 dev_printk(KERN_DEBUG, &b->dev,
2033 "busn_res: %pR end %s updated to %02x\n",
2034 &old_res, ret ? "can not be" : "is", bus_max);
2035
2036 if (!ret && !res->parent)
2037 pci_bus_insert_busn_res(b, res->start, res->end);
2038
2039 return ret;
2040}
2041
2042void pci_bus_release_busn_res(struct pci_bus *b)
2043{
2044 struct resource *res = &b->busn_res;
2045 int ret;
2046
2047 if (!res->flags || !res->parent)
2048 return;
2049
2050 ret = release_resource(res);
2051 dev_printk(KERN_DEBUG, &b->dev,
2052 "busn_res: %pR %s released\n",
2053 res, ret ? "can not be" : "is");
2054}
2055
Bill Pemberton15856ad2012-11-21 15:35:00 -05002056struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002057 struct pci_ops *ops, void *sysdata, struct list_head *resources)
2058{
Yinghai Lu4d99f522012-05-17 18:51:12 -07002059 struct pci_host_bridge_window *window;
2060 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002061 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002062 int max;
2063
2064 list_for_each_entry(window, resources, list)
2065 if (window->res->flags & IORESOURCE_BUS) {
2066 found = true;
2067 break;
2068 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002069
2070 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
2071 if (!b)
2072 return NULL;
2073
Yinghai Lu4d99f522012-05-17 18:51:12 -07002074 if (!found) {
2075 dev_info(&b->dev,
2076 "No busn resource found for root bus, will use [bus %02x-ff]\n",
2077 bus);
2078 pci_bus_insert_busn_res(b, bus, 255);
2079 }
2080
2081 max = pci_scan_child_bus(b);
2082
2083 if (!found)
2084 pci_bus_update_busn_res_end(b, max);
2085
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002086 pci_bus_add_devices(b);
2087 return b;
2088}
2089EXPORT_SYMBOL(pci_scan_root_bus);
2090
Bjorn Helgaas7e00fe22011-10-28 16:26:05 -06002091/* Deprecated; use pci_scan_root_bus() instead */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002092struct pci_bus *pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002093 int bus, struct pci_ops *ops, void *sysdata)
2094{
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06002095 LIST_HEAD(resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002096 struct pci_bus *b;
2097
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06002098 pci_add_resource(&resources, &ioport_resource);
2099 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07002100 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06002101 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002102 if (b)
Yinghai Lu857c3b62012-05-17 18:51:12 -07002103 pci_scan_child_bus(b);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06002104 else
2105 pci_free_resource_list(&resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002106 return b;
2107}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002108EXPORT_SYMBOL(pci_scan_bus_parented);
2109
Bill Pemberton15856ad2012-11-21 15:35:00 -05002110struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002111 void *sysdata)
2112{
2113 LIST_HEAD(resources);
2114 struct pci_bus *b;
2115
2116 pci_add_resource(&resources, &ioport_resource);
2117 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07002118 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002119 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
2120 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07002121 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002122 pci_bus_add_devices(b);
2123 } else {
2124 pci_free_resource_list(&resources);
2125 }
2126 return b;
2127}
2128EXPORT_SYMBOL(pci_scan_bus);
2129
Alex Chiang3ed4fd92009-03-20 14:56:25 -06002130/**
Yinghai Lu2f320522012-01-21 02:08:22 -08002131 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
2132 * @bridge: PCI bridge for the bus to scan
2133 *
2134 * Scan a PCI bus and child buses for new devices, add them,
2135 * and enable them, resizing bridge mmio/io resource if necessary
2136 * and possible. The caller must ensure the child devices are already
2137 * removed for resizing to occur.
2138 *
2139 * Returns the max number of subordinate bus discovered.
2140 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002141unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
Yinghai Lu2f320522012-01-21 02:08:22 -08002142{
2143 unsigned int max;
2144 struct pci_bus *bus = bridge->subordinate;
2145
2146 max = pci_scan_child_bus(bus);
2147
2148 pci_assign_unassigned_bridge_resources(bridge);
2149
2150 pci_bus_add_devices(bus);
2151
2152 return max;
2153}
2154
Yinghai Lua5213a32012-10-30 14:31:21 -06002155/**
2156 * pci_rescan_bus - scan a PCI bus for devices.
2157 * @bus: PCI bus to scan
2158 *
2159 * Scan a PCI bus and child buses for new devices, adds them,
2160 * and enables them.
2161 *
2162 * Returns the max number of subordinate bus discovered.
2163 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002164unsigned int pci_rescan_bus(struct pci_bus *bus)
Yinghai Lua5213a32012-10-30 14:31:21 -06002165{
2166 unsigned int max;
2167
2168 max = pci_scan_child_bus(bus);
2169 pci_assign_unassigned_bus_resources(bus);
2170 pci_bus_add_devices(bus);
2171
2172 return max;
2173}
2174EXPORT_SYMBOL_GPL(pci_rescan_bus);
2175
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01002176/*
2177 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
2178 * routines should always be executed under this mutex.
2179 */
2180static DEFINE_MUTEX(pci_rescan_remove_lock);
2181
2182void pci_lock_rescan_remove(void)
2183{
2184 mutex_lock(&pci_rescan_remove_lock);
2185}
2186EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
2187
2188void pci_unlock_rescan_remove(void)
2189{
2190 mutex_unlock(&pci_rescan_remove_lock);
2191}
2192EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2193
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002194static int __init pci_sort_bf_cmp(const struct device *d_a,
2195 const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002196{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002197 const struct pci_dev *a = to_pci_dev(d_a);
2198 const struct pci_dev *b = to_pci_dev(d_b);
2199
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002200 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2201 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2202
2203 if (a->bus->number < b->bus->number) return -1;
2204 else if (a->bus->number > b->bus->number) return 1;
2205
2206 if (a->devfn < b->devfn) return -1;
2207 else if (a->devfn > b->devfn) return 1;
2208
2209 return 0;
2210}
2211
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08002212void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002213{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002214 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002215}