blob: e02cdaa5bf0c161177f3a65d81148ee6734c8f72 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060013#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090014#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
17#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
Stephen Hemminger0b950f02014-01-10 17:14:48 -070019static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070020 .name = "PCI busn",
21 .start = 0,
22 .end = 255,
23 .flags = IORESOURCE_BUS,
24};
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026/* Ugh. Need to stop exporting this to modules. */
27LIST_HEAD(pci_root_buses);
28EXPORT_SYMBOL(pci_root_buses);
29
Yinghai Lu5cc62c22012-05-17 18:51:11 -070030static LIST_HEAD(pci_domain_busn_res_list);
31
32struct pci_domain_busn_res {
33 struct list_head list;
34 struct resource res;
35 int domain_nr;
36};
37
38static struct resource *get_pci_domain_busn_res(int domain_nr)
39{
40 struct pci_domain_busn_res *r;
41
42 list_for_each_entry(r, &pci_domain_busn_res_list, list)
43 if (r->domain_nr == domain_nr)
44 return &r->res;
45
46 r = kzalloc(sizeof(*r), GFP_KERNEL);
47 if (!r)
48 return NULL;
49
50 r->domain_nr = domain_nr;
51 r->res.start = 0;
52 r->res.end = 0xff;
53 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
54
55 list_add_tail(&r->list, &pci_domain_busn_res_list);
56
57 return &r->res;
58}
59
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080060static int find_anything(struct device *dev, void *data)
61{
62 return 1;
63}
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070065/*
66 * Some device drivers need know if pci is initiated.
67 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080068 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070069 */
70int no_pci_devices(void)
71{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080072 struct device *dev;
73 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070074
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080075 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
76 no_devices = (dev == NULL);
77 put_device(dev);
78 return no_devices;
79}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070080EXPORT_SYMBOL(no_pci_devices);
81
Linus Torvalds1da177e2005-04-16 15:20:36 -070082/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 * PCI Bus Class
84 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040085static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040087 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89 if (pci_bus->bridge)
90 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070091 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100092 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 kfree(pci_bus);
94}
95
96static struct class pcibus_class = {
97 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040098 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -070099 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100};
101
102static int __init pcibus_class_init(void)
103{
104 return class_register(&pcibus_class);
105}
106postcore_initcall(pcibus_class_init);
107
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400108static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800109{
110 u64 size = mask & maxbase; /* Find the significant bits */
111 if (!size)
112 return 0;
113
114 /* Get the lowest of them to find the decode size, and
115 from that the extent. */
116 size = (size & ~(size-1)) - 1;
117
118 /* base == maxbase can be valid only if the BAR has
119 already been programmed with all 1s. */
120 if (base == maxbase && ((base | size) & mask) != mask)
121 return 0;
122
123 return size;
124}
125
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600126static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800127{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600128 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600129 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600130
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400131 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600132 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
133 flags |= IORESOURCE_IO;
134 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400135 }
136
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600137 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
138 flags |= IORESOURCE_MEM;
139 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
140 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400141
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600142 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
143 switch (mem_type) {
144 case PCI_BASE_ADDRESS_MEM_TYPE_32:
145 break;
146 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600147 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600148 break;
149 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600150 flags |= IORESOURCE_MEM_64;
151 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600152 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600153 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600154 break;
155 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600156 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400157}
158
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100159#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
160
Yu Zhao0b400c72008-11-22 02:40:40 +0800161/**
162 * pci_read_base - read a PCI BAR
163 * @dev: the PCI device
164 * @type: type of the BAR
165 * @res: resource buffer to be filled in
166 * @pos: BAR position in the config space
167 *
168 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400169 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800170int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400171 struct resource *res, unsigned int pos)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400172{
173 u32 l, sz, mask;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600174 u64 l64, sz64, mask64;
Jacob Pan253d2e52010-07-16 10:19:22 -0700175 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800176 struct pci_bus_region region, inverted_region;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600177 bool bar_too_big = false, bar_too_high = false, bar_invalid = false;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400178
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200179 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400180
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600181 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700182 if (!dev->mmio_always_on) {
183 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100184 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
185 pci_write_config_word(dev, PCI_COMMAND,
186 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
187 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700188 }
189
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400190 res->name = pci_name(dev);
191
192 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200193 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400194 pci_read_config_dword(dev, pos, &sz);
195 pci_write_config_dword(dev, pos, l);
196
197 /*
198 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600199 * If the BAR isn't implemented, all bits must be 0. If it's a
200 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
201 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400202 */
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600203 if (!sz || sz == 0xffffffff)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400204 goto fail;
205
206 /*
207 * I don't know how l can have all bits set. Copied from old code.
208 * Maybe it fixes a bug on some ancient platform.
209 */
210 if (l == 0xffffffff)
211 l = 0;
212
213 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600214 res->flags = decode_bar(dev, l);
215 res->flags |= IORESOURCE_SIZEALIGN;
216 if (res->flags & IORESOURCE_IO) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400217 l &= PCI_BASE_ADDRESS_IO_MASK;
David S. Miller5aceca92011-05-23 17:12:22 -0700218 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400219 } else {
220 l &= PCI_BASE_ADDRESS_MEM_MASK;
221 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
222 }
223 } else {
224 res->flags |= (l & IORESOURCE_ROM_ENABLE);
225 l &= PCI_ROM_ADDRESS_MASK;
226 mask = (u32)PCI_ROM_ADDRESS_MASK;
227 }
228
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600229 if (res->flags & IORESOURCE_MEM_64) {
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600230 l64 = l;
231 sz64 = sz;
232 mask64 = mask | (u64)~0 << 32;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400233
234 pci_read_config_dword(dev, pos + 4, &l);
235 pci_write_config_dword(dev, pos + 4, ~0);
236 pci_read_config_dword(dev, pos + 4, &sz);
237 pci_write_config_dword(dev, pos + 4, l);
238
239 l64 |= ((u64)l << 32);
240 sz64 |= ((u64)sz << 32);
241
242 sz64 = pci_size(l64, sz64, mask64);
243
244 if (!sz64)
245 goto fail;
246
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600247 if ((sizeof(dma_addr_t) < 8 || sizeof(resource_size_t) < 8) &&
248 sz64 > 0x100000000ULL) {
249 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
250 res->start = 0;
251 res->end = 0;
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600252 bar_too_big = true;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600253 goto out;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600254 }
255
Bjorn Helgaasd1a313e2014-04-29 18:33:09 -0600256 if ((sizeof(dma_addr_t) < 8) && l) {
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600257 /* Above 32-bit boundary; try to reallocate */
Bjorn Helgaasc83bd902014-02-26 11:26:00 -0700258 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600259 res->start = 0;
260 res->end = sz64;
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600261 bar_too_high = true;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600262 goto out;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400263 } else {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700264 region.start = l64;
265 region.end = l64 + sz64;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400266 }
267 } else {
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600268 sz = pci_size(l, sz, mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400269
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600270 if (!sz)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400271 goto fail;
272
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700273 region.start = l;
274 region.end = l + sz;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400275 }
276
Yinghai Lufc279852013-12-09 22:54:40 -0800277 pcibios_bus_to_resource(dev->bus, res, &region);
278 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800279
280 /*
281 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
282 * the corresponding resource address (the physical address used by
283 * the CPU. Converting that resource address back to a bus address
284 * should yield the original BAR value:
285 *
286 * resource_to_bus(bus_to_resource(A)) == A
287 *
288 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
289 * be claimed by the device.
290 */
291 if (inverted_region.start != region.start) {
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800292 res->flags |= IORESOURCE_UNSET;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800293 res->start = 0;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600294 res->end = region.end - region.start;
295 bar_invalid = true;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800296 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800297
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600298 goto out;
299
300
301fail:
302 res->flags = 0;
303out:
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100304 if (!dev->mmio_always_on &&
305 (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
Bjorn Helgaasbbffe432012-07-06 12:08:18 -0600306 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
307
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600308 if (bar_too_big)
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600309 dev_err(&dev->dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
310 pos, (unsigned long long) sz64);
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600311 if (bar_too_high)
312 dev_info(&dev->dev, "reg 0x%x: can't handle BAR above 4G (bus address %#010llx)\n",
313 pos, (unsigned long long) l64);
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600314 if (bar_invalid)
315 dev_info(&dev->dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
316 pos, (unsigned long long) region.start);
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600317 if (res->flags)
Kevin Hao33963e302013-05-25 19:36:25 +0800318 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600319
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600320 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800321}
322
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
324{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400325 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400327 for (pos = 0; pos < howmany; pos++) {
328 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400330 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400332
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400334 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400336 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
337 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
338 IORESOURCE_SIZEALIGN;
339 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 }
341}
342
Bill Pemberton15856ad2012-11-21 15:35:00 -0500343static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344{
345 struct pci_dev *dev = child->self;
346 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600347 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700348 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600349 struct resource *res;
350
351 io_mask = PCI_IO_RANGE_MASK;
352 io_granularity = 0x1000;
353 if (dev->io_window_1k) {
354 /* Support 1K I/O space granularity */
355 io_mask = PCI_IO_1K_RANGE_MASK;
356 io_granularity = 0x400;
357 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 res = child->resource[0];
360 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
361 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600362 base = (io_base_lo & io_mask) << 8;
363 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364
365 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
366 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600367
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
369 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600370 base |= ((unsigned long) io_base_hi << 16);
371 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 }
373
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600374 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700376 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600377 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800378 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600379 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700381}
382
Bill Pemberton15856ad2012-11-21 15:35:00 -0500383static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700384{
385 struct pci_dev *dev = child->self;
386 u16 mem_base_lo, mem_limit_lo;
387 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700388 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700389 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390
391 res = child->resource[1];
392 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
393 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600394 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
395 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600396 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700398 region.start = base;
399 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800400 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600401 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700403}
404
Bill Pemberton15856ad2012-11-21 15:35:00 -0500405static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700406{
407 struct pci_dev *dev = child->self;
408 u16 mem_base_lo, mem_limit_lo;
409 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700410 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700411 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
413 res = child->resource[2];
414 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
415 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600416 base = ((unsigned long) mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
417 limit = ((unsigned long) mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
419 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
420 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600421
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
423 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
424
425 /*
426 * Some bridges set the base > limit by default, and some
427 * (broken) BIOSes do not initialize them. If we find
428 * this, just assume they are not being used.
429 */
430 if (mem_base_hi <= mem_limit_hi) {
431#if BITS_PER_LONG == 64
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600432 base |= ((unsigned long) mem_base_hi) << 32;
433 limit |= ((unsigned long) mem_limit_hi) << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434#else
435 if (mem_base_hi || mem_limit_hi) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400436 dev_err(&dev->dev, "can't handle 64-bit address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 return;
438 }
439#endif
440 }
441 }
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600442 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700443 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
444 IORESOURCE_MEM | IORESOURCE_PREFETCH;
445 if (res->flags & PCI_PREF_RANGE_TYPE_64)
446 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700447 region.start = base;
448 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800449 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600450 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 }
452}
453
Bill Pemberton15856ad2012-11-21 15:35:00 -0500454void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700455{
456 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700457 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700458 int i;
459
460 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
461 return;
462
Yinghai Lub918c622012-05-17 18:51:11 -0700463 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
464 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700465 dev->transparent ? " (subtractive decode)" : "");
466
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700467 pci_bus_remove_resources(child);
468 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
469 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
470
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700471 pci_read_bridge_io(child);
472 pci_read_bridge_mmio(child);
473 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700474
475 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700476 pci_bus_for_each_resource(child->parent, res, i) {
Bjorn Helgaasd739a092014-04-14 16:10:54 -0600477 if (res && res->flags) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700478 pci_bus_add_resource(child, res,
479 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700480 dev_printk(KERN_DEBUG, &dev->dev,
481 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700482 res);
483 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700484 }
485 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700486}
487
Bjorn Helgaas05013482013-06-05 14:22:11 -0600488static struct pci_bus *pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489{
490 struct pci_bus *b;
491
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100492 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600493 if (!b)
494 return NULL;
495
496 INIT_LIST_HEAD(&b->node);
497 INIT_LIST_HEAD(&b->children);
498 INIT_LIST_HEAD(&b->devices);
499 INIT_LIST_HEAD(&b->slots);
500 INIT_LIST_HEAD(&b->resources);
501 b->max_bus_speed = PCI_SPEED_UNKNOWN;
502 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 return b;
504}
505
Jiang Liu70efde22013-06-07 16:16:51 -0600506static void pci_release_host_bridge_dev(struct device *dev)
507{
508 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
509
510 if (bridge->release_fn)
511 bridge->release_fn(bridge);
512
513 pci_free_resource_list(&bridge->windows);
514
515 kfree(bridge);
516}
517
Yinghai Lu7b543662012-04-02 18:31:53 -0700518static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
519{
520 struct pci_host_bridge *bridge;
521
522 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600523 if (!bridge)
524 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700525
Bjorn Helgaas05013482013-06-05 14:22:11 -0600526 INIT_LIST_HEAD(&bridge->windows);
527 bridge->bus = b;
Yinghai Lu7b543662012-04-02 18:31:53 -0700528 return bridge;
529}
530
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700531static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500532 PCI_SPEED_UNKNOWN, /* 0 */
533 PCI_SPEED_66MHz_PCIX, /* 1 */
534 PCI_SPEED_100MHz_PCIX, /* 2 */
535 PCI_SPEED_133MHz_PCIX, /* 3 */
536 PCI_SPEED_UNKNOWN, /* 4 */
537 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
538 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
539 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
540 PCI_SPEED_UNKNOWN, /* 8 */
541 PCI_SPEED_66MHz_PCIX_266, /* 9 */
542 PCI_SPEED_100MHz_PCIX_266, /* A */
543 PCI_SPEED_133MHz_PCIX_266, /* B */
544 PCI_SPEED_UNKNOWN, /* C */
545 PCI_SPEED_66MHz_PCIX_533, /* D */
546 PCI_SPEED_100MHz_PCIX_533, /* E */
547 PCI_SPEED_133MHz_PCIX_533 /* F */
548};
549
Jacob Keller343e51a2013-07-31 06:53:16 +0000550const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500551 PCI_SPEED_UNKNOWN, /* 0 */
552 PCIE_SPEED_2_5GT, /* 1 */
553 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500554 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500555 PCI_SPEED_UNKNOWN, /* 4 */
556 PCI_SPEED_UNKNOWN, /* 5 */
557 PCI_SPEED_UNKNOWN, /* 6 */
558 PCI_SPEED_UNKNOWN, /* 7 */
559 PCI_SPEED_UNKNOWN, /* 8 */
560 PCI_SPEED_UNKNOWN, /* 9 */
561 PCI_SPEED_UNKNOWN, /* A */
562 PCI_SPEED_UNKNOWN, /* B */
563 PCI_SPEED_UNKNOWN, /* C */
564 PCI_SPEED_UNKNOWN, /* D */
565 PCI_SPEED_UNKNOWN, /* E */
566 PCI_SPEED_UNKNOWN /* F */
567};
568
569void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
570{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700571 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500572}
573EXPORT_SYMBOL_GPL(pcie_update_link_speed);
574
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500575static unsigned char agp_speeds[] = {
576 AGP_UNKNOWN,
577 AGP_1X,
578 AGP_2X,
579 AGP_4X,
580 AGP_8X
581};
582
583static enum pci_bus_speed agp_speed(int agp3, int agpstat)
584{
585 int index = 0;
586
587 if (agpstat & 4)
588 index = 3;
589 else if (agpstat & 2)
590 index = 2;
591 else if (agpstat & 1)
592 index = 1;
593 else
594 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700595
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500596 if (agp3) {
597 index += 2;
598 if (index == 5)
599 index = 0;
600 }
601
602 out:
603 return agp_speeds[index];
604}
605
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500606static void pci_set_bus_speed(struct pci_bus *bus)
607{
608 struct pci_dev *bridge = bus->self;
609 int pos;
610
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500611 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
612 if (!pos)
613 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
614 if (pos) {
615 u32 agpstat, agpcmd;
616
617 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
618 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
619
620 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
621 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
622 }
623
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500624 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
625 if (pos) {
626 u16 status;
627 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500628
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700629 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
630 &status);
631
632 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500633 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700634 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500635 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700636 } else if (status & PCI_X_SSTATUS_133MHZ) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400637 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500638 max = PCI_SPEED_133MHz_PCIX_ECC;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400639 else
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500640 max = PCI_SPEED_133MHz_PCIX;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500641 } else {
642 max = PCI_SPEED_66MHz_PCIX;
643 }
644
645 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700646 bus->cur_bus_speed = pcix_bus_speed[
647 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500648
649 return;
650 }
651
Yijing Wangfdfe1512013-09-05 15:55:29 +0800652 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500653 u32 linkcap;
654 u16 linksta;
655
Jiang Liu59875ae2012-07-24 17:20:06 +0800656 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700657 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500658
Jiang Liu59875ae2012-07-24 17:20:06 +0800659 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500660 pcie_update_link_speed(bus, linksta);
661 }
662}
663
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700664static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
665 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666{
667 struct pci_bus *child;
668 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800669 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670
671 /*
672 * Allocate a new bus, and inherit stuff from the parent..
673 */
674 child = pci_alloc_bus();
675 if (!child)
676 return NULL;
677
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 child->parent = parent;
679 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200680 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200682 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400684 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800685 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400686 */
687 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100688 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689
690 /*
691 * Set up the primary, secondary and subordinate
692 * bus numbers.
693 */
Yinghai Lub918c622012-05-17 18:51:11 -0700694 child->number = child->busn_res.start = busnr;
695 child->primary = parent->busn_res.start;
696 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697
Yinghai Lu4f535092013-01-21 13:20:52 -0800698 if (!bridge) {
699 child->dev.parent = parent->bridge;
700 goto add_dev;
701 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800702
703 child->self = bridge;
704 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800705 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000706 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500707 pci_set_bus_speed(child);
708
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800710 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
712 child->resource[i]->name = child->name;
713 }
714 bridge->subordinate = child;
715
Yinghai Lu4f535092013-01-21 13:20:52 -0800716add_dev:
717 ret = device_register(&child->dev);
718 WARN_ON(ret < 0);
719
Jiang Liu10a95742013-04-12 05:44:20 +0000720 pcibios_add_bus(child);
721
Yinghai Lu4f535092013-01-21 13:20:52 -0800722 /* Create legacy_io and legacy_mem files for this bus */
723 pci_create_legacy_files(child);
724
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 return child;
726}
727
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400728struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
729 int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730{
731 struct pci_bus *child;
732
733 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700734 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800735 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800737 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700738 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 return child;
740}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600741EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742
Rajat Jainf3dbd802014-09-02 16:26:00 -0700743static void pci_enable_crs(struct pci_dev *pdev)
744{
745 u16 root_cap = 0;
746
747 /* Enable CRS Software Visibility if supported */
748 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
749 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
750 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
751 PCI_EXP_RTCTL_CRSSVE);
752}
753
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754/*
755 * If it's a bridge, configure it and scan the bus behind it.
756 * For CardBus bridges, we don't scan behind as the devices will
757 * be handled by the bridge driver itself.
758 *
759 * We need to process bridges in two passes -- first we scan those
760 * already configured by the BIOS and after we are done with all of
761 * them, we proceed to assigning numbers to the remaining buses in
762 * order to avoid overlaps between old and new bus numbers.
763 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500764int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765{
766 struct pci_bus *child;
767 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100768 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600770 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100771 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772
773 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600774 primary = buses & 0xFF;
775 secondary = (buses >> 8) & 0xFF;
776 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600778 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
779 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100781 if (!primary && (primary != bus->number) && secondary && subordinate) {
782 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
783 primary = bus->number;
784 }
785
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100786 /* Check if setup is sensible at all */
787 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700788 (primary != bus->number || secondary <= bus->number ||
Andreas Noever1820ffd2014-01-23 21:59:25 +0100789 secondary > subordinate || subordinate > bus->busn_res.end)) {
Yinghai Lu1965f662012-09-10 17:19:33 -0700790 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
791 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100792 broken = 1;
793 }
794
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 /* Disable MasterAbortMode during probing to avoid reporting
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700796 of bus errors (in some architectures) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
798 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
799 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
800
Rajat Jainf3dbd802014-09-02 16:26:00 -0700801 pci_enable_crs(dev);
802
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600803 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
804 !is_cardbus && !broken) {
805 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 /*
807 * Bus already configured by firmware, process it in the first
808 * pass and just note the configuration.
809 */
810 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000811 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812
813 /*
Andreas Noever2ed85822014-01-23 21:59:22 +0100814 * The bus might already exist for two reasons: Either we are
815 * rescanning the bus or the bus is reachable through more than
816 * one bridge. The second case can happen with the i450NX
817 * chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600819 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600820 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600821 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600822 if (!child)
823 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600824 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700825 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600826 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827 }
828
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 cmax = pci_scan_child_bus(child);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +0100830 if (cmax > subordinate)
831 dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n",
832 subordinate, cmax);
833 /* subordinate should equal child->busn_res.end */
834 if (subordinate > max)
835 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 } else {
837 /*
838 * We need to assign a number to this bus which we always
839 * do in the second pass.
840 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700841 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +0100842 if (pcibios_assign_all_busses() || broken || is_cardbus)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700843 /* Temporarily disable forwarding of the
844 configuration cycles on all bridges in
845 this bus segment to avoid possible
846 conflicts in the second pass between two
847 bridges programmed with overlapping
848 bus ranges. */
849 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
850 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000851 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700852 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853
Andreas Noeverfc1b2532014-01-23 21:59:28 +0100854 if (max >= bus->busn_res.end) {
855 dev_warn(&dev->dev, "can't allocate child bus %02x from %pR\n",
856 max, &bus->busn_res);
857 goto out;
858 }
859
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 /* Clear errors */
861 pci_write_config_word(dev, PCI_STATUS, 0xffff);
862
Andreas Noeverfc1b2532014-01-23 21:59:28 +0100863 /* The bus will already exist if we are rescanning */
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800864 child = pci_find_bus(pci_domain_nr(bus), max+1);
865 if (!child) {
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100866 child = pci_add_new_bus(bus, dev, max+1);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800867 if (!child)
868 goto out;
Andreas Noever1820ffd2014-01-23 21:59:25 +0100869 pci_bus_insert_busn_res(child, max+1,
870 bus->busn_res.end);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800871 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100872 max++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873 buses = (buses & 0xff000000)
874 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700875 | ((unsigned int)(child->busn_res.start) << 8)
876 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877
878 /*
879 * yenta.c forces a secondary latency timer of 176.
880 * Copy that behaviour here.
881 */
882 if (is_cardbus) {
883 buses &= ~0xff000000;
884 buses |= CARDBUS_LATENCY_TIMER << 24;
885 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100886
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887 /*
888 * We need to blast all three values with a single write.
889 */
890 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
891
892 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700893 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 max = pci_scan_child_bus(child);
895 } else {
896 /*
897 * For CardBus bridges, we leave 4 bus numbers
898 * as cards with a PCI-to-PCI bridge can be
899 * inserted later.
900 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400901 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100902 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700903 if (pci_find_bus(pci_domain_nr(bus),
904 max+i+1))
905 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100906 while (parent->parent) {
907 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700908 (parent->busn_res.end > max) &&
909 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100910 j = 1;
911 }
912 parent = parent->parent;
913 }
914 if (j) {
915 /*
916 * Often, there are two cardbus bridges
917 * -- try to leave one valid bus number
918 * for each one.
919 */
920 i /= 2;
921 break;
922 }
923 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700924 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 }
926 /*
927 * Set the subordinate bus number to its real value.
928 */
Andreas Noever1820ffd2014-01-23 21:59:25 +0100929 if (max > bus->busn_res.end) {
930 dev_warn(&dev->dev, "max busn %02x is outside %pR\n",
931 max, &bus->busn_res);
932 max = bus->busn_res.end;
933 }
Yinghai Lubc76b732012-05-17 18:51:13 -0700934 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
936 }
937
Gary Hadecb3576f2008-02-08 14:00:52 -0800938 sprintf(child->name,
939 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
940 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941
Bernhard Kaindld55bef512007-07-30 20:35:13 +0200942 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100943 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700944 if ((child->busn_res.end > bus->busn_res.end) ||
945 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100946 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700947 (child->busn_res.end < bus->number)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400948 dev_info(&child->dev, "%pR %s hidden behind%s bridge %s %pR\n",
Yinghai Lub918c622012-05-17 18:51:11 -0700949 &child->busn_res,
950 (bus->number > child->busn_res.end &&
951 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800952 "wholly" : "partially",
953 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700954 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700955 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100956 }
957 bus = bus->parent;
958 }
959
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000960out:
961 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
962
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963 return max;
964}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600965EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966
967/*
968 * Read interrupt line and base address registers.
969 * The architecture-dependent code can tweak these, of course.
970 */
971static void pci_read_irq(struct pci_dev *dev)
972{
973 unsigned char irq;
974
975 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800976 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977 if (irq)
978 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
979 dev->irq = irq;
980}
981
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000982void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800983{
984 int pos;
985 u16 reg16;
986
987 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
988 if (!pos)
989 return;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900990 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800991 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +0800992 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -0500993 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
994 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yu Zhao480b93b2009-03-20 11:25:14 +0800995}
996
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000997void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700998{
Eric W. Biederman28760482009-09-09 14:09:24 -0700999 u32 reg32;
1000
Jiang Liu59875ae2012-07-24 17:20:06 +08001001 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -07001002 if (reg32 & PCI_EXP_SLTCAP_HPC)
1003 pdev->is_hotplug_bridge = 1;
1004}
1005
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001006/**
Alex Williamson78916b02014-05-05 14:20:51 -06001007 * pci_ext_cfg_is_aliased - is ext config space just an alias of std config?
1008 * @dev: PCI device
1009 *
1010 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1011 * when forwarding a type1 configuration request the bridge must check that
1012 * the extended register address field is zero. The bridge is not permitted
1013 * to forward the transactions and must handle it as an Unsupported Request.
1014 * Some bridges do not follow this rule and simply drop the extended register
1015 * bits, resulting in the standard config space being aliased, every 256
1016 * bytes across the entire configuration space. Test for this condition by
1017 * comparing the first dword of each potential alias to the vendor/device ID.
1018 * Known offenders:
1019 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1020 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1021 */
1022static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1023{
1024#ifdef CONFIG_PCI_QUIRKS
1025 int pos;
1026 u32 header, tmp;
1027
1028 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1029
1030 for (pos = PCI_CFG_SPACE_SIZE;
1031 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1032 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1033 || header != tmp)
1034 return false;
1035 }
1036
1037 return true;
1038#else
1039 return false;
1040#endif
1041}
1042
1043/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001044 * pci_cfg_space_size - get the configuration space size of the PCI device.
1045 * @dev: PCI device
1046 *
1047 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1048 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1049 * access it. Maybe we don't have a way to generate extended config space
1050 * accesses, or the device is behind a reverse Express bridge. So we try
1051 * reading the dword at 0x100 which must either be 0 or a valid extended
1052 * capability header.
1053 */
1054static int pci_cfg_space_size_ext(struct pci_dev *dev)
1055{
1056 u32 status;
1057 int pos = PCI_CFG_SPACE_SIZE;
1058
1059 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
1060 goto fail;
Alex Williamson78916b02014-05-05 14:20:51 -06001061 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001062 goto fail;
1063
1064 return PCI_CFG_SPACE_EXP_SIZE;
1065
1066 fail:
1067 return PCI_CFG_SPACE_SIZE;
1068}
1069
1070int pci_cfg_space_size(struct pci_dev *dev)
1071{
1072 int pos;
1073 u32 status;
1074 u16 class;
1075
1076 class = dev->class >> 8;
1077 if (class == PCI_CLASS_BRIDGE_HOST)
1078 return pci_cfg_space_size_ext(dev);
1079
1080 if (!pci_is_pcie(dev)) {
1081 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1082 if (!pos)
1083 goto fail;
1084
1085 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1086 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1087 goto fail;
1088 }
1089
1090 return pci_cfg_space_size_ext(dev);
1091
1092 fail:
1093 return PCI_CFG_SPACE_SIZE;
1094}
1095
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001096#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001097
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098/**
1099 * pci_setup_device - fill in class and map information of a device
1100 * @dev: the device structure to fill
1101 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001102 * Initialize the device structure with information about the device's
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1104 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001105 * Returns 0 on success and negative if unknown type of device (not normal,
1106 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001108int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109{
1110 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +08001111 u8 hdr_type;
1112 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -05001113 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001114 struct pci_bus_region region;
1115 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001116
1117 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1118 return -EIO;
1119
1120 dev->sysdata = dev->bus->sysdata;
1121 dev->dev.parent = dev->bus->bridge;
1122 dev->dev.bus = &pci_bus_type;
1123 dev->hdr_type = hdr_type & 0x7f;
1124 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001125 dev->error_state = pci_channel_io_normal;
1126 set_pcie_port_type(dev);
1127
1128 list_for_each_entry(slot, &dev->bus->slots, list)
1129 if (PCI_SLOT(dev->devfn) == slot->number)
1130 dev->slot = slot;
1131
1132 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1133 set this higher, assuming the system even supports it. */
1134 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001136 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1137 dev->bus->number, PCI_SLOT(dev->devfn),
1138 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139
1140 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001141 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001142 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001144 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1145 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146
Yu Zhao853346e2009-03-21 22:05:11 +08001147 /* need to have dev->class ready */
1148 dev->cfg_size = pci_cfg_space_size(dev);
1149
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001151 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152
1153 /* Early fixups, before probing the BARs */
1154 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001155 /* device class may be changed after fixup */
1156 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157
1158 switch (dev->hdr_type) { /* header type */
1159 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1160 if (class == PCI_CLASS_BRIDGE_PCI)
1161 goto bad;
1162 pci_read_irq(dev);
1163 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1164 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1165 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001166
1167 /*
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001168 * Do the ugly legacy mode stuff here rather than broken chip
1169 * quirk code. Legacy mode ATA controllers have fixed
1170 * addresses. These are not always echoed in BAR0-3, and
1171 * BAR0-3 in a few cases contain junk!
Alan Cox368c73d2006-10-04 00:41:26 +01001172 */
1173 if (class == PCI_CLASS_STORAGE_IDE) {
1174 u8 progif;
1175 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1176 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001177 region.start = 0x1F0;
1178 region.end = 0x1F7;
1179 res = &dev->resource[0];
1180 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001181 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001182 dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n",
1183 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001184 region.start = 0x3F6;
1185 region.end = 0x3F6;
1186 res = &dev->resource[1];
1187 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001188 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001189 dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n",
1190 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001191 }
1192 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001193 region.start = 0x170;
1194 region.end = 0x177;
1195 res = &dev->resource[2];
1196 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001197 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001198 dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n",
1199 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001200 region.start = 0x376;
1201 region.end = 0x376;
1202 res = &dev->resource[3];
1203 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001204 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001205 dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1206 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001207 }
1208 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209 break;
1210
1211 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1212 if (class != PCI_CLASS_BRIDGE_PCI)
1213 goto bad;
1214 /* The PCI-to-PCI bridge spec requires that subtractive
1215 decoding (i.e. transparent) bridge must have programming
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001216 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001217 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218 dev->transparent = ((dev->class & 0xff) == 1);
1219 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001220 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001221 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1222 if (pos) {
1223 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1224 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1225 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226 break;
1227
1228 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1229 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1230 goto bad;
1231 pci_read_irq(dev);
1232 pci_read_bases(dev, 1, 0);
1233 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1234 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1235 break;
1236
1237 default: /* unknown header */
Ryan Desfosses227f0642014-04-18 20:13:50 -04001238 dev_err(&dev->dev, "unknown header type %02x, ignoring device\n",
1239 dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001240 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241
1242 bad:
Ryan Desfosses227f0642014-04-18 20:13:50 -04001243 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header type %02x)\n",
1244 dev->class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245 dev->class = PCI_CLASS_NOT_DEFINED;
1246 }
1247
1248 /* We found a fine healthy device, go go go... */
1249 return 0;
1250}
1251
Zhao, Yu201de562008-10-13 19:49:55 +08001252static void pci_release_capabilities(struct pci_dev *dev)
1253{
1254 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001255 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001256 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001257}
1258
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259/**
1260 * pci_release_dev - free a pci device structure when all users of it are finished.
1261 * @dev: device that's been disconnected
1262 *
1263 * Will be called only by the device core when all users of this pci device are
1264 * done.
1265 */
1266static void pci_release_dev(struct device *dev)
1267{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001268 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001270 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001271 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001272 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001273 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08001274 pci_bus_put(pci_dev->bus);
Alex Williamson782a9852014-05-20 08:53:21 -06001275 kfree(pci_dev->driver_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276 kfree(pci_dev);
1277}
1278
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001279struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10001280{
1281 struct pci_dev *dev;
1282
1283 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1284 if (!dev)
1285 return NULL;
1286
Michael Ellerman65891212007-04-05 17:19:08 +10001287 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001288 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001289 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10001290
1291 return dev;
1292}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001293EXPORT_SYMBOL(pci_alloc_dev);
1294
Yinghai Luefdc87d2012-01-27 10:55:10 -08001295bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001296 int crs_timeout)
Yinghai Luefdc87d2012-01-27 10:55:10 -08001297{
1298 int delay = 1;
1299
1300 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1301 return false;
1302
1303 /* some broken boards return 0 or ~0 if a slot is empty: */
1304 if (*l == 0xffffffff || *l == 0x00000000 ||
1305 *l == 0x0000ffff || *l == 0xffff0000)
1306 return false;
1307
Rajat Jain89665a62014-09-08 14:19:49 -07001308 /*
1309 * Configuration Request Retry Status. Some root ports return the
1310 * actual device ID instead of the synthetic ID (0xFFFF) required
1311 * by the PCIe spec. Ignore the device ID and only check for
1312 * (vendor id == 1).
1313 */
1314 while ((*l & 0xffff) == 0x0001) {
Yinghai Luefdc87d2012-01-27 10:55:10 -08001315 if (!crs_timeout)
1316 return false;
1317
1318 msleep(delay);
1319 delay *= 2;
1320 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1321 return false;
1322 /* Card hasn't responded in 60 seconds? Must be stuck. */
1323 if (delay > crs_timeout) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001324 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not responding\n",
1325 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
1326 PCI_FUNC(devfn));
Yinghai Luefdc87d2012-01-27 10:55:10 -08001327 return false;
1328 }
1329 }
1330
1331 return true;
1332}
1333EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1334
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335/*
1336 * Read the config data for a PCI device, sanity-check it
1337 * and fill in the dev structure...
1338 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001339static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340{
1341 struct pci_dev *dev;
1342 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343
Yinghai Luefdc87d2012-01-27 10:55:10 -08001344 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345 return NULL;
1346
Gu Zheng8b1fce02013-05-25 21:48:31 +08001347 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348 if (!dev)
1349 return NULL;
1350
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352 dev->vendor = l & 0xffff;
1353 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001355 pci_set_of_node(dev);
1356
Yu Zhao480b93b2009-03-20 11:25:14 +08001357 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08001358 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359 kfree(dev);
1360 return NULL;
1361 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001362
1363 return dev;
1364}
1365
Zhao, Yu201de562008-10-13 19:49:55 +08001366static void pci_init_capabilities(struct pci_dev *dev)
1367{
1368 /* MSI/MSI-X list */
1369 pci_msi_init_pci_dev(dev);
1370
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001371 /* Buffers for saving PCIe and PCI-X capabilities */
1372 pci_allocate_cap_save_buffers(dev);
1373
Zhao, Yu201de562008-10-13 19:49:55 +08001374 /* Power Management */
1375 pci_pm_init(dev);
1376
1377 /* Vital Product Data */
1378 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001379
1380 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001381 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001382
1383 /* Single Root I/O Virtualization */
1384 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001385
1386 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001387 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001388}
1389
Sam Ravnborg96bde062007-03-26 21:53:30 -08001390void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001391{
Yinghai Lu4f535092013-01-21 13:20:52 -08001392 int ret;
1393
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394 device_initialize(&dev->dev);
1395 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396
Yinghai Lu7629d192013-01-21 13:20:44 -08001397 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001399 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400 dev->dev.coherent_dma_mask = 0xffffffffull;
1401
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001402 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001403 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001404
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405 /* Fix up broken headers */
1406 pci_fixup_device(pci_fixup_header, dev);
1407
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001408 /* moved out from quirk header fixup code */
1409 pci_reassigndev_resource_alignment(dev);
1410
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001411 /* Clear the state_saved flag. */
1412 dev->state_saved = false;
1413
Zhao, Yu201de562008-10-13 19:49:55 +08001414 /* Initialize various capabilities */
1415 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001416
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417 /*
1418 * Add the device to our list of discovered devices
1419 * and the bus list for fixup functions, etc.
1420 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001421 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001423 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001424
Yinghai Lu4f535092013-01-21 13:20:52 -08001425 ret = pcibios_add_device(dev);
1426 WARN_ON(ret < 0);
1427
1428 /* Notifier could use PCI capabilities */
1429 dev->match_driver = false;
1430 ret = device_add(&dev->dev);
1431 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001432}
1433
Bjorn Helgaas10874f52014-04-14 16:11:40 -06001434struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001435{
1436 struct pci_dev *dev;
1437
Trent Piepho90bdb312009-03-20 14:56:00 -06001438 dev = pci_get_slot(bus, devfn);
1439 if (dev) {
1440 pci_dev_put(dev);
1441 return dev;
1442 }
1443
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001444 dev = pci_scan_device(bus, devfn);
1445 if (!dev)
1446 return NULL;
1447
1448 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449
1450 return dev;
1451}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001452EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001454static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001455{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001456 int pos;
1457 u16 cap = 0;
1458 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001459
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001460 if (pci_ari_enabled(bus)) {
1461 if (!dev)
1462 return 0;
1463 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1464 if (!pos)
1465 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001466
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001467 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1468 next_fn = PCI_ARI_CAP_NFN(cap);
1469 if (next_fn <= fn)
1470 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001471
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001472 return next_fn;
1473 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001474
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001475 /* dev may be NULL for non-contiguous multifunction devices */
1476 if (!dev || dev->multifunction)
1477 return (fn + 1) % 8;
1478
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001479 return 0;
1480}
1481
1482static int only_one_child(struct pci_bus *bus)
1483{
1484 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001485
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001486 if (!parent || !pci_is_pcie(parent))
1487 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001488 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001489 return 1;
Yijing Wang62f87c02012-07-24 17:20:03 +08001490 if (pci_pcie_type(parent) == PCI_EXP_TYPE_DOWNSTREAM &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001491 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001492 return 1;
1493 return 0;
1494}
1495
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496/**
1497 * pci_scan_slot - scan a PCI slot on a bus for devices.
1498 * @bus: PCI bus to scan
1499 * @devfn: slot number to scan (must have zero function.)
1500 *
1501 * Scan a PCI slot on the specified PCI bus for devices, adding
1502 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001503 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001504 *
1505 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001507int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001509 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001510 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001511
1512 if (only_one_child(bus) && (devfn > 0))
1513 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001515 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001516 if (!dev)
1517 return 0;
1518 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001519 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001521 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001522 dev = pci_scan_single_device(bus, devfn + fn);
1523 if (dev) {
1524 if (!dev->is_added)
1525 nr++;
1526 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527 }
1528 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001529
Shaohua Li149e1632008-07-23 10:32:31 +08001530 /* only one slot has pcie device */
1531 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001532 pcie_aspm_init_link_state(bus->self);
1533
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534 return nr;
1535}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001536EXPORT_SYMBOL(pci_scan_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537
Jon Masonb03e7492011-07-20 15:20:54 -05001538static int pcie_find_smpss(struct pci_dev *dev, void *data)
1539{
1540 u8 *smpss = data;
1541
1542 if (!pci_is_pcie(dev))
1543 return 0;
1544
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001545 /*
1546 * We don't have a way to change MPS settings on devices that have
1547 * drivers attached. A hot-added device might support only the minimum
1548 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1549 * where devices may be hot-added, we limit the fabric MPS to 128 so
1550 * hot-added devices will work correctly.
1551 *
1552 * However, if we hot-add a device to a slot directly below a Root
1553 * Port, it's impossible for there to be other existing devices below
1554 * the port. We don't limit the MPS in this case because we can
1555 * reconfigure MPS on both the Root Port and the hot-added device,
1556 * and there are no other devices involved.
1557 *
1558 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05001559 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001560 if (dev->is_hotplug_bridge &&
1561 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05001562 *smpss = 0;
1563
1564 if (*smpss > dev->pcie_mpss)
1565 *smpss = dev->pcie_mpss;
1566
1567 return 0;
1568}
1569
1570static void pcie_write_mps(struct pci_dev *dev, int mps)
1571{
Jon Mason62f392e2011-10-14 14:56:14 -05001572 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001573
1574 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001575 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001576
Yijing Wang62f87c02012-07-24 17:20:03 +08001577 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1578 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001579 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001580 * downstream communication will never be larger than
1581 * the MRRS. So, the MPS only needs to be configured
1582 * for the upstream communication. This being the case,
1583 * walk from the top down and set the MPS of the child
1584 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001585 *
1586 * Configure the device MPS with the smaller of the
1587 * device MPSS or the bridge MPS (which is assumed to be
1588 * properly configured at this point to the largest
1589 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001590 */
Jon Mason62f392e2011-10-14 14:56:14 -05001591 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001592 }
1593
1594 rc = pcie_set_mps(dev, mps);
1595 if (rc)
1596 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1597}
1598
Jon Mason62f392e2011-10-14 14:56:14 -05001599static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001600{
Jon Mason62f392e2011-10-14 14:56:14 -05001601 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001602
Jon Masoned2888e2011-09-08 16:41:18 -05001603 /* In the "safe" case, do not configure the MRRS. There appear to be
1604 * issues with setting MRRS to 0 on a number of devices.
1605 */
Jon Masoned2888e2011-09-08 16:41:18 -05001606 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1607 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001608
Jon Masoned2888e2011-09-08 16:41:18 -05001609 /* For Max performance, the MRRS must be set to the largest supported
1610 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001611 * device or the bus can support. This should already be properly
1612 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001613 */
Jon Mason62f392e2011-10-14 14:56:14 -05001614 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001615
1616 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001617 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001618 * If the MRRS value provided is not acceptable (e.g., too large),
1619 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001620 */
Jon Masonb03e7492011-07-20 15:20:54 -05001621 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1622 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001623 if (!rc)
1624 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001625
Jon Mason62f392e2011-10-14 14:56:14 -05001626 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001627 mrrs /= 2;
1628 }
Jon Mason62f392e2011-10-14 14:56:14 -05001629
1630 if (mrrs < 128)
Ryan Desfosses227f0642014-04-18 20:13:50 -04001631 dev_err(&dev->dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001632}
1633
Yijing Wang5895af72013-08-26 16:33:06 +08001634static void pcie_bus_detect_mps(struct pci_dev *dev)
1635{
1636 struct pci_dev *bridge = dev->bus->self;
1637 int mps, p_mps;
1638
1639 if (!bridge)
1640 return;
1641
1642 mps = pcie_get_mps(dev);
1643 p_mps = pcie_get_mps(bridge);
1644
1645 if (mps != p_mps)
1646 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1647 mps, pci_name(bridge), p_mps);
1648}
1649
Jon Masonb03e7492011-07-20 15:20:54 -05001650static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1651{
Jon Masona513a992011-10-14 14:56:16 -05001652 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001653
1654 if (!pci_is_pcie(dev))
1655 return 0;
1656
Yijing Wang5895af72013-08-26 16:33:06 +08001657 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1658 pcie_bus_detect_mps(dev);
1659 return 0;
1660 }
1661
Jon Masona513a992011-10-14 14:56:16 -05001662 mps = 128 << *(u8 *)data;
1663 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001664
1665 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001666 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001667
Ryan Desfosses227f0642014-04-18 20:13:50 -04001668 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
1669 pcie_get_mps(dev), 128 << dev->pcie_mpss,
Jon Masona513a992011-10-14 14:56:16 -05001670 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001671
1672 return 0;
1673}
1674
Jon Masona513a992011-10-14 14:56:16 -05001675/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001676 * parents then children fashion. If this changes, then this code will not
1677 * work as designed.
1678 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001679void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05001680{
Bjorn Helgaas1e358f92014-04-29 12:51:55 -06001681 u8 smpss = 0;
Jon Masonb03e7492011-07-20 15:20:54 -05001682
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001683 if (!bus->self)
1684 return;
1685
Jon Masonb03e7492011-07-20 15:20:54 -05001686 if (!pci_is_pcie(bus->self))
1687 return;
1688
Jon Mason5f39e672011-10-03 09:50:20 -05001689 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08001690 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05001691 * simply force the MPS of the entire system to the smallest possible.
1692 */
1693 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1694 smpss = 0;
1695
Jon Masonb03e7492011-07-20 15:20:54 -05001696 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001697 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05001698
Jon Masonb03e7492011-07-20 15:20:54 -05001699 pcie_find_smpss(bus->self, &smpss);
1700 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1701 }
1702
1703 pcie_bus_configure_set(bus->self, &smpss);
1704 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1705}
Jon Masondebc3b72011-08-02 00:01:18 -05001706EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001707
Bill Pemberton15856ad2012-11-21 15:35:00 -05001708unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709{
Yinghai Lub918c622012-05-17 18:51:11 -07001710 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711 struct pci_dev *dev;
1712
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001713 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714
1715 /* Go find them, Rover! */
1716 for (devfn = 0; devfn < 0x100; devfn += 8)
1717 pci_scan_slot(bus, devfn);
1718
Yu Zhaoa28724b2009-03-20 11:25:13 +08001719 /* Reserve buses for SR-IOV capability. */
1720 max += pci_iov_bus_range(bus);
1721
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722 /*
1723 * After performing arch-dependent fixup of the bus, look behind
1724 * all PCI-to-PCI bridges on this bus.
1725 */
Alex Chiang74710de2009-03-20 14:56:10 -06001726 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001727 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001728 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00001729 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06001730 }
1731
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001732 for (pass = 0; pass < 2; pass++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733 list_for_each_entry(dev, &bus->devices, bus_list) {
Yijing Wang6788a512014-05-04 12:23:38 +08001734 if (pci_is_bridge(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735 max = pci_scan_bridge(bus, dev, max, pass);
1736 }
1737
1738 /*
1739 * We've scanned the bus and so we know all about what's on
1740 * the other side of any bridges that may be on this bus plus
1741 * any devices.
1742 *
1743 * Return how far we've got finding sub-buses.
1744 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001745 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001746 return max;
1747}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001748EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001750/**
1751 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
1752 * @bridge: Host bridge to set up.
1753 *
1754 * Default empty implementation. Replace with an architecture-specific setup
1755 * routine, if necessary.
1756 */
1757int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
1758{
1759 return 0;
1760}
1761
Jiang Liu10a95742013-04-12 05:44:20 +00001762void __weak pcibios_add_bus(struct pci_bus *bus)
1763{
1764}
1765
1766void __weak pcibios_remove_bus(struct pci_bus *bus)
1767{
1768}
1769
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001770struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1771 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001772{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001773 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001774 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001775 struct pci_bus *b, *b2;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001776 struct pci_host_bridge_window *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001777 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001778 resource_size_t offset;
1779 char bus_addr[64];
1780 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001781
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001782 b = pci_alloc_bus();
1783 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07001784 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785
1786 b->sysdata = sysdata;
1787 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08001788 b->number = b->busn_res.start = bus;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001789 b2 = pci_find_bus(pci_domain_nr(b), bus);
1790 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001792 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793 goto err_out;
1794 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001795
Yinghai Lu7b543662012-04-02 18:31:53 -07001796 bridge = pci_alloc_host_bridge(b);
1797 if (!bridge)
1798 goto err_out;
1799
1800 bridge->dev.parent = parent;
Jiang Liu70efde22013-06-07 16:16:51 -06001801 bridge->dev.release = pci_release_host_bridge_dev;
Yinghai Lu7b543662012-04-02 18:31:53 -07001802 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001803 error = pcibios_root_bridge_prepare(bridge);
Jiang Liu343df772013-06-07 01:10:08 +08001804 if (error) {
1805 kfree(bridge);
1806 goto err_out;
1807 }
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001808
Yinghai Lu7b543662012-04-02 18:31:53 -07001809 error = device_register(&bridge->dev);
Jiang Liu343df772013-06-07 01:10:08 +08001810 if (error) {
1811 put_device(&bridge->dev);
1812 goto err_out;
1813 }
Yinghai Lu7b543662012-04-02 18:31:53 -07001814 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001815 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001816 pci_set_bus_of_node(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817
Yinghai Lu0d358f22008-02-19 03:20:41 -08001818 if (!parent)
1819 set_dev_node(b->bridge, pcibus_to_node(b));
1820
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001821 b->dev.class = &pcibus_class;
1822 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001823 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001824 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825 if (error)
1826 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001827
Jiang Liu10a95742013-04-12 05:44:20 +00001828 pcibios_add_bus(b);
1829
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830 /* Create legacy_io and legacy_mem files for this bus */
1831 pci_create_legacy_files(b);
1832
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001833 if (parent)
1834 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1835 else
1836 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1837
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001838 /* Add initial resources to the bus */
1839 list_for_each_entry_safe(window, n, resources, list) {
1840 list_move_tail(&window->list, &bridge->windows);
1841 res = window->res;
1842 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07001843 if (res->flags & IORESOURCE_BUS)
1844 pci_bus_insert_busn_res(b, bus, res->end);
1845 else
1846 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001847 if (offset) {
1848 if (resource_type(res) == IORESOURCE_IO)
1849 fmt = " (bus address [%#06llx-%#06llx])";
1850 else
1851 fmt = " (bus address [%#010llx-%#010llx])";
1852 snprintf(bus_addr, sizeof(bus_addr), fmt,
1853 (unsigned long long) (res->start - offset),
1854 (unsigned long long) (res->end - offset));
1855 } else
1856 bus_addr[0] = '\0';
1857 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001858 }
1859
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07001860 down_write(&pci_bus_sem);
1861 list_add_tail(&b->node, &pci_root_buses);
1862 up_write(&pci_bus_sem);
1863
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864 return b;
1865
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07001867 put_device(&bridge->dev);
1868 device_unregister(&bridge->dev);
Yinghai Lu7b543662012-04-02 18:31:53 -07001869err_out:
1870 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871 return NULL;
1872}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001873
Yinghai Lu98a35832012-05-18 11:35:50 -06001874int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
1875{
1876 struct resource *res = &b->busn_res;
1877 struct resource *parent_res, *conflict;
1878
1879 res->start = bus;
1880 res->end = bus_max;
1881 res->flags = IORESOURCE_BUS;
1882
1883 if (!pci_is_root_bus(b))
1884 parent_res = &b->parent->busn_res;
1885 else {
1886 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
1887 res->flags |= IORESOURCE_PCI_FIXED;
1888 }
1889
Andreas Noeverced04d12014-01-23 21:59:24 +01001890 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06001891
1892 if (conflict)
1893 dev_printk(KERN_DEBUG, &b->dev,
1894 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
1895 res, pci_is_root_bus(b) ? "domain " : "",
1896 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06001897
1898 return conflict == NULL;
1899}
1900
1901int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
1902{
1903 struct resource *res = &b->busn_res;
1904 struct resource old_res = *res;
1905 resource_size_t size;
1906 int ret;
1907
1908 if (res->start > bus_max)
1909 return -EINVAL;
1910
1911 size = bus_max - res->start + 1;
1912 ret = adjust_resource(res, res->start, size);
1913 dev_printk(KERN_DEBUG, &b->dev,
1914 "busn_res: %pR end %s updated to %02x\n",
1915 &old_res, ret ? "can not be" : "is", bus_max);
1916
1917 if (!ret && !res->parent)
1918 pci_bus_insert_busn_res(b, res->start, res->end);
1919
1920 return ret;
1921}
1922
1923void pci_bus_release_busn_res(struct pci_bus *b)
1924{
1925 struct resource *res = &b->busn_res;
1926 int ret;
1927
1928 if (!res->flags || !res->parent)
1929 return;
1930
1931 ret = release_resource(res);
1932 dev_printk(KERN_DEBUG, &b->dev,
1933 "busn_res: %pR %s released\n",
1934 res, ret ? "can not be" : "is");
1935}
1936
Bill Pemberton15856ad2012-11-21 15:35:00 -05001937struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001938 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1939{
Yinghai Lu4d99f522012-05-17 18:51:12 -07001940 struct pci_host_bridge_window *window;
1941 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001942 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07001943 int max;
1944
1945 list_for_each_entry(window, resources, list)
1946 if (window->res->flags & IORESOURCE_BUS) {
1947 found = true;
1948 break;
1949 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001950
1951 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
1952 if (!b)
1953 return NULL;
1954
Yinghai Lu4d99f522012-05-17 18:51:12 -07001955 if (!found) {
1956 dev_info(&b->dev,
1957 "No busn resource found for root bus, will use [bus %02x-ff]\n",
1958 bus);
1959 pci_bus_insert_busn_res(b, bus, 255);
1960 }
1961
1962 max = pci_scan_child_bus(b);
1963
1964 if (!found)
1965 pci_bus_update_busn_res_end(b, max);
1966
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001967 pci_bus_add_devices(b);
1968 return b;
1969}
1970EXPORT_SYMBOL(pci_scan_root_bus);
1971
Bjorn Helgaas7e00fe22011-10-28 16:26:05 -06001972/* Deprecated; use pci_scan_root_bus() instead */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001973struct pci_bus *pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001974 int bus, struct pci_ops *ops, void *sysdata)
1975{
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001976 LIST_HEAD(resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001977 struct pci_bus *b;
1978
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001979 pci_add_resource(&resources, &ioport_resource);
1980 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001981 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001982 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001983 if (b)
Yinghai Lu857c3b62012-05-17 18:51:12 -07001984 pci_scan_child_bus(b);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001985 else
1986 pci_free_resource_list(&resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001987 return b;
1988}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989EXPORT_SYMBOL(pci_scan_bus_parented);
1990
Bill Pemberton15856ad2012-11-21 15:35:00 -05001991struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001992 void *sysdata)
1993{
1994 LIST_HEAD(resources);
1995 struct pci_bus *b;
1996
1997 pci_add_resource(&resources, &ioport_resource);
1998 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001999 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002000 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
2001 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07002002 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002003 pci_bus_add_devices(b);
2004 } else {
2005 pci_free_resource_list(&resources);
2006 }
2007 return b;
2008}
2009EXPORT_SYMBOL(pci_scan_bus);
2010
Alex Chiang3ed4fd92009-03-20 14:56:25 -06002011/**
Yinghai Lu2f320522012-01-21 02:08:22 -08002012 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
2013 * @bridge: PCI bridge for the bus to scan
2014 *
2015 * Scan a PCI bus and child buses for new devices, add them,
2016 * and enable them, resizing bridge mmio/io resource if necessary
2017 * and possible. The caller must ensure the child devices are already
2018 * removed for resizing to occur.
2019 *
2020 * Returns the max number of subordinate bus discovered.
2021 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002022unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
Yinghai Lu2f320522012-01-21 02:08:22 -08002023{
2024 unsigned int max;
2025 struct pci_bus *bus = bridge->subordinate;
2026
2027 max = pci_scan_child_bus(bus);
2028
2029 pci_assign_unassigned_bridge_resources(bridge);
2030
2031 pci_bus_add_devices(bus);
2032
2033 return max;
2034}
2035
Yinghai Lua5213a32012-10-30 14:31:21 -06002036/**
2037 * pci_rescan_bus - scan a PCI bus for devices.
2038 * @bus: PCI bus to scan
2039 *
2040 * Scan a PCI bus and child buses for new devices, adds them,
2041 * and enables them.
2042 *
2043 * Returns the max number of subordinate bus discovered.
2044 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002045unsigned int pci_rescan_bus(struct pci_bus *bus)
Yinghai Lua5213a32012-10-30 14:31:21 -06002046{
2047 unsigned int max;
2048
2049 max = pci_scan_child_bus(bus);
2050 pci_assign_unassigned_bus_resources(bus);
2051 pci_bus_add_devices(bus);
2052
2053 return max;
2054}
2055EXPORT_SYMBOL_GPL(pci_rescan_bus);
2056
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01002057/*
2058 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
2059 * routines should always be executed under this mutex.
2060 */
2061static DEFINE_MUTEX(pci_rescan_remove_lock);
2062
2063void pci_lock_rescan_remove(void)
2064{
2065 mutex_lock(&pci_rescan_remove_lock);
2066}
2067EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
2068
2069void pci_unlock_rescan_remove(void)
2070{
2071 mutex_unlock(&pci_rescan_remove_lock);
2072}
2073EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2074
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002075static int __init pci_sort_bf_cmp(const struct device *d_a,
2076 const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002077{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002078 const struct pci_dev *a = to_pci_dev(d_a);
2079 const struct pci_dev *b = to_pci_dev(d_b);
2080
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002081 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2082 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2083
2084 if (a->bus->number < b->bus->number) return -1;
2085 else if (a->bus->number > b->bus->number) return 1;
2086
2087 if (a->devfn < b->devfn) return -1;
2088 else if (a->devfn > b->devfn) return 1;
2089
2090 return 0;
2091}
2092
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08002093void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002094{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002095 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002096}