bellard | ab93bbe | 2003-08-10 21:35:13 +0000 | [diff] [blame] | 1 | /* |
| 2 | * common defines for all CPUs |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 3 | * |
bellard | ab93bbe | 2003-08-10 21:35:13 +0000 | [diff] [blame] | 4 | * Copyright (c) 2003 Fabrice Bellard |
| 5 | * |
| 6 | * This library is free software; you can redistribute it and/or |
| 7 | * modify it under the terms of the GNU Lesser General Public |
| 8 | * License as published by the Free Software Foundation; either |
| 9 | * version 2 of the License, or (at your option) any later version. |
| 10 | * |
| 11 | * This library is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 14 | * Lesser General Public License for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU Lesser General Public |
| 17 | * License along with this library; if not, write to the Free Software |
| 18 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA |
| 19 | */ |
| 20 | #ifndef CPU_DEFS_H |
| 21 | #define CPU_DEFS_H |
| 22 | |
pbrook | 87ecb68 | 2007-11-17 17:14:51 +0000 | [diff] [blame] | 23 | #ifndef NEED_CPU_H |
| 24 | #error cpu.h included from common code |
| 25 | #endif |
| 26 | |
bellard | ab93bbe | 2003-08-10 21:35:13 +0000 | [diff] [blame] | 27 | #include "config.h" |
| 28 | #include <setjmp.h> |
bellard | ed1c0bc | 2004-02-16 22:17:43 +0000 | [diff] [blame] | 29 | #include <inttypes.h> |
| 30 | #include "osdep.h" |
bellard | ab93bbe | 2003-08-10 21:35:13 +0000 | [diff] [blame] | 31 | |
bellard | 35b66fc | 2004-01-24 15:26:06 +0000 | [diff] [blame] | 32 | #ifndef TARGET_LONG_BITS |
| 33 | #error TARGET_LONG_BITS must be defined before including this header |
| 34 | #endif |
| 35 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 36 | #ifndef TARGET_PHYS_ADDR_BITS |
bellard | 4f2ac23 | 2004-04-26 19:44:02 +0000 | [diff] [blame] | 37 | #if TARGET_LONG_BITS >= HOST_LONG_BITS |
bellard | ab6d960 | 2004-04-25 21:25:15 +0000 | [diff] [blame] | 38 | #define TARGET_PHYS_ADDR_BITS TARGET_LONG_BITS |
bellard | 4f2ac23 | 2004-04-26 19:44:02 +0000 | [diff] [blame] | 39 | #else |
| 40 | #define TARGET_PHYS_ADDR_BITS HOST_LONG_BITS |
| 41 | #endif |
bellard | ab6d960 | 2004-04-25 21:25:15 +0000 | [diff] [blame] | 42 | #endif |
| 43 | |
bellard | 35b66fc | 2004-01-24 15:26:06 +0000 | [diff] [blame] | 44 | #define TARGET_LONG_SIZE (TARGET_LONG_BITS / 8) |
| 45 | |
bellard | ab6d960 | 2004-04-25 21:25:15 +0000 | [diff] [blame] | 46 | /* target_ulong is the type of a virtual address */ |
bellard | 35b66fc | 2004-01-24 15:26:06 +0000 | [diff] [blame] | 47 | #if TARGET_LONG_SIZE == 4 |
| 48 | typedef int32_t target_long; |
| 49 | typedef uint32_t target_ulong; |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 50 | #define TARGET_FMT_lx "%08x" |
j_mayer | b62b461 | 2007-04-04 07:58:14 +0000 | [diff] [blame] | 51 | #define TARGET_FMT_ld "%d" |
j_mayer | 71c8b8f | 2007-09-19 05:46:03 +0000 | [diff] [blame] | 52 | #define TARGET_FMT_lu "%u" |
bellard | 35b66fc | 2004-01-24 15:26:06 +0000 | [diff] [blame] | 53 | #elif TARGET_LONG_SIZE == 8 |
| 54 | typedef int64_t target_long; |
| 55 | typedef uint64_t target_ulong; |
bellard | 26a7646 | 2006-06-25 18:15:32 +0000 | [diff] [blame] | 56 | #define TARGET_FMT_lx "%016" PRIx64 |
j_mayer | b62b461 | 2007-04-04 07:58:14 +0000 | [diff] [blame] | 57 | #define TARGET_FMT_ld "%" PRId64 |
j_mayer | 71c8b8f | 2007-09-19 05:46:03 +0000 | [diff] [blame] | 58 | #define TARGET_FMT_lu "%" PRIu64 |
bellard | 35b66fc | 2004-01-24 15:26:06 +0000 | [diff] [blame] | 59 | #else |
| 60 | #error TARGET_LONG_SIZE undefined |
| 61 | #endif |
| 62 | |
bellard | ab6d960 | 2004-04-25 21:25:15 +0000 | [diff] [blame] | 63 | /* target_phys_addr_t is the type of a physical address (its size can |
bellard | 4f2ac23 | 2004-04-26 19:44:02 +0000 | [diff] [blame] | 64 | be different from 'target_ulong'). We have sizeof(target_phys_addr) |
| 65 | = max(sizeof(unsigned long), |
| 66 | sizeof(size_of_target_physical_address)) because we must pass a |
| 67 | host pointer to memory operations in some cases */ |
| 68 | |
bellard | ab6d960 | 2004-04-25 21:25:15 +0000 | [diff] [blame] | 69 | #if TARGET_PHYS_ADDR_BITS == 32 |
| 70 | typedef uint32_t target_phys_addr_t; |
j_mayer | ba13c43 | 2007-04-14 12:15:36 +0000 | [diff] [blame] | 71 | #define TARGET_FMT_plx "%08x" |
bellard | ab6d960 | 2004-04-25 21:25:15 +0000 | [diff] [blame] | 72 | #elif TARGET_PHYS_ADDR_BITS == 64 |
| 73 | typedef uint64_t target_phys_addr_t; |
j_mayer | ba13c43 | 2007-04-14 12:15:36 +0000 | [diff] [blame] | 74 | #define TARGET_FMT_plx "%016" PRIx64 |
bellard | ab6d960 | 2004-04-25 21:25:15 +0000 | [diff] [blame] | 75 | #else |
| 76 | #error TARGET_PHYS_ADDR_BITS undefined |
| 77 | #endif |
| 78 | |
bellard | ff7b8f5 | 2005-08-21 09:24:05 +0000 | [diff] [blame] | 79 | /* address in the RAM (different from a physical address) */ |
| 80 | typedef unsigned long ram_addr_t; |
| 81 | |
bellard | f193c79 | 2004-03-21 17:06:25 +0000 | [diff] [blame] | 82 | #define HOST_LONG_SIZE (HOST_LONG_BITS / 8) |
| 83 | |
bellard | 2be0071 | 2005-07-02 22:09:27 +0000 | [diff] [blame] | 84 | #define EXCP_INTERRUPT 0x10000 /* async interruption */ |
| 85 | #define EXCP_HLT 0x10001 /* hlt instruction reached */ |
| 86 | #define EXCP_DEBUG 0x10002 /* cpu stopped after a breakpoint or singlestep */ |
bellard | 5a1e3cf | 2005-11-23 21:02:53 +0000 | [diff] [blame] | 87 | #define EXCP_HALTED 0x10003 /* cpu is halted (waiting for external event) */ |
bellard | ab93bbe | 2003-08-10 21:35:13 +0000 | [diff] [blame] | 88 | #define MAX_BREAKPOINTS 32 |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 89 | #define MAX_WATCHPOINTS 32 |
bellard | ab93bbe | 2003-08-10 21:35:13 +0000 | [diff] [blame] | 90 | |
bellard | a316d33 | 2005-11-20 10:32:34 +0000 | [diff] [blame] | 91 | #define TB_JMP_CACHE_BITS 12 |
| 92 | #define TB_JMP_CACHE_SIZE (1 << TB_JMP_CACHE_BITS) |
| 93 | |
pbrook | b362e5e | 2006-11-12 20:40:55 +0000 | [diff] [blame] | 94 | /* Only the bottom TB_JMP_PAGE_BITS of the jump cache hash bits vary for |
| 95 | addresses on the same page. The top bits are the same. This allows |
| 96 | TLB invalidation to quickly clear a subset of the hash table. */ |
| 97 | #define TB_JMP_PAGE_BITS (TB_JMP_CACHE_BITS / 2) |
| 98 | #define TB_JMP_PAGE_SIZE (1 << TB_JMP_PAGE_BITS) |
| 99 | #define TB_JMP_ADDR_MASK (TB_JMP_PAGE_SIZE - 1) |
| 100 | #define TB_JMP_PAGE_MASK (TB_JMP_CACHE_SIZE - TB_JMP_PAGE_SIZE) |
| 101 | |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 102 | #define CPU_TLB_BITS 8 |
| 103 | #define CPU_TLB_SIZE (1 << CPU_TLB_BITS) |
bellard | ab93bbe | 2003-08-10 21:35:13 +0000 | [diff] [blame] | 104 | |
bellard | d656469 | 2008-01-31 09:22:27 +0000 | [diff] [blame] | 105 | #if TARGET_PHYS_ADDR_BITS == 32 && TARGET_LONG_BITS == 32 |
| 106 | #define CPU_TLB_ENTRY_BITS 4 |
| 107 | #else |
| 108 | #define CPU_TLB_ENTRY_BITS 5 |
| 109 | #endif |
| 110 | |
bellard | ab93bbe | 2003-08-10 21:35:13 +0000 | [diff] [blame] | 111 | typedef struct CPUTLBEntry { |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 112 | /* bit 31 to TARGET_PAGE_BITS : virtual address |
bellard | db8d746 | 2003-10-27 21:12:17 +0000 | [diff] [blame] | 113 | bit TARGET_PAGE_BITS-1..IO_MEM_SHIFT : if non zero, memory io |
| 114 | zone number |
| 115 | bit 3 : indicates that the entry is invalid |
| 116 | bit 2..0 : zero |
| 117 | */ |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 118 | target_ulong addr_read; |
| 119 | target_ulong addr_write; |
| 120 | target_ulong addr_code; |
bellard | db8d746 | 2003-10-27 21:12:17 +0000 | [diff] [blame] | 121 | /* addend to virtual address to get physical address */ |
bellard | d656469 | 2008-01-31 09:22:27 +0000 | [diff] [blame] | 122 | #if TARGET_PHYS_ADDR_BITS == 64 |
| 123 | /* on i386 Linux make sure it is aligned */ |
| 124 | target_phys_addr_t addend __attribute__((aligned(8))); |
| 125 | #else |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 126 | target_phys_addr_t addend; |
bellard | d656469 | 2008-01-31 09:22:27 +0000 | [diff] [blame] | 127 | #endif |
| 128 | /* padding to get a power of two size */ |
| 129 | uint8_t dummy[(1 << CPU_TLB_ENTRY_BITS) - |
| 130 | (sizeof(target_ulong) * 3 + |
| 131 | ((-sizeof(target_ulong) * 3) & (sizeof(target_phys_addr_t) - 1)) + |
| 132 | sizeof(target_phys_addr_t))]; |
bellard | ab93bbe | 2003-08-10 21:35:13 +0000 | [diff] [blame] | 133 | } CPUTLBEntry; |
| 134 | |
blueswir1 | a20e31d | 2008-04-08 19:29:54 +0000 | [diff] [blame^] | 135 | #define CPU_TEMP_BUF_NLONGS 128 |
bellard | a316d33 | 2005-11-20 10:32:34 +0000 | [diff] [blame] | 136 | #define CPU_COMMON \ |
| 137 | struct TranslationBlock *current_tb; /* currently executing TB */ \ |
| 138 | /* soft mmu support */ \ |
| 139 | /* in order to avoid passing too many arguments to the memory \ |
| 140 | write helpers, we store some rarely used information in the CPU \ |
| 141 | context) */ \ |
| 142 | unsigned long mem_write_pc; /* host pc at which the memory was \ |
| 143 | written */ \ |
| 144 | target_ulong mem_write_vaddr; /* target virtual addr at which the \ |
| 145 | memory was written */ \ |
ths | 623a930 | 2007-10-28 19:45:05 +0000 | [diff] [blame] | 146 | /* The meaning of the MMU modes is defined in the target code. */ \ |
j_mayer | 6fa4cea | 2007-04-05 06:43:27 +0000 | [diff] [blame] | 147 | CPUTLBEntry tlb_table[NB_MMU_MODES][CPU_TLB_SIZE]; \ |
bellard | a316d33 | 2005-11-20 10:32:34 +0000 | [diff] [blame] | 148 | struct TranslationBlock *tb_jmp_cache[TB_JMP_CACHE_SIZE]; \ |
blueswir1 | a20e31d | 2008-04-08 19:29:54 +0000 | [diff] [blame^] | 149 | /* buffer for temporaries in the code generator */ \ |
| 150 | long temp_buf[CPU_TEMP_BUF_NLONGS]; \ |
bellard | a316d33 | 2005-11-20 10:32:34 +0000 | [diff] [blame] | 151 | \ |
| 152 | /* from this point: preserved by CPU reset */ \ |
| 153 | /* ice debug support */ \ |
| 154 | target_ulong breakpoints[MAX_BREAKPOINTS]; \ |
| 155 | int nb_breakpoints; \ |
| 156 | int singlestep_enabled; \ |
| 157 | \ |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 158 | struct { \ |
| 159 | target_ulong vaddr; \ |
balrog | d79acba | 2007-06-26 20:01:13 +0000 | [diff] [blame] | 160 | target_phys_addr_t addend; \ |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 161 | } watchpoint[MAX_WATCHPOINTS]; \ |
| 162 | int nb_watchpoints; \ |
| 163 | int watchpoint_hit; \ |
| 164 | \ |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 165 | void *next_cpu; /* next CPU sharing TB cache */ \ |
| 166 | int cpu_index; /* CPU index (informative) */ \ |
bellard | a316d33 | 2005-11-20 10:32:34 +0000 | [diff] [blame] | 167 | /* user data */ \ |
ths | 01ba981 | 2007-12-09 02:22:57 +0000 | [diff] [blame] | 168 | void *opaque; \ |
| 169 | \ |
| 170 | const char *cpu_model_str; |
bellard | a316d33 | 2005-11-20 10:32:34 +0000 | [diff] [blame] | 171 | |
bellard | ab93bbe | 2003-08-10 21:35:13 +0000 | [diff] [blame] | 172 | #endif |