blob: 5e0f04674e6c01c0a2b1e7fad6e7da9d07825fe9 [file] [log] [blame]
bellardab93bbe2003-08-10 21:35:13 +00001/*
2 * common defines for all CPUs
ths5fafdf22007-09-16 21:08:06 +00003 *
bellardab93bbe2003-08-10 21:35:13 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20#ifndef CPU_DEFS_H
21#define CPU_DEFS_H
22
pbrook87ecb682007-11-17 17:14:51 +000023#ifndef NEED_CPU_H
24#error cpu.h included from common code
25#endif
26
bellardab93bbe2003-08-10 21:35:13 +000027#include "config.h"
28#include <setjmp.h>
bellarded1c0bc2004-02-16 22:17:43 +000029#include <inttypes.h>
30#include "osdep.h"
bellardab93bbe2003-08-10 21:35:13 +000031
bellard35b66fc2004-01-24 15:26:06 +000032#ifndef TARGET_LONG_BITS
33#error TARGET_LONG_BITS must be defined before including this header
34#endif
35
ths5fafdf22007-09-16 21:08:06 +000036#ifndef TARGET_PHYS_ADDR_BITS
bellard4f2ac232004-04-26 19:44:02 +000037#if TARGET_LONG_BITS >= HOST_LONG_BITS
bellardab6d9602004-04-25 21:25:15 +000038#define TARGET_PHYS_ADDR_BITS TARGET_LONG_BITS
bellard4f2ac232004-04-26 19:44:02 +000039#else
40#define TARGET_PHYS_ADDR_BITS HOST_LONG_BITS
41#endif
bellardab6d9602004-04-25 21:25:15 +000042#endif
43
bellard35b66fc2004-01-24 15:26:06 +000044#define TARGET_LONG_SIZE (TARGET_LONG_BITS / 8)
45
bellardab6d9602004-04-25 21:25:15 +000046/* target_ulong is the type of a virtual address */
bellard35b66fc2004-01-24 15:26:06 +000047#if TARGET_LONG_SIZE == 4
48typedef int32_t target_long;
49typedef uint32_t target_ulong;
bellardc27004e2005-01-03 23:35:10 +000050#define TARGET_FMT_lx "%08x"
j_mayerb62b4612007-04-04 07:58:14 +000051#define TARGET_FMT_ld "%d"
j_mayer71c8b8f2007-09-19 05:46:03 +000052#define TARGET_FMT_lu "%u"
bellard35b66fc2004-01-24 15:26:06 +000053#elif TARGET_LONG_SIZE == 8
54typedef int64_t target_long;
55typedef uint64_t target_ulong;
bellard26a76462006-06-25 18:15:32 +000056#define TARGET_FMT_lx "%016" PRIx64
j_mayerb62b4612007-04-04 07:58:14 +000057#define TARGET_FMT_ld "%" PRId64
j_mayer71c8b8f2007-09-19 05:46:03 +000058#define TARGET_FMT_lu "%" PRIu64
bellard35b66fc2004-01-24 15:26:06 +000059#else
60#error TARGET_LONG_SIZE undefined
61#endif
62
bellardab6d9602004-04-25 21:25:15 +000063/* target_phys_addr_t is the type of a physical address (its size can
bellard4f2ac232004-04-26 19:44:02 +000064 be different from 'target_ulong'). We have sizeof(target_phys_addr)
65 = max(sizeof(unsigned long),
66 sizeof(size_of_target_physical_address)) because we must pass a
67 host pointer to memory operations in some cases */
68
bellardab6d9602004-04-25 21:25:15 +000069#if TARGET_PHYS_ADDR_BITS == 32
70typedef uint32_t target_phys_addr_t;
j_mayerba13c432007-04-14 12:15:36 +000071#define TARGET_FMT_plx "%08x"
bellardab6d9602004-04-25 21:25:15 +000072#elif TARGET_PHYS_ADDR_BITS == 64
73typedef uint64_t target_phys_addr_t;
j_mayerba13c432007-04-14 12:15:36 +000074#define TARGET_FMT_plx "%016" PRIx64
bellardab6d9602004-04-25 21:25:15 +000075#else
76#error TARGET_PHYS_ADDR_BITS undefined
77#endif
78
bellardff7b8f52005-08-21 09:24:05 +000079/* address in the RAM (different from a physical address) */
80typedef unsigned long ram_addr_t;
81
bellardf193c792004-03-21 17:06:25 +000082#define HOST_LONG_SIZE (HOST_LONG_BITS / 8)
83
bellard2be00712005-07-02 22:09:27 +000084#define EXCP_INTERRUPT 0x10000 /* async interruption */
85#define EXCP_HLT 0x10001 /* hlt instruction reached */
86#define EXCP_DEBUG 0x10002 /* cpu stopped after a breakpoint or singlestep */
bellard5a1e3cf2005-11-23 21:02:53 +000087#define EXCP_HALTED 0x10003 /* cpu is halted (waiting for external event) */
bellardab93bbe2003-08-10 21:35:13 +000088#define MAX_BREAKPOINTS 32
pbrook6658ffb2007-03-16 23:58:11 +000089#define MAX_WATCHPOINTS 32
bellardab93bbe2003-08-10 21:35:13 +000090
bellarda316d332005-11-20 10:32:34 +000091#define TB_JMP_CACHE_BITS 12
92#define TB_JMP_CACHE_SIZE (1 << TB_JMP_CACHE_BITS)
93
pbrookb362e5e2006-11-12 20:40:55 +000094/* Only the bottom TB_JMP_PAGE_BITS of the jump cache hash bits vary for
95 addresses on the same page. The top bits are the same. This allows
96 TLB invalidation to quickly clear a subset of the hash table. */
97#define TB_JMP_PAGE_BITS (TB_JMP_CACHE_BITS / 2)
98#define TB_JMP_PAGE_SIZE (1 << TB_JMP_PAGE_BITS)
99#define TB_JMP_ADDR_MASK (TB_JMP_PAGE_SIZE - 1)
100#define TB_JMP_PAGE_MASK (TB_JMP_CACHE_SIZE - TB_JMP_PAGE_SIZE)
101
bellard84b7b8e2005-11-28 21:19:04 +0000102#define CPU_TLB_BITS 8
103#define CPU_TLB_SIZE (1 << CPU_TLB_BITS)
bellardab93bbe2003-08-10 21:35:13 +0000104
105typedef struct CPUTLBEntry {
ths5fafdf22007-09-16 21:08:06 +0000106 /* bit 31 to TARGET_PAGE_BITS : virtual address
bellarddb8d7462003-10-27 21:12:17 +0000107 bit TARGET_PAGE_BITS-1..IO_MEM_SHIFT : if non zero, memory io
108 zone number
109 bit 3 : indicates that the entry is invalid
110 bit 2..0 : zero
111 */
ths5fafdf22007-09-16 21:08:06 +0000112 target_ulong addr_read;
113 target_ulong addr_write;
114 target_ulong addr_code;
bellarddb8d7462003-10-27 21:12:17 +0000115 /* addend to virtual address to get physical address */
ths5fafdf22007-09-16 21:08:06 +0000116 target_phys_addr_t addend;
bellardab93bbe2003-08-10 21:35:13 +0000117} CPUTLBEntry;
118
bellarda316d332005-11-20 10:32:34 +0000119#define CPU_COMMON \
120 struct TranslationBlock *current_tb; /* currently executing TB */ \
121 /* soft mmu support */ \
122 /* in order to avoid passing too many arguments to the memory \
123 write helpers, we store some rarely used information in the CPU \
124 context) */ \
125 unsigned long mem_write_pc; /* host pc at which the memory was \
126 written */ \
127 target_ulong mem_write_vaddr; /* target virtual addr at which the \
128 memory was written */ \
ths623a9302007-10-28 19:45:05 +0000129 /* The meaning of the MMU modes is defined in the target code. */ \
j_mayer6fa4cea2007-04-05 06:43:27 +0000130 CPUTLBEntry tlb_table[NB_MMU_MODES][CPU_TLB_SIZE]; \
bellarda316d332005-11-20 10:32:34 +0000131 struct TranslationBlock *tb_jmp_cache[TB_JMP_CACHE_SIZE]; \
132 \
133 /* from this point: preserved by CPU reset */ \
134 /* ice debug support */ \
135 target_ulong breakpoints[MAX_BREAKPOINTS]; \
136 int nb_breakpoints; \
137 int singlestep_enabled; \
138 \
pbrook6658ffb2007-03-16 23:58:11 +0000139 struct { \
140 target_ulong vaddr; \
balrogd79acba2007-06-26 20:01:13 +0000141 target_phys_addr_t addend; \
pbrook6658ffb2007-03-16 23:58:11 +0000142 } watchpoint[MAX_WATCHPOINTS]; \
143 int nb_watchpoints; \
144 int watchpoint_hit; \
145 \
bellard6a00d602005-11-21 23:25:50 +0000146 void *next_cpu; /* next CPU sharing TB cache */ \
147 int cpu_index; /* CPU index (informative) */ \
bellarda316d332005-11-20 10:32:34 +0000148 /* user data */ \
ths01ba9812007-12-09 02:22:57 +0000149 void *opaque; \
150 \
151 const char *cpu_model_str;
bellarda316d332005-11-20 10:32:34 +0000152
bellardab93bbe2003-08-10 21:35:13 +0000153#endif