blob: 290a9009b261a6487cce1a9ae77291d13e26b7df [file] [log] [blame]
ths5fafdf22007-09-16 21:08:06 +00001/*
pbrook502a5392006-05-13 16:11:23 +00002 * ARM Versatile/PB PCI host controller
3 *
Paul Brook0027b062009-05-14 22:35:08 +01004 * Copyright (c) 2006-2009 CodeSourcery.
pbrook502a5392006-05-13 16:11:23 +00005 * Written by Paul Brook
6 *
Matthew Fernandez8e31bf32011-06-26 12:21:35 +10007 * This code is licensed under the LGPL.
pbrook502a5392006-05-13 16:11:23 +00008 */
9
Paul Brook0027b062009-05-14 22:35:08 +010010#include "sysbus.h"
pbrook87ecb682007-11-17 17:14:51 +000011#include "pci.h"
Isaku Yamahatab6243d92009-11-12 14:58:30 +090012#include "pci_host.h"
Paul Brook0027b062009-05-14 22:35:08 +010013
14typedef struct {
15 SysBusDevice busdev;
16 qemu_irq irq[4];
17 int realview;
18 int mem_config;
19} PCIVPBState;
pbrook502a5392006-05-13 16:11:23 +000020
Anthony Liguoric227f092009-10-01 16:12:16 -050021static inline uint32_t vpb_pci_config_addr(target_phys_addr_t addr)
pbrook502a5392006-05-13 16:11:23 +000022{
pbrook80b3ada2006-09-24 17:01:44 +000023 return addr & 0xffffff;
pbrook502a5392006-05-13 16:11:23 +000024}
25
Anthony Liguoric227f092009-10-01 16:12:16 -050026static void pci_vpb_config_writeb (void *opaque, target_phys_addr_t addr,
pbrook502a5392006-05-13 16:11:23 +000027 uint32_t val)
28{
29 pci_data_write(opaque, vpb_pci_config_addr (addr), val, 1);
30}
31
Anthony Liguoric227f092009-10-01 16:12:16 -050032static void pci_vpb_config_writew (void *opaque, target_phys_addr_t addr,
pbrook502a5392006-05-13 16:11:23 +000033 uint32_t val)
34{
pbrook502a5392006-05-13 16:11:23 +000035 pci_data_write(opaque, vpb_pci_config_addr (addr), val, 2);
36}
37
Anthony Liguoric227f092009-10-01 16:12:16 -050038static void pci_vpb_config_writel (void *opaque, target_phys_addr_t addr,
pbrook502a5392006-05-13 16:11:23 +000039 uint32_t val)
40{
pbrook502a5392006-05-13 16:11:23 +000041 pci_data_write(opaque, vpb_pci_config_addr (addr), val, 4);
42}
43
Anthony Liguoric227f092009-10-01 16:12:16 -050044static uint32_t pci_vpb_config_readb (void *opaque, target_phys_addr_t addr)
pbrook502a5392006-05-13 16:11:23 +000045{
46 uint32_t val;
47 val = pci_data_read(opaque, vpb_pci_config_addr (addr), 1);
48 return val;
49}
50
Anthony Liguoric227f092009-10-01 16:12:16 -050051static uint32_t pci_vpb_config_readw (void *opaque, target_phys_addr_t addr)
pbrook502a5392006-05-13 16:11:23 +000052{
53 uint32_t val;
54 val = pci_data_read(opaque, vpb_pci_config_addr (addr), 2);
pbrook502a5392006-05-13 16:11:23 +000055 return val;
56}
57
Anthony Liguoric227f092009-10-01 16:12:16 -050058static uint32_t pci_vpb_config_readl (void *opaque, target_phys_addr_t addr)
pbrook502a5392006-05-13 16:11:23 +000059{
60 uint32_t val;
61 val = pci_data_read(opaque, vpb_pci_config_addr (addr), 4);
pbrook502a5392006-05-13 16:11:23 +000062 return val;
63}
64
Blue Swirld60efc62009-08-25 18:29:31 +000065static CPUWriteMemoryFunc * const pci_vpb_config_write[] = {
pbrook502a5392006-05-13 16:11:23 +000066 &pci_vpb_config_writeb,
67 &pci_vpb_config_writew,
68 &pci_vpb_config_writel,
69};
70
Blue Swirld60efc62009-08-25 18:29:31 +000071static CPUReadMemoryFunc * const pci_vpb_config_read[] = {
pbrook502a5392006-05-13 16:11:23 +000072 &pci_vpb_config_readb,
73 &pci_vpb_config_readw,
74 &pci_vpb_config_readl,
75};
76
pbrookd2b59312006-09-24 00:16:34 +000077static int pci_vpb_map_irq(PCIDevice *d, int irq_num)
78{
79 return irq_num;
80}
81
Juan Quintela5d4e84c2009-08-28 15:28:17 +020082static void pci_vpb_set_irq(void *opaque, int irq_num, int level)
pbrook502a5392006-05-13 16:11:23 +000083{
Juan Quintela5d4e84c2009-08-28 15:28:17 +020084 qemu_irq *pic = opaque;
85
Paul Brook97aff482009-05-14 22:35:07 +010086 qemu_set_irq(pic[irq_num], level);
pbrook502a5392006-05-13 16:11:23 +000087}
88
Anthony Liguoric227f092009-10-01 16:12:16 -050089static void pci_vpb_map(SysBusDevice *dev, target_phys_addr_t base)
pbrook502a5392006-05-13 16:11:23 +000090{
Paul Brook0027b062009-05-14 22:35:08 +010091 PCIVPBState *s = (PCIVPBState *)dev;
pbrook502a5392006-05-13 16:11:23 +000092 /* Selfconfig area. */
Paul Brook0027b062009-05-14 22:35:08 +010093 cpu_register_physical_memory(base + 0x01000000, 0x1000000, s->mem_config);
pbrook502a5392006-05-13 16:11:23 +000094 /* Normal config area. */
Paul Brook0027b062009-05-14 22:35:08 +010095 cpu_register_physical_memory(base + 0x02000000, 0x1000000, s->mem_config);
pbrook502a5392006-05-13 16:11:23 +000096
Paul Brook0027b062009-05-14 22:35:08 +010097 if (s->realview) {
pbrooke69954b2006-09-23 17:40:58 +000098 /* IO memory area. */
Alexander Graf968d6832010-12-08 12:05:49 +010099 isa_mmio_init(base + 0x03000000, 0x00100000);
pbrooke69954b2006-09-23 17:40:58 +0000100 }
Paul Brook0027b062009-05-14 22:35:08 +0100101}
pbrooke69954b2006-09-23 17:40:58 +0000102
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200103static int pci_vpb_init(SysBusDevice *dev)
Paul Brook0027b062009-05-14 22:35:08 +0100104{
105 PCIVPBState *s = FROM_SYSBUS(PCIVPBState, dev);
106 PCIBus *bus;
107 int i;
108
109 for (i = 0; i < 4; i++) {
110 sysbus_init_irq(dev, &s->irq[i]);
111 }
Paul Brook02e2da42009-05-23 00:05:19 +0100112 bus = pci_register_bus(&dev->qdev, "pci",
113 pci_vpb_set_irq, pci_vpb_map_irq, s->irq,
Isaku Yamahata520128b2010-06-23 16:15:25 +0900114 PCI_DEVFN(11, 0), 4);
Paul Brook0027b062009-05-14 22:35:08 +0100115
116 /* ??? Register memory space. */
117
Avi Kivity1eed09c2009-06-14 11:38:51 +0300118 s->mem_config = cpu_register_io_memory(pci_vpb_config_read,
Alexander Graf2507c122010-12-08 12:05:37 +0100119 pci_vpb_config_write, bus,
Alexander Graf387c3e92010-12-08 12:05:44 +0100120 DEVICE_LITTLE_ENDIAN);
Paul Brook0027b062009-05-14 22:35:08 +0100121 sysbus_init_mmio_cb(dev, 0x04000000, pci_vpb_map);
122
123 pci_create_simple(bus, -1, "versatile_pci_host");
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200124 return 0;
Paul Brook0027b062009-05-14 22:35:08 +0100125}
126
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200127static int pci_realview_init(SysBusDevice *dev)
Paul Brook0027b062009-05-14 22:35:08 +0100128{
129 PCIVPBState *s = FROM_SYSBUS(PCIVPBState, dev);
130 s->realview = 1;
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200131 return pci_vpb_init(dev);
Paul Brook0027b062009-05-14 22:35:08 +0100132}
133
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200134static int versatile_pci_host_init(PCIDevice *d)
Paul Brook0027b062009-05-14 22:35:08 +0100135{
Michael S. Tsirkina408b1d2010-02-08 23:36:02 +0200136 pci_set_word(d->config + PCI_STATUS,
137 PCI_STATUS_66MHZ | PCI_STATUS_DEVSEL_MEDIUM);
Michael S. Tsirkin01764fe2010-02-08 23:33:33 +0200138 pci_set_byte(d->config + PCI_LATENCY_TIMER, 0x10);
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200139 return 0;
pbrook502a5392006-05-13 16:11:23 +0000140}
Paul Brook0027b062009-05-14 22:35:08 +0100141
Gerd Hoffmann0aab0d32009-06-30 14:12:07 +0200142static PCIDeviceInfo versatile_pci_host_info = {
143 .qdev.name = "versatile_pci_host",
144 .qdev.size = sizeof(PCIDevice),
145 .init = versatile_pci_host_init,
Isaku Yamahata56fe6402011-05-25 10:58:30 +0900146 .vendor_id = PCI_VENDOR_ID_XILINX,
147 /* Both boards have the same device ID. Oh well. */
148 .device_id = PCI_DEVICE_ID_XILINX_XC2VP30,
149 .class_id = PCI_CLASS_PROCESSOR_CO,
Gerd Hoffmann0aab0d32009-06-30 14:12:07 +0200150};
151
Paul Brook0027b062009-05-14 22:35:08 +0100152static void versatile_pci_register_devices(void)
153{
154 sysbus_register_dev("versatile_pci", sizeof(PCIVPBState), pci_vpb_init);
155 sysbus_register_dev("realview_pci", sizeof(PCIVPBState),
156 pci_realview_init);
Gerd Hoffmann0aab0d32009-06-30 14:12:07 +0200157 pci_qdev_register(&versatile_pci_host_info);
Paul Brook0027b062009-05-14 22:35:08 +0100158}
159
160device_init(versatile_pci_register_devices)