blob: 153c6514f774da73d509da5f61108bcb1311bf0c [file] [log] [blame]
ths5fafdf22007-09-16 21:08:06 +00001/*
pbrook502a5392006-05-13 16:11:23 +00002 * ARM Versatile/PB PCI host controller
3 *
Paul Brook0027b062009-05-14 22:35:08 +01004 * Copyright (c) 2006-2009 CodeSourcery.
pbrook502a5392006-05-13 16:11:23 +00005 * Written by Paul Brook
6 *
7 * This code is licenced under the LGPL.
8 */
9
Paul Brook0027b062009-05-14 22:35:08 +010010#include "sysbus.h"
pbrook87ecb682007-11-17 17:14:51 +000011#include "pci.h"
Isaku Yamahatab6243d92009-11-12 14:58:30 +090012#include "pci_host.h"
Paul Brook0027b062009-05-14 22:35:08 +010013
14typedef struct {
15 SysBusDevice busdev;
16 qemu_irq irq[4];
17 int realview;
18 int mem_config;
19} PCIVPBState;
pbrook502a5392006-05-13 16:11:23 +000020
Anthony Liguoric227f092009-10-01 16:12:16 -050021static inline uint32_t vpb_pci_config_addr(target_phys_addr_t addr)
pbrook502a5392006-05-13 16:11:23 +000022{
pbrook80b3ada2006-09-24 17:01:44 +000023 return addr & 0xffffff;
pbrook502a5392006-05-13 16:11:23 +000024}
25
Anthony Liguoric227f092009-10-01 16:12:16 -050026static void pci_vpb_config_writeb (void *opaque, target_phys_addr_t addr,
pbrook502a5392006-05-13 16:11:23 +000027 uint32_t val)
28{
29 pci_data_write(opaque, vpb_pci_config_addr (addr), val, 1);
30}
31
Anthony Liguoric227f092009-10-01 16:12:16 -050032static void pci_vpb_config_writew (void *opaque, target_phys_addr_t addr,
pbrook502a5392006-05-13 16:11:23 +000033 uint32_t val)
34{
35#ifdef TARGET_WORDS_BIGENDIAN
36 val = bswap16(val);
37#endif
38 pci_data_write(opaque, vpb_pci_config_addr (addr), val, 2);
39}
40
Anthony Liguoric227f092009-10-01 16:12:16 -050041static void pci_vpb_config_writel (void *opaque, target_phys_addr_t addr,
pbrook502a5392006-05-13 16:11:23 +000042 uint32_t val)
43{
44#ifdef TARGET_WORDS_BIGENDIAN
45 val = bswap32(val);
46#endif
47 pci_data_write(opaque, vpb_pci_config_addr (addr), val, 4);
48}
49
Anthony Liguoric227f092009-10-01 16:12:16 -050050static uint32_t pci_vpb_config_readb (void *opaque, target_phys_addr_t addr)
pbrook502a5392006-05-13 16:11:23 +000051{
52 uint32_t val;
53 val = pci_data_read(opaque, vpb_pci_config_addr (addr), 1);
54 return val;
55}
56
Anthony Liguoric227f092009-10-01 16:12:16 -050057static uint32_t pci_vpb_config_readw (void *opaque, target_phys_addr_t addr)
pbrook502a5392006-05-13 16:11:23 +000058{
59 uint32_t val;
60 val = pci_data_read(opaque, vpb_pci_config_addr (addr), 2);
61#ifdef TARGET_WORDS_BIGENDIAN
62 val = bswap16(val);
63#endif
64 return val;
65}
66
Anthony Liguoric227f092009-10-01 16:12:16 -050067static uint32_t pci_vpb_config_readl (void *opaque, target_phys_addr_t addr)
pbrook502a5392006-05-13 16:11:23 +000068{
69 uint32_t val;
70 val = pci_data_read(opaque, vpb_pci_config_addr (addr), 4);
71#ifdef TARGET_WORDS_BIGENDIAN
72 val = bswap32(val);
73#endif
74 return val;
75}
76
Blue Swirld60efc62009-08-25 18:29:31 +000077static CPUWriteMemoryFunc * const pci_vpb_config_write[] = {
pbrook502a5392006-05-13 16:11:23 +000078 &pci_vpb_config_writeb,
79 &pci_vpb_config_writew,
80 &pci_vpb_config_writel,
81};
82
Blue Swirld60efc62009-08-25 18:29:31 +000083static CPUReadMemoryFunc * const pci_vpb_config_read[] = {
pbrook502a5392006-05-13 16:11:23 +000084 &pci_vpb_config_readb,
85 &pci_vpb_config_readw,
86 &pci_vpb_config_readl,
87};
88
pbrookd2b59312006-09-24 00:16:34 +000089static int pci_vpb_map_irq(PCIDevice *d, int irq_num)
90{
91 return irq_num;
92}
93
Juan Quintela5d4e84c2009-08-28 15:28:17 +020094static void pci_vpb_set_irq(void *opaque, int irq_num, int level)
pbrook502a5392006-05-13 16:11:23 +000095{
Juan Quintela5d4e84c2009-08-28 15:28:17 +020096 qemu_irq *pic = opaque;
97
Paul Brook97aff482009-05-14 22:35:07 +010098 qemu_set_irq(pic[irq_num], level);
pbrook502a5392006-05-13 16:11:23 +000099}
100
Anthony Liguoric227f092009-10-01 16:12:16 -0500101static void pci_vpb_map(SysBusDevice *dev, target_phys_addr_t base)
pbrook502a5392006-05-13 16:11:23 +0000102{
Paul Brook0027b062009-05-14 22:35:08 +0100103 PCIVPBState *s = (PCIVPBState *)dev;
pbrook502a5392006-05-13 16:11:23 +0000104 /* Selfconfig area. */
Paul Brook0027b062009-05-14 22:35:08 +0100105 cpu_register_physical_memory(base + 0x01000000, 0x1000000, s->mem_config);
pbrook502a5392006-05-13 16:11:23 +0000106 /* Normal config area. */
Paul Brook0027b062009-05-14 22:35:08 +0100107 cpu_register_physical_memory(base + 0x02000000, 0x1000000, s->mem_config);
pbrook502a5392006-05-13 16:11:23 +0000108
Paul Brook0027b062009-05-14 22:35:08 +0100109 if (s->realview) {
pbrooke69954b2006-09-23 17:40:58 +0000110 /* IO memory area. */
111 isa_mmio_init(base + 0x03000000, 0x00100000);
112 }
Paul Brook0027b062009-05-14 22:35:08 +0100113}
pbrooke69954b2006-09-23 17:40:58 +0000114
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200115static int pci_vpb_init(SysBusDevice *dev)
Paul Brook0027b062009-05-14 22:35:08 +0100116{
117 PCIVPBState *s = FROM_SYSBUS(PCIVPBState, dev);
118 PCIBus *bus;
119 int i;
120
121 for (i = 0; i < 4; i++) {
122 sysbus_init_irq(dev, &s->irq[i]);
123 }
Paul Brook02e2da42009-05-23 00:05:19 +0100124 bus = pci_register_bus(&dev->qdev, "pci",
125 pci_vpb_set_irq, pci_vpb_map_irq, s->irq,
Paul Brook0027b062009-05-14 22:35:08 +0100126 11 << 3, 4);
Paul Brook0027b062009-05-14 22:35:08 +0100127
128 /* ??? Register memory space. */
129
Avi Kivity1eed09c2009-06-14 11:38:51 +0300130 s->mem_config = cpu_register_io_memory(pci_vpb_config_read,
Paul Brook0027b062009-05-14 22:35:08 +0100131 pci_vpb_config_write, bus);
132 sysbus_init_mmio_cb(dev, 0x04000000, pci_vpb_map);
133
134 pci_create_simple(bus, -1, "versatile_pci_host");
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200135 return 0;
Paul Brook0027b062009-05-14 22:35:08 +0100136}
137
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200138static int pci_realview_init(SysBusDevice *dev)
Paul Brook0027b062009-05-14 22:35:08 +0100139{
140 PCIVPBState *s = FROM_SYSBUS(PCIVPBState, dev);
141 s->realview = 1;
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200142 return pci_vpb_init(dev);
Paul Brook0027b062009-05-14 22:35:08 +0100143}
144
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200145static int versatile_pci_host_init(PCIDevice *d)
Paul Brook0027b062009-05-14 22:35:08 +0100146{
aliguorideb54392009-01-26 15:37:35 +0000147 pci_config_set_vendor_id(d->config, PCI_VENDOR_ID_XILINX);
pbrooke69954b2006-09-23 17:40:58 +0000148 /* Both boards have the same device ID. Oh well. */
aliguoria770dc72009-03-13 15:02:23 +0000149 pci_config_set_device_id(d->config, PCI_DEVICE_ID_XILINX_XC2VP30);
pbrook502a5392006-05-13 16:11:23 +0000150 d->config[0x04] = 0x00;
151 d->config[0x05] = 0x00;
152 d->config[0x06] = 0x20;
153 d->config[0x07] = 0x02;
154 d->config[0x08] = 0x00; // revision
155 d->config[0x09] = 0x00; // programming i/f
blueswir1173a5432009-02-01 19:26:20 +0000156 pci_config_set_class(d->config, PCI_CLASS_PROCESSOR_CO);
pbrook502a5392006-05-13 16:11:23 +0000157 d->config[0x0D] = 0x10; // latency_timer
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200158 return 0;
pbrook502a5392006-05-13 16:11:23 +0000159}
Paul Brook0027b062009-05-14 22:35:08 +0100160
Gerd Hoffmann0aab0d32009-06-30 14:12:07 +0200161static PCIDeviceInfo versatile_pci_host_info = {
162 .qdev.name = "versatile_pci_host",
163 .qdev.size = sizeof(PCIDevice),
164 .init = versatile_pci_host_init,
165};
166
Paul Brook0027b062009-05-14 22:35:08 +0100167static void versatile_pci_register_devices(void)
168{
169 sysbus_register_dev("versatile_pci", sizeof(PCIVPBState), pci_vpb_init);
170 sysbus_register_dev("realview_pci", sizeof(PCIVPBState),
171 pci_realview_init);
Gerd Hoffmann0aab0d32009-06-30 14:12:07 +0200172 pci_qdev_register(&versatile_pci_host_info);
Paul Brook0027b062009-05-14 22:35:08 +0100173}
174
175device_init(versatile_pci_register_devices)