blob: e454d498d7785557bf72d1d54368434ca6250903 [file] [log] [blame]
ths5fafdf22007-09-16 21:08:06 +00001/*
pbrook502a5392006-05-13 16:11:23 +00002 * ARM Versatile/PB PCI host controller
3 *
Paul Brook0027b062009-05-14 22:35:08 +01004 * Copyright (c) 2006-2009 CodeSourcery.
pbrook502a5392006-05-13 16:11:23 +00005 * Written by Paul Brook
6 *
7 * This code is licenced under the LGPL.
8 */
9
Paul Brook0027b062009-05-14 22:35:08 +010010#include "sysbus.h"
pbrook87ecb682007-11-17 17:14:51 +000011#include "pci.h"
Paul Brook0027b062009-05-14 22:35:08 +010012
13typedef struct {
14 SysBusDevice busdev;
15 qemu_irq irq[4];
16 int realview;
17 int mem_config;
18} PCIVPBState;
pbrook502a5392006-05-13 16:11:23 +000019
20static inline uint32_t vpb_pci_config_addr(target_phys_addr_t addr)
21{
pbrook80b3ada2006-09-24 17:01:44 +000022 return addr & 0xffffff;
pbrook502a5392006-05-13 16:11:23 +000023}
24
25static void pci_vpb_config_writeb (void *opaque, target_phys_addr_t addr,
26 uint32_t val)
27{
28 pci_data_write(opaque, vpb_pci_config_addr (addr), val, 1);
29}
30
31static void pci_vpb_config_writew (void *opaque, target_phys_addr_t addr,
32 uint32_t val)
33{
34#ifdef TARGET_WORDS_BIGENDIAN
35 val = bswap16(val);
36#endif
37 pci_data_write(opaque, vpb_pci_config_addr (addr), val, 2);
38}
39
40static void pci_vpb_config_writel (void *opaque, target_phys_addr_t addr,
41 uint32_t val)
42{
43#ifdef TARGET_WORDS_BIGENDIAN
44 val = bswap32(val);
45#endif
46 pci_data_write(opaque, vpb_pci_config_addr (addr), val, 4);
47}
48
49static uint32_t pci_vpb_config_readb (void *opaque, target_phys_addr_t addr)
50{
51 uint32_t val;
52 val = pci_data_read(opaque, vpb_pci_config_addr (addr), 1);
53 return val;
54}
55
56static uint32_t pci_vpb_config_readw (void *opaque, target_phys_addr_t addr)
57{
58 uint32_t val;
59 val = pci_data_read(opaque, vpb_pci_config_addr (addr), 2);
60#ifdef TARGET_WORDS_BIGENDIAN
61 val = bswap16(val);
62#endif
63 return val;
64}
65
66static uint32_t pci_vpb_config_readl (void *opaque, target_phys_addr_t addr)
67{
68 uint32_t val;
69 val = pci_data_read(opaque, vpb_pci_config_addr (addr), 4);
70#ifdef TARGET_WORDS_BIGENDIAN
71 val = bswap32(val);
72#endif
73 return val;
74}
75
76static CPUWriteMemoryFunc *pci_vpb_config_write[] = {
77 &pci_vpb_config_writeb,
78 &pci_vpb_config_writew,
79 &pci_vpb_config_writel,
80};
81
82static CPUReadMemoryFunc *pci_vpb_config_read[] = {
83 &pci_vpb_config_readb,
84 &pci_vpb_config_readw,
85 &pci_vpb_config_readl,
86};
87
pbrookd2b59312006-09-24 00:16:34 +000088static int pci_vpb_map_irq(PCIDevice *d, int irq_num)
89{
90 return irq_num;
91}
92
pbrookd537cf62007-04-07 18:14:41 +000093static void pci_vpb_set_irq(qemu_irq *pic, int irq_num, int level)
pbrook502a5392006-05-13 16:11:23 +000094{
Paul Brook97aff482009-05-14 22:35:07 +010095 qemu_set_irq(pic[irq_num], level);
pbrook502a5392006-05-13 16:11:23 +000096}
97
Paul Brook0027b062009-05-14 22:35:08 +010098static void pci_vpb_map(SysBusDevice *dev, target_phys_addr_t base)
pbrook502a5392006-05-13 16:11:23 +000099{
Paul Brook0027b062009-05-14 22:35:08 +0100100 PCIVPBState *s = (PCIVPBState *)dev;
pbrook502a5392006-05-13 16:11:23 +0000101 /* Selfconfig area. */
Paul Brook0027b062009-05-14 22:35:08 +0100102 cpu_register_physical_memory(base + 0x01000000, 0x1000000, s->mem_config);
pbrook502a5392006-05-13 16:11:23 +0000103 /* Normal config area. */
Paul Brook0027b062009-05-14 22:35:08 +0100104 cpu_register_physical_memory(base + 0x02000000, 0x1000000, s->mem_config);
pbrook502a5392006-05-13 16:11:23 +0000105
Paul Brook0027b062009-05-14 22:35:08 +0100106 if (s->realview) {
pbrooke69954b2006-09-23 17:40:58 +0000107 /* IO memory area. */
108 isa_mmio_init(base + 0x03000000, 0x00100000);
109 }
Paul Brook0027b062009-05-14 22:35:08 +0100110}
pbrooke69954b2006-09-23 17:40:58 +0000111
Paul Brook0027b062009-05-14 22:35:08 +0100112static void pci_vpb_init(SysBusDevice *dev)
113{
114 PCIVPBState *s = FROM_SYSBUS(PCIVPBState, dev);
115 PCIBus *bus;
116 int i;
117
118 for (i = 0; i < 4; i++) {
119 sysbus_init_irq(dev, &s->irq[i]);
120 }
Paul Brook02e2da42009-05-23 00:05:19 +0100121 bus = pci_register_bus(&dev->qdev, "pci",
122 pci_vpb_set_irq, pci_vpb_map_irq, s->irq,
Paul Brook0027b062009-05-14 22:35:08 +0100123 11 << 3, 4);
Paul Brook0027b062009-05-14 22:35:08 +0100124
125 /* ??? Register memory space. */
126
127 s->mem_config = cpu_register_io_memory(0, pci_vpb_config_read,
128 pci_vpb_config_write, bus);
129 sysbus_init_mmio_cb(dev, 0x04000000, pci_vpb_map);
130
131 pci_create_simple(bus, -1, "versatile_pci_host");
132}
133
134static void pci_realview_init(SysBusDevice *dev)
135{
136 PCIVPBState *s = FROM_SYSBUS(PCIVPBState, dev);
137 s->realview = 1;
138 pci_vpb_init(dev);
139}
140
141static void versatile_pci_host_init(PCIDevice *d)
142{
aliguorideb54392009-01-26 15:37:35 +0000143 pci_config_set_vendor_id(d->config, PCI_VENDOR_ID_XILINX);
pbrooke69954b2006-09-23 17:40:58 +0000144 /* Both boards have the same device ID. Oh well. */
aliguoria770dc72009-03-13 15:02:23 +0000145 pci_config_set_device_id(d->config, PCI_DEVICE_ID_XILINX_XC2VP30);
pbrook502a5392006-05-13 16:11:23 +0000146 d->config[0x04] = 0x00;
147 d->config[0x05] = 0x00;
148 d->config[0x06] = 0x20;
149 d->config[0x07] = 0x02;
150 d->config[0x08] = 0x00; // revision
151 d->config[0x09] = 0x00; // programming i/f
blueswir1173a5432009-02-01 19:26:20 +0000152 pci_config_set_class(d->config, PCI_CLASS_PROCESSOR_CO);
pbrook502a5392006-05-13 16:11:23 +0000153 d->config[0x0D] = 0x10; // latency_timer
pbrook502a5392006-05-13 16:11:23 +0000154}
Paul Brook0027b062009-05-14 22:35:08 +0100155
156static void versatile_pci_register_devices(void)
157{
158 sysbus_register_dev("versatile_pci", sizeof(PCIVPBState), pci_vpb_init);
159 sysbus_register_dev("realview_pci", sizeof(PCIVPBState),
160 pci_realview_init);
161 pci_qdev_register("versatile_pci_host", sizeof(PCIDevice),
162 versatile_pci_host_init);
163}
164
165device_init(versatile_pci_register_devices)