blob: e870d39f5f9cb52ec8045cce2a7b6ebd408fb94a [file] [log] [blame]
Damien George784e0232017-01-24 16:56:03 +11001/*
2 * This file is part of the MicroPython project, http://micropython.org/
3 *
4 * The MIT License (MIT)
5 *
Damien George4e487002018-03-02 16:01:18 +11006 * Copyright (c) 2016-2018 Damien P. George
Damien George784e0232017-01-24 16:56:03 +11007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a copy
9 * of this software and associated documentation files (the "Software"), to deal
10 * in the Software without restriction, including without limitation the rights
11 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12 * copies of the Software, and to permit persons to whom the Software is
13 * furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice shall be included in
16 * all copies or substantial portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
21 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24 * THE SOFTWARE.
25 */
26
27#include <stdio.h>
28#include <string.h>
29
30#include "py/mperrno.h"
31#include "py/mphal.h"
Damien George784e0232017-01-24 16:56:03 +110032#include "drivers/memory/spiflash.h"
33
Damien George4e487002018-03-02 16:01:18 +110034#define QSPI_QE_MASK (0x02)
35#define USE_WR_DELAY (1)
36
37#define CMD_WRSR (0x01)
38#define CMD_WRITE (0x02)
39#define CMD_READ (0x03)
40#define CMD_RDSR (0x05)
41#define CMD_WREN (0x06)
42#define CMD_SEC_ERASE (0x20)
43#define CMD_RDCR (0x35)
44#define CMD_RD_DEVID (0x9f)
45#define CMD_CHIP_ERASE (0xc7)
46#define CMD_C4READ (0xeb)
47
Andrew Leech30501d32020-01-28 14:59:05 +110048// 32 bit addressing commands
49#define CMD_WRITE_32 (0x12)
50#define CMD_READ_32 (0x13)
51#define CMD_SEC_ERASE_32 (0x21)
52#define CMD_C4READ_32 (0xec)
53
Damien George784e0232017-01-24 16:56:03 +110054#define WAIT_SR_TIMEOUT (1000000)
55
56#define PAGE_SIZE (256) // maximum bytes we can write in one SPI transfer
Damien George86fe73b2018-06-07 14:09:10 +100057#define SECTOR_SIZE MP_SPIFLASH_ERASE_BLOCK_SIZE
Damien George784e0232017-01-24 16:56:03 +110058
59STATIC void mp_spiflash_acquire_bus(mp_spiflash_t *self) {
Damien George4e487002018-03-02 16:01:18 +110060 const mp_spiflash_config_t *c = self->config;
61 if (c->bus_kind == MP_SPIFLASH_BUS_QSPI) {
62 c->bus.u_qspi.proto->ioctl(c->bus.u_qspi.data, MP_QSPI_IOCTL_BUS_ACQUIRE);
63 }
Damien George784e0232017-01-24 16:56:03 +110064}
65
66STATIC void mp_spiflash_release_bus(mp_spiflash_t *self) {
Damien George4e487002018-03-02 16:01:18 +110067 const mp_spiflash_config_t *c = self->config;
68 if (c->bus_kind == MP_SPIFLASH_BUS_QSPI) {
69 c->bus.u_qspi.proto->ioctl(c->bus.u_qspi.data, MP_QSPI_IOCTL_BUS_RELEASE);
70 }
Damien George784e0232017-01-24 16:56:03 +110071}
72
Damien George4e487002018-03-02 16:01:18 +110073STATIC void mp_spiflash_write_cmd_data(mp_spiflash_t *self, uint8_t cmd, size_t len, uint32_t data) {
74 const mp_spiflash_config_t *c = self->config;
75 if (c->bus_kind == MP_SPIFLASH_BUS_SPI) {
76 // Note: len/data are unused for standard SPI
77 mp_hal_pin_write(c->bus.u_spi.cs, 0);
78 c->bus.u_spi.proto->transfer(c->bus.u_spi.data, 1, &cmd, NULL);
79 mp_hal_pin_write(c->bus.u_spi.cs, 1);
80 } else {
81 c->bus.u_qspi.proto->write_cmd_data(c->bus.u_qspi.data, cmd, len, data);
82 }
83}
84
Andrew Leech30501d32020-01-28 14:59:05 +110085STATIC void mp_spiflash_transfer_cmd_addr_data(mp_spiflash_t *self, uint8_t cmd, uint32_t addr, size_t len, const uint8_t *src, uint8_t *dest) {
Damien George4e487002018-03-02 16:01:18 +110086 const mp_spiflash_config_t *c = self->config;
87 if (c->bus_kind == MP_SPIFLASH_BUS_SPI) {
Andrew Leech30501d32020-01-28 14:59:05 +110088 uint8_t buf[5] = {cmd, 0};
89 uint8_t buff_len = 1 + mp_spi_set_addr_buff(&buf[1], addr);
Damien George4e487002018-03-02 16:01:18 +110090 mp_hal_pin_write(c->bus.u_spi.cs, 0);
Andrew Leech30501d32020-01-28 14:59:05 +110091 c->bus.u_spi.proto->transfer(c->bus.u_spi.data, buff_len, buf, NULL);
92 if (len && (src != NULL)) {
Damien George4e487002018-03-02 16:01:18 +110093 c->bus.u_spi.proto->transfer(c->bus.u_spi.data, len, src, NULL);
Andrew Leech30501d32020-01-28 14:59:05 +110094 } else if (len && (dest != NULL)) {
95 c->bus.u_spi.proto->transfer(c->bus.u_spi.data, len, dest, dest);
Damien George4e487002018-03-02 16:01:18 +110096 }
Andrew Leech30501d32020-01-28 14:59:05 +110097
Damien George4e487002018-03-02 16:01:18 +110098 mp_hal_pin_write(c->bus.u_spi.cs, 1);
99 } else {
Andrew Leech30501d32020-01-28 14:59:05 +1100100 if (dest != NULL) {
101 c->bus.u_qspi.proto->read_cmd_qaddr_qdata(c->bus.u_qspi.data, cmd, addr, len, dest);
102 } else {
103 c->bus.u_qspi.proto->write_cmd_addr_data(c->bus.u_qspi.data, cmd, addr, len, src);
104 }
Damien George4e487002018-03-02 16:01:18 +1100105 }
106}
107
108STATIC uint32_t mp_spiflash_read_cmd(mp_spiflash_t *self, uint8_t cmd, size_t len) {
109 const mp_spiflash_config_t *c = self->config;
110 if (c->bus_kind == MP_SPIFLASH_BUS_SPI) {
111 uint32_t buf;
112 mp_hal_pin_write(c->bus.u_spi.cs, 0);
113 c->bus.u_spi.proto->transfer(c->bus.u_spi.data, 1, &cmd, NULL);
114 c->bus.u_spi.proto->transfer(c->bus.u_spi.data, len, (void*)&buf, (void*)&buf);
115 mp_hal_pin_write(c->bus.u_spi.cs, 1);
116 return buf;
117 } else {
118 return c->bus.u_qspi.proto->read_cmd(c->bus.u_qspi.data, cmd, len);
119 }
120}
121
122STATIC void mp_spiflash_read_data(mp_spiflash_t *self, uint32_t addr, size_t len, uint8_t *dest) {
123 const mp_spiflash_config_t *c = self->config;
Andrew Leech30501d32020-01-28 14:59:05 +1100124 uint8_t cmd;
Damien George4e487002018-03-02 16:01:18 +1100125 if (c->bus_kind == MP_SPIFLASH_BUS_SPI) {
Andrew Leech30501d32020-01-28 14:59:05 +1100126 cmd = MP_SPI_ADDR_IS_32B(addr) ? CMD_READ_32 : CMD_READ;
Damien George4e487002018-03-02 16:01:18 +1100127 } else {
Andrew Leech30501d32020-01-28 14:59:05 +1100128 cmd = MP_SPI_ADDR_IS_32B(addr) ? CMD_C4READ_32 : CMD_C4READ;
Damien George4e487002018-03-02 16:01:18 +1100129 }
Andrew Leech30501d32020-01-28 14:59:05 +1100130 mp_spiflash_transfer_cmd_addr_data(self, cmd, addr, len, NULL, dest);
Damien George4e487002018-03-02 16:01:18 +1100131}
132
133STATIC void mp_spiflash_write_cmd(mp_spiflash_t *self, uint8_t cmd) {
134 mp_spiflash_write_cmd_data(self, cmd, 0, 0);
135}
136
Damien George784e0232017-01-24 16:56:03 +1100137STATIC int mp_spiflash_wait_sr(mp_spiflash_t *self, uint8_t mask, uint8_t val, uint32_t timeout) {
Damien George4e487002018-03-02 16:01:18 +1100138 uint8_t sr;
Andrew Leech2ed2ec12019-01-29 15:20:01 +1100139 do {
Damien George4e487002018-03-02 16:01:18 +1100140 sr = mp_spiflash_read_cmd(self, CMD_RDSR, 1);
141 if ((sr & mask) == val) {
Andrew Leech2ed2ec12019-01-29 15:20:01 +1100142 return 0; // success
Damien George784e0232017-01-24 16:56:03 +1100143 }
Andrew Leech2ed2ec12019-01-29 15:20:01 +1100144 } while (timeout--);
145
146 return -MP_ETIMEDOUT;
Damien George784e0232017-01-24 16:56:03 +1100147}
148
149STATIC int mp_spiflash_wait_wel1(mp_spiflash_t *self) {
150 return mp_spiflash_wait_sr(self, 2, 2, WAIT_SR_TIMEOUT);
151}
152
153STATIC int mp_spiflash_wait_wip0(mp_spiflash_t *self) {
154 return mp_spiflash_wait_sr(self, 1, 0, WAIT_SR_TIMEOUT);
155}
156
Damien George8cde5fa2019-07-03 01:03:25 +1000157static inline void mp_spiflash_deepsleep_internal(mp_spiflash_t *self, int value) {
158 mp_spiflash_write_cmd(self, value ? 0xb9 : 0xab); // sleep/wake
159}
160
Damien George4e487002018-03-02 16:01:18 +1100161void mp_spiflash_init(mp_spiflash_t *self) {
162 self->flags = 0;
163
164 if (self->config->bus_kind == MP_SPIFLASH_BUS_SPI) {
165 mp_hal_pin_write(self->config->bus.u_spi.cs, 1);
166 mp_hal_pin_output(self->config->bus.u_spi.cs);
Damien Georgea739b352018-03-09 17:32:28 +1100167 self->config->bus.u_spi.proto->ioctl(self->config->bus.u_spi.data, MP_SPI_IOCTL_INIT);
Damien George4e487002018-03-02 16:01:18 +1100168 } else {
169 self->config->bus.u_qspi.proto->ioctl(self->config->bus.u_qspi.data, MP_QSPI_IOCTL_INIT);
170 }
171
172 mp_spiflash_acquire_bus(self);
173
Damien George8cde5fa2019-07-03 01:03:25 +1000174 // Ensure SPI flash is out of sleep mode
175 mp_spiflash_deepsleep_internal(self, 0);
176
Damien George4e487002018-03-02 16:01:18 +1100177 #if defined(CHECK_DEVID)
178 // Validate device id
179 uint32_t devid = mp_spiflash_read_cmd(self, CMD_RD_DEVID, 3);
180 if (devid != CHECK_DEVID) {
181 return 0;
182 }
183 #endif
184
185 if (self->config->bus_kind == MP_SPIFLASH_BUS_QSPI) {
186 // Set QE bit
187 uint32_t data = (mp_spiflash_read_cmd(self, CMD_RDSR, 1) & 0xff)
188 | (mp_spiflash_read_cmd(self, CMD_RDCR, 1) & 0xff) << 8;
Damien Georgecc34b082018-03-11 11:25:38 +1100189 if (!(data & (QSPI_QE_MASK << 8))) {
190 data |= QSPI_QE_MASK << 8;
Damien George4e487002018-03-02 16:01:18 +1100191 mp_spiflash_write_cmd(self, CMD_WREN);
192 mp_spiflash_write_cmd_data(self, CMD_WRSR, 2, data);
193 mp_spiflash_wait_wip0(self);
194 }
195 }
196
197 mp_spiflash_release_bus(self);
Damien George784e0232017-01-24 16:56:03 +1100198}
199
Damien George8cde5fa2019-07-03 01:03:25 +1000200void mp_spiflash_deepsleep(mp_spiflash_t *self, int value) {
201 if (value) {
202 mp_spiflash_acquire_bus(self);
203 }
204 mp_spiflash_deepsleep_internal(self, value);
205 if (!value) {
206 mp_spiflash_release_bus(self);
207 }
208}
209
Damien Georgeb78ca322018-06-07 15:39:46 +1000210STATIC int mp_spiflash_erase_block_internal(mp_spiflash_t *self, uint32_t addr) {
Damien George784e0232017-01-24 16:56:03 +1100211 // enable writes
212 mp_spiflash_write_cmd(self, CMD_WREN);
213
214 // wait WEL=1
215 int ret = mp_spiflash_wait_wel1(self);
216 if (ret != 0) {
217 return ret;
218 }
219
220 // erase the sector
Andrew Leech30501d32020-01-28 14:59:05 +1100221 uint8_t cmd = MP_SPI_ADDR_IS_32B(addr) ? CMD_SEC_ERASE_32 : CMD_SEC_ERASE;
222 mp_spiflash_transfer_cmd_addr_data(self, cmd, addr, 0, NULL, NULL);
Damien George784e0232017-01-24 16:56:03 +1100223
224 // wait WIP=0
225 return mp_spiflash_wait_wip0(self);
226}
227
Damien Georgeb78ca322018-06-07 15:39:46 +1000228STATIC int mp_spiflash_write_page(mp_spiflash_t *self, uint32_t addr, size_t len, const uint8_t *src) {
Damien George784e0232017-01-24 16:56:03 +1100229 // enable writes
230 mp_spiflash_write_cmd(self, CMD_WREN);
231
232 // wait WEL=1
233 int ret = mp_spiflash_wait_wel1(self);
234 if (ret != 0) {
235 return ret;
236 }
237
238 // write the page
Andrew Leech30501d32020-01-28 14:59:05 +1100239 uint8_t cmd = MP_SPI_ADDR_IS_32B(addr) ? CMD_WRITE_32 : CMD_WRITE;
240 mp_spiflash_transfer_cmd_addr_data(self, cmd, addr, len, src, NULL);
Damien George784e0232017-01-24 16:56:03 +1100241
242 // wait WIP=0
243 return mp_spiflash_wait_wip0(self);
244}
245
Damien Georgecc5a9402018-06-07 15:36:27 +1000246/******************************************************************************/
Damien Georgeb78ca322018-06-07 15:39:46 +1000247// Interface functions that go direct to the SPI flash device
248
249int mp_spiflash_erase_block(mp_spiflash_t *self, uint32_t addr) {
250 mp_spiflash_acquire_bus(self);
251 int ret = mp_spiflash_erase_block_internal(self, addr);
252 mp_spiflash_release_bus(self);
253 return ret;
254}
255
256void mp_spiflash_read(mp_spiflash_t *self, uint32_t addr, size_t len, uint8_t *dest) {
257 if (len == 0) {
258 return;
259 }
260 mp_spiflash_acquire_bus(self);
261 mp_spiflash_read_data(self, addr, len, dest);
262 mp_spiflash_release_bus(self);
263}
264
265int mp_spiflash_write(mp_spiflash_t *self, uint32_t addr, size_t len, const uint8_t *src) {
266 mp_spiflash_acquire_bus(self);
267 int ret = 0;
268 uint32_t offset = addr & (PAGE_SIZE - 1);
269 while (len) {
270 size_t rest = PAGE_SIZE - offset;
271 if (rest > len) {
272 rest = len;
273 }
274 ret = mp_spiflash_write_page(self, addr, rest, src);
275 if (ret != 0) {
276 break;
277 }
278 len -= rest;
279 addr += rest;
280 src += rest;
281 offset = 0;
282 }
283 mp_spiflash_release_bus(self);
284 return ret;
285}
286
287/******************************************************************************/
Damien Georgecc5a9402018-06-07 15:36:27 +1000288// Interface functions that use the cache
289
290void mp_spiflash_cached_read(mp_spiflash_t *self, uint32_t addr, size_t len, uint8_t *dest) {
Damien George4e487002018-03-02 16:01:18 +1100291 if (len == 0) {
292 return;
293 }
Damien George784e0232017-01-24 16:56:03 +1100294 mp_spiflash_acquire_bus(self);
Damien George86fe73b2018-06-07 14:09:10 +1000295 mp_spiflash_cache_t *cache = self->config->cache;
296 if (cache->user == self && cache->block != 0xffffffff) {
Damien George4e487002018-03-02 16:01:18 +1100297 uint32_t bis = addr / SECTOR_SIZE;
Damien Georgebdc875e2018-03-13 14:13:30 +1100298 uint32_t bie = (addr + len - 1) / SECTOR_SIZE;
Damien George86fe73b2018-06-07 14:09:10 +1000299 if (bis <= cache->block && cache->block <= bie) {
Damien Georgebdc875e2018-03-13 14:13:30 +1100300 // Read straddles current buffer
301 size_t rest = 0;
Damien George86fe73b2018-06-07 14:09:10 +1000302 if (bis < cache->block) {
Damien Georgebdc875e2018-03-13 14:13:30 +1100303 // Read direct from flash for first part
Damien George86fe73b2018-06-07 14:09:10 +1000304 rest = cache->block * SECTOR_SIZE - addr;
Damien Georgebdc875e2018-03-13 14:13:30 +1100305 mp_spiflash_read_data(self, addr, rest, dest);
Damien George4e487002018-03-02 16:01:18 +1100306 len -= rest;
Damien George4e487002018-03-02 16:01:18 +1100307 dest += rest;
308 addr += rest;
309 }
Damien Georgebdc875e2018-03-13 14:13:30 +1100310 uint32_t offset = addr & (SECTOR_SIZE - 1);
Damien George4e487002018-03-02 16:01:18 +1100311 rest = SECTOR_SIZE - offset;
312 if (rest > len) {
313 rest = len;
314 }
Damien George86fe73b2018-06-07 14:09:10 +1000315 memcpy(dest, &cache->buf[offset], rest);
Damien George4e487002018-03-02 16:01:18 +1100316 len -= rest;
Damien Georgebdc875e2018-03-13 14:13:30 +1100317 if (len == 0) {
Damien George4e487002018-03-02 16:01:18 +1100318 mp_spiflash_release_bus(self);
319 return;
320 }
Damien Georgebdc875e2018-03-13 14:13:30 +1100321 dest += rest;
322 addr += rest;
Damien George4e487002018-03-02 16:01:18 +1100323 }
Damien George4e487002018-03-02 16:01:18 +1100324 }
325 // Read rest direct from flash
326 mp_spiflash_read_data(self, addr, len, dest);
Damien George784e0232017-01-24 16:56:03 +1100327 mp_spiflash_release_bus(self);
328}
329
Damien Georgecc5a9402018-06-07 15:36:27 +1000330STATIC void mp_spiflash_cache_flush_internal(mp_spiflash_t *self) {
Damien George4e487002018-03-02 16:01:18 +1100331 #if USE_WR_DELAY
332 if (!(self->flags & 1)) {
333 return;
334 }
Damien George784e0232017-01-24 16:56:03 +1100335
Damien George4e487002018-03-02 16:01:18 +1100336 self->flags &= ~1;
337
Damien George86fe73b2018-06-07 14:09:10 +1000338 mp_spiflash_cache_t *cache = self->config->cache;
339
Damien George4e487002018-03-02 16:01:18 +1100340 // Erase sector
Damien Georgeb78ca322018-06-07 15:39:46 +1000341 int ret = mp_spiflash_erase_block_internal(self, cache->block * SECTOR_SIZE);
Damien George4e487002018-03-02 16:01:18 +1100342 if (ret != 0) {
343 return;
344 }
345
346 // Write
347 for (int i = 0; i < 16; i += 1) {
Damien Georgeb78ca322018-06-07 15:39:46 +1000348 uint32_t addr = cache->block * SECTOR_SIZE + i * PAGE_SIZE;
349 int ret = mp_spiflash_write_page(self, addr, PAGE_SIZE, cache->buf + i * PAGE_SIZE);
Damien George4e487002018-03-02 16:01:18 +1100350 if (ret != 0) {
351 return;
352 }
353 }
354 #endif
355}
356
Damien Georgecc5a9402018-06-07 15:36:27 +1000357void mp_spiflash_cache_flush(mp_spiflash_t *self) {
Damien George4e487002018-03-02 16:01:18 +1100358 mp_spiflash_acquire_bus(self);
Damien Georgecc5a9402018-06-07 15:36:27 +1000359 mp_spiflash_cache_flush_internal(self);
Damien George4e487002018-03-02 16:01:18 +1100360 mp_spiflash_release_bus(self);
361}
362
Damien Georgecc5a9402018-06-07 15:36:27 +1000363STATIC int mp_spiflash_cached_write_part(mp_spiflash_t *self, uint32_t addr, size_t len, const uint8_t *src) {
Damien George4e487002018-03-02 16:01:18 +1100364 // Align to 4096 sector
Damien George784e0232017-01-24 16:56:03 +1100365 uint32_t offset = addr & 0xfff;
Damien George4e487002018-03-02 16:01:18 +1100366 uint32_t sec = addr >> 12;
367 addr = sec << 12;
Damien George784e0232017-01-24 16:56:03 +1100368
Damien George4e487002018-03-02 16:01:18 +1100369 // Restriction for now, so we don't need to erase multiple pages
Damien George86fe73b2018-06-07 14:09:10 +1000370 if (offset + len > SECTOR_SIZE) {
Damien Georgecc5a9402018-06-07 15:36:27 +1000371 printf("mp_spiflash_cached_write_part: len is too large\n");
Damien George784e0232017-01-24 16:56:03 +1100372 return -MP_EIO;
373 }
374
Damien George86fe73b2018-06-07 14:09:10 +1000375 mp_spiflash_cache_t *cache = self->config->cache;
376
Damien George4e487002018-03-02 16:01:18 +1100377 // Acquire the sector buffer
Damien George86fe73b2018-06-07 14:09:10 +1000378 if (cache->user != self) {
379 if (cache->user != NULL) {
Damien Georgecc5a9402018-06-07 15:36:27 +1000380 mp_spiflash_cache_flush(cache->user);
Damien George4e487002018-03-02 16:01:18 +1100381 }
Damien George86fe73b2018-06-07 14:09:10 +1000382 cache->user = self;
383 cache->block = 0xffffffff;
Damien George784e0232017-01-24 16:56:03 +1100384 }
385
Damien George86fe73b2018-06-07 14:09:10 +1000386 if (cache->block != sec) {
Damien George4e487002018-03-02 16:01:18 +1100387 // Read sector
388 #if USE_WR_DELAY
Damien George86fe73b2018-06-07 14:09:10 +1000389 if (cache->block != 0xffffffff) {
Damien Georgecc5a9402018-06-07 15:36:27 +1000390 mp_spiflash_cache_flush_internal(self);
Damien George4e487002018-03-02 16:01:18 +1100391 }
392 #endif
Damien George86fe73b2018-06-07 14:09:10 +1000393 mp_spiflash_read_data(self, addr, SECTOR_SIZE, cache->buf);
Damien George4e487002018-03-02 16:01:18 +1100394 }
Damien George784e0232017-01-24 16:56:03 +1100395
Damien George4e487002018-03-02 16:01:18 +1100396 #if USE_WR_DELAY
397
Damien George86fe73b2018-06-07 14:09:10 +1000398 cache->block = sec;
Damien George4e487002018-03-02 16:01:18 +1100399 // Just copy to buffer
Damien George86fe73b2018-06-07 14:09:10 +1000400 memcpy(cache->buf + offset, src, len);
Damien George4e487002018-03-02 16:01:18 +1100401 // And mark dirty
402 self->flags |= 1;
403
404 #else
405
406 uint32_t dirty = 0;
407 for (size_t i = 0; i < len; ++i) {
Damien George86fe73b2018-06-07 14:09:10 +1000408 if (cache->buf[offset + i] != src[i]) {
409 if (cache->buf[offset + i] != 0xff) {
Damien George4e487002018-03-02 16:01:18 +1100410 // Erase sector
Damien Georgeb78ca322018-06-07 15:39:46 +1000411 int ret = mp_spiflash_erase_block_internal(self, addr);
Damien George4e487002018-03-02 16:01:18 +1100412 if (ret != 0) {
413 return ret;
414 }
415 dirty = 0xffff;
416 break;
417 } else {
418 dirty |= (1 << ((offset + i) >> 8));
419 }
Damien George784e0232017-01-24 16:56:03 +1100420 }
421 }
422
Damien George86fe73b2018-06-07 14:09:10 +1000423 cache->block = sec;
Damien George4e487002018-03-02 16:01:18 +1100424 // Copy new block into buffer
Damien George86fe73b2018-06-07 14:09:10 +1000425 memcpy(cache->buf + offset, src, len);
Damien George4e487002018-03-02 16:01:18 +1100426
427 // Write sector in pages of 256 bytes
428 for (size_t i = 0; i < 16; ++i) {
429 if (dirty & (1 << i)) {
Damien Georgeb78ca322018-06-07 15:39:46 +1000430 int ret = mp_spiflash_write_page(self, addr + i * PAGE_SIZE, PAGE_SIZE, cache->buf + i * PAGE_SIZE);
Damien George4e487002018-03-02 16:01:18 +1100431 if (ret != 0) {
432 return ret;
433 }
434 }
435 }
436
437 #endif
438
Damien George784e0232017-01-24 16:56:03 +1100439 return 0; // success
440}
Damien George4e487002018-03-02 16:01:18 +1100441
Damien Georgecc5a9402018-06-07 15:36:27 +1000442int mp_spiflash_cached_write(mp_spiflash_t *self, uint32_t addr, size_t len, const uint8_t *src) {
Damien George4e487002018-03-02 16:01:18 +1100443 uint32_t bis = addr / SECTOR_SIZE;
444 uint32_t bie = (addr + len - 1) / SECTOR_SIZE;
445
446 mp_spiflash_acquire_bus(self);
Damien Georgebdc875e2018-03-13 14:13:30 +1100447
Damien George86fe73b2018-06-07 14:09:10 +1000448 mp_spiflash_cache_t *cache = self->config->cache;
449 if (cache->user == self && bis <= cache->block && bie >= cache->block) {
Damien Georgebdc875e2018-03-13 14:13:30 +1100450 // Write straddles current buffer
451 uint32_t pre;
452 uint32_t offset;
Damien George86fe73b2018-06-07 14:09:10 +1000453 if (cache->block * SECTOR_SIZE >= addr) {
454 pre = cache->block * SECTOR_SIZE - addr;
Damien George4e487002018-03-02 16:01:18 +1100455 offset = 0;
456 } else {
457 pre = 0;
Damien George86fe73b2018-06-07 14:09:10 +1000458 offset = addr - cache->block * SECTOR_SIZE;
Damien George4e487002018-03-02 16:01:18 +1100459 }
Damien Georgebdc875e2018-03-13 14:13:30 +1100460
461 // Write buffered part first
462 uint32_t len_in_buf = len - pre;
463 len = 0;
464 if (len_in_buf > SECTOR_SIZE - offset) {
465 len = len_in_buf - (SECTOR_SIZE - offset);
466 len_in_buf = SECTOR_SIZE - offset;
Damien George4e487002018-03-02 16:01:18 +1100467 }
Damien George86fe73b2018-06-07 14:09:10 +1000468 memcpy(&cache->buf[offset], &src[pre], len_in_buf);
Damien George4e487002018-03-02 16:01:18 +1100469 self->flags |= 1; // Mark dirty
Damien Georgebdc875e2018-03-13 14:13:30 +1100470
471 // Write part before buffer sector
Damien George4e487002018-03-02 16:01:18 +1100472 while (pre) {
473 int rest = pre & (SECTOR_SIZE - 1);
474 if (rest == 0) {
475 rest = SECTOR_SIZE;
476 }
Damien Georgecc5a9402018-06-07 15:36:27 +1000477 int ret = mp_spiflash_cached_write_part(self, addr, rest, src);
Damien Georgebdc875e2018-03-13 14:13:30 +1100478 if (ret != 0) {
479 mp_spiflash_release_bus(self);
480 return ret;
481 }
482 src += rest;
Damien George4e487002018-03-02 16:01:18 +1100483 addr += rest;
484 pre -= rest;
485 }
Damien Georgebdc875e2018-03-13 14:13:30 +1100486 src += len_in_buf;
487 addr += len_in_buf;
488
489 // Fall through to write remaining part
Damien George4e487002018-03-02 16:01:18 +1100490 }
Damien Georgebdc875e2018-03-13 14:13:30 +1100491
492 uint32_t offset = addr & (SECTOR_SIZE - 1);
493 while (len) {
494 int rest = SECTOR_SIZE - offset;
495 if (rest > len) {
496 rest = len;
497 }
Damien Georgecc5a9402018-06-07 15:36:27 +1000498 int ret = mp_spiflash_cached_write_part(self, addr, rest, src);
Damien Georgebdc875e2018-03-13 14:13:30 +1100499 if (ret != 0) {
500 mp_spiflash_release_bus(self);
501 return ret;
502 }
503 len -= rest;
504 addr += rest;
505 src += rest;
506 offset = 0;
507 }
508
Damien George4e487002018-03-02 16:01:18 +1100509 mp_spiflash_release_bus(self);
510 return 0;
511}