blob: b51043e651b5dc3b3b5b8ca222e0e67b99f1de95 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070041/**
42 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
43 * @intel_dp: DP struct
44 *
45 * If a CPU or PCH DP output is attached to an eDP panel, this function
46 * will return true, and false otherwise.
47 */
48static bool is_edp(struct intel_dp *intel_dp)
49{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020050 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
51
52 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070053}
54
55/**
56 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
57 * @intel_dp: DP struct
58 *
59 * Returns true if the given DP struct corresponds to a PCH DP port attached
60 * to an eDP panel, false otherwise. Helpful for determining whether we
61 * may need FDI resources for a given DP output or not.
62 */
63static bool is_pch_edp(struct intel_dp *intel_dp)
64{
65 return intel_dp->is_pch_edp;
66}
67
Adam Jackson1c958222011-10-14 17:22:25 -040068/**
69 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
70 * @intel_dp: DP struct
71 *
72 * Returns true if the given DP struct corresponds to a CPU eDP port.
73 */
74static bool is_cpu_edp(struct intel_dp *intel_dp)
75{
76 return is_edp(intel_dp) && !is_pch_edp(intel_dp);
77}
78
Paulo Zanoni30add222012-10-26 19:05:45 -020079static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Chris Wilsonea5b2132010-08-04 13:50:23 +010080{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020081 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
82
83 return intel_dig_port->base.base.dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +010084}
Keith Packarda4fc5ed2009-04-07 16:16:42 -070085
Chris Wilsondf0e9242010-09-09 16:20:55 +010086static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
87{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020088 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010089}
90
Jesse Barnes814948a2010-10-07 16:01:09 -070091/**
92 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
93 * @encoder: DRM encoder
94 *
95 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
96 * by intel_display.c.
97 */
98bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
99{
100 struct intel_dp *intel_dp;
101
102 if (!encoder)
103 return false;
104
105 intel_dp = enc_to_intel_dp(encoder);
106
107 return is_pch_edp(intel_dp);
108}
109
Chris Wilsonea5b2132010-08-04 13:50:23 +0100110static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700111
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800112void
Akshay Joshi0206e352011-08-16 15:34:10 -0400113intel_edp_link_config(struct intel_encoder *intel_encoder,
Chris Wilsonea5b2132010-08-04 13:50:23 +0100114 int *lane_num, int *link_bw)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800115{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200116 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800117
Chris Wilsonea5b2132010-08-04 13:50:23 +0100118 *lane_num = intel_dp->lane_count;
Daniel Vetter3b5c6622012-10-18 10:15:31 +0200119 *link_bw = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800120}
121
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200122int
123intel_edp_target_clock(struct intel_encoder *intel_encoder,
124 struct drm_display_mode *mode)
125{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200126 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Jani Nikuladd06f902012-10-19 14:51:50 +0300127 struct intel_connector *intel_connector = intel_dp->attached_connector;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200128
Jani Nikuladd06f902012-10-19 14:51:50 +0300129 if (intel_connector->panel.fixed_mode)
130 return intel_connector->panel.fixed_mode->clock;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200131 else
132 return mode->clock;
133}
134
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100136intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700137{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700138 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700139
140 switch (max_link_bw) {
141 case DP_LINK_BW_1_62:
142 case DP_LINK_BW_2_7:
143 break;
144 default:
145 max_link_bw = DP_LINK_BW_1_62;
146 break;
147 }
148 return max_link_bw;
149}
150
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400151/*
152 * The units on the numbers in the next two are... bizarre. Examples will
153 * make it clearer; this one parallels an example in the eDP spec.
154 *
155 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
156 *
157 * 270000 * 1 * 8 / 10 == 216000
158 *
159 * The actual data capacity of that configuration is 2.16Gbit/s, so the
160 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
161 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
162 * 119000. At 18bpp that's 2142000 kilobits per second.
163 *
164 * Thus the strange-looking division by 10 in intel_dp_link_required, to
165 * get the result in decakilobits instead of kilobits.
166 */
167
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700168static int
Keith Packardc8982612012-01-25 08:16:25 -0800169intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700170{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400171 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700172}
173
174static int
Dave Airliefe27d532010-06-30 11:46:17 +1000175intel_dp_max_data_rate(int max_link_clock, int max_lanes)
176{
177 return (max_link_clock * max_lanes * 8) / 10;
178}
179
Daniel Vetterc4867932012-04-10 10:42:36 +0200180static bool
181intel_dp_adjust_dithering(struct intel_dp *intel_dp,
182 struct drm_display_mode *mode,
Daniel Vettercb1793c2012-06-04 18:39:21 +0200183 bool adjust_mode)
Daniel Vetterc4867932012-04-10 10:42:36 +0200184{
Paulo Zanoni9fa5f652012-11-29 11:31:29 -0200185 int max_link_clock =
186 drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Daniel Vetter397fe152012-10-22 22:56:43 +0200187 int max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
Daniel Vetterc4867932012-04-10 10:42:36 +0200188 int max_rate, mode_rate;
189
190 mode_rate = intel_dp_link_required(mode->clock, 24);
191 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
192
193 if (mode_rate > max_rate) {
194 mode_rate = intel_dp_link_required(mode->clock, 18);
195 if (mode_rate > max_rate)
196 return false;
197
Daniel Vettercb1793c2012-06-04 18:39:21 +0200198 if (adjust_mode)
199 mode->private_flags
Daniel Vetterc4867932012-04-10 10:42:36 +0200200 |= INTEL_MODE_DP_FORCE_6BPC;
201
202 return true;
203 }
204
205 return true;
206}
207
Dave Airliefe27d532010-06-30 11:46:17 +1000208static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700209intel_dp_mode_valid(struct drm_connector *connector,
210 struct drm_display_mode *mode)
211{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100212 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300213 struct intel_connector *intel_connector = to_intel_connector(connector);
214 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700215
Jani Nikuladd06f902012-10-19 14:51:50 +0300216 if (is_edp(intel_dp) && fixed_mode) {
217 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100218 return MODE_PANEL;
219
Jani Nikuladd06f902012-10-19 14:51:50 +0300220 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100221 return MODE_PANEL;
222 }
223
Daniel Vettercb1793c2012-06-04 18:39:21 +0200224 if (!intel_dp_adjust_dithering(intel_dp, mode, false))
Daniel Vetterc4867932012-04-10 10:42:36 +0200225 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700226
227 if (mode->clock < 10000)
228 return MODE_CLOCK_LOW;
229
Daniel Vetter0af78a22012-05-23 11:30:55 +0200230 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
231 return MODE_H_ILLEGAL;
232
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233 return MODE_OK;
234}
235
236static uint32_t
237pack_aux(uint8_t *src, int src_bytes)
238{
239 int i;
240 uint32_t v = 0;
241
242 if (src_bytes > 4)
243 src_bytes = 4;
244 for (i = 0; i < src_bytes; i++)
245 v |= ((uint32_t) src[i]) << ((3-i) * 8);
246 return v;
247}
248
249static void
250unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
251{
252 int i;
253 if (dst_bytes > 4)
254 dst_bytes = 4;
255 for (i = 0; i < dst_bytes; i++)
256 dst[i] = src >> ((3-i) * 8);
257}
258
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700259/* hrawclock is 1/4 the FSB frequency */
260static int
261intel_hrawclk(struct drm_device *dev)
262{
263 struct drm_i915_private *dev_priv = dev->dev_private;
264 uint32_t clkcfg;
265
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530266 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
267 if (IS_VALLEYVIEW(dev))
268 return 200;
269
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700270 clkcfg = I915_READ(CLKCFG);
271 switch (clkcfg & CLKCFG_FSB_MASK) {
272 case CLKCFG_FSB_400:
273 return 100;
274 case CLKCFG_FSB_533:
275 return 133;
276 case CLKCFG_FSB_667:
277 return 166;
278 case CLKCFG_FSB_800:
279 return 200;
280 case CLKCFG_FSB_1067:
281 return 266;
282 case CLKCFG_FSB_1333:
283 return 333;
284 /* these two are just a guess; one of them might be right */
285 case CLKCFG_FSB_1600:
286 case CLKCFG_FSB_1600_ALT:
287 return 400;
288 default:
289 return 133;
290 }
291}
292
Keith Packardebf33b12011-09-29 15:53:27 -0700293static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
294{
Paulo Zanoni30add222012-10-26 19:05:45 -0200295 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700296 struct drm_i915_private *dev_priv = dev->dev_private;
297
298 return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0;
299}
300
301static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
302{
Paulo Zanoni30add222012-10-26 19:05:45 -0200303 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700304 struct drm_i915_private *dev_priv = dev->dev_private;
305
306 return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0;
307}
308
Keith Packard9b984da2011-09-19 13:54:47 -0700309static void
310intel_dp_check_edp(struct intel_dp *intel_dp)
311{
Paulo Zanoni30add222012-10-26 19:05:45 -0200312 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700313 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700314
Keith Packard9b984da2011-09-19 13:54:47 -0700315 if (!is_edp(intel_dp))
316 return;
Keith Packardebf33b12011-09-29 15:53:27 -0700317 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700318 WARN(1, "eDP powered off while attempting aux channel communication.\n");
319 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Keith Packardebf33b12011-09-29 15:53:27 -0700320 I915_READ(PCH_PP_STATUS),
Keith Packard9b984da2011-09-19 13:54:47 -0700321 I915_READ(PCH_PP_CONTROL));
322 }
323}
324
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700325static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100326intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700327 uint8_t *send, int send_bytes,
328 uint8_t *recv, int recv_size)
329{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100330 uint32_t output_reg = intel_dp->output_reg;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200331 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
332 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700333 struct drm_i915_private *dev_priv = dev->dev_private;
334 uint32_t ch_ctl = output_reg + 0x10;
335 uint32_t ch_data = ch_ctl + 4;
336 int i;
337 int recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700339 uint32_t aux_clock_divider;
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200340 int try, precharge;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700341
Paulo Zanoni750eb992012-10-18 16:25:08 +0200342 if (IS_HASWELL(dev)) {
Paulo Zanoni174edf12012-10-26 19:05:50 -0200343 switch (intel_dig_port->port) {
Paulo Zanoni750eb992012-10-18 16:25:08 +0200344 case PORT_A:
345 ch_ctl = DPA_AUX_CH_CTL;
346 ch_data = DPA_AUX_CH_DATA1;
347 break;
348 case PORT_B:
349 ch_ctl = PCH_DPB_AUX_CH_CTL;
350 ch_data = PCH_DPB_AUX_CH_DATA1;
351 break;
352 case PORT_C:
353 ch_ctl = PCH_DPC_AUX_CH_CTL;
354 ch_data = PCH_DPC_AUX_CH_DATA1;
355 break;
356 case PORT_D:
357 ch_ctl = PCH_DPD_AUX_CH_CTL;
358 ch_data = PCH_DPD_AUX_CH_DATA1;
359 break;
360 default:
361 BUG();
362 }
363 }
364
Keith Packard9b984da2011-09-19 13:54:47 -0700365 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700366 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700367 * and would like to run at 2MHz. So, take the
368 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700369 *
370 * Note that PCH attached eDP panels should use a 125MHz input
371 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700372 */
Adam Jackson1c958222011-10-14 17:22:25 -0400373 if (is_cpu_edp(intel_dp)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200374 if (HAS_DDI(dev))
Paulo Zanonib8fc2f62012-10-23 18:30:05 -0200375 aux_clock_divider = intel_ddi_get_cdclk_freq(dev_priv) >> 1;
376 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530377 aux_clock_divider = 100;
378 else if (IS_GEN6(dev) || IS_GEN7(dev))
Keith Packard1a2eb462011-11-16 16:26:07 -0800379 aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
Zhenyu Wange3421a12010-04-08 09:43:27 +0800380 else
381 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
382 } else if (HAS_PCH_SPLIT(dev))
Daniel Vetter6b3ec1c2012-10-20 20:57:44 +0200383 aux_clock_divider = DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800384 else
385 aux_clock_divider = intel_hrawclk(dev) / 2;
386
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200387 if (IS_GEN6(dev))
388 precharge = 3;
389 else
390 precharge = 5;
391
Jesse Barnes11bee432011-08-01 15:02:20 -0700392 /* Try to wait for any previous AUX channel activity */
393 for (try = 0; try < 3; try++) {
394 status = I915_READ(ch_ctl);
395 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
396 break;
397 msleep(1);
398 }
399
400 if (try == 3) {
401 WARN(1, "dp_aux_ch not started status 0x%08x\n",
402 I915_READ(ch_ctl));
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100403 return -EBUSY;
404 }
405
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700406 /* Must try at least 3 times according to DP spec */
407 for (try = 0; try < 5; try++) {
408 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100409 for (i = 0; i < send_bytes; i += 4)
410 I915_WRITE(ch_data + i,
411 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400412
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700413 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100414 I915_WRITE(ch_ctl,
415 DP_AUX_CH_CTL_SEND_BUSY |
416 DP_AUX_CH_CTL_TIME_OUT_400us |
417 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
418 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
419 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
420 DP_AUX_CH_CTL_DONE |
421 DP_AUX_CH_CTL_TIME_OUT_ERROR |
422 DP_AUX_CH_CTL_RECEIVE_ERROR);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700423 for (;;) {
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700424 status = I915_READ(ch_ctl);
425 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
426 break;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100427 udelay(100);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700428 }
Akshay Joshi0206e352011-08-16 15:34:10 -0400429
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700430 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100431 I915_WRITE(ch_ctl,
432 status |
433 DP_AUX_CH_CTL_DONE |
434 DP_AUX_CH_CTL_TIME_OUT_ERROR |
435 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400436
437 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
438 DP_AUX_CH_CTL_RECEIVE_ERROR))
439 continue;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100440 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700441 break;
442 }
443
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700444 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700445 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700446 return -EBUSY;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700447 }
448
449 /* Check for timeout or receive error.
450 * Timeouts occur when the sink is not connected
451 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700452 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700453 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700454 return -EIO;
455 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700456
457 /* Timeouts occur when the device isn't connected, so they're
458 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700459 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800460 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700461 return -ETIMEDOUT;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700462 }
463
464 /* Unload any bytes sent back from the other side */
465 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
466 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700467 if (recv_bytes > recv_size)
468 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400469
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100470 for (i = 0; i < recv_bytes; i += 4)
471 unpack_aux(I915_READ(ch_data + i),
472 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700473
474 return recv_bytes;
475}
476
477/* Write data to the aux channel in native mode */
478static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100479intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700480 uint16_t address, uint8_t *send, int send_bytes)
481{
482 int ret;
483 uint8_t msg[20];
484 int msg_bytes;
485 uint8_t ack;
486
Keith Packard9b984da2011-09-19 13:54:47 -0700487 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700488 if (send_bytes > 16)
489 return -1;
490 msg[0] = AUX_NATIVE_WRITE << 4;
491 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800492 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700493 msg[3] = send_bytes - 1;
494 memcpy(&msg[4], send, send_bytes);
495 msg_bytes = send_bytes + 4;
496 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100497 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700498 if (ret < 0)
499 return ret;
500 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
501 break;
502 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
503 udelay(100);
504 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700505 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700506 }
507 return send_bytes;
508}
509
510/* Write a single byte to the aux channel in native mode */
511static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100512intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700513 uint16_t address, uint8_t byte)
514{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100515 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700516}
517
518/* read bytes from a native aux channel */
519static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100520intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700521 uint16_t address, uint8_t *recv, int recv_bytes)
522{
523 uint8_t msg[4];
524 int msg_bytes;
525 uint8_t reply[20];
526 int reply_bytes;
527 uint8_t ack;
528 int ret;
529
Keith Packard9b984da2011-09-19 13:54:47 -0700530 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700531 msg[0] = AUX_NATIVE_READ << 4;
532 msg[1] = address >> 8;
533 msg[2] = address & 0xff;
534 msg[3] = recv_bytes - 1;
535
536 msg_bytes = 4;
537 reply_bytes = recv_bytes + 1;
538
539 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100540 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700541 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700542 if (ret == 0)
543 return -EPROTO;
544 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700545 return ret;
546 ack = reply[0];
547 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
548 memcpy(recv, reply + 1, ret - 1);
549 return ret - 1;
550 }
551 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
552 udelay(100);
553 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700554 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700555 }
556}
557
558static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000559intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
560 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700561{
Dave Airlieab2c0672009-12-04 10:55:24 +1000562 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100563 struct intel_dp *intel_dp = container_of(adapter,
564 struct intel_dp,
565 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000566 uint16_t address = algo_data->address;
567 uint8_t msg[5];
568 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000569 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000570 int msg_bytes;
571 int reply_bytes;
572 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700573
Keith Packard9b984da2011-09-19 13:54:47 -0700574 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000575 /* Set up the command byte */
576 if (mode & MODE_I2C_READ)
577 msg[0] = AUX_I2C_READ << 4;
578 else
579 msg[0] = AUX_I2C_WRITE << 4;
580
581 if (!(mode & MODE_I2C_STOP))
582 msg[0] |= AUX_I2C_MOT << 4;
583
584 msg[1] = address >> 8;
585 msg[2] = address;
586
587 switch (mode) {
588 case MODE_I2C_WRITE:
589 msg[3] = 0;
590 msg[4] = write_byte;
591 msg_bytes = 5;
592 reply_bytes = 1;
593 break;
594 case MODE_I2C_READ:
595 msg[3] = 0;
596 msg_bytes = 4;
597 reply_bytes = 2;
598 break;
599 default:
600 msg_bytes = 3;
601 reply_bytes = 1;
602 break;
603 }
604
David Flynn8316f332010-12-08 16:10:21 +0000605 for (retry = 0; retry < 5; retry++) {
606 ret = intel_dp_aux_ch(intel_dp,
607 msg, msg_bytes,
608 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000609 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000610 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000611 return ret;
612 }
David Flynn8316f332010-12-08 16:10:21 +0000613
614 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
615 case AUX_NATIVE_REPLY_ACK:
616 /* I2C-over-AUX Reply field is only valid
617 * when paired with AUX ACK.
618 */
619 break;
620 case AUX_NATIVE_REPLY_NACK:
621 DRM_DEBUG_KMS("aux_ch native nack\n");
622 return -EREMOTEIO;
623 case AUX_NATIVE_REPLY_DEFER:
624 udelay(100);
625 continue;
626 default:
627 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
628 reply[0]);
629 return -EREMOTEIO;
630 }
631
Dave Airlieab2c0672009-12-04 10:55:24 +1000632 switch (reply[0] & AUX_I2C_REPLY_MASK) {
633 case AUX_I2C_REPLY_ACK:
634 if (mode == MODE_I2C_READ) {
635 *read_byte = reply[1];
636 }
637 return reply_bytes - 1;
638 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000639 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000640 return -EREMOTEIO;
641 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000642 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000643 udelay(100);
644 break;
645 default:
David Flynn8316f332010-12-08 16:10:21 +0000646 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000647 return -EREMOTEIO;
648 }
649 }
David Flynn8316f332010-12-08 16:10:21 +0000650
651 DRM_ERROR("too many retries, giving up\n");
652 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700653}
654
655static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100656intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800657 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700658{
Keith Packard0b5c5412011-09-28 16:41:05 -0700659 int ret;
660
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800661 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100662 intel_dp->algo.running = false;
663 intel_dp->algo.address = 0;
664 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700665
Akshay Joshi0206e352011-08-16 15:34:10 -0400666 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100667 intel_dp->adapter.owner = THIS_MODULE;
668 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400669 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100670 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
671 intel_dp->adapter.algo_data = &intel_dp->algo;
672 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
673
Keith Packard0b5c5412011-09-28 16:41:05 -0700674 ironlake_edp_panel_vdd_on(intel_dp);
675 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700676 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700677 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700678}
679
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200680bool
Laurent Pincharte811f5a2012-07-17 17:56:50 +0200681intel_dp_mode_fixup(struct drm_encoder *encoder,
682 const struct drm_display_mode *mode,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700683 struct drm_display_mode *adjusted_mode)
684{
Zhao Yakui0d3a1bee2010-07-19 09:43:13 +0100685 struct drm_device *dev = encoder->dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100686 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Jani Nikuladd06f902012-10-19 14:51:50 +0300687 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700688 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200689 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100690 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200691 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700692 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
693
Jani Nikuladd06f902012-10-19 14:51:50 +0300694 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
695 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
696 adjusted_mode);
Yuly Novikov53b41832012-10-26 12:04:00 +0300697 intel_pch_panel_fitting(dev,
698 intel_connector->panel.fitting_mode,
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100699 mode, adjusted_mode);
Zhao Yakui0d3a1bee2010-07-19 09:43:13 +0100700 }
701
Daniel Vettercb1793c2012-06-04 18:39:21 +0200702 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200703 return false;
704
Daniel Vetter083f9562012-04-20 20:23:49 +0200705 DRM_DEBUG_KMS("DP link computation with max lane count %i "
706 "max bw %02x pixel clock %iKHz\n",
Daniel Vetter71244652012-06-04 18:39:20 +0200707 max_lane_count, bws[max_clock], adjusted_mode->clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200708
Daniel Vettercb1793c2012-06-04 18:39:21 +0200709 if (!intel_dp_adjust_dithering(intel_dp, adjusted_mode, true))
Daniel Vetterc4867932012-04-10 10:42:36 +0200710 return false;
711
712 bpp = adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC ? 18 : 24;
Daniel Vetter71244652012-06-04 18:39:20 +0200713 mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200714
Jesse Barnes2514bc52012-06-21 15:13:50 -0700715 for (clock = 0; clock <= max_clock; clock++) {
716 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
Paulo Zanoni9fa5f652012-11-29 11:31:29 -0200717 int link_bw_clock =
718 drm_dp_bw_code_to_link_rate(bws[clock]);
719 int link_avail = intel_dp_max_data_rate(link_bw_clock,
720 lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700721
Daniel Vetter083f9562012-04-20 20:23:49 +0200722 if (mode_rate <= link_avail) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100723 intel_dp->link_bw = bws[clock];
724 intel_dp->lane_count = lane_count;
Paulo Zanoni9fa5f652012-11-29 11:31:29 -0200725 adjusted_mode->clock = link_bw_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +0200726 DRM_DEBUG_KMS("DP link bw %02x lane "
727 "count %d clock %d bpp %d\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100728 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetter083f9562012-04-20 20:23:49 +0200729 adjusted_mode->clock, bpp);
730 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
731 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700732 return true;
733 }
734 }
735 }
Dave Airliefe27d532010-06-30 11:46:17 +1000736
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700737 return false;
738}
739
740struct intel_dp_m_n {
741 uint32_t tu;
742 uint32_t gmch_m;
743 uint32_t gmch_n;
744 uint32_t link_m;
745 uint32_t link_n;
746};
747
748static void
749intel_reduce_ratio(uint32_t *num, uint32_t *den)
750{
751 while (*num > 0xffffff || *den > 0xffffff) {
752 *num >>= 1;
753 *den >>= 1;
754 }
755}
756
757static void
Zhao Yakui36e83a12010-06-12 14:32:21 +0800758intel_dp_compute_m_n(int bpp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700759 int nlanes,
760 int pixel_clock,
761 int link_clock,
762 struct intel_dp_m_n *m_n)
763{
764 m_n->tu = 64;
Zhao Yakui36e83a12010-06-12 14:32:21 +0800765 m_n->gmch_m = (pixel_clock * bpp) >> 3;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700766 m_n->gmch_n = link_clock * nlanes;
767 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
768 m_n->link_m = pixel_clock;
769 m_n->link_n = link_clock;
770 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
771}
772
773void
774intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
775 struct drm_display_mode *adjusted_mode)
776{
777 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200778 struct intel_encoder *intel_encoder;
779 struct intel_dp *intel_dp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700780 struct drm_i915_private *dev_priv = dev->dev_private;
781 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes858fa0352011-06-24 12:19:24 -0700782 int lane_count = 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700783 struct intel_dp_m_n m_n;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800784 int pipe = intel_crtc->pipe;
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -0200785 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700786
787 /*
Eric Anholt21d40d32010-03-25 11:11:14 -0700788 * Find the lane count in the intel_encoder private
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700789 */
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200790 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
791 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700792
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200793 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
794 intel_encoder->type == INTEL_OUTPUT_EDP)
Keith Packard9a10f402011-11-02 13:03:47 -0700795 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100796 lane_count = intel_dp->lane_count;
Jesse Barnes51190662010-10-07 16:01:08 -0700797 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700798 }
799 }
800
801 /*
802 * Compute the GMCH and Link ratios. The '3' here is
803 * the number of bytes_per_pixel post-LUT, which we always
804 * set up for 8-bits of R/G/B, or 3 bytes total.
805 */
Jesse Barnes858fa0352011-06-24 12:19:24 -0700806 intel_dp_compute_m_n(intel_crtc->bpp, lane_count,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700807 mode->clock, adjusted_mode->clock, &m_n);
808
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -0300809 if (IS_HASWELL(dev)) {
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -0200810 I915_WRITE(PIPE_DATA_M1(cpu_transcoder),
811 TU_SIZE(m_n.tu) | m_n.gmch_m);
812 I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
813 I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
814 I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -0300815 } else if (HAS_PCH_SPLIT(dev)) {
Paulo Zanoni7346bfa2012-10-15 15:51:35 -0300816 I915_WRITE(TRANSDATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800817 I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
818 I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
819 I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530820 } else if (IS_VALLEYVIEW(dev)) {
821 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
822 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
823 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
824 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700825 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800826 I915_WRITE(PIPE_GMCH_DATA_M(pipe),
Paulo Zanoni7346bfa2012-10-15 15:51:35 -0300827 TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800828 I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
829 I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
830 I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700831 }
832}
833
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300834void intel_dp_init_link_config(struct intel_dp *intel_dp)
835{
836 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
837 intel_dp->link_configuration[0] = intel_dp->link_bw;
838 intel_dp->link_configuration[1] = intel_dp->lane_count;
839 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
840 /*
841 * Check for DPCD version > 1.1 and enhanced framing support
842 */
843 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
844 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
845 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
846 }
847}
848
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700849static void
850intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
851 struct drm_display_mode *adjusted_mode)
852{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800853 struct drm_device *dev = encoder->dev;
Keith Packard417e8222011-11-01 19:54:11 -0700854 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100855 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200856 struct drm_crtc *crtc = encoder->crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700857 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
858
Keith Packard417e8222011-11-01 19:54:11 -0700859 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800860 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700861 *
862 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800863 * SNB CPU
864 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700865 * CPT PCH
866 *
867 * IBX PCH and CPU are the same for almost everything,
868 * except that the CPU DP PLL is configured in this
869 * register
870 *
871 * CPT PCH is quite different, having many bits moved
872 * to the TRANS_DP_CTL register instead. That
873 * configuration happens (oddly) in ironlake_pch_enable
874 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400875
Keith Packard417e8222011-11-01 19:54:11 -0700876 /* Preserve the BIOS-computed detected bit. This is
877 * supposed to be read-only.
878 */
879 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700880
Keith Packard417e8222011-11-01 19:54:11 -0700881 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700882 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700883
Chris Wilsonea5b2132010-08-04 13:50:23 +0100884 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700885 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100886 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700887 break;
888 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100889 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700890 break;
891 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100892 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700893 break;
894 }
Wu Fengguange0dac652011-09-05 14:25:34 +0800895 if (intel_dp->has_audio) {
896 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
897 pipe_name(intel_crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100898 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Wu Fengguange0dac652011-09-05 14:25:34 +0800899 intel_write_eld(encoder, adjusted_mode);
900 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300901
902 intel_dp_init_link_config(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700903
Keith Packard417e8222011-11-01 19:54:11 -0700904 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800905
Gajanan Bhat19c03922012-09-27 19:13:07 +0530906 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800907 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
908 intel_dp->DP |= DP_SYNC_HS_HIGH;
909 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
910 intel_dp->DP |= DP_SYNC_VS_HIGH;
911 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
912
913 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
914 intel_dp->DP |= DP_ENHANCED_FRAMING;
915
916 intel_dp->DP |= intel_crtc->pipe << 29;
917
918 /* don't miss out required setting for eDP */
Keith Packard1a2eb462011-11-16 16:26:07 -0800919 if (adjusted_mode->clock < 200000)
920 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
921 else
922 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
923 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
Keith Packard417e8222011-11-01 19:54:11 -0700924 intel_dp->DP |= intel_dp->color_range;
925
926 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
927 intel_dp->DP |= DP_SYNC_HS_HIGH;
928 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
929 intel_dp->DP |= DP_SYNC_VS_HIGH;
930 intel_dp->DP |= DP_LINK_TRAIN_OFF;
931
932 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
933 intel_dp->DP |= DP_ENHANCED_FRAMING;
934
935 if (intel_crtc->pipe == 1)
936 intel_dp->DP |= DP_PIPEB_SELECT;
937
938 if (is_cpu_edp(intel_dp)) {
939 /* don't miss out required setting for eDP */
Keith Packard417e8222011-11-01 19:54:11 -0700940 if (adjusted_mode->clock < 200000)
941 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
942 else
943 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
944 }
945 } else {
946 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800947 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700948}
949
Keith Packard99ea7122011-11-01 19:57:50 -0700950#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
951#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
952
953#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
954#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
955
956#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
957#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
958
959static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
960 u32 mask,
961 u32 value)
962{
Paulo Zanoni30add222012-10-26 19:05:45 -0200963 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -0700964 struct drm_i915_private *dev_priv = dev->dev_private;
965
966 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
967 mask, value,
968 I915_READ(PCH_PP_STATUS),
969 I915_READ(PCH_PP_CONTROL));
970
971 if (_wait_for((I915_READ(PCH_PP_STATUS) & mask) == value, 5000, 10)) {
972 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
973 I915_READ(PCH_PP_STATUS),
974 I915_READ(PCH_PP_CONTROL));
975 }
976}
977
978static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
979{
980 DRM_DEBUG_KMS("Wait for panel power on\n");
981 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
982}
983
Keith Packardbd943152011-09-18 23:09:52 -0700984static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
985{
Keith Packardbd943152011-09-18 23:09:52 -0700986 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -0700987 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -0700988}
Keith Packardbd943152011-09-18 23:09:52 -0700989
Keith Packard99ea7122011-11-01 19:57:50 -0700990static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
991{
992 DRM_DEBUG_KMS("Wait for panel power cycle\n");
993 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
994}
Keith Packardbd943152011-09-18 23:09:52 -0700995
Keith Packard99ea7122011-11-01 19:57:50 -0700996
Keith Packard832dd3c2011-11-01 19:34:06 -0700997/* Read the current pp_control value, unlocking the register if it
998 * is locked
999 */
1000
1001static u32 ironlake_get_pp_control(struct drm_i915_private *dev_priv)
1002{
1003 u32 control = I915_READ(PCH_PP_CONTROL);
1004
1005 control &= ~PANEL_UNLOCK_MASK;
1006 control |= PANEL_UNLOCK_REGS;
1007 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001008}
1009
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001010void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001011{
Paulo Zanoni30add222012-10-26 19:05:45 -02001012 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001013 struct drm_i915_private *dev_priv = dev->dev_private;
1014 u32 pp;
1015
Keith Packard97af61f572011-09-28 16:23:51 -07001016 if (!is_edp(intel_dp))
1017 return;
Keith Packardf01eca22011-09-28 16:48:10 -07001018 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001019
Keith Packardbd943152011-09-18 23:09:52 -07001020 WARN(intel_dp->want_panel_vdd,
1021 "eDP VDD already requested on\n");
1022
1023 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001024
Keith Packardbd943152011-09-18 23:09:52 -07001025 if (ironlake_edp_have_panel_vdd(intel_dp)) {
1026 DRM_DEBUG_KMS("eDP VDD already on\n");
1027 return;
1028 }
1029
Keith Packard99ea7122011-11-01 19:57:50 -07001030 if (!ironlake_edp_have_panel_power(intel_dp))
1031 ironlake_wait_panel_power_cycle(intel_dp);
1032
Keith Packard832dd3c2011-11-01 19:34:06 -07001033 pp = ironlake_get_pp_control(dev_priv);
Jesse Barnes5d613502011-01-24 17:10:54 -08001034 pp |= EDP_FORCE_VDD;
1035 I915_WRITE(PCH_PP_CONTROL, pp);
1036 POSTING_READ(PCH_PP_CONTROL);
Keith Packardf01eca22011-09-28 16:48:10 -07001037 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1038 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packardebf33b12011-09-29 15:53:27 -07001039
1040 /*
1041 * If the panel wasn't on, delay before accessing aux channel
1042 */
1043 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001044 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001045 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001046 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001047}
1048
Keith Packardbd943152011-09-18 23:09:52 -07001049static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001050{
Paulo Zanoni30add222012-10-26 19:05:45 -02001051 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001052 struct drm_i915_private *dev_priv = dev->dev_private;
1053 u32 pp;
1054
Keith Packardbd943152011-09-18 23:09:52 -07001055 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard832dd3c2011-11-01 19:34:06 -07001056 pp = ironlake_get_pp_control(dev_priv);
Keith Packardbd943152011-09-18 23:09:52 -07001057 pp &= ~EDP_FORCE_VDD;
1058 I915_WRITE(PCH_PP_CONTROL, pp);
1059 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes5d613502011-01-24 17:10:54 -08001060
Keith Packardbd943152011-09-18 23:09:52 -07001061 /* Make sure sequencer is idle before allowing subsequent activity */
1062 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1063 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packard99ea7122011-11-01 19:57:50 -07001064
1065 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001066 }
1067}
1068
1069static void ironlake_panel_vdd_work(struct work_struct *__work)
1070{
1071 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1072 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001073 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001074
Keith Packard627f7672011-10-31 11:30:10 -07001075 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001076 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001077 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001078}
1079
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001080void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001081{
Keith Packard97af61f572011-09-28 16:23:51 -07001082 if (!is_edp(intel_dp))
1083 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001084
Keith Packardbd943152011-09-18 23:09:52 -07001085 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1086 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001087
Keith Packardbd943152011-09-18 23:09:52 -07001088 intel_dp->want_panel_vdd = false;
1089
1090 if (sync) {
1091 ironlake_panel_vdd_off_sync(intel_dp);
1092 } else {
1093 /*
1094 * Queue the timer to fire a long
1095 * time from now (relative to the power down delay)
1096 * to keep the panel power up across a sequence of operations
1097 */
1098 schedule_delayed_work(&intel_dp->panel_vdd_work,
1099 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1100 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001101}
1102
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001103void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001104{
Paulo Zanoni30add222012-10-26 19:05:45 -02001105 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001106 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001107 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001108
Keith Packard97af61f572011-09-28 16:23:51 -07001109 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001110 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001111
1112 DRM_DEBUG_KMS("Turn eDP power on\n");
1113
1114 if (ironlake_edp_have_panel_power(intel_dp)) {
1115 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001116 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001117 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001118
Keith Packard99ea7122011-11-01 19:57:50 -07001119 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001120
Keith Packard832dd3c2011-11-01 19:34:06 -07001121 pp = ironlake_get_pp_control(dev_priv);
Keith Packard05ce1a42011-09-29 16:33:01 -07001122 if (IS_GEN5(dev)) {
1123 /* ILK workaround: disable reset around power sequence */
1124 pp &= ~PANEL_POWER_RESET;
1125 I915_WRITE(PCH_PP_CONTROL, pp);
1126 POSTING_READ(PCH_PP_CONTROL);
1127 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001128
Keith Packard1c0ae802011-09-19 13:59:29 -07001129 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001130 if (!IS_GEN5(dev))
1131 pp |= PANEL_POWER_RESET;
1132
Jesse Barnes9934c132010-07-22 13:18:19 -07001133 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001134 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001135
Keith Packard99ea7122011-11-01 19:57:50 -07001136 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001137
Keith Packard05ce1a42011-09-29 16:33:01 -07001138 if (IS_GEN5(dev)) {
1139 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1140 I915_WRITE(PCH_PP_CONTROL, pp);
1141 POSTING_READ(PCH_PP_CONTROL);
1142 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001143}
1144
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001145void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001146{
Paulo Zanoni30add222012-10-26 19:05:45 -02001147 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001148 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001149 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001150
Keith Packard97af61f572011-09-28 16:23:51 -07001151 if (!is_edp(intel_dp))
1152 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001153
Keith Packard99ea7122011-11-01 19:57:50 -07001154 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001155
Daniel Vetter6cb49832012-05-20 17:14:50 +02001156 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001157
Keith Packard832dd3c2011-11-01 19:34:06 -07001158 pp = ironlake_get_pp_control(dev_priv);
Daniel Vetter35a38552012-08-12 22:17:14 +02001159 /* We need to switch off panel power _and_ force vdd, for otherwise some
1160 * panels get very unhappy and cease to work. */
1161 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Keith Packard99ea7122011-11-01 19:57:50 -07001162 I915_WRITE(PCH_PP_CONTROL, pp);
1163 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001164
Daniel Vetter35a38552012-08-12 22:17:14 +02001165 intel_dp->want_panel_vdd = false;
1166
Keith Packard99ea7122011-11-01 19:57:50 -07001167 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001168}
1169
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001170void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001171{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001172 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1173 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001174 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001175 int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001176 u32 pp;
1177
Keith Packardf01eca22011-09-28 16:48:10 -07001178 if (!is_edp(intel_dp))
1179 return;
1180
Zhao Yakui28c97732009-10-09 11:39:41 +08001181 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001182 /*
1183 * If we enable the backlight right away following a panel power
1184 * on, we may see slight flicker as the panel syncs with the eDP
1185 * link. So delay a bit to make sure the image is solid before
1186 * allowing it to appear.
1187 */
Keith Packardf01eca22011-09-28 16:48:10 -07001188 msleep(intel_dp->backlight_on_delay);
Keith Packard832dd3c2011-11-01 19:34:06 -07001189 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001190 pp |= EDP_BLC_ENABLE;
1191 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001192 POSTING_READ(PCH_PP_CONTROL);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001193
1194 intel_panel_enable_backlight(dev, pipe);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001195}
1196
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001197void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001198{
Paulo Zanoni30add222012-10-26 19:05:45 -02001199 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001200 struct drm_i915_private *dev_priv = dev->dev_private;
1201 u32 pp;
1202
Keith Packardf01eca22011-09-28 16:48:10 -07001203 if (!is_edp(intel_dp))
1204 return;
1205
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001206 intel_panel_disable_backlight(dev);
1207
Zhao Yakui28c97732009-10-09 11:39:41 +08001208 DRM_DEBUG_KMS("\n");
Keith Packard832dd3c2011-11-01 19:34:06 -07001209 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001210 pp &= ~EDP_BLC_ENABLE;
1211 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001212 POSTING_READ(PCH_PP_CONTROL);
1213 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001214}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001215
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001216static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001217{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001218 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1219 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1220 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001221 struct drm_i915_private *dev_priv = dev->dev_private;
1222 u32 dpa_ctl;
1223
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001224 assert_pipe_disabled(dev_priv,
1225 to_intel_crtc(crtc)->pipe);
1226
Jesse Barnesd240f202010-08-13 15:43:26 -07001227 DRM_DEBUG_KMS("\n");
1228 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001229 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1230 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1231
1232 /* We don't adjust intel_dp->DP while tearing down the link, to
1233 * facilitate link retraining (e.g. after hotplug). Hence clear all
1234 * enable bits here to ensure that we don't enable too much. */
1235 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1236 intel_dp->DP |= DP_PLL_ENABLE;
1237 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001238 POSTING_READ(DP_A);
1239 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001240}
1241
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001242static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001243{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001244 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1245 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1246 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001247 struct drm_i915_private *dev_priv = dev->dev_private;
1248 u32 dpa_ctl;
1249
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001250 assert_pipe_disabled(dev_priv,
1251 to_intel_crtc(crtc)->pipe);
1252
Jesse Barnesd240f202010-08-13 15:43:26 -07001253 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001254 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1255 "dp pll off, should be on\n");
1256 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1257
1258 /* We can't rely on the value tracked for the DP register in
1259 * intel_dp->DP because link_down must not change that (otherwise link
1260 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001261 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001262 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001263 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001264 udelay(200);
1265}
1266
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001267/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001268void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001269{
1270 int ret, i;
1271
1272 /* Should have a valid DPCD by this point */
1273 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1274 return;
1275
1276 if (mode != DRM_MODE_DPMS_ON) {
1277 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1278 DP_SET_POWER_D3);
1279 if (ret != 1)
1280 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1281 } else {
1282 /*
1283 * When turning on, we need to retry for 1ms to give the sink
1284 * time to wake up.
1285 */
1286 for (i = 0; i < 3; i++) {
1287 ret = intel_dp_aux_native_write_1(intel_dp,
1288 DP_SET_POWER,
1289 DP_SET_POWER_D0);
1290 if (ret == 1)
1291 break;
1292 msleep(1);
1293 }
1294 }
1295}
1296
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001297static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1298 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001299{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001300 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1301 struct drm_device *dev = encoder->base.dev;
1302 struct drm_i915_private *dev_priv = dev->dev_private;
1303 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001304
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001305 if (!(tmp & DP_PORT_EN))
1306 return false;
1307
1308 if (is_cpu_edp(intel_dp) && IS_GEN7(dev)) {
1309 *pipe = PORT_TO_PIPE_CPT(tmp);
1310 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
1311 *pipe = PORT_TO_PIPE(tmp);
1312 } else {
1313 u32 trans_sel;
1314 u32 trans_dp;
1315 int i;
1316
1317 switch (intel_dp->output_reg) {
1318 case PCH_DP_B:
1319 trans_sel = TRANS_DP_PORT_SEL_B;
1320 break;
1321 case PCH_DP_C:
1322 trans_sel = TRANS_DP_PORT_SEL_C;
1323 break;
1324 case PCH_DP_D:
1325 trans_sel = TRANS_DP_PORT_SEL_D;
1326 break;
1327 default:
1328 return true;
1329 }
1330
1331 for_each_pipe(i) {
1332 trans_dp = I915_READ(TRANS_DP_CTL(i));
1333 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1334 *pipe = i;
1335 return true;
1336 }
1337 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001338
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001339 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1340 intel_dp->output_reg);
1341 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001342
1343 return true;
1344}
1345
Daniel Vettere8cb4552012-07-01 13:05:48 +02001346static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001347{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001348 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Daniel Vetter6cb49832012-05-20 17:14:50 +02001349
1350 /* Make sure the panel is off before trying to change the mode. But also
1351 * ensure that we have vdd while we switch off the panel. */
1352 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001353 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001354 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001355 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001356
1357 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1358 if (!is_cpu_edp(intel_dp))
1359 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001360}
1361
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001362static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001363{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001364 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1365
Daniel Vetter37398502012-09-06 22:15:44 +02001366 if (is_cpu_edp(intel_dp)) {
1367 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001368 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001369 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001370}
1371
Daniel Vettere8cb4552012-07-01 13:05:48 +02001372static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001373{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001374 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1375 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001376 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001377 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001378
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001379 if (WARN_ON(dp_reg & DP_PORT_EN))
1380 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001381
1382 ironlake_edp_panel_vdd_on(intel_dp);
1383 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1384 intel_dp_start_link_train(intel_dp);
1385 ironlake_edp_panel_on(intel_dp);
1386 ironlake_edp_panel_vdd_off(intel_dp, true);
1387 intel_dp_complete_link_train(intel_dp);
1388 ironlake_edp_backlight_on(intel_dp);
1389}
1390
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001391static void intel_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001392{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001393 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001394
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001395 if (is_cpu_edp(intel_dp))
1396 ironlake_edp_pll_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001397}
1398
1399/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001400 * Native read with retry for link status and receiver capability reads for
1401 * cases where the sink may still be asleep.
1402 */
1403static bool
1404intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1405 uint8_t *recv, int recv_bytes)
1406{
1407 int ret, i;
1408
1409 /*
1410 * Sinks are *supposed* to come up within 1ms from an off state,
1411 * but we're also supposed to retry 3 times per the spec.
1412 */
1413 for (i = 0; i < 3; i++) {
1414 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1415 recv_bytes);
1416 if (ret == recv_bytes)
1417 return true;
1418 msleep(1);
1419 }
1420
1421 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001422}
1423
1424/*
1425 * Fetch AUX CH registers 0x202 - 0x207 which contain
1426 * link status information
1427 */
1428static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001429intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001430{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001431 return intel_dp_aux_native_read_retry(intel_dp,
1432 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001433 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001434 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001435}
1436
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001437#if 0
1438static char *voltage_names[] = {
1439 "0.4V", "0.6V", "0.8V", "1.2V"
1440};
1441static char *pre_emph_names[] = {
1442 "0dB", "3.5dB", "6dB", "9.5dB"
1443};
1444static char *link_train_names[] = {
1445 "pattern 1", "pattern 2", "idle", "off"
1446};
1447#endif
1448
1449/*
1450 * These are source-specific values; current Intel hardware supports
1451 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1452 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001453
1454static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001455intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001456{
Paulo Zanoni30add222012-10-26 19:05:45 -02001457 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001458
1459 if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
1460 return DP_TRAIN_VOLTAGE_SWING_800;
1461 else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
1462 return DP_TRAIN_VOLTAGE_SWING_1200;
1463 else
1464 return DP_TRAIN_VOLTAGE_SWING_800;
1465}
1466
1467static uint8_t
1468intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1469{
Paulo Zanoni30add222012-10-26 19:05:45 -02001470 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001471
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001472 if (IS_HASWELL(dev)) {
1473 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1474 case DP_TRAIN_VOLTAGE_SWING_400:
1475 return DP_TRAIN_PRE_EMPHASIS_9_5;
1476 case DP_TRAIN_VOLTAGE_SWING_600:
1477 return DP_TRAIN_PRE_EMPHASIS_6;
1478 case DP_TRAIN_VOLTAGE_SWING_800:
1479 return DP_TRAIN_PRE_EMPHASIS_3_5;
1480 case DP_TRAIN_VOLTAGE_SWING_1200:
1481 default:
1482 return DP_TRAIN_PRE_EMPHASIS_0;
1483 }
1484 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001485 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1486 case DP_TRAIN_VOLTAGE_SWING_400:
1487 return DP_TRAIN_PRE_EMPHASIS_6;
1488 case DP_TRAIN_VOLTAGE_SWING_600:
1489 case DP_TRAIN_VOLTAGE_SWING_800:
1490 return DP_TRAIN_PRE_EMPHASIS_3_5;
1491 default:
1492 return DP_TRAIN_PRE_EMPHASIS_0;
1493 }
1494 } else {
1495 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1496 case DP_TRAIN_VOLTAGE_SWING_400:
1497 return DP_TRAIN_PRE_EMPHASIS_6;
1498 case DP_TRAIN_VOLTAGE_SWING_600:
1499 return DP_TRAIN_PRE_EMPHASIS_6;
1500 case DP_TRAIN_VOLTAGE_SWING_800:
1501 return DP_TRAIN_PRE_EMPHASIS_3_5;
1502 case DP_TRAIN_VOLTAGE_SWING_1200:
1503 default:
1504 return DP_TRAIN_PRE_EMPHASIS_0;
1505 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001506 }
1507}
1508
1509static void
Keith Packard93f62da2011-11-01 19:45:03 -07001510intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001511{
1512 uint8_t v = 0;
1513 uint8_t p = 0;
1514 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08001515 uint8_t voltage_max;
1516 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001517
Jesse Barnes33a34e42010-09-08 12:42:02 -07001518 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02001519 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
1520 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001521
1522 if (this_v > v)
1523 v = this_v;
1524 if (this_p > p)
1525 p = this_p;
1526 }
1527
Keith Packard1a2eb462011-11-16 16:26:07 -08001528 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07001529 if (v >= voltage_max)
1530 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001531
Keith Packard1a2eb462011-11-16 16:26:07 -08001532 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
1533 if (p >= preemph_max)
1534 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001535
1536 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001537 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001538}
1539
1540static uint32_t
Keith Packard93f62da2011-11-01 19:45:03 -07001541intel_dp_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001542{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001543 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001544
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001545 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001546 case DP_TRAIN_VOLTAGE_SWING_400:
1547 default:
1548 signal_levels |= DP_VOLTAGE_0_4;
1549 break;
1550 case DP_TRAIN_VOLTAGE_SWING_600:
1551 signal_levels |= DP_VOLTAGE_0_6;
1552 break;
1553 case DP_TRAIN_VOLTAGE_SWING_800:
1554 signal_levels |= DP_VOLTAGE_0_8;
1555 break;
1556 case DP_TRAIN_VOLTAGE_SWING_1200:
1557 signal_levels |= DP_VOLTAGE_1_2;
1558 break;
1559 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001560 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001561 case DP_TRAIN_PRE_EMPHASIS_0:
1562 default:
1563 signal_levels |= DP_PRE_EMPHASIS_0;
1564 break;
1565 case DP_TRAIN_PRE_EMPHASIS_3_5:
1566 signal_levels |= DP_PRE_EMPHASIS_3_5;
1567 break;
1568 case DP_TRAIN_PRE_EMPHASIS_6:
1569 signal_levels |= DP_PRE_EMPHASIS_6;
1570 break;
1571 case DP_TRAIN_PRE_EMPHASIS_9_5:
1572 signal_levels |= DP_PRE_EMPHASIS_9_5;
1573 break;
1574 }
1575 return signal_levels;
1576}
1577
Zhenyu Wange3421a12010-04-08 09:43:27 +08001578/* Gen6's DP voltage swing and pre-emphasis control */
1579static uint32_t
1580intel_gen6_edp_signal_levels(uint8_t train_set)
1581{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001582 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1583 DP_TRAIN_PRE_EMPHASIS_MASK);
1584 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001585 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001586 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1587 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1588 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1589 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001590 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001591 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1592 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001593 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001594 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1595 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001596 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001597 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1598 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001599 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001600 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1601 "0x%x\n", signal_levels);
1602 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001603 }
1604}
1605
Keith Packard1a2eb462011-11-16 16:26:07 -08001606/* Gen7's DP voltage swing and pre-emphasis control */
1607static uint32_t
1608intel_gen7_edp_signal_levels(uint8_t train_set)
1609{
1610 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1611 DP_TRAIN_PRE_EMPHASIS_MASK);
1612 switch (signal_levels) {
1613 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1614 return EDP_LINK_TRAIN_400MV_0DB_IVB;
1615 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1616 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
1617 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1618 return EDP_LINK_TRAIN_400MV_6DB_IVB;
1619
1620 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1621 return EDP_LINK_TRAIN_600MV_0DB_IVB;
1622 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1623 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
1624
1625 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1626 return EDP_LINK_TRAIN_800MV_0DB_IVB;
1627 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1628 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
1629
1630 default:
1631 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1632 "0x%x\n", signal_levels);
1633 return EDP_LINK_TRAIN_500MV_0DB_IVB;
1634 }
1635}
1636
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001637/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
1638static uint32_t
1639intel_dp_signal_levels_hsw(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001640{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001641 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1642 DP_TRAIN_PRE_EMPHASIS_MASK);
1643 switch (signal_levels) {
1644 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1645 return DDI_BUF_EMP_400MV_0DB_HSW;
1646 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1647 return DDI_BUF_EMP_400MV_3_5DB_HSW;
1648 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1649 return DDI_BUF_EMP_400MV_6DB_HSW;
1650 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
1651 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001652
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001653 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1654 return DDI_BUF_EMP_600MV_0DB_HSW;
1655 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1656 return DDI_BUF_EMP_600MV_3_5DB_HSW;
1657 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1658 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001659
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001660 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1661 return DDI_BUF_EMP_800MV_0DB_HSW;
1662 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1663 return DDI_BUF_EMP_800MV_3_5DB_HSW;
1664 default:
1665 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1666 "0x%x\n", signal_levels);
1667 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001668 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001669}
1670
1671static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001672intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001673 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001674 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001675{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001676 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1677 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001678 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001679 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001680 int ret;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001681 uint32_t temp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001682
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001683 if (IS_HASWELL(dev)) {
Paulo Zanoni174edf12012-10-26 19:05:50 -02001684 temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001685
1686 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
1687 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
1688 else
1689 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
1690
1691 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1692 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1693 case DP_TRAINING_PATTERN_DISABLE:
1694 temp |= DP_TP_CTL_LINK_TRAIN_IDLE;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001695 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001696
Paulo Zanoni174edf12012-10-26 19:05:50 -02001697 if (wait_for((I915_READ(DP_TP_STATUS(port)) &
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001698 DP_TP_STATUS_IDLE_DONE), 1))
1699 DRM_ERROR("Timed out waiting for DP idle patterns\n");
1700
1701 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1702 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
1703
1704 break;
1705 case DP_TRAINING_PATTERN_1:
1706 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1707 break;
1708 case DP_TRAINING_PATTERN_2:
1709 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
1710 break;
1711 case DP_TRAINING_PATTERN_3:
1712 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
1713 break;
1714 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02001715 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001716
1717 } else if (HAS_PCH_CPT(dev) &&
1718 (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001719 dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
1720
1721 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1722 case DP_TRAINING_PATTERN_DISABLE:
1723 dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
1724 break;
1725 case DP_TRAINING_PATTERN_1:
1726 dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
1727 break;
1728 case DP_TRAINING_PATTERN_2:
1729 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1730 break;
1731 case DP_TRAINING_PATTERN_3:
1732 DRM_ERROR("DP training pattern 3 not supported\n");
1733 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1734 break;
1735 }
1736
1737 } else {
1738 dp_reg_value &= ~DP_LINK_TRAIN_MASK;
1739
1740 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1741 case DP_TRAINING_PATTERN_DISABLE:
1742 dp_reg_value |= DP_LINK_TRAIN_OFF;
1743 break;
1744 case DP_TRAINING_PATTERN_1:
1745 dp_reg_value |= DP_LINK_TRAIN_PAT_1;
1746 break;
1747 case DP_TRAINING_PATTERN_2:
1748 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1749 break;
1750 case DP_TRAINING_PATTERN_3:
1751 DRM_ERROR("DP training pattern 3 not supported\n");
1752 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1753 break;
1754 }
1755 }
1756
Chris Wilsonea5b2132010-08-04 13:50:23 +01001757 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1758 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001759
Chris Wilsonea5b2132010-08-04 13:50:23 +01001760 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001761 DP_TRAINING_PATTERN_SET,
1762 dp_train_pat);
1763
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001764 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
1765 DP_TRAINING_PATTERN_DISABLE) {
1766 ret = intel_dp_aux_native_write(intel_dp,
1767 DP_TRAINING_LANE0_SET,
1768 intel_dp->train_set,
1769 intel_dp->lane_count);
1770 if (ret != intel_dp->lane_count)
1771 return false;
1772 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001773
1774 return true;
1775}
1776
Jesse Barnes33a34e42010-09-08 12:42:02 -07001777/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001778void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001779intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001780{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001781 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001782 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001783 int i;
1784 uint8_t voltage;
1785 bool clock_recovery = false;
Keith Packardcdb0e952011-11-01 20:00:06 -07001786 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001787 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001788
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001789 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03001790 intel_ddi_prepare_link_retrain(encoder);
1791
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001792 /* Write the link configuration data */
1793 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1794 intel_dp->link_configuration,
1795 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001796
1797 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08001798
Jesse Barnes33a34e42010-09-08 12:42:02 -07001799 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001800 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07001801 voltage_tries = 0;
1802 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001803 clock_recovery = false;
1804 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001805 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07001806 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001807 uint32_t signal_levels;
Keith Packard417e8222011-11-01 19:54:11 -07001808
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001809 if (IS_HASWELL(dev)) {
1810 signal_levels = intel_dp_signal_levels_hsw(
1811 intel_dp->train_set[0]);
1812 DP = (DP & ~DDI_BUF_EMP_MASK) | signal_levels;
1813 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001814 signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
1815 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
1816 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001817 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001818 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1819 } else {
Keith Packard93f62da2011-11-01 19:45:03 -07001820 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001821 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1822 }
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001823 DRM_DEBUG_KMS("training pattern 1 signal levels %08x\n",
1824 signal_levels);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001825
Daniel Vettera7c96552012-10-18 10:15:30 +02001826 /* Set training pattern 1 */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001827 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001828 DP_TRAINING_PATTERN_1 |
1829 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001830 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001831
Daniel Vettera7c96552012-10-18 10:15:30 +02001832 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001833 if (!intel_dp_get_link_status(intel_dp, link_status)) {
1834 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001835 break;
Keith Packard93f62da2011-11-01 19:45:03 -07001836 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001837
Daniel Vetter01916272012-10-18 10:15:25 +02001838 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07001839 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001840 clock_recovery = true;
1841 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001842 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001843
1844 /* Check to see if we've tried the max voltage */
1845 for (i = 0; i < intel_dp->lane_count; i++)
1846 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1847 break;
Paulo Zanoni0d710682012-06-29 16:03:34 -03001848 if (i == intel_dp->lane_count && voltage_tries == 5) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001849 ++loop_tries;
1850 if (loop_tries == 5) {
Keith Packardcdb0e952011-11-01 20:00:06 -07001851 DRM_DEBUG_KMS("too many full retries, give up\n");
1852 break;
1853 }
1854 memset(intel_dp->train_set, 0, 4);
1855 voltage_tries = 0;
1856 continue;
1857 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001858
1859 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001860 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01001861 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001862 if (voltage_tries == 5) {
1863 DRM_DEBUG_KMS("too many voltage retries, give up\n");
1864 break;
1865 }
1866 } else
1867 voltage_tries = 0;
1868 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001869
1870 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001871 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001872 }
1873
Jesse Barnes33a34e42010-09-08 12:42:02 -07001874 intel_dp->DP = DP;
1875}
1876
Paulo Zanonic19b0662012-10-15 15:51:41 -03001877void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001878intel_dp_complete_link_train(struct intel_dp *intel_dp)
1879{
Paulo Zanoni30add222012-10-26 19:05:45 -02001880 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07001881 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08001882 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001883 uint32_t DP = intel_dp->DP;
1884
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001885 /* channel equalization */
1886 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08001887 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001888 channel_eq = false;
1889 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001890 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Zhenyu Wange3421a12010-04-08 09:43:27 +08001891 uint32_t signal_levels;
Keith Packard93f62da2011-11-01 19:45:03 -07001892 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001893
Jesse Barnes37f80972011-01-05 14:45:24 -08001894 if (cr_tries > 5) {
1895 DRM_ERROR("failed to train DP, aborting\n");
1896 intel_dp_link_down(intel_dp);
1897 break;
1898 }
1899
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001900 if (IS_HASWELL(dev)) {
1901 signal_levels = intel_dp_signal_levels_hsw(intel_dp->train_set[0]);
1902 DP = (DP & ~DDI_BUF_EMP_MASK) | signal_levels;
1903 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001904 signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
1905 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
1906 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001907 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001908 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1909 } else {
Keith Packard93f62da2011-11-01 19:45:03 -07001910 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001911 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1912 }
1913
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001914 /* channel eq pattern */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001915 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001916 DP_TRAINING_PATTERN_2 |
1917 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001918 break;
1919
Daniel Vettera7c96552012-10-18 10:15:30 +02001920 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001921 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001922 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07001923
Jesse Barnes37f80972011-01-05 14:45:24 -08001924 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02001925 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08001926 intel_dp_start_link_train(intel_dp);
1927 cr_tries++;
1928 continue;
1929 }
1930
Daniel Vetter1ffdff12012-10-18 10:15:24 +02001931 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001932 channel_eq = true;
1933 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001934 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001935
Jesse Barnes37f80972011-01-05 14:45:24 -08001936 /* Try 5 times, then try clock recovery if that fails */
1937 if (tries > 5) {
1938 intel_dp_link_down(intel_dp);
1939 intel_dp_start_link_train(intel_dp);
1940 tries = 0;
1941 cr_tries++;
1942 continue;
1943 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001944
1945 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001946 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001947 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001948 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001949
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001950 if (channel_eq)
1951 DRM_DEBUG_KMS("Channel EQ done. DP Training successfull\n");
1952
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001953 intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001954}
1955
1956static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001957intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001958{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001959 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1960 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001961 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001962 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001963
Paulo Zanonic19b0662012-10-15 15:51:41 -03001964 /*
1965 * DDI code has a strict mode set sequence and we should try to respect
1966 * it, otherwise we might hang the machine in many different ways. So we
1967 * really should be disabling the port only on a complete crtc_disable
1968 * sequence. This function is just called under two conditions on DDI
1969 * code:
1970 * - Link train failed while doing crtc_enable, and on this case we
1971 * really should respect the mode set sequence and wait for a
1972 * crtc_disable.
1973 * - Someone turned the monitor off and intel_dp_check_link_status
1974 * called us. We don't need to disable the whole port on this case, so
1975 * when someone turns the monitor on again,
1976 * intel_ddi_prepare_link_retrain will take care of redoing the link
1977 * train.
1978 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001979 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03001980 return;
1981
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001982 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00001983 return;
1984
Zhao Yakui28c97732009-10-09 11:39:41 +08001985 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001986
Keith Packard1a2eb462011-11-16 16:26:07 -08001987 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001988 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001989 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001990 } else {
1991 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001992 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001993 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01001994 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001995
Chris Wilsonfe255d02010-09-11 21:37:48 +01001996 msleep(17);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001997
Daniel Vetter493a7082012-05-30 12:31:56 +02001998 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00001999 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002000 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002001
Eric Anholt5bddd172010-11-18 09:32:59 +08002002 /* Hardware workaround: leaving our transcoder select
2003 * set to transcoder B while it's off will prevent the
2004 * corresponding HDMI output on transcoder A.
2005 *
2006 * Combine this with another hardware workaround:
2007 * transcoder select bit can only be cleared while the
2008 * port is enabled.
2009 */
2010 DP &= ~DP_PIPEB_SELECT;
2011 I915_WRITE(intel_dp->output_reg, DP);
2012
2013 /* Changes to enable or select take place the vblank
2014 * after being written.
2015 */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002016 if (crtc == NULL) {
2017 /* We can arrive here never having been attached
2018 * to a CRTC, for instance, due to inheriting
2019 * random state from the BIOS.
2020 *
2021 * If the pipe is not running, play safe and
2022 * wait for the clocks to stabilise before
2023 * continuing.
2024 */
2025 POSTING_READ(intel_dp->output_reg);
2026 msleep(50);
2027 } else
2028 intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002029 }
2030
Wu Fengguang832afda2011-12-09 20:42:21 +08002031 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002032 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2033 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002034 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002035}
2036
Keith Packard26d61aa2011-07-25 20:01:09 -07002037static bool
2038intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002039{
Keith Packard92fd8fd2011-07-25 19:50:10 -07002040 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002041 sizeof(intel_dp->dpcd)) == 0)
2042 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002043
Adam Jacksonedb39242012-09-18 10:58:49 -04002044 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2045 return false; /* DPCD not present */
2046
2047 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2048 DP_DWN_STRM_PORT_PRESENT))
2049 return true; /* native DP sink */
2050
2051 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2052 return true; /* no per-port downstream info */
2053
2054 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2055 intel_dp->downstream_ports,
2056 DP_MAX_DOWNSTREAM_PORTS) == 0)
2057 return false; /* downstream port status fetch failed */
2058
2059 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002060}
2061
Adam Jackson0d198322012-05-14 16:05:47 -04002062static void
2063intel_dp_probe_oui(struct intel_dp *intel_dp)
2064{
2065 u8 buf[3];
2066
2067 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2068 return;
2069
Daniel Vetter351cfc32012-06-12 13:20:47 +02002070 ironlake_edp_panel_vdd_on(intel_dp);
2071
Adam Jackson0d198322012-05-14 16:05:47 -04002072 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2073 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2074 buf[0], buf[1], buf[2]);
2075
2076 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2077 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2078 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002079
2080 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002081}
2082
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002083static bool
2084intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2085{
2086 int ret;
2087
2088 ret = intel_dp_aux_native_read_retry(intel_dp,
2089 DP_DEVICE_SERVICE_IRQ_VECTOR,
2090 sink_irq_vector, 1);
2091 if (!ret)
2092 return false;
2093
2094 return true;
2095}
2096
2097static void
2098intel_dp_handle_test_request(struct intel_dp *intel_dp)
2099{
2100 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002101 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002102}
2103
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002104/*
2105 * According to DP spec
2106 * 5.1.2:
2107 * 1. Read DPCD
2108 * 2. Configure link according to Receiver Capabilities
2109 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2110 * 4. Check link status on receipt of hot-plug interrupt
2111 */
2112
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002113void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002114intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002115{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002116 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002117 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002118 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002119
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002120 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002121 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002122
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002123 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002124 return;
2125
Keith Packard92fd8fd2011-07-25 19:50:10 -07002126 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002127 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002128 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002129 return;
2130 }
2131
Keith Packard92fd8fd2011-07-25 19:50:10 -07002132 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002133 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002134 intel_dp_link_down(intel_dp);
2135 return;
2136 }
2137
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002138 /* Try to read the source of the interrupt */
2139 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2140 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2141 /* Clear interrupt source */
2142 intel_dp_aux_native_write_1(intel_dp,
2143 DP_DEVICE_SERVICE_IRQ_VECTOR,
2144 sink_irq_vector);
2145
2146 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2147 intel_dp_handle_test_request(intel_dp);
2148 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2149 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2150 }
2151
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002152 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002153 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002154 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002155 intel_dp_start_link_train(intel_dp);
2156 intel_dp_complete_link_train(intel_dp);
2157 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002158}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002159
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002160/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002161static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002162intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002163{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002164 uint8_t *dpcd = intel_dp->dpcd;
2165 bool hpd;
2166 uint8_t type;
2167
2168 if (!intel_dp_get_dpcd(intel_dp))
2169 return connector_status_disconnected;
2170
2171 /* if there's no downstream port, we're done */
2172 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002173 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002174
2175 /* If we're HPD-aware, SINK_COUNT changes dynamically */
2176 hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
2177 if (hpd) {
Adam Jackson23235172012-09-20 16:42:45 -04002178 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002179 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04002180 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002181 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04002182 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2183 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002184 }
2185
2186 /* If no HPD, poke DDC gently */
2187 if (drm_probe_ddc(&intel_dp->adapter))
2188 return connector_status_connected;
2189
2190 /* Well we tried, say unknown for unreliable port types */
2191 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2192 if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
2193 return connector_status_unknown;
2194
2195 /* Anything else is out of spec, warn and ignore */
2196 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002197 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002198}
2199
2200static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002201ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002202{
Paulo Zanoni30add222012-10-26 19:05:45 -02002203 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002204 enum drm_connector_status status;
2205
Chris Wilsonfe16d942011-02-12 10:29:38 +00002206 /* Can't disconnect eDP, but you can close the lid... */
2207 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02002208 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00002209 if (status == connector_status_unknown)
2210 status = connector_status_connected;
2211 return status;
2212 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002213
Keith Packard26d61aa2011-07-25 20:01:09 -07002214 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002215}
2216
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002217static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002218g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002219{
Paulo Zanoni30add222012-10-26 19:05:45 -02002220 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002221 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01002222 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002223
Chris Wilsonea5b2132010-08-04 13:50:23 +01002224 switch (intel_dp->output_reg) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002225 case DP_B:
Chris Wilson10f76a32012-05-11 18:01:32 +01002226 bit = DPB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002227 break;
2228 case DP_C:
Chris Wilson10f76a32012-05-11 18:01:32 +01002229 bit = DPC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002230 break;
2231 case DP_D:
Chris Wilson10f76a32012-05-11 18:01:32 +01002232 bit = DPD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002233 break;
2234 default:
2235 return connector_status_unknown;
2236 }
2237
Chris Wilson10f76a32012-05-11 18:01:32 +01002238 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002239 return connector_status_disconnected;
2240
Keith Packard26d61aa2011-07-25 20:01:09 -07002241 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002242}
2243
Keith Packard8c241fe2011-09-28 16:38:44 -07002244static struct edid *
2245intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2246{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002247 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002248
Jani Nikula9cd300e2012-10-19 14:51:52 +03002249 /* use cached edid if we have one */
2250 if (intel_connector->edid) {
2251 struct edid *edid;
2252 int size;
2253
2254 /* invalid edid */
2255 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002256 return NULL;
2257
Jani Nikula9cd300e2012-10-19 14:51:52 +03002258 size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002259 edid = kmalloc(size, GFP_KERNEL);
2260 if (!edid)
2261 return NULL;
2262
Jani Nikula9cd300e2012-10-19 14:51:52 +03002263 memcpy(edid, intel_connector->edid, size);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002264 return edid;
2265 }
2266
Jani Nikula9cd300e2012-10-19 14:51:52 +03002267 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002268}
2269
2270static int
2271intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2272{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002273 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002274
Jani Nikula9cd300e2012-10-19 14:51:52 +03002275 /* use cached edid if we have one */
2276 if (intel_connector->edid) {
2277 /* invalid edid */
2278 if (IS_ERR(intel_connector->edid))
2279 return 0;
2280
2281 return intel_connector_update_modes(connector,
2282 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002283 }
2284
Jani Nikula9cd300e2012-10-19 14:51:52 +03002285 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002286}
2287
2288
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002289/**
2290 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
2291 *
2292 * \return true if DP port is connected.
2293 * \return false if DP port is disconnected.
2294 */
2295static enum drm_connector_status
2296intel_dp_detect(struct drm_connector *connector, bool force)
2297{
2298 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02002299 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2300 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002301 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002302 enum drm_connector_status status;
2303 struct edid *edid = NULL;
Jani Nikula898076e2012-10-25 10:58:10 +03002304 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002305
2306 intel_dp->has_audio = false;
2307
2308 if (HAS_PCH_SPLIT(dev))
2309 status = ironlake_dp_detect(intel_dp);
2310 else
2311 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002312
Jani Nikula898076e2012-10-25 10:58:10 +03002313 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2314 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2315 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002316
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002317 if (status != connector_status_connected)
2318 return status;
2319
Adam Jackson0d198322012-05-14 16:05:47 -04002320 intel_dp_probe_oui(intel_dp);
2321
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002322 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
2323 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01002324 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002325 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002326 if (edid) {
2327 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01002328 kfree(edid);
2329 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002330 }
2331
Paulo Zanonid63885d2012-10-26 19:05:49 -02002332 if (intel_encoder->type != INTEL_OUTPUT_EDP)
2333 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002334 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002335}
2336
2337static int intel_dp_get_modes(struct drm_connector *connector)
2338{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002339 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03002340 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002341 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002342 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002343
2344 /* We should parse the EDID data and find out if it has an audio sink
2345 */
2346
Keith Packard8c241fe2011-09-28 16:38:44 -07002347 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002348 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002349 return ret;
2350
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002351 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03002352 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002353 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03002354 mode = drm_mode_duplicate(dev,
2355 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002356 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002357 drm_mode_probed_add(connector, mode);
2358 return 1;
2359 }
2360 }
2361 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002362}
2363
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002364static bool
2365intel_dp_detect_audio(struct drm_connector *connector)
2366{
2367 struct intel_dp *intel_dp = intel_attached_dp(connector);
2368 struct edid *edid;
2369 bool has_audio = false;
2370
Keith Packard8c241fe2011-09-28 16:38:44 -07002371 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002372 if (edid) {
2373 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002374 kfree(edid);
2375 }
2376
2377 return has_audio;
2378}
2379
Chris Wilsonf6849602010-09-19 09:29:33 +01002380static int
2381intel_dp_set_property(struct drm_connector *connector,
2382 struct drm_property *property,
2383 uint64_t val)
2384{
Chris Wilsone953fd72011-02-21 22:23:52 +00002385 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03002386 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002387 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
2388 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01002389 int ret;
2390
Rob Clark662595d2012-10-11 20:36:04 -05002391 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01002392 if (ret)
2393 return ret;
2394
Chris Wilson3f43c482011-05-12 22:17:24 +01002395 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002396 int i = val;
2397 bool has_audio;
2398
2399 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002400 return 0;
2401
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002402 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01002403
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002404 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002405 has_audio = intel_dp_detect_audio(connector);
2406 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002407 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002408
2409 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002410 return 0;
2411
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002412 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01002413 goto done;
2414 }
2415
Chris Wilsone953fd72011-02-21 22:23:52 +00002416 if (property == dev_priv->broadcast_rgb_property) {
2417 if (val == !!intel_dp->color_range)
2418 return 0;
2419
2420 intel_dp->color_range = val ? DP_COLOR_RANGE_16_235 : 0;
2421 goto done;
2422 }
2423
Yuly Novikov53b41832012-10-26 12:04:00 +03002424 if (is_edp(intel_dp) &&
2425 property == connector->dev->mode_config.scaling_mode_property) {
2426 if (val == DRM_MODE_SCALE_NONE) {
2427 DRM_DEBUG_KMS("no scaling not supported\n");
2428 return -EINVAL;
2429 }
2430
2431 if (intel_connector->panel.fitting_mode == val) {
2432 /* the eDP scaling property is not changed */
2433 return 0;
2434 }
2435 intel_connector->panel.fitting_mode = val;
2436
2437 goto done;
2438 }
2439
Chris Wilsonf6849602010-09-19 09:29:33 +01002440 return -EINVAL;
2441
2442done:
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002443 if (intel_encoder->base.crtc) {
2444 struct drm_crtc *crtc = intel_encoder->base.crtc;
Daniel Vettera6778b32012-07-02 09:56:42 +02002445 intel_set_mode(crtc, &crtc->mode,
2446 crtc->x, crtc->y, crtc->fb);
Chris Wilsonf6849602010-09-19 09:29:33 +01002447 }
2448
2449 return 0;
2450}
2451
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002452static void
Akshay Joshi0206e352011-08-16 15:34:10 -04002453intel_dp_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002454{
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002455 struct drm_device *dev = connector->dev;
Jani Nikulabe3cd5e2012-10-12 10:33:05 +03002456 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikula1d508702012-10-19 14:51:49 +03002457 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002458
Jani Nikula9cd300e2012-10-19 14:51:52 +03002459 if (!IS_ERR_OR_NULL(intel_connector->edid))
2460 kfree(intel_connector->edid);
2461
Jani Nikula1d508702012-10-19 14:51:49 +03002462 if (is_edp(intel_dp)) {
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002463 intel_panel_destroy_backlight(dev);
Jani Nikula1d508702012-10-19 14:51:49 +03002464 intel_panel_fini(&intel_connector->panel);
2465 }
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002466
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002467 drm_sysfs_connector_remove(connector);
2468 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002469 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002470}
2471
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002472void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02002473{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002474 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
2475 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02002476
2477 i2c_del_adapter(&intel_dp->adapter);
2478 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07002479 if (is_edp(intel_dp)) {
2480 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
2481 ironlake_panel_vdd_off_sync(intel_dp);
2482 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002483 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02002484}
2485
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002486static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002487 .mode_fixup = intel_dp_mode_fixup,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002488 .mode_set = intel_dp_mode_set,
Daniel Vetter1f703852012-07-11 16:51:39 +02002489 .disable = intel_encoder_noop,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002490};
2491
2492static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002493 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002494 .detect = intel_dp_detect,
2495 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01002496 .set_property = intel_dp_set_property,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002497 .destroy = intel_dp_destroy,
2498};
2499
2500static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
2501 .get_modes = intel_dp_get_modes,
2502 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002503 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002504};
2505
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002506static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02002507 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002508};
2509
Chris Wilson995b6762010-08-20 13:23:26 +01002510static void
Eric Anholt21d40d32010-03-25 11:11:14 -07002511intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07002512{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002513 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07002514
Jesse Barnes885a5012011-07-07 11:11:01 -07002515 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07002516}
2517
Zhenyu Wange3421a12010-04-08 09:43:27 +08002518/* Return which DP Port should be selected for Transcoder DP control */
2519int
Akshay Joshi0206e352011-08-16 15:34:10 -04002520intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002521{
2522 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002523 struct intel_encoder *intel_encoder;
2524 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002525
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002526 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
2527 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002528
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002529 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2530 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002531 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002532 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002533
Zhenyu Wange3421a12010-04-08 09:43:27 +08002534 return -1;
2535}
2536
Zhao Yakui36e83a12010-06-12 14:32:21 +08002537/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04002538bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002539{
2540 struct drm_i915_private *dev_priv = dev->dev_private;
2541 struct child_device_config *p_child;
2542 int i;
2543
2544 if (!dev_priv->child_dev_num)
2545 return false;
2546
2547 for (i = 0; i < dev_priv->child_dev_num; i++) {
2548 p_child = dev_priv->child_dev + i;
2549
2550 if (p_child->dvo_port == PORT_IDPD &&
2551 p_child->device_type == DEVICE_TYPE_eDP)
2552 return true;
2553 }
2554 return false;
2555}
2556
Chris Wilsonf6849602010-09-19 09:29:33 +01002557static void
2558intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
2559{
Yuly Novikov53b41832012-10-26 12:04:00 +03002560 struct intel_connector *intel_connector = to_intel_connector(connector);
2561
Chris Wilson3f43c482011-05-12 22:17:24 +01002562 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002563 intel_attach_broadcast_rgb_property(connector);
Yuly Novikov53b41832012-10-26 12:04:00 +03002564
2565 if (is_edp(intel_dp)) {
2566 drm_mode_create_scaling_mode_property(connector->dev);
2567 drm_connector_attach_property(
2568 connector,
2569 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03002570 DRM_MODE_SCALE_ASPECT);
2571 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03002572 }
Chris Wilsonf6849602010-09-19 09:29:33 +01002573}
2574
Daniel Vetter67a54562012-10-20 20:57:45 +02002575static void
2576intel_dp_init_panel_power_sequencer(struct drm_device *dev,
2577 struct intel_dp *intel_dp)
2578{
2579 struct drm_i915_private *dev_priv = dev->dev_private;
2580 struct edp_power_seq cur, vbt, spec, final;
2581 u32 pp_on, pp_off, pp_div, pp;
2582
2583 /* Workaround: Need to write PP_CONTROL with the unlock key as
2584 * the very first thing. */
2585 pp = ironlake_get_pp_control(dev_priv);
2586 I915_WRITE(PCH_PP_CONTROL, pp);
2587
2588 pp_on = I915_READ(PCH_PP_ON_DELAYS);
2589 pp_off = I915_READ(PCH_PP_OFF_DELAYS);
2590 pp_div = I915_READ(PCH_PP_DIVISOR);
2591
2592 /* Pull timing values out of registers */
2593 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
2594 PANEL_POWER_UP_DELAY_SHIFT;
2595
2596 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
2597 PANEL_LIGHT_ON_DELAY_SHIFT;
2598
2599 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
2600 PANEL_LIGHT_OFF_DELAY_SHIFT;
2601
2602 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
2603 PANEL_POWER_DOWN_DELAY_SHIFT;
2604
2605 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
2606 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
2607
2608 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2609 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
2610
2611 vbt = dev_priv->edp.pps;
2612
2613 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
2614 * our hw here, which are all in 100usec. */
2615 spec.t1_t3 = 210 * 10;
2616 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
2617 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
2618 spec.t10 = 500 * 10;
2619 /* This one is special and actually in units of 100ms, but zero
2620 * based in the hw (so we need to add 100 ms). But the sw vbt
2621 * table multiplies it with 1000 to make it in units of 100usec,
2622 * too. */
2623 spec.t11_t12 = (510 + 100) * 10;
2624
2625 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2626 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
2627
2628 /* Use the max of the register settings and vbt. If both are
2629 * unset, fall back to the spec limits. */
2630#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
2631 spec.field : \
2632 max(cur.field, vbt.field))
2633 assign_final(t1_t3);
2634 assign_final(t8);
2635 assign_final(t9);
2636 assign_final(t10);
2637 assign_final(t11_t12);
2638#undef assign_final
2639
2640#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
2641 intel_dp->panel_power_up_delay = get_delay(t1_t3);
2642 intel_dp->backlight_on_delay = get_delay(t8);
2643 intel_dp->backlight_off_delay = get_delay(t9);
2644 intel_dp->panel_power_down_delay = get_delay(t10);
2645 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
2646#undef get_delay
2647
2648 /* And finally store the new values in the power sequencer. */
2649 pp_on = (final.t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
2650 (final.t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
2651 pp_off = (final.t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
2652 (final.t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
2653 /* Compute the divisor for the pp clock, simply match the Bspec
2654 * formula. */
2655 pp_div = ((100 * intel_pch_rawclk(dev))/2 - 1)
2656 << PP_REFERENCE_DIVIDER_SHIFT;
2657 pp_div |= (DIV_ROUND_UP(final.t11_t12, 1000)
2658 << PANEL_POWER_CYCLE_DELAY_SHIFT);
2659
2660 /* Haswell doesn't have any port selection bits for the panel
2661 * power sequencer any more. */
2662 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
2663 if (is_cpu_edp(intel_dp))
2664 pp_on |= PANEL_POWER_PORT_DP_A;
2665 else
2666 pp_on |= PANEL_POWER_PORT_DP_D;
2667 }
2668
2669 I915_WRITE(PCH_PP_ON_DELAYS, pp_on);
2670 I915_WRITE(PCH_PP_OFF_DELAYS, pp_off);
2671 I915_WRITE(PCH_PP_DIVISOR, pp_div);
2672
2673
2674 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
2675 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
2676 intel_dp->panel_power_cycle_delay);
2677
2678 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
2679 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
2680
2681 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
2682 I915_READ(PCH_PP_ON_DELAYS),
2683 I915_READ(PCH_PP_OFF_DELAYS),
2684 I915_READ(PCH_PP_DIVISOR));
Keith Packardc8110e52009-05-06 11:51:10 -07002685}
2686
2687void
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002688intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
2689 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002690{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002691 struct drm_connector *connector = &intel_connector->base;
2692 struct intel_dp *intel_dp = &intel_dig_port->dp;
2693 struct intel_encoder *intel_encoder = &intel_dig_port->base;
2694 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002695 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002696 struct drm_display_mode *fixed_mode = NULL;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002697 enum port port = intel_dig_port->port;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002698 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04002699 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002700
Daniel Vetter07679352012-09-06 22:15:42 +02002701 /* Preserve the current hw state. */
2702 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03002703 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00002704
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002705 if (HAS_PCH_SPLIT(dev) && port == PORT_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04002706 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01002707 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04002708
Gajanan Bhat19c03922012-09-27 19:13:07 +05302709 /*
2710 * FIXME : We need to initialize built-in panels before external panels.
2711 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
2712 */
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002713 if (IS_VALLEYVIEW(dev) && port == PORT_C) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05302714 type = DRM_MODE_CONNECTOR_eDP;
2715 intel_encoder->type = INTEL_OUTPUT_EDP;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002716 } else if (port == PORT_A || is_pch_edp(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04002717 type = DRM_MODE_CONNECTOR_eDP;
2718 intel_encoder->type = INTEL_OUTPUT_EDP;
2719 } else {
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002720 /* The intel_encoder->type value may be INTEL_OUTPUT_UNKNOWN for
2721 * DDI or INTEL_OUTPUT_DISPLAYPORT for the older gens, so don't
2722 * rewrite it.
2723 */
Adam Jacksonb3295302010-07-16 14:46:28 -04002724 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04002725 }
2726
Adam Jacksonb3295302010-07-16 14:46:28 -04002727 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002728 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
2729
Dave Airlieeb1f8e42010-05-07 06:42:51 +00002730 connector->polled = DRM_CONNECTOR_POLL_HPD;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002731 connector->interlace_allowed = true;
2732 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08002733
Daniel Vetter66a92782012-07-12 20:08:18 +02002734 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
2735 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08002736
Chris Wilsondf0e9242010-09-09 16:20:55 +01002737 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002738 drm_sysfs_connector_add(connector);
2739
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002740 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02002741 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
2742 else
2743 intel_connector->get_hw_state = intel_connector_get_hw_state;
2744
Daniel Vettere8cb4552012-07-01 13:05:48 +02002745
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002746 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002747 switch (port) {
2748 case PORT_A:
2749 name = "DPDDC-A";
2750 break;
2751 case PORT_B:
2752 dev_priv->hotplug_supported_mask |= DPB_HOTPLUG_INT_STATUS;
2753 name = "DPDDC-B";
2754 break;
2755 case PORT_C:
2756 dev_priv->hotplug_supported_mask |= DPC_HOTPLUG_INT_STATUS;
2757 name = "DPDDC-C";
2758 break;
2759 case PORT_D:
2760 dev_priv->hotplug_supported_mask |= DPD_HOTPLUG_INT_STATUS;
2761 name = "DPDDC-D";
2762 break;
2763 default:
2764 WARN(1, "Invalid port %c\n", port_name(port));
2765 break;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002766 }
2767
Daniel Vetter67a54562012-10-20 20:57:45 +02002768 if (is_edp(intel_dp))
2769 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Dave Airliec1f05262012-08-30 11:06:18 +10002770
2771 intel_dp_i2c_init(intel_dp, intel_connector, name);
2772
Daniel Vetter67a54562012-10-20 20:57:45 +02002773 /* Cache DPCD and EDID for edp. */
Dave Airliec1f05262012-08-30 11:06:18 +10002774 if (is_edp(intel_dp)) {
2775 bool ret;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002776 struct drm_display_mode *scan;
Dave Airliec1f05262012-08-30 11:06:18 +10002777 struct edid *edid;
Jesse Barnes5d613502011-01-24 17:10:54 -08002778
2779 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard59f3e272011-07-25 20:01:56 -07002780 ret = intel_dp_get_dpcd(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002781 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard99ea7122011-11-01 19:57:50 -07002782
Keith Packard59f3e272011-07-25 20:01:56 -07002783 if (ret) {
Jesse Barnes7183dc22011-07-07 11:10:58 -07002784 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
2785 dev_priv->no_aux_handshake =
2786 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
Jesse Barnes89667382010-10-07 16:01:21 -07002787 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
2788 } else {
Chris Wilson3d3dc142011-02-12 10:33:12 +00002789 /* if this fails, presume the device is a ghost */
Takashi Iwai48898b02011-03-18 09:06:49 +00002790 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002791 intel_dp_encoder_destroy(&intel_encoder->base);
2792 intel_dp_destroy(connector);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002793 return;
Jesse Barnes89667382010-10-07 16:01:21 -07002794 }
Jesse Barnes89667382010-10-07 16:01:21 -07002795
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002796 ironlake_edp_panel_vdd_on(intel_dp);
2797 edid = drm_get_edid(connector, &intel_dp->adapter);
2798 if (edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03002799 if (drm_add_edid_modes(connector, edid)) {
2800 drm_mode_connector_update_edid_property(connector, edid);
2801 drm_edid_to_eld(connector, edid);
2802 } else {
2803 kfree(edid);
2804 edid = ERR_PTR(-EINVAL);
2805 }
2806 } else {
2807 edid = ERR_PTR(-ENOENT);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002808 }
Jani Nikula9cd300e2012-10-19 14:51:52 +03002809 intel_connector->edid = edid;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002810
2811 /* prefer fixed mode from EDID if available */
2812 list_for_each_entry(scan, &connector->probed_modes, head) {
2813 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
2814 fixed_mode = drm_mode_duplicate(dev, scan);
2815 break;
2816 }
2817 }
2818
2819 /* fallback to VBT if available for eDP */
2820 if (!fixed_mode && dev_priv->lfp_lvds_vbt_mode) {
2821 fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
2822 if (fixed_mode)
2823 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
2824 }
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002825
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002826 ironlake_edp_panel_vdd_off(intel_dp, false);
2827 }
Keith Packard552fb0b2011-09-28 16:31:53 -07002828
Jesse Barnes4d926462010-10-07 16:01:07 -07002829 if (is_edp(intel_dp)) {
Jani Nikuladd06f902012-10-19 14:51:50 +03002830 intel_panel_init(&intel_connector->panel, fixed_mode);
Jani Nikula0657b6b2012-10-19 14:51:46 +03002831 intel_panel_setup_backlight(connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002832 }
2833
Chris Wilsonf6849602010-09-19 09:29:33 +01002834 intel_dp_add_properties(intel_dp, connector);
2835
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002836 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2837 * 0xd. Failure to do so will result in spurious interrupts being
2838 * generated on the port when a cable is not attached.
2839 */
2840 if (IS_G4X(dev) && !IS_GM45(dev)) {
2841 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2842 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2843 }
2844}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002845
2846void
2847intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
2848{
2849 struct intel_digital_port *intel_dig_port;
2850 struct intel_encoder *intel_encoder;
2851 struct drm_encoder *encoder;
2852 struct intel_connector *intel_connector;
2853
2854 intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
2855 if (!intel_dig_port)
2856 return;
2857
2858 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
2859 if (!intel_connector) {
2860 kfree(intel_dig_port);
2861 return;
2862 }
2863
2864 intel_encoder = &intel_dig_port->base;
2865 encoder = &intel_encoder->base;
2866
2867 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
2868 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002869 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002870
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002871 intel_encoder->enable = intel_enable_dp;
2872 intel_encoder->pre_enable = intel_pre_enable_dp;
2873 intel_encoder->disable = intel_disable_dp;
2874 intel_encoder->post_disable = intel_post_disable_dp;
2875 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002876
Paulo Zanoni174edf12012-10-26 19:05:50 -02002877 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002878 intel_dig_port->dp.output_reg = output_reg;
2879
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002880 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002881 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2882 intel_encoder->cloneable = false;
2883 intel_encoder->hot_plug = intel_dp_hot_plug;
2884
2885 intel_dp_init_connector(intel_dig_port, intel_connector);
2886}