blob: 64150a9ffff3fb54668ca7f12a00ff12d2a5777f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07004 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04005 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010055 AHCI_PCI_BAR_STA2X11 = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080056 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010057 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090058};
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Tejun Heo441577e2010-03-29 10:32:39 +090060enum board_ids {
61 /* board IDs by feature in alphabetical order */
62 board_ahci,
63 board_ahci_ign_iferr,
Tejun Heo9921a2d2014-10-27 10:22:56 -040064 board_ahci_nomsi,
Levente Kurusaaa5b8c42014-02-18 10:22:17 -050065 board_ahci_noncq,
Tejun Heo441577e2010-03-29 10:32:39 +090066 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020067 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090068
69 /* board IDs for specific chipsets in alphabetical order */
70 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090071 board_ahci_mcp77,
72 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090073 board_ahci_mv,
74 board_ahci_sb600,
75 board_ahci_sb700, /* for SB700 and SB800 */
76 board_ahci_vt8251,
77
78 /* aliases */
79 board_ahci_mcp_linux = board_ahci_mcp65,
80 board_ahci_mcp67 = board_ahci_mcp65,
81 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090082 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070083};
84
Jeff Garzik2dcb4072007-10-19 06:42:56 -040085static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090086static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
87 unsigned long deadline);
88static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
89 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090090#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090091static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
92static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090093#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
Tejun Heofad16e72010-09-21 09:25:48 +020095static struct scsi_host_template ahci_sht = {
96 AHCI_SHT("ahci"),
97};
98
Tejun Heo029cfd62008-03-25 12:22:49 +090099static struct ata_port_operations ahci_vt8251_ops = {
100 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900101 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900102};
103
Tejun Heo029cfd62008-03-25 12:22:49 +0900104static struct ata_port_operations ahci_p5wdh_ops = {
105 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900106 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900107};
108
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100109static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900110 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530111 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900112 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100113 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400114 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115 .port_ops = &ahci_ops,
116 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530117 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900118 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
119 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100120 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400121 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900122 .port_ops = &ahci_ops,
123 },
Tejun Heo9921a2d2014-10-27 10:22:56 -0400124 [board_ahci_nomsi] = {
125 AHCI_HFLAGS (AHCI_HFLAG_NO_MSI),
126 .flags = AHCI_FLAG_COMMON,
127 .pio_mask = ATA_PIO4,
128 .udma_mask = ATA_UDMA6,
129 .port_ops = &ahci_ops,
130 },
Levente Kurusaaa5b8c42014-02-18 10:22:17 -0500131 [board_ahci_noncq] = {
132 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ),
133 .flags = AHCI_FLAG_COMMON,
134 .pio_mask = ATA_PIO4,
135 .udma_mask = ATA_UDMA6,
136 .port_ops = &ahci_ops,
137 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530138 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900139 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
140 .flags = AHCI_FLAG_COMMON,
141 .pio_mask = ATA_PIO4,
142 .udma_mask = ATA_UDMA6,
143 .port_ops = &ahci_ops,
144 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530145 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200146 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
147 .flags = AHCI_FLAG_COMMON,
148 .pio_mask = ATA_PIO4,
149 .udma_mask = ATA_UDMA6,
150 .port_ops = &ahci_ops,
151 },
Tejun Heo441577e2010-03-29 10:32:39 +0900152 /* by chipsets */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530153 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900154 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
155 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100156 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900157 .pio_mask = ATA_PIO4,
158 .udma_mask = ATA_UDMA6,
159 .port_ops = &ahci_ops,
160 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530161 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900162 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
163 .flags = AHCI_FLAG_COMMON,
164 .pio_mask = ATA_PIO4,
165 .udma_mask = ATA_UDMA6,
166 .port_ops = &ahci_ops,
167 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530168 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900169 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900170 .flags = AHCI_FLAG_COMMON,
171 .pio_mask = ATA_PIO4,
172 .udma_mask = ATA_UDMA6,
173 .port_ops = &ahci_ops,
174 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530175 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900176 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
177 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300178 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900179 .pio_mask = ATA_PIO4,
180 .udma_mask = ATA_UDMA6,
181 .port_ops = &ahci_ops,
182 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530183 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900184 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900185 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
186 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900187 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100188 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400189 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800190 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800191 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530192 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800193 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800194 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100195 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800196 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800197 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800198 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530199 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900200 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900201 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100202 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900203 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900204 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800205 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206};
207
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500208static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400209 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400210 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
211 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
212 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
213 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
214 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900215 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400216 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
217 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
218 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
219 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900220 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800221 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900222 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
223 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
224 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
225 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
226 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
227 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
228 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
229 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
230 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
231 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
232 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
233 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
234 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
235 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
236 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400237 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
238 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800239 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500240 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800241 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500242 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
243 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700244 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700245 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500246 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700247 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700248 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500249 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800250 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
251 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
252 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
253 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
254 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
255 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700256 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
257 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
258 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800259 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800260 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700261 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
262 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
263 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
264 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
265 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
266 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700267 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800268 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
269 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
270 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
271 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
272 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
273 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
274 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
275 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
James Ralston77b12bc92012-08-09 09:02:31 -0700276 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
277 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
278 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
279 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
280 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
281 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
282 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
283 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Seth Heasley29e674d2013-01-25 12:01:05 -0800284 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
285 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
286 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
287 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
288 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
289 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
290 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
291 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
292 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci }, /* Avoton AHCI */
293 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci }, /* Avoton AHCI */
294 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci }, /* Avoton RAID */
295 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci }, /* Avoton RAID */
296 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci }, /* Avoton RAID */
297 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci }, /* Avoton RAID */
298 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci }, /* Avoton RAID */
299 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci }, /* Avoton RAID */
James Ralstonefda3322013-02-21 11:08:51 -0800300 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
301 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
James Ralston151743f2013-02-08 17:34:47 -0800302 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
303 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
304 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
305 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
306 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
307 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
308 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
309 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley21e8e042013-06-19 16:36:45 -0700310 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
James Ralston296cfde2013-11-04 09:24:58 -0800311 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci }, /* Wildcat Point-LP AHCI */
312 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci }, /* Wildcat Point-LP RAID */
313 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci }, /* Wildcat Point-LP RAID */
314 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci }, /* Wildcat Point-LP RAID */
James Ralstonf714be22014-08-27 14:29:07 -0700315 { PCI_VDEVICE(INTEL, 0x8c82), board_ahci }, /* 9 Series AHCI */
316 { PCI_VDEVICE(INTEL, 0x8c83), board_ahci }, /* 9 Series AHCI */
317 { PCI_VDEVICE(INTEL, 0x8c84), board_ahci }, /* 9 Series RAID */
318 { PCI_VDEVICE(INTEL, 0x8c85), board_ahci }, /* 9 Series RAID */
319 { PCI_VDEVICE(INTEL, 0x8c86), board_ahci }, /* 9 Series RAID */
320 { PCI_VDEVICE(INTEL, 0x8c87), board_ahci }, /* 9 Series RAID */
321 { PCI_VDEVICE(INTEL, 0x8c8e), board_ahci }, /* 9 Series RAID */
322 { PCI_VDEVICE(INTEL, 0x8c8f), board_ahci }, /* 9 Series RAID */
James Ralston4886eb42014-10-13 15:16:38 -0700323 { PCI_VDEVICE(INTEL, 0xa103), board_ahci }, /* Sunrise Point-H AHCI */
324 { PCI_VDEVICE(INTEL, 0xa103), board_ahci }, /* Sunrise Point-H RAID */
325 { PCI_VDEVICE(INTEL, 0xa105), board_ahci }, /* Sunrise Point-H RAID */
326 { PCI_VDEVICE(INTEL, 0xa107), board_ahci }, /* Sunrise Point-H RAID */
327 { PCI_VDEVICE(INTEL, 0xa10f), board_ahci }, /* Sunrise Point-H RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400328
Tejun Heoe34bb372007-02-26 20:24:03 +0900329 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
330 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
331 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100332 /* JMicron 362B and 362C have an AHCI function with IDE class code */
333 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
334 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400335
336 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800337 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800338 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
339 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
340 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
341 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
342 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
343 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400344
Shane Huange2dd90b2009-07-29 11:34:49 +0800345 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800346 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huang7d31ea02013-06-03 18:24:10 +0800347 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800348 /* AMD is using RAID class only for ahci controllers */
349 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
350 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
351
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400352 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400353 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900354 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400355
356 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900357 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
358 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
359 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
360 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
361 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
362 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
363 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
364 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900365 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
366 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
367 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
368 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
369 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
370 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
371 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
372 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
373 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
374 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
375 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
376 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
377 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
378 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
379 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
380 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
381 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
382 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
383 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
384 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
385 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
386 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
387 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
388 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
389 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
390 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
391 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
392 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
393 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
394 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
395 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
396 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
397 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
398 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
399 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
400 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
401 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
402 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
403 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
404 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
405 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
406 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
407 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
408 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
409 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
410 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
411 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
412 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
413 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
414 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
415 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
416 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
417 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
418 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
419 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
420 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
421 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
422 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
423 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
424 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
425 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
426 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
427 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
428 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
429 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
430 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
431 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
432 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
433 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
434 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
435 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
436 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
437 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
438 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
439 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
440 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400441
Jeff Garzik95916ed2006-07-29 04:10:14 -0400442 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900443 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
444 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
445 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400446
Alessandro Rubini318893e2012-01-06 13:33:39 +0100447 /* ST Microelectronics */
448 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
449
Jeff Garzikcd70c262007-07-08 02:29:42 -0400450 /* Marvell */
451 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100452 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600453 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500454 .class = PCI_CLASS_STORAGE_SATA_AHCI,
455 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200456 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600457 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100458 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Simon Guinot6e3eb162013-12-23 13:24:35 +0100459 { PCI_DEVICE_SUB(PCI_VENDOR_ID_MARVELL_EXT, 0x9178,
460 PCI_VENDOR_ID_MARVELL_EXT, 0x9170),
461 .driver_data = board_ahci_yes_fbs }, /* 88se9170 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600462 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500463 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900464 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
Murali Karicheri4e2bd062014-09-05 13:21:00 -0400465 .driver_data = board_ahci_yes_fbs }, /* 88se9182 */
466 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9182),
George Spelvinfcce9a32013-05-29 10:20:35 +0900467 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600468 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100469 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Andreas Schrägle7d872bd2014-05-24 16:35:43 +0200470 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0),
471 .driver_data = board_ahci_yes_fbs },
Myron Stowe69fd3152013-04-08 11:32:49 -0600472 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100473 .driver_data = board_ahci_yes_fbs },
Samir Benmendil61688ba2013-11-17 23:56:17 +0100474 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9230),
475 .driver_data = board_ahci_yes_fbs },
Jérôme Carretero18958492014-06-03 14:56:25 -0400476 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0642),
477 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400478
Mark Nelsonc77a0362008-10-23 14:08:16 +1100479 /* Promise */
480 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
Romain Degezd35acb62014-07-11 18:08:13 +0200481 { PCI_VDEVICE(PROMISE, 0x3781), board_ahci }, /* FastTrak TX8660 ahci-mode */
Mark Nelsonc77a0362008-10-23 14:08:16 +1100482
Keng-Yu Linc9703762011-11-09 01:47:36 -0500483 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100484 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
485 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
486 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
487 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500488
Levente Kurusaaa5b8c42014-02-18 10:22:17 -0500489 /*
Tejun Heo9921a2d2014-10-27 10:22:56 -0400490 * Samsung SSDs found on some macbooks. NCQ times out if MSI is
491 * enabled. https://bugzilla.kernel.org/show_bug.cgi?id=60731
Levente Kurusaaa5b8c42014-02-18 10:22:17 -0500492 */
Tejun Heo9921a2d2014-10-27 10:22:56 -0400493 { PCI_VDEVICE(SAMSUNG, 0x1600), board_ahci_nomsi },
Levente Kurusaaa5b8c42014-02-18 10:22:17 -0500494
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800495 /* Enmotus */
496 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
497
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500498 /* Generic, PCI class code for AHCI */
499 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500500 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500501
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 { } /* terminate list */
503};
504
505
506static struct pci_driver ahci_pci_driver = {
507 .name = DRV_NAME,
508 .id_table = ahci_pci_tbl,
509 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900510 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900511#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900512 .suspend = ahci_pci_device_suspend,
513 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900514#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515};
516
Alan Cox5b66c822008-09-03 14:48:34 +0100517#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
518static int marvell_enable;
519#else
520static int marvell_enable = 1;
521#endif
522module_param(marvell_enable, int, 0644);
523MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
524
525
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300526static void ahci_pci_save_initial_config(struct pci_dev *pdev,
527 struct ahci_host_priv *hpriv)
528{
529 unsigned int force_port_map = 0;
530 unsigned int mask_port_map = 0;
531
532 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
533 dev_info(&pdev->dev, "JMB361 has only one port\n");
534 force_port_map = 1;
535 }
536
537 /*
538 * Temporary Marvell 6145 hack: PATA port presence
539 * is asserted through the standard AHCI port
540 * presence register, as bit 4 (counting from 0)
541 */
542 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
543 if (pdev->device == 0x6121)
544 mask_port_map = 0x3;
545 else
546 mask_port_map = 0xf;
547 dev_info(&pdev->dev,
548 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
549 }
550
Anton Vorontsov1d513352010-03-03 20:17:37 +0300551 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
552 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300553}
554
Anton Vorontsov33030402010-03-03 20:17:39 +0300555static int ahci_pci_reset_controller(struct ata_host *host)
556{
557 struct pci_dev *pdev = to_pci_dev(host->dev);
558
559 ahci_reset_controller(host);
560
Tejun Heod91542c2006-07-26 15:59:26 +0900561 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300562 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900563 u16 tmp16;
564
565 /* configure PCS */
566 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900567 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
568 tmp16 |= hpriv->port_map;
569 pci_write_config_word(pdev, 0x92, tmp16);
570 }
Tejun Heod91542c2006-07-26 15:59:26 +0900571 }
572
573 return 0;
574}
575
Anton Vorontsov781d6552010-03-03 20:17:42 +0300576static void ahci_pci_init_controller(struct ata_host *host)
577{
578 struct ahci_host_priv *hpriv = host->private_data;
579 struct pci_dev *pdev = to_pci_dev(host->dev);
580 void __iomem *port_mmio;
581 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100582 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900583
Tejun Heo417a1a62007-09-23 13:19:55 +0900584 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100585 if (pdev->device == 0x6121)
586 mv = 2;
587 else
588 mv = 4;
589 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400590
591 writel(0, port_mmio + PORT_IRQ_MASK);
592
593 /* clear port IRQ */
594 tmp = readl(port_mmio + PORT_IRQ_STAT);
595 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
596 if (tmp)
597 writel(tmp, port_mmio + PORT_IRQ_STAT);
598 }
599
Anton Vorontsov781d6552010-03-03 20:17:42 +0300600 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900601}
602
Tejun Heocc0680a2007-08-06 18:36:23 +0900603static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900604 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900605{
Tejun Heocc0680a2007-08-06 18:36:23 +0900606 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900607 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900608 int rc;
609
610 DPRINTK("ENTER\n");
611
Tejun Heo4447d352007-04-17 23:44:08 +0900612 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900613
Tejun Heocc0680a2007-08-06 18:36:23 +0900614 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900615 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900616
Tejun Heo4447d352007-04-17 23:44:08 +0900617 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900618
619 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
620
621 /* vt8251 doesn't clear BSY on signature FIS reception,
622 * request follow-up softreset.
623 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900624 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900625}
626
Tejun Heoedc93052007-10-25 14:59:16 +0900627static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
628 unsigned long deadline)
629{
630 struct ata_port *ap = link->ap;
631 struct ahci_port_priv *pp = ap->private_data;
632 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
633 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900634 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900635 int rc;
636
637 ahci_stop_engine(ap);
638
639 /* clear D2H reception area to properly wait for D2H FIS */
640 ata_tf_init(link->device, &tf);
641 tf.command = 0x80;
642 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
643
644 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900645 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900646
647 ahci_start_engine(ap);
648
Tejun Heoedc93052007-10-25 14:59:16 +0900649 /* The pseudo configuration device on SIMG4726 attached to
650 * ASUS P5W-DH Deluxe doesn't send signature FIS after
651 * hardreset if no device is attached to the first downstream
652 * port && the pseudo device locks up on SRST w/ PMP==0. To
653 * work around this, wait for !BSY only briefly. If BSY isn't
654 * cleared, perform CLO and proceed to IDENTIFY (achieved by
655 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
656 *
657 * Wait for two seconds. Devices attached to downstream port
658 * which can't process the following IDENTIFY after this will
659 * have to be reset again. For most cases, this should
660 * suffice while making probing snappish enough.
661 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900662 if (online) {
663 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
664 ahci_check_ready);
665 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800666 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900667 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900668 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900669}
670
Tejun Heo438ac6d2007-03-02 17:31:26 +0900671#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900672static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
673{
Jeff Garzikcca39742006-08-24 03:19:22 -0400674 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900675 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300676 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900677 u32 ctl;
678
Tejun Heo9b10ae82009-05-30 20:50:12 +0900679 if (mesg.event & PM_EVENT_SUSPEND &&
680 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700681 dev_err(&pdev->dev,
682 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900683 return -EIO;
684 }
685
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100686 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900687 /* AHCI spec rev1.1 section 8.3.3:
688 * Software must disable interrupts prior to requesting a
689 * transition of the HBA to D3 state.
690 */
691 ctl = readl(mmio + HOST_CTL);
692 ctl &= ~HOST_IRQ_EN;
693 writel(ctl, mmio + HOST_CTL);
694 readl(mmio + HOST_CTL); /* flush */
695 }
696
697 return ata_pci_device_suspend(pdev, mesg);
698}
699
700static int ahci_pci_device_resume(struct pci_dev *pdev)
701{
Jeff Garzikcca39742006-08-24 03:19:22 -0400702 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +0900703 int rc;
704
Tejun Heo553c4aa2006-12-26 19:39:50 +0900705 rc = ata_pci_device_do_resume(pdev);
706 if (rc)
707 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900708
709 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300710 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900711 if (rc)
712 return rc;
713
Anton Vorontsov781d6552010-03-03 20:17:42 +0300714 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900715 }
716
Jeff Garzikcca39742006-08-24 03:19:22 -0400717 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900718
719 return 0;
720}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900721#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900722
Tejun Heo4447d352007-04-17 23:44:08 +0900723static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726
Alessandro Rubini318893e2012-01-06 13:33:39 +0100727 /*
728 * If the device fixup already set the dma_mask to some non-standard
729 * value, don't extend it here. This happens on STA2X11, for example.
730 */
731 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
732 return 0;
733
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700735 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
736 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700738 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700740 dev_err(&pdev->dev,
741 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 return rc;
743 }
744 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700746 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700748 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 return rc;
750 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700751 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700753 dev_err(&pdev->dev,
754 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 return rc;
756 }
757 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 return 0;
759}
760
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300761static void ahci_pci_print_info(struct ata_host *host)
762{
763 struct pci_dev *pdev = to_pci_dev(host->dev);
764 u16 cc;
765 const char *scc_s;
766
767 pci_read_config_word(pdev, 0x0a, &cc);
768 if (cc == PCI_CLASS_STORAGE_IDE)
769 scc_s = "IDE";
770 else if (cc == PCI_CLASS_STORAGE_SATA)
771 scc_s = "SATA";
772 else if (cc == PCI_CLASS_STORAGE_RAID)
773 scc_s = "RAID";
774 else
775 scc_s = "unknown";
776
777 ahci_print_info(host, scc_s);
778}
779
Tejun Heoedc93052007-10-25 14:59:16 +0900780/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
781 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
782 * support PMP and the 4726 either directly exports the device
783 * attached to the first downstream port or acts as a hardware storage
784 * controller and emulate a single ATA device (can be RAID 0/1 or some
785 * other configuration).
786 *
787 * When there's no device attached to the first downstream port of the
788 * 4726, "Config Disk" appears, which is a pseudo ATA device to
789 * configure the 4726. However, ATA emulation of the device is very
790 * lame. It doesn't send signature D2H Reg FIS after the initial
791 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
792 *
793 * The following function works around the problem by always using
794 * hardreset on the port and not depending on receiving signature FIS
795 * afterward. If signature FIS isn't received soon, ATA class is
796 * assumed without follow-up softreset.
797 */
798static void ahci_p5wdh_workaround(struct ata_host *host)
799{
800 static struct dmi_system_id sysids[] = {
801 {
802 .ident = "P5W DH Deluxe",
803 .matches = {
804 DMI_MATCH(DMI_SYS_VENDOR,
805 "ASUSTEK COMPUTER INC"),
806 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
807 },
808 },
809 { }
810 };
811 struct pci_dev *pdev = to_pci_dev(host->dev);
812
813 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
814 dmi_check_system(sysids)) {
815 struct ata_port *ap = host->ports[1];
816
Joe Perchesa44fec12011-04-15 15:51:58 -0700817 dev_info(&pdev->dev,
818 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900819
820 ap->ops = &ahci_p5wdh_ops;
821 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
822 }
823}
824
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900825/* only some SB600 ahci controllers can do 64bit DMA */
826static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800827{
828 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900829 /*
830 * The oldest version known to be broken is 0901 and
831 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900832 * Enable 64bit DMA on 1501 and anything newer.
833 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900834 * Please read bko#9412 for more info.
835 */
Shane Huang58a09b32009-05-27 15:04:43 +0800836 {
837 .ident = "ASUS M2A-VM",
838 .matches = {
839 DMI_MATCH(DMI_BOARD_VENDOR,
840 "ASUSTeK Computer INC."),
841 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
842 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900843 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800844 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100845 /*
846 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
847 * support 64bit DMA.
848 *
849 * BIOS versions earlier than 1.5 had the Manufacturer DMI
850 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
851 * This spelling mistake was fixed in BIOS version 1.5, so
852 * 1.5 and later have the Manufacturer as
853 * "MICRO-STAR INTERNATIONAL CO.,LTD".
854 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
855 *
856 * BIOS versions earlier than 1.9 had a Board Product Name
857 * DMI field of "MS-7376". This was changed to be
858 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
859 * match on DMI_BOARD_NAME of "MS-7376".
860 */
861 {
862 .ident = "MSI K9A2 Platinum",
863 .matches = {
864 DMI_MATCH(DMI_BOARD_VENDOR,
865 "MICRO-STAR INTER"),
866 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
867 },
868 },
Mark Nelson3c4aa912011-06-27 16:33:44 +1000869 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +1000870 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
871 * 64bit DMA.
872 *
873 * This board also had the typo mentioned above in the
874 * Manufacturer DMI field (fixed in BIOS version 1.5), so
875 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
876 */
877 {
878 .ident = "MSI K9AGM2",
879 .matches = {
880 DMI_MATCH(DMI_BOARD_VENDOR,
881 "MICRO-STAR INTER"),
882 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
883 },
884 },
885 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +1000886 * All BIOS versions for the Asus M3A support 64bit DMA.
887 * (all release versions from 0301 to 1206 were tested)
888 */
889 {
890 .ident = "ASUS M3A",
891 .matches = {
892 DMI_MATCH(DMI_BOARD_VENDOR,
893 "ASUSTeK Computer INC."),
894 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
895 },
896 },
Shane Huang58a09b32009-05-27 15:04:43 +0800897 { }
898 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900899 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900900 int year, month, date;
901 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800902
Tejun Heo03d783b2009-08-16 21:04:02 +0900903 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800904 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900905 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800906 return false;
907
Mark Nelsone65cc192009-11-03 20:06:48 +1100908 if (!match->driver_data)
909 goto enable_64bit;
910
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900911 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
912 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800913
Mark Nelsone65cc192009-11-03 20:06:48 +1100914 if (strcmp(buf, match->driver_data) >= 0)
915 goto enable_64bit;
916 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700917 dev_warn(&pdev->dev,
918 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
919 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900920 return false;
921 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100922
923enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700924 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100925 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800926}
927
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100928static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
929{
930 static const struct dmi_system_id broken_systems[] = {
931 {
932 .ident = "HP Compaq nx6310",
933 .matches = {
934 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
935 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
936 },
937 /* PCI slot number of the controller */
938 .driver_data = (void *)0x1FUL,
939 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100940 {
941 .ident = "HP Compaq 6720s",
942 .matches = {
943 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
944 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
945 },
946 /* PCI slot number of the controller */
947 .driver_data = (void *)0x1FUL,
948 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100949
950 { } /* terminate list */
951 };
952 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
953
954 if (dmi) {
955 unsigned long slot = (unsigned long)dmi->driver_data;
956 /* apply the quirk only to on-board controllers */
957 return slot == PCI_SLOT(pdev->devfn);
958 }
959
960 return false;
961}
962
Tejun Heo9b10ae82009-05-30 20:50:12 +0900963static bool ahci_broken_suspend(struct pci_dev *pdev)
964{
965 static const struct dmi_system_id sysids[] = {
966 /*
967 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
968 * to the harddisk doesn't become online after
969 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900970 *
971 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
972 *
973 * Use dates instead of versions to match as HP is
974 * apparently recycling both product and version
975 * strings.
976 *
977 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900978 */
979 {
980 .ident = "dv4",
981 .matches = {
982 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
983 DMI_MATCH(DMI_PRODUCT_NAME,
984 "HP Pavilion dv4 Notebook PC"),
985 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900986 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900987 },
988 {
989 .ident = "dv5",
990 .matches = {
991 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
992 DMI_MATCH(DMI_PRODUCT_NAME,
993 "HP Pavilion dv5 Notebook PC"),
994 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900995 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900996 },
997 {
998 .ident = "dv6",
999 .matches = {
1000 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1001 DMI_MATCH(DMI_PRODUCT_NAME,
1002 "HP Pavilion dv6 Notebook PC"),
1003 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001004 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001005 },
1006 {
1007 .ident = "HDX18",
1008 .matches = {
1009 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1010 DMI_MATCH(DMI_PRODUCT_NAME,
1011 "HP HDX18 Notebook PC"),
1012 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001013 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001014 },
Tejun Heocedc9bf2010-01-28 16:04:15 +09001015 /*
1016 * Acer eMachines G725 has the same problem. BIOS
1017 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001018 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +09001019 * that we don't have much idea about. For now,
1020 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +09001021 *
1022 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +09001023 */
1024 {
1025 .ident = "G725",
1026 .matches = {
1027 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
1028 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
1029 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001030 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09001031 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09001032 { } /* terminate list */
1033 };
1034 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09001035 int year, month, date;
1036 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09001037
1038 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
1039 return false;
1040
Tejun Heo9deb3432010-03-16 09:50:26 +09001041 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1042 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09001043
Tejun Heo9deb3432010-03-16 09:50:26 +09001044 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001045}
1046
Tejun Heo55946392009-08-04 14:30:08 +09001047static bool ahci_broken_online(struct pci_dev *pdev)
1048{
1049#define ENCODE_BUSDEVFN(bus, slot, func) \
1050 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1051 static const struct dmi_system_id sysids[] = {
1052 /*
1053 * There are several gigabyte boards which use
1054 * SIMG5723s configured as hardware RAID. Certain
1055 * 5723 firmware revisions shipped there keep the link
1056 * online but fail to answer properly to SRST or
1057 * IDENTIFY when no device is attached downstream
1058 * causing libata to retry quite a few times leading
1059 * to excessive detection delay.
1060 *
1061 * As these firmwares respond to the second reset try
1062 * with invalid device signature, considering unknown
1063 * sig as offline works around the problem acceptably.
1064 */
1065 {
1066 .ident = "EP45-DQ6",
1067 .matches = {
1068 DMI_MATCH(DMI_BOARD_VENDOR,
1069 "Gigabyte Technology Co., Ltd."),
1070 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1071 },
1072 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1073 },
1074 {
1075 .ident = "EP45-DS5",
1076 .matches = {
1077 DMI_MATCH(DMI_BOARD_VENDOR,
1078 "Gigabyte Technology Co., Ltd."),
1079 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1080 },
1081 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1082 },
1083 { } /* terminate list */
1084 };
1085#undef ENCODE_BUSDEVFN
1086 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1087 unsigned int val;
1088
1089 if (!dmi)
1090 return false;
1091
1092 val = (unsigned long)dmi->driver_data;
1093
1094 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1095}
1096
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001097#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001098static void ahci_gtf_filter_workaround(struct ata_host *host)
1099{
1100 static const struct dmi_system_id sysids[] = {
1101 /*
1102 * Aspire 3810T issues a bunch of SATA enable commands
1103 * via _GTF including an invalid one and one which is
1104 * rejected by the device. Among the successful ones
1105 * is FPDMA non-zero offset enable which when enabled
1106 * only on the drive side leads to NCQ command
1107 * failures. Filter it out.
1108 */
1109 {
1110 .ident = "Aspire 3810T",
1111 .matches = {
1112 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1113 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1114 },
1115 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1116 },
1117 { }
1118 };
1119 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1120 unsigned int filter;
1121 int i;
1122
1123 if (!dmi)
1124 return;
1125
1126 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001127 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1128 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001129
1130 for (i = 0; i < host->n_ports; i++) {
1131 struct ata_port *ap = host->ports[i];
1132 struct ata_link *link;
1133 struct ata_device *dev;
1134
1135 ata_for_each_link(link, ap, EDGE)
1136 ata_for_each_dev(dev, link, ALL)
1137 dev->gtf_filter |= filter;
1138 }
1139}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001140#else
1141static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1142{}
1143#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001144
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001145int ahci_init_interrupts(struct pci_dev *pdev, struct ahci_host_priv *hpriv)
1146{
1147 int rc;
1148 unsigned int maxvec;
1149
1150 if (!(hpriv->flags & AHCI_HFLAG_NO_MSI)) {
1151 rc = pci_enable_msi_block_auto(pdev, &maxvec);
1152 if (rc > 0) {
1153 if ((rc == maxvec) || (rc == 1))
1154 return rc;
1155 /*
1156 * Assume that advantage of multipe MSIs is negated,
1157 * so fallback to single MSI mode to save resources
1158 */
1159 pci_disable_msi(pdev);
1160 if (!pci_enable_msi(pdev))
1161 return 1;
1162 }
1163 }
1164
1165 pci_intx(pdev, 1);
1166 return 0;
1167}
1168
1169/**
1170 * ahci_host_activate - start AHCI host, request IRQs and register it
1171 * @host: target ATA host
1172 * @irq: base IRQ number to request
1173 * @n_msis: number of MSIs allocated for this host
1174 * @irq_handler: irq_handler used when requesting IRQs
1175 * @irq_flags: irq_flags used when requesting IRQs
1176 *
1177 * Similar to ata_host_activate, but requests IRQs according to AHCI-1.1
1178 * when multiple MSIs were allocated. That is one MSI per port, starting
1179 * from @irq.
1180 *
1181 * LOCKING:
1182 * Inherited from calling layer (may sleep).
1183 *
1184 * RETURNS:
1185 * 0 on success, -errno otherwise.
1186 */
1187int ahci_host_activate(struct ata_host *host, int irq, unsigned int n_msis)
1188{
1189 int i, rc;
1190
1191 /* Sharing Last Message among several ports is not supported */
1192 if (n_msis < host->n_ports)
1193 return -EINVAL;
1194
1195 rc = ata_host_start(host);
1196 if (rc)
1197 return rc;
1198
1199 for (i = 0; i < host->n_ports; i++) {
1200 rc = devm_request_threaded_irq(host->dev,
1201 irq + i, ahci_hw_interrupt, ahci_thread_fn, IRQF_SHARED,
1202 dev_driver_string(host->dev), host->ports[i]);
1203 if (rc)
1204 goto out_free_irqs;
1205 }
1206
1207 for (i = 0; i < host->n_ports; i++)
1208 ata_port_desc(host->ports[i], "irq %d", irq + i);
1209
1210 rc = ata_host_register(host, &ahci_sht);
1211 if (rc)
1212 goto out_free_all_irqs;
1213
1214 return 0;
1215
1216out_free_all_irqs:
1217 i = host->n_ports;
1218out_free_irqs:
1219 for (i--; i >= 0; i--)
1220 devm_free_irq(host->dev, irq + i, host->ports[i]);
1221
1222 return rc;
1223}
1224
Tejun Heo24dc5f32007-01-20 16:00:28 +09001225static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226{
Tejun Heoe297d992008-06-10 00:13:04 +09001227 unsigned int board_id = ent->driver_data;
1228 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001229 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001230 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001232 struct ata_host *host;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001233 int n_ports, n_msis, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001234 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235
1236 VPRINTK("ENTER\n");
1237
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001238 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001239
Joe Perches06296a12011-04-15 15:52:00 -07001240 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241
Alan Cox5b66c822008-09-03 14:48:34 +01001242 /* The AHCI driver can only drive the SATA ports, the PATA driver
1243 can drive them all so if both drivers are selected make sure
1244 AHCI stays out of the way */
1245 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1246 return -ENODEV;
1247
Tejun Heoc6353b42010-06-17 11:42:22 +02001248 /*
1249 * For some reason, MCP89 on MacBook 7,1 doesn't work with
1250 * ahci, use ata_generic instead.
1251 */
1252 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1253 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1254 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1255 pdev->subsystem_device == 0xcb89)
1256 return -ENODEV;
1257
Mark Nelson7a022672009-11-22 12:07:41 +11001258 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1259 * At the moment, we can only use the AHCI mode. Let the users know
1260 * that for SAS drives they're out of luck.
1261 */
1262 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001263 dev_info(&pdev->dev,
1264 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001265
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001266 /* Both Connext and Enmotus devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001267 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1268 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001269 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1270 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001271
Tejun Heo4447d352007-04-17 23:44:08 +09001272 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001273 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274 if (rc)
1275 return rc;
1276
Tejun Heodea55132008-03-11 19:52:31 +09001277 /* AHCI controllers often implement SFF compatible interface.
1278 * Grab all PCI BARs just in case.
1279 */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001280 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001281 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001282 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001283 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001284 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285
Tejun Heoc4f77922007-12-06 15:09:43 +09001286 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1287 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1288 u8 map;
1289
1290 /* ICH6s share the same PCI ID for both piix and ahci
1291 * modes. Enabling ahci mode while MAP indicates
1292 * combined mode is a bad idea. Yield to ata_piix.
1293 */
1294 pci_read_config_byte(pdev, ICH_MAP, &map);
1295 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001296 dev_info(&pdev->dev,
1297 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001298 return -ENODEV;
1299 }
1300 }
1301
Tejun Heo24dc5f32007-01-20 16:00:28 +09001302 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1303 if (!hpriv)
1304 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001305 hpriv->flags |= (unsigned long)pi.private_data;
1306
Tejun Heoe297d992008-06-10 00:13:04 +09001307 /* MCP65 revision A1 and A2 can't do MSI */
1308 if (board_id == board_ahci_mcp65 &&
1309 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1310 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1311
Shane Huange427fe02008-12-30 10:53:41 +08001312 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1313 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1314 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1315
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001316 /* only some SB600s can do 64bit DMA */
1317 if (ahci_sb600_enable_64bit(pdev))
1318 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001319
Alessandro Rubini318893e2012-01-06 13:33:39 +01001320 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001321
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001322 n_msis = ahci_init_interrupts(pdev, hpriv);
1323 if (n_msis > 1)
1324 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1325
Tejun Heo4447d352007-04-17 23:44:08 +09001326 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001327 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328
Tejun Heo4447d352007-04-17 23:44:08 +09001329 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001330 if (hpriv->cap & HOST_CAP_NCQ) {
1331 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001332 /*
1333 * Auto-activate optimization is supposed to be
1334 * supported on all AHCI controllers indicating NCQ
1335 * capability, but it seems to be broken on some
1336 * chipsets including NVIDIAs.
1337 */
1338 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001339 pi.flags |= ATA_FLAG_FPDMA_AA;
1340 }
Tejun Heo4447d352007-04-17 23:44:08 +09001341
Tejun Heo7d50b602007-09-23 13:19:54 +09001342 if (hpriv->cap & HOST_CAP_PMP)
1343 pi.flags |= ATA_FLAG_PMP;
1344
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001345 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001346
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001347 if (ahci_broken_system_poweroff(pdev)) {
1348 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1349 dev_info(&pdev->dev,
1350 "quirky BIOS, skipping spindown on poweroff\n");
1351 }
1352
Tejun Heo9b10ae82009-05-30 20:50:12 +09001353 if (ahci_broken_suspend(pdev)) {
1354 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001355 dev_warn(&pdev->dev,
1356 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001357 }
1358
Tejun Heo55946392009-08-04 14:30:08 +09001359 if (ahci_broken_online(pdev)) {
1360 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1361 dev_info(&pdev->dev,
1362 "online status unreliable, applying workaround\n");
1363 }
1364
Tejun Heo837f5f82008-02-06 15:13:51 +09001365 /* CAP.NP sometimes indicate the index of the last enabled
1366 * port, at other times, that of the last possible port, so
1367 * determining the maximum port number requires looking at
1368 * both CAP.NP and port_map.
1369 */
1370 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1371
1372 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001373 if (!host)
1374 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001375 host->private_data = hpriv;
1376
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001377 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001378 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001379 else
1380 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001381
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001382 if (pi.flags & ATA_FLAG_EM)
1383 ahci_reset_em(host);
1384
Tejun Heo4447d352007-04-17 23:44:08 +09001385 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001386 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001387
Alessandro Rubini318893e2012-01-06 13:33:39 +01001388 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1389 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001390 0x100 + ap->port_no * 0x80, "port");
1391
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001392 /* set enclosure management message type */
1393 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001394 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001395
1396
Jeff Garzikdab632e2007-05-28 08:33:01 -04001397 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001398 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001399 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001400 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401
Tejun Heoedc93052007-10-25 14:59:16 +09001402 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1403 ahci_p5wdh_workaround(host);
1404
Tejun Heof80ae7e2009-09-16 04:18:03 +09001405 /* apply gtf filter quirk */
1406 ahci_gtf_filter_workaround(host);
1407
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001409 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001411 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412
Anton Vorontsov33030402010-03-03 20:17:39 +03001413 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001414 if (rc)
1415 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001416
Anton Vorontsov781d6552010-03-03 20:17:42 +03001417 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001418 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419
Tejun Heo4447d352007-04-17 23:44:08 +09001420 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001421
1422 if (hpriv->flags & AHCI_HFLAG_MULTI_MSI)
1423 return ahci_host_activate(host, pdev->irq, n_msis);
1424
Tejun Heo4447d352007-04-17 23:44:08 +09001425 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1426 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001427}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428
Axel Lin2fc75da2012-04-19 13:43:05 +08001429module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430
1431MODULE_AUTHOR("Jeff Garzik");
1432MODULE_DESCRIPTION("AHCI SATA low-level driver");
1433MODULE_LICENSE("GPL");
1434MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001435MODULE_VERSION(DRV_VERSION);