blob: 6949bdba7cb6154d58126e882203dc7ef3db8443 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07004 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04005 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010055 AHCI_PCI_BAR_STA2X11 = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080056 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010057 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090058};
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Tejun Heo441577e2010-03-29 10:32:39 +090060enum board_ids {
61 /* board IDs by feature in alphabetical order */
62 board_ahci,
63 board_ahci_ign_iferr,
Levente Kurusaaa5b8c42014-02-18 10:22:17 -050064 board_ahci_noncq,
Tejun Heo441577e2010-03-29 10:32:39 +090065 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020066 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090067
68 /* board IDs for specific chipsets in alphabetical order */
69 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090070 board_ahci_mcp77,
71 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090072 board_ahci_mv,
73 board_ahci_sb600,
74 board_ahci_sb700, /* for SB700 and SB800 */
75 board_ahci_vt8251,
76
77 /* aliases */
78 board_ahci_mcp_linux = board_ahci_mcp65,
79 board_ahci_mcp67 = board_ahci_mcp65,
80 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090081 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070082};
83
Jeff Garzik2dcb4072007-10-19 06:42:56 -040084static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090085static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
86 unsigned long deadline);
87static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
88 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090089#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090090static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
91static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090092#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
Tejun Heofad16e72010-09-21 09:25:48 +020094static struct scsi_host_template ahci_sht = {
95 AHCI_SHT("ahci"),
96};
97
Tejun Heo029cfd62008-03-25 12:22:49 +090098static struct ata_port_operations ahci_vt8251_ops = {
99 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900100 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900101};
102
Tejun Heo029cfd62008-03-25 12:22:49 +0900103static struct ata_port_operations ahci_p5wdh_ops = {
104 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900105 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900106};
107
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100108static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900109 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530110 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900111 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100112 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400113 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 .port_ops = &ahci_ops,
115 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530116 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900117 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
118 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100119 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400120 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900121 .port_ops = &ahci_ops,
122 },
Levente Kurusaaa5b8c42014-02-18 10:22:17 -0500123 [board_ahci_noncq] = {
124 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ),
125 .flags = AHCI_FLAG_COMMON,
126 .pio_mask = ATA_PIO4,
127 .udma_mask = ATA_UDMA6,
128 .port_ops = &ahci_ops,
129 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530130 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900131 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
132 .flags = AHCI_FLAG_COMMON,
133 .pio_mask = ATA_PIO4,
134 .udma_mask = ATA_UDMA6,
135 .port_ops = &ahci_ops,
136 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530137 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200138 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
139 .flags = AHCI_FLAG_COMMON,
140 .pio_mask = ATA_PIO4,
141 .udma_mask = ATA_UDMA6,
142 .port_ops = &ahci_ops,
143 },
Tejun Heo441577e2010-03-29 10:32:39 +0900144 /* by chipsets */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530145 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900146 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
147 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100148 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900149 .pio_mask = ATA_PIO4,
150 .udma_mask = ATA_UDMA6,
151 .port_ops = &ahci_ops,
152 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530153 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900154 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
155 .flags = AHCI_FLAG_COMMON,
156 .pio_mask = ATA_PIO4,
157 .udma_mask = ATA_UDMA6,
158 .port_ops = &ahci_ops,
159 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530160 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900161 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900162 .flags = AHCI_FLAG_COMMON,
163 .pio_mask = ATA_PIO4,
164 .udma_mask = ATA_UDMA6,
165 .port_ops = &ahci_ops,
166 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530167 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900168 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
169 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300170 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900171 .pio_mask = ATA_PIO4,
172 .udma_mask = ATA_UDMA6,
173 .port_ops = &ahci_ops,
174 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530175 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900176 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900177 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
178 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900179 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100180 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400181 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800182 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800183 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530184 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800185 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800186 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100187 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800188 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800189 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800190 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530191 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900192 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900193 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100194 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900195 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900196 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800197 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198};
199
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500200static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400201 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400202 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
203 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
204 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
205 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
206 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900207 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400208 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
209 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
210 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
211 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900212 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800213 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900214 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
215 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
216 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
217 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
218 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
219 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
220 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
221 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
222 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
223 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
224 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
225 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
226 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
227 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
228 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400229 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
230 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800231 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500232 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800233 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500234 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
235 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700236 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700237 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500238 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700239 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700240 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500241 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800242 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
243 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
244 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
245 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
246 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
247 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700248 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
249 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
250 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800251 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800252 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700253 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
254 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
255 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
256 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
257 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
258 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700259 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800260 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
261 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
262 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
263 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
264 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
265 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
266 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
267 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
James Ralston77b12bc92012-08-09 09:02:31 -0700268 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
269 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
270 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
271 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
272 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
273 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
274 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
275 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Seth Heasley29e674d2013-01-25 12:01:05 -0800276 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
277 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
278 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
279 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
280 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
281 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
282 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
283 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
284 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci }, /* Avoton AHCI */
285 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci }, /* Avoton AHCI */
286 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci }, /* Avoton RAID */
287 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci }, /* Avoton RAID */
288 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci }, /* Avoton RAID */
289 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci }, /* Avoton RAID */
290 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci }, /* Avoton RAID */
291 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci }, /* Avoton RAID */
James Ralstonefda3322013-02-21 11:08:51 -0800292 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
293 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
James Ralston151743f2013-02-08 17:34:47 -0800294 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
295 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
296 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
297 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
298 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
299 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
300 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
301 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley21e8e042013-06-19 16:36:45 -0700302 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
James Ralston296cfde2013-11-04 09:24:58 -0800303 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci }, /* Wildcat Point-LP AHCI */
304 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci }, /* Wildcat Point-LP RAID */
305 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci }, /* Wildcat Point-LP RAID */
306 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci }, /* Wildcat Point-LP RAID */
James Ralstonf714be22014-08-27 14:29:07 -0700307 { PCI_VDEVICE(INTEL, 0x8c82), board_ahci }, /* 9 Series AHCI */
308 { PCI_VDEVICE(INTEL, 0x8c83), board_ahci }, /* 9 Series AHCI */
309 { PCI_VDEVICE(INTEL, 0x8c84), board_ahci }, /* 9 Series RAID */
310 { PCI_VDEVICE(INTEL, 0x8c85), board_ahci }, /* 9 Series RAID */
311 { PCI_VDEVICE(INTEL, 0x8c86), board_ahci }, /* 9 Series RAID */
312 { PCI_VDEVICE(INTEL, 0x8c87), board_ahci }, /* 9 Series RAID */
313 { PCI_VDEVICE(INTEL, 0x8c8e), board_ahci }, /* 9 Series RAID */
314 { PCI_VDEVICE(INTEL, 0x8c8f), board_ahci }, /* 9 Series RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400315
Tejun Heoe34bb372007-02-26 20:24:03 +0900316 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
317 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
318 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100319 /* JMicron 362B and 362C have an AHCI function with IDE class code */
320 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
321 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400322
323 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800324 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800325 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
326 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
327 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
328 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
329 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
330 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400331
Shane Huange2dd90b2009-07-29 11:34:49 +0800332 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800333 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huang7d31ea02013-06-03 18:24:10 +0800334 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800335 /* AMD is using RAID class only for ahci controllers */
336 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
337 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
338
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400339 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400340 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900341 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400342
343 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900344 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
345 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
346 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
347 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
348 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
349 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
350 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
351 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900352 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
353 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
354 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
355 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
356 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
357 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
358 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
359 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
360 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
361 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
362 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
363 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
364 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
365 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
366 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
367 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
368 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
369 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
370 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
371 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
372 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
373 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
374 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
375 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
376 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
377 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
378 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
379 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
380 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
381 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
382 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
383 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
384 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
385 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
386 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
387 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
388 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
389 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
390 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
391 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
392 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
393 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
394 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
395 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
396 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
397 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
398 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
399 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
400 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
401 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
402 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
403 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
404 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
405 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
406 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
407 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
408 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
409 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
410 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
411 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
412 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
413 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
414 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
415 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
416 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
417 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
418 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
419 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
420 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
421 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
422 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
423 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
424 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
425 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
426 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
427 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400428
Jeff Garzik95916ed2006-07-29 04:10:14 -0400429 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900430 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
431 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
432 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400433
Alessandro Rubini318893e2012-01-06 13:33:39 +0100434 /* ST Microelectronics */
435 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
436
Jeff Garzikcd70c262007-07-08 02:29:42 -0400437 /* Marvell */
438 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100439 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600440 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500441 .class = PCI_CLASS_STORAGE_SATA_AHCI,
442 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200443 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600444 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100445 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Simon Guinot6e3eb162013-12-23 13:24:35 +0100446 { PCI_DEVICE_SUB(PCI_VENDOR_ID_MARVELL_EXT, 0x9178,
447 PCI_VENDOR_ID_MARVELL_EXT, 0x9170),
448 .driver_data = board_ahci_yes_fbs }, /* 88se9170 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600449 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500450 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900451 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
452 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600453 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100454 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Andreas Schrägle7d872bd2014-05-24 16:35:43 +0200455 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0),
456 .driver_data = board_ahci_yes_fbs },
Myron Stowe69fd3152013-04-08 11:32:49 -0600457 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100458 .driver_data = board_ahci_yes_fbs },
Samir Benmendil61688ba2013-11-17 23:56:17 +0100459 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9230),
460 .driver_data = board_ahci_yes_fbs },
Jérôme Carretero18958492014-06-03 14:56:25 -0400461 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0642),
462 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400463
Mark Nelsonc77a0362008-10-23 14:08:16 +1100464 /* Promise */
465 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
Romain Degezd35acb62014-07-11 18:08:13 +0200466 { PCI_VDEVICE(PROMISE, 0x3781), board_ahci }, /* FastTrak TX8660 ahci-mode */
Mark Nelsonc77a0362008-10-23 14:08:16 +1100467
Keng-Yu Linc9703762011-11-09 01:47:36 -0500468 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100469 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
470 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
471 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
472 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500473
Levente Kurusaaa5b8c42014-02-18 10:22:17 -0500474 /*
475 * Samsung SSDs found on some macbooks. NCQ times out.
476 * https://bugzilla.kernel.org/show_bug.cgi?id=60731
477 */
478 { PCI_VDEVICE(SAMSUNG, 0x1600), board_ahci_noncq },
479
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800480 /* Enmotus */
481 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
482
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500483 /* Generic, PCI class code for AHCI */
484 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500485 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500486
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 { } /* terminate list */
488};
489
490
491static struct pci_driver ahci_pci_driver = {
492 .name = DRV_NAME,
493 .id_table = ahci_pci_tbl,
494 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900495 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900496#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900497 .suspend = ahci_pci_device_suspend,
498 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900499#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500};
501
Alan Cox5b66c822008-09-03 14:48:34 +0100502#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
503static int marvell_enable;
504#else
505static int marvell_enable = 1;
506#endif
507module_param(marvell_enable, int, 0644);
508MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
509
510
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300511static void ahci_pci_save_initial_config(struct pci_dev *pdev,
512 struct ahci_host_priv *hpriv)
513{
514 unsigned int force_port_map = 0;
515 unsigned int mask_port_map = 0;
516
517 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
518 dev_info(&pdev->dev, "JMB361 has only one port\n");
519 force_port_map = 1;
520 }
521
522 /*
523 * Temporary Marvell 6145 hack: PATA port presence
524 * is asserted through the standard AHCI port
525 * presence register, as bit 4 (counting from 0)
526 */
527 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
528 if (pdev->device == 0x6121)
529 mask_port_map = 0x3;
530 else
531 mask_port_map = 0xf;
532 dev_info(&pdev->dev,
533 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
534 }
535
Anton Vorontsov1d513352010-03-03 20:17:37 +0300536 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
537 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300538}
539
Anton Vorontsov33030402010-03-03 20:17:39 +0300540static int ahci_pci_reset_controller(struct ata_host *host)
541{
542 struct pci_dev *pdev = to_pci_dev(host->dev);
543
544 ahci_reset_controller(host);
545
Tejun Heod91542c2006-07-26 15:59:26 +0900546 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300547 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900548 u16 tmp16;
549
550 /* configure PCS */
551 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900552 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
553 tmp16 |= hpriv->port_map;
554 pci_write_config_word(pdev, 0x92, tmp16);
555 }
Tejun Heod91542c2006-07-26 15:59:26 +0900556 }
557
558 return 0;
559}
560
Anton Vorontsov781d6552010-03-03 20:17:42 +0300561static void ahci_pci_init_controller(struct ata_host *host)
562{
563 struct ahci_host_priv *hpriv = host->private_data;
564 struct pci_dev *pdev = to_pci_dev(host->dev);
565 void __iomem *port_mmio;
566 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100567 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900568
Tejun Heo417a1a62007-09-23 13:19:55 +0900569 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100570 if (pdev->device == 0x6121)
571 mv = 2;
572 else
573 mv = 4;
574 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400575
576 writel(0, port_mmio + PORT_IRQ_MASK);
577
578 /* clear port IRQ */
579 tmp = readl(port_mmio + PORT_IRQ_STAT);
580 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
581 if (tmp)
582 writel(tmp, port_mmio + PORT_IRQ_STAT);
583 }
584
Anton Vorontsov781d6552010-03-03 20:17:42 +0300585 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900586}
587
Tejun Heocc0680a2007-08-06 18:36:23 +0900588static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900589 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900590{
Tejun Heocc0680a2007-08-06 18:36:23 +0900591 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900592 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900593 int rc;
594
595 DPRINTK("ENTER\n");
596
Tejun Heo4447d352007-04-17 23:44:08 +0900597 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900598
Tejun Heocc0680a2007-08-06 18:36:23 +0900599 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900600 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900601
Tejun Heo4447d352007-04-17 23:44:08 +0900602 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900603
604 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
605
606 /* vt8251 doesn't clear BSY on signature FIS reception,
607 * request follow-up softreset.
608 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900609 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900610}
611
Tejun Heoedc93052007-10-25 14:59:16 +0900612static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
613 unsigned long deadline)
614{
615 struct ata_port *ap = link->ap;
616 struct ahci_port_priv *pp = ap->private_data;
617 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
618 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900619 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900620 int rc;
621
622 ahci_stop_engine(ap);
623
624 /* clear D2H reception area to properly wait for D2H FIS */
625 ata_tf_init(link->device, &tf);
626 tf.command = 0x80;
627 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
628
629 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900630 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900631
632 ahci_start_engine(ap);
633
Tejun Heoedc93052007-10-25 14:59:16 +0900634 /* The pseudo configuration device on SIMG4726 attached to
635 * ASUS P5W-DH Deluxe doesn't send signature FIS after
636 * hardreset if no device is attached to the first downstream
637 * port && the pseudo device locks up on SRST w/ PMP==0. To
638 * work around this, wait for !BSY only briefly. If BSY isn't
639 * cleared, perform CLO and proceed to IDENTIFY (achieved by
640 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
641 *
642 * Wait for two seconds. Devices attached to downstream port
643 * which can't process the following IDENTIFY after this will
644 * have to be reset again. For most cases, this should
645 * suffice while making probing snappish enough.
646 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900647 if (online) {
648 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
649 ahci_check_ready);
650 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800651 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900652 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900653 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900654}
655
Tejun Heo438ac6d2007-03-02 17:31:26 +0900656#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900657static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
658{
Jeff Garzikcca39742006-08-24 03:19:22 -0400659 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900660 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300661 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900662 u32 ctl;
663
Tejun Heo9b10ae82009-05-30 20:50:12 +0900664 if (mesg.event & PM_EVENT_SUSPEND &&
665 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700666 dev_err(&pdev->dev,
667 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900668 return -EIO;
669 }
670
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100671 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900672 /* AHCI spec rev1.1 section 8.3.3:
673 * Software must disable interrupts prior to requesting a
674 * transition of the HBA to D3 state.
675 */
676 ctl = readl(mmio + HOST_CTL);
677 ctl &= ~HOST_IRQ_EN;
678 writel(ctl, mmio + HOST_CTL);
679 readl(mmio + HOST_CTL); /* flush */
680 }
681
682 return ata_pci_device_suspend(pdev, mesg);
683}
684
685static int ahci_pci_device_resume(struct pci_dev *pdev)
686{
Jeff Garzikcca39742006-08-24 03:19:22 -0400687 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +0900688 int rc;
689
Tejun Heo553c4aa2006-12-26 19:39:50 +0900690 rc = ata_pci_device_do_resume(pdev);
691 if (rc)
692 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900693
694 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300695 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900696 if (rc)
697 return rc;
698
Anton Vorontsov781d6552010-03-03 20:17:42 +0300699 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900700 }
701
Jeff Garzikcca39742006-08-24 03:19:22 -0400702 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900703
704 return 0;
705}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900706#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900707
Tejun Heo4447d352007-04-17 23:44:08 +0900708static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711
Alessandro Rubini318893e2012-01-06 13:33:39 +0100712 /*
713 * If the device fixup already set the dma_mask to some non-standard
714 * value, don't extend it here. This happens on STA2X11, for example.
715 */
716 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
717 return 0;
718
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700720 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
721 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700723 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700725 dev_err(&pdev->dev,
726 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 return rc;
728 }
729 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700731 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700733 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 return rc;
735 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700736 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700738 dev_err(&pdev->dev,
739 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 return rc;
741 }
742 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 return 0;
744}
745
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300746static void ahci_pci_print_info(struct ata_host *host)
747{
748 struct pci_dev *pdev = to_pci_dev(host->dev);
749 u16 cc;
750 const char *scc_s;
751
752 pci_read_config_word(pdev, 0x0a, &cc);
753 if (cc == PCI_CLASS_STORAGE_IDE)
754 scc_s = "IDE";
755 else if (cc == PCI_CLASS_STORAGE_SATA)
756 scc_s = "SATA";
757 else if (cc == PCI_CLASS_STORAGE_RAID)
758 scc_s = "RAID";
759 else
760 scc_s = "unknown";
761
762 ahci_print_info(host, scc_s);
763}
764
Tejun Heoedc93052007-10-25 14:59:16 +0900765/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
766 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
767 * support PMP and the 4726 either directly exports the device
768 * attached to the first downstream port or acts as a hardware storage
769 * controller and emulate a single ATA device (can be RAID 0/1 or some
770 * other configuration).
771 *
772 * When there's no device attached to the first downstream port of the
773 * 4726, "Config Disk" appears, which is a pseudo ATA device to
774 * configure the 4726. However, ATA emulation of the device is very
775 * lame. It doesn't send signature D2H Reg FIS after the initial
776 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
777 *
778 * The following function works around the problem by always using
779 * hardreset on the port and not depending on receiving signature FIS
780 * afterward. If signature FIS isn't received soon, ATA class is
781 * assumed without follow-up softreset.
782 */
783static void ahci_p5wdh_workaround(struct ata_host *host)
784{
785 static struct dmi_system_id sysids[] = {
786 {
787 .ident = "P5W DH Deluxe",
788 .matches = {
789 DMI_MATCH(DMI_SYS_VENDOR,
790 "ASUSTEK COMPUTER INC"),
791 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
792 },
793 },
794 { }
795 };
796 struct pci_dev *pdev = to_pci_dev(host->dev);
797
798 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
799 dmi_check_system(sysids)) {
800 struct ata_port *ap = host->ports[1];
801
Joe Perchesa44fec12011-04-15 15:51:58 -0700802 dev_info(&pdev->dev,
803 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900804
805 ap->ops = &ahci_p5wdh_ops;
806 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
807 }
808}
809
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900810/* only some SB600 ahci controllers can do 64bit DMA */
811static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800812{
813 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900814 /*
815 * The oldest version known to be broken is 0901 and
816 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900817 * Enable 64bit DMA on 1501 and anything newer.
818 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900819 * Please read bko#9412 for more info.
820 */
Shane Huang58a09b32009-05-27 15:04:43 +0800821 {
822 .ident = "ASUS M2A-VM",
823 .matches = {
824 DMI_MATCH(DMI_BOARD_VENDOR,
825 "ASUSTeK Computer INC."),
826 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
827 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900828 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800829 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100830 /*
831 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
832 * support 64bit DMA.
833 *
834 * BIOS versions earlier than 1.5 had the Manufacturer DMI
835 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
836 * This spelling mistake was fixed in BIOS version 1.5, so
837 * 1.5 and later have the Manufacturer as
838 * "MICRO-STAR INTERNATIONAL CO.,LTD".
839 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
840 *
841 * BIOS versions earlier than 1.9 had a Board Product Name
842 * DMI field of "MS-7376". This was changed to be
843 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
844 * match on DMI_BOARD_NAME of "MS-7376".
845 */
846 {
847 .ident = "MSI K9A2 Platinum",
848 .matches = {
849 DMI_MATCH(DMI_BOARD_VENDOR,
850 "MICRO-STAR INTER"),
851 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
852 },
853 },
Mark Nelson3c4aa912011-06-27 16:33:44 +1000854 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +1000855 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
856 * 64bit DMA.
857 *
858 * This board also had the typo mentioned above in the
859 * Manufacturer DMI field (fixed in BIOS version 1.5), so
860 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
861 */
862 {
863 .ident = "MSI K9AGM2",
864 .matches = {
865 DMI_MATCH(DMI_BOARD_VENDOR,
866 "MICRO-STAR INTER"),
867 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
868 },
869 },
870 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +1000871 * All BIOS versions for the Asus M3A support 64bit DMA.
872 * (all release versions from 0301 to 1206 were tested)
873 */
874 {
875 .ident = "ASUS M3A",
876 .matches = {
877 DMI_MATCH(DMI_BOARD_VENDOR,
878 "ASUSTeK Computer INC."),
879 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
880 },
881 },
Shane Huang58a09b32009-05-27 15:04:43 +0800882 { }
883 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900884 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900885 int year, month, date;
886 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800887
Tejun Heo03d783b2009-08-16 21:04:02 +0900888 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800889 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900890 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800891 return false;
892
Mark Nelsone65cc192009-11-03 20:06:48 +1100893 if (!match->driver_data)
894 goto enable_64bit;
895
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900896 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
897 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800898
Mark Nelsone65cc192009-11-03 20:06:48 +1100899 if (strcmp(buf, match->driver_data) >= 0)
900 goto enable_64bit;
901 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700902 dev_warn(&pdev->dev,
903 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
904 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900905 return false;
906 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100907
908enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700909 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100910 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800911}
912
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100913static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
914{
915 static const struct dmi_system_id broken_systems[] = {
916 {
917 .ident = "HP Compaq nx6310",
918 .matches = {
919 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
920 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
921 },
922 /* PCI slot number of the controller */
923 .driver_data = (void *)0x1FUL,
924 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100925 {
926 .ident = "HP Compaq 6720s",
927 .matches = {
928 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
929 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
930 },
931 /* PCI slot number of the controller */
932 .driver_data = (void *)0x1FUL,
933 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100934
935 { } /* terminate list */
936 };
937 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
938
939 if (dmi) {
940 unsigned long slot = (unsigned long)dmi->driver_data;
941 /* apply the quirk only to on-board controllers */
942 return slot == PCI_SLOT(pdev->devfn);
943 }
944
945 return false;
946}
947
Tejun Heo9b10ae82009-05-30 20:50:12 +0900948static bool ahci_broken_suspend(struct pci_dev *pdev)
949{
950 static const struct dmi_system_id sysids[] = {
951 /*
952 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
953 * to the harddisk doesn't become online after
954 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900955 *
956 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
957 *
958 * Use dates instead of versions to match as HP is
959 * apparently recycling both product and version
960 * strings.
961 *
962 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900963 */
964 {
965 .ident = "dv4",
966 .matches = {
967 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
968 DMI_MATCH(DMI_PRODUCT_NAME,
969 "HP Pavilion dv4 Notebook PC"),
970 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900971 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900972 },
973 {
974 .ident = "dv5",
975 .matches = {
976 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
977 DMI_MATCH(DMI_PRODUCT_NAME,
978 "HP Pavilion dv5 Notebook PC"),
979 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900980 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900981 },
982 {
983 .ident = "dv6",
984 .matches = {
985 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
986 DMI_MATCH(DMI_PRODUCT_NAME,
987 "HP Pavilion dv6 Notebook PC"),
988 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900989 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900990 },
991 {
992 .ident = "HDX18",
993 .matches = {
994 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
995 DMI_MATCH(DMI_PRODUCT_NAME,
996 "HP HDX18 Notebook PC"),
997 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900998 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900999 },
Tejun Heocedc9bf2010-01-28 16:04:15 +09001000 /*
1001 * Acer eMachines G725 has the same problem. BIOS
1002 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001003 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +09001004 * that we don't have much idea about. For now,
1005 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +09001006 *
1007 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +09001008 */
1009 {
1010 .ident = "G725",
1011 .matches = {
1012 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
1013 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
1014 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001015 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09001016 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09001017 { } /* terminate list */
1018 };
1019 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09001020 int year, month, date;
1021 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09001022
1023 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
1024 return false;
1025
Tejun Heo9deb3432010-03-16 09:50:26 +09001026 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1027 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09001028
Tejun Heo9deb3432010-03-16 09:50:26 +09001029 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001030}
1031
Tejun Heo55946392009-08-04 14:30:08 +09001032static bool ahci_broken_online(struct pci_dev *pdev)
1033{
1034#define ENCODE_BUSDEVFN(bus, slot, func) \
1035 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1036 static const struct dmi_system_id sysids[] = {
1037 /*
1038 * There are several gigabyte boards which use
1039 * SIMG5723s configured as hardware RAID. Certain
1040 * 5723 firmware revisions shipped there keep the link
1041 * online but fail to answer properly to SRST or
1042 * IDENTIFY when no device is attached downstream
1043 * causing libata to retry quite a few times leading
1044 * to excessive detection delay.
1045 *
1046 * As these firmwares respond to the second reset try
1047 * with invalid device signature, considering unknown
1048 * sig as offline works around the problem acceptably.
1049 */
1050 {
1051 .ident = "EP45-DQ6",
1052 .matches = {
1053 DMI_MATCH(DMI_BOARD_VENDOR,
1054 "Gigabyte Technology Co., Ltd."),
1055 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1056 },
1057 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1058 },
1059 {
1060 .ident = "EP45-DS5",
1061 .matches = {
1062 DMI_MATCH(DMI_BOARD_VENDOR,
1063 "Gigabyte Technology Co., Ltd."),
1064 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1065 },
1066 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1067 },
1068 { } /* terminate list */
1069 };
1070#undef ENCODE_BUSDEVFN
1071 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1072 unsigned int val;
1073
1074 if (!dmi)
1075 return false;
1076
1077 val = (unsigned long)dmi->driver_data;
1078
1079 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1080}
1081
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001082#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001083static void ahci_gtf_filter_workaround(struct ata_host *host)
1084{
1085 static const struct dmi_system_id sysids[] = {
1086 /*
1087 * Aspire 3810T issues a bunch of SATA enable commands
1088 * via _GTF including an invalid one and one which is
1089 * rejected by the device. Among the successful ones
1090 * is FPDMA non-zero offset enable which when enabled
1091 * only on the drive side leads to NCQ command
1092 * failures. Filter it out.
1093 */
1094 {
1095 .ident = "Aspire 3810T",
1096 .matches = {
1097 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1098 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1099 },
1100 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1101 },
1102 { }
1103 };
1104 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1105 unsigned int filter;
1106 int i;
1107
1108 if (!dmi)
1109 return;
1110
1111 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001112 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1113 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001114
1115 for (i = 0; i < host->n_ports; i++) {
1116 struct ata_port *ap = host->ports[i];
1117 struct ata_link *link;
1118 struct ata_device *dev;
1119
1120 ata_for_each_link(link, ap, EDGE)
1121 ata_for_each_dev(dev, link, ALL)
1122 dev->gtf_filter |= filter;
1123 }
1124}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001125#else
1126static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1127{}
1128#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001129
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001130int ahci_init_interrupts(struct pci_dev *pdev, struct ahci_host_priv *hpriv)
1131{
1132 int rc;
1133 unsigned int maxvec;
1134
1135 if (!(hpriv->flags & AHCI_HFLAG_NO_MSI)) {
1136 rc = pci_enable_msi_block_auto(pdev, &maxvec);
1137 if (rc > 0) {
1138 if ((rc == maxvec) || (rc == 1))
1139 return rc;
1140 /*
1141 * Assume that advantage of multipe MSIs is negated,
1142 * so fallback to single MSI mode to save resources
1143 */
1144 pci_disable_msi(pdev);
1145 if (!pci_enable_msi(pdev))
1146 return 1;
1147 }
1148 }
1149
1150 pci_intx(pdev, 1);
1151 return 0;
1152}
1153
1154/**
1155 * ahci_host_activate - start AHCI host, request IRQs and register it
1156 * @host: target ATA host
1157 * @irq: base IRQ number to request
1158 * @n_msis: number of MSIs allocated for this host
1159 * @irq_handler: irq_handler used when requesting IRQs
1160 * @irq_flags: irq_flags used when requesting IRQs
1161 *
1162 * Similar to ata_host_activate, but requests IRQs according to AHCI-1.1
1163 * when multiple MSIs were allocated. That is one MSI per port, starting
1164 * from @irq.
1165 *
1166 * LOCKING:
1167 * Inherited from calling layer (may sleep).
1168 *
1169 * RETURNS:
1170 * 0 on success, -errno otherwise.
1171 */
1172int ahci_host_activate(struct ata_host *host, int irq, unsigned int n_msis)
1173{
1174 int i, rc;
1175
1176 /* Sharing Last Message among several ports is not supported */
1177 if (n_msis < host->n_ports)
1178 return -EINVAL;
1179
1180 rc = ata_host_start(host);
1181 if (rc)
1182 return rc;
1183
1184 for (i = 0; i < host->n_ports; i++) {
1185 rc = devm_request_threaded_irq(host->dev,
1186 irq + i, ahci_hw_interrupt, ahci_thread_fn, IRQF_SHARED,
1187 dev_driver_string(host->dev), host->ports[i]);
1188 if (rc)
1189 goto out_free_irqs;
1190 }
1191
1192 for (i = 0; i < host->n_ports; i++)
1193 ata_port_desc(host->ports[i], "irq %d", irq + i);
1194
1195 rc = ata_host_register(host, &ahci_sht);
1196 if (rc)
1197 goto out_free_all_irqs;
1198
1199 return 0;
1200
1201out_free_all_irqs:
1202 i = host->n_ports;
1203out_free_irqs:
1204 for (i--; i >= 0; i--)
1205 devm_free_irq(host->dev, irq + i, host->ports[i]);
1206
1207 return rc;
1208}
1209
Tejun Heo24dc5f32007-01-20 16:00:28 +09001210static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211{
Tejun Heoe297d992008-06-10 00:13:04 +09001212 unsigned int board_id = ent->driver_data;
1213 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001214 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001215 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001217 struct ata_host *host;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001218 int n_ports, n_msis, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001219 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220
1221 VPRINTK("ENTER\n");
1222
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001223 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001224
Joe Perches06296a12011-04-15 15:52:00 -07001225 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226
Alan Cox5b66c822008-09-03 14:48:34 +01001227 /* The AHCI driver can only drive the SATA ports, the PATA driver
1228 can drive them all so if both drivers are selected make sure
1229 AHCI stays out of the way */
1230 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1231 return -ENODEV;
1232
Tejun Heoc6353b42010-06-17 11:42:22 +02001233 /*
1234 * For some reason, MCP89 on MacBook 7,1 doesn't work with
1235 * ahci, use ata_generic instead.
1236 */
1237 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1238 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1239 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1240 pdev->subsystem_device == 0xcb89)
1241 return -ENODEV;
1242
Mark Nelson7a022672009-11-22 12:07:41 +11001243 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1244 * At the moment, we can only use the AHCI mode. Let the users know
1245 * that for SAS drives they're out of luck.
1246 */
1247 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001248 dev_info(&pdev->dev,
1249 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001250
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001251 /* Both Connext and Enmotus devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001252 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1253 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001254 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1255 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001256
Tejun Heo4447d352007-04-17 23:44:08 +09001257 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001258 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259 if (rc)
1260 return rc;
1261
Tejun Heodea55132008-03-11 19:52:31 +09001262 /* AHCI controllers often implement SFF compatible interface.
1263 * Grab all PCI BARs just in case.
1264 */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001265 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001266 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001267 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001268 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001269 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270
Tejun Heoc4f77922007-12-06 15:09:43 +09001271 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1272 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1273 u8 map;
1274
1275 /* ICH6s share the same PCI ID for both piix and ahci
1276 * modes. Enabling ahci mode while MAP indicates
1277 * combined mode is a bad idea. Yield to ata_piix.
1278 */
1279 pci_read_config_byte(pdev, ICH_MAP, &map);
1280 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001281 dev_info(&pdev->dev,
1282 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001283 return -ENODEV;
1284 }
1285 }
1286
Tejun Heo24dc5f32007-01-20 16:00:28 +09001287 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1288 if (!hpriv)
1289 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001290 hpriv->flags |= (unsigned long)pi.private_data;
1291
Tejun Heoe297d992008-06-10 00:13:04 +09001292 /* MCP65 revision A1 and A2 can't do MSI */
1293 if (board_id == board_ahci_mcp65 &&
1294 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1295 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1296
Shane Huange427fe02008-12-30 10:53:41 +08001297 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1298 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1299 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1300
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001301 /* only some SB600s can do 64bit DMA */
1302 if (ahci_sb600_enable_64bit(pdev))
1303 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001304
Alessandro Rubini318893e2012-01-06 13:33:39 +01001305 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001306
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001307 n_msis = ahci_init_interrupts(pdev, hpriv);
1308 if (n_msis > 1)
1309 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1310
Tejun Heo4447d352007-04-17 23:44:08 +09001311 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001312 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313
Tejun Heo4447d352007-04-17 23:44:08 +09001314 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001315 if (hpriv->cap & HOST_CAP_NCQ) {
1316 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001317 /*
1318 * Auto-activate optimization is supposed to be
1319 * supported on all AHCI controllers indicating NCQ
1320 * capability, but it seems to be broken on some
1321 * chipsets including NVIDIAs.
1322 */
1323 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001324 pi.flags |= ATA_FLAG_FPDMA_AA;
1325 }
Tejun Heo4447d352007-04-17 23:44:08 +09001326
Tejun Heo7d50b602007-09-23 13:19:54 +09001327 if (hpriv->cap & HOST_CAP_PMP)
1328 pi.flags |= ATA_FLAG_PMP;
1329
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001330 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001331
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001332 if (ahci_broken_system_poweroff(pdev)) {
1333 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1334 dev_info(&pdev->dev,
1335 "quirky BIOS, skipping spindown on poweroff\n");
1336 }
1337
Tejun Heo9b10ae82009-05-30 20:50:12 +09001338 if (ahci_broken_suspend(pdev)) {
1339 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001340 dev_warn(&pdev->dev,
1341 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001342 }
1343
Tejun Heo55946392009-08-04 14:30:08 +09001344 if (ahci_broken_online(pdev)) {
1345 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1346 dev_info(&pdev->dev,
1347 "online status unreliable, applying workaround\n");
1348 }
1349
Tejun Heo837f5f82008-02-06 15:13:51 +09001350 /* CAP.NP sometimes indicate the index of the last enabled
1351 * port, at other times, that of the last possible port, so
1352 * determining the maximum port number requires looking at
1353 * both CAP.NP and port_map.
1354 */
1355 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1356
1357 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001358 if (!host)
1359 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001360 host->private_data = hpriv;
1361
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001362 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001363 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001364 else
1365 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001366
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001367 if (pi.flags & ATA_FLAG_EM)
1368 ahci_reset_em(host);
1369
Tejun Heo4447d352007-04-17 23:44:08 +09001370 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001371 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001372
Alessandro Rubini318893e2012-01-06 13:33:39 +01001373 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1374 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001375 0x100 + ap->port_no * 0x80, "port");
1376
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001377 /* set enclosure management message type */
1378 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001379 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001380
1381
Jeff Garzikdab632e2007-05-28 08:33:01 -04001382 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001383 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001384 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001385 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386
Tejun Heoedc93052007-10-25 14:59:16 +09001387 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1388 ahci_p5wdh_workaround(host);
1389
Tejun Heof80ae7e2009-09-16 04:18:03 +09001390 /* apply gtf filter quirk */
1391 ahci_gtf_filter_workaround(host);
1392
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001394 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001396 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397
Anton Vorontsov33030402010-03-03 20:17:39 +03001398 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001399 if (rc)
1400 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001401
Anton Vorontsov781d6552010-03-03 20:17:42 +03001402 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001403 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404
Tejun Heo4447d352007-04-17 23:44:08 +09001405 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001406
1407 if (hpriv->flags & AHCI_HFLAG_MULTI_MSI)
1408 return ahci_host_activate(host, pdev->irq, n_msis);
1409
Tejun Heo4447d352007-04-17 23:44:08 +09001410 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1411 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001412}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413
Axel Lin2fc75da2012-04-19 13:43:05 +08001414module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415
1416MODULE_AUTHOR("Jeff Garzik");
1417MODULE_DESCRIPTION("AHCI SATA low-level driver");
1418MODULE_LICENSE("GPL");
1419MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001420MODULE_VERSION(DRV_VERSION);