blob: b868ffad8bebfa03499eb35f4b710a353a6c5cf8 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
3 * VA Linux Systems Inc., Fremont, California.
4 * Copyright 2008 Red Hat Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Original Authors:
25 * Kevin E. Martin, Rickard E. Faith, Alan Hourihane
26 *
27 * Kernel port Author: Dave Airlie
28 */
29
30#ifndef RADEON_MODE_H
31#define RADEON_MODE_H
32
33#include <drm_crtc.h>
34#include <drm_mode.h>
35#include <drm_edid.h>
Dave Airlie746c1aa2009-12-08 07:07:28 +100036#include <drm_dp_helper.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020037#include <linux/i2c.h>
38#include <linux/i2c-id.h>
39#include <linux/i2c-algo-bit.h>
Jerome Glissec93bb852009-07-13 21:04:08 +020040#include "radeon_fixed.h"
41
42struct radeon_device;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020043
44#define to_radeon_crtc(x) container_of(x, struct radeon_crtc, base)
45#define to_radeon_connector(x) container_of(x, struct radeon_connector, base)
46#define to_radeon_encoder(x) container_of(x, struct radeon_encoder, base)
47#define to_radeon_framebuffer(x) container_of(x, struct radeon_framebuffer, base)
48
Jerome Glisse771fe6b2009-06-05 14:42:42 +020049enum radeon_rmx_type {
50 RMX_OFF,
51 RMX_FULL,
52 RMX_CENTER,
53 RMX_ASPECT
54};
55
56enum radeon_tv_std {
57 TV_STD_NTSC,
58 TV_STD_PAL,
59 TV_STD_PAL_M,
60 TV_STD_PAL_60,
61 TV_STD_NTSC_J,
62 TV_STD_SCART_PAL,
63 TV_STD_SECAM,
64 TV_STD_PAL_CN,
Alex Deucherd79766f2009-12-17 19:00:29 -050065 TV_STD_PAL_N,
Jerome Glisse771fe6b2009-06-05 14:42:42 +020066};
67
Alex Deucher9b9fe722009-11-10 15:59:44 -050068/* radeon gpio-based i2c
69 * 1. "mask" reg and bits
70 * grabs the gpio pins for software use
71 * 0=not held 1=held
72 * 2. "a" reg and bits
73 * output pin value
74 * 0=low 1=high
75 * 3. "en" reg and bits
76 * sets the pin direction
77 * 0=input 1=output
78 * 4. "y" reg and bits
79 * input pin value
80 * 0=low 1=high
81 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +020082struct radeon_i2c_bus_rec {
83 bool valid;
Alex Deucher6a93cb22009-11-23 17:39:28 -050084 /* id used by atom */
85 uint8_t i2c_id;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050086 /* id used by atom */
87 uint8_t hpd_id;
Alex Deucher6a93cb22009-11-23 17:39:28 -050088 /* can be used with hw i2c engine */
89 bool hw_capable;
90 /* uses multi-media i2c engine */
91 bool mm_i2c;
92 /* regs and bits */
Jerome Glisse771fe6b2009-06-05 14:42:42 +020093 uint32_t mask_clk_reg;
94 uint32_t mask_data_reg;
95 uint32_t a_clk_reg;
96 uint32_t a_data_reg;
Alex Deucher9b9fe722009-11-10 15:59:44 -050097 uint32_t en_clk_reg;
98 uint32_t en_data_reg;
99 uint32_t y_clk_reg;
100 uint32_t y_data_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200101 uint32_t mask_clk_mask;
102 uint32_t mask_data_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200103 uint32_t a_clk_mask;
104 uint32_t a_data_mask;
Alex Deucher9b9fe722009-11-10 15:59:44 -0500105 uint32_t en_clk_mask;
106 uint32_t en_data_mask;
107 uint32_t y_clk_mask;
108 uint32_t y_data_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109};
110
111struct radeon_tmds_pll {
112 uint32_t freq;
113 uint32_t value;
114};
115
116#define RADEON_MAX_BIOS_CONNECTOR 16
117
Alex Deucher7c27f872010-02-02 12:05:01 -0500118/* pll flags */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200119#define RADEON_PLL_USE_BIOS_DIVS (1 << 0)
120#define RADEON_PLL_NO_ODD_POST_DIV (1 << 1)
121#define RADEON_PLL_USE_REF_DIV (1 << 2)
122#define RADEON_PLL_LEGACY (1 << 3)
123#define RADEON_PLL_PREFER_LOW_REF_DIV (1 << 4)
124#define RADEON_PLL_PREFER_HIGH_REF_DIV (1 << 5)
125#define RADEON_PLL_PREFER_LOW_FB_DIV (1 << 6)
126#define RADEON_PLL_PREFER_HIGH_FB_DIV (1 << 7)
127#define RADEON_PLL_PREFER_LOW_POST_DIV (1 << 8)
128#define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9)
129#define RADEON_PLL_USE_FRAC_FB_DIV (1 << 10)
Alex Deucherd0e275a2009-07-13 11:08:18 -0400130#define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11)
Alex Deucherfc103322010-01-19 17:16:10 -0500131#define RADEON_PLL_USE_POST_DIV (1 << 12)
Alex Deucher86cb2bb2010-03-08 12:55:16 -0500132#define RADEON_PLL_IS_LCD (1 << 13)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200133
Alex Deucher7c27f872010-02-02 12:05:01 -0500134/* pll algo */
135enum radeon_pll_algo {
136 PLL_ALGO_LEGACY,
Alex Deucher383be5d2010-02-23 03:24:38 -0500137 PLL_ALGO_NEW
Alex Deucher7c27f872010-02-02 12:05:01 -0500138};
139
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200140struct radeon_pll {
Alex Deucherfc103322010-01-19 17:16:10 -0500141 /* reference frequency */
142 uint32_t reference_freq;
143
144 /* fixed dividers */
145 uint32_t reference_div;
146 uint32_t post_div;
147
148 /* pll in/out limits */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200149 uint32_t pll_in_min;
150 uint32_t pll_in_max;
151 uint32_t pll_out_min;
152 uint32_t pll_out_max;
Alex Deucher86cb2bb2010-03-08 12:55:16 -0500153 uint32_t lcd_pll_out_min;
154 uint32_t lcd_pll_out_max;
Alex Deucherfc103322010-01-19 17:16:10 -0500155 uint32_t best_vco;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200156
Alex Deucherfc103322010-01-19 17:16:10 -0500157 /* divider limits */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200158 uint32_t min_ref_div;
159 uint32_t max_ref_div;
160 uint32_t min_post_div;
161 uint32_t max_post_div;
162 uint32_t min_feedback_div;
163 uint32_t max_feedback_div;
164 uint32_t min_frac_feedback_div;
165 uint32_t max_frac_feedback_div;
Alex Deucherfc103322010-01-19 17:16:10 -0500166
167 /* flags for the current clock */
168 uint32_t flags;
169
170 /* pll id */
171 uint32_t id;
Alex Deucher7c27f872010-02-02 12:05:01 -0500172 /* pll algo */
173 enum radeon_pll_algo algo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200174};
175
Alex Deucher5a6f98f2009-12-22 15:04:48 -0500176struct i2c_algo_radeon_data {
177 struct i2c_adapter bit_adapter;
178 struct i2c_algo_bit_data bit_data;
179};
180
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200181struct radeon_i2c_chan {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200182 struct i2c_adapter adapter;
Dave Airlie746c1aa2009-12-08 07:07:28 +1000183 struct drm_device *dev;
184 union {
185 struct i2c_algo_dp_aux_data dp;
Alex Deucher5a6f98f2009-12-22 15:04:48 -0500186 struct i2c_algo_radeon_data radeon;
Dave Airlie746c1aa2009-12-08 07:07:28 +1000187 } algo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200188 struct radeon_i2c_bus_rec rec;
189};
190
191/* mostly for macs, but really any system without connector tables */
192enum radeon_connector_table {
193 CT_NONE,
194 CT_GENERIC,
195 CT_IBOOK,
196 CT_POWERBOOK_EXTERNAL,
197 CT_POWERBOOK_INTERNAL,
198 CT_POWERBOOK_VGA,
199 CT_MINI_EXTERNAL,
200 CT_MINI_INTERNAL,
201 CT_IMAC_G5_ISIGHT,
202 CT_EMAC,
203};
204
Alex Deucherfcec5702009-11-10 21:25:07 -0500205enum radeon_dvo_chip {
206 DVO_SIL164,
207 DVO_SIL1178,
208};
209
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200210struct radeon_mode_info {
211 struct atom_context *atom_context;
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400212 struct card_info *atom_card_info;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200213 enum radeon_connector_table connector_table;
214 bool mode_config_initialized;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500215 struct radeon_crtc *crtcs[6];
Dave Airlie445282d2009-09-09 17:40:54 +1000216 /* DVI-I properties */
217 struct drm_property *coherent_mode_property;
218 /* DAC enable load detect */
219 struct drm_property *load_detect_property;
220 /* TV standard load detect */
221 struct drm_property *tv_std_property;
222 /* legacy TMDS PLL detect */
223 struct drm_property *tmds_pll_property;
Alex Deucher3c537882010-02-05 04:21:19 -0500224 /* hardcoded DFP edid from BIOS */
225 struct edid *bios_hardcoded_edid;
Jerome Glissec93bb852009-07-13 21:04:08 +0200226};
227
Dave Airlie4ce001a2009-08-13 16:32:14 +1000228#define MAX_H_CODE_TIMING_LEN 32
229#define MAX_V_CODE_TIMING_LEN 32
230
231/* need to store these as reading
232 back code tables is excessive */
233struct radeon_tv_regs {
234 uint32_t tv_uv_adr;
235 uint32_t timing_cntl;
236 uint32_t hrestart;
237 uint32_t vrestart;
238 uint32_t frestart;
239 uint16_t h_code_timing[MAX_H_CODE_TIMING_LEN];
240 uint16_t v_code_timing[MAX_V_CODE_TIMING_LEN];
241};
242
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200243struct radeon_crtc {
244 struct drm_crtc base;
245 int crtc_id;
246 u16 lut_r[256], lut_g[256], lut_b[256];
247 bool enabled;
248 bool can_tile;
249 uint32_t crtc_offset;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200250 struct drm_gem_object *cursor_bo;
251 uint64_t cursor_addr;
252 int cursor_width;
253 int cursor_height;
Dave Airlie41623382009-07-09 15:04:19 +1000254 uint32_t legacy_display_base_addr;
Alex Deucherc836e862009-07-13 13:51:03 -0400255 uint32_t legacy_cursor_offset;
Jerome Glissec93bb852009-07-13 21:04:08 +0200256 enum radeon_rmx_type rmx_type;
Jerome Glissec93bb852009-07-13 21:04:08 +0200257 fixed20_12 vsc;
258 fixed20_12 hsc;
Alex Deucherde2103e2009-10-09 15:14:30 -0400259 struct drm_display_mode native_mode;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500260 int pll_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200261};
262
263struct radeon_encoder_primary_dac {
264 /* legacy primary dac */
265 uint32_t ps2_pdac_adj;
266};
267
268struct radeon_encoder_lvds {
269 /* legacy lvds */
270 uint16_t panel_vcc_delay;
271 uint8_t panel_pwr_delay;
272 uint8_t panel_digon_delay;
273 uint8_t panel_blon_delay;
274 uint16_t panel_ref_divider;
275 uint8_t panel_post_divider;
276 uint16_t panel_fb_divider;
277 bool use_bios_dividers;
278 uint32_t lvds_gen_cntl;
279 /* panel mode */
Alex Deucherde2103e2009-10-09 15:14:30 -0400280 struct drm_display_mode native_mode;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200281};
282
283struct radeon_encoder_tv_dac {
284 /* legacy tv dac */
285 uint32_t ps2_tvdac_adj;
286 uint32_t ntsc_tvdac_adj;
287 uint32_t pal_tvdac_adj;
288
Dave Airlie4ce001a2009-08-13 16:32:14 +1000289 int h_pos;
290 int v_pos;
291 int h_size;
292 int supported_tv_stds;
293 bool tv_on;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200294 enum radeon_tv_std tv_std;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000295 struct radeon_tv_regs tv;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200296};
297
298struct radeon_encoder_int_tmds {
299 /* legacy int tmds */
300 struct radeon_tmds_pll tmds_pll[4];
301};
302
Alex Deucherfcec5702009-11-10 21:25:07 -0500303struct radeon_encoder_ext_tmds {
304 /* tmds over dvo */
305 struct radeon_i2c_chan *i2c_bus;
306 uint8_t slave_addr;
307 enum radeon_dvo_chip dvo_chip;
308};
309
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400310/* spread spectrum */
311struct radeon_atom_ss {
312 uint16_t percentage;
313 uint8_t type;
314 uint8_t step;
315 uint8_t delay;
316 uint8_t range;
317 uint8_t refdiv;
318};
319
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200320struct radeon_encoder_atom_dig {
321 /* atom dig */
322 bool coherent_mode;
Dave Airlief28cf332010-01-28 17:15:25 +1000323 int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200324 /* atom lvds */
325 uint32_t lvds_misc;
326 uint16_t panel_pwr_delay;
Alex Deucher7c27f872010-02-02 12:05:01 -0500327 enum radeon_pll_algo pll_algo;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400328 struct radeon_atom_ss *ss;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200329 /* panel mode */
Alex Deucherde2103e2009-10-09 15:14:30 -0400330 struct drm_display_mode native_mode;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200331};
332
Dave Airlie4ce001a2009-08-13 16:32:14 +1000333struct radeon_encoder_atom_dac {
334 enum radeon_tv_std tv_std;
335};
336
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200337struct radeon_encoder {
338 struct drm_encoder base;
339 uint32_t encoder_id;
340 uint32_t devices;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000341 uint32_t active_device;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200342 uint32_t flags;
343 uint32_t pixel_clock;
344 enum radeon_rmx_type rmx_type;
Alex Deucherde2103e2009-10-09 15:14:30 -0400345 struct drm_display_mode native_mode;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200346 void *enc_priv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200347 int hdmi_offset;
348 int hdmi_audio_workaround;
349 int hdmi_buffer_status;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200350};
351
352struct radeon_connector_atom_dig {
353 uint32_t igp_lane_info;
354 bool linkb;
Alex Deucher4143e912009-11-23 18:02:35 -0500355 /* displayport */
Dave Airlie746c1aa2009-12-08 07:07:28 +1000356 struct radeon_i2c_chan *dp_i2c_bus;
Alex Deucher1a66c952009-11-20 19:40:13 -0500357 u8 dpcd[8];
Alex Deucher4143e912009-11-23 18:02:35 -0500358 u8 dp_sink_type;
Alex Deucher5801ead2009-11-24 13:32:59 -0500359 int dp_clock;
360 int dp_lane_count;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200361};
362
Alex Deuchereed45b32009-12-04 14:45:27 -0500363struct radeon_gpio_rec {
364 bool valid;
365 u8 id;
366 u32 reg;
367 u32 mask;
368};
369
370enum radeon_hpd_id {
371 RADEON_HPD_NONE = 0,
372 RADEON_HPD_1,
373 RADEON_HPD_2,
374 RADEON_HPD_3,
375 RADEON_HPD_4,
376 RADEON_HPD_5,
377 RADEON_HPD_6,
378};
379
380struct radeon_hpd {
381 enum radeon_hpd_id hpd;
382 u8 plugged_state;
383 struct radeon_gpio_rec gpio;
384};
385
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200386struct radeon_connector {
387 struct drm_connector base;
388 uint32_t connector_id;
389 uint32_t devices;
390 struct radeon_i2c_chan *ddc_bus;
Alex Deucher0294cf4f2009-10-15 16:16:35 -0400391 /* some systems have a an hdmi and vga port with a shared ddc line */
392 bool shared_ddc;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000393 bool use_digital;
394 /* we need to mind the EDID between detect
395 and get modes due to analog/digital/tvencoder */
396 struct edid *edid;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200397 void *con_priv;
Dave Airlie445282d2009-09-09 17:40:54 +1000398 bool dac_load_detect;
Alex Deucherb75fad02009-11-05 13:16:01 -0500399 uint16_t connector_object_id;
Alex Deuchereed45b32009-12-04 14:45:27 -0500400 struct radeon_hpd hpd;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200401};
402
403struct radeon_framebuffer {
404 struct drm_framebuffer base;
405 struct drm_gem_object *obj;
406};
407
Alex Deucherd79766f2009-12-17 19:00:29 -0500408extern enum radeon_tv_std
409radeon_combios_get_tv_info(struct radeon_device *rdev);
410extern enum radeon_tv_std
411radeon_atombios_get_tv_info(struct radeon_device *rdev);
412
Alex Deucherd4877cf2009-12-04 16:56:37 -0500413extern void radeon_connector_hotplug(struct drm_connector *connector);
414extern bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector);
Alex Deucher5801ead2009-11-24 13:32:59 -0500415extern int radeon_dp_mode_valid_helper(struct radeon_connector *radeon_connector,
416 struct drm_display_mode *mode);
417extern void radeon_dp_set_link_config(struct drm_connector *connector,
418 struct drm_display_mode *mode);
419extern void dp_link_train(struct drm_encoder *encoder,
420 struct drm_connector *connector);
Alex Deucher4143e912009-11-23 18:02:35 -0500421extern u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector);
Alex Deucher9fa05c92009-11-27 13:01:46 -0500422extern bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500423extern void atombios_dig_encoder_setup(struct drm_encoder *encoder, int action);
Alex Deucher5801ead2009-11-24 13:32:59 -0500424extern void atombios_dig_transmitter_setup(struct drm_encoder *encoder,
425 int action, uint8_t lane_num,
426 uint8_t lane_set);
Dave Airlie746c1aa2009-12-08 07:07:28 +1000427extern int radeon_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
428 uint8_t write_byte, uint8_t *read_byte);
429
430extern struct radeon_i2c_chan *radeon_i2c_create_dp(struct drm_device *dev,
Alex Deucher6a93cb22009-11-23 17:39:28 -0500431 struct radeon_i2c_bus_rec *rec,
432 const char *name);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200433extern struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev,
434 struct radeon_i2c_bus_rec *rec,
435 const char *name);
436extern void radeon_i2c_destroy(struct radeon_i2c_chan *i2c);
Alex Deucher5a6f98f2009-12-22 15:04:48 -0500437extern void radeon_i2c_destroy_dp(struct radeon_i2c_chan *i2c);
438extern void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus,
439 u8 slave_addr,
440 u8 addr,
441 u8 *val);
442extern void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c,
443 u8 slave_addr,
444 u8 addr,
445 u8 val);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200446extern bool radeon_ddc_probe(struct radeon_connector *radeon_connector);
447extern int radeon_ddc_get_modes(struct radeon_connector *radeon_connector);
448
449extern struct drm_encoder *radeon_best_encoder(struct drm_connector *connector);
450
451extern void radeon_compute_pll(struct radeon_pll *pll,
452 uint64_t freq,
453 uint32_t *dot_clock_p,
454 uint32_t *fb_div_p,
455 uint32_t *frac_fb_div_p,
456 uint32_t *ref_div_p,
Alex Deucherfc103322010-01-19 17:16:10 -0500457 uint32_t *post_div_p);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200458
Dave Airlie1f3b6a42009-10-13 14:10:37 +1000459extern void radeon_setup_encoder_clones(struct drm_device *dev);
460
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200461struct drm_encoder *radeon_encoder_legacy_lvds_add(struct drm_device *dev, int bios_index);
462struct drm_encoder *radeon_encoder_legacy_primary_dac_add(struct drm_device *dev, int bios_index, int with_tv);
463struct drm_encoder *radeon_encoder_legacy_tv_dac_add(struct drm_device *dev, int bios_index, int with_tv);
464struct drm_encoder *radeon_encoder_legacy_tmds_int_add(struct drm_device *dev, int bios_index);
465struct drm_encoder *radeon_encoder_legacy_tmds_ext_add(struct drm_device *dev, int bios_index);
466extern void atombios_external_tmds_setup(struct drm_encoder *encoder, int action);
Alex Deucher32f48ff2009-11-30 01:54:16 -0500467extern void atombios_digital_setup(struct drm_encoder *encoder, int action);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200468extern int atombios_get_encoder_mode(struct drm_encoder *encoder);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000469extern void radeon_encoder_set_active_device(struct drm_encoder *encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200470
471extern void radeon_crtc_load_lut(struct drm_crtc *crtc);
472extern int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
473 struct drm_framebuffer *old_fb);
474extern int atombios_crtc_mode_set(struct drm_crtc *crtc,
475 struct drm_display_mode *mode,
476 struct drm_display_mode *adjusted_mode,
477 int x, int y,
478 struct drm_framebuffer *old_fb);
479extern void atombios_crtc_dpms(struct drm_crtc *crtc, int mode);
480
481extern int radeon_crtc_set_base(struct drm_crtc *crtc, int x, int y,
482 struct drm_framebuffer *old_fb);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200483
484extern int radeon_crtc_cursor_set(struct drm_crtc *crtc,
485 struct drm_file *file_priv,
486 uint32_t handle,
487 uint32_t width,
488 uint32_t height);
489extern int radeon_crtc_cursor_move(struct drm_crtc *crtc,
490 int x, int y);
491
Alex Deucher3c537882010-02-05 04:21:19 -0500492extern bool radeon_combios_check_hardcoded_edid(struct radeon_device *rdev);
493extern struct edid *
494radeon_combios_get_hardcoded_edid(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200495extern bool radeon_atom_get_clock_info(struct drm_device *dev);
496extern bool radeon_combios_get_clock_info(struct drm_device *dev);
497extern struct radeon_encoder_atom_dig *
498radeon_atombios_get_lvds_info(struct radeon_encoder *encoder);
Alex Deucherfcec5702009-11-10 21:25:07 -0500499extern bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
500 struct radeon_encoder_int_tmds *tmds);
501extern bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder,
502 struct radeon_encoder_int_tmds *tmds);
503extern bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder,
504 struct radeon_encoder_int_tmds *tmds);
505extern bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder,
506 struct radeon_encoder_ext_tmds *tmds);
507extern bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder,
508 struct radeon_encoder_ext_tmds *tmds);
Alex Deucher6fe7ac32009-06-12 17:26:08 +0000509extern struct radeon_encoder_primary_dac *
510radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder);
511extern struct radeon_encoder_tv_dac *
512radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200513extern struct radeon_encoder_lvds *
514radeon_combios_get_lvds_info(struct radeon_encoder *encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200515extern void radeon_combios_get_ext_tmds_info(struct radeon_encoder *encoder);
516extern struct radeon_encoder_tv_dac *
517radeon_combios_get_tv_dac_info(struct radeon_encoder *encoder);
518extern struct radeon_encoder_primary_dac *
519radeon_combios_get_primary_dac_info(struct radeon_encoder *encoder);
Alex Deucherfcec5702009-11-10 21:25:07 -0500520extern bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder);
521extern void radeon_external_tmds_setup(struct drm_encoder *encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200522extern void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock);
523extern void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev);
524extern void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock);
525extern void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev);
Yang Zhaof657c2a2009-09-15 12:21:01 +1000526extern void radeon_save_bios_scratch_regs(struct radeon_device *rdev);
527extern void radeon_restore_bios_scratch_regs(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200528extern void
529radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
530extern void
531radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
532extern void
533radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
534extern void
535radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
536extern void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
537 u16 blue, int regno);
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000538extern void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
539 u16 *blue, int regno);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200540struct drm_framebuffer *radeon_framebuffer_create(struct drm_device *dev,
541 struct drm_mode_fb_cmd *mode_cmd,
542 struct drm_gem_object *obj);
543
544int radeonfb_probe(struct drm_device *dev);
545
546int radeonfb_remove(struct drm_device *dev, struct drm_framebuffer *fb);
547bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev);
548bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev);
549void radeon_atombios_init_crtc(struct drm_device *dev,
550 struct radeon_crtc *radeon_crtc);
551void radeon_legacy_init_crtc(struct drm_device *dev,
552 struct radeon_crtc *radeon_crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200553
554void radeon_get_clock_info(struct drm_device *dev);
555
556extern bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev);
557extern bool radeon_get_atom_connector_info_from_supported_devices_table(struct drm_device *dev);
558
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200559void radeon_enc_destroy(struct drm_encoder *encoder);
560void radeon_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj);
561void radeon_combios_asic_init(struct drm_device *dev);
562extern int radeon_static_clocks_init(struct drm_device *dev);
Jerome Glissec93bb852009-07-13 21:04:08 +0200563bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
564 struct drm_display_mode *mode,
565 struct drm_display_mode *adjusted_mode);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000566void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *radeon_crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200567
Dave Airlie4ce001a2009-08-13 16:32:14 +1000568/* legacy tv */
569void radeon_legacy_tv_adjust_crtc_reg(struct drm_encoder *encoder,
570 uint32_t *h_total_disp, uint32_t *h_sync_strt_wid,
571 uint32_t *v_total_disp, uint32_t *v_sync_strt_wid);
572void radeon_legacy_tv_adjust_pll1(struct drm_encoder *encoder,
573 uint32_t *htotal_cntl, uint32_t *ppll_ref_div,
574 uint32_t *ppll_div_3, uint32_t *pixclks_cntl);
575void radeon_legacy_tv_adjust_pll2(struct drm_encoder *encoder,
576 uint32_t *htotal2_cntl, uint32_t *p2pll_ref_div,
577 uint32_t *p2pll_div_0, uint32_t *pixclks_cntl);
578void radeon_legacy_tv_mode_set(struct drm_encoder *encoder,
579 struct drm_display_mode *mode,
580 struct drm_display_mode *adjusted_mode);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200581#endif