blob: 5dc511c587222c0f537cf33d4a28c999b680c8bb [file] [log] [blame]
Russell Kingf27ecac2005-08-18 21:31:00 +01001/*
2 * linux/arch/arm/common/gic.c
3 *
4 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Interrupt architecture for the GIC:
11 *
12 * o There is one Interrupt Distributor, which receives interrupts
13 * from system devices and sends them to the Interrupt Controllers.
14 *
15 * o There is one CPU Interface per CPU, which sends interrupts sent
16 * by the Distributor, and interrupts generated locally, to the
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010017 * associated CPU. The base address of the CPU interface is usually
18 * aliased so that the same address points to different chips depending
19 * on the CPU it is accessed from.
Russell Kingf27ecac2005-08-18 21:31:00 +010020 *
21 * Note that IRQs 0-31 are special - they are local to each CPU.
22 * As such, the enable set/clear, pending set/clear and active bit
23 * registers are banked per-cpu for these sources.
24 */
25#include <linux/init.h>
26#include <linux/kernel.h>
Rob Herringf37a53c2011-10-21 17:14:27 -050027#include <linux/err.h>
Arnd Bergmann7e1efcf2011-11-01 00:28:37 +010028#include <linux/module.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010029#include <linux/list.h>
30#include <linux/smp.h>
Catalin Marinasc0114702013-01-14 18:05:37 +000031#include <linux/cpu.h>
Colin Cross254056f2011-02-10 12:54:10 -080032#include <linux/cpu_pm.h>
Catalin Marinasdcb86e82005-08-31 21:45:14 +010033#include <linux/cpumask.h>
Russell Kingfced80c2008-09-06 12:10:45 +010034#include <linux/io.h>
Rob Herringb3f7ed02011-09-28 21:27:52 -050035#include <linux/of.h>
36#include <linux/of_address.h>
37#include <linux/of_irq.h>
Rob Herring4294f8b2011-09-28 21:25:31 -050038#include <linux/irqdomain.h>
Marc Zyngier292b2932011-07-20 16:24:14 +010039#include <linux/interrupt.h>
40#include <linux/percpu.h>
41#include <linux/slab.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000042#include <linux/irqchip/chained_irq.h>
Rob Herring520f7bd2012-12-27 13:10:24 -060043#include <linux/irqchip/arm-gic.h>
Chris Redpath2353c1f2013-10-11 11:45:00 +010044#include <trace/events/arm-ipi.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010045
46#include <asm/irq.h>
Marc Zyngier562e0022011-09-06 09:56:17 +010047#include <asm/exception.h>
Will Deaconeb504392012-01-20 12:01:12 +010048#include <asm/smp_plat.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010049
Rob Herring81243e42012-11-20 21:21:40 -060050#include "irqchip.h"
Russell Kingf27ecac2005-08-18 21:31:00 +010051
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000052union gic_base {
53 void __iomem *common_base;
54 void __percpu __iomem **percpu_base;
55};
56
57struct gic_chip_data {
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000058 union gic_base dist_base;
59 union gic_base cpu_base;
60#ifdef CONFIG_CPU_PM
61 u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)];
62 u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)];
63 u32 saved_spi_target[DIV_ROUND_UP(1020, 4)];
64 u32 __percpu *saved_ppi_enable;
65 u32 __percpu *saved_ppi_conf;
66#endif
Grant Likely75294952012-02-14 14:06:57 -070067 struct irq_domain *domain;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000068 unsigned int gic_irqs;
69#ifdef CONFIG_GIC_NON_BANKED
70 void __iomem *(*get_base)(union gic_base *);
71#endif
72};
73
Thomas Gleixnerbd31b852009-07-03 08:44:46 -050074static DEFINE_RAW_SPINLOCK(irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +010075
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010076/*
Nicolas Pitre384a2902012-04-11 18:55:48 -040077 * The GIC mapping of CPU interfaces does not necessarily match
78 * the logical CPU numbering. Let's use a mapping as returned
79 * by the GIC itself.
80 */
81#define NR_GIC_CPU_IF 8
82static u8 gic_cpu_map[NR_GIC_CPU_IF] __read_mostly;
83
84/*
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010085 * Supported arch specific GIC irq extension.
86 * Default make them NULL.
87 */
88struct irq_chip gic_arch_extn = {
Will Deacon1a017532011-02-09 12:01:12 +000089 .irq_eoi = NULL,
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010090 .irq_mask = NULL,
91 .irq_unmask = NULL,
92 .irq_retrigger = NULL,
93 .irq_set_type = NULL,
94 .irq_set_wake = NULL,
95};
96
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010097#ifndef MAX_GIC_NR
98#define MAX_GIC_NR 1
99#endif
100
Russell Kingbef8f9e2010-12-04 16:50:58 +0000101static struct gic_chip_data gic_data[MAX_GIC_NR] __read_mostly;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100102
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000103#ifdef CONFIG_GIC_NON_BANKED
104static void __iomem *gic_get_percpu_base(union gic_base *base)
105{
106 return *__this_cpu_ptr(base->percpu_base);
107}
108
109static void __iomem *gic_get_common_base(union gic_base *base)
110{
111 return base->common_base;
112}
113
114static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data)
115{
116 return data->get_base(&data->dist_base);
117}
118
119static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data)
120{
121 return data->get_base(&data->cpu_base);
122}
123
124static inline void gic_set_base_accessor(struct gic_chip_data *data,
125 void __iomem *(*f)(union gic_base *))
126{
127 data->get_base = f;
128}
129#else
130#define gic_data_dist_base(d) ((d)->dist_base.common_base)
131#define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
Sachin Kamat46f101d2013-03-13 15:05:15 +0530132#define gic_set_base_accessor(d, f)
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000133#endif
134
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100135static inline void __iomem *gic_dist_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100136{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100137 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000138 return gic_data_dist_base(gic_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100139}
140
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100141static inline void __iomem *gic_cpu_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100142{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100143 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000144 return gic_data_cpu_base(gic_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100145}
146
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100147static inline unsigned int gic_irq(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100148{
Rob Herring4294f8b2011-09-28 21:25:31 -0500149 return d->hwirq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100150}
151
Russell Kingf27ecac2005-08-18 21:31:00 +0100152/*
153 * Routines to acknowledge, disable and enable interrupts
Russell Kingf27ecac2005-08-18 21:31:00 +0100154 */
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100155static void gic_mask_irq(struct irq_data *d)
Russell Kingf27ecac2005-08-18 21:31:00 +0100156{
Rob Herring4294f8b2011-09-28 21:25:31 -0500157 u32 mask = 1 << (gic_irq(d) % 32);
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +0100158
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500159 raw_spin_lock(&irq_controller_lock);
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530160 writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_CLEAR + (gic_irq(d) / 32) * 4);
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100161 if (gic_arch_extn.irq_mask)
162 gic_arch_extn.irq_mask(d);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500163 raw_spin_unlock(&irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +0100164}
165
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100166static void gic_unmask_irq(struct irq_data *d)
Russell Kingf27ecac2005-08-18 21:31:00 +0100167{
Rob Herring4294f8b2011-09-28 21:25:31 -0500168 u32 mask = 1 << (gic_irq(d) % 32);
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +0100169
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500170 raw_spin_lock(&irq_controller_lock);
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100171 if (gic_arch_extn.irq_unmask)
172 gic_arch_extn.irq_unmask(d);
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530173 writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500174 raw_spin_unlock(&irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +0100175}
176
Will Deacon1a017532011-02-09 12:01:12 +0000177static void gic_eoi_irq(struct irq_data *d)
178{
179 if (gic_arch_extn.irq_eoi) {
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500180 raw_spin_lock(&irq_controller_lock);
Will Deacon1a017532011-02-09 12:01:12 +0000181 gic_arch_extn.irq_eoi(d);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500182 raw_spin_unlock(&irq_controller_lock);
Will Deacon1a017532011-02-09 12:01:12 +0000183 }
184
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530185 writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
Will Deacon1a017532011-02-09 12:01:12 +0000186}
187
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100188static int gic_set_type(struct irq_data *d, unsigned int type)
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100189{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100190 void __iomem *base = gic_dist_base(d);
191 unsigned int gicirq = gic_irq(d);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100192 u32 enablemask = 1 << (gicirq % 32);
193 u32 enableoff = (gicirq / 32) * 4;
194 u32 confmask = 0x2 << ((gicirq % 16) * 2);
195 u32 confoff = (gicirq / 16) * 4;
196 bool enabled = false;
197 u32 val;
198
199 /* Interrupt configuration for SGIs can't be changed */
200 if (gicirq < 16)
201 return -EINVAL;
202
203 if (type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING)
204 return -EINVAL;
205
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500206 raw_spin_lock(&irq_controller_lock);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100207
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100208 if (gic_arch_extn.irq_set_type)
209 gic_arch_extn.irq_set_type(d, type);
210
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530211 val = readl_relaxed(base + GIC_DIST_CONFIG + confoff);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100212 if (type == IRQ_TYPE_LEVEL_HIGH)
213 val &= ~confmask;
214 else if (type == IRQ_TYPE_EDGE_RISING)
215 val |= confmask;
216
217 /*
218 * As recommended by the spec, disable the interrupt before changing
219 * the configuration
220 */
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530221 if (readl_relaxed(base + GIC_DIST_ENABLE_SET + enableoff) & enablemask) {
222 writel_relaxed(enablemask, base + GIC_DIST_ENABLE_CLEAR + enableoff);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100223 enabled = true;
224 }
225
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530226 writel_relaxed(val, base + GIC_DIST_CONFIG + confoff);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100227
228 if (enabled)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530229 writel_relaxed(enablemask, base + GIC_DIST_ENABLE_SET + enableoff);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100230
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500231 raw_spin_unlock(&irq_controller_lock);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100232
233 return 0;
234}
235
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100236static int gic_retrigger(struct irq_data *d)
237{
238 if (gic_arch_extn.irq_retrigger)
239 return gic_arch_extn.irq_retrigger(d);
240
Abhijeet Dharmapurikarbad9a432013-03-19 16:05:49 -0700241 /* the genirq layer expects 0 if we can't retrigger in hardware */
242 return 0;
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100243}
244
Catalin Marinasa06f5462005-09-30 16:07:05 +0100245#ifdef CONFIG_SMP
Russell Kingc1917892011-01-23 12:12:01 +0000246static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
247 bool force)
Russell Kingf27ecac2005-08-18 21:31:00 +0100248{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100249 void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
Rob Herring4294f8b2011-09-28 21:25:31 -0500250 unsigned int shift = (gic_irq(d) % 4) * 8;
Russell King5dfc54e2011-07-21 15:00:57 +0100251 unsigned int cpu = cpumask_any_and(mask_val, cpu_online_mask);
Russell Kingc1917892011-01-23 12:12:01 +0000252 u32 val, mask, bit;
253
Nicolas Pitre384a2902012-04-11 18:55:48 -0400254 if (cpu >= NR_GIC_CPU_IF || cpu >= nr_cpu_ids)
Russell Kingc1917892011-01-23 12:12:01 +0000255 return -EINVAL;
256
257 mask = 0xff << shift;
Nicolas Pitre384a2902012-04-11 18:55:48 -0400258 bit = gic_cpu_map[cpu] << shift;
Russell Kingf27ecac2005-08-18 21:31:00 +0100259
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500260 raw_spin_lock(&irq_controller_lock);
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530261 val = readl_relaxed(reg) & ~mask;
262 writel_relaxed(val | bit, reg);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500263 raw_spin_unlock(&irq_controller_lock);
Yinghai Lud5dedd42009-04-27 17:59:21 -0700264
Russell King5dfc54e2011-07-21 15:00:57 +0100265 return IRQ_SET_MASK_OK;
Russell Kingf27ecac2005-08-18 21:31:00 +0100266}
Catalin Marinasa06f5462005-09-30 16:07:05 +0100267#endif
Russell Kingf27ecac2005-08-18 21:31:00 +0100268
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100269#ifdef CONFIG_PM
270static int gic_set_wake(struct irq_data *d, unsigned int on)
271{
272 int ret = -ENXIO;
273
274 if (gic_arch_extn.irq_set_wake)
275 ret = gic_arch_extn.irq_set_wake(d, on);
276
277 return ret;
278}
279
280#else
281#define gic_set_wake NULL
282#endif
283
Rob Herring1d5cc602012-11-20 19:52:32 -0600284static asmlinkage void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
Marc Zyngier562e0022011-09-06 09:56:17 +0100285{
286 u32 irqstat, irqnr;
287 struct gic_chip_data *gic = &gic_data[0];
288 void __iomem *cpu_base = gic_data_cpu_base(gic);
289
290 do {
291 irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
292 irqnr = irqstat & ~0x1c00;
293
294 if (likely(irqnr > 15 && irqnr < 1021)) {
Grant Likely75294952012-02-14 14:06:57 -0700295 irqnr = irq_find_mapping(gic->domain, irqnr);
Marc Zyngier562e0022011-09-06 09:56:17 +0100296 handle_IRQ(irqnr, regs);
297 continue;
298 }
299 if (irqnr < 16) {
300 writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
301#ifdef CONFIG_SMP
302 handle_IPI(irqnr, regs);
303#endif
304 continue;
305 }
306 break;
307 } while (1);
308}
309
Russell King0f347bb2007-05-17 10:11:34 +0100310static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100311{
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100312 struct gic_chip_data *chip_data = irq_get_handler_data(irq);
313 struct irq_chip *chip = irq_get_chip(irq);
Russell King0f347bb2007-05-17 10:11:34 +0100314 unsigned int cascade_irq, gic_irq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100315 unsigned long status;
316
Will Deacon1a017532011-02-09 12:01:12 +0000317 chained_irq_enter(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100318
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500319 raw_spin_lock(&irq_controller_lock);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000320 status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500321 raw_spin_unlock(&irq_controller_lock);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100322
Russell King0f347bb2007-05-17 10:11:34 +0100323 gic_irq = (status & 0x3ff);
324 if (gic_irq == 1023)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100325 goto out;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100326
Grant Likely75294952012-02-14 14:06:57 -0700327 cascade_irq = irq_find_mapping(chip_data->domain, gic_irq);
328 if (unlikely(gic_irq < 32 || gic_irq > 1020))
Catalin Marinasaec00952013-01-14 17:53:39 +0000329 handle_bad_irq(cascade_irq, desc);
Russell King0f347bb2007-05-17 10:11:34 +0100330 else
331 generic_handle_irq(cascade_irq);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100332
333 out:
Will Deacon1a017532011-02-09 12:01:12 +0000334 chained_irq_exit(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100335}
336
David Brownell38c677c2006-08-01 22:26:25 +0100337static struct irq_chip gic_chip = {
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100338 .name = "GIC",
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100339 .irq_mask = gic_mask_irq,
340 .irq_unmask = gic_unmask_irq,
Will Deacon1a017532011-02-09 12:01:12 +0000341 .irq_eoi = gic_eoi_irq,
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100342 .irq_set_type = gic_set_type,
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100343 .irq_retrigger = gic_retrigger,
Russell Kingf27ecac2005-08-18 21:31:00 +0100344#ifdef CONFIG_SMP
Russell Kingc1917892011-01-23 12:12:01 +0000345 .irq_set_affinity = gic_set_affinity,
Russell Kingf27ecac2005-08-18 21:31:00 +0100346#endif
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100347 .irq_set_wake = gic_set_wake,
Russell Kingf27ecac2005-08-18 21:31:00 +0100348};
349
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100350void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
351{
352 if (gic_nr >= MAX_GIC_NR)
353 BUG();
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100354 if (irq_set_handler_data(irq, &gic_data[gic_nr]) != 0)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100355 BUG();
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100356 irq_set_chained_handler(irq, gic_handle_cascade_irq);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100357}
358
Russell King2bb31352013-01-30 23:49:57 +0000359static u8 gic_get_cpumask(struct gic_chip_data *gic)
360{
361 void __iomem *base = gic_data_dist_base(gic);
362 u32 mask, i;
363
364 for (i = mask = 0; i < 32; i += 4) {
365 mask = readl_relaxed(base + GIC_DIST_TARGET + i);
366 mask |= mask >> 16;
367 mask |= mask >> 8;
368 if (mask)
369 break;
370 }
371
372 if (!mask)
373 pr_crit("GIC CPU mask not found - kernel will fail to boot.\n");
374
375 return mask;
376}
377
Rob Herring4294f8b2011-09-28 21:25:31 -0500378static void __init gic_dist_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100379{
Grant Likely75294952012-02-14 14:06:57 -0700380 unsigned int i;
Will Deacon267840f2011-08-23 22:20:03 +0100381 u32 cpumask;
Rob Herring4294f8b2011-09-28 21:25:31 -0500382 unsigned int gic_irqs = gic->gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000383 void __iomem *base = gic_data_dist_base(gic);
Russell Kingf27ecac2005-08-18 21:31:00 +0100384
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530385 writel_relaxed(0, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100386
387 /*
Russell Kingf27ecac2005-08-18 21:31:00 +0100388 * Set all global interrupts to be level triggered, active low.
389 */
Pawel Molle6afec92010-11-26 13:45:43 +0100390 for (i = 32; i < gic_irqs; i += 16)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530391 writel_relaxed(0, base + GIC_DIST_CONFIG + i * 4 / 16);
Russell Kingf27ecac2005-08-18 21:31:00 +0100392
393 /*
394 * Set all global interrupts to this CPU only.
395 */
Russell King2bb31352013-01-30 23:49:57 +0000396 cpumask = gic_get_cpumask(gic);
397 cpumask |= cpumask << 8;
398 cpumask |= cpumask << 16;
Pawel Molle6afec92010-11-26 13:45:43 +0100399 for (i = 32; i < gic_irqs; i += 4)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530400 writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
Russell Kingf27ecac2005-08-18 21:31:00 +0100401
402 /*
Russell King9395f6e2010-11-11 23:10:30 +0000403 * Set priority on all global interrupts.
Russell Kingf27ecac2005-08-18 21:31:00 +0100404 */
Pawel Molle6afec92010-11-26 13:45:43 +0100405 for (i = 32; i < gic_irqs; i += 4)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530406 writel_relaxed(0xa0a0a0a0, base + GIC_DIST_PRI + i * 4 / 4);
Russell Kingf27ecac2005-08-18 21:31:00 +0100407
408 /*
Russell King9395f6e2010-11-11 23:10:30 +0000409 * Disable all interrupts. Leave the PPI and SGIs alone
410 * as these enables are banked registers.
Russell Kingf27ecac2005-08-18 21:31:00 +0100411 */
Pawel Molle6afec92010-11-26 13:45:43 +0100412 for (i = 32; i < gic_irqs; i += 32)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530413 writel_relaxed(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4 / 32);
Russell Kingf27ecac2005-08-18 21:31:00 +0100414
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530415 writel_relaxed(1, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100416}
417
Russell Kingbef8f9e2010-12-04 16:50:58 +0000418static void __cpuinit gic_cpu_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100419{
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000420 void __iomem *dist_base = gic_data_dist_base(gic);
421 void __iomem *base = gic_data_cpu_base(gic);
Nicolas Pitre384a2902012-04-11 18:55:48 -0400422 unsigned int cpu_mask, cpu = smp_processor_id();
Russell King9395f6e2010-11-11 23:10:30 +0000423 int i;
424
Russell King9395f6e2010-11-11 23:10:30 +0000425 /*
Nicolas Pitre384a2902012-04-11 18:55:48 -0400426 * Get what the GIC says our CPU mask is.
427 */
428 BUG_ON(cpu >= NR_GIC_CPU_IF);
Russell King2bb31352013-01-30 23:49:57 +0000429 cpu_mask = gic_get_cpumask(gic);
Nicolas Pitre384a2902012-04-11 18:55:48 -0400430 gic_cpu_map[cpu] = cpu_mask;
431
432 /*
433 * Clear our mask from the other map entries in case they're
434 * still undefined.
435 */
436 for (i = 0; i < NR_GIC_CPU_IF; i++)
437 if (i != cpu)
438 gic_cpu_map[i] &= ~cpu_mask;
439
440 /*
Russell King9395f6e2010-11-11 23:10:30 +0000441 * Deal with the banked PPI and SGI interrupts - disable all
442 * PPI interrupts, ensure all SGI interrupts are enabled.
443 */
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530444 writel_relaxed(0xffff0000, dist_base + GIC_DIST_ENABLE_CLEAR);
445 writel_relaxed(0x0000ffff, dist_base + GIC_DIST_ENABLE_SET);
Russell King9395f6e2010-11-11 23:10:30 +0000446
447 /*
448 * Set priority on PPI and SGI interrupts
449 */
450 for (i = 0; i < 32; i += 4)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530451 writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4 / 4);
Russell King9395f6e2010-11-11 23:10:30 +0000452
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530453 writel_relaxed(0xf0, base + GIC_CPU_PRIMASK);
454 writel_relaxed(1, base + GIC_CPU_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100455}
456
Colin Cross254056f2011-02-10 12:54:10 -0800457#ifdef CONFIG_CPU_PM
458/*
459 * Saves the GIC distributor registers during suspend or idle. Must be called
460 * with interrupts disabled but before powering down the GIC. After calling
461 * this function, no interrupts will be delivered by the GIC, and another
462 * platform-specific wakeup source must be enabled.
463 */
464static void gic_dist_save(unsigned int gic_nr)
465{
466 unsigned int gic_irqs;
467 void __iomem *dist_base;
468 int i;
469
470 if (gic_nr >= MAX_GIC_NR)
471 BUG();
472
473 gic_irqs = gic_data[gic_nr].gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000474 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800475
476 if (!dist_base)
477 return;
478
479 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
480 gic_data[gic_nr].saved_spi_conf[i] =
481 readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
482
483 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
484 gic_data[gic_nr].saved_spi_target[i] =
485 readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
486
487 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
488 gic_data[gic_nr].saved_spi_enable[i] =
489 readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
490}
491
492/*
493 * Restores the GIC distributor registers during resume or when coming out of
494 * idle. Must be called before enabling interrupts. If a level interrupt
495 * that occured while the GIC was suspended is still present, it will be
496 * handled normally, but any edge interrupts that occured will not be seen by
497 * the GIC and need to be handled by the platform-specific wakeup source.
498 */
499static void gic_dist_restore(unsigned int gic_nr)
500{
501 unsigned int gic_irqs;
502 unsigned int i;
503 void __iomem *dist_base;
504
505 if (gic_nr >= MAX_GIC_NR)
506 BUG();
507
508 gic_irqs = gic_data[gic_nr].gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000509 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800510
511 if (!dist_base)
512 return;
513
514 writel_relaxed(0, dist_base + GIC_DIST_CTRL);
515
516 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
517 writel_relaxed(gic_data[gic_nr].saved_spi_conf[i],
518 dist_base + GIC_DIST_CONFIG + i * 4);
519
520 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
521 writel_relaxed(0xa0a0a0a0,
522 dist_base + GIC_DIST_PRI + i * 4);
523
524 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
525 writel_relaxed(gic_data[gic_nr].saved_spi_target[i],
526 dist_base + GIC_DIST_TARGET + i * 4);
527
528 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
529 writel_relaxed(gic_data[gic_nr].saved_spi_enable[i],
530 dist_base + GIC_DIST_ENABLE_SET + i * 4);
531
532 writel_relaxed(1, dist_base + GIC_DIST_CTRL);
533}
534
535static void gic_cpu_save(unsigned int gic_nr)
536{
537 int i;
538 u32 *ptr;
539 void __iomem *dist_base;
540 void __iomem *cpu_base;
541
542 if (gic_nr >= MAX_GIC_NR)
543 BUG();
544
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000545 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
546 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800547
548 if (!dist_base || !cpu_base)
549 return;
550
551 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
552 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
553 ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
554
555 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
556 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
557 ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
558
559}
560
561static void gic_cpu_restore(unsigned int gic_nr)
562{
563 int i;
564 u32 *ptr;
565 void __iomem *dist_base;
566 void __iomem *cpu_base;
567
568 if (gic_nr >= MAX_GIC_NR)
569 BUG();
570
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000571 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
572 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800573
574 if (!dist_base || !cpu_base)
575 return;
576
577 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
578 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
579 writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);
580
581 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
582 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
583 writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);
584
585 for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
586 writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4);
587
588 writel_relaxed(0xf0, cpu_base + GIC_CPU_PRIMASK);
589 writel_relaxed(1, cpu_base + GIC_CPU_CTRL);
590}
591
592static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v)
593{
594 int i;
595
596 for (i = 0; i < MAX_GIC_NR; i++) {
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000597#ifdef CONFIG_GIC_NON_BANKED
598 /* Skip over unused GICs */
599 if (!gic_data[i].get_base)
600 continue;
601#endif
Colin Cross254056f2011-02-10 12:54:10 -0800602 switch (cmd) {
603 case CPU_PM_ENTER:
604 gic_cpu_save(i);
605 break;
606 case CPU_PM_ENTER_FAILED:
607 case CPU_PM_EXIT:
608 gic_cpu_restore(i);
609 break;
610 case CPU_CLUSTER_PM_ENTER:
611 gic_dist_save(i);
612 break;
613 case CPU_CLUSTER_PM_ENTER_FAILED:
614 case CPU_CLUSTER_PM_EXIT:
615 gic_dist_restore(i);
616 break;
617 }
618 }
619
620 return NOTIFY_OK;
621}
622
623static struct notifier_block gic_notifier_block = {
624 .notifier_call = gic_notifier,
625};
626
627static void __init gic_pm_init(struct gic_chip_data *gic)
628{
629 gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
630 sizeof(u32));
631 BUG_ON(!gic->saved_ppi_enable);
632
633 gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
634 sizeof(u32));
635 BUG_ON(!gic->saved_ppi_conf);
636
Marc Zyngierabdd7b92011-11-25 17:58:19 +0100637 if (gic == &gic_data[0])
638 cpu_pm_register_notifier(&gic_notifier_block);
Colin Cross254056f2011-02-10 12:54:10 -0800639}
640#else
641static void __init gic_pm_init(struct gic_chip_data *gic)
642{
643}
644#endif
645
Rob Herringb1cffeb2012-11-26 15:05:48 -0600646#ifdef CONFIG_SMP
647void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
648{
649 int cpu;
650 unsigned long map = 0;
651
652 /* Convert our logical CPU mask into a physical one. */
Chris Redpath2353c1f2013-10-11 11:45:00 +0100653 for_each_cpu(cpu, mask) {
654 trace_arm_ipi_send(irq, cpu);
Javi Merino91bdf0d2013-02-19 13:52:22 +0000655 map |= gic_cpu_map[cpu];
Chris Redpath2353c1f2013-10-11 11:45:00 +0100656 }
Rob Herringb1cffeb2012-11-26 15:05:48 -0600657
658 /*
659 * Ensure that stores to Normal memory are visible to the
660 * other CPUs before issuing the IPI.
661 */
662 dsb();
663
664 /* this always happens on GIC0 */
665 writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
666}
667#endif
668
Grant Likely75294952012-02-14 14:06:57 -0700669static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
670 irq_hw_number_t hw)
671{
672 if (hw < 32) {
673 irq_set_percpu_devid(irq);
674 irq_set_chip_and_handler(irq, &gic_chip,
675 handle_percpu_devid_irq);
676 set_irq_flags(irq, IRQF_VALID | IRQF_NOAUTOEN);
677 } else {
678 irq_set_chip_and_handler(irq, &gic_chip,
679 handle_fasteoi_irq);
680 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
681 }
682 irq_set_chip_data(irq, d->host_data);
683 return 0;
684}
685
Grant Likely7bb69ba2012-02-14 14:06:48 -0700686static int gic_irq_domain_xlate(struct irq_domain *d,
687 struct device_node *controller,
688 const u32 *intspec, unsigned int intsize,
689 unsigned long *out_hwirq, unsigned int *out_type)
Rob Herringb3f7ed02011-09-28 21:27:52 -0500690{
691 if (d->of_node != controller)
692 return -EINVAL;
693 if (intsize < 3)
694 return -EINVAL;
695
696 /* Get the interrupt number and add 16 to skip over SGIs */
697 *out_hwirq = intspec[1] + 16;
698
699 /* For SPIs, we need to add 16 more to get the GIC irq ID number */
700 if (!intspec[0])
701 *out_hwirq += 16;
702
703 *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
704 return 0;
705}
Rob Herringb3f7ed02011-09-28 21:27:52 -0500706
Catalin Marinasc0114702013-01-14 18:05:37 +0000707#ifdef CONFIG_SMP
708static int __cpuinit gic_secondary_init(struct notifier_block *nfb,
709 unsigned long action, void *hcpu)
710{
Shawn Guo8b6fd652013-06-12 19:30:27 +0800711 if (action == CPU_STARTING || action == CPU_STARTING_FROZEN)
Catalin Marinasc0114702013-01-14 18:05:37 +0000712 gic_cpu_init(&gic_data[0]);
713 return NOTIFY_OK;
714}
715
716/*
717 * Notifier for enabling the GIC CPU interface. Set an arbitrarily high
718 * priority because the GIC needs to be up before the ARM generic timers.
719 */
720static struct notifier_block __cpuinitdata gic_cpu_notifier = {
721 .notifier_call = gic_secondary_init,
722 .priority = 100,
723};
724#endif
725
Grant Likely15a25982012-01-26 12:25:18 -0700726const struct irq_domain_ops gic_irq_domain_ops = {
Grant Likely75294952012-02-14 14:06:57 -0700727 .map = gic_irq_domain_map,
Grant Likely7bb69ba2012-02-14 14:06:48 -0700728 .xlate = gic_irq_domain_xlate,
Rob Herring4294f8b2011-09-28 21:25:31 -0500729};
730
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000731void __init gic_init_bases(unsigned int gic_nr, int irq_start,
732 void __iomem *dist_base, void __iomem *cpu_base,
Grant Likely75294952012-02-14 14:06:57 -0700733 u32 percpu_offset, struct device_node *node)
Russell Kingb580b892010-12-04 15:55:14 +0000734{
Grant Likely75294952012-02-14 14:06:57 -0700735 irq_hw_number_t hwirq_base;
Russell Kingbef8f9e2010-12-04 16:50:58 +0000736 struct gic_chip_data *gic;
Nicolas Pitre384a2902012-04-11 18:55:48 -0400737 int gic_irqs, irq_base, i;
Russell Kingbef8f9e2010-12-04 16:50:58 +0000738
739 BUG_ON(gic_nr >= MAX_GIC_NR);
740
741 gic = &gic_data[gic_nr];
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000742#ifdef CONFIG_GIC_NON_BANKED
743 if (percpu_offset) { /* Frankein-GIC without banked registers... */
744 unsigned int cpu;
745
746 gic->dist_base.percpu_base = alloc_percpu(void __iomem *);
747 gic->cpu_base.percpu_base = alloc_percpu(void __iomem *);
748 if (WARN_ON(!gic->dist_base.percpu_base ||
749 !gic->cpu_base.percpu_base)) {
750 free_percpu(gic->dist_base.percpu_base);
751 free_percpu(gic->cpu_base.percpu_base);
752 return;
753 }
754
755 for_each_possible_cpu(cpu) {
756 unsigned long offset = percpu_offset * cpu_logical_map(cpu);
757 *per_cpu_ptr(gic->dist_base.percpu_base, cpu) = dist_base + offset;
758 *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) = cpu_base + offset;
759 }
760
761 gic_set_base_accessor(gic, gic_get_percpu_base);
762 } else
763#endif
764 { /* Normal, sane GIC... */
765 WARN(percpu_offset,
766 "GIC_NON_BANKED not enabled, ignoring %08x offset!",
767 percpu_offset);
768 gic->dist_base.common_base = dist_base;
769 gic->cpu_base.common_base = cpu_base;
770 gic_set_base_accessor(gic, gic_get_common_base);
771 }
Russell Kingbef8f9e2010-12-04 16:50:58 +0000772
Rob Herring4294f8b2011-09-28 21:25:31 -0500773 /*
Nicolas Pitre384a2902012-04-11 18:55:48 -0400774 * Initialize the CPU interface map to all CPUs.
775 * It will be refined as each CPU probes its ID.
776 */
777 for (i = 0; i < NR_GIC_CPU_IF; i++)
778 gic_cpu_map[i] = 0xff;
779
780 /*
Rob Herring4294f8b2011-09-28 21:25:31 -0500781 * For primary GICs, skip over SGIs.
782 * For secondary GICs, skip over PPIs, too.
783 */
Will Deacone0b823e2012-02-03 14:52:14 +0100784 if (gic_nr == 0 && (irq_start & 31) > 0) {
Linus Torvalds12679a22012-03-29 16:53:48 -0700785 hwirq_base = 16;
Will Deacone0b823e2012-02-03 14:52:14 +0100786 if (irq_start != -1)
787 irq_start = (irq_start & ~31) + 16;
788 } else {
Linus Torvalds12679a22012-03-29 16:53:48 -0700789 hwirq_base = 32;
Will Deaconfe41db72011-11-25 19:23:36 +0100790 }
Rob Herring4294f8b2011-09-28 21:25:31 -0500791
792 /*
793 * Find out how many interrupts are supported.
794 * The GIC only supports up to 1020 interrupt sources.
795 */
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000796 gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f;
Rob Herring4294f8b2011-09-28 21:25:31 -0500797 gic_irqs = (gic_irqs + 1) * 32;
798 if (gic_irqs > 1020)
799 gic_irqs = 1020;
800 gic->gic_irqs = gic_irqs;
801
Grant Likely75294952012-02-14 14:06:57 -0700802 gic_irqs -= hwirq_base; /* calculate # of irqs to allocate */
803 irq_base = irq_alloc_descs(irq_start, 16, gic_irqs, numa_node_id());
804 if (IS_ERR_VALUE(irq_base)) {
Rob Herringf37a53c2011-10-21 17:14:27 -0500805 WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
806 irq_start);
Grant Likely75294952012-02-14 14:06:57 -0700807 irq_base = irq_start;
Rob Herringf37a53c2011-10-21 17:14:27 -0500808 }
Grant Likely75294952012-02-14 14:06:57 -0700809 gic->domain = irq_domain_add_legacy(node, gic_irqs, irq_base,
810 hwirq_base, &gic_irq_domain_ops, gic);
811 if (WARN_ON(!gic->domain))
812 return;
Russell Kingbef8f9e2010-12-04 16:50:58 +0000813
Rob Herringb1cffeb2012-11-26 15:05:48 -0600814#ifdef CONFIG_SMP
815 set_smp_cross_call(gic_raise_softirq);
Catalin Marinasc0114702013-01-14 18:05:37 +0000816 register_cpu_notifier(&gic_cpu_notifier);
Rob Herringb1cffeb2012-11-26 15:05:48 -0600817#endif
Rob Herringcfed7d62012-11-03 12:59:51 -0500818
819 set_handle_irq(gic_handle_irq);
820
Colin Cross9c128452011-06-13 00:45:59 +0000821 gic_chip.flags |= gic_arch_extn.flags;
Rob Herring4294f8b2011-09-28 21:25:31 -0500822 gic_dist_init(gic);
Russell Kingbef8f9e2010-12-04 16:50:58 +0000823 gic_cpu_init(gic);
Colin Cross254056f2011-02-10 12:54:10 -0800824 gic_pm_init(gic);
Russell Kingb580b892010-12-04 15:55:14 +0000825}
826
Rob Herringb3f7ed02011-09-28 21:27:52 -0500827#ifdef CONFIG_OF
Sachin Kamat46f101d2013-03-13 15:05:15 +0530828static int gic_cnt __initdata;
Rob Herringb3f7ed02011-09-28 21:27:52 -0500829
830int __init gic_of_init(struct device_node *node, struct device_node *parent)
831{
832 void __iomem *cpu_base;
833 void __iomem *dist_base;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000834 u32 percpu_offset;
Rob Herringb3f7ed02011-09-28 21:27:52 -0500835 int irq;
Rob Herringb3f7ed02011-09-28 21:27:52 -0500836
837 if (WARN_ON(!node))
838 return -ENODEV;
839
840 dist_base = of_iomap(node, 0);
841 WARN(!dist_base, "unable to map gic dist registers\n");
842
843 cpu_base = of_iomap(node, 1);
844 WARN(!cpu_base, "unable to map gic cpu registers\n");
845
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000846 if (of_property_read_u32(node, "cpu-offset", &percpu_offset))
847 percpu_offset = 0;
848
Grant Likely75294952012-02-14 14:06:57 -0700849 gic_init_bases(gic_cnt, -1, dist_base, cpu_base, percpu_offset, node);
Rob Herringb3f7ed02011-09-28 21:27:52 -0500850
851 if (parent) {
852 irq = irq_of_parse_and_map(node, 0);
853 gic_cascade_irq(gic_cnt, irq);
854 }
855 gic_cnt++;
856 return 0;
857}
Rob Herring81243e42012-11-20 21:21:40 -0600858IRQCHIP_DECLARE(cortex_a15_gic, "arm,cortex-a15-gic", gic_of_init);
859IRQCHIP_DECLARE(cortex_a9_gic, "arm,cortex-a9-gic", gic_of_init);
860IRQCHIP_DECLARE(msm_8660_qgic, "qcom,msm-8660-qgic", gic_of_init);
861IRQCHIP_DECLARE(msm_qgic2, "qcom,msm-qgic2", gic_of_init);
862
Rob Herringb3f7ed02011-09-28 21:27:52 -0500863#endif