blob: 3c78b7c60691ec0ddecee5c50d4297a346889f6f [file] [log] [blame]
Russell Kingf27ecac2005-08-18 21:31:00 +01001/*
2 * linux/arch/arm/common/gic.c
3 *
4 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Interrupt architecture for the GIC:
11 *
12 * o There is one Interrupt Distributor, which receives interrupts
13 * from system devices and sends them to the Interrupt Controllers.
14 *
15 * o There is one CPU Interface per CPU, which sends interrupts sent
16 * by the Distributor, and interrupts generated locally, to the
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010017 * associated CPU. The base address of the CPU interface is usually
18 * aliased so that the same address points to different chips depending
19 * on the CPU it is accessed from.
Russell Kingf27ecac2005-08-18 21:31:00 +010020 *
21 * Note that IRQs 0-31 are special - they are local to each CPU.
22 * As such, the enable set/clear, pending set/clear and active bit
23 * registers are banked per-cpu for these sources.
24 */
25#include <linux/init.h>
26#include <linux/kernel.h>
Rob Herringf37a53c2011-10-21 17:14:27 -050027#include <linux/err.h>
Arnd Bergmann7e1efcf2011-11-01 00:28:37 +010028#include <linux/module.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010029#include <linux/list.h>
30#include <linux/smp.h>
Colin Cross254056f2011-02-10 12:54:10 -080031#include <linux/cpu_pm.h>
Catalin Marinasdcb86e82005-08-31 21:45:14 +010032#include <linux/cpumask.h>
Russell Kingfced80c2008-09-06 12:10:45 +010033#include <linux/io.h>
Rob Herringb3f7ed02011-09-28 21:27:52 -050034#include <linux/of.h>
35#include <linux/of_address.h>
36#include <linux/of_irq.h>
Rob Herring4294f8b2011-09-28 21:25:31 -050037#include <linux/irqdomain.h>
Marc Zyngier292b2932011-07-20 16:24:14 +010038#include <linux/interrupt.h>
39#include <linux/percpu.h>
40#include <linux/slab.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010041
42#include <asm/irq.h>
Marc Zyngier562e0022011-09-06 09:56:17 +010043#include <asm/exception.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010044#include <asm/mach/irq.h>
45#include <asm/hardware/gic.h>
46
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000047union gic_base {
48 void __iomem *common_base;
49 void __percpu __iomem **percpu_base;
50};
51
52struct gic_chip_data {
53 unsigned int irq_offset;
54 union gic_base dist_base;
55 union gic_base cpu_base;
56#ifdef CONFIG_CPU_PM
57 u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)];
58 u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)];
59 u32 saved_spi_target[DIV_ROUND_UP(1020, 4)];
60 u32 __percpu *saved_ppi_enable;
61 u32 __percpu *saved_ppi_conf;
62#endif
63#ifdef CONFIG_IRQ_DOMAIN
64 struct irq_domain domain;
65#endif
66 unsigned int gic_irqs;
67#ifdef CONFIG_GIC_NON_BANKED
68 void __iomem *(*get_base)(union gic_base *);
69#endif
70};
71
Thomas Gleixnerbd31b852009-07-03 08:44:46 -050072static DEFINE_RAW_SPINLOCK(irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +010073
Russell Kingff2e27a2010-12-04 16:13:29 +000074/* Address of GIC 0 CPU interface */
Russell Kingbef8f9e2010-12-04 16:50:58 +000075void __iomem *gic_cpu_base_addr __read_mostly;
Russell Kingff2e27a2010-12-04 16:13:29 +000076
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010077/*
78 * Supported arch specific GIC irq extension.
79 * Default make them NULL.
80 */
81struct irq_chip gic_arch_extn = {
Will Deacon1a017532011-02-09 12:01:12 +000082 .irq_eoi = NULL,
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010083 .irq_mask = NULL,
84 .irq_unmask = NULL,
85 .irq_retrigger = NULL,
86 .irq_set_type = NULL,
87 .irq_set_wake = NULL,
88};
89
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010090#ifndef MAX_GIC_NR
91#define MAX_GIC_NR 1
92#endif
93
Russell Kingbef8f9e2010-12-04 16:50:58 +000094static struct gic_chip_data gic_data[MAX_GIC_NR] __read_mostly;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010095
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000096#ifdef CONFIG_GIC_NON_BANKED
97static void __iomem *gic_get_percpu_base(union gic_base *base)
98{
99 return *__this_cpu_ptr(base->percpu_base);
100}
101
102static void __iomem *gic_get_common_base(union gic_base *base)
103{
104 return base->common_base;
105}
106
107static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data)
108{
109 return data->get_base(&data->dist_base);
110}
111
112static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data)
113{
114 return data->get_base(&data->cpu_base);
115}
116
117static inline void gic_set_base_accessor(struct gic_chip_data *data,
118 void __iomem *(*f)(union gic_base *))
119{
120 data->get_base = f;
121}
122#else
123#define gic_data_dist_base(d) ((d)->dist_base.common_base)
124#define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
125#define gic_set_base_accessor(d,f)
126#endif
127
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100128static inline void __iomem *gic_dist_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100129{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100130 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000131 return gic_data_dist_base(gic_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100132}
133
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100134static inline void __iomem *gic_cpu_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100135{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100136 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000137 return gic_data_cpu_base(gic_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100138}
139
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100140static inline unsigned int gic_irq(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100141{
Rob Herring4294f8b2011-09-28 21:25:31 -0500142 return d->hwirq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100143}
144
Russell Kingf27ecac2005-08-18 21:31:00 +0100145/*
146 * Routines to acknowledge, disable and enable interrupts
Russell Kingf27ecac2005-08-18 21:31:00 +0100147 */
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100148static void gic_mask_irq(struct irq_data *d)
Russell Kingf27ecac2005-08-18 21:31:00 +0100149{
Rob Herring4294f8b2011-09-28 21:25:31 -0500150 u32 mask = 1 << (gic_irq(d) % 32);
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +0100151
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500152 raw_spin_lock(&irq_controller_lock);
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530153 writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_CLEAR + (gic_irq(d) / 32) * 4);
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100154 if (gic_arch_extn.irq_mask)
155 gic_arch_extn.irq_mask(d);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500156 raw_spin_unlock(&irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +0100157}
158
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100159static void gic_unmask_irq(struct irq_data *d)
Russell Kingf27ecac2005-08-18 21:31:00 +0100160{
Rob Herring4294f8b2011-09-28 21:25:31 -0500161 u32 mask = 1 << (gic_irq(d) % 32);
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +0100162
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500163 raw_spin_lock(&irq_controller_lock);
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100164 if (gic_arch_extn.irq_unmask)
165 gic_arch_extn.irq_unmask(d);
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530166 writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500167 raw_spin_unlock(&irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +0100168}
169
Will Deacon1a017532011-02-09 12:01:12 +0000170static void gic_eoi_irq(struct irq_data *d)
171{
172 if (gic_arch_extn.irq_eoi) {
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500173 raw_spin_lock(&irq_controller_lock);
Will Deacon1a017532011-02-09 12:01:12 +0000174 gic_arch_extn.irq_eoi(d);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500175 raw_spin_unlock(&irq_controller_lock);
Will Deacon1a017532011-02-09 12:01:12 +0000176 }
177
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530178 writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
Will Deacon1a017532011-02-09 12:01:12 +0000179}
180
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100181static int gic_set_type(struct irq_data *d, unsigned int type)
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100182{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100183 void __iomem *base = gic_dist_base(d);
184 unsigned int gicirq = gic_irq(d);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100185 u32 enablemask = 1 << (gicirq % 32);
186 u32 enableoff = (gicirq / 32) * 4;
187 u32 confmask = 0x2 << ((gicirq % 16) * 2);
188 u32 confoff = (gicirq / 16) * 4;
189 bool enabled = false;
190 u32 val;
191
192 /* Interrupt configuration for SGIs can't be changed */
193 if (gicirq < 16)
194 return -EINVAL;
195
196 if (type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING)
197 return -EINVAL;
198
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500199 raw_spin_lock(&irq_controller_lock);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100200
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100201 if (gic_arch_extn.irq_set_type)
202 gic_arch_extn.irq_set_type(d, type);
203
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530204 val = readl_relaxed(base + GIC_DIST_CONFIG + confoff);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100205 if (type == IRQ_TYPE_LEVEL_HIGH)
206 val &= ~confmask;
207 else if (type == IRQ_TYPE_EDGE_RISING)
208 val |= confmask;
209
210 /*
211 * As recommended by the spec, disable the interrupt before changing
212 * the configuration
213 */
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530214 if (readl_relaxed(base + GIC_DIST_ENABLE_SET + enableoff) & enablemask) {
215 writel_relaxed(enablemask, base + GIC_DIST_ENABLE_CLEAR + enableoff);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100216 enabled = true;
217 }
218
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530219 writel_relaxed(val, base + GIC_DIST_CONFIG + confoff);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100220
221 if (enabled)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530222 writel_relaxed(enablemask, base + GIC_DIST_ENABLE_SET + enableoff);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100223
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500224 raw_spin_unlock(&irq_controller_lock);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100225
226 return 0;
227}
228
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100229static int gic_retrigger(struct irq_data *d)
230{
231 if (gic_arch_extn.irq_retrigger)
232 return gic_arch_extn.irq_retrigger(d);
233
234 return -ENXIO;
235}
236
Catalin Marinasa06f5462005-09-30 16:07:05 +0100237#ifdef CONFIG_SMP
Russell Kingc1917892011-01-23 12:12:01 +0000238static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
239 bool force)
Russell Kingf27ecac2005-08-18 21:31:00 +0100240{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100241 void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
Rob Herring4294f8b2011-09-28 21:25:31 -0500242 unsigned int shift = (gic_irq(d) % 4) * 8;
Russell King5dfc54e2011-07-21 15:00:57 +0100243 unsigned int cpu = cpumask_any_and(mask_val, cpu_online_mask);
Russell Kingc1917892011-01-23 12:12:01 +0000244 u32 val, mask, bit;
245
Russell King5dfc54e2011-07-21 15:00:57 +0100246 if (cpu >= 8 || cpu >= nr_cpu_ids)
Russell Kingc1917892011-01-23 12:12:01 +0000247 return -EINVAL;
248
249 mask = 0xff << shift;
Will Deacon267840f2011-08-23 22:20:03 +0100250 bit = 1 << (cpu_logical_map(cpu) + shift);
Russell Kingf27ecac2005-08-18 21:31:00 +0100251
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500252 raw_spin_lock(&irq_controller_lock);
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530253 val = readl_relaxed(reg) & ~mask;
254 writel_relaxed(val | bit, reg);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500255 raw_spin_unlock(&irq_controller_lock);
Yinghai Lud5dedd42009-04-27 17:59:21 -0700256
Russell King5dfc54e2011-07-21 15:00:57 +0100257 return IRQ_SET_MASK_OK;
Russell Kingf27ecac2005-08-18 21:31:00 +0100258}
Catalin Marinasa06f5462005-09-30 16:07:05 +0100259#endif
Russell Kingf27ecac2005-08-18 21:31:00 +0100260
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100261#ifdef CONFIG_PM
262static int gic_set_wake(struct irq_data *d, unsigned int on)
263{
264 int ret = -ENXIO;
265
266 if (gic_arch_extn.irq_set_wake)
267 ret = gic_arch_extn.irq_set_wake(d, on);
268
269 return ret;
270}
271
272#else
273#define gic_set_wake NULL
274#endif
275
Marc Zyngier562e0022011-09-06 09:56:17 +0100276asmlinkage void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
277{
278 u32 irqstat, irqnr;
279 struct gic_chip_data *gic = &gic_data[0];
280 void __iomem *cpu_base = gic_data_cpu_base(gic);
281
282 do {
283 irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
284 irqnr = irqstat & ~0x1c00;
285
286 if (likely(irqnr > 15 && irqnr < 1021)) {
287 irqnr = irq_domain_to_irq(&gic->domain, irqnr);
288 handle_IRQ(irqnr, regs);
289 continue;
290 }
291 if (irqnr < 16) {
292 writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
293#ifdef CONFIG_SMP
294 handle_IPI(irqnr, regs);
295#endif
296 continue;
297 }
298 break;
299 } while (1);
300}
301
Russell King0f347bb2007-05-17 10:11:34 +0100302static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100303{
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100304 struct gic_chip_data *chip_data = irq_get_handler_data(irq);
305 struct irq_chip *chip = irq_get_chip(irq);
Russell King0f347bb2007-05-17 10:11:34 +0100306 unsigned int cascade_irq, gic_irq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100307 unsigned long status;
308
Will Deacon1a017532011-02-09 12:01:12 +0000309 chained_irq_enter(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100310
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500311 raw_spin_lock(&irq_controller_lock);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000312 status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500313 raw_spin_unlock(&irq_controller_lock);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100314
Russell King0f347bb2007-05-17 10:11:34 +0100315 gic_irq = (status & 0x3ff);
316 if (gic_irq == 1023)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100317 goto out;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100318
Rob Herring4294f8b2011-09-28 21:25:31 -0500319 cascade_irq = irq_domain_to_irq(&chip_data->domain, gic_irq);
Russell King0f347bb2007-05-17 10:11:34 +0100320 if (unlikely(gic_irq < 32 || gic_irq > 1020 || cascade_irq >= NR_IRQS))
321 do_bad_IRQ(cascade_irq, desc);
322 else
323 generic_handle_irq(cascade_irq);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100324
325 out:
Will Deacon1a017532011-02-09 12:01:12 +0000326 chained_irq_exit(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100327}
328
David Brownell38c677c2006-08-01 22:26:25 +0100329static struct irq_chip gic_chip = {
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100330 .name = "GIC",
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100331 .irq_mask = gic_mask_irq,
332 .irq_unmask = gic_unmask_irq,
Will Deacon1a017532011-02-09 12:01:12 +0000333 .irq_eoi = gic_eoi_irq,
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100334 .irq_set_type = gic_set_type,
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100335 .irq_retrigger = gic_retrigger,
Russell Kingf27ecac2005-08-18 21:31:00 +0100336#ifdef CONFIG_SMP
Russell Kingc1917892011-01-23 12:12:01 +0000337 .irq_set_affinity = gic_set_affinity,
Russell Kingf27ecac2005-08-18 21:31:00 +0100338#endif
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100339 .irq_set_wake = gic_set_wake,
Russell Kingf27ecac2005-08-18 21:31:00 +0100340};
341
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100342void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
343{
344 if (gic_nr >= MAX_GIC_NR)
345 BUG();
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100346 if (irq_set_handler_data(irq, &gic_data[gic_nr]) != 0)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100347 BUG();
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100348 irq_set_chained_handler(irq, gic_handle_cascade_irq);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100349}
350
Rob Herring4294f8b2011-09-28 21:25:31 -0500351static void __init gic_dist_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100352{
Rob Herring4294f8b2011-09-28 21:25:31 -0500353 unsigned int i, irq;
Will Deacon267840f2011-08-23 22:20:03 +0100354 u32 cpumask;
Rob Herring4294f8b2011-09-28 21:25:31 -0500355 unsigned int gic_irqs = gic->gic_irqs;
356 struct irq_domain *domain = &gic->domain;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000357 void __iomem *base = gic_data_dist_base(gic);
Will Deacon267840f2011-08-23 22:20:03 +0100358 u32 cpu = 0;
Russell Kingf27ecac2005-08-18 21:31:00 +0100359
Will Deacon267840f2011-08-23 22:20:03 +0100360#ifdef CONFIG_SMP
361 cpu = cpu_logical_map(smp_processor_id());
362#endif
363
364 cpumask = 1 << cpu;
Russell Kingf27ecac2005-08-18 21:31:00 +0100365 cpumask |= cpumask << 8;
366 cpumask |= cpumask << 16;
367
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530368 writel_relaxed(0, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100369
370 /*
Russell Kingf27ecac2005-08-18 21:31:00 +0100371 * Set all global interrupts to be level triggered, active low.
372 */
Pawel Molle6afec92010-11-26 13:45:43 +0100373 for (i = 32; i < gic_irqs; i += 16)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530374 writel_relaxed(0, base + GIC_DIST_CONFIG + i * 4 / 16);
Russell Kingf27ecac2005-08-18 21:31:00 +0100375
376 /*
377 * Set all global interrupts to this CPU only.
378 */
Pawel Molle6afec92010-11-26 13:45:43 +0100379 for (i = 32; i < gic_irqs; i += 4)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530380 writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
Russell Kingf27ecac2005-08-18 21:31:00 +0100381
382 /*
Russell King9395f6e2010-11-11 23:10:30 +0000383 * Set priority on all global interrupts.
Russell Kingf27ecac2005-08-18 21:31:00 +0100384 */
Pawel Molle6afec92010-11-26 13:45:43 +0100385 for (i = 32; i < gic_irqs; i += 4)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530386 writel_relaxed(0xa0a0a0a0, base + GIC_DIST_PRI + i * 4 / 4);
Russell Kingf27ecac2005-08-18 21:31:00 +0100387
388 /*
Russell King9395f6e2010-11-11 23:10:30 +0000389 * Disable all interrupts. Leave the PPI and SGIs alone
390 * as these enables are banked registers.
Russell Kingf27ecac2005-08-18 21:31:00 +0100391 */
Pawel Molle6afec92010-11-26 13:45:43 +0100392 for (i = 32; i < gic_irqs; i += 32)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530393 writel_relaxed(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4 / 32);
Russell Kingf27ecac2005-08-18 21:31:00 +0100394
395 /*
396 * Setup the Linux IRQ subsystem.
397 */
Rob Herring4294f8b2011-09-28 21:25:31 -0500398 irq_domain_for_each_irq(domain, i, irq) {
399 if (i < 32) {
400 irq_set_percpu_devid(irq);
401 irq_set_chip_and_handler(irq, &gic_chip,
402 handle_percpu_devid_irq);
403 set_irq_flags(irq, IRQF_VALID | IRQF_NOAUTOEN);
404 } else {
405 irq_set_chip_and_handler(irq, &gic_chip,
406 handle_fasteoi_irq);
407 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
408 }
409 irq_set_chip_data(irq, gic);
Russell Kingf27ecac2005-08-18 21:31:00 +0100410 }
411
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530412 writel_relaxed(1, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100413}
414
Russell Kingbef8f9e2010-12-04 16:50:58 +0000415static void __cpuinit gic_cpu_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100416{
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000417 void __iomem *dist_base = gic_data_dist_base(gic);
418 void __iomem *base = gic_data_cpu_base(gic);
Russell King9395f6e2010-11-11 23:10:30 +0000419 int i;
420
Russell King9395f6e2010-11-11 23:10:30 +0000421 /*
422 * Deal with the banked PPI and SGI interrupts - disable all
423 * PPI interrupts, ensure all SGI interrupts are enabled.
424 */
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530425 writel_relaxed(0xffff0000, dist_base + GIC_DIST_ENABLE_CLEAR);
426 writel_relaxed(0x0000ffff, dist_base + GIC_DIST_ENABLE_SET);
Russell King9395f6e2010-11-11 23:10:30 +0000427
428 /*
429 * Set priority on PPI and SGI interrupts
430 */
431 for (i = 0; i < 32; i += 4)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530432 writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4 / 4);
Russell King9395f6e2010-11-11 23:10:30 +0000433
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530434 writel_relaxed(0xf0, base + GIC_CPU_PRIMASK);
435 writel_relaxed(1, base + GIC_CPU_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100436}
437
Colin Cross254056f2011-02-10 12:54:10 -0800438#ifdef CONFIG_CPU_PM
439/*
440 * Saves the GIC distributor registers during suspend or idle. Must be called
441 * with interrupts disabled but before powering down the GIC. After calling
442 * this function, no interrupts will be delivered by the GIC, and another
443 * platform-specific wakeup source must be enabled.
444 */
445static void gic_dist_save(unsigned int gic_nr)
446{
447 unsigned int gic_irqs;
448 void __iomem *dist_base;
449 int i;
450
451 if (gic_nr >= MAX_GIC_NR)
452 BUG();
453
454 gic_irqs = gic_data[gic_nr].gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000455 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800456
457 if (!dist_base)
458 return;
459
460 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
461 gic_data[gic_nr].saved_spi_conf[i] =
462 readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
463
464 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
465 gic_data[gic_nr].saved_spi_target[i] =
466 readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
467
468 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
469 gic_data[gic_nr].saved_spi_enable[i] =
470 readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
471}
472
473/*
474 * Restores the GIC distributor registers during resume or when coming out of
475 * idle. Must be called before enabling interrupts. If a level interrupt
476 * that occured while the GIC was suspended is still present, it will be
477 * handled normally, but any edge interrupts that occured will not be seen by
478 * the GIC and need to be handled by the platform-specific wakeup source.
479 */
480static void gic_dist_restore(unsigned int gic_nr)
481{
482 unsigned int gic_irqs;
483 unsigned int i;
484 void __iomem *dist_base;
485
486 if (gic_nr >= MAX_GIC_NR)
487 BUG();
488
489 gic_irqs = gic_data[gic_nr].gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000490 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800491
492 if (!dist_base)
493 return;
494
495 writel_relaxed(0, dist_base + GIC_DIST_CTRL);
496
497 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
498 writel_relaxed(gic_data[gic_nr].saved_spi_conf[i],
499 dist_base + GIC_DIST_CONFIG + i * 4);
500
501 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
502 writel_relaxed(0xa0a0a0a0,
503 dist_base + GIC_DIST_PRI + i * 4);
504
505 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
506 writel_relaxed(gic_data[gic_nr].saved_spi_target[i],
507 dist_base + GIC_DIST_TARGET + i * 4);
508
509 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
510 writel_relaxed(gic_data[gic_nr].saved_spi_enable[i],
511 dist_base + GIC_DIST_ENABLE_SET + i * 4);
512
513 writel_relaxed(1, dist_base + GIC_DIST_CTRL);
514}
515
516static void gic_cpu_save(unsigned int gic_nr)
517{
518 int i;
519 u32 *ptr;
520 void __iomem *dist_base;
521 void __iomem *cpu_base;
522
523 if (gic_nr >= MAX_GIC_NR)
524 BUG();
525
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000526 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
527 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800528
529 if (!dist_base || !cpu_base)
530 return;
531
532 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
533 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
534 ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
535
536 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
537 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
538 ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
539
540}
541
542static void gic_cpu_restore(unsigned int gic_nr)
543{
544 int i;
545 u32 *ptr;
546 void __iomem *dist_base;
547 void __iomem *cpu_base;
548
549 if (gic_nr >= MAX_GIC_NR)
550 BUG();
551
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000552 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
553 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800554
555 if (!dist_base || !cpu_base)
556 return;
557
558 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
559 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
560 writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);
561
562 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
563 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
564 writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);
565
566 for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
567 writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4);
568
569 writel_relaxed(0xf0, cpu_base + GIC_CPU_PRIMASK);
570 writel_relaxed(1, cpu_base + GIC_CPU_CTRL);
571}
572
573static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v)
574{
575 int i;
576
577 for (i = 0; i < MAX_GIC_NR; i++) {
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000578#ifdef CONFIG_GIC_NON_BANKED
579 /* Skip over unused GICs */
580 if (!gic_data[i].get_base)
581 continue;
582#endif
Colin Cross254056f2011-02-10 12:54:10 -0800583 switch (cmd) {
584 case CPU_PM_ENTER:
585 gic_cpu_save(i);
586 break;
587 case CPU_PM_ENTER_FAILED:
588 case CPU_PM_EXIT:
589 gic_cpu_restore(i);
590 break;
591 case CPU_CLUSTER_PM_ENTER:
592 gic_dist_save(i);
593 break;
594 case CPU_CLUSTER_PM_ENTER_FAILED:
595 case CPU_CLUSTER_PM_EXIT:
596 gic_dist_restore(i);
597 break;
598 }
599 }
600
601 return NOTIFY_OK;
602}
603
604static struct notifier_block gic_notifier_block = {
605 .notifier_call = gic_notifier,
606};
607
608static void __init gic_pm_init(struct gic_chip_data *gic)
609{
610 gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
611 sizeof(u32));
612 BUG_ON(!gic->saved_ppi_enable);
613
614 gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
615 sizeof(u32));
616 BUG_ON(!gic->saved_ppi_conf);
617
618 cpu_pm_register_notifier(&gic_notifier_block);
619}
620#else
621static void __init gic_pm_init(struct gic_chip_data *gic)
622{
623}
624#endif
625
Rob Herringb3f7ed02011-09-28 21:27:52 -0500626#ifdef CONFIG_OF
627static int gic_irq_domain_dt_translate(struct irq_domain *d,
628 struct device_node *controller,
629 const u32 *intspec, unsigned int intsize,
630 unsigned long *out_hwirq, unsigned int *out_type)
631{
632 if (d->of_node != controller)
633 return -EINVAL;
634 if (intsize < 3)
635 return -EINVAL;
636
637 /* Get the interrupt number and add 16 to skip over SGIs */
638 *out_hwirq = intspec[1] + 16;
639
640 /* For SPIs, we need to add 16 more to get the GIC irq ID number */
641 if (!intspec[0])
642 *out_hwirq += 16;
643
644 *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
645 return 0;
646}
647#endif
648
Rob Herring4294f8b2011-09-28 21:25:31 -0500649const struct irq_domain_ops gic_irq_domain_ops = {
Rob Herringb3f7ed02011-09-28 21:27:52 -0500650#ifdef CONFIG_OF
651 .dt_translate = gic_irq_domain_dt_translate,
652#endif
Rob Herring4294f8b2011-09-28 21:25:31 -0500653};
654
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000655void __init gic_init_bases(unsigned int gic_nr, int irq_start,
656 void __iomem *dist_base, void __iomem *cpu_base,
657 u32 percpu_offset)
Russell Kingb580b892010-12-04 15:55:14 +0000658{
Russell Kingbef8f9e2010-12-04 16:50:58 +0000659 struct gic_chip_data *gic;
Rob Herring4294f8b2011-09-28 21:25:31 -0500660 struct irq_domain *domain;
661 int gic_irqs;
Russell Kingbef8f9e2010-12-04 16:50:58 +0000662
663 BUG_ON(gic_nr >= MAX_GIC_NR);
664
665 gic = &gic_data[gic_nr];
Rob Herring4294f8b2011-09-28 21:25:31 -0500666 domain = &gic->domain;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000667#ifdef CONFIG_GIC_NON_BANKED
668 if (percpu_offset) { /* Frankein-GIC without banked registers... */
669 unsigned int cpu;
670
671 gic->dist_base.percpu_base = alloc_percpu(void __iomem *);
672 gic->cpu_base.percpu_base = alloc_percpu(void __iomem *);
673 if (WARN_ON(!gic->dist_base.percpu_base ||
674 !gic->cpu_base.percpu_base)) {
675 free_percpu(gic->dist_base.percpu_base);
676 free_percpu(gic->cpu_base.percpu_base);
677 return;
678 }
679
680 for_each_possible_cpu(cpu) {
681 unsigned long offset = percpu_offset * cpu_logical_map(cpu);
682 *per_cpu_ptr(gic->dist_base.percpu_base, cpu) = dist_base + offset;
683 *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) = cpu_base + offset;
684 }
685
686 gic_set_base_accessor(gic, gic_get_percpu_base);
687 } else
688#endif
689 { /* Normal, sane GIC... */
690 WARN(percpu_offset,
691 "GIC_NON_BANKED not enabled, ignoring %08x offset!",
692 percpu_offset);
693 gic->dist_base.common_base = dist_base;
694 gic->cpu_base.common_base = cpu_base;
695 gic_set_base_accessor(gic, gic_get_common_base);
696 }
Russell Kingbef8f9e2010-12-04 16:50:58 +0000697
Rob Herring4294f8b2011-09-28 21:25:31 -0500698 /*
699 * For primary GICs, skip over SGIs.
700 * For secondary GICs, skip over PPIs, too.
701 */
702 if (gic_nr == 0) {
Russell Kingff2e27a2010-12-04 16:13:29 +0000703 gic_cpu_base_addr = cpu_base;
Rob Herring4294f8b2011-09-28 21:25:31 -0500704 domain->hwirq_base = 16;
Rob Herringf37a53c2011-10-21 17:14:27 -0500705 if (irq_start > 0)
706 irq_start = (irq_start & ~31) + 16;
Rob Herring4294f8b2011-09-28 21:25:31 -0500707 } else
708 domain->hwirq_base = 32;
709
710 /*
711 * Find out how many interrupts are supported.
712 * The GIC only supports up to 1020 interrupt sources.
713 */
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000714 gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f;
Rob Herring4294f8b2011-09-28 21:25:31 -0500715 gic_irqs = (gic_irqs + 1) * 32;
716 if (gic_irqs > 1020)
717 gic_irqs = 1020;
718 gic->gic_irqs = gic_irqs;
719
720 domain->nr_irq = gic_irqs - domain->hwirq_base;
Rob Herringf37a53c2011-10-21 17:14:27 -0500721 domain->irq_base = irq_alloc_descs(irq_start, 16, domain->nr_irq,
Rob Herring4294f8b2011-09-28 21:25:31 -0500722 numa_node_id());
Rob Herringf37a53c2011-10-21 17:14:27 -0500723 if (IS_ERR_VALUE(domain->irq_base)) {
724 WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
725 irq_start);
726 domain->irq_base = irq_start;
727 }
Rob Herring4294f8b2011-09-28 21:25:31 -0500728 domain->priv = gic;
729 domain->ops = &gic_irq_domain_ops;
730 irq_domain_add(domain);
Russell Kingbef8f9e2010-12-04 16:50:58 +0000731
Colin Cross9c128452011-06-13 00:45:59 +0000732 gic_chip.flags |= gic_arch_extn.flags;
Rob Herring4294f8b2011-09-28 21:25:31 -0500733 gic_dist_init(gic);
Russell Kingbef8f9e2010-12-04 16:50:58 +0000734 gic_cpu_init(gic);
Colin Cross254056f2011-02-10 12:54:10 -0800735 gic_pm_init(gic);
Russell Kingb580b892010-12-04 15:55:14 +0000736}
737
Russell King38489532010-12-04 16:01:03 +0000738void __cpuinit gic_secondary_init(unsigned int gic_nr)
739{
Russell Kingbef8f9e2010-12-04 16:50:58 +0000740 BUG_ON(gic_nr >= MAX_GIC_NR);
741
742 gic_cpu_init(&gic_data[gic_nr]);
Russell King38489532010-12-04 16:01:03 +0000743}
744
Russell Kingf27ecac2005-08-18 21:31:00 +0100745#ifdef CONFIG_SMP
Russell King82668102009-05-17 16:20:18 +0100746void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
Russell Kingf27ecac2005-08-18 21:31:00 +0100747{
Will Deacon267840f2011-08-23 22:20:03 +0100748 int cpu;
749 unsigned long map = 0;
750
751 /* Convert our logical CPU mask into a physical one. */
752 for_each_cpu(cpu, mask)
753 map |= 1 << cpu_logical_map(cpu);
Russell Kingf27ecac2005-08-18 21:31:00 +0100754
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530755 /*
756 * Ensure that stores to Normal memory are visible to the
757 * other CPUs before issuing the IPI.
758 */
759 dsb();
760
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100761 /* this always happens on GIC0 */
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000762 writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
Russell Kingf27ecac2005-08-18 21:31:00 +0100763}
764#endif
Rob Herringb3f7ed02011-09-28 21:27:52 -0500765
766#ifdef CONFIG_OF
767static int gic_cnt __initdata = 0;
768
769int __init gic_of_init(struct device_node *node, struct device_node *parent)
770{
771 void __iomem *cpu_base;
772 void __iomem *dist_base;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000773 u32 percpu_offset;
Rob Herringb3f7ed02011-09-28 21:27:52 -0500774 int irq;
775 struct irq_domain *domain = &gic_data[gic_cnt].domain;
776
777 if (WARN_ON(!node))
778 return -ENODEV;
779
780 dist_base = of_iomap(node, 0);
781 WARN(!dist_base, "unable to map gic dist registers\n");
782
783 cpu_base = of_iomap(node, 1);
784 WARN(!cpu_base, "unable to map gic cpu registers\n");
785
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000786 if (of_property_read_u32(node, "cpu-offset", &percpu_offset))
787 percpu_offset = 0;
788
Rob Herringb3f7ed02011-09-28 21:27:52 -0500789 domain->of_node = of_node_get(node);
790
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000791 gic_init_bases(gic_cnt, -1, dist_base, cpu_base, percpu_offset);
Rob Herringb3f7ed02011-09-28 21:27:52 -0500792
793 if (parent) {
794 irq = irq_of_parse_and_map(node, 0);
795 gic_cascade_irq(gic_cnt, irq);
796 }
797 gic_cnt++;
798 return 0;
799}
800#endif