blob: 95c4356c65a006e1f992e193bd19c45c9f593255 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010032#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010035#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010036#include "qemu/timer.h"
37#include "qemu/config-file.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010038#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010039#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010040#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000041#if defined(CONFIG_USER_ONLY)
42#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010043#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010044#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010045#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000046#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010047#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000048
Paolo Bonzini022c62c2012-12-17 18:19:49 +010049#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000050#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000051
Paolo Bonzini022c62c2012-12-17 18:19:49 +010052#include "exec/memory-internal.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020053
blueswir1db7b5422007-05-26 17:36:03 +000054//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000055
pbrook99773bd2006-04-16 15:14:59 +000056#if !defined(CONFIG_USER_ONLY)
aliguori74576192008-10-06 14:02:03 +000057static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +000058
Paolo Bonzinia3161032012-11-14 15:54:48 +010059RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030060
61static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030062static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030063
Avi Kivityf6790af2012-10-02 20:13:51 +020064AddressSpace address_space_io;
65AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020066
Paolo Bonzini0844e002013-05-24 14:37:28 +020067MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020068static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020069
pbrooke2eef172008-06-08 01:09:01 +000070#endif
bellard9fa3e852004-01-04 18:06:42 +000071
Andreas Färberbdc44642013-06-24 23:50:24 +020072struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000073/* current CPU in the current thread. It is only valid inside
74 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020075DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000076/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000077 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000078 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010079int use_icount;
bellard6a00d602005-11-21 23:25:50 +000080
pbrooke2eef172008-06-08 01:09:01 +000081#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020082
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020083typedef struct PhysPageEntry PhysPageEntry;
84
85struct PhysPageEntry {
86 uint16_t is_leaf : 1;
87 /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */
88 uint16_t ptr : 15;
89};
90
Paolo Bonzini0475d942013-05-29 12:28:21 +020091typedef PhysPageEntry Node[L2_SIZE];
92
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020093struct AddressSpaceDispatch {
94 /* This is a multi-level map on the physical address space.
95 * The bottom level has pointers to MemoryRegionSections.
96 */
97 PhysPageEntry phys_map;
Paolo Bonzini0475d942013-05-29 12:28:21 +020098 Node *nodes;
99 MemoryRegionSection *sections;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200100 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200101};
102
Jan Kiszka90260c62013-05-26 21:46:51 +0200103#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
104typedef struct subpage_t {
105 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200106 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200107 hwaddr base;
108 uint16_t sub_section[TARGET_PAGE_SIZE];
109} subpage_t;
110
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200111#define PHYS_SECTION_UNASSIGNED 0
112#define PHYS_SECTION_NOTDIRTY 1
113#define PHYS_SECTION_ROM 2
114#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200115
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200116typedef struct PhysPageMap {
117 unsigned sections_nb;
118 unsigned sections_nb_alloc;
119 unsigned nodes_nb;
120 unsigned nodes_nb_alloc;
121 Node *nodes;
122 MemoryRegionSection *sections;
123} PhysPageMap;
124
Paolo Bonzini60926662013-05-29 12:30:26 +0200125static PhysPageMap *prev_map;
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200126static PhysPageMap next_map;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200127
Avi Kivity07f07b32012-02-13 20:45:32 +0200128#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200129
pbrooke2eef172008-06-08 01:09:01 +0000130static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300131static void memory_map_init(void);
pbrooke2eef172008-06-08 01:09:01 +0000132
Avi Kivity1ec9b902012-01-02 12:47:48 +0200133static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000134#endif
bellard54936002003-05-13 00:25:15 +0000135
Paul Brook6d9a1302010-02-28 23:55:53 +0000136#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200137
Avi Kivityf7bf5462012-02-13 20:12:05 +0200138static void phys_map_node_reserve(unsigned nodes)
139{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200140 if (next_map.nodes_nb + nodes > next_map.nodes_nb_alloc) {
141 next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc * 2,
142 16);
143 next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc,
144 next_map.nodes_nb + nodes);
145 next_map.nodes = g_renew(Node, next_map.nodes,
146 next_map.nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200147 }
148}
149
150static uint16_t phys_map_node_alloc(void)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200151{
152 unsigned i;
153 uint16_t ret;
154
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200155 ret = next_map.nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200156 assert(ret != PHYS_MAP_NODE_NIL);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200157 assert(ret != next_map.nodes_nb_alloc);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200158 for (i = 0; i < L2_SIZE; ++i) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200159 next_map.nodes[ret][i].is_leaf = 0;
160 next_map.nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200161 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200162 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200163}
164
Avi Kivitya8170e52012-10-23 12:30:10 +0200165static void phys_page_set_level(PhysPageEntry *lp, hwaddr *index,
166 hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200167 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200168{
169 PhysPageEntry *p;
170 int i;
Avi Kivitya8170e52012-10-23 12:30:10 +0200171 hwaddr step = (hwaddr)1 << (level * L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200172
Avi Kivity07f07b32012-02-13 20:45:32 +0200173 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200174 lp->ptr = phys_map_node_alloc();
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200175 p = next_map.nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200176 if (level == 0) {
177 for (i = 0; i < L2_SIZE; i++) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200178 p[i].is_leaf = 1;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200179 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200180 }
181 }
182 } else {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200183 p = next_map.nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200184 }
Avi Kivity29990972012-02-13 20:21:20 +0200185 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200186
Avi Kivity29990972012-02-13 20:21:20 +0200187 while (*nb && lp < &p[L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200188 if ((*index & (step - 1)) == 0 && *nb >= step) {
189 lp->is_leaf = true;
Avi Kivityc19e8802012-02-13 20:25:31 +0200190 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200191 *index += step;
192 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200193 } else {
194 phys_page_set_level(lp, index, nb, leaf, level - 1);
195 }
196 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200197 }
198}
199
Avi Kivityac1970f2012-10-03 16:22:53 +0200200static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200201 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200202 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000203{
Avi Kivity29990972012-02-13 20:21:20 +0200204 /* Wildly overreserve - it doesn't matter much. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200205 phys_map_node_reserve(3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000206
Avi Kivityac1970f2012-10-03 16:22:53 +0200207 phys_page_set_level(&d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000208}
209
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200210static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr index,
211 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000212{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200213 PhysPageEntry *p;
214 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200215
Avi Kivity07f07b32012-02-13 20:45:32 +0200216 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200217 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200218 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200219 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200220 p = nodes[lp.ptr];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200221 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200222 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200223 return &sections[lp.ptr];
Avi Kivityf3705d52012-03-08 16:16:34 +0200224}
225
Blue Swirle5548612012-04-21 13:08:33 +0000226bool memory_region_is_unassigned(MemoryRegion *mr)
227{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200228 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000229 && mr != &io_mem_watch;
230}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200231
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200232static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200233 hwaddr addr,
234 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200235{
Jan Kiszka90260c62013-05-26 21:46:51 +0200236 MemoryRegionSection *section;
237 subpage_t *subpage;
238
Paolo Bonzini0475d942013-05-29 12:28:21 +0200239 section = phys_page_find(d->phys_map, addr >> TARGET_PAGE_BITS,
240 d->nodes, d->sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200241 if (resolve_subpage && section->mr->subpage) {
242 subpage = container_of(section->mr, subpage_t, iomem);
Paolo Bonzini0475d942013-05-29 12:28:21 +0200243 section = &d->sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200244 }
245 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200246}
247
Jan Kiszka90260c62013-05-26 21:46:51 +0200248static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200249address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200250 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200251{
252 MemoryRegionSection *section;
253 Int128 diff;
254
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200255 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200256 /* Compute offset within MemoryRegionSection */
257 addr -= section->offset_within_address_space;
258
259 /* Compute offset within MemoryRegion */
260 *xlat = addr + section->offset_within_region;
261
262 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100263 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200264 return section;
265}
Jan Kiszka90260c62013-05-26 21:46:51 +0200266
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200267MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
268 hwaddr *xlat, hwaddr *plen,
269 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200270{
Avi Kivity30951152012-10-30 13:47:46 +0200271 IOMMUTLBEntry iotlb;
272 MemoryRegionSection *section;
273 MemoryRegion *mr;
274 hwaddr len = *plen;
275
276 for (;;) {
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200277 section = address_space_translate_internal(as->dispatch, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200278 mr = section->mr;
279
280 if (!mr->iommu_ops) {
281 break;
282 }
283
284 iotlb = mr->iommu_ops->translate(mr, addr);
285 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
286 | (addr & iotlb.addr_mask));
287 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
288 if (!(iotlb.perm & (1 << is_write))) {
289 mr = &io_mem_unassigned;
290 break;
291 }
292
293 as = iotlb.target_as;
294 }
295
296 *plen = len;
297 *xlat = addr;
298 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200299}
300
301MemoryRegionSection *
302address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
303 hwaddr *plen)
304{
Avi Kivity30951152012-10-30 13:47:46 +0200305 MemoryRegionSection *section;
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200306 section = address_space_translate_internal(as->dispatch, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200307
308 assert(!section->mr->iommu_ops);
309 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200310}
bellard9fa3e852004-01-04 18:06:42 +0000311#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000312
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200313void cpu_exec_init_all(void)
314{
315#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700316 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200317 memory_map_init();
318 io_mem_init();
319#endif
320}
321
Andreas Färberb170fce2013-01-20 20:23:22 +0100322#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000323
Juan Quintelae59fb372009-09-29 22:48:21 +0200324static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200325{
Andreas Färber259186a2013-01-17 18:51:17 +0100326 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200327
aurel323098dba2009-03-07 21:28:24 +0000328 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
329 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100330 cpu->interrupt_request &= ~0x01;
331 tlb_flush(cpu->env_ptr, 1);
pbrook9656f322008-07-01 20:01:19 +0000332
333 return 0;
334}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200335
Andreas Färber1a1562f2013-06-17 04:09:11 +0200336const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200337 .name = "cpu_common",
338 .version_id = 1,
339 .minimum_version_id = 1,
340 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200341 .post_load = cpu_common_post_load,
342 .fields = (VMStateField []) {
Andreas Färber259186a2013-01-17 18:51:17 +0100343 VMSTATE_UINT32(halted, CPUState),
344 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200345 VMSTATE_END_OF_LIST()
346 }
347};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200348
pbrook9656f322008-07-01 20:01:19 +0000349#endif
350
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100351CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400352{
Andreas Färberbdc44642013-06-24 23:50:24 +0200353 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400354
Andreas Färberbdc44642013-06-24 23:50:24 +0200355 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100356 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200357 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100358 }
Glauber Costa950f1472009-06-09 12:15:18 -0400359 }
360
Andreas Färberbdc44642013-06-24 23:50:24 +0200361 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400362}
363
Andreas Färber9349b4f2012-03-14 01:38:32 +0100364void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000365{
Andreas Färber9f09e182012-05-03 06:59:07 +0200366 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100367 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200368 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000369 int cpu_index;
370
pbrookc2764712009-03-07 15:24:59 +0000371#if defined(CONFIG_USER_ONLY)
372 cpu_list_lock();
373#endif
bellard6a00d602005-11-21 23:25:50 +0000374 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200375 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000376 cpu_index++;
377 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100378 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100379 cpu->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000380 QTAILQ_INIT(&env->breakpoints);
381 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100382#ifndef CONFIG_USER_ONLY
Andreas Färber9f09e182012-05-03 06:59:07 +0200383 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100384#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200385 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000386#if defined(CONFIG_USER_ONLY)
387 cpu_list_unlock();
388#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200389 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
390 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
391 }
pbrookb3c77242008-06-30 16:31:04 +0000392#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600393 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000394 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100395 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200396 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000397#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100398 if (cc->vmsd != NULL) {
399 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
400 }
bellardfd6ce8f2003-05-14 19:00:11 +0000401}
402
bellard1fddef42005-04-17 19:16:13 +0000403#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000404#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200405static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000406{
407 tb_invalidate_phys_page_range(pc, pc + 1, 0);
408}
409#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200410static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400411{
Max Filippove8262a12013-09-27 22:29:17 +0400412 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
413 if (phys != -1) {
414 tb_invalidate_phys_addr(phys | (pc & ~TARGET_PAGE_MASK));
415 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400416}
bellardc27004e2005-01-03 23:35:10 +0000417#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000418#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000419
Paul Brookc527ee82010-03-01 03:31:14 +0000420#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100421void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000422
423{
424}
425
Andreas Färber9349b4f2012-03-14 01:38:32 +0100426int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +0000427 int flags, CPUWatchpoint **watchpoint)
428{
429 return -ENOSYS;
430}
431#else
pbrook6658ffb2007-03-16 23:58:11 +0000432/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100433int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000434 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000435{
aliguorib4051332008-11-18 20:14:20 +0000436 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000437 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000438
aliguorib4051332008-11-18 20:14:20 +0000439 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400440 if ((len & (len - 1)) || (addr & ~len_mask) ||
441 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +0000442 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
443 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
444 return -EINVAL;
445 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500446 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000447
aliguoria1d1bb32008-11-18 20:07:32 +0000448 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000449 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000450 wp->flags = flags;
451
aliguori2dc9f412008-11-18 20:56:59 +0000452 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000453 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000454 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000455 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000456 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000457
pbrook6658ffb2007-03-16 23:58:11 +0000458 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000459
460 if (watchpoint)
461 *watchpoint = wp;
462 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000463}
464
aliguoria1d1bb32008-11-18 20:07:32 +0000465/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100466int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000467 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000468{
aliguorib4051332008-11-18 20:14:20 +0000469 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000470 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000471
Blue Swirl72cf2d42009-09-12 07:36:22 +0000472 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000473 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000474 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +0000475 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000476 return 0;
477 }
478 }
aliguoria1d1bb32008-11-18 20:07:32 +0000479 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000480}
481
aliguoria1d1bb32008-11-18 20:07:32 +0000482/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100483void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000484{
Blue Swirl72cf2d42009-09-12 07:36:22 +0000485 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000486
aliguoria1d1bb32008-11-18 20:07:32 +0000487 tlb_flush_page(env, watchpoint->vaddr);
488
Anthony Liguori7267c092011-08-20 22:09:37 -0500489 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000490}
491
aliguoria1d1bb32008-11-18 20:07:32 +0000492/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100493void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000494{
aliguoric0ce9982008-11-25 22:13:57 +0000495 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000496
Blue Swirl72cf2d42009-09-12 07:36:22 +0000497 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000498 if (wp->flags & mask)
499 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +0000500 }
aliguoria1d1bb32008-11-18 20:07:32 +0000501}
Paul Brookc527ee82010-03-01 03:31:14 +0000502#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000503
504/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100505int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000506 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000507{
bellard1fddef42005-04-17 19:16:13 +0000508#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000509 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000510
Anthony Liguori7267c092011-08-20 22:09:37 -0500511 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000512
513 bp->pc = pc;
514 bp->flags = flags;
515
aliguori2dc9f412008-11-18 20:56:59 +0000516 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200517 if (flags & BP_GDB) {
Blue Swirl72cf2d42009-09-12 07:36:22 +0000518 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200519 } else {
Blue Swirl72cf2d42009-09-12 07:36:22 +0000520 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200521 }
aliguoria1d1bb32008-11-18 20:07:32 +0000522
Andreas Färber00b941e2013-06-29 18:55:54 +0200523 breakpoint_invalidate(ENV_GET_CPU(env), pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000524
Andreas Färber00b941e2013-06-29 18:55:54 +0200525 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000526 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200527 }
aliguoria1d1bb32008-11-18 20:07:32 +0000528 return 0;
529#else
530 return -ENOSYS;
531#endif
532}
533
534/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100535int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000536{
537#if defined(TARGET_HAS_ICE)
538 CPUBreakpoint *bp;
539
Blue Swirl72cf2d42009-09-12 07:36:22 +0000540 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000541 if (bp->pc == pc && bp->flags == flags) {
542 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000543 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000544 }
bellard4c3a88a2003-07-26 12:06:08 +0000545 }
aliguoria1d1bb32008-11-18 20:07:32 +0000546 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000547#else
aliguoria1d1bb32008-11-18 20:07:32 +0000548 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000549#endif
550}
551
aliguoria1d1bb32008-11-18 20:07:32 +0000552/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100553void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000554{
bellard1fddef42005-04-17 19:16:13 +0000555#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000556 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +0000557
Andreas Färber00b941e2013-06-29 18:55:54 +0200558 breakpoint_invalidate(ENV_GET_CPU(env), breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000559
Anthony Liguori7267c092011-08-20 22:09:37 -0500560 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000561#endif
562}
563
564/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100565void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000566{
567#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000568 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000569
Blue Swirl72cf2d42009-09-12 07:36:22 +0000570 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000571 if (bp->flags & mask)
572 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +0000573 }
bellard4c3a88a2003-07-26 12:06:08 +0000574#endif
575}
576
bellardc33a3462003-07-29 20:50:33 +0000577/* enable or disable single step mode. EXCP_DEBUG is returned by the
578 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200579void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000580{
bellard1fddef42005-04-17 19:16:13 +0000581#if defined(TARGET_HAS_ICE)
Andreas Färbered2803d2013-06-21 20:20:45 +0200582 if (cpu->singlestep_enabled != enabled) {
583 cpu->singlestep_enabled = enabled;
584 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200585 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200586 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100587 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000588 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200589 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000590 tb_flush(env);
591 }
bellardc33a3462003-07-29 20:50:33 +0000592 }
593#endif
594}
595
Andreas Färber9349b4f2012-03-14 01:38:32 +0100596void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000597{
Andreas Färber878096e2013-05-27 01:33:50 +0200598 CPUState *cpu = ENV_GET_CPU(env);
bellard75012672003-06-21 13:11:07 +0000599 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000600 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000601
602 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000603 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000604 fprintf(stderr, "qemu: fatal: ");
605 vfprintf(stderr, fmt, ap);
606 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200607 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000608 if (qemu_log_enabled()) {
609 qemu_log("qemu: fatal: ");
610 qemu_log_vprintf(fmt, ap2);
611 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200612 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000613 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000614 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000615 }
pbrook493ae1f2007-11-23 16:53:59 +0000616 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000617 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200618#if defined(CONFIG_USER_ONLY)
619 {
620 struct sigaction act;
621 sigfillset(&act.sa_mask);
622 act.sa_handler = SIG_DFL;
623 sigaction(SIGABRT, &act, NULL);
624 }
625#endif
bellard75012672003-06-21 13:11:07 +0000626 abort();
627}
628
bellard01243112004-01-04 15:48:17 +0000629#if !defined(CONFIG_USER_ONLY)
Paolo Bonzini041603f2013-09-09 17:49:45 +0200630static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
631{
632 RAMBlock *block;
633
634 /* The list is protected by the iothread lock here. */
635 block = ram_list.mru_block;
636 if (block && addr - block->offset < block->length) {
637 goto found;
638 }
639 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
640 if (addr - block->offset < block->length) {
641 goto found;
642 }
643 }
644
645 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
646 abort();
647
648found:
649 ram_list.mru_block = block;
650 return block;
651}
652
Juan Quintelad24981d2012-05-22 00:42:40 +0200653static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
654 uintptr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000655{
Paolo Bonzini041603f2013-09-09 17:49:45 +0200656 RAMBlock *block;
657 ram_addr_t start1;
bellardf23db162005-08-21 19:12:28 +0000658
Paolo Bonzini041603f2013-09-09 17:49:45 +0200659 block = qemu_get_ram_block(start);
660 assert(block == qemu_get_ram_block(end - 1));
661 start1 = (uintptr_t)block->host + (start - block->offset);
Blue Swirle5548612012-04-21 13:08:33 +0000662 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200663}
664
665/* Note: start and end must be within the same ram block. */
666void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
667 int dirty_flags)
668{
669 uintptr_t length;
670
671 start &= TARGET_PAGE_MASK;
672 end = TARGET_PAGE_ALIGN(end);
673
674 length = end - start;
675 if (length == 0)
676 return;
677 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
678
679 if (tcg_enabled()) {
680 tlb_reset_dirty_range_all(start, end, length);
681 }
bellard1ccde1c2004-02-06 19:46:14 +0000682}
683
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000684static int cpu_physical_memory_set_dirty_tracking(int enable)
aliguori74576192008-10-06 14:02:03 +0000685{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200686 int ret = 0;
aliguori74576192008-10-06 14:02:03 +0000687 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200688 return ret;
aliguori74576192008-10-06 14:02:03 +0000689}
690
Avi Kivitya8170e52012-10-23 12:30:10 +0200691hwaddr memory_region_section_get_iotlb(CPUArchState *env,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200692 MemoryRegionSection *section,
693 target_ulong vaddr,
694 hwaddr paddr, hwaddr xlat,
695 int prot,
696 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000697{
Avi Kivitya8170e52012-10-23 12:30:10 +0200698 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000699 CPUWatchpoint *wp;
700
Blue Swirlcc5bea62012-04-14 14:56:48 +0000701 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000702 /* Normal RAM. */
703 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200704 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000705 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200706 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000707 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200708 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000709 }
710 } else {
Paolo Bonzini0475d942013-05-29 12:28:21 +0200711 iotlb = section - address_space_memory.dispatch->sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200712 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000713 }
714
715 /* Make accesses to pages with watchpoints go via the
716 watchpoint trap routines. */
717 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
718 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
719 /* Avoid trapping reads of pages with a write breakpoint. */
720 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200721 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000722 *address |= TLB_MMIO;
723 break;
724 }
725 }
726 }
727
728 return iotlb;
729}
bellard9fa3e852004-01-04 18:06:42 +0000730#endif /* defined(CONFIG_USER_ONLY) */
731
pbrooke2eef172008-06-08 01:09:01 +0000732#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000733
Anthony Liguoric227f092009-10-01 16:12:16 -0500734static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200735 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200736static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200737
Stefan Weil575ddeb2013-09-29 20:56:45 +0200738static void *(*phys_mem_alloc)(size_t size) = qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +0200739
740/*
741 * Set a custom physical guest memory alloator.
742 * Accelerators with unusual needs may need this. Hopefully, we can
743 * get rid of it eventually.
744 */
Stefan Weil575ddeb2013-09-29 20:56:45 +0200745void phys_mem_set_alloc(void *(*alloc)(size_t))
Markus Armbruster91138032013-07-31 15:11:08 +0200746{
747 phys_mem_alloc = alloc;
748}
749
Avi Kivity5312bd82012-02-12 18:32:55 +0200750static uint16_t phys_section_add(MemoryRegionSection *section)
751{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200752 /* The physical section number is ORed with a page-aligned
753 * pointer to produce the iotlb entries. Thus it should
754 * never overflow into the page-aligned value.
755 */
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200756 assert(next_map.sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200757
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200758 if (next_map.sections_nb == next_map.sections_nb_alloc) {
759 next_map.sections_nb_alloc = MAX(next_map.sections_nb_alloc * 2,
760 16);
761 next_map.sections = g_renew(MemoryRegionSection, next_map.sections,
762 next_map.sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200763 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200764 next_map.sections[next_map.sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200765 memory_region_ref(section->mr);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200766 return next_map.sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200767}
768
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200769static void phys_section_destroy(MemoryRegion *mr)
770{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200771 memory_region_unref(mr);
772
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200773 if (mr->subpage) {
774 subpage_t *subpage = container_of(mr, subpage_t, iomem);
775 memory_region_destroy(&subpage->iomem);
776 g_free(subpage);
777 }
778}
779
Paolo Bonzini60926662013-05-29 12:30:26 +0200780static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200781{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200782 while (map->sections_nb > 0) {
783 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200784 phys_section_destroy(section->mr);
785 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200786 g_free(map->sections);
787 g_free(map->nodes);
Paolo Bonzini60926662013-05-29 12:30:26 +0200788 g_free(map);
Avi Kivity5312bd82012-02-12 18:32:55 +0200789}
790
Avi Kivityac1970f2012-10-03 16:22:53 +0200791static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200792{
793 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200794 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200795 & TARGET_PAGE_MASK;
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200796 MemoryRegionSection *existing = phys_page_find(d->phys_map, base >> TARGET_PAGE_BITS,
797 next_map.nodes, next_map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200798 MemoryRegionSection subsection = {
799 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200800 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200801 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200802 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200803
Avi Kivityf3705d52012-03-08 16:16:34 +0200804 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200805
Avi Kivityf3705d52012-03-08 16:16:34 +0200806 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200807 subpage = subpage_init(d->as, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200808 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200809 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Avi Kivity29990972012-02-13 20:21:20 +0200810 phys_section_add(&subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200811 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200812 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200813 }
814 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200815 end = start + int128_get64(section->size) - 1;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200816 subpage_register(subpage, start, end, phys_section_add(section));
817}
818
819
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200820static void register_multipage(AddressSpaceDispatch *d,
821 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000822{
Avi Kivitya8170e52012-10-23 12:30:10 +0200823 hwaddr start_addr = section->offset_within_address_space;
Avi Kivity5312bd82012-02-12 18:32:55 +0200824 uint16_t section_index = phys_section_add(section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200825 uint64_t num_pages = int128_get64(int128_rshift(section->size,
826 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +0200827
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200828 assert(num_pages);
829 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000830}
831
Avi Kivityac1970f2012-10-03 16:22:53 +0200832static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200833{
Paolo Bonzini89ae3372013-06-02 10:39:07 +0200834 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +0200835 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200836 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200837 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200838
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200839 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
840 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
841 - now.offset_within_address_space;
842
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200843 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200844 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200845 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200846 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200847 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200848 while (int128_ne(remain.size, now.size)) {
849 remain.size = int128_sub(remain.size, now.size);
850 remain.offset_within_address_space += int128_get64(now.size);
851 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -0400852 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200853 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200854 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +0800855 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200856 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +0200857 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400858 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200859 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +0200860 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400861 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200862 }
863}
864
Sheng Yang62a27442010-01-26 19:21:16 +0800865void qemu_flush_coalesced_mmio_buffer(void)
866{
867 if (kvm_enabled())
868 kvm_flush_coalesced_mmio_buffer();
869}
870
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700871void qemu_mutex_lock_ramlist(void)
872{
873 qemu_mutex_lock(&ram_list.mutex);
874}
875
876void qemu_mutex_unlock_ramlist(void)
877{
878 qemu_mutex_unlock(&ram_list.mutex);
879}
880
Markus Armbrustere1e84ba2013-07-31 15:11:10 +0200881#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -0300882
883#include <sys/vfs.h>
884
885#define HUGETLBFS_MAGIC 0x958458f6
886
887static long gethugepagesize(const char *path)
888{
889 struct statfs fs;
890 int ret;
891
892 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900893 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300894 } while (ret != 0 && errno == EINTR);
895
896 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900897 perror(path);
898 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300899 }
900
901 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900902 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300903
904 return fs.f_bsize;
905}
906
Alex Williamson04b16652010-07-02 11:13:17 -0600907static void *file_ram_alloc(RAMBlock *block,
908 ram_addr_t memory,
909 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -0300910{
911 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -0500912 char *sanitized_name;
913 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300914 void *area;
915 int fd;
916#ifdef MAP_POPULATE
917 int flags;
918#endif
919 unsigned long hpagesize;
920
921 hpagesize = gethugepagesize(path);
922 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900923 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300924 }
925
926 if (memory < hpagesize) {
927 return NULL;
928 }
929
930 if (kvm_enabled() && !kvm_has_sync_mmu()) {
931 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
932 return NULL;
933 }
934
Peter Feiner8ca761f2013-03-04 13:54:25 -0500935 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
936 sanitized_name = g_strdup(block->mr->name);
937 for (c = sanitized_name; *c != '\0'; c++) {
938 if (*c == '/')
939 *c = '_';
940 }
941
942 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
943 sanitized_name);
944 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300945
946 fd = mkstemp(filename);
947 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900948 perror("unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +0100949 g_free(filename);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900950 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300951 }
952 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +0100953 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300954
955 memory = (memory+hpagesize-1) & ~(hpagesize-1);
956
957 /*
958 * ftruncate is not supported by hugetlbfs in older
959 * hosts, so don't bother bailing out on errors.
960 * If anything goes wrong with it under other filesystems,
961 * mmap will fail.
962 */
963 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900964 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -0300965
966#ifdef MAP_POPULATE
967 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
968 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
969 * to sidestep this quirk.
970 */
971 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
972 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
973#else
974 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
975#endif
976 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900977 perror("file_ram_alloc: can't mmap RAM pages");
978 close(fd);
979 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300980 }
Alex Williamson04b16652010-07-02 11:13:17 -0600981 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300982 return area;
983}
Markus Armbrustere1e84ba2013-07-31 15:11:10 +0200984#else
985static void *file_ram_alloc(RAMBlock *block,
986 ram_addr_t memory,
987 const char *path)
988{
989 fprintf(stderr, "-mem-path not supported on this host\n");
990 exit(1);
991}
Marcelo Tosattic9027602010-03-01 20:25:08 -0300992#endif
993
Alex Williamsond17b5282010-06-25 11:08:38 -0600994static ram_addr_t find_ram_offset(ram_addr_t size)
995{
Alex Williamson04b16652010-07-02 11:13:17 -0600996 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -0600997 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -0600998
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +0100999 assert(size != 0); /* it would hand out same offset multiple times */
1000
Paolo Bonzinia3161032012-11-14 15:54:48 +01001001 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001002 return 0;
1003
Paolo Bonzinia3161032012-11-14 15:54:48 +01001004 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001005 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001006
1007 end = block->offset + block->length;
1008
Paolo Bonzinia3161032012-11-14 15:54:48 +01001009 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001010 if (next_block->offset >= end) {
1011 next = MIN(next, next_block->offset);
1012 }
1013 }
1014 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001015 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001016 mingap = next - end;
1017 }
1018 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001019
1020 if (offset == RAM_ADDR_MAX) {
1021 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1022 (uint64_t)size);
1023 abort();
1024 }
1025
Alex Williamson04b16652010-07-02 11:13:17 -06001026 return offset;
1027}
1028
Juan Quintela652d7ec2012-07-20 10:37:54 +02001029ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001030{
Alex Williamsond17b5282010-06-25 11:08:38 -06001031 RAMBlock *block;
1032 ram_addr_t last = 0;
1033
Paolo Bonzinia3161032012-11-14 15:54:48 +01001034 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001035 last = MAX(last, block->offset + block->length);
1036
1037 return last;
1038}
1039
Jason Baronddb97f12012-08-02 15:44:16 -04001040static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1041{
1042 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001043
1044 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001045 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1046 "dump-guest-core", true)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001047 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1048 if (ret) {
1049 perror("qemu_madvise");
1050 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1051 "but dump_guest_core=off specified\n");
1052 }
1053 }
1054}
1055
Avi Kivityc5705a72011-12-20 15:59:12 +02001056void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001057{
1058 RAMBlock *new_block, *block;
1059
Avi Kivityc5705a72011-12-20 15:59:12 +02001060 new_block = NULL;
Paolo Bonzinia3161032012-11-14 15:54:48 +01001061 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001062 if (block->offset == addr) {
1063 new_block = block;
1064 break;
1065 }
1066 }
1067 assert(new_block);
1068 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001069
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001070 if (dev) {
1071 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001072 if (id) {
1073 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001074 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001075 }
1076 }
1077 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1078
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001079 /* This assumes the iothread lock is taken here too. */
1080 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001081 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001082 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001083 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1084 new_block->idstr);
1085 abort();
1086 }
1087 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001088 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001089}
1090
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001091static int memory_try_enable_merging(void *addr, size_t len)
1092{
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001093 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001094 /* disabled by the user */
1095 return 0;
1096 }
1097
1098 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1099}
1100
Avi Kivityc5705a72011-12-20 15:59:12 +02001101ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1102 MemoryRegion *mr)
1103{
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001104 RAMBlock *block, *new_block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001105
1106 size = TARGET_PAGE_ALIGN(size);
1107 new_block = g_malloc0(sizeof(*new_block));
Markus Armbruster3435f392013-07-31 15:11:07 +02001108 new_block->fd = -1;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001109
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001110 /* This assumes the iothread lock is taken here too. */
1111 qemu_mutex_lock_ramlist();
Avi Kivity7c637362011-12-21 13:09:49 +02001112 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01001113 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001114 if (host) {
1115 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001116 new_block->flags |= RAM_PREALLOC_MASK;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001117 } else if (xen_enabled()) {
1118 if (mem_path) {
1119 fprintf(stderr, "-mem-path not supported with Xen\n");
1120 exit(1);
1121 }
1122 xen_ram_alloc(new_block->offset, size, mr);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001123 } else {
1124 if (mem_path) {
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001125 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1126 /*
1127 * file_ram_alloc() needs to allocate just like
1128 * phys_mem_alloc, but we haven't bothered to provide
1129 * a hook there.
1130 */
1131 fprintf(stderr,
1132 "-mem-path not supported with this accelerator\n");
1133 exit(1);
1134 }
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001135 new_block->host = file_ram_alloc(new_block, size, mem_path);
Markus Armbruster0628c182013-07-31 15:11:06 +02001136 }
1137 if (!new_block->host) {
Markus Armbruster91138032013-07-31 15:11:08 +02001138 new_block->host = phys_mem_alloc(size);
Markus Armbruster39228252013-07-31 15:11:11 +02001139 if (!new_block->host) {
1140 fprintf(stderr, "Cannot set up guest memory '%s': %s\n",
1141 new_block->mr->name, strerror(errno));
1142 exit(1);
1143 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001144 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001145 }
1146 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001147 new_block->length = size;
1148
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001149 /* Keep the list sorted from biggest to smallest block. */
1150 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1151 if (block->length < new_block->length) {
1152 break;
1153 }
1154 }
1155 if (block) {
1156 QTAILQ_INSERT_BEFORE(block, new_block, next);
1157 } else {
1158 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1159 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001160 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001161
Umesh Deshpandef798b072011-08-18 11:41:17 -07001162 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001163 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001164
Anthony Liguori7267c092011-08-20 22:09:37 -05001165 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
Cam Macdonell84b89d72010-07-26 18:10:57 -06001166 last_ram_offset() >> TARGET_PAGE_BITS);
Igor Mitsyanko5fda0432012-08-10 18:45:11 +04001167 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
1168 0, size >> TARGET_PAGE_BITS);
Juan Quintela1720aee2012-06-22 13:14:17 +02001169 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001170
Jason Baronddb97f12012-08-02 15:44:16 -04001171 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03001172 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Andrea Arcangeli3e469db2013-07-25 12:11:15 +02001173 qemu_madvise(new_block->host, size, QEMU_MADV_DONTFORK);
Jason Baronddb97f12012-08-02 15:44:16 -04001174
Cam Macdonell84b89d72010-07-26 18:10:57 -06001175 if (kvm_enabled())
1176 kvm_setup_guest_memory(new_block->host, size);
1177
1178 return new_block->offset;
1179}
1180
Avi Kivityc5705a72011-12-20 15:59:12 +02001181ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001182{
Avi Kivityc5705a72011-12-20 15:59:12 +02001183 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001184}
bellarde9a1ab12007-02-08 23:08:38 +00001185
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001186void qemu_ram_free_from_ptr(ram_addr_t addr)
1187{
1188 RAMBlock *block;
1189
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001190 /* This assumes the iothread lock is taken here too. */
1191 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001192 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001193 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001194 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001195 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001196 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001197 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001198 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001199 }
1200 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001201 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001202}
1203
Anthony Liguoric227f092009-10-01 16:12:16 -05001204void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001205{
Alex Williamson04b16652010-07-02 11:13:17 -06001206 RAMBlock *block;
1207
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001208 /* This assumes the iothread lock is taken here too. */
1209 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001210 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001211 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001212 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001213 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001214 ram_list.version++;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001215 if (block->flags & RAM_PREALLOC_MASK) {
1216 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001217 } else if (xen_enabled()) {
1218 xen_invalidate_map_cache_entry(block->host);
Stefan Weil089f3f72013-09-18 07:48:15 +02001219#ifndef _WIN32
Markus Armbruster3435f392013-07-31 15:11:07 +02001220 } else if (block->fd >= 0) {
1221 munmap(block->host, block->length);
1222 close(block->fd);
Stefan Weil089f3f72013-09-18 07:48:15 +02001223#endif
Alex Williamson04b16652010-07-02 11:13:17 -06001224 } else {
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001225 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001226 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001227 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001228 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001229 }
1230 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001231 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001232
bellarde9a1ab12007-02-08 23:08:38 +00001233}
1234
Huang Yingcd19cfa2011-03-02 08:56:19 +01001235#ifndef _WIN32
1236void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1237{
1238 RAMBlock *block;
1239 ram_addr_t offset;
1240 int flags;
1241 void *area, *vaddr;
1242
Paolo Bonzinia3161032012-11-14 15:54:48 +01001243 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001244 offset = addr - block->offset;
1245 if (offset < block->length) {
1246 vaddr = block->host + offset;
1247 if (block->flags & RAM_PREALLOC_MASK) {
1248 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001249 } else if (xen_enabled()) {
1250 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001251 } else {
1252 flags = MAP_FIXED;
1253 munmap(vaddr, length);
Markus Armbruster3435f392013-07-31 15:11:07 +02001254 if (block->fd >= 0) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001255#ifdef MAP_POPULATE
Markus Armbruster3435f392013-07-31 15:11:07 +02001256 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1257 MAP_PRIVATE;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001258#else
Markus Armbruster3435f392013-07-31 15:11:07 +02001259 flags |= MAP_PRIVATE;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001260#endif
Markus Armbruster3435f392013-07-31 15:11:07 +02001261 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1262 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001263 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001264 /*
1265 * Remap needs to match alloc. Accelerators that
1266 * set phys_mem_alloc never remap. If they did,
1267 * we'd need a remap hook here.
1268 */
1269 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1270
Huang Yingcd19cfa2011-03-02 08:56:19 +01001271 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1272 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1273 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001274 }
1275 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001276 fprintf(stderr, "Could not remap addr: "
1277 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001278 length, addr);
1279 exit(1);
1280 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001281 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001282 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001283 }
1284 return;
1285 }
1286 }
1287}
1288#endif /* !_WIN32 */
1289
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001290/* Return a host pointer to ram allocated with qemu_ram_alloc.
1291 With the exception of the softmmu code in this file, this should
1292 only be used for local memory (e.g. video ram) that the device owns,
1293 and knows it isn't going to access beyond the end of the block.
1294
1295 It should not be used for general purpose DMA.
1296 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1297 */
1298void *qemu_get_ram_ptr(ram_addr_t addr)
1299{
1300 RAMBlock *block = qemu_get_ram_block(addr);
1301
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001302 if (xen_enabled()) {
1303 /* We need to check if the requested address is in the RAM
1304 * because we don't want to map the entire memory in QEMU.
1305 * In that case just map until the end of the page.
1306 */
1307 if (block->offset == 0) {
1308 return xen_map_cache(addr, 0, 0);
1309 } else if (block->host == NULL) {
1310 block->host =
1311 xen_map_cache(block->offset, block->length, 1);
1312 }
1313 }
1314 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001315}
1316
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001317/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1318 * but takes a size argument */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001319static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001320{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001321 if (*size == 0) {
1322 return NULL;
1323 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001324 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001325 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001326 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001327 RAMBlock *block;
1328
Paolo Bonzinia3161032012-11-14 15:54:48 +01001329 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001330 if (addr - block->offset < block->length) {
1331 if (addr - block->offset + *size > block->length)
1332 *size = block->length - addr + block->offset;
1333 return block->host + (addr - block->offset);
1334 }
1335 }
1336
1337 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1338 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001339 }
1340}
1341
Paolo Bonzini7443b432013-06-03 12:44:02 +02001342/* Some of the softmmu routines need to translate from a host pointer
1343 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001344MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001345{
pbrook94a6b542009-04-11 17:15:54 +00001346 RAMBlock *block;
1347 uint8_t *host = ptr;
1348
Jan Kiszka868bb332011-06-21 22:59:09 +02001349 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001350 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001351 return qemu_get_ram_block(*ram_addr)->mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001352 }
1353
Paolo Bonzini23887b72013-05-06 14:28:39 +02001354 block = ram_list.mru_block;
1355 if (block && block->host && host - block->host < block->length) {
1356 goto found;
1357 }
1358
Paolo Bonzinia3161032012-11-14 15:54:48 +01001359 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001360 /* This case append when the block is not mapped. */
1361 if (block->host == NULL) {
1362 continue;
1363 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001364 if (host - block->host < block->length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001365 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001366 }
pbrook94a6b542009-04-11 17:15:54 +00001367 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001368
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001369 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001370
1371found:
1372 *ram_addr = block->offset + (host - block->host);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001373 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001374}
Alex Williamsonf471a172010-06-11 11:11:42 -06001375
Avi Kivitya8170e52012-10-23 12:30:10 +02001376static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001377 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001378{
bellard3a7d9292005-08-21 09:26:42 +00001379 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001380 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001381 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001382 tb_invalidate_phys_page_fast(ram_addr, size);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001383 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001384 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001385 switch (size) {
1386 case 1:
1387 stb_p(qemu_get_ram_ptr(ram_addr), val);
1388 break;
1389 case 2:
1390 stw_p(qemu_get_ram_ptr(ram_addr), val);
1391 break;
1392 case 4:
1393 stl_p(qemu_get_ram_ptr(ram_addr), val);
1394 break;
1395 default:
1396 abort();
1397 }
bellardf23db162005-08-21 19:12:28 +00001398 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001399 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00001400 /* we remove the notdirty callback only if the code has been
1401 flushed */
Andreas Färber4917cf42013-05-27 05:17:50 +02001402 if (dirty_flags == 0xff) {
1403 CPUArchState *env = current_cpu->env_ptr;
1404 tlb_set_dirty(env, env->mem_io_vaddr);
1405 }
bellard1ccde1c2004-02-06 19:46:14 +00001406}
1407
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001408static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1409 unsigned size, bool is_write)
1410{
1411 return is_write;
1412}
1413
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001414static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001415 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001416 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001417 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001418};
1419
pbrook0f459d12008-06-09 00:20:13 +00001420/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001421static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001422{
Andreas Färber4917cf42013-05-27 05:17:50 +02001423 CPUArchState *env = current_cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001424 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001425 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001426 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001427 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001428
aliguori06d55cc2008-11-18 20:24:06 +00001429 if (env->watchpoint_hit) {
1430 /* We re-entered the check after replacing the TB. Now raise
1431 * the debug interrupt so that is will trigger after the
1432 * current instruction. */
Andreas Färberc3affe52013-01-18 15:03:43 +01001433 cpu_interrupt(ENV_GET_CPU(env), CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001434 return;
1435 }
pbrook2e70f6e2008-06-29 01:03:05 +00001436 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00001437 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001438 if ((vaddr == (wp->vaddr & len_mask) ||
1439 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001440 wp->flags |= BP_WATCHPOINT_HIT;
1441 if (!env->watchpoint_hit) {
1442 env->watchpoint_hit = wp;
Blue Swirl5a316522012-12-02 21:28:09 +00001443 tb_check_watchpoint(env);
aliguori6e140f22008-11-18 20:37:55 +00001444 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
1445 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04001446 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00001447 } else {
1448 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
1449 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04001450 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001451 }
aliguori06d55cc2008-11-18 20:24:06 +00001452 }
aliguori6e140f22008-11-18 20:37:55 +00001453 } else {
1454 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001455 }
1456 }
1457}
1458
pbrook6658ffb2007-03-16 23:58:11 +00001459/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1460 so these check for a hit then pass through to the normal out-of-line
1461 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001462static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001463 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001464{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001465 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1466 switch (size) {
1467 case 1: return ldub_phys(addr);
1468 case 2: return lduw_phys(addr);
1469 case 4: return ldl_phys(addr);
1470 default: abort();
1471 }
pbrook6658ffb2007-03-16 23:58:11 +00001472}
1473
Avi Kivitya8170e52012-10-23 12:30:10 +02001474static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001475 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001476{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001477 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1478 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001479 case 1:
1480 stb_phys(addr, val);
1481 break;
1482 case 2:
1483 stw_phys(addr, val);
1484 break;
1485 case 4:
1486 stl_phys(addr, val);
1487 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001488 default: abort();
1489 }
pbrook6658ffb2007-03-16 23:58:11 +00001490}
1491
Avi Kivity1ec9b902012-01-02 12:47:48 +02001492static const MemoryRegionOps watch_mem_ops = {
1493 .read = watch_mem_read,
1494 .write = watch_mem_write,
1495 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001496};
pbrook6658ffb2007-03-16 23:58:11 +00001497
Avi Kivitya8170e52012-10-23 12:30:10 +02001498static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001499 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001500{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001501 subpage_t *subpage = opaque;
1502 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001503
blueswir1db7b5422007-05-26 17:36:03 +00001504#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001505 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001506 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001507#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001508 address_space_read(subpage->as, addr + subpage->base, buf, len);
1509 switch (len) {
1510 case 1:
1511 return ldub_p(buf);
1512 case 2:
1513 return lduw_p(buf);
1514 case 4:
1515 return ldl_p(buf);
1516 default:
1517 abort();
1518 }
blueswir1db7b5422007-05-26 17:36:03 +00001519}
1520
Avi Kivitya8170e52012-10-23 12:30:10 +02001521static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001522 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001523{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001524 subpage_t *subpage = opaque;
1525 uint8_t buf[4];
1526
blueswir1db7b5422007-05-26 17:36:03 +00001527#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001528 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001529 " value %"PRIx64"\n",
1530 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001531#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001532 switch (len) {
1533 case 1:
1534 stb_p(buf, value);
1535 break;
1536 case 2:
1537 stw_p(buf, value);
1538 break;
1539 case 4:
1540 stl_p(buf, value);
1541 break;
1542 default:
1543 abort();
1544 }
1545 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001546}
1547
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001548static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08001549 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001550{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001551 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001552#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001553 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001554 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001555#endif
1556
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001557 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08001558 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001559}
1560
Avi Kivity70c68e42012-01-02 12:32:48 +02001561static const MemoryRegionOps subpage_ops = {
1562 .read = subpage_read,
1563 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001564 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001565 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001566};
1567
Anthony Liguoric227f092009-10-01 16:12:16 -05001568static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001569 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001570{
1571 int idx, eidx;
1572
1573 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1574 return -1;
1575 idx = SUBPAGE_IDX(start);
1576 eidx = SUBPAGE_IDX(end);
1577#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001578 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
1579 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00001580#endif
blueswir1db7b5422007-05-26 17:36:03 +00001581 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001582 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001583 }
1584
1585 return 0;
1586}
1587
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001588static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001589{
Anthony Liguoric227f092009-10-01 16:12:16 -05001590 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001591
Anthony Liguori7267c092011-08-20 22:09:37 -05001592 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001593
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001594 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001595 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001596 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Avi Kivity70c68e42012-01-02 12:32:48 +02001597 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001598 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001599#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001600 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
1601 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00001602#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001603 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00001604
1605 return mmio;
1606}
1607
Avi Kivity5312bd82012-02-12 18:32:55 +02001608static uint16_t dummy_section(MemoryRegion *mr)
1609{
1610 MemoryRegionSection section = {
1611 .mr = mr,
1612 .offset_within_address_space = 0,
1613 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001614 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001615 };
1616
1617 return phys_section_add(&section);
1618}
1619
Avi Kivitya8170e52012-10-23 12:30:10 +02001620MemoryRegion *iotlb_to_region(hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001621{
Paolo Bonzini0475d942013-05-29 12:28:21 +02001622 return address_space_memory.dispatch->sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001623}
1624
Avi Kivitye9179ce2009-06-14 11:38:52 +03001625static void io_mem_init(void)
1626{
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001627 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
1628 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001629 "unassigned", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001630 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001631 "notdirty", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001632 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001633 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001634}
1635
Avi Kivityac1970f2012-10-03 16:22:53 +02001636static void mem_begin(MemoryListener *listener)
1637{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001638 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001639 AddressSpaceDispatch *d = g_new(AddressSpaceDispatch, 1);
1640
1641 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
1642 d->as = as;
1643 as->next_dispatch = d;
1644}
1645
1646static void mem_commit(MemoryListener *listener)
1647{
1648 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02001649 AddressSpaceDispatch *cur = as->dispatch;
1650 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02001651
Paolo Bonzini0475d942013-05-29 12:28:21 +02001652 next->nodes = next_map.nodes;
1653 next->sections = next_map.sections;
1654
1655 as->dispatch = next;
1656 g_free(cur);
Avi Kivityac1970f2012-10-03 16:22:53 +02001657}
1658
Avi Kivity50c1e142012-02-08 21:36:02 +02001659static void core_begin(MemoryListener *listener)
1660{
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001661 uint16_t n;
1662
Paolo Bonzini60926662013-05-29 12:30:26 +02001663 prev_map = g_new(PhysPageMap, 1);
1664 *prev_map = next_map;
1665
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001666 memset(&next_map, 0, sizeof(next_map));
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001667 n = dummy_section(&io_mem_unassigned);
1668 assert(n == PHYS_SECTION_UNASSIGNED);
1669 n = dummy_section(&io_mem_notdirty);
1670 assert(n == PHYS_SECTION_NOTDIRTY);
1671 n = dummy_section(&io_mem_rom);
1672 assert(n == PHYS_SECTION_ROM);
1673 n = dummy_section(&io_mem_watch);
1674 assert(n == PHYS_SECTION_WATCH);
Avi Kivity50c1e142012-02-08 21:36:02 +02001675}
1676
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001677/* This listener's commit run after the other AddressSpaceDispatch listeners'.
1678 * All AddressSpaceDispatch instances have switched to the next map.
1679 */
1680static void core_commit(MemoryListener *listener)
1681{
Paolo Bonzini60926662013-05-29 12:30:26 +02001682 phys_sections_free(prev_map);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001683}
1684
Avi Kivity1d711482012-10-02 18:54:45 +02001685static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001686{
Andreas Färber182735e2013-05-29 22:29:20 +02001687 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02001688
1689 /* since each CPU stores ram addresses in its TLB cache, we must
1690 reset the modified entries */
1691 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02001692 CPU_FOREACH(cpu) {
Andreas Färber182735e2013-05-29 22:29:20 +02001693 CPUArchState *env = cpu->env_ptr;
1694
Avi Kivity117712c2012-02-12 21:23:17 +02001695 tlb_flush(env, 1);
1696 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001697}
1698
Avi Kivity93632742012-02-08 16:54:16 +02001699static void core_log_global_start(MemoryListener *listener)
1700{
1701 cpu_physical_memory_set_dirty_tracking(1);
1702}
1703
1704static void core_log_global_stop(MemoryListener *listener)
1705{
1706 cpu_physical_memory_set_dirty_tracking(0);
1707}
1708
Avi Kivity93632742012-02-08 16:54:16 +02001709static MemoryListener core_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02001710 .begin = core_begin,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001711 .commit = core_commit,
Avi Kivity93632742012-02-08 16:54:16 +02001712 .log_global_start = core_log_global_start,
1713 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001714 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001715};
1716
Avi Kivity1d711482012-10-02 18:54:45 +02001717static MemoryListener tcg_memory_listener = {
1718 .commit = tcg_commit,
1719};
1720
Avi Kivityac1970f2012-10-03 16:22:53 +02001721void address_space_init_dispatch(AddressSpace *as)
1722{
Paolo Bonzini00752702013-05-29 12:13:54 +02001723 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001724 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02001725 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02001726 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02001727 .region_add = mem_add,
1728 .region_nop = mem_add,
1729 .priority = 0,
1730 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001731 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02001732}
1733
Avi Kivity83f3c252012-10-07 12:59:55 +02001734void address_space_destroy_dispatch(AddressSpace *as)
1735{
1736 AddressSpaceDispatch *d = as->dispatch;
1737
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001738 memory_listener_unregister(&as->dispatch_listener);
Avi Kivity83f3c252012-10-07 12:59:55 +02001739 g_free(d);
1740 as->dispatch = NULL;
1741}
1742
Avi Kivity62152b82011-07-26 14:26:14 +03001743static void memory_map_init(void)
1744{
Anthony Liguori7267c092011-08-20 22:09:37 -05001745 system_memory = g_malloc(sizeof(*system_memory));
Michael S. Tsirkinef9e4552013-11-10 11:54:33 +02001746 memory_region_init(system_memory, NULL, "system", INT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001747 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03001748
Anthony Liguori7267c092011-08-20 22:09:37 -05001749 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02001750 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
1751 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001752 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02001753
Avi Kivityf6790af2012-10-02 20:13:51 +02001754 memory_listener_register(&core_memory_listener, &address_space_memory);
liguang26416892013-09-04 14:37:33 +08001755 if (tcg_enabled()) {
1756 memory_listener_register(&tcg_memory_listener, &address_space_memory);
1757 }
Avi Kivity62152b82011-07-26 14:26:14 +03001758}
1759
1760MemoryRegion *get_system_memory(void)
1761{
1762 return system_memory;
1763}
1764
Avi Kivity309cb472011-08-08 16:09:03 +03001765MemoryRegion *get_system_io(void)
1766{
1767 return system_io;
1768}
1769
pbrooke2eef172008-06-08 01:09:01 +00001770#endif /* !defined(CONFIG_USER_ONLY) */
1771
bellard13eb76e2004-01-24 15:23:36 +00001772/* physical memory access (slow version, mainly for debug) */
1773#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02001774int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001775 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001776{
1777 int l, flags;
1778 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001779 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001780
1781 while (len > 0) {
1782 page = addr & TARGET_PAGE_MASK;
1783 l = (page + TARGET_PAGE_SIZE) - addr;
1784 if (l > len)
1785 l = len;
1786 flags = page_get_flags(page);
1787 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001788 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001789 if (is_write) {
1790 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001791 return -1;
bellard579a97f2007-11-11 14:26:47 +00001792 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001793 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001794 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001795 memcpy(p, buf, l);
1796 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001797 } else {
1798 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001799 return -1;
bellard579a97f2007-11-11 14:26:47 +00001800 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001801 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001802 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001803 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001804 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001805 }
1806 len -= l;
1807 buf += l;
1808 addr += l;
1809 }
Paul Brooka68fe892010-03-01 00:08:59 +00001810 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001811}
bellard8df1cd02005-01-28 22:37:22 +00001812
bellard13eb76e2004-01-24 15:23:36 +00001813#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001814
Avi Kivitya8170e52012-10-23 12:30:10 +02001815static void invalidate_and_set_dirty(hwaddr addr,
1816 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001817{
1818 if (!cpu_physical_memory_is_dirty(addr)) {
1819 /* invalidate code */
1820 tb_invalidate_phys_page_range(addr, addr + length, 0);
1821 /* set dirty bit */
1822 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
1823 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001824 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001825}
1826
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001827static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
1828{
1829 if (memory_region_is_ram(mr)) {
1830 return !(is_write && mr->readonly);
1831 }
1832 if (memory_region_is_romd(mr)) {
1833 return !is_write;
1834 }
1835
1836 return false;
1837}
1838
Richard Henderson23326162013-07-08 14:55:59 -07001839static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001840{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02001841 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07001842
1843 /* Regions are assumed to support 1-4 byte accesses unless
1844 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07001845 if (access_size_max == 0) {
1846 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001847 }
Richard Henderson23326162013-07-08 14:55:59 -07001848
1849 /* Bound the maximum access by the alignment of the address. */
1850 if (!mr->ops->impl.unaligned) {
1851 unsigned align_size_max = addr & -addr;
1852 if (align_size_max != 0 && align_size_max < access_size_max) {
1853 access_size_max = align_size_max;
1854 }
1855 }
1856
1857 /* Don't attempt accesses larger than the maximum. */
1858 if (l > access_size_max) {
1859 l = access_size_max;
1860 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02001861 if (l & (l - 1)) {
1862 l = 1 << (qemu_fls(l) - 1);
1863 }
Richard Henderson23326162013-07-08 14:55:59 -07001864
1865 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001866}
1867
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001868bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001869 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00001870{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001871 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00001872 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001873 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001874 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001875 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001876 bool error = false;
ths3b46e622007-09-17 08:09:54 +00001877
bellard13eb76e2004-01-24 15:23:36 +00001878 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001879 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001880 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00001881
bellard13eb76e2004-01-24 15:23:36 +00001882 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001883 if (!memory_access_is_direct(mr, is_write)) {
1884 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02001885 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00001886 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07001887 switch (l) {
1888 case 8:
1889 /* 64 bit write access */
1890 val = ldq_p(buf);
1891 error |= io_mem_write(mr, addr1, val, 8);
1892 break;
1893 case 4:
bellard1c213d12005-09-03 10:49:04 +00001894 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001895 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001896 error |= io_mem_write(mr, addr1, val, 4);
Richard Henderson23326162013-07-08 14:55:59 -07001897 break;
1898 case 2:
bellard1c213d12005-09-03 10:49:04 +00001899 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001900 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001901 error |= io_mem_write(mr, addr1, val, 2);
Richard Henderson23326162013-07-08 14:55:59 -07001902 break;
1903 case 1:
bellard1c213d12005-09-03 10:49:04 +00001904 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001905 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001906 error |= io_mem_write(mr, addr1, val, 1);
Richard Henderson23326162013-07-08 14:55:59 -07001907 break;
1908 default:
1909 abort();
bellard13eb76e2004-01-24 15:23:36 +00001910 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001911 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001912 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00001913 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00001914 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00001915 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001916 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00001917 }
1918 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001919 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00001920 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001921 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07001922 switch (l) {
1923 case 8:
1924 /* 64 bit read access */
1925 error |= io_mem_read(mr, addr1, &val, 8);
1926 stq_p(buf, val);
1927 break;
1928 case 4:
bellard13eb76e2004-01-24 15:23:36 +00001929 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001930 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00001931 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07001932 break;
1933 case 2:
bellard13eb76e2004-01-24 15:23:36 +00001934 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001935 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00001936 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07001937 break;
1938 case 1:
bellard1c213d12005-09-03 10:49:04 +00001939 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001940 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00001941 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07001942 break;
1943 default:
1944 abort();
bellard13eb76e2004-01-24 15:23:36 +00001945 }
1946 } else {
1947 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001948 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02001949 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00001950 }
1951 }
1952 len -= l;
1953 buf += l;
1954 addr += l;
1955 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001956
1957 return error;
bellard13eb76e2004-01-24 15:23:36 +00001958}
bellard8df1cd02005-01-28 22:37:22 +00001959
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001960bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02001961 const uint8_t *buf, int len)
1962{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001963 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02001964}
1965
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001966bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02001967{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001968 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02001969}
1970
1971
Avi Kivitya8170e52012-10-23 12:30:10 +02001972void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001973 int len, int is_write)
1974{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001975 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02001976}
1977
bellardd0ecd2a2006-04-23 17:14:48 +00001978/* used for ROM loading : can write in RAM and ROM */
Avi Kivitya8170e52012-10-23 12:30:10 +02001979void cpu_physical_memory_write_rom(hwaddr addr,
bellardd0ecd2a2006-04-23 17:14:48 +00001980 const uint8_t *buf, int len)
1981{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001982 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00001983 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001984 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001985 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00001986
bellardd0ecd2a2006-04-23 17:14:48 +00001987 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001988 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001989 mr = address_space_translate(&address_space_memory,
1990 addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00001991
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001992 if (!(memory_region_is_ram(mr) ||
1993 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00001994 /* do nothing */
1995 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001996 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00001997 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00001998 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00001999 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002000 invalidate_and_set_dirty(addr1, l);
bellardd0ecd2a2006-04-23 17:14:48 +00002001 }
2002 len -= l;
2003 buf += l;
2004 addr += l;
2005 }
2006}
2007
aliguori6d16c2f2009-01-22 16:59:11 +00002008typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002009 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002010 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002011 hwaddr addr;
2012 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002013} BounceBuffer;
2014
2015static BounceBuffer bounce;
2016
aliguoriba223c22009-01-22 16:59:16 +00002017typedef struct MapClient {
2018 void *opaque;
2019 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002020 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002021} MapClient;
2022
Blue Swirl72cf2d42009-09-12 07:36:22 +00002023static QLIST_HEAD(map_client_list, MapClient) map_client_list
2024 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002025
2026void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2027{
Anthony Liguori7267c092011-08-20 22:09:37 -05002028 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002029
2030 client->opaque = opaque;
2031 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002032 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002033 return client;
2034}
2035
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002036static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002037{
2038 MapClient *client = (MapClient *)_client;
2039
Blue Swirl72cf2d42009-09-12 07:36:22 +00002040 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002041 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002042}
2043
2044static void cpu_notify_map_clients(void)
2045{
2046 MapClient *client;
2047
Blue Swirl72cf2d42009-09-12 07:36:22 +00002048 while (!QLIST_EMPTY(&map_client_list)) {
2049 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002050 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002051 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002052 }
2053}
2054
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002055bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2056{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002057 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002058 hwaddr l, xlat;
2059
2060 while (len > 0) {
2061 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002062 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2063 if (!memory_access_is_direct(mr, is_write)) {
2064 l = memory_access_size(mr, l, addr);
2065 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002066 return false;
2067 }
2068 }
2069
2070 len -= l;
2071 addr += l;
2072 }
2073 return true;
2074}
2075
aliguori6d16c2f2009-01-22 16:59:11 +00002076/* Map a physical memory region into a host virtual address.
2077 * May map a subset of the requested range, given by and returned in *plen.
2078 * May return NULL if resources needed to perform the mapping are exhausted.
2079 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002080 * Use cpu_register_map_client() to know when retrying the map operation is
2081 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002082 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002083void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002084 hwaddr addr,
2085 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002086 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002087{
Avi Kivitya8170e52012-10-23 12:30:10 +02002088 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002089 hwaddr done = 0;
2090 hwaddr l, xlat, base;
2091 MemoryRegion *mr, *this_mr;
2092 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002093
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002094 if (len == 0) {
2095 return NULL;
2096 }
aliguori6d16c2f2009-01-22 16:59:11 +00002097
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002098 l = len;
2099 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2100 if (!memory_access_is_direct(mr, is_write)) {
2101 if (bounce.buffer) {
2102 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002103 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002104 /* Avoid unbounded allocations */
2105 l = MIN(l, TARGET_PAGE_SIZE);
2106 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002107 bounce.addr = addr;
2108 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002109
2110 memory_region_ref(mr);
2111 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002112 if (!is_write) {
2113 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002114 }
aliguori6d16c2f2009-01-22 16:59:11 +00002115
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002116 *plen = l;
2117 return bounce.buffer;
2118 }
2119
2120 base = xlat;
2121 raddr = memory_region_get_ram_addr(mr);
2122
2123 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002124 len -= l;
2125 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002126 done += l;
2127 if (len == 0) {
2128 break;
2129 }
2130
2131 l = len;
2132 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2133 if (this_mr != mr || xlat != base + done) {
2134 break;
2135 }
aliguori6d16c2f2009-01-22 16:59:11 +00002136 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002137
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002138 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002139 *plen = done;
2140 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002141}
2142
Avi Kivityac1970f2012-10-03 16:22:53 +02002143/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002144 * Will also mark the memory as dirty if is_write == 1. access_len gives
2145 * the amount of memory that was actually read or written by the caller.
2146 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002147void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2148 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002149{
2150 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002151 MemoryRegion *mr;
2152 ram_addr_t addr1;
2153
2154 mr = qemu_ram_addr_from_host(buffer, &addr1);
2155 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002156 if (is_write) {
aliguori6d16c2f2009-01-22 16:59:11 +00002157 while (access_len) {
2158 unsigned l;
2159 l = TARGET_PAGE_SIZE;
2160 if (l > access_len)
2161 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002162 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002163 addr1 += l;
2164 access_len -= l;
2165 }
2166 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002167 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002168 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002169 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002170 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002171 return;
2172 }
2173 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002174 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002175 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002176 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002177 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002178 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002179 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002180}
bellardd0ecd2a2006-04-23 17:14:48 +00002181
Avi Kivitya8170e52012-10-23 12:30:10 +02002182void *cpu_physical_memory_map(hwaddr addr,
2183 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002184 int is_write)
2185{
2186 return address_space_map(&address_space_memory, addr, plen, is_write);
2187}
2188
Avi Kivitya8170e52012-10-23 12:30:10 +02002189void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2190 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002191{
2192 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2193}
2194
bellard8df1cd02005-01-28 22:37:22 +00002195/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002196static inline uint32_t ldl_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002197 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002198{
bellard8df1cd02005-01-28 22:37:22 +00002199 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002200 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002201 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002202 hwaddr l = 4;
2203 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002204
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002205 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2206 false);
2207 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002208 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002209 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002210#if defined(TARGET_WORDS_BIGENDIAN)
2211 if (endian == DEVICE_LITTLE_ENDIAN) {
2212 val = bswap32(val);
2213 }
2214#else
2215 if (endian == DEVICE_BIG_ENDIAN) {
2216 val = bswap32(val);
2217 }
2218#endif
bellard8df1cd02005-01-28 22:37:22 +00002219 } else {
2220 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002221 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002222 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002223 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002224 switch (endian) {
2225 case DEVICE_LITTLE_ENDIAN:
2226 val = ldl_le_p(ptr);
2227 break;
2228 case DEVICE_BIG_ENDIAN:
2229 val = ldl_be_p(ptr);
2230 break;
2231 default:
2232 val = ldl_p(ptr);
2233 break;
2234 }
bellard8df1cd02005-01-28 22:37:22 +00002235 }
2236 return val;
2237}
2238
Avi Kivitya8170e52012-10-23 12:30:10 +02002239uint32_t ldl_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002240{
2241 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2242}
2243
Avi Kivitya8170e52012-10-23 12:30:10 +02002244uint32_t ldl_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002245{
2246 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2247}
2248
Avi Kivitya8170e52012-10-23 12:30:10 +02002249uint32_t ldl_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002250{
2251 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
2252}
2253
bellard84b7b8e2005-11-28 21:19:04 +00002254/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002255static inline uint64_t ldq_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002256 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002257{
bellard84b7b8e2005-11-28 21:19:04 +00002258 uint8_t *ptr;
2259 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002260 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002261 hwaddr l = 8;
2262 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002263
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002264 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2265 false);
2266 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002267 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002268 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002269#if defined(TARGET_WORDS_BIGENDIAN)
2270 if (endian == DEVICE_LITTLE_ENDIAN) {
2271 val = bswap64(val);
2272 }
2273#else
2274 if (endian == DEVICE_BIG_ENDIAN) {
2275 val = bswap64(val);
2276 }
2277#endif
bellard84b7b8e2005-11-28 21:19:04 +00002278 } else {
2279 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002280 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002281 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002282 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002283 switch (endian) {
2284 case DEVICE_LITTLE_ENDIAN:
2285 val = ldq_le_p(ptr);
2286 break;
2287 case DEVICE_BIG_ENDIAN:
2288 val = ldq_be_p(ptr);
2289 break;
2290 default:
2291 val = ldq_p(ptr);
2292 break;
2293 }
bellard84b7b8e2005-11-28 21:19:04 +00002294 }
2295 return val;
2296}
2297
Avi Kivitya8170e52012-10-23 12:30:10 +02002298uint64_t ldq_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002299{
2300 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2301}
2302
Avi Kivitya8170e52012-10-23 12:30:10 +02002303uint64_t ldq_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002304{
2305 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2306}
2307
Avi Kivitya8170e52012-10-23 12:30:10 +02002308uint64_t ldq_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002309{
2310 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
2311}
2312
bellardaab33092005-10-30 20:48:42 +00002313/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002314uint32_t ldub_phys(hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002315{
2316 uint8_t val;
2317 cpu_physical_memory_read(addr, &val, 1);
2318 return val;
2319}
2320
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002321/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002322static inline uint32_t lduw_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002323 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002324{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002325 uint8_t *ptr;
2326 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002327 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002328 hwaddr l = 2;
2329 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002330
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002331 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2332 false);
2333 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002334 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002335 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002336#if defined(TARGET_WORDS_BIGENDIAN)
2337 if (endian == DEVICE_LITTLE_ENDIAN) {
2338 val = bswap16(val);
2339 }
2340#else
2341 if (endian == DEVICE_BIG_ENDIAN) {
2342 val = bswap16(val);
2343 }
2344#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002345 } else {
2346 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002347 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002348 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002349 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002350 switch (endian) {
2351 case DEVICE_LITTLE_ENDIAN:
2352 val = lduw_le_p(ptr);
2353 break;
2354 case DEVICE_BIG_ENDIAN:
2355 val = lduw_be_p(ptr);
2356 break;
2357 default:
2358 val = lduw_p(ptr);
2359 break;
2360 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002361 }
2362 return val;
bellardaab33092005-10-30 20:48:42 +00002363}
2364
Avi Kivitya8170e52012-10-23 12:30:10 +02002365uint32_t lduw_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002366{
2367 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2368}
2369
Avi Kivitya8170e52012-10-23 12:30:10 +02002370uint32_t lduw_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002371{
2372 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2373}
2374
Avi Kivitya8170e52012-10-23 12:30:10 +02002375uint32_t lduw_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002376{
2377 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
2378}
2379
bellard8df1cd02005-01-28 22:37:22 +00002380/* warning: addr must be aligned. The ram page is not masked as dirty
2381 and the code inside is not invalidated. It is useful if the dirty
2382 bits are used to track modified PTEs */
Avi Kivitya8170e52012-10-23 12:30:10 +02002383void stl_phys_notdirty(hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002384{
bellard8df1cd02005-01-28 22:37:22 +00002385 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002386 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002387 hwaddr l = 4;
2388 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002389
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002390 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2391 true);
2392 if (l < 4 || !memory_access_is_direct(mr, true)) {
2393 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002394 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002395 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002396 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002397 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002398
2399 if (unlikely(in_migration)) {
2400 if (!cpu_physical_memory_is_dirty(addr1)) {
2401 /* invalidate code */
2402 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2403 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002404 cpu_physical_memory_set_dirty_flags(
2405 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00002406 }
2407 }
bellard8df1cd02005-01-28 22:37:22 +00002408 }
2409}
2410
2411/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002412static inline void stl_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002413 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002414{
bellard8df1cd02005-01-28 22:37:22 +00002415 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002416 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002417 hwaddr l = 4;
2418 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002419
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002420 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2421 true);
2422 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002423#if defined(TARGET_WORDS_BIGENDIAN)
2424 if (endian == DEVICE_LITTLE_ENDIAN) {
2425 val = bswap32(val);
2426 }
2427#else
2428 if (endian == DEVICE_BIG_ENDIAN) {
2429 val = bswap32(val);
2430 }
2431#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002432 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002433 } else {
bellard8df1cd02005-01-28 22:37:22 +00002434 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002435 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002436 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002437 switch (endian) {
2438 case DEVICE_LITTLE_ENDIAN:
2439 stl_le_p(ptr, val);
2440 break;
2441 case DEVICE_BIG_ENDIAN:
2442 stl_be_p(ptr, val);
2443 break;
2444 default:
2445 stl_p(ptr, val);
2446 break;
2447 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002448 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002449 }
2450}
2451
Avi Kivitya8170e52012-10-23 12:30:10 +02002452void stl_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002453{
2454 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2455}
2456
Avi Kivitya8170e52012-10-23 12:30:10 +02002457void stl_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002458{
2459 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2460}
2461
Avi Kivitya8170e52012-10-23 12:30:10 +02002462void stl_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002463{
2464 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2465}
2466
bellardaab33092005-10-30 20:48:42 +00002467/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002468void stb_phys(hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002469{
2470 uint8_t v = val;
2471 cpu_physical_memory_write(addr, &v, 1);
2472}
2473
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002474/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002475static inline void stw_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002476 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002477{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002478 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002479 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002480 hwaddr l = 2;
2481 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002482
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002483 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2484 true);
2485 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002486#if defined(TARGET_WORDS_BIGENDIAN)
2487 if (endian == DEVICE_LITTLE_ENDIAN) {
2488 val = bswap16(val);
2489 }
2490#else
2491 if (endian == DEVICE_BIG_ENDIAN) {
2492 val = bswap16(val);
2493 }
2494#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002495 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002496 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002497 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002498 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002499 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002500 switch (endian) {
2501 case DEVICE_LITTLE_ENDIAN:
2502 stw_le_p(ptr, val);
2503 break;
2504 case DEVICE_BIG_ENDIAN:
2505 stw_be_p(ptr, val);
2506 break;
2507 default:
2508 stw_p(ptr, val);
2509 break;
2510 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002511 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002512 }
bellardaab33092005-10-30 20:48:42 +00002513}
2514
Avi Kivitya8170e52012-10-23 12:30:10 +02002515void stw_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002516{
2517 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2518}
2519
Avi Kivitya8170e52012-10-23 12:30:10 +02002520void stw_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002521{
2522 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2523}
2524
Avi Kivitya8170e52012-10-23 12:30:10 +02002525void stw_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002526{
2527 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2528}
2529
bellardaab33092005-10-30 20:48:42 +00002530/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002531void stq_phys(hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002532{
2533 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01002534 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00002535}
2536
Avi Kivitya8170e52012-10-23 12:30:10 +02002537void stq_le_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002538{
2539 val = cpu_to_le64(val);
2540 cpu_physical_memory_write(addr, &val, 8);
2541}
2542
Avi Kivitya8170e52012-10-23 12:30:10 +02002543void stq_be_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002544{
2545 val = cpu_to_be64(val);
2546 cpu_physical_memory_write(addr, &val, 8);
2547}
2548
aliguori5e2972f2009-03-28 17:51:36 +00002549/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02002550int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002551 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002552{
2553 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002554 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002555 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002556
2557 while (len > 0) {
2558 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02002559 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00002560 /* if no physical page mapped, return an error */
2561 if (phys_addr == -1)
2562 return -1;
2563 l = (page + TARGET_PAGE_SIZE) - addr;
2564 if (l > len)
2565 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002566 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00002567 if (is_write)
2568 cpu_physical_memory_write_rom(phys_addr, buf, l);
2569 else
aliguori5e2972f2009-03-28 17:51:36 +00002570 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00002571 len -= l;
2572 buf += l;
2573 addr += l;
2574 }
2575 return 0;
2576}
Paul Brooka68fe892010-03-01 00:08:59 +00002577#endif
bellard13eb76e2004-01-24 15:23:36 +00002578
Blue Swirl8e4a4242013-01-06 18:30:17 +00002579#if !defined(CONFIG_USER_ONLY)
2580
2581/*
2582 * A helper function for the _utterly broken_ virtio device model to find out if
2583 * it's running on a big endian machine. Don't do this at home kids!
2584 */
2585bool virtio_is_big_endian(void);
2586bool virtio_is_big_endian(void)
2587{
2588#if defined(TARGET_WORDS_BIGENDIAN)
2589 return true;
2590#else
2591 return false;
2592#endif
2593}
2594
2595#endif
2596
Wen Congyang76f35532012-05-07 12:04:18 +08002597#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002598bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002599{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002600 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002601 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002602
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002603 mr = address_space_translate(&address_space_memory,
2604 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002605
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002606 return !(memory_region_is_ram(mr) ||
2607 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002608}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002609
2610void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2611{
2612 RAMBlock *block;
2613
2614 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2615 func(block->host, block->offset, block->length, opaque);
2616 }
2617}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002618#endif