bellard | 5493600 | 2003-05-13 00:25:15 +0000 | [diff] [blame] | 1 | /* |
Blue Swirl | 5b6dd86 | 2012-12-02 16:04:43 +0000 | [diff] [blame] | 2 | * Virtual page mapping |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 3 | * |
bellard | 5493600 | 2003-05-13 00:25:15 +0000 | [diff] [blame] | 4 | * Copyright (c) 2003 Fabrice Bellard |
| 5 | * |
| 6 | * This library is free software; you can redistribute it and/or |
| 7 | * modify it under the terms of the GNU Lesser General Public |
| 8 | * License as published by the Free Software Foundation; either |
| 9 | * version 2 of the License, or (at your option) any later version. |
| 10 | * |
| 11 | * This library is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 14 | * Lesser General Public License for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU Lesser General Public |
Blue Swirl | 8167ee8 | 2009-07-16 20:47:01 +0000 | [diff] [blame] | 17 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. |
bellard | 5493600 | 2003-05-13 00:25:15 +0000 | [diff] [blame] | 18 | */ |
bellard | 67b915a | 2004-03-31 23:37:16 +0000 | [diff] [blame] | 19 | #include "config.h" |
bellard | d5a8f07 | 2004-09-29 21:15:28 +0000 | [diff] [blame] | 20 | #ifdef _WIN32 |
| 21 | #include <windows.h> |
| 22 | #else |
bellard | a98d49b | 2004-11-14 16:22:05 +0000 | [diff] [blame] | 23 | #include <sys/types.h> |
bellard | d5a8f07 | 2004-09-29 21:15:28 +0000 | [diff] [blame] | 24 | #include <sys/mman.h> |
| 25 | #endif |
bellard | 5493600 | 2003-05-13 00:25:15 +0000 | [diff] [blame] | 26 | |
Stefan Weil | 055403b | 2010-10-22 23:03:32 +0200 | [diff] [blame] | 27 | #include "qemu-common.h" |
bellard | 6180a18 | 2003-09-30 21:04:53 +0000 | [diff] [blame] | 28 | #include "cpu.h" |
bellard | b67d9a5 | 2008-05-23 09:57:34 +0000 | [diff] [blame] | 29 | #include "tcg.h" |
pbrook | b3c7724 | 2008-06-30 16:31:04 +0000 | [diff] [blame] | 30 | #include "hw/hw.h" |
Alex Williamson | cc9e98c | 2010-06-25 11:09:43 -0600 | [diff] [blame] | 31 | #include "hw/qdev.h" |
Paolo Bonzini | 1de7afc | 2012-12-17 18:20:00 +0100 | [diff] [blame] | 32 | #include "qemu/osdep.h" |
Paolo Bonzini | 9c17d61 | 2012-12-17 18:20:04 +0100 | [diff] [blame] | 33 | #include "sysemu/kvm.h" |
Markus Armbruster | 2ff3de6 | 2013-07-04 15:09:22 +0200 | [diff] [blame] | 34 | #include "sysemu/sysemu.h" |
Paolo Bonzini | 0d09e41 | 2013-02-05 17:06:20 +0100 | [diff] [blame] | 35 | #include "hw/xen/xen.h" |
Paolo Bonzini | 1de7afc | 2012-12-17 18:20:00 +0100 | [diff] [blame] | 36 | #include "qemu/timer.h" |
| 37 | #include "qemu/config-file.h" |
Paolo Bonzini | 022c62c | 2012-12-17 18:19:49 +0100 | [diff] [blame] | 38 | #include "exec/memory.h" |
Paolo Bonzini | 9c17d61 | 2012-12-17 18:20:04 +0100 | [diff] [blame] | 39 | #include "sysemu/dma.h" |
Paolo Bonzini | 022c62c | 2012-12-17 18:19:49 +0100 | [diff] [blame] | 40 | #include "exec/address-spaces.h" |
pbrook | 53a5960 | 2006-03-25 19:31:22 +0000 | [diff] [blame] | 41 | #if defined(CONFIG_USER_ONLY) |
| 42 | #include <qemu.h> |
Jun Nakajima | 432d268 | 2010-08-31 16:41:25 +0100 | [diff] [blame] | 43 | #else /* !CONFIG_USER_ONLY */ |
Paolo Bonzini | 9c17d61 | 2012-12-17 18:20:04 +0100 | [diff] [blame] | 44 | #include "sysemu/xen-mapcache.h" |
Stefano Stabellini | 6506e4f | 2011-05-19 18:35:44 +0100 | [diff] [blame] | 45 | #include "trace.h" |
pbrook | 53a5960 | 2006-03-25 19:31:22 +0000 | [diff] [blame] | 46 | #endif |
Paolo Bonzini | 0d6d3c8 | 2012-11-14 15:45:02 +0100 | [diff] [blame] | 47 | #include "exec/cpu-all.h" |
bellard | 5493600 | 2003-05-13 00:25:15 +0000 | [diff] [blame] | 48 | |
Paolo Bonzini | 022c62c | 2012-12-17 18:19:49 +0100 | [diff] [blame] | 49 | #include "exec/cputlb.h" |
Blue Swirl | 5b6dd86 | 2012-12-02 16:04:43 +0000 | [diff] [blame] | 50 | #include "translate-all.h" |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 51 | |
Paolo Bonzini | 022c62c | 2012-12-17 18:19:49 +0100 | [diff] [blame] | 52 | #include "exec/memory-internal.h" |
Avi Kivity | 67d95c1 | 2011-12-15 15:25:22 +0200 | [diff] [blame] | 53 | |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 54 | //#define DEBUG_SUBPAGE |
ths | 1196be3 | 2007-03-17 15:17:58 +0000 | [diff] [blame] | 55 | |
pbrook | 99773bd | 2006-04-16 15:14:59 +0000 | [diff] [blame] | 56 | #if !defined(CONFIG_USER_ONLY) |
aliguori | 7457619 | 2008-10-06 14:02:03 +0000 | [diff] [blame] | 57 | static int in_migration; |
pbrook | 94a6b54 | 2009-04-11 17:15:54 +0000 | [diff] [blame] | 58 | |
Paolo Bonzini | a316103 | 2012-11-14 15:54:48 +0100 | [diff] [blame] | 59 | RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) }; |
Avi Kivity | 62152b8 | 2011-07-26 14:26:14 +0300 | [diff] [blame] | 60 | |
| 61 | static MemoryRegion *system_memory; |
Avi Kivity | 309cb47 | 2011-08-08 16:09:03 +0300 | [diff] [blame] | 62 | static MemoryRegion *system_io; |
Avi Kivity | 62152b8 | 2011-07-26 14:26:14 +0300 | [diff] [blame] | 63 | |
Avi Kivity | f6790af | 2012-10-02 20:13:51 +0200 | [diff] [blame] | 64 | AddressSpace address_space_io; |
| 65 | AddressSpace address_space_memory; |
Avi Kivity | 2673a5d | 2012-10-02 18:49:28 +0200 | [diff] [blame] | 66 | |
Paolo Bonzini | 0844e00 | 2013-05-24 14:37:28 +0200 | [diff] [blame] | 67 | MemoryRegion io_mem_rom, io_mem_notdirty; |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 68 | static MemoryRegion io_mem_unassigned; |
Avi Kivity | 0e0df1e | 2012-01-02 00:32:15 +0200 | [diff] [blame] | 69 | |
pbrook | e2eef17 | 2008-06-08 01:09:01 +0000 | [diff] [blame] | 70 | #endif |
bellard | 9fa3e85 | 2004-01-04 18:06:42 +0000 | [diff] [blame] | 71 | |
Andreas Färber | bdc4464 | 2013-06-24 23:50:24 +0200 | [diff] [blame] | 72 | struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus); |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 73 | /* current CPU in the current thread. It is only valid inside |
| 74 | cpu_exec() */ |
Andreas Färber | 4917cf4 | 2013-05-27 05:17:50 +0200 | [diff] [blame] | 75 | DEFINE_TLS(CPUState *, current_cpu); |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 76 | /* 0 = Do not count executed instructions. |
ths | bf20dc0 | 2008-06-30 17:22:19 +0000 | [diff] [blame] | 77 | 1 = Precise instruction counting. |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 78 | 2 = Adaptive rate instruction counting. */ |
Paolo Bonzini | 5708fc6 | 2012-11-26 15:36:40 +0100 | [diff] [blame] | 79 | int use_icount; |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 80 | |
pbrook | e2eef17 | 2008-06-08 01:09:01 +0000 | [diff] [blame] | 81 | #if !defined(CONFIG_USER_ONLY) |
Avi Kivity | 4346ae3 | 2012-02-10 17:00:01 +0200 | [diff] [blame] | 82 | |
Paolo Bonzini | 1db8abb | 2013-05-21 12:07:21 +0200 | [diff] [blame] | 83 | typedef struct PhysPageEntry PhysPageEntry; |
| 84 | |
| 85 | struct PhysPageEntry { |
| 86 | uint16_t is_leaf : 1; |
| 87 | /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */ |
| 88 | uint16_t ptr : 15; |
| 89 | }; |
| 90 | |
Paolo Bonzini | 0475d94 | 2013-05-29 12:28:21 +0200 | [diff] [blame] | 91 | typedef PhysPageEntry Node[L2_SIZE]; |
| 92 | |
Paolo Bonzini | 1db8abb | 2013-05-21 12:07:21 +0200 | [diff] [blame] | 93 | struct AddressSpaceDispatch { |
| 94 | /* This is a multi-level map on the physical address space. |
| 95 | * The bottom level has pointers to MemoryRegionSections. |
| 96 | */ |
| 97 | PhysPageEntry phys_map; |
Paolo Bonzini | 0475d94 | 2013-05-29 12:28:21 +0200 | [diff] [blame] | 98 | Node *nodes; |
| 99 | MemoryRegionSection *sections; |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 100 | AddressSpace *as; |
Paolo Bonzini | 1db8abb | 2013-05-21 12:07:21 +0200 | [diff] [blame] | 101 | }; |
| 102 | |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 103 | #define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK) |
| 104 | typedef struct subpage_t { |
| 105 | MemoryRegion iomem; |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 106 | AddressSpace *as; |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 107 | hwaddr base; |
| 108 | uint16_t sub_section[TARGET_PAGE_SIZE]; |
| 109 | } subpage_t; |
| 110 | |
Liu Ping Fan | b41aac4 | 2013-05-29 11:09:17 +0200 | [diff] [blame] | 111 | #define PHYS_SECTION_UNASSIGNED 0 |
| 112 | #define PHYS_SECTION_NOTDIRTY 1 |
| 113 | #define PHYS_SECTION_ROM 2 |
| 114 | #define PHYS_SECTION_WATCH 3 |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 115 | |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 116 | typedef struct PhysPageMap { |
| 117 | unsigned sections_nb; |
| 118 | unsigned sections_nb_alloc; |
| 119 | unsigned nodes_nb; |
| 120 | unsigned nodes_nb_alloc; |
| 121 | Node *nodes; |
| 122 | MemoryRegionSection *sections; |
| 123 | } PhysPageMap; |
| 124 | |
Paolo Bonzini | 6092666 | 2013-05-29 12:30:26 +0200 | [diff] [blame] | 125 | static PhysPageMap *prev_map; |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 126 | static PhysPageMap next_map; |
Avi Kivity | d6f2ea2 | 2012-02-12 20:12:49 +0200 | [diff] [blame] | 127 | |
Avi Kivity | 07f07b3 | 2012-02-13 20:45:32 +0200 | [diff] [blame] | 128 | #define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1) |
Avi Kivity | d6f2ea2 | 2012-02-12 20:12:49 +0200 | [diff] [blame] | 129 | |
pbrook | e2eef17 | 2008-06-08 01:09:01 +0000 | [diff] [blame] | 130 | static void io_mem_init(void); |
Avi Kivity | 62152b8 | 2011-07-26 14:26:14 +0300 | [diff] [blame] | 131 | static void memory_map_init(void); |
pbrook | e2eef17 | 2008-06-08 01:09:01 +0000 | [diff] [blame] | 132 | |
Avi Kivity | 1ec9b90 | 2012-01-02 12:47:48 +0200 | [diff] [blame] | 133 | static MemoryRegion io_mem_watch; |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 134 | #endif |
bellard | 5493600 | 2003-05-13 00:25:15 +0000 | [diff] [blame] | 135 | |
Paul Brook | 6d9a130 | 2010-02-28 23:55:53 +0000 | [diff] [blame] | 136 | #if !defined(CONFIG_USER_ONLY) |
Avi Kivity | d6f2ea2 | 2012-02-12 20:12:49 +0200 | [diff] [blame] | 137 | |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 138 | static void phys_map_node_reserve(unsigned nodes) |
| 139 | { |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 140 | if (next_map.nodes_nb + nodes > next_map.nodes_nb_alloc) { |
| 141 | next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc * 2, |
| 142 | 16); |
| 143 | next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc, |
| 144 | next_map.nodes_nb + nodes); |
| 145 | next_map.nodes = g_renew(Node, next_map.nodes, |
| 146 | next_map.nodes_nb_alloc); |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 147 | } |
| 148 | } |
| 149 | |
| 150 | static uint16_t phys_map_node_alloc(void) |
Avi Kivity | d6f2ea2 | 2012-02-12 20:12:49 +0200 | [diff] [blame] | 151 | { |
| 152 | unsigned i; |
| 153 | uint16_t ret; |
| 154 | |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 155 | ret = next_map.nodes_nb++; |
Avi Kivity | d6f2ea2 | 2012-02-12 20:12:49 +0200 | [diff] [blame] | 156 | assert(ret != PHYS_MAP_NODE_NIL); |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 157 | assert(ret != next_map.nodes_nb_alloc); |
Avi Kivity | d6f2ea2 | 2012-02-12 20:12:49 +0200 | [diff] [blame] | 158 | for (i = 0; i < L2_SIZE; ++i) { |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 159 | next_map.nodes[ret][i].is_leaf = 0; |
| 160 | next_map.nodes[ret][i].ptr = PHYS_MAP_NODE_NIL; |
Avi Kivity | d6f2ea2 | 2012-02-12 20:12:49 +0200 | [diff] [blame] | 161 | } |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 162 | return ret; |
Avi Kivity | d6f2ea2 | 2012-02-12 20:12:49 +0200 | [diff] [blame] | 163 | } |
| 164 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 165 | static void phys_page_set_level(PhysPageEntry *lp, hwaddr *index, |
| 166 | hwaddr *nb, uint16_t leaf, |
Avi Kivity | 2999097 | 2012-02-13 20:21:20 +0200 | [diff] [blame] | 167 | int level) |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 168 | { |
| 169 | PhysPageEntry *p; |
| 170 | int i; |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 171 | hwaddr step = (hwaddr)1 << (level * L2_BITS); |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 172 | |
Avi Kivity | 07f07b3 | 2012-02-13 20:45:32 +0200 | [diff] [blame] | 173 | if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) { |
Avi Kivity | c19e880 | 2012-02-13 20:25:31 +0200 | [diff] [blame] | 174 | lp->ptr = phys_map_node_alloc(); |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 175 | p = next_map.nodes[lp->ptr]; |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 176 | if (level == 0) { |
| 177 | for (i = 0; i < L2_SIZE; i++) { |
Avi Kivity | 07f07b3 | 2012-02-13 20:45:32 +0200 | [diff] [blame] | 178 | p[i].is_leaf = 1; |
Liu Ping Fan | b41aac4 | 2013-05-29 11:09:17 +0200 | [diff] [blame] | 179 | p[i].ptr = PHYS_SECTION_UNASSIGNED; |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 180 | } |
| 181 | } |
| 182 | } else { |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 183 | p = next_map.nodes[lp->ptr]; |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 184 | } |
Avi Kivity | 2999097 | 2012-02-13 20:21:20 +0200 | [diff] [blame] | 185 | lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)]; |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 186 | |
Avi Kivity | 2999097 | 2012-02-13 20:21:20 +0200 | [diff] [blame] | 187 | while (*nb && lp < &p[L2_SIZE]) { |
Avi Kivity | 07f07b3 | 2012-02-13 20:45:32 +0200 | [diff] [blame] | 188 | if ((*index & (step - 1)) == 0 && *nb >= step) { |
| 189 | lp->is_leaf = true; |
Avi Kivity | c19e880 | 2012-02-13 20:25:31 +0200 | [diff] [blame] | 190 | lp->ptr = leaf; |
Avi Kivity | 07f07b3 | 2012-02-13 20:45:32 +0200 | [diff] [blame] | 191 | *index += step; |
| 192 | *nb -= step; |
Avi Kivity | 2999097 | 2012-02-13 20:21:20 +0200 | [diff] [blame] | 193 | } else { |
| 194 | phys_page_set_level(lp, index, nb, leaf, level - 1); |
| 195 | } |
| 196 | ++lp; |
Avi Kivity | f7bf546 | 2012-02-13 20:12:05 +0200 | [diff] [blame] | 197 | } |
| 198 | } |
| 199 | |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 200 | static void phys_page_set(AddressSpaceDispatch *d, |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 201 | hwaddr index, hwaddr nb, |
Avi Kivity | 2999097 | 2012-02-13 20:21:20 +0200 | [diff] [blame] | 202 | uint16_t leaf) |
bellard | 92e873b | 2004-05-21 14:52:29 +0000 | [diff] [blame] | 203 | { |
Avi Kivity | 2999097 | 2012-02-13 20:21:20 +0200 | [diff] [blame] | 204 | /* Wildly overreserve - it doesn't matter much. */ |
Avi Kivity | 07f07b3 | 2012-02-13 20:45:32 +0200 | [diff] [blame] | 205 | phys_map_node_reserve(3 * P_L2_LEVELS); |
bellard | 92e873b | 2004-05-21 14:52:29 +0000 | [diff] [blame] | 206 | |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 207 | phys_page_set_level(&d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1); |
bellard | 92e873b | 2004-05-21 14:52:29 +0000 | [diff] [blame] | 208 | } |
| 209 | |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 210 | static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr index, |
| 211 | Node *nodes, MemoryRegionSection *sections) |
bellard | 92e873b | 2004-05-21 14:52:29 +0000 | [diff] [blame] | 212 | { |
Avi Kivity | 31ab2b4 | 2012-02-13 16:44:19 +0200 | [diff] [blame] | 213 | PhysPageEntry *p; |
| 214 | int i; |
Avi Kivity | f1f6e3b | 2011-11-20 17:52:22 +0200 | [diff] [blame] | 215 | |
Avi Kivity | 07f07b3 | 2012-02-13 20:45:32 +0200 | [diff] [blame] | 216 | for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) { |
Avi Kivity | c19e880 | 2012-02-13 20:25:31 +0200 | [diff] [blame] | 217 | if (lp.ptr == PHYS_MAP_NODE_NIL) { |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 218 | return §ions[PHYS_SECTION_UNASSIGNED]; |
Avi Kivity | 31ab2b4 | 2012-02-13 16:44:19 +0200 | [diff] [blame] | 219 | } |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 220 | p = nodes[lp.ptr]; |
Avi Kivity | 31ab2b4 | 2012-02-13 16:44:19 +0200 | [diff] [blame] | 221 | lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)]; |
Avi Kivity | f1f6e3b | 2011-11-20 17:52:22 +0200 | [diff] [blame] | 222 | } |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 223 | return §ions[lp.ptr]; |
Avi Kivity | f3705d5 | 2012-03-08 16:16:34 +0200 | [diff] [blame] | 224 | } |
| 225 | |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 226 | bool memory_region_is_unassigned(MemoryRegion *mr) |
| 227 | { |
Paolo Bonzini | 2a8e749 | 2013-05-24 14:34:08 +0200 | [diff] [blame] | 228 | return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 229 | && mr != &io_mem_watch; |
| 230 | } |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 231 | |
Paolo Bonzini | c7086b4 | 2013-06-02 15:27:39 +0200 | [diff] [blame] | 232 | static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d, |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 233 | hwaddr addr, |
| 234 | bool resolve_subpage) |
Jan Kiszka | 9f02960 | 2013-05-06 16:48:02 +0200 | [diff] [blame] | 235 | { |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 236 | MemoryRegionSection *section; |
| 237 | subpage_t *subpage; |
| 238 | |
Paolo Bonzini | 0475d94 | 2013-05-29 12:28:21 +0200 | [diff] [blame] | 239 | section = phys_page_find(d->phys_map, addr >> TARGET_PAGE_BITS, |
| 240 | d->nodes, d->sections); |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 241 | if (resolve_subpage && section->mr->subpage) { |
| 242 | subpage = container_of(section->mr, subpage_t, iomem); |
Paolo Bonzini | 0475d94 | 2013-05-29 12:28:21 +0200 | [diff] [blame] | 243 | section = &d->sections[subpage->sub_section[SUBPAGE_IDX(addr)]]; |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 244 | } |
| 245 | return section; |
Jan Kiszka | 9f02960 | 2013-05-06 16:48:02 +0200 | [diff] [blame] | 246 | } |
| 247 | |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 248 | static MemoryRegionSection * |
Paolo Bonzini | c7086b4 | 2013-06-02 15:27:39 +0200 | [diff] [blame] | 249 | address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat, |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 250 | hwaddr *plen, bool resolve_subpage) |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 251 | { |
| 252 | MemoryRegionSection *section; |
| 253 | Int128 diff; |
| 254 | |
Paolo Bonzini | c7086b4 | 2013-06-02 15:27:39 +0200 | [diff] [blame] | 255 | section = address_space_lookup_region(d, addr, resolve_subpage); |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 256 | /* Compute offset within MemoryRegionSection */ |
| 257 | addr -= section->offset_within_address_space; |
| 258 | |
| 259 | /* Compute offset within MemoryRegion */ |
| 260 | *xlat = addr + section->offset_within_region; |
| 261 | |
| 262 | diff = int128_sub(section->mr->size, int128_make64(addr)); |
Peter Maydell | 3752a03 | 2013-06-20 15:18:04 +0100 | [diff] [blame] | 263 | *plen = int128_get64(int128_min(diff, int128_make64(*plen))); |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 264 | return section; |
| 265 | } |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 266 | |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 267 | MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr, |
| 268 | hwaddr *xlat, hwaddr *plen, |
| 269 | bool is_write) |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 270 | { |
Avi Kivity | 3095115 | 2012-10-30 13:47:46 +0200 | [diff] [blame] | 271 | IOMMUTLBEntry iotlb; |
| 272 | MemoryRegionSection *section; |
| 273 | MemoryRegion *mr; |
| 274 | hwaddr len = *plen; |
| 275 | |
| 276 | for (;;) { |
Paolo Bonzini | c7086b4 | 2013-06-02 15:27:39 +0200 | [diff] [blame] | 277 | section = address_space_translate_internal(as->dispatch, addr, &addr, plen, true); |
Avi Kivity | 3095115 | 2012-10-30 13:47:46 +0200 | [diff] [blame] | 278 | mr = section->mr; |
| 279 | |
| 280 | if (!mr->iommu_ops) { |
| 281 | break; |
| 282 | } |
| 283 | |
| 284 | iotlb = mr->iommu_ops->translate(mr, addr); |
| 285 | addr = ((iotlb.translated_addr & ~iotlb.addr_mask) |
| 286 | | (addr & iotlb.addr_mask)); |
| 287 | len = MIN(len, (addr | iotlb.addr_mask) - addr + 1); |
| 288 | if (!(iotlb.perm & (1 << is_write))) { |
| 289 | mr = &io_mem_unassigned; |
| 290 | break; |
| 291 | } |
| 292 | |
| 293 | as = iotlb.target_as; |
| 294 | } |
| 295 | |
| 296 | *plen = len; |
| 297 | *xlat = addr; |
| 298 | return mr; |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 299 | } |
| 300 | |
| 301 | MemoryRegionSection * |
| 302 | address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat, |
| 303 | hwaddr *plen) |
| 304 | { |
Avi Kivity | 3095115 | 2012-10-30 13:47:46 +0200 | [diff] [blame] | 305 | MemoryRegionSection *section; |
Paolo Bonzini | c7086b4 | 2013-06-02 15:27:39 +0200 | [diff] [blame] | 306 | section = address_space_translate_internal(as->dispatch, addr, xlat, plen, false); |
Avi Kivity | 3095115 | 2012-10-30 13:47:46 +0200 | [diff] [blame] | 307 | |
| 308 | assert(!section->mr->iommu_ops); |
| 309 | return section; |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 310 | } |
bellard | 9fa3e85 | 2004-01-04 18:06:42 +0000 | [diff] [blame] | 311 | #endif |
bellard | fd6ce8f | 2003-05-14 19:00:11 +0000 | [diff] [blame] | 312 | |
Jan Kiszka | d5ab971 | 2011-08-02 16:10:21 +0200 | [diff] [blame] | 313 | void cpu_exec_init_all(void) |
| 314 | { |
| 315 | #if !defined(CONFIG_USER_ONLY) |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 316 | qemu_mutex_init(&ram_list.mutex); |
Jan Kiszka | d5ab971 | 2011-08-02 16:10:21 +0200 | [diff] [blame] | 317 | memory_map_init(); |
| 318 | io_mem_init(); |
| 319 | #endif |
| 320 | } |
| 321 | |
Andreas Färber | b170fce | 2013-01-20 20:23:22 +0100 | [diff] [blame] | 322 | #if !defined(CONFIG_USER_ONLY) |
pbrook | 9656f32 | 2008-07-01 20:01:19 +0000 | [diff] [blame] | 323 | |
Juan Quintela | e59fb37 | 2009-09-29 22:48:21 +0200 | [diff] [blame] | 324 | static int cpu_common_post_load(void *opaque, int version_id) |
Juan Quintela | e7f4eff | 2009-09-10 03:04:33 +0200 | [diff] [blame] | 325 | { |
Andreas Färber | 259186a | 2013-01-17 18:51:17 +0100 | [diff] [blame] | 326 | CPUState *cpu = opaque; |
Juan Quintela | e7f4eff | 2009-09-10 03:04:33 +0200 | [diff] [blame] | 327 | |
aurel32 | 3098dba | 2009-03-07 21:28:24 +0000 | [diff] [blame] | 328 | /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the |
| 329 | version_id is increased. */ |
Andreas Färber | 259186a | 2013-01-17 18:51:17 +0100 | [diff] [blame] | 330 | cpu->interrupt_request &= ~0x01; |
| 331 | tlb_flush(cpu->env_ptr, 1); |
pbrook | 9656f32 | 2008-07-01 20:01:19 +0000 | [diff] [blame] | 332 | |
| 333 | return 0; |
| 334 | } |
Juan Quintela | e7f4eff | 2009-09-10 03:04:33 +0200 | [diff] [blame] | 335 | |
Andreas Färber | 1a1562f | 2013-06-17 04:09:11 +0200 | [diff] [blame] | 336 | const VMStateDescription vmstate_cpu_common = { |
Juan Quintela | e7f4eff | 2009-09-10 03:04:33 +0200 | [diff] [blame] | 337 | .name = "cpu_common", |
| 338 | .version_id = 1, |
| 339 | .minimum_version_id = 1, |
| 340 | .minimum_version_id_old = 1, |
Juan Quintela | e7f4eff | 2009-09-10 03:04:33 +0200 | [diff] [blame] | 341 | .post_load = cpu_common_post_load, |
| 342 | .fields = (VMStateField []) { |
Andreas Färber | 259186a | 2013-01-17 18:51:17 +0100 | [diff] [blame] | 343 | VMSTATE_UINT32(halted, CPUState), |
| 344 | VMSTATE_UINT32(interrupt_request, CPUState), |
Juan Quintela | e7f4eff | 2009-09-10 03:04:33 +0200 | [diff] [blame] | 345 | VMSTATE_END_OF_LIST() |
| 346 | } |
| 347 | }; |
Andreas Färber | 1a1562f | 2013-06-17 04:09:11 +0200 | [diff] [blame] | 348 | |
pbrook | 9656f32 | 2008-07-01 20:01:19 +0000 | [diff] [blame] | 349 | #endif |
| 350 | |
Andreas Färber | 38d8f5c | 2012-12-17 19:47:15 +0100 | [diff] [blame] | 351 | CPUState *qemu_get_cpu(int index) |
Glauber Costa | 950f147 | 2009-06-09 12:15:18 -0400 | [diff] [blame] | 352 | { |
Andreas Färber | bdc4464 | 2013-06-24 23:50:24 +0200 | [diff] [blame] | 353 | CPUState *cpu; |
Glauber Costa | 950f147 | 2009-06-09 12:15:18 -0400 | [diff] [blame] | 354 | |
Andreas Färber | bdc4464 | 2013-06-24 23:50:24 +0200 | [diff] [blame] | 355 | CPU_FOREACH(cpu) { |
Andreas Färber | 55e5c28 | 2012-12-17 06:18:02 +0100 | [diff] [blame] | 356 | if (cpu->cpu_index == index) { |
Andreas Färber | bdc4464 | 2013-06-24 23:50:24 +0200 | [diff] [blame] | 357 | return cpu; |
Andreas Färber | 55e5c28 | 2012-12-17 06:18:02 +0100 | [diff] [blame] | 358 | } |
Glauber Costa | 950f147 | 2009-06-09 12:15:18 -0400 | [diff] [blame] | 359 | } |
| 360 | |
Andreas Färber | bdc4464 | 2013-06-24 23:50:24 +0200 | [diff] [blame] | 361 | return NULL; |
Glauber Costa | 950f147 | 2009-06-09 12:15:18 -0400 | [diff] [blame] | 362 | } |
| 363 | |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 364 | void cpu_exec_init(CPUArchState *env) |
bellard | fd6ce8f | 2003-05-14 19:00:11 +0000 | [diff] [blame] | 365 | { |
Andreas Färber | 9f09e18 | 2012-05-03 06:59:07 +0200 | [diff] [blame] | 366 | CPUState *cpu = ENV_GET_CPU(env); |
Andreas Färber | b170fce | 2013-01-20 20:23:22 +0100 | [diff] [blame] | 367 | CPUClass *cc = CPU_GET_CLASS(cpu); |
Andreas Färber | bdc4464 | 2013-06-24 23:50:24 +0200 | [diff] [blame] | 368 | CPUState *some_cpu; |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 369 | int cpu_index; |
| 370 | |
pbrook | c276471 | 2009-03-07 15:24:59 +0000 | [diff] [blame] | 371 | #if defined(CONFIG_USER_ONLY) |
| 372 | cpu_list_lock(); |
| 373 | #endif |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 374 | cpu_index = 0; |
Andreas Färber | bdc4464 | 2013-06-24 23:50:24 +0200 | [diff] [blame] | 375 | CPU_FOREACH(some_cpu) { |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 376 | cpu_index++; |
| 377 | } |
Andreas Färber | 55e5c28 | 2012-12-17 06:18:02 +0100 | [diff] [blame] | 378 | cpu->cpu_index = cpu_index; |
Andreas Färber | 1b1ed8d | 2012-12-17 04:22:03 +0100 | [diff] [blame] | 379 | cpu->numa_node = 0; |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 380 | QTAILQ_INIT(&env->breakpoints); |
| 381 | QTAILQ_INIT(&env->watchpoints); |
Jan Kiszka | dc7a09c | 2011-03-15 12:26:31 +0100 | [diff] [blame] | 382 | #ifndef CONFIG_USER_ONLY |
Andreas Färber | 9f09e18 | 2012-05-03 06:59:07 +0200 | [diff] [blame] | 383 | cpu->thread_id = qemu_get_thread_id(); |
Jan Kiszka | dc7a09c | 2011-03-15 12:26:31 +0100 | [diff] [blame] | 384 | #endif |
Andreas Färber | bdc4464 | 2013-06-24 23:50:24 +0200 | [diff] [blame] | 385 | QTAILQ_INSERT_TAIL(&cpus, cpu, node); |
pbrook | c276471 | 2009-03-07 15:24:59 +0000 | [diff] [blame] | 386 | #if defined(CONFIG_USER_ONLY) |
| 387 | cpu_list_unlock(); |
| 388 | #endif |
Andreas Färber | e0d4794 | 2013-07-29 04:07:50 +0200 | [diff] [blame] | 389 | if (qdev_get_vmsd(DEVICE(cpu)) == NULL) { |
| 390 | vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu); |
| 391 | } |
pbrook | b3c7724 | 2008-06-30 16:31:04 +0000 | [diff] [blame] | 392 | #if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY) |
Alex Williamson | 0be71e3 | 2010-06-25 11:09:07 -0600 | [diff] [blame] | 393 | register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION, |
pbrook | b3c7724 | 2008-06-30 16:31:04 +0000 | [diff] [blame] | 394 | cpu_save, cpu_load, env); |
Andreas Färber | b170fce | 2013-01-20 20:23:22 +0100 | [diff] [blame] | 395 | assert(cc->vmsd == NULL); |
Andreas Färber | e0d4794 | 2013-07-29 04:07:50 +0200 | [diff] [blame] | 396 | assert(qdev_get_vmsd(DEVICE(cpu)) == NULL); |
pbrook | b3c7724 | 2008-06-30 16:31:04 +0000 | [diff] [blame] | 397 | #endif |
Andreas Färber | b170fce | 2013-01-20 20:23:22 +0100 | [diff] [blame] | 398 | if (cc->vmsd != NULL) { |
| 399 | vmstate_register(NULL, cpu_index, cc->vmsd, cpu); |
| 400 | } |
bellard | fd6ce8f | 2003-05-14 19:00:11 +0000 | [diff] [blame] | 401 | } |
| 402 | |
bellard | 1fddef4 | 2005-04-17 19:16:13 +0000 | [diff] [blame] | 403 | #if defined(TARGET_HAS_ICE) |
Paul Brook | 94df27f | 2010-02-28 23:47:45 +0000 | [diff] [blame] | 404 | #if defined(CONFIG_USER_ONLY) |
Andreas Färber | 00b941e | 2013-06-29 18:55:54 +0200 | [diff] [blame] | 405 | static void breakpoint_invalidate(CPUState *cpu, target_ulong pc) |
Paul Brook | 94df27f | 2010-02-28 23:47:45 +0000 | [diff] [blame] | 406 | { |
| 407 | tb_invalidate_phys_page_range(pc, pc + 1, 0); |
| 408 | } |
| 409 | #else |
Andreas Färber | 00b941e | 2013-06-29 18:55:54 +0200 | [diff] [blame] | 410 | static void breakpoint_invalidate(CPUState *cpu, target_ulong pc) |
Max Filippov | 1e7855a | 2012-04-10 02:48:17 +0400 | [diff] [blame] | 411 | { |
Max Filippov | e8262a1 | 2013-09-27 22:29:17 +0400 | [diff] [blame] | 412 | hwaddr phys = cpu_get_phys_page_debug(cpu, pc); |
| 413 | if (phys != -1) { |
| 414 | tb_invalidate_phys_addr(phys | (pc & ~TARGET_PAGE_MASK)); |
| 415 | } |
Max Filippov | 1e7855a | 2012-04-10 02:48:17 +0400 | [diff] [blame] | 416 | } |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 417 | #endif |
Paul Brook | 94df27f | 2010-02-28 23:47:45 +0000 | [diff] [blame] | 418 | #endif /* TARGET_HAS_ICE */ |
bellard | d720b93 | 2004-04-25 17:57:43 +0000 | [diff] [blame] | 419 | |
Paul Brook | c527ee8 | 2010-03-01 03:31:14 +0000 | [diff] [blame] | 420 | #if defined(CONFIG_USER_ONLY) |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 421 | void cpu_watchpoint_remove_all(CPUArchState *env, int mask) |
Paul Brook | c527ee8 | 2010-03-01 03:31:14 +0000 | [diff] [blame] | 422 | |
| 423 | { |
| 424 | } |
| 425 | |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 426 | int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len, |
Paul Brook | c527ee8 | 2010-03-01 03:31:14 +0000 | [diff] [blame] | 427 | int flags, CPUWatchpoint **watchpoint) |
| 428 | { |
| 429 | return -ENOSYS; |
| 430 | } |
| 431 | #else |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 432 | /* Add a watchpoint. */ |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 433 | int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len, |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 434 | int flags, CPUWatchpoint **watchpoint) |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 435 | { |
aliguori | b405133 | 2008-11-18 20:14:20 +0000 | [diff] [blame] | 436 | target_ulong len_mask = ~(len - 1); |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 437 | CPUWatchpoint *wp; |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 438 | |
aliguori | b405133 | 2008-11-18 20:14:20 +0000 | [diff] [blame] | 439 | /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */ |
Max Filippov | 0dc2382 | 2012-01-29 03:15:23 +0400 | [diff] [blame] | 440 | if ((len & (len - 1)) || (addr & ~len_mask) || |
| 441 | len == 0 || len > TARGET_PAGE_SIZE) { |
aliguori | b405133 | 2008-11-18 20:14:20 +0000 | [diff] [blame] | 442 | fprintf(stderr, "qemu: tried to set invalid watchpoint at " |
| 443 | TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len); |
| 444 | return -EINVAL; |
| 445 | } |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 446 | wp = g_malloc(sizeof(*wp)); |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 447 | |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 448 | wp->vaddr = addr; |
aliguori | b405133 | 2008-11-18 20:14:20 +0000 | [diff] [blame] | 449 | wp->len_mask = len_mask; |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 450 | wp->flags = flags; |
| 451 | |
aliguori | 2dc9f41 | 2008-11-18 20:56:59 +0000 | [diff] [blame] | 452 | /* keep all GDB-injected watchpoints in front */ |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 453 | if (flags & BP_GDB) |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 454 | QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry); |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 455 | else |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 456 | QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry); |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 457 | |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 458 | tlb_flush_page(env, addr); |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 459 | |
| 460 | if (watchpoint) |
| 461 | *watchpoint = wp; |
| 462 | return 0; |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 463 | } |
| 464 | |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 465 | /* Remove a specific watchpoint. */ |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 466 | int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len, |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 467 | int flags) |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 468 | { |
aliguori | b405133 | 2008-11-18 20:14:20 +0000 | [diff] [blame] | 469 | target_ulong len_mask = ~(len - 1); |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 470 | CPUWatchpoint *wp; |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 471 | |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 472 | QTAILQ_FOREACH(wp, &env->watchpoints, entry) { |
aliguori | b405133 | 2008-11-18 20:14:20 +0000 | [diff] [blame] | 473 | if (addr == wp->vaddr && len_mask == wp->len_mask |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 474 | && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) { |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 475 | cpu_watchpoint_remove_by_ref(env, wp); |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 476 | return 0; |
| 477 | } |
| 478 | } |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 479 | return -ENOENT; |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 480 | } |
| 481 | |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 482 | /* Remove a specific watchpoint by reference. */ |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 483 | void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint) |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 484 | { |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 485 | QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry); |
edgar_igl | 7d03f82 | 2008-05-17 18:58:29 +0000 | [diff] [blame] | 486 | |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 487 | tlb_flush_page(env, watchpoint->vaddr); |
| 488 | |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 489 | g_free(watchpoint); |
edgar_igl | 7d03f82 | 2008-05-17 18:58:29 +0000 | [diff] [blame] | 490 | } |
| 491 | |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 492 | /* Remove all matching watchpoints. */ |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 493 | void cpu_watchpoint_remove_all(CPUArchState *env, int mask) |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 494 | { |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 495 | CPUWatchpoint *wp, *next; |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 496 | |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 497 | QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) { |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 498 | if (wp->flags & mask) |
| 499 | cpu_watchpoint_remove_by_ref(env, wp); |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 500 | } |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 501 | } |
Paul Brook | c527ee8 | 2010-03-01 03:31:14 +0000 | [diff] [blame] | 502 | #endif |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 503 | |
| 504 | /* Add a breakpoint. */ |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 505 | int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags, |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 506 | CPUBreakpoint **breakpoint) |
bellard | 4c3a88a | 2003-07-26 12:06:08 +0000 | [diff] [blame] | 507 | { |
bellard | 1fddef4 | 2005-04-17 19:16:13 +0000 | [diff] [blame] | 508 | #if defined(TARGET_HAS_ICE) |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 509 | CPUBreakpoint *bp; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 510 | |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 511 | bp = g_malloc(sizeof(*bp)); |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 512 | |
| 513 | bp->pc = pc; |
| 514 | bp->flags = flags; |
| 515 | |
aliguori | 2dc9f41 | 2008-11-18 20:56:59 +0000 | [diff] [blame] | 516 | /* keep all GDB-injected breakpoints in front */ |
Andreas Färber | 00b941e | 2013-06-29 18:55:54 +0200 | [diff] [blame] | 517 | if (flags & BP_GDB) { |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 518 | QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry); |
Andreas Färber | 00b941e | 2013-06-29 18:55:54 +0200 | [diff] [blame] | 519 | } else { |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 520 | QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry); |
Andreas Färber | 00b941e | 2013-06-29 18:55:54 +0200 | [diff] [blame] | 521 | } |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 522 | |
Andreas Färber | 00b941e | 2013-06-29 18:55:54 +0200 | [diff] [blame] | 523 | breakpoint_invalidate(ENV_GET_CPU(env), pc); |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 524 | |
Andreas Färber | 00b941e | 2013-06-29 18:55:54 +0200 | [diff] [blame] | 525 | if (breakpoint) { |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 526 | *breakpoint = bp; |
Andreas Färber | 00b941e | 2013-06-29 18:55:54 +0200 | [diff] [blame] | 527 | } |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 528 | return 0; |
| 529 | #else |
| 530 | return -ENOSYS; |
| 531 | #endif |
| 532 | } |
| 533 | |
| 534 | /* Remove a specific breakpoint. */ |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 535 | int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags) |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 536 | { |
| 537 | #if defined(TARGET_HAS_ICE) |
| 538 | CPUBreakpoint *bp; |
| 539 | |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 540 | QTAILQ_FOREACH(bp, &env->breakpoints, entry) { |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 541 | if (bp->pc == pc && bp->flags == flags) { |
| 542 | cpu_breakpoint_remove_by_ref(env, bp); |
bellard | 4c3a88a | 2003-07-26 12:06:08 +0000 | [diff] [blame] | 543 | return 0; |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 544 | } |
bellard | 4c3a88a | 2003-07-26 12:06:08 +0000 | [diff] [blame] | 545 | } |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 546 | return -ENOENT; |
bellard | 4c3a88a | 2003-07-26 12:06:08 +0000 | [diff] [blame] | 547 | #else |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 548 | return -ENOSYS; |
bellard | 4c3a88a | 2003-07-26 12:06:08 +0000 | [diff] [blame] | 549 | #endif |
| 550 | } |
| 551 | |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 552 | /* Remove a specific breakpoint by reference. */ |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 553 | void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint) |
bellard | 4c3a88a | 2003-07-26 12:06:08 +0000 | [diff] [blame] | 554 | { |
bellard | 1fddef4 | 2005-04-17 19:16:13 +0000 | [diff] [blame] | 555 | #if defined(TARGET_HAS_ICE) |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 556 | QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry); |
bellard | d720b93 | 2004-04-25 17:57:43 +0000 | [diff] [blame] | 557 | |
Andreas Färber | 00b941e | 2013-06-29 18:55:54 +0200 | [diff] [blame] | 558 | breakpoint_invalidate(ENV_GET_CPU(env), breakpoint->pc); |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 559 | |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 560 | g_free(breakpoint); |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 561 | #endif |
| 562 | } |
| 563 | |
| 564 | /* Remove all matching breakpoints. */ |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 565 | void cpu_breakpoint_remove_all(CPUArchState *env, int mask) |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 566 | { |
| 567 | #if defined(TARGET_HAS_ICE) |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 568 | CPUBreakpoint *bp, *next; |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 569 | |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 570 | QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) { |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 571 | if (bp->flags & mask) |
| 572 | cpu_breakpoint_remove_by_ref(env, bp); |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 573 | } |
bellard | 4c3a88a | 2003-07-26 12:06:08 +0000 | [diff] [blame] | 574 | #endif |
| 575 | } |
| 576 | |
bellard | c33a346 | 2003-07-29 20:50:33 +0000 | [diff] [blame] | 577 | /* enable or disable single step mode. EXCP_DEBUG is returned by the |
| 578 | CPU loop after each instruction */ |
Andreas Färber | 3825b28 | 2013-06-24 18:41:06 +0200 | [diff] [blame] | 579 | void cpu_single_step(CPUState *cpu, int enabled) |
bellard | c33a346 | 2003-07-29 20:50:33 +0000 | [diff] [blame] | 580 | { |
bellard | 1fddef4 | 2005-04-17 19:16:13 +0000 | [diff] [blame] | 581 | #if defined(TARGET_HAS_ICE) |
Andreas Färber | ed2803d | 2013-06-21 20:20:45 +0200 | [diff] [blame] | 582 | if (cpu->singlestep_enabled != enabled) { |
| 583 | cpu->singlestep_enabled = enabled; |
| 584 | if (kvm_enabled()) { |
Stefan Weil | 38e478e | 2013-07-25 20:50:21 +0200 | [diff] [blame] | 585 | kvm_update_guest_debug(cpu, 0); |
Andreas Färber | ed2803d | 2013-06-21 20:20:45 +0200 | [diff] [blame] | 586 | } else { |
Stuart Brady | ccbb4d4 | 2009-05-03 12:15:06 +0100 | [diff] [blame] | 587 | /* must flush all the translated code to avoid inconsistencies */ |
aliguori | e22a25c | 2009-03-12 20:12:48 +0000 | [diff] [blame] | 588 | /* XXX: only flush what is necessary */ |
Stefan Weil | 38e478e | 2013-07-25 20:50:21 +0200 | [diff] [blame] | 589 | CPUArchState *env = cpu->env_ptr; |
aliguori | e22a25c | 2009-03-12 20:12:48 +0000 | [diff] [blame] | 590 | tb_flush(env); |
| 591 | } |
bellard | c33a346 | 2003-07-29 20:50:33 +0000 | [diff] [blame] | 592 | } |
| 593 | #endif |
| 594 | } |
| 595 | |
Andreas Färber | 9349b4f | 2012-03-14 01:38:32 +0100 | [diff] [blame] | 596 | void cpu_abort(CPUArchState *env, const char *fmt, ...) |
bellard | 7501267 | 2003-06-21 13:11:07 +0000 | [diff] [blame] | 597 | { |
Andreas Färber | 878096e | 2013-05-27 01:33:50 +0200 | [diff] [blame] | 598 | CPUState *cpu = ENV_GET_CPU(env); |
bellard | 7501267 | 2003-06-21 13:11:07 +0000 | [diff] [blame] | 599 | va_list ap; |
pbrook | 493ae1f | 2007-11-23 16:53:59 +0000 | [diff] [blame] | 600 | va_list ap2; |
bellard | 7501267 | 2003-06-21 13:11:07 +0000 | [diff] [blame] | 601 | |
| 602 | va_start(ap, fmt); |
pbrook | 493ae1f | 2007-11-23 16:53:59 +0000 | [diff] [blame] | 603 | va_copy(ap2, ap); |
bellard | 7501267 | 2003-06-21 13:11:07 +0000 | [diff] [blame] | 604 | fprintf(stderr, "qemu: fatal: "); |
| 605 | vfprintf(stderr, fmt, ap); |
| 606 | fprintf(stderr, "\n"); |
Andreas Färber | 878096e | 2013-05-27 01:33:50 +0200 | [diff] [blame] | 607 | cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP); |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 608 | if (qemu_log_enabled()) { |
| 609 | qemu_log("qemu: fatal: "); |
| 610 | qemu_log_vprintf(fmt, ap2); |
| 611 | qemu_log("\n"); |
Andreas Färber | a076285 | 2013-06-16 07:28:50 +0200 | [diff] [blame] | 612 | log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP); |
aliguori | 31b1a7b | 2009-01-15 22:35:09 +0000 | [diff] [blame] | 613 | qemu_log_flush(); |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 614 | qemu_log_close(); |
balrog | 924edca | 2007-06-10 14:07:13 +0000 | [diff] [blame] | 615 | } |
pbrook | 493ae1f | 2007-11-23 16:53:59 +0000 | [diff] [blame] | 616 | va_end(ap2); |
j_mayer | f937329 | 2007-09-29 12:18:20 +0000 | [diff] [blame] | 617 | va_end(ap); |
Riku Voipio | fd052bf | 2010-01-25 14:30:49 +0200 | [diff] [blame] | 618 | #if defined(CONFIG_USER_ONLY) |
| 619 | { |
| 620 | struct sigaction act; |
| 621 | sigfillset(&act.sa_mask); |
| 622 | act.sa_handler = SIG_DFL; |
| 623 | sigaction(SIGABRT, &act, NULL); |
| 624 | } |
| 625 | #endif |
bellard | 7501267 | 2003-06-21 13:11:07 +0000 | [diff] [blame] | 626 | abort(); |
| 627 | } |
| 628 | |
bellard | 0124311 | 2004-01-04 15:48:17 +0000 | [diff] [blame] | 629 | #if !defined(CONFIG_USER_ONLY) |
Paolo Bonzini | 041603f | 2013-09-09 17:49:45 +0200 | [diff] [blame] | 630 | static RAMBlock *qemu_get_ram_block(ram_addr_t addr) |
| 631 | { |
| 632 | RAMBlock *block; |
| 633 | |
| 634 | /* The list is protected by the iothread lock here. */ |
| 635 | block = ram_list.mru_block; |
| 636 | if (block && addr - block->offset < block->length) { |
| 637 | goto found; |
| 638 | } |
| 639 | QTAILQ_FOREACH(block, &ram_list.blocks, next) { |
| 640 | if (addr - block->offset < block->length) { |
| 641 | goto found; |
| 642 | } |
| 643 | } |
| 644 | |
| 645 | fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr); |
| 646 | abort(); |
| 647 | |
| 648 | found: |
| 649 | ram_list.mru_block = block; |
| 650 | return block; |
| 651 | } |
| 652 | |
Juan Quintela | d24981d | 2012-05-22 00:42:40 +0200 | [diff] [blame] | 653 | static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end, |
| 654 | uintptr_t length) |
bellard | 1ccde1c | 2004-02-06 19:46:14 +0000 | [diff] [blame] | 655 | { |
Paolo Bonzini | 041603f | 2013-09-09 17:49:45 +0200 | [diff] [blame] | 656 | RAMBlock *block; |
| 657 | ram_addr_t start1; |
bellard | f23db16 | 2005-08-21 19:12:28 +0000 | [diff] [blame] | 658 | |
Paolo Bonzini | 041603f | 2013-09-09 17:49:45 +0200 | [diff] [blame] | 659 | block = qemu_get_ram_block(start); |
| 660 | assert(block == qemu_get_ram_block(end - 1)); |
| 661 | start1 = (uintptr_t)block->host + (start - block->offset); |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 662 | cpu_tlb_reset_dirty_all(start1, length); |
Juan Quintela | d24981d | 2012-05-22 00:42:40 +0200 | [diff] [blame] | 663 | } |
| 664 | |
| 665 | /* Note: start and end must be within the same ram block. */ |
| 666 | void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end, |
| 667 | int dirty_flags) |
| 668 | { |
| 669 | uintptr_t length; |
| 670 | |
| 671 | start &= TARGET_PAGE_MASK; |
| 672 | end = TARGET_PAGE_ALIGN(end); |
| 673 | |
| 674 | length = end - start; |
| 675 | if (length == 0) |
| 676 | return; |
| 677 | cpu_physical_memory_mask_dirty_range(start, length, dirty_flags); |
| 678 | |
| 679 | if (tcg_enabled()) { |
| 680 | tlb_reset_dirty_range_all(start, end, length); |
| 681 | } |
bellard | 1ccde1c | 2004-02-06 19:46:14 +0000 | [diff] [blame] | 682 | } |
| 683 | |
Blue Swirl | 8b9c99d | 2012-10-28 11:04:51 +0000 | [diff] [blame] | 684 | static int cpu_physical_memory_set_dirty_tracking(int enable) |
aliguori | 7457619 | 2008-10-06 14:02:03 +0000 | [diff] [blame] | 685 | { |
Michael S. Tsirkin | f6f3fbc | 2010-01-27 22:06:57 +0200 | [diff] [blame] | 686 | int ret = 0; |
aliguori | 7457619 | 2008-10-06 14:02:03 +0000 | [diff] [blame] | 687 | in_migration = enable; |
Michael S. Tsirkin | f6f3fbc | 2010-01-27 22:06:57 +0200 | [diff] [blame] | 688 | return ret; |
aliguori | 7457619 | 2008-10-06 14:02:03 +0000 | [diff] [blame] | 689 | } |
| 690 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 691 | hwaddr memory_region_section_get_iotlb(CPUArchState *env, |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 692 | MemoryRegionSection *section, |
| 693 | target_ulong vaddr, |
| 694 | hwaddr paddr, hwaddr xlat, |
| 695 | int prot, |
| 696 | target_ulong *address) |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 697 | { |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 698 | hwaddr iotlb; |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 699 | CPUWatchpoint *wp; |
| 700 | |
Blue Swirl | cc5bea6 | 2012-04-14 14:56:48 +0000 | [diff] [blame] | 701 | if (memory_region_is_ram(section->mr)) { |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 702 | /* Normal RAM. */ |
| 703 | iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK) |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 704 | + xlat; |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 705 | if (!section->readonly) { |
Liu Ping Fan | b41aac4 | 2013-05-29 11:09:17 +0200 | [diff] [blame] | 706 | iotlb |= PHYS_SECTION_NOTDIRTY; |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 707 | } else { |
Liu Ping Fan | b41aac4 | 2013-05-29 11:09:17 +0200 | [diff] [blame] | 708 | iotlb |= PHYS_SECTION_ROM; |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 709 | } |
| 710 | } else { |
Paolo Bonzini | 0475d94 | 2013-05-29 12:28:21 +0200 | [diff] [blame] | 711 | iotlb = section - address_space_memory.dispatch->sections; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 712 | iotlb += xlat; |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 713 | } |
| 714 | |
| 715 | /* Make accesses to pages with watchpoints go via the |
| 716 | watchpoint trap routines. */ |
| 717 | QTAILQ_FOREACH(wp, &env->watchpoints, entry) { |
| 718 | if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) { |
| 719 | /* Avoid trapping reads of pages with a write breakpoint. */ |
| 720 | if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) { |
Liu Ping Fan | b41aac4 | 2013-05-29 11:09:17 +0200 | [diff] [blame] | 721 | iotlb = PHYS_SECTION_WATCH + paddr; |
Blue Swirl | e554861 | 2012-04-21 13:08:33 +0000 | [diff] [blame] | 722 | *address |= TLB_MMIO; |
| 723 | break; |
| 724 | } |
| 725 | } |
| 726 | } |
| 727 | |
| 728 | return iotlb; |
| 729 | } |
bellard | 9fa3e85 | 2004-01-04 18:06:42 +0000 | [diff] [blame] | 730 | #endif /* defined(CONFIG_USER_ONLY) */ |
| 731 | |
pbrook | e2eef17 | 2008-06-08 01:09:01 +0000 | [diff] [blame] | 732 | #if !defined(CONFIG_USER_ONLY) |
pbrook | 8da3ff1 | 2008-12-01 18:59:50 +0000 | [diff] [blame] | 733 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 734 | static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end, |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 735 | uint16_t section); |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 736 | static subpage_t *subpage_init(AddressSpace *as, hwaddr base); |
Avi Kivity | 54688b1 | 2012-02-09 17:34:32 +0200 | [diff] [blame] | 737 | |
Stefan Weil | 575ddeb | 2013-09-29 20:56:45 +0200 | [diff] [blame] | 738 | static void *(*phys_mem_alloc)(size_t size) = qemu_anon_ram_alloc; |
Markus Armbruster | 9113803 | 2013-07-31 15:11:08 +0200 | [diff] [blame] | 739 | |
| 740 | /* |
| 741 | * Set a custom physical guest memory alloator. |
| 742 | * Accelerators with unusual needs may need this. Hopefully, we can |
| 743 | * get rid of it eventually. |
| 744 | */ |
Stefan Weil | 575ddeb | 2013-09-29 20:56:45 +0200 | [diff] [blame] | 745 | void phys_mem_set_alloc(void *(*alloc)(size_t)) |
Markus Armbruster | 9113803 | 2013-07-31 15:11:08 +0200 | [diff] [blame] | 746 | { |
| 747 | phys_mem_alloc = alloc; |
| 748 | } |
| 749 | |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 750 | static uint16_t phys_section_add(MemoryRegionSection *section) |
| 751 | { |
Paolo Bonzini | 68f3f65 | 2013-05-07 11:30:23 +0200 | [diff] [blame] | 752 | /* The physical section number is ORed with a page-aligned |
| 753 | * pointer to produce the iotlb entries. Thus it should |
| 754 | * never overflow into the page-aligned value. |
| 755 | */ |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 756 | assert(next_map.sections_nb < TARGET_PAGE_SIZE); |
Paolo Bonzini | 68f3f65 | 2013-05-07 11:30:23 +0200 | [diff] [blame] | 757 | |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 758 | if (next_map.sections_nb == next_map.sections_nb_alloc) { |
| 759 | next_map.sections_nb_alloc = MAX(next_map.sections_nb_alloc * 2, |
| 760 | 16); |
| 761 | next_map.sections = g_renew(MemoryRegionSection, next_map.sections, |
| 762 | next_map.sections_nb_alloc); |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 763 | } |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 764 | next_map.sections[next_map.sections_nb] = *section; |
Paolo Bonzini | dfde4e6 | 2013-05-06 10:46:11 +0200 | [diff] [blame] | 765 | memory_region_ref(section->mr); |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 766 | return next_map.sections_nb++; |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 767 | } |
| 768 | |
Paolo Bonzini | 058bc4b | 2013-06-25 09:30:48 +0200 | [diff] [blame] | 769 | static void phys_section_destroy(MemoryRegion *mr) |
| 770 | { |
Paolo Bonzini | dfde4e6 | 2013-05-06 10:46:11 +0200 | [diff] [blame] | 771 | memory_region_unref(mr); |
| 772 | |
Paolo Bonzini | 058bc4b | 2013-06-25 09:30:48 +0200 | [diff] [blame] | 773 | if (mr->subpage) { |
| 774 | subpage_t *subpage = container_of(mr, subpage_t, iomem); |
| 775 | memory_region_destroy(&subpage->iomem); |
| 776 | g_free(subpage); |
| 777 | } |
| 778 | } |
| 779 | |
Paolo Bonzini | 6092666 | 2013-05-29 12:30:26 +0200 | [diff] [blame] | 780 | static void phys_sections_free(PhysPageMap *map) |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 781 | { |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 782 | while (map->sections_nb > 0) { |
| 783 | MemoryRegionSection *section = &map->sections[--map->sections_nb]; |
Paolo Bonzini | 058bc4b | 2013-06-25 09:30:48 +0200 | [diff] [blame] | 784 | phys_section_destroy(section->mr); |
| 785 | } |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 786 | g_free(map->sections); |
| 787 | g_free(map->nodes); |
Paolo Bonzini | 6092666 | 2013-05-29 12:30:26 +0200 | [diff] [blame] | 788 | g_free(map); |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 789 | } |
| 790 | |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 791 | static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section) |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 792 | { |
| 793 | subpage_t *subpage; |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 794 | hwaddr base = section->offset_within_address_space |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 795 | & TARGET_PAGE_MASK; |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 796 | MemoryRegionSection *existing = phys_page_find(d->phys_map, base >> TARGET_PAGE_BITS, |
| 797 | next_map.nodes, next_map.sections); |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 798 | MemoryRegionSection subsection = { |
| 799 | .offset_within_address_space = base, |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 800 | .size = int128_make64(TARGET_PAGE_SIZE), |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 801 | }; |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 802 | hwaddr start, end; |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 803 | |
Avi Kivity | f3705d5 | 2012-03-08 16:16:34 +0200 | [diff] [blame] | 804 | assert(existing->mr->subpage || existing->mr == &io_mem_unassigned); |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 805 | |
Avi Kivity | f3705d5 | 2012-03-08 16:16:34 +0200 | [diff] [blame] | 806 | if (!(existing->mr->subpage)) { |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 807 | subpage = subpage_init(d->as, base); |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 808 | subsection.mr = &subpage->iomem; |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 809 | phys_page_set(d, base >> TARGET_PAGE_BITS, 1, |
Avi Kivity | 2999097 | 2012-02-13 20:21:20 +0200 | [diff] [blame] | 810 | phys_section_add(&subsection)); |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 811 | } else { |
Avi Kivity | f3705d5 | 2012-03-08 16:16:34 +0200 | [diff] [blame] | 812 | subpage = container_of(existing->mr, subpage_t, iomem); |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 813 | } |
| 814 | start = section->offset_within_address_space & ~TARGET_PAGE_MASK; |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 815 | end = start + int128_get64(section->size) - 1; |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 816 | subpage_register(subpage, start, end, phys_section_add(section)); |
| 817 | } |
| 818 | |
| 819 | |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 820 | static void register_multipage(AddressSpaceDispatch *d, |
| 821 | MemoryRegionSection *section) |
bellard | 33417e7 | 2003-08-10 21:47:01 +0000 | [diff] [blame] | 822 | { |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 823 | hwaddr start_addr = section->offset_within_address_space; |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 824 | uint16_t section_index = phys_section_add(section); |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 825 | uint64_t num_pages = int128_get64(int128_rshift(section->size, |
| 826 | TARGET_PAGE_BITS)); |
Avi Kivity | dd81124 | 2012-01-02 12:17:03 +0200 | [diff] [blame] | 827 | |
Paolo Bonzini | 733d5ef | 2013-05-27 10:47:10 +0200 | [diff] [blame] | 828 | assert(num_pages); |
| 829 | phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index); |
bellard | 33417e7 | 2003-08-10 21:47:01 +0000 | [diff] [blame] | 830 | } |
| 831 | |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 832 | static void mem_add(MemoryListener *listener, MemoryRegionSection *section) |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 833 | { |
Paolo Bonzini | 89ae337 | 2013-06-02 10:39:07 +0200 | [diff] [blame] | 834 | AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener); |
Paolo Bonzini | 0075270 | 2013-05-29 12:13:54 +0200 | [diff] [blame] | 835 | AddressSpaceDispatch *d = as->next_dispatch; |
Paolo Bonzini | 99b9cc0 | 2013-05-27 13:18:01 +0200 | [diff] [blame] | 836 | MemoryRegionSection now = *section, remain = *section; |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 837 | Int128 page_size = int128_make64(TARGET_PAGE_SIZE); |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 838 | |
Paolo Bonzini | 733d5ef | 2013-05-27 10:47:10 +0200 | [diff] [blame] | 839 | if (now.offset_within_address_space & ~TARGET_PAGE_MASK) { |
| 840 | uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space) |
| 841 | - now.offset_within_address_space; |
| 842 | |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 843 | now.size = int128_min(int128_make64(left), now.size); |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 844 | register_subpage(d, &now); |
Paolo Bonzini | 733d5ef | 2013-05-27 10:47:10 +0200 | [diff] [blame] | 845 | } else { |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 846 | now.size = int128_zero(); |
Paolo Bonzini | 733d5ef | 2013-05-27 10:47:10 +0200 | [diff] [blame] | 847 | } |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 848 | while (int128_ne(remain.size, now.size)) { |
| 849 | remain.size = int128_sub(remain.size, now.size); |
| 850 | remain.offset_within_address_space += int128_get64(now.size); |
| 851 | remain.offset_within_region += int128_get64(now.size); |
Tyler Hall | 69b6764 | 2012-07-25 18:45:04 -0400 | [diff] [blame] | 852 | now = remain; |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 853 | if (int128_lt(remain.size, page_size)) { |
Paolo Bonzini | 733d5ef | 2013-05-27 10:47:10 +0200 | [diff] [blame] | 854 | register_subpage(d, &now); |
Hu Tao | 8826624 | 2013-08-29 18:21:16 +0800 | [diff] [blame] | 855 | } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) { |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 856 | now.size = page_size; |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 857 | register_subpage(d, &now); |
Tyler Hall | 69b6764 | 2012-07-25 18:45:04 -0400 | [diff] [blame] | 858 | } else { |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 859 | now.size = int128_and(now.size, int128_neg(page_size)); |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 860 | register_multipage(d, &now); |
Tyler Hall | 69b6764 | 2012-07-25 18:45:04 -0400 | [diff] [blame] | 861 | } |
Avi Kivity | 0f0cb16 | 2012-02-13 17:14:32 +0200 | [diff] [blame] | 862 | } |
| 863 | } |
| 864 | |
Sheng Yang | 62a2744 | 2010-01-26 19:21:16 +0800 | [diff] [blame] | 865 | void qemu_flush_coalesced_mmio_buffer(void) |
| 866 | { |
| 867 | if (kvm_enabled()) |
| 868 | kvm_flush_coalesced_mmio_buffer(); |
| 869 | } |
| 870 | |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 871 | void qemu_mutex_lock_ramlist(void) |
| 872 | { |
| 873 | qemu_mutex_lock(&ram_list.mutex); |
| 874 | } |
| 875 | |
| 876 | void qemu_mutex_unlock_ramlist(void) |
| 877 | { |
| 878 | qemu_mutex_unlock(&ram_list.mutex); |
| 879 | } |
| 880 | |
Markus Armbruster | e1e84ba | 2013-07-31 15:11:10 +0200 | [diff] [blame] | 881 | #ifdef __linux__ |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 882 | |
| 883 | #include <sys/vfs.h> |
| 884 | |
| 885 | #define HUGETLBFS_MAGIC 0x958458f6 |
| 886 | |
| 887 | static long gethugepagesize(const char *path) |
| 888 | { |
| 889 | struct statfs fs; |
| 890 | int ret; |
| 891 | |
| 892 | do { |
Yoshiaki Tamura | 9742bf2 | 2010-08-18 13:30:13 +0900 | [diff] [blame] | 893 | ret = statfs(path, &fs); |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 894 | } while (ret != 0 && errno == EINTR); |
| 895 | |
| 896 | if (ret != 0) { |
Yoshiaki Tamura | 9742bf2 | 2010-08-18 13:30:13 +0900 | [diff] [blame] | 897 | perror(path); |
| 898 | return 0; |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 899 | } |
| 900 | |
| 901 | if (fs.f_type != HUGETLBFS_MAGIC) |
Yoshiaki Tamura | 9742bf2 | 2010-08-18 13:30:13 +0900 | [diff] [blame] | 902 | fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path); |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 903 | |
| 904 | return fs.f_bsize; |
| 905 | } |
| 906 | |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 907 | static void *file_ram_alloc(RAMBlock *block, |
| 908 | ram_addr_t memory, |
| 909 | const char *path) |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 910 | { |
| 911 | char *filename; |
Peter Feiner | 8ca761f | 2013-03-04 13:54:25 -0500 | [diff] [blame] | 912 | char *sanitized_name; |
| 913 | char *c; |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 914 | void *area; |
| 915 | int fd; |
| 916 | #ifdef MAP_POPULATE |
| 917 | int flags; |
| 918 | #endif |
| 919 | unsigned long hpagesize; |
| 920 | |
| 921 | hpagesize = gethugepagesize(path); |
| 922 | if (!hpagesize) { |
Yoshiaki Tamura | 9742bf2 | 2010-08-18 13:30:13 +0900 | [diff] [blame] | 923 | return NULL; |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 924 | } |
| 925 | |
| 926 | if (memory < hpagesize) { |
| 927 | return NULL; |
| 928 | } |
| 929 | |
| 930 | if (kvm_enabled() && !kvm_has_sync_mmu()) { |
| 931 | fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n"); |
| 932 | return NULL; |
| 933 | } |
| 934 | |
Peter Feiner | 8ca761f | 2013-03-04 13:54:25 -0500 | [diff] [blame] | 935 | /* Make name safe to use with mkstemp by replacing '/' with '_'. */ |
| 936 | sanitized_name = g_strdup(block->mr->name); |
| 937 | for (c = sanitized_name; *c != '\0'; c++) { |
| 938 | if (*c == '/') |
| 939 | *c = '_'; |
| 940 | } |
| 941 | |
| 942 | filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path, |
| 943 | sanitized_name); |
| 944 | g_free(sanitized_name); |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 945 | |
| 946 | fd = mkstemp(filename); |
| 947 | if (fd < 0) { |
Yoshiaki Tamura | 9742bf2 | 2010-08-18 13:30:13 +0900 | [diff] [blame] | 948 | perror("unable to create backing store for hugepages"); |
Stefan Weil | e4ada48 | 2013-01-16 18:37:23 +0100 | [diff] [blame] | 949 | g_free(filename); |
Yoshiaki Tamura | 9742bf2 | 2010-08-18 13:30:13 +0900 | [diff] [blame] | 950 | return NULL; |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 951 | } |
| 952 | unlink(filename); |
Stefan Weil | e4ada48 | 2013-01-16 18:37:23 +0100 | [diff] [blame] | 953 | g_free(filename); |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 954 | |
| 955 | memory = (memory+hpagesize-1) & ~(hpagesize-1); |
| 956 | |
| 957 | /* |
| 958 | * ftruncate is not supported by hugetlbfs in older |
| 959 | * hosts, so don't bother bailing out on errors. |
| 960 | * If anything goes wrong with it under other filesystems, |
| 961 | * mmap will fail. |
| 962 | */ |
| 963 | if (ftruncate(fd, memory)) |
Yoshiaki Tamura | 9742bf2 | 2010-08-18 13:30:13 +0900 | [diff] [blame] | 964 | perror("ftruncate"); |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 965 | |
| 966 | #ifdef MAP_POPULATE |
| 967 | /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case |
| 968 | * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED |
| 969 | * to sidestep this quirk. |
| 970 | */ |
| 971 | flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE; |
| 972 | area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0); |
| 973 | #else |
| 974 | area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0); |
| 975 | #endif |
| 976 | if (area == MAP_FAILED) { |
Yoshiaki Tamura | 9742bf2 | 2010-08-18 13:30:13 +0900 | [diff] [blame] | 977 | perror("file_ram_alloc: can't mmap RAM pages"); |
| 978 | close(fd); |
| 979 | return (NULL); |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 980 | } |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 981 | block->fd = fd; |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 982 | return area; |
| 983 | } |
Markus Armbruster | e1e84ba | 2013-07-31 15:11:10 +0200 | [diff] [blame] | 984 | #else |
| 985 | static void *file_ram_alloc(RAMBlock *block, |
| 986 | ram_addr_t memory, |
| 987 | const char *path) |
| 988 | { |
| 989 | fprintf(stderr, "-mem-path not supported on this host\n"); |
| 990 | exit(1); |
| 991 | } |
Marcelo Tosatti | c902760 | 2010-03-01 20:25:08 -0300 | [diff] [blame] | 992 | #endif |
| 993 | |
Alex Williamson | d17b528 | 2010-06-25 11:08:38 -0600 | [diff] [blame] | 994 | static ram_addr_t find_ram_offset(ram_addr_t size) |
| 995 | { |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 996 | RAMBlock *block, *next_block; |
Alex Williamson | 3e837b2 | 2011-10-31 08:54:09 -0600 | [diff] [blame] | 997 | ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX; |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 998 | |
Stefan Hajnoczi | 49cd9ac | 2013-03-11 10:20:21 +0100 | [diff] [blame] | 999 | assert(size != 0); /* it would hand out same offset multiple times */ |
| 1000 | |
Paolo Bonzini | a316103 | 2012-11-14 15:54:48 +0100 | [diff] [blame] | 1001 | if (QTAILQ_EMPTY(&ram_list.blocks)) |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1002 | return 0; |
| 1003 | |
Paolo Bonzini | a316103 | 2012-11-14 15:54:48 +0100 | [diff] [blame] | 1004 | QTAILQ_FOREACH(block, &ram_list.blocks, next) { |
Anthony PERARD | f15fbc4 | 2011-07-20 08:17:42 +0000 | [diff] [blame] | 1005 | ram_addr_t end, next = RAM_ADDR_MAX; |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1006 | |
| 1007 | end = block->offset + block->length; |
| 1008 | |
Paolo Bonzini | a316103 | 2012-11-14 15:54:48 +0100 | [diff] [blame] | 1009 | QTAILQ_FOREACH(next_block, &ram_list.blocks, next) { |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1010 | if (next_block->offset >= end) { |
| 1011 | next = MIN(next, next_block->offset); |
| 1012 | } |
| 1013 | } |
| 1014 | if (next - end >= size && next - end < mingap) { |
Alex Williamson | 3e837b2 | 2011-10-31 08:54:09 -0600 | [diff] [blame] | 1015 | offset = end; |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1016 | mingap = next - end; |
| 1017 | } |
| 1018 | } |
Alex Williamson | 3e837b2 | 2011-10-31 08:54:09 -0600 | [diff] [blame] | 1019 | |
| 1020 | if (offset == RAM_ADDR_MAX) { |
| 1021 | fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n", |
| 1022 | (uint64_t)size); |
| 1023 | abort(); |
| 1024 | } |
| 1025 | |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1026 | return offset; |
| 1027 | } |
| 1028 | |
Juan Quintela | 652d7ec | 2012-07-20 10:37:54 +0200 | [diff] [blame] | 1029 | ram_addr_t last_ram_offset(void) |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1030 | { |
Alex Williamson | d17b528 | 2010-06-25 11:08:38 -0600 | [diff] [blame] | 1031 | RAMBlock *block; |
| 1032 | ram_addr_t last = 0; |
| 1033 | |
Paolo Bonzini | a316103 | 2012-11-14 15:54:48 +0100 | [diff] [blame] | 1034 | QTAILQ_FOREACH(block, &ram_list.blocks, next) |
Alex Williamson | d17b528 | 2010-06-25 11:08:38 -0600 | [diff] [blame] | 1035 | last = MAX(last, block->offset + block->length); |
| 1036 | |
| 1037 | return last; |
| 1038 | } |
| 1039 | |
Jason Baron | ddb97f1 | 2012-08-02 15:44:16 -0400 | [diff] [blame] | 1040 | static void qemu_ram_setup_dump(void *addr, ram_addr_t size) |
| 1041 | { |
| 1042 | int ret; |
Jason Baron | ddb97f1 | 2012-08-02 15:44:16 -0400 | [diff] [blame] | 1043 | |
| 1044 | /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */ |
Markus Armbruster | 2ff3de6 | 2013-07-04 15:09:22 +0200 | [diff] [blame] | 1045 | if (!qemu_opt_get_bool(qemu_get_machine_opts(), |
| 1046 | "dump-guest-core", true)) { |
Jason Baron | ddb97f1 | 2012-08-02 15:44:16 -0400 | [diff] [blame] | 1047 | ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP); |
| 1048 | if (ret) { |
| 1049 | perror("qemu_madvise"); |
| 1050 | fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, " |
| 1051 | "but dump_guest_core=off specified\n"); |
| 1052 | } |
| 1053 | } |
| 1054 | } |
| 1055 | |
Avi Kivity | c5705a7 | 2011-12-20 15:59:12 +0200 | [diff] [blame] | 1056 | void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev) |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1057 | { |
| 1058 | RAMBlock *new_block, *block; |
| 1059 | |
Avi Kivity | c5705a7 | 2011-12-20 15:59:12 +0200 | [diff] [blame] | 1060 | new_block = NULL; |
Paolo Bonzini | a316103 | 2012-11-14 15:54:48 +0100 | [diff] [blame] | 1061 | QTAILQ_FOREACH(block, &ram_list.blocks, next) { |
Avi Kivity | c5705a7 | 2011-12-20 15:59:12 +0200 | [diff] [blame] | 1062 | if (block->offset == addr) { |
| 1063 | new_block = block; |
| 1064 | break; |
| 1065 | } |
| 1066 | } |
| 1067 | assert(new_block); |
| 1068 | assert(!new_block->idstr[0]); |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1069 | |
Anthony Liguori | 09e5ab6 | 2012-02-03 12:28:43 -0600 | [diff] [blame] | 1070 | if (dev) { |
| 1071 | char *id = qdev_get_dev_path(dev); |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1072 | if (id) { |
| 1073 | snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id); |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 1074 | g_free(id); |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1075 | } |
| 1076 | } |
| 1077 | pstrcat(new_block->idstr, sizeof(new_block->idstr), name); |
| 1078 | |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1079 | /* This assumes the iothread lock is taken here too. */ |
| 1080 | qemu_mutex_lock_ramlist(); |
Paolo Bonzini | a316103 | 2012-11-14 15:54:48 +0100 | [diff] [blame] | 1081 | QTAILQ_FOREACH(block, &ram_list.blocks, next) { |
Avi Kivity | c5705a7 | 2011-12-20 15:59:12 +0200 | [diff] [blame] | 1082 | if (block != new_block && !strcmp(block->idstr, new_block->idstr)) { |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1083 | fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n", |
| 1084 | new_block->idstr); |
| 1085 | abort(); |
| 1086 | } |
| 1087 | } |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1088 | qemu_mutex_unlock_ramlist(); |
Avi Kivity | c5705a7 | 2011-12-20 15:59:12 +0200 | [diff] [blame] | 1089 | } |
| 1090 | |
Luiz Capitulino | 8490fc7 | 2012-09-05 16:50:16 -0300 | [diff] [blame] | 1091 | static int memory_try_enable_merging(void *addr, size_t len) |
| 1092 | { |
Markus Armbruster | 2ff3de6 | 2013-07-04 15:09:22 +0200 | [diff] [blame] | 1093 | if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) { |
Luiz Capitulino | 8490fc7 | 2012-09-05 16:50:16 -0300 | [diff] [blame] | 1094 | /* disabled by the user */ |
| 1095 | return 0; |
| 1096 | } |
| 1097 | |
| 1098 | return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE); |
| 1099 | } |
| 1100 | |
Avi Kivity | c5705a7 | 2011-12-20 15:59:12 +0200 | [diff] [blame] | 1101 | ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host, |
| 1102 | MemoryRegion *mr) |
| 1103 | { |
Paolo Bonzini | abb26d6 | 2012-11-14 16:00:51 +0100 | [diff] [blame] | 1104 | RAMBlock *block, *new_block; |
Avi Kivity | c5705a7 | 2011-12-20 15:59:12 +0200 | [diff] [blame] | 1105 | |
| 1106 | size = TARGET_PAGE_ALIGN(size); |
| 1107 | new_block = g_malloc0(sizeof(*new_block)); |
Markus Armbruster | 3435f39 | 2013-07-31 15:11:07 +0200 | [diff] [blame] | 1108 | new_block->fd = -1; |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1109 | |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1110 | /* This assumes the iothread lock is taken here too. */ |
| 1111 | qemu_mutex_lock_ramlist(); |
Avi Kivity | 7c63736 | 2011-12-21 13:09:49 +0200 | [diff] [blame] | 1112 | new_block->mr = mr; |
Jun Nakajima | 432d268 | 2010-08-31 16:41:25 +0100 | [diff] [blame] | 1113 | new_block->offset = find_ram_offset(size); |
Yoshiaki Tamura | 6977dfe | 2010-08-18 15:41:49 +0900 | [diff] [blame] | 1114 | if (host) { |
| 1115 | new_block->host = host; |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 1116 | new_block->flags |= RAM_PREALLOC_MASK; |
Markus Armbruster | dfeaf2a | 2013-07-31 15:11:05 +0200 | [diff] [blame] | 1117 | } else if (xen_enabled()) { |
| 1118 | if (mem_path) { |
| 1119 | fprintf(stderr, "-mem-path not supported with Xen\n"); |
| 1120 | exit(1); |
| 1121 | } |
| 1122 | xen_ram_alloc(new_block->offset, size, mr); |
Yoshiaki Tamura | 6977dfe | 2010-08-18 15:41:49 +0900 | [diff] [blame] | 1123 | } else { |
| 1124 | if (mem_path) { |
Markus Armbruster | e1e84ba | 2013-07-31 15:11:10 +0200 | [diff] [blame] | 1125 | if (phys_mem_alloc != qemu_anon_ram_alloc) { |
| 1126 | /* |
| 1127 | * file_ram_alloc() needs to allocate just like |
| 1128 | * phys_mem_alloc, but we haven't bothered to provide |
| 1129 | * a hook there. |
| 1130 | */ |
| 1131 | fprintf(stderr, |
| 1132 | "-mem-path not supported with this accelerator\n"); |
| 1133 | exit(1); |
| 1134 | } |
Yoshiaki Tamura | 6977dfe | 2010-08-18 15:41:49 +0900 | [diff] [blame] | 1135 | new_block->host = file_ram_alloc(new_block, size, mem_path); |
Markus Armbruster | 0628c18 | 2013-07-31 15:11:06 +0200 | [diff] [blame] | 1136 | } |
| 1137 | if (!new_block->host) { |
Markus Armbruster | 9113803 | 2013-07-31 15:11:08 +0200 | [diff] [blame] | 1138 | new_block->host = phys_mem_alloc(size); |
Markus Armbruster | 3922825 | 2013-07-31 15:11:11 +0200 | [diff] [blame] | 1139 | if (!new_block->host) { |
| 1140 | fprintf(stderr, "Cannot set up guest memory '%s': %s\n", |
| 1141 | new_block->mr->name, strerror(errno)); |
| 1142 | exit(1); |
| 1143 | } |
Luiz Capitulino | 8490fc7 | 2012-09-05 16:50:16 -0300 | [diff] [blame] | 1144 | memory_try_enable_merging(new_block->host, size); |
Yoshiaki Tamura | 6977dfe | 2010-08-18 15:41:49 +0900 | [diff] [blame] | 1145 | } |
| 1146 | } |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1147 | new_block->length = size; |
| 1148 | |
Paolo Bonzini | abb26d6 | 2012-11-14 16:00:51 +0100 | [diff] [blame] | 1149 | /* Keep the list sorted from biggest to smallest block. */ |
| 1150 | QTAILQ_FOREACH(block, &ram_list.blocks, next) { |
| 1151 | if (block->length < new_block->length) { |
| 1152 | break; |
| 1153 | } |
| 1154 | } |
| 1155 | if (block) { |
| 1156 | QTAILQ_INSERT_BEFORE(block, new_block, next); |
| 1157 | } else { |
| 1158 | QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next); |
| 1159 | } |
Paolo Bonzini | 0d6d3c8 | 2012-11-14 15:45:02 +0100 | [diff] [blame] | 1160 | ram_list.mru_block = NULL; |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1161 | |
Umesh Deshpande | f798b07 | 2011-08-18 11:41:17 -0700 | [diff] [blame] | 1162 | ram_list.version++; |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1163 | qemu_mutex_unlock_ramlist(); |
Umesh Deshpande | f798b07 | 2011-08-18 11:41:17 -0700 | [diff] [blame] | 1164 | |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 1165 | ram_list.phys_dirty = g_realloc(ram_list.phys_dirty, |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1166 | last_ram_offset() >> TARGET_PAGE_BITS); |
Igor Mitsyanko | 5fda043 | 2012-08-10 18:45:11 +0400 | [diff] [blame] | 1167 | memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS), |
| 1168 | 0, size >> TARGET_PAGE_BITS); |
Juan Quintela | 1720aee | 2012-06-22 13:14:17 +0200 | [diff] [blame] | 1169 | cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff); |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1170 | |
Jason Baron | ddb97f1 | 2012-08-02 15:44:16 -0400 | [diff] [blame] | 1171 | qemu_ram_setup_dump(new_block->host, size); |
Luiz Capitulino | ad0b532 | 2012-10-05 16:47:57 -0300 | [diff] [blame] | 1172 | qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE); |
Andrea Arcangeli | 3e469db | 2013-07-25 12:11:15 +0200 | [diff] [blame] | 1173 | qemu_madvise(new_block->host, size, QEMU_MADV_DONTFORK); |
Jason Baron | ddb97f1 | 2012-08-02 15:44:16 -0400 | [diff] [blame] | 1174 | |
Cam Macdonell | 84b89d7 | 2010-07-26 18:10:57 -0600 | [diff] [blame] | 1175 | if (kvm_enabled()) |
| 1176 | kvm_setup_guest_memory(new_block->host, size); |
| 1177 | |
| 1178 | return new_block->offset; |
| 1179 | } |
| 1180 | |
Avi Kivity | c5705a7 | 2011-12-20 15:59:12 +0200 | [diff] [blame] | 1181 | ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr) |
pbrook | 94a6b54 | 2009-04-11 17:15:54 +0000 | [diff] [blame] | 1182 | { |
Avi Kivity | c5705a7 | 2011-12-20 15:59:12 +0200 | [diff] [blame] | 1183 | return qemu_ram_alloc_from_ptr(size, NULL, mr); |
pbrook | 94a6b54 | 2009-04-11 17:15:54 +0000 | [diff] [blame] | 1184 | } |
bellard | e9a1ab1 | 2007-02-08 23:08:38 +0000 | [diff] [blame] | 1185 | |
Alex Williamson | 1f2e98b | 2011-05-03 12:48:09 -0600 | [diff] [blame] | 1186 | void qemu_ram_free_from_ptr(ram_addr_t addr) |
| 1187 | { |
| 1188 | RAMBlock *block; |
| 1189 | |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1190 | /* This assumes the iothread lock is taken here too. */ |
| 1191 | qemu_mutex_lock_ramlist(); |
Paolo Bonzini | a316103 | 2012-11-14 15:54:48 +0100 | [diff] [blame] | 1192 | QTAILQ_FOREACH(block, &ram_list.blocks, next) { |
Alex Williamson | 1f2e98b | 2011-05-03 12:48:09 -0600 | [diff] [blame] | 1193 | if (addr == block->offset) { |
Paolo Bonzini | a316103 | 2012-11-14 15:54:48 +0100 | [diff] [blame] | 1194 | QTAILQ_REMOVE(&ram_list.blocks, block, next); |
Paolo Bonzini | 0d6d3c8 | 2012-11-14 15:45:02 +0100 | [diff] [blame] | 1195 | ram_list.mru_block = NULL; |
Umesh Deshpande | f798b07 | 2011-08-18 11:41:17 -0700 | [diff] [blame] | 1196 | ram_list.version++; |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 1197 | g_free(block); |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1198 | break; |
Alex Williamson | 1f2e98b | 2011-05-03 12:48:09 -0600 | [diff] [blame] | 1199 | } |
| 1200 | } |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1201 | qemu_mutex_unlock_ramlist(); |
Alex Williamson | 1f2e98b | 2011-05-03 12:48:09 -0600 | [diff] [blame] | 1202 | } |
| 1203 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1204 | void qemu_ram_free(ram_addr_t addr) |
bellard | e9a1ab1 | 2007-02-08 23:08:38 +0000 | [diff] [blame] | 1205 | { |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1206 | RAMBlock *block; |
| 1207 | |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1208 | /* This assumes the iothread lock is taken here too. */ |
| 1209 | qemu_mutex_lock_ramlist(); |
Paolo Bonzini | a316103 | 2012-11-14 15:54:48 +0100 | [diff] [blame] | 1210 | QTAILQ_FOREACH(block, &ram_list.blocks, next) { |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1211 | if (addr == block->offset) { |
Paolo Bonzini | a316103 | 2012-11-14 15:54:48 +0100 | [diff] [blame] | 1212 | QTAILQ_REMOVE(&ram_list.blocks, block, next); |
Paolo Bonzini | 0d6d3c8 | 2012-11-14 15:45:02 +0100 | [diff] [blame] | 1213 | ram_list.mru_block = NULL; |
Umesh Deshpande | f798b07 | 2011-08-18 11:41:17 -0700 | [diff] [blame] | 1214 | ram_list.version++; |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 1215 | if (block->flags & RAM_PREALLOC_MASK) { |
| 1216 | ; |
Markus Armbruster | dfeaf2a | 2013-07-31 15:11:05 +0200 | [diff] [blame] | 1217 | } else if (xen_enabled()) { |
| 1218 | xen_invalidate_map_cache_entry(block->host); |
Stefan Weil | 089f3f7 | 2013-09-18 07:48:15 +0200 | [diff] [blame] | 1219 | #ifndef _WIN32 |
Markus Armbruster | 3435f39 | 2013-07-31 15:11:07 +0200 | [diff] [blame] | 1220 | } else if (block->fd >= 0) { |
| 1221 | munmap(block->host, block->length); |
| 1222 | close(block->fd); |
Stefan Weil | 089f3f7 | 2013-09-18 07:48:15 +0200 | [diff] [blame] | 1223 | #endif |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1224 | } else { |
Markus Armbruster | dfeaf2a | 2013-07-31 15:11:05 +0200 | [diff] [blame] | 1225 | qemu_anon_ram_free(block->host, block->length); |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1226 | } |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 1227 | g_free(block); |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1228 | break; |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1229 | } |
| 1230 | } |
Umesh Deshpande | b2a8658 | 2011-08-17 00:01:33 -0700 | [diff] [blame] | 1231 | qemu_mutex_unlock_ramlist(); |
Alex Williamson | 04b1665 | 2010-07-02 11:13:17 -0600 | [diff] [blame] | 1232 | |
bellard | e9a1ab1 | 2007-02-08 23:08:38 +0000 | [diff] [blame] | 1233 | } |
| 1234 | |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 1235 | #ifndef _WIN32 |
| 1236 | void qemu_ram_remap(ram_addr_t addr, ram_addr_t length) |
| 1237 | { |
| 1238 | RAMBlock *block; |
| 1239 | ram_addr_t offset; |
| 1240 | int flags; |
| 1241 | void *area, *vaddr; |
| 1242 | |
Paolo Bonzini | a316103 | 2012-11-14 15:54:48 +0100 | [diff] [blame] | 1243 | QTAILQ_FOREACH(block, &ram_list.blocks, next) { |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 1244 | offset = addr - block->offset; |
| 1245 | if (offset < block->length) { |
| 1246 | vaddr = block->host + offset; |
| 1247 | if (block->flags & RAM_PREALLOC_MASK) { |
| 1248 | ; |
Markus Armbruster | dfeaf2a | 2013-07-31 15:11:05 +0200 | [diff] [blame] | 1249 | } else if (xen_enabled()) { |
| 1250 | abort(); |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 1251 | } else { |
| 1252 | flags = MAP_FIXED; |
| 1253 | munmap(vaddr, length); |
Markus Armbruster | 3435f39 | 2013-07-31 15:11:07 +0200 | [diff] [blame] | 1254 | if (block->fd >= 0) { |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 1255 | #ifdef MAP_POPULATE |
Markus Armbruster | 3435f39 | 2013-07-31 15:11:07 +0200 | [diff] [blame] | 1256 | flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED : |
| 1257 | MAP_PRIVATE; |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 1258 | #else |
Markus Armbruster | 3435f39 | 2013-07-31 15:11:07 +0200 | [diff] [blame] | 1259 | flags |= MAP_PRIVATE; |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 1260 | #endif |
Markus Armbruster | 3435f39 | 2013-07-31 15:11:07 +0200 | [diff] [blame] | 1261 | area = mmap(vaddr, length, PROT_READ | PROT_WRITE, |
| 1262 | flags, block->fd, offset); |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 1263 | } else { |
Markus Armbruster | 2eb9fba | 2013-07-31 15:11:09 +0200 | [diff] [blame] | 1264 | /* |
| 1265 | * Remap needs to match alloc. Accelerators that |
| 1266 | * set phys_mem_alloc never remap. If they did, |
| 1267 | * we'd need a remap hook here. |
| 1268 | */ |
| 1269 | assert(phys_mem_alloc == qemu_anon_ram_alloc); |
| 1270 | |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 1271 | flags |= MAP_PRIVATE | MAP_ANONYMOUS; |
| 1272 | area = mmap(vaddr, length, PROT_READ | PROT_WRITE, |
| 1273 | flags, -1, 0); |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 1274 | } |
| 1275 | if (area != vaddr) { |
Anthony PERARD | f15fbc4 | 2011-07-20 08:17:42 +0000 | [diff] [blame] | 1276 | fprintf(stderr, "Could not remap addr: " |
| 1277 | RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n", |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 1278 | length, addr); |
| 1279 | exit(1); |
| 1280 | } |
Luiz Capitulino | 8490fc7 | 2012-09-05 16:50:16 -0300 | [diff] [blame] | 1281 | memory_try_enable_merging(vaddr, length); |
Jason Baron | ddb97f1 | 2012-08-02 15:44:16 -0400 | [diff] [blame] | 1282 | qemu_ram_setup_dump(vaddr, length); |
Huang Ying | cd19cfa | 2011-03-02 08:56:19 +0100 | [diff] [blame] | 1283 | } |
| 1284 | return; |
| 1285 | } |
| 1286 | } |
| 1287 | } |
| 1288 | #endif /* !_WIN32 */ |
| 1289 | |
Paolo Bonzini | 1b5ec23 | 2013-05-06 14:36:15 +0200 | [diff] [blame] | 1290 | /* Return a host pointer to ram allocated with qemu_ram_alloc. |
| 1291 | With the exception of the softmmu code in this file, this should |
| 1292 | only be used for local memory (e.g. video ram) that the device owns, |
| 1293 | and knows it isn't going to access beyond the end of the block. |
| 1294 | |
| 1295 | It should not be used for general purpose DMA. |
| 1296 | Use cpu_physical_memory_map/cpu_physical_memory_rw instead. |
| 1297 | */ |
| 1298 | void *qemu_get_ram_ptr(ram_addr_t addr) |
| 1299 | { |
| 1300 | RAMBlock *block = qemu_get_ram_block(addr); |
| 1301 | |
Paolo Bonzini | 0d6d3c8 | 2012-11-14 15:45:02 +0100 | [diff] [blame] | 1302 | if (xen_enabled()) { |
| 1303 | /* We need to check if the requested address is in the RAM |
| 1304 | * because we don't want to map the entire memory in QEMU. |
| 1305 | * In that case just map until the end of the page. |
| 1306 | */ |
| 1307 | if (block->offset == 0) { |
| 1308 | return xen_map_cache(addr, 0, 0); |
| 1309 | } else if (block->host == NULL) { |
| 1310 | block->host = |
| 1311 | xen_map_cache(block->offset, block->length, 1); |
| 1312 | } |
| 1313 | } |
| 1314 | return block->host + (addr - block->offset); |
pbrook | dc828ca | 2009-04-09 22:21:07 +0000 | [diff] [blame] | 1315 | } |
| 1316 | |
Stefano Stabellini | 38bee5d | 2011-05-19 18:35:45 +0100 | [diff] [blame] | 1317 | /* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr |
| 1318 | * but takes a size argument */ |
Peter Maydell | cb85f7a | 2013-07-08 09:44:04 +0100 | [diff] [blame] | 1319 | static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size) |
Stefano Stabellini | 38bee5d | 2011-05-19 18:35:45 +0100 | [diff] [blame] | 1320 | { |
Stefano Stabellini | 8ab934f | 2011-06-27 18:26:06 +0100 | [diff] [blame] | 1321 | if (*size == 0) { |
| 1322 | return NULL; |
| 1323 | } |
Jan Kiszka | 868bb33 | 2011-06-21 22:59:09 +0200 | [diff] [blame] | 1324 | if (xen_enabled()) { |
Jan Kiszka | e41d7c6 | 2011-06-21 22:59:08 +0200 | [diff] [blame] | 1325 | return xen_map_cache(addr, *size, 1); |
Jan Kiszka | 868bb33 | 2011-06-21 22:59:09 +0200 | [diff] [blame] | 1326 | } else { |
Stefano Stabellini | 38bee5d | 2011-05-19 18:35:45 +0100 | [diff] [blame] | 1327 | RAMBlock *block; |
| 1328 | |
Paolo Bonzini | a316103 | 2012-11-14 15:54:48 +0100 | [diff] [blame] | 1329 | QTAILQ_FOREACH(block, &ram_list.blocks, next) { |
Stefano Stabellini | 38bee5d | 2011-05-19 18:35:45 +0100 | [diff] [blame] | 1330 | if (addr - block->offset < block->length) { |
| 1331 | if (addr - block->offset + *size > block->length) |
| 1332 | *size = block->length - addr + block->offset; |
| 1333 | return block->host + (addr - block->offset); |
| 1334 | } |
| 1335 | } |
| 1336 | |
| 1337 | fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr); |
| 1338 | abort(); |
Stefano Stabellini | 38bee5d | 2011-05-19 18:35:45 +0100 | [diff] [blame] | 1339 | } |
| 1340 | } |
| 1341 | |
Paolo Bonzini | 7443b43 | 2013-06-03 12:44:02 +0200 | [diff] [blame] | 1342 | /* Some of the softmmu routines need to translate from a host pointer |
| 1343 | (typically a TLB entry) back to a ram offset. */ |
Paolo Bonzini | 1b5ec23 | 2013-05-06 14:36:15 +0200 | [diff] [blame] | 1344 | MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr) |
pbrook | 5579c7f | 2009-04-11 14:47:08 +0000 | [diff] [blame] | 1345 | { |
pbrook | 94a6b54 | 2009-04-11 17:15:54 +0000 | [diff] [blame] | 1346 | RAMBlock *block; |
| 1347 | uint8_t *host = ptr; |
| 1348 | |
Jan Kiszka | 868bb33 | 2011-06-21 22:59:09 +0200 | [diff] [blame] | 1349 | if (xen_enabled()) { |
Jan Kiszka | e41d7c6 | 2011-06-21 22:59:08 +0200 | [diff] [blame] | 1350 | *ram_addr = xen_ram_addr_from_mapcache(ptr); |
Paolo Bonzini | 1b5ec23 | 2013-05-06 14:36:15 +0200 | [diff] [blame] | 1351 | return qemu_get_ram_block(*ram_addr)->mr; |
Stefano Stabellini | 712c2b4 | 2011-05-19 18:35:46 +0100 | [diff] [blame] | 1352 | } |
| 1353 | |
Paolo Bonzini | 23887b7 | 2013-05-06 14:28:39 +0200 | [diff] [blame] | 1354 | block = ram_list.mru_block; |
| 1355 | if (block && block->host && host - block->host < block->length) { |
| 1356 | goto found; |
| 1357 | } |
| 1358 | |
Paolo Bonzini | a316103 | 2012-11-14 15:54:48 +0100 | [diff] [blame] | 1359 | QTAILQ_FOREACH(block, &ram_list.blocks, next) { |
Jun Nakajima | 432d268 | 2010-08-31 16:41:25 +0100 | [diff] [blame] | 1360 | /* This case append when the block is not mapped. */ |
| 1361 | if (block->host == NULL) { |
| 1362 | continue; |
| 1363 | } |
Alex Williamson | f471a17 | 2010-06-11 11:11:42 -0600 | [diff] [blame] | 1364 | if (host - block->host < block->length) { |
Paolo Bonzini | 23887b7 | 2013-05-06 14:28:39 +0200 | [diff] [blame] | 1365 | goto found; |
Alex Williamson | f471a17 | 2010-06-11 11:11:42 -0600 | [diff] [blame] | 1366 | } |
pbrook | 94a6b54 | 2009-04-11 17:15:54 +0000 | [diff] [blame] | 1367 | } |
Jun Nakajima | 432d268 | 2010-08-31 16:41:25 +0100 | [diff] [blame] | 1368 | |
Paolo Bonzini | 1b5ec23 | 2013-05-06 14:36:15 +0200 | [diff] [blame] | 1369 | return NULL; |
Paolo Bonzini | 23887b7 | 2013-05-06 14:28:39 +0200 | [diff] [blame] | 1370 | |
| 1371 | found: |
| 1372 | *ram_addr = block->offset + (host - block->host); |
Paolo Bonzini | 1b5ec23 | 2013-05-06 14:36:15 +0200 | [diff] [blame] | 1373 | return block->mr; |
Marcelo Tosatti | e890261 | 2010-10-11 15:31:19 -0300 | [diff] [blame] | 1374 | } |
Alex Williamson | f471a17 | 2010-06-11 11:11:42 -0600 | [diff] [blame] | 1375 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1376 | static void notdirty_mem_write(void *opaque, hwaddr ram_addr, |
Avi Kivity | 0e0df1e | 2012-01-02 00:32:15 +0200 | [diff] [blame] | 1377 | uint64_t val, unsigned size) |
bellard | 1ccde1c | 2004-02-06 19:46:14 +0000 | [diff] [blame] | 1378 | { |
bellard | 3a7d929 | 2005-08-21 09:26:42 +0000 | [diff] [blame] | 1379 | int dirty_flags; |
Yoshiaki Tamura | f7c11b5 | 2010-03-23 16:39:53 +0900 | [diff] [blame] | 1380 | dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr); |
bellard | 3a7d929 | 2005-08-21 09:26:42 +0000 | [diff] [blame] | 1381 | if (!(dirty_flags & CODE_DIRTY_FLAG)) { |
Avi Kivity | 0e0df1e | 2012-01-02 00:32:15 +0200 | [diff] [blame] | 1382 | tb_invalidate_phys_page_fast(ram_addr, size); |
Yoshiaki Tamura | f7c11b5 | 2010-03-23 16:39:53 +0900 | [diff] [blame] | 1383 | dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr); |
bellard | 3a7d929 | 2005-08-21 09:26:42 +0000 | [diff] [blame] | 1384 | } |
Avi Kivity | 0e0df1e | 2012-01-02 00:32:15 +0200 | [diff] [blame] | 1385 | switch (size) { |
| 1386 | case 1: |
| 1387 | stb_p(qemu_get_ram_ptr(ram_addr), val); |
| 1388 | break; |
| 1389 | case 2: |
| 1390 | stw_p(qemu_get_ram_ptr(ram_addr), val); |
| 1391 | break; |
| 1392 | case 4: |
| 1393 | stl_p(qemu_get_ram_ptr(ram_addr), val); |
| 1394 | break; |
| 1395 | default: |
| 1396 | abort(); |
| 1397 | } |
bellard | f23db16 | 2005-08-21 19:12:28 +0000 | [diff] [blame] | 1398 | dirty_flags |= (0xff & ~CODE_DIRTY_FLAG); |
Yoshiaki Tamura | f7c11b5 | 2010-03-23 16:39:53 +0900 | [diff] [blame] | 1399 | cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags); |
bellard | f23db16 | 2005-08-21 19:12:28 +0000 | [diff] [blame] | 1400 | /* we remove the notdirty callback only if the code has been |
| 1401 | flushed */ |
Andreas Färber | 4917cf4 | 2013-05-27 05:17:50 +0200 | [diff] [blame] | 1402 | if (dirty_flags == 0xff) { |
| 1403 | CPUArchState *env = current_cpu->env_ptr; |
| 1404 | tlb_set_dirty(env, env->mem_io_vaddr); |
| 1405 | } |
bellard | 1ccde1c | 2004-02-06 19:46:14 +0000 | [diff] [blame] | 1406 | } |
| 1407 | |
Paolo Bonzini | b018ddf | 2013-05-24 14:48:38 +0200 | [diff] [blame] | 1408 | static bool notdirty_mem_accepts(void *opaque, hwaddr addr, |
| 1409 | unsigned size, bool is_write) |
| 1410 | { |
| 1411 | return is_write; |
| 1412 | } |
| 1413 | |
Avi Kivity | 0e0df1e | 2012-01-02 00:32:15 +0200 | [diff] [blame] | 1414 | static const MemoryRegionOps notdirty_mem_ops = { |
Avi Kivity | 0e0df1e | 2012-01-02 00:32:15 +0200 | [diff] [blame] | 1415 | .write = notdirty_mem_write, |
Paolo Bonzini | b018ddf | 2013-05-24 14:48:38 +0200 | [diff] [blame] | 1416 | .valid.accepts = notdirty_mem_accepts, |
Avi Kivity | 0e0df1e | 2012-01-02 00:32:15 +0200 | [diff] [blame] | 1417 | .endianness = DEVICE_NATIVE_ENDIAN, |
bellard | 1ccde1c | 2004-02-06 19:46:14 +0000 | [diff] [blame] | 1418 | }; |
| 1419 | |
pbrook | 0f459d1 | 2008-06-09 00:20:13 +0000 | [diff] [blame] | 1420 | /* Generate a debug exception if a watchpoint has been hit. */ |
aliguori | b405133 | 2008-11-18 20:14:20 +0000 | [diff] [blame] | 1421 | static void check_watchpoint(int offset, int len_mask, int flags) |
pbrook | 0f459d1 | 2008-06-09 00:20:13 +0000 | [diff] [blame] | 1422 | { |
Andreas Färber | 4917cf4 | 2013-05-27 05:17:50 +0200 | [diff] [blame] | 1423 | CPUArchState *env = current_cpu->env_ptr; |
aliguori | 06d55cc | 2008-11-18 20:24:06 +0000 | [diff] [blame] | 1424 | target_ulong pc, cs_base; |
pbrook | 0f459d1 | 2008-06-09 00:20:13 +0000 | [diff] [blame] | 1425 | target_ulong vaddr; |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 1426 | CPUWatchpoint *wp; |
aliguori | 06d55cc | 2008-11-18 20:24:06 +0000 | [diff] [blame] | 1427 | int cpu_flags; |
pbrook | 0f459d1 | 2008-06-09 00:20:13 +0000 | [diff] [blame] | 1428 | |
aliguori | 06d55cc | 2008-11-18 20:24:06 +0000 | [diff] [blame] | 1429 | if (env->watchpoint_hit) { |
| 1430 | /* We re-entered the check after replacing the TB. Now raise |
| 1431 | * the debug interrupt so that is will trigger after the |
| 1432 | * current instruction. */ |
Andreas Färber | c3affe5 | 2013-01-18 15:03:43 +0100 | [diff] [blame] | 1433 | cpu_interrupt(ENV_GET_CPU(env), CPU_INTERRUPT_DEBUG); |
aliguori | 06d55cc | 2008-11-18 20:24:06 +0000 | [diff] [blame] | 1434 | return; |
| 1435 | } |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 1436 | vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset; |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 1437 | QTAILQ_FOREACH(wp, &env->watchpoints, entry) { |
aliguori | b405133 | 2008-11-18 20:14:20 +0000 | [diff] [blame] | 1438 | if ((vaddr == (wp->vaddr & len_mask) || |
| 1439 | (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) { |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 1440 | wp->flags |= BP_WATCHPOINT_HIT; |
| 1441 | if (!env->watchpoint_hit) { |
| 1442 | env->watchpoint_hit = wp; |
Blue Swirl | 5a31652 | 2012-12-02 21:28:09 +0000 | [diff] [blame] | 1443 | tb_check_watchpoint(env); |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 1444 | if (wp->flags & BP_STOP_BEFORE_ACCESS) { |
| 1445 | env->exception_index = EXCP_DEBUG; |
Max Filippov | 488d657 | 2012-01-29 02:24:39 +0400 | [diff] [blame] | 1446 | cpu_loop_exit(env); |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 1447 | } else { |
| 1448 | cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags); |
| 1449 | tb_gen_code(env, pc, cs_base, cpu_flags, 1); |
Max Filippov | 488d657 | 2012-01-29 02:24:39 +0400 | [diff] [blame] | 1450 | cpu_resume_from_signal(env, NULL); |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 1451 | } |
aliguori | 06d55cc | 2008-11-18 20:24:06 +0000 | [diff] [blame] | 1452 | } |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 1453 | } else { |
| 1454 | wp->flags &= ~BP_WATCHPOINT_HIT; |
pbrook | 0f459d1 | 2008-06-09 00:20:13 +0000 | [diff] [blame] | 1455 | } |
| 1456 | } |
| 1457 | } |
| 1458 | |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 1459 | /* Watchpoint access routines. Watchpoints are inserted using TLB tricks, |
| 1460 | so these check for a hit then pass through to the normal out-of-line |
| 1461 | phys routines. */ |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1462 | static uint64_t watch_mem_read(void *opaque, hwaddr addr, |
Avi Kivity | 1ec9b90 | 2012-01-02 12:47:48 +0200 | [diff] [blame] | 1463 | unsigned size) |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 1464 | { |
Avi Kivity | 1ec9b90 | 2012-01-02 12:47:48 +0200 | [diff] [blame] | 1465 | check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ); |
| 1466 | switch (size) { |
| 1467 | case 1: return ldub_phys(addr); |
| 1468 | case 2: return lduw_phys(addr); |
| 1469 | case 4: return ldl_phys(addr); |
| 1470 | default: abort(); |
| 1471 | } |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 1472 | } |
| 1473 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1474 | static void watch_mem_write(void *opaque, hwaddr addr, |
Avi Kivity | 1ec9b90 | 2012-01-02 12:47:48 +0200 | [diff] [blame] | 1475 | uint64_t val, unsigned size) |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 1476 | { |
Avi Kivity | 1ec9b90 | 2012-01-02 12:47:48 +0200 | [diff] [blame] | 1477 | check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE); |
| 1478 | switch (size) { |
Max Filippov | 6736415 | 2012-01-29 00:01:40 +0400 | [diff] [blame] | 1479 | case 1: |
| 1480 | stb_phys(addr, val); |
| 1481 | break; |
| 1482 | case 2: |
| 1483 | stw_phys(addr, val); |
| 1484 | break; |
| 1485 | case 4: |
| 1486 | stl_phys(addr, val); |
| 1487 | break; |
Avi Kivity | 1ec9b90 | 2012-01-02 12:47:48 +0200 | [diff] [blame] | 1488 | default: abort(); |
| 1489 | } |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 1490 | } |
| 1491 | |
Avi Kivity | 1ec9b90 | 2012-01-02 12:47:48 +0200 | [diff] [blame] | 1492 | static const MemoryRegionOps watch_mem_ops = { |
| 1493 | .read = watch_mem_read, |
| 1494 | .write = watch_mem_write, |
| 1495 | .endianness = DEVICE_NATIVE_ENDIAN, |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 1496 | }; |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 1497 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1498 | static uint64_t subpage_read(void *opaque, hwaddr addr, |
Avi Kivity | 70c68e4 | 2012-01-02 12:32:48 +0200 | [diff] [blame] | 1499 | unsigned len) |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1500 | { |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1501 | subpage_t *subpage = opaque; |
| 1502 | uint8_t buf[4]; |
Paolo Bonzini | 791af8c | 2013-05-24 16:10:39 +0200 | [diff] [blame] | 1503 | |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1504 | #if defined(DEBUG_SUBPAGE) |
Amos Kong | 016e9d6 | 2013-09-27 09:25:38 +0800 | [diff] [blame] | 1505 | printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__, |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1506 | subpage, len, addr); |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1507 | #endif |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1508 | address_space_read(subpage->as, addr + subpage->base, buf, len); |
| 1509 | switch (len) { |
| 1510 | case 1: |
| 1511 | return ldub_p(buf); |
| 1512 | case 2: |
| 1513 | return lduw_p(buf); |
| 1514 | case 4: |
| 1515 | return ldl_p(buf); |
| 1516 | default: |
| 1517 | abort(); |
| 1518 | } |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1519 | } |
| 1520 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1521 | static void subpage_write(void *opaque, hwaddr addr, |
Avi Kivity | 70c68e4 | 2012-01-02 12:32:48 +0200 | [diff] [blame] | 1522 | uint64_t value, unsigned len) |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1523 | { |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1524 | subpage_t *subpage = opaque; |
| 1525 | uint8_t buf[4]; |
| 1526 | |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1527 | #if defined(DEBUG_SUBPAGE) |
Amos Kong | 016e9d6 | 2013-09-27 09:25:38 +0800 | [diff] [blame] | 1528 | printf("%s: subpage %p len %u addr " TARGET_FMT_plx |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1529 | " value %"PRIx64"\n", |
| 1530 | __func__, subpage, len, addr, value); |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1531 | #endif |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1532 | switch (len) { |
| 1533 | case 1: |
| 1534 | stb_p(buf, value); |
| 1535 | break; |
| 1536 | case 2: |
| 1537 | stw_p(buf, value); |
| 1538 | break; |
| 1539 | case 4: |
| 1540 | stl_p(buf, value); |
| 1541 | break; |
| 1542 | default: |
| 1543 | abort(); |
| 1544 | } |
| 1545 | address_space_write(subpage->as, addr + subpage->base, buf, len); |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1546 | } |
| 1547 | |
Paolo Bonzini | c353e4c | 2013-05-24 14:02:39 +0200 | [diff] [blame] | 1548 | static bool subpage_accepts(void *opaque, hwaddr addr, |
Amos Kong | 016e9d6 | 2013-09-27 09:25:38 +0800 | [diff] [blame] | 1549 | unsigned len, bool is_write) |
Paolo Bonzini | c353e4c | 2013-05-24 14:02:39 +0200 | [diff] [blame] | 1550 | { |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1551 | subpage_t *subpage = opaque; |
Paolo Bonzini | c353e4c | 2013-05-24 14:02:39 +0200 | [diff] [blame] | 1552 | #if defined(DEBUG_SUBPAGE) |
Amos Kong | 016e9d6 | 2013-09-27 09:25:38 +0800 | [diff] [blame] | 1553 | printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n", |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1554 | __func__, subpage, is_write ? 'w' : 'r', len, addr); |
Paolo Bonzini | c353e4c | 2013-05-24 14:02:39 +0200 | [diff] [blame] | 1555 | #endif |
| 1556 | |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1557 | return address_space_access_valid(subpage->as, addr + subpage->base, |
Amos Kong | 016e9d6 | 2013-09-27 09:25:38 +0800 | [diff] [blame] | 1558 | len, is_write); |
Paolo Bonzini | c353e4c | 2013-05-24 14:02:39 +0200 | [diff] [blame] | 1559 | } |
| 1560 | |
Avi Kivity | 70c68e4 | 2012-01-02 12:32:48 +0200 | [diff] [blame] | 1561 | static const MemoryRegionOps subpage_ops = { |
| 1562 | .read = subpage_read, |
| 1563 | .write = subpage_write, |
Paolo Bonzini | c353e4c | 2013-05-24 14:02:39 +0200 | [diff] [blame] | 1564 | .valid.accepts = subpage_accepts, |
Avi Kivity | 70c68e4 | 2012-01-02 12:32:48 +0200 | [diff] [blame] | 1565 | .endianness = DEVICE_NATIVE_ENDIAN, |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1566 | }; |
| 1567 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1568 | static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end, |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 1569 | uint16_t section) |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1570 | { |
| 1571 | int idx, eidx; |
| 1572 | |
| 1573 | if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE) |
| 1574 | return -1; |
| 1575 | idx = SUBPAGE_IDX(start); |
| 1576 | eidx = SUBPAGE_IDX(end); |
| 1577 | #if defined(DEBUG_SUBPAGE) |
Amos Kong | 016e9d6 | 2013-09-27 09:25:38 +0800 | [diff] [blame] | 1578 | printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n", |
| 1579 | __func__, mmio, start, end, idx, eidx, section); |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1580 | #endif |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1581 | for (; idx <= eidx; idx++) { |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 1582 | mmio->sub_section[idx] = section; |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1583 | } |
| 1584 | |
| 1585 | return 0; |
| 1586 | } |
| 1587 | |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1588 | static subpage_t *subpage_init(AddressSpace *as, hwaddr base) |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1589 | { |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1590 | subpage_t *mmio; |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1591 | |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 1592 | mmio = g_malloc0(sizeof(subpage_t)); |
aliguori | 1eec614 | 2009-02-05 22:06:18 +0000 | [diff] [blame] | 1593 | |
Jan Kiszka | acc9d80 | 2013-05-26 21:55:37 +0200 | [diff] [blame] | 1594 | mmio->as = as; |
aliguori | 1eec614 | 2009-02-05 22:06:18 +0000 | [diff] [blame] | 1595 | mmio->base = base; |
Paolo Bonzini | 2c9b15c | 2013-06-06 05:41:28 -0400 | [diff] [blame] | 1596 | memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio, |
Avi Kivity | 70c68e4 | 2012-01-02 12:32:48 +0200 | [diff] [blame] | 1597 | "subpage", TARGET_PAGE_SIZE); |
Avi Kivity | b3b00c7 | 2012-01-02 13:20:11 +0200 | [diff] [blame] | 1598 | mmio->iomem.subpage = true; |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1599 | #if defined(DEBUG_SUBPAGE) |
Amos Kong | 016e9d6 | 2013-09-27 09:25:38 +0800 | [diff] [blame] | 1600 | printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__, |
| 1601 | mmio, base, TARGET_PAGE_SIZE); |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1602 | #endif |
Liu Ping Fan | b41aac4 | 2013-05-29 11:09:17 +0200 | [diff] [blame] | 1603 | subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED); |
blueswir1 | db7b542 | 2007-05-26 17:36:03 +0000 | [diff] [blame] | 1604 | |
| 1605 | return mmio; |
| 1606 | } |
| 1607 | |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 1608 | static uint16_t dummy_section(MemoryRegion *mr) |
| 1609 | { |
| 1610 | MemoryRegionSection section = { |
| 1611 | .mr = mr, |
| 1612 | .offset_within_address_space = 0, |
| 1613 | .offset_within_region = 0, |
Paolo Bonzini | 052e87b | 2013-05-27 10:08:27 +0200 | [diff] [blame] | 1614 | .size = int128_2_64(), |
Avi Kivity | 5312bd8 | 2012-02-12 18:32:55 +0200 | [diff] [blame] | 1615 | }; |
| 1616 | |
| 1617 | return phys_section_add(§ion); |
| 1618 | } |
| 1619 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1620 | MemoryRegion *iotlb_to_region(hwaddr index) |
Avi Kivity | aa10223 | 2012-03-08 17:06:55 +0200 | [diff] [blame] | 1621 | { |
Paolo Bonzini | 0475d94 | 2013-05-29 12:28:21 +0200 | [diff] [blame] | 1622 | return address_space_memory.dispatch->sections[index & ~TARGET_PAGE_MASK].mr; |
Avi Kivity | aa10223 | 2012-03-08 17:06:55 +0200 | [diff] [blame] | 1623 | } |
| 1624 | |
Avi Kivity | e9179ce | 2009-06-14 11:38:52 +0300 | [diff] [blame] | 1625 | static void io_mem_init(void) |
| 1626 | { |
Paolo Bonzini | 2c9b15c | 2013-06-06 05:41:28 -0400 | [diff] [blame] | 1627 | memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, "rom", UINT64_MAX); |
| 1628 | memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL, |
Avi Kivity | 0e0df1e | 2012-01-02 00:32:15 +0200 | [diff] [blame] | 1629 | "unassigned", UINT64_MAX); |
Paolo Bonzini | 2c9b15c | 2013-06-06 05:41:28 -0400 | [diff] [blame] | 1630 | memory_region_init_io(&io_mem_notdirty, NULL, ¬dirty_mem_ops, NULL, |
Avi Kivity | 0e0df1e | 2012-01-02 00:32:15 +0200 | [diff] [blame] | 1631 | "notdirty", UINT64_MAX); |
Paolo Bonzini | 2c9b15c | 2013-06-06 05:41:28 -0400 | [diff] [blame] | 1632 | memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL, |
Avi Kivity | 1ec9b90 | 2012-01-02 12:47:48 +0200 | [diff] [blame] | 1633 | "watch", UINT64_MAX); |
Avi Kivity | e9179ce | 2009-06-14 11:38:52 +0300 | [diff] [blame] | 1634 | } |
| 1635 | |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1636 | static void mem_begin(MemoryListener *listener) |
| 1637 | { |
Paolo Bonzini | 89ae337 | 2013-06-02 10:39:07 +0200 | [diff] [blame] | 1638 | AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener); |
Paolo Bonzini | 0075270 | 2013-05-29 12:13:54 +0200 | [diff] [blame] | 1639 | AddressSpaceDispatch *d = g_new(AddressSpaceDispatch, 1); |
| 1640 | |
| 1641 | d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 }; |
| 1642 | d->as = as; |
| 1643 | as->next_dispatch = d; |
| 1644 | } |
| 1645 | |
| 1646 | static void mem_commit(MemoryListener *listener) |
| 1647 | { |
| 1648 | AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener); |
Paolo Bonzini | 0475d94 | 2013-05-29 12:28:21 +0200 | [diff] [blame] | 1649 | AddressSpaceDispatch *cur = as->dispatch; |
| 1650 | AddressSpaceDispatch *next = as->next_dispatch; |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1651 | |
Paolo Bonzini | 0475d94 | 2013-05-29 12:28:21 +0200 | [diff] [blame] | 1652 | next->nodes = next_map.nodes; |
| 1653 | next->sections = next_map.sections; |
| 1654 | |
| 1655 | as->dispatch = next; |
| 1656 | g_free(cur); |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1657 | } |
| 1658 | |
Avi Kivity | 50c1e14 | 2012-02-08 21:36:02 +0200 | [diff] [blame] | 1659 | static void core_begin(MemoryListener *listener) |
| 1660 | { |
Liu Ping Fan | b41aac4 | 2013-05-29 11:09:17 +0200 | [diff] [blame] | 1661 | uint16_t n; |
| 1662 | |
Paolo Bonzini | 6092666 | 2013-05-29 12:30:26 +0200 | [diff] [blame] | 1663 | prev_map = g_new(PhysPageMap, 1); |
| 1664 | *prev_map = next_map; |
| 1665 | |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 1666 | memset(&next_map, 0, sizeof(next_map)); |
Liu Ping Fan | b41aac4 | 2013-05-29 11:09:17 +0200 | [diff] [blame] | 1667 | n = dummy_section(&io_mem_unassigned); |
| 1668 | assert(n == PHYS_SECTION_UNASSIGNED); |
| 1669 | n = dummy_section(&io_mem_notdirty); |
| 1670 | assert(n == PHYS_SECTION_NOTDIRTY); |
| 1671 | n = dummy_section(&io_mem_rom); |
| 1672 | assert(n == PHYS_SECTION_ROM); |
| 1673 | n = dummy_section(&io_mem_watch); |
| 1674 | assert(n == PHYS_SECTION_WATCH); |
Avi Kivity | 50c1e14 | 2012-02-08 21:36:02 +0200 | [diff] [blame] | 1675 | } |
| 1676 | |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 1677 | /* This listener's commit run after the other AddressSpaceDispatch listeners'. |
| 1678 | * All AddressSpaceDispatch instances have switched to the next map. |
| 1679 | */ |
| 1680 | static void core_commit(MemoryListener *listener) |
| 1681 | { |
Paolo Bonzini | 6092666 | 2013-05-29 12:30:26 +0200 | [diff] [blame] | 1682 | phys_sections_free(prev_map); |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 1683 | } |
| 1684 | |
Avi Kivity | 1d71148 | 2012-10-02 18:54:45 +0200 | [diff] [blame] | 1685 | static void tcg_commit(MemoryListener *listener) |
Avi Kivity | 50c1e14 | 2012-02-08 21:36:02 +0200 | [diff] [blame] | 1686 | { |
Andreas Färber | 182735e | 2013-05-29 22:29:20 +0200 | [diff] [blame] | 1687 | CPUState *cpu; |
Avi Kivity | 117712c | 2012-02-12 21:23:17 +0200 | [diff] [blame] | 1688 | |
| 1689 | /* since each CPU stores ram addresses in its TLB cache, we must |
| 1690 | reset the modified entries */ |
| 1691 | /* XXX: slow ! */ |
Andreas Färber | bdc4464 | 2013-06-24 23:50:24 +0200 | [diff] [blame] | 1692 | CPU_FOREACH(cpu) { |
Andreas Färber | 182735e | 2013-05-29 22:29:20 +0200 | [diff] [blame] | 1693 | CPUArchState *env = cpu->env_ptr; |
| 1694 | |
Avi Kivity | 117712c | 2012-02-12 21:23:17 +0200 | [diff] [blame] | 1695 | tlb_flush(env, 1); |
| 1696 | } |
Avi Kivity | 50c1e14 | 2012-02-08 21:36:02 +0200 | [diff] [blame] | 1697 | } |
| 1698 | |
Avi Kivity | 9363274 | 2012-02-08 16:54:16 +0200 | [diff] [blame] | 1699 | static void core_log_global_start(MemoryListener *listener) |
| 1700 | { |
| 1701 | cpu_physical_memory_set_dirty_tracking(1); |
| 1702 | } |
| 1703 | |
| 1704 | static void core_log_global_stop(MemoryListener *listener) |
| 1705 | { |
| 1706 | cpu_physical_memory_set_dirty_tracking(0); |
| 1707 | } |
| 1708 | |
Avi Kivity | 9363274 | 2012-02-08 16:54:16 +0200 | [diff] [blame] | 1709 | static MemoryListener core_memory_listener = { |
Avi Kivity | 50c1e14 | 2012-02-08 21:36:02 +0200 | [diff] [blame] | 1710 | .begin = core_begin, |
Paolo Bonzini | 9affd6f | 2013-05-29 12:09:47 +0200 | [diff] [blame] | 1711 | .commit = core_commit, |
Avi Kivity | 9363274 | 2012-02-08 16:54:16 +0200 | [diff] [blame] | 1712 | .log_global_start = core_log_global_start, |
| 1713 | .log_global_stop = core_log_global_stop, |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1714 | .priority = 1, |
Avi Kivity | 9363274 | 2012-02-08 16:54:16 +0200 | [diff] [blame] | 1715 | }; |
| 1716 | |
Avi Kivity | 1d71148 | 2012-10-02 18:54:45 +0200 | [diff] [blame] | 1717 | static MemoryListener tcg_memory_listener = { |
| 1718 | .commit = tcg_commit, |
| 1719 | }; |
| 1720 | |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1721 | void address_space_init_dispatch(AddressSpace *as) |
| 1722 | { |
Paolo Bonzini | 0075270 | 2013-05-29 12:13:54 +0200 | [diff] [blame] | 1723 | as->dispatch = NULL; |
Paolo Bonzini | 89ae337 | 2013-06-02 10:39:07 +0200 | [diff] [blame] | 1724 | as->dispatch_listener = (MemoryListener) { |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1725 | .begin = mem_begin, |
Paolo Bonzini | 0075270 | 2013-05-29 12:13:54 +0200 | [diff] [blame] | 1726 | .commit = mem_commit, |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1727 | .region_add = mem_add, |
| 1728 | .region_nop = mem_add, |
| 1729 | .priority = 0, |
| 1730 | }; |
Paolo Bonzini | 89ae337 | 2013-06-02 10:39:07 +0200 | [diff] [blame] | 1731 | memory_listener_register(&as->dispatch_listener, as); |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1732 | } |
| 1733 | |
Avi Kivity | 83f3c25 | 2012-10-07 12:59:55 +0200 | [diff] [blame] | 1734 | void address_space_destroy_dispatch(AddressSpace *as) |
| 1735 | { |
| 1736 | AddressSpaceDispatch *d = as->dispatch; |
| 1737 | |
Paolo Bonzini | 89ae337 | 2013-06-02 10:39:07 +0200 | [diff] [blame] | 1738 | memory_listener_unregister(&as->dispatch_listener); |
Avi Kivity | 83f3c25 | 2012-10-07 12:59:55 +0200 | [diff] [blame] | 1739 | g_free(d); |
| 1740 | as->dispatch = NULL; |
| 1741 | } |
| 1742 | |
Avi Kivity | 62152b8 | 2011-07-26 14:26:14 +0300 | [diff] [blame] | 1743 | static void memory_map_init(void) |
| 1744 | { |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 1745 | system_memory = g_malloc(sizeof(*system_memory)); |
Michael S. Tsirkin | ef9e455 | 2013-11-10 11:54:33 +0200 | [diff] [blame] | 1746 | memory_region_init(system_memory, NULL, "system", INT64_MAX); |
Alexey Kardashevskiy | 7dca804 | 2013-04-29 16:25:51 +0000 | [diff] [blame] | 1747 | address_space_init(&address_space_memory, system_memory, "memory"); |
Avi Kivity | 309cb47 | 2011-08-08 16:09:03 +0300 | [diff] [blame] | 1748 | |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 1749 | system_io = g_malloc(sizeof(*system_io)); |
Jan Kiszka | 3bb28b7 | 2013-09-02 18:43:30 +0200 | [diff] [blame] | 1750 | memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io", |
| 1751 | 65536); |
Alexey Kardashevskiy | 7dca804 | 2013-04-29 16:25:51 +0000 | [diff] [blame] | 1752 | address_space_init(&address_space_io, system_io, "I/O"); |
Avi Kivity | 9363274 | 2012-02-08 16:54:16 +0200 | [diff] [blame] | 1753 | |
Avi Kivity | f6790af | 2012-10-02 20:13:51 +0200 | [diff] [blame] | 1754 | memory_listener_register(&core_memory_listener, &address_space_memory); |
liguang | 2641689 | 2013-09-04 14:37:33 +0800 | [diff] [blame] | 1755 | if (tcg_enabled()) { |
| 1756 | memory_listener_register(&tcg_memory_listener, &address_space_memory); |
| 1757 | } |
Avi Kivity | 62152b8 | 2011-07-26 14:26:14 +0300 | [diff] [blame] | 1758 | } |
| 1759 | |
| 1760 | MemoryRegion *get_system_memory(void) |
| 1761 | { |
| 1762 | return system_memory; |
| 1763 | } |
| 1764 | |
Avi Kivity | 309cb47 | 2011-08-08 16:09:03 +0300 | [diff] [blame] | 1765 | MemoryRegion *get_system_io(void) |
| 1766 | { |
| 1767 | return system_io; |
| 1768 | } |
| 1769 | |
pbrook | e2eef17 | 2008-06-08 01:09:01 +0000 | [diff] [blame] | 1770 | #endif /* !defined(CONFIG_USER_ONLY) */ |
| 1771 | |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1772 | /* physical memory access (slow version, mainly for debug) */ |
| 1773 | #if defined(CONFIG_USER_ONLY) |
Andreas Färber | f17ec44 | 2013-06-29 19:40:58 +0200 | [diff] [blame] | 1774 | int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr, |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 1775 | uint8_t *buf, int len, int is_write) |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1776 | { |
| 1777 | int l, flags; |
| 1778 | target_ulong page; |
pbrook | 53a5960 | 2006-03-25 19:31:22 +0000 | [diff] [blame] | 1779 | void * p; |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1780 | |
| 1781 | while (len > 0) { |
| 1782 | page = addr & TARGET_PAGE_MASK; |
| 1783 | l = (page + TARGET_PAGE_SIZE) - addr; |
| 1784 | if (l > len) |
| 1785 | l = len; |
| 1786 | flags = page_get_flags(page); |
| 1787 | if (!(flags & PAGE_VALID)) |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 1788 | return -1; |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1789 | if (is_write) { |
| 1790 | if (!(flags & PAGE_WRITE)) |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 1791 | return -1; |
bellard | 579a97f | 2007-11-11 14:26:47 +0000 | [diff] [blame] | 1792 | /* XXX: this code should not depend on lock_user */ |
aurel32 | 72fb7da | 2008-04-27 23:53:45 +0000 | [diff] [blame] | 1793 | if (!(p = lock_user(VERIFY_WRITE, addr, l, 0))) |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 1794 | return -1; |
aurel32 | 72fb7da | 2008-04-27 23:53:45 +0000 | [diff] [blame] | 1795 | memcpy(p, buf, l); |
| 1796 | unlock_user(p, addr, l); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1797 | } else { |
| 1798 | if (!(flags & PAGE_READ)) |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 1799 | return -1; |
bellard | 579a97f | 2007-11-11 14:26:47 +0000 | [diff] [blame] | 1800 | /* XXX: this code should not depend on lock_user */ |
aurel32 | 72fb7da | 2008-04-27 23:53:45 +0000 | [diff] [blame] | 1801 | if (!(p = lock_user(VERIFY_READ, addr, l, 1))) |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 1802 | return -1; |
aurel32 | 72fb7da | 2008-04-27 23:53:45 +0000 | [diff] [blame] | 1803 | memcpy(buf, p, l); |
aurel32 | 5b25757 | 2008-04-28 08:54:59 +0000 | [diff] [blame] | 1804 | unlock_user(p, addr, 0); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1805 | } |
| 1806 | len -= l; |
| 1807 | buf += l; |
| 1808 | addr += l; |
| 1809 | } |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 1810 | return 0; |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1811 | } |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 1812 | |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1813 | #else |
Anthony PERARD | 51d7a9e | 2012-10-03 13:49:05 +0000 | [diff] [blame] | 1814 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1815 | static void invalidate_and_set_dirty(hwaddr addr, |
| 1816 | hwaddr length) |
Anthony PERARD | 51d7a9e | 2012-10-03 13:49:05 +0000 | [diff] [blame] | 1817 | { |
| 1818 | if (!cpu_physical_memory_is_dirty(addr)) { |
| 1819 | /* invalidate code */ |
| 1820 | tb_invalidate_phys_page_range(addr, addr + length, 0); |
| 1821 | /* set dirty bit */ |
| 1822 | cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG)); |
| 1823 | } |
Anthony PERARD | e226939 | 2012-10-03 13:49:22 +0000 | [diff] [blame] | 1824 | xen_modified_memory(addr, length); |
Anthony PERARD | 51d7a9e | 2012-10-03 13:49:05 +0000 | [diff] [blame] | 1825 | } |
| 1826 | |
Paolo Bonzini | 2bbfa05 | 2013-05-24 12:29:54 +0200 | [diff] [blame] | 1827 | static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write) |
| 1828 | { |
| 1829 | if (memory_region_is_ram(mr)) { |
| 1830 | return !(is_write && mr->readonly); |
| 1831 | } |
| 1832 | if (memory_region_is_romd(mr)) { |
| 1833 | return !is_write; |
| 1834 | } |
| 1835 | |
| 1836 | return false; |
| 1837 | } |
| 1838 | |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 1839 | static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr) |
Paolo Bonzini | 82f2563 | 2013-05-24 11:59:43 +0200 | [diff] [blame] | 1840 | { |
Paolo Bonzini | e1622f4 | 2013-07-17 13:17:41 +0200 | [diff] [blame] | 1841 | unsigned access_size_max = mr->ops->valid.max_access_size; |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 1842 | |
| 1843 | /* Regions are assumed to support 1-4 byte accesses unless |
| 1844 | otherwise specified. */ |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 1845 | if (access_size_max == 0) { |
| 1846 | access_size_max = 4; |
Paolo Bonzini | 82f2563 | 2013-05-24 11:59:43 +0200 | [diff] [blame] | 1847 | } |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 1848 | |
| 1849 | /* Bound the maximum access by the alignment of the address. */ |
| 1850 | if (!mr->ops->impl.unaligned) { |
| 1851 | unsigned align_size_max = addr & -addr; |
| 1852 | if (align_size_max != 0 && align_size_max < access_size_max) { |
| 1853 | access_size_max = align_size_max; |
| 1854 | } |
| 1855 | } |
| 1856 | |
| 1857 | /* Don't attempt accesses larger than the maximum. */ |
| 1858 | if (l > access_size_max) { |
| 1859 | l = access_size_max; |
| 1860 | } |
Paolo Bonzini | 098178f | 2013-07-29 14:27:39 +0200 | [diff] [blame] | 1861 | if (l & (l - 1)) { |
| 1862 | l = 1 << (qemu_fls(l) - 1); |
| 1863 | } |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 1864 | |
| 1865 | return l; |
Paolo Bonzini | 82f2563 | 2013-05-24 11:59:43 +0200 | [diff] [blame] | 1866 | } |
| 1867 | |
Paolo Bonzini | fd8aaa7 | 2013-05-21 09:56:55 +0200 | [diff] [blame] | 1868 | bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf, |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1869 | int len, bool is_write) |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1870 | { |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 1871 | hwaddr l; |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1872 | uint8_t *ptr; |
Paolo Bonzini | 791af8c | 2013-05-24 16:10:39 +0200 | [diff] [blame] | 1873 | uint64_t val; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 1874 | hwaddr addr1; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1875 | MemoryRegion *mr; |
Paolo Bonzini | fd8aaa7 | 2013-05-21 09:56:55 +0200 | [diff] [blame] | 1876 | bool error = false; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 1877 | |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1878 | while (len > 0) { |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 1879 | l = len; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1880 | mr = address_space_translate(as, addr, &addr1, &l, is_write); |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 1881 | |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1882 | if (is_write) { |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1883 | if (!memory_access_is_direct(mr, is_write)) { |
| 1884 | l = memory_access_size(mr, l, addr1); |
Andreas Färber | 4917cf4 | 2013-05-27 05:17:50 +0200 | [diff] [blame] | 1885 | /* XXX: could force current_cpu to NULL to avoid |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 1886 | potential bugs */ |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 1887 | switch (l) { |
| 1888 | case 8: |
| 1889 | /* 64 bit write access */ |
| 1890 | val = ldq_p(buf); |
| 1891 | error |= io_mem_write(mr, addr1, val, 8); |
| 1892 | break; |
| 1893 | case 4: |
bellard | 1c213d1 | 2005-09-03 10:49:04 +0000 | [diff] [blame] | 1894 | /* 32 bit write access */ |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 1895 | val = ldl_p(buf); |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1896 | error |= io_mem_write(mr, addr1, val, 4); |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 1897 | break; |
| 1898 | case 2: |
bellard | 1c213d1 | 2005-09-03 10:49:04 +0000 | [diff] [blame] | 1899 | /* 16 bit write access */ |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 1900 | val = lduw_p(buf); |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1901 | error |= io_mem_write(mr, addr1, val, 2); |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 1902 | break; |
| 1903 | case 1: |
bellard | 1c213d1 | 2005-09-03 10:49:04 +0000 | [diff] [blame] | 1904 | /* 8 bit write access */ |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 1905 | val = ldub_p(buf); |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1906 | error |= io_mem_write(mr, addr1, val, 1); |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 1907 | break; |
| 1908 | default: |
| 1909 | abort(); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1910 | } |
Paolo Bonzini | 2bbfa05 | 2013-05-24 12:29:54 +0200 | [diff] [blame] | 1911 | } else { |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1912 | addr1 += memory_region_get_ram_addr(mr); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1913 | /* RAM case */ |
pbrook | 5579c7f | 2009-04-11 14:47:08 +0000 | [diff] [blame] | 1914 | ptr = qemu_get_ram_ptr(addr1); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1915 | memcpy(ptr, buf, l); |
Anthony PERARD | 51d7a9e | 2012-10-03 13:49:05 +0000 | [diff] [blame] | 1916 | invalidate_and_set_dirty(addr1, l); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1917 | } |
| 1918 | } else { |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1919 | if (!memory_access_is_direct(mr, is_write)) { |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1920 | /* I/O case */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1921 | l = memory_access_size(mr, l, addr1); |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 1922 | switch (l) { |
| 1923 | case 8: |
| 1924 | /* 64 bit read access */ |
| 1925 | error |= io_mem_read(mr, addr1, &val, 8); |
| 1926 | stq_p(buf, val); |
| 1927 | break; |
| 1928 | case 4: |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1929 | /* 32 bit read access */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1930 | error |= io_mem_read(mr, addr1, &val, 4); |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 1931 | stl_p(buf, val); |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 1932 | break; |
| 1933 | case 2: |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1934 | /* 16 bit read access */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1935 | error |= io_mem_read(mr, addr1, &val, 2); |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 1936 | stw_p(buf, val); |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 1937 | break; |
| 1938 | case 1: |
bellard | 1c213d1 | 2005-09-03 10:49:04 +0000 | [diff] [blame] | 1939 | /* 8 bit read access */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1940 | error |= io_mem_read(mr, addr1, &val, 1); |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 1941 | stb_p(buf, val); |
Richard Henderson | 2332616 | 2013-07-08 14:55:59 -0700 | [diff] [blame] | 1942 | break; |
| 1943 | default: |
| 1944 | abort(); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1945 | } |
| 1946 | } else { |
| 1947 | /* RAM case */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1948 | ptr = qemu_get_ram_ptr(mr->ram_addr + addr1); |
Avi Kivity | f3705d5 | 2012-03-08 16:16:34 +0200 | [diff] [blame] | 1949 | memcpy(buf, ptr, l); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1950 | } |
| 1951 | } |
| 1952 | len -= l; |
| 1953 | buf += l; |
| 1954 | addr += l; |
| 1955 | } |
Paolo Bonzini | fd8aaa7 | 2013-05-21 09:56:55 +0200 | [diff] [blame] | 1956 | |
| 1957 | return error; |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 1958 | } |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 1959 | |
Paolo Bonzini | fd8aaa7 | 2013-05-21 09:56:55 +0200 | [diff] [blame] | 1960 | bool address_space_write(AddressSpace *as, hwaddr addr, |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1961 | const uint8_t *buf, int len) |
| 1962 | { |
Paolo Bonzini | fd8aaa7 | 2013-05-21 09:56:55 +0200 | [diff] [blame] | 1963 | return address_space_rw(as, addr, (uint8_t *)buf, len, true); |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1964 | } |
| 1965 | |
Paolo Bonzini | fd8aaa7 | 2013-05-21 09:56:55 +0200 | [diff] [blame] | 1966 | bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len) |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1967 | { |
Paolo Bonzini | fd8aaa7 | 2013-05-21 09:56:55 +0200 | [diff] [blame] | 1968 | return address_space_rw(as, addr, buf, len, false); |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1969 | } |
| 1970 | |
| 1971 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1972 | void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf, |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1973 | int len, int is_write) |
| 1974 | { |
Paolo Bonzini | fd8aaa7 | 2013-05-21 09:56:55 +0200 | [diff] [blame] | 1975 | address_space_rw(&address_space_memory, addr, buf, len, is_write); |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 1976 | } |
| 1977 | |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 1978 | /* used for ROM loading : can write in RAM and ROM */ |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1979 | void cpu_physical_memory_write_rom(hwaddr addr, |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 1980 | const uint8_t *buf, int len) |
| 1981 | { |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 1982 | hwaddr l; |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 1983 | uint8_t *ptr; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 1984 | hwaddr addr1; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1985 | MemoryRegion *mr; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 1986 | |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 1987 | while (len > 0) { |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 1988 | l = len; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1989 | mr = address_space_translate(&address_space_memory, |
| 1990 | addr, &addr1, &l, true); |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 1991 | |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1992 | if (!(memory_region_is_ram(mr) || |
| 1993 | memory_region_is_romd(mr))) { |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 1994 | /* do nothing */ |
| 1995 | } else { |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 1996 | addr1 += memory_region_get_ram_addr(mr); |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 1997 | /* ROM/RAM case */ |
pbrook | 5579c7f | 2009-04-11 14:47:08 +0000 | [diff] [blame] | 1998 | ptr = qemu_get_ram_ptr(addr1); |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 1999 | memcpy(ptr, buf, l); |
Anthony PERARD | 51d7a9e | 2012-10-03 13:49:05 +0000 | [diff] [blame] | 2000 | invalidate_and_set_dirty(addr1, l); |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 2001 | } |
| 2002 | len -= l; |
| 2003 | buf += l; |
| 2004 | addr += l; |
| 2005 | } |
| 2006 | } |
| 2007 | |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2008 | typedef struct { |
Paolo Bonzini | d3e7155 | 2013-06-28 17:33:29 +0200 | [diff] [blame] | 2009 | MemoryRegion *mr; |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2010 | void *buffer; |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2011 | hwaddr addr; |
| 2012 | hwaddr len; |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2013 | } BounceBuffer; |
| 2014 | |
| 2015 | static BounceBuffer bounce; |
| 2016 | |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 2017 | typedef struct MapClient { |
| 2018 | void *opaque; |
| 2019 | void (*callback)(void *opaque); |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 2020 | QLIST_ENTRY(MapClient) link; |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 2021 | } MapClient; |
| 2022 | |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 2023 | static QLIST_HEAD(map_client_list, MapClient) map_client_list |
| 2024 | = QLIST_HEAD_INITIALIZER(map_client_list); |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 2025 | |
| 2026 | void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque)) |
| 2027 | { |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 2028 | MapClient *client = g_malloc(sizeof(*client)); |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 2029 | |
| 2030 | client->opaque = opaque; |
| 2031 | client->callback = callback; |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 2032 | QLIST_INSERT_HEAD(&map_client_list, client, link); |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 2033 | return client; |
| 2034 | } |
| 2035 | |
Blue Swirl | 8b9c99d | 2012-10-28 11:04:51 +0000 | [diff] [blame] | 2036 | static void cpu_unregister_map_client(void *_client) |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 2037 | { |
| 2038 | MapClient *client = (MapClient *)_client; |
| 2039 | |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 2040 | QLIST_REMOVE(client, link); |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 2041 | g_free(client); |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 2042 | } |
| 2043 | |
| 2044 | static void cpu_notify_map_clients(void) |
| 2045 | { |
| 2046 | MapClient *client; |
| 2047 | |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 2048 | while (!QLIST_EMPTY(&map_client_list)) { |
| 2049 | client = QLIST_FIRST(&map_client_list); |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 2050 | client->callback(client->opaque); |
Isaku Yamahata | 34d5e94 | 2009-06-26 18:57:18 +0900 | [diff] [blame] | 2051 | cpu_unregister_map_client(client); |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 2052 | } |
| 2053 | } |
| 2054 | |
Paolo Bonzini | 51644ab | 2013-04-11 15:40:59 +0200 | [diff] [blame] | 2055 | bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write) |
| 2056 | { |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2057 | MemoryRegion *mr; |
Paolo Bonzini | 51644ab | 2013-04-11 15:40:59 +0200 | [diff] [blame] | 2058 | hwaddr l, xlat; |
| 2059 | |
| 2060 | while (len > 0) { |
| 2061 | l = len; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2062 | mr = address_space_translate(as, addr, &xlat, &l, is_write); |
| 2063 | if (!memory_access_is_direct(mr, is_write)) { |
| 2064 | l = memory_access_size(mr, l, addr); |
| 2065 | if (!memory_region_access_valid(mr, xlat, l, is_write)) { |
Paolo Bonzini | 51644ab | 2013-04-11 15:40:59 +0200 | [diff] [blame] | 2066 | return false; |
| 2067 | } |
| 2068 | } |
| 2069 | |
| 2070 | len -= l; |
| 2071 | addr += l; |
| 2072 | } |
| 2073 | return true; |
| 2074 | } |
| 2075 | |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2076 | /* Map a physical memory region into a host virtual address. |
| 2077 | * May map a subset of the requested range, given by and returned in *plen. |
| 2078 | * May return NULL if resources needed to perform the mapping are exhausted. |
| 2079 | * Use only for reads OR writes - not for read-modify-write operations. |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 2080 | * Use cpu_register_map_client() to know when retrying the map operation is |
| 2081 | * likely to succeed. |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2082 | */ |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 2083 | void *address_space_map(AddressSpace *as, |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2084 | hwaddr addr, |
| 2085 | hwaddr *plen, |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 2086 | bool is_write) |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2087 | { |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2088 | hwaddr len = *plen; |
Paolo Bonzini | e3127ae | 2013-06-28 17:29:27 +0200 | [diff] [blame] | 2089 | hwaddr done = 0; |
| 2090 | hwaddr l, xlat, base; |
| 2091 | MemoryRegion *mr, *this_mr; |
| 2092 | ram_addr_t raddr; |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2093 | |
Paolo Bonzini | e3127ae | 2013-06-28 17:29:27 +0200 | [diff] [blame] | 2094 | if (len == 0) { |
| 2095 | return NULL; |
| 2096 | } |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2097 | |
Paolo Bonzini | e3127ae | 2013-06-28 17:29:27 +0200 | [diff] [blame] | 2098 | l = len; |
| 2099 | mr = address_space_translate(as, addr, &xlat, &l, is_write); |
| 2100 | if (!memory_access_is_direct(mr, is_write)) { |
| 2101 | if (bounce.buffer) { |
| 2102 | return NULL; |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2103 | } |
Kevin Wolf | e85d9db | 2013-07-22 14:30:23 +0200 | [diff] [blame] | 2104 | /* Avoid unbounded allocations */ |
| 2105 | l = MIN(l, TARGET_PAGE_SIZE); |
| 2106 | bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l); |
Paolo Bonzini | e3127ae | 2013-06-28 17:29:27 +0200 | [diff] [blame] | 2107 | bounce.addr = addr; |
| 2108 | bounce.len = l; |
Paolo Bonzini | d3e7155 | 2013-06-28 17:33:29 +0200 | [diff] [blame] | 2109 | |
| 2110 | memory_region_ref(mr); |
| 2111 | bounce.mr = mr; |
Paolo Bonzini | e3127ae | 2013-06-28 17:29:27 +0200 | [diff] [blame] | 2112 | if (!is_write) { |
| 2113 | address_space_read(as, addr, bounce.buffer, l); |
Stefano Stabellini | 8ab934f | 2011-06-27 18:26:06 +0100 | [diff] [blame] | 2114 | } |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2115 | |
Paolo Bonzini | e3127ae | 2013-06-28 17:29:27 +0200 | [diff] [blame] | 2116 | *plen = l; |
| 2117 | return bounce.buffer; |
| 2118 | } |
| 2119 | |
| 2120 | base = xlat; |
| 2121 | raddr = memory_region_get_ram_addr(mr); |
| 2122 | |
| 2123 | for (;;) { |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2124 | len -= l; |
| 2125 | addr += l; |
Paolo Bonzini | e3127ae | 2013-06-28 17:29:27 +0200 | [diff] [blame] | 2126 | done += l; |
| 2127 | if (len == 0) { |
| 2128 | break; |
| 2129 | } |
| 2130 | |
| 2131 | l = len; |
| 2132 | this_mr = address_space_translate(as, addr, &xlat, &l, is_write); |
| 2133 | if (this_mr != mr || xlat != base + done) { |
| 2134 | break; |
| 2135 | } |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2136 | } |
Paolo Bonzini | e3127ae | 2013-06-28 17:29:27 +0200 | [diff] [blame] | 2137 | |
Paolo Bonzini | d3e7155 | 2013-06-28 17:33:29 +0200 | [diff] [blame] | 2138 | memory_region_ref(mr); |
Paolo Bonzini | e3127ae | 2013-06-28 17:29:27 +0200 | [diff] [blame] | 2139 | *plen = done; |
| 2140 | return qemu_ram_ptr_length(raddr + base, plen); |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2141 | } |
| 2142 | |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 2143 | /* Unmaps a memory region previously mapped by address_space_map(). |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2144 | * Will also mark the memory as dirty if is_write == 1. access_len gives |
| 2145 | * the amount of memory that was actually read or written by the caller. |
| 2146 | */ |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2147 | void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len, |
| 2148 | int is_write, hwaddr access_len) |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2149 | { |
| 2150 | if (buffer != bounce.buffer) { |
Paolo Bonzini | d3e7155 | 2013-06-28 17:33:29 +0200 | [diff] [blame] | 2151 | MemoryRegion *mr; |
| 2152 | ram_addr_t addr1; |
| 2153 | |
| 2154 | mr = qemu_ram_addr_from_host(buffer, &addr1); |
| 2155 | assert(mr != NULL); |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2156 | if (is_write) { |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2157 | while (access_len) { |
| 2158 | unsigned l; |
| 2159 | l = TARGET_PAGE_SIZE; |
| 2160 | if (l > access_len) |
| 2161 | l = access_len; |
Anthony PERARD | 51d7a9e | 2012-10-03 13:49:05 +0000 | [diff] [blame] | 2162 | invalidate_and_set_dirty(addr1, l); |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2163 | addr1 += l; |
| 2164 | access_len -= l; |
| 2165 | } |
| 2166 | } |
Jan Kiszka | 868bb33 | 2011-06-21 22:59:09 +0200 | [diff] [blame] | 2167 | if (xen_enabled()) { |
Jan Kiszka | e41d7c6 | 2011-06-21 22:59:08 +0200 | [diff] [blame] | 2168 | xen_invalidate_map_cache_entry(buffer); |
Anthony PERARD | 050a0dd | 2010-09-16 13:57:49 +0100 | [diff] [blame] | 2169 | } |
Paolo Bonzini | d3e7155 | 2013-06-28 17:33:29 +0200 | [diff] [blame] | 2170 | memory_region_unref(mr); |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2171 | return; |
| 2172 | } |
| 2173 | if (is_write) { |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 2174 | address_space_write(as, bounce.addr, bounce.buffer, access_len); |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2175 | } |
Herve Poussineau | f8a8324 | 2010-01-24 21:23:56 +0000 | [diff] [blame] | 2176 | qemu_vfree(bounce.buffer); |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2177 | bounce.buffer = NULL; |
Paolo Bonzini | d3e7155 | 2013-06-28 17:33:29 +0200 | [diff] [blame] | 2178 | memory_region_unref(bounce.mr); |
aliguori | ba223c2 | 2009-01-22 16:59:16 +0000 | [diff] [blame] | 2179 | cpu_notify_map_clients(); |
aliguori | 6d16c2f | 2009-01-22 16:59:11 +0000 | [diff] [blame] | 2180 | } |
bellard | d0ecd2a | 2006-04-23 17:14:48 +0000 | [diff] [blame] | 2181 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2182 | void *cpu_physical_memory_map(hwaddr addr, |
| 2183 | hwaddr *plen, |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 2184 | int is_write) |
| 2185 | { |
| 2186 | return address_space_map(&address_space_memory, addr, plen, is_write); |
| 2187 | } |
| 2188 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2189 | void cpu_physical_memory_unmap(void *buffer, hwaddr len, |
| 2190 | int is_write, hwaddr access_len) |
Avi Kivity | ac1970f | 2012-10-03 16:22:53 +0200 | [diff] [blame] | 2191 | { |
| 2192 | return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len); |
| 2193 | } |
| 2194 | |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2195 | /* warning: addr must be aligned */ |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2196 | static inline uint32_t ldl_phys_internal(hwaddr addr, |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2197 | enum device_endian endian) |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2198 | { |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2199 | uint8_t *ptr; |
Paolo Bonzini | 791af8c | 2013-05-24 16:10:39 +0200 | [diff] [blame] | 2200 | uint64_t val; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2201 | MemoryRegion *mr; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2202 | hwaddr l = 4; |
| 2203 | hwaddr addr1; |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2204 | |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2205 | mr = address_space_translate(&address_space_memory, addr, &addr1, &l, |
| 2206 | false); |
| 2207 | if (l < 4 || !memory_access_is_direct(mr, false)) { |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2208 | /* I/O case */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2209 | io_mem_read(mr, addr1, &val, 4); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2210 | #if defined(TARGET_WORDS_BIGENDIAN) |
| 2211 | if (endian == DEVICE_LITTLE_ENDIAN) { |
| 2212 | val = bswap32(val); |
| 2213 | } |
| 2214 | #else |
| 2215 | if (endian == DEVICE_BIG_ENDIAN) { |
| 2216 | val = bswap32(val); |
| 2217 | } |
| 2218 | #endif |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2219 | } else { |
| 2220 | /* RAM case */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2221 | ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr) |
Avi Kivity | 06ef352 | 2012-02-13 16:11:22 +0200 | [diff] [blame] | 2222 | & TARGET_PAGE_MASK) |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2223 | + addr1); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2224 | switch (endian) { |
| 2225 | case DEVICE_LITTLE_ENDIAN: |
| 2226 | val = ldl_le_p(ptr); |
| 2227 | break; |
| 2228 | case DEVICE_BIG_ENDIAN: |
| 2229 | val = ldl_be_p(ptr); |
| 2230 | break; |
| 2231 | default: |
| 2232 | val = ldl_p(ptr); |
| 2233 | break; |
| 2234 | } |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2235 | } |
| 2236 | return val; |
| 2237 | } |
| 2238 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2239 | uint32_t ldl_phys(hwaddr addr) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2240 | { |
| 2241 | return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN); |
| 2242 | } |
| 2243 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2244 | uint32_t ldl_le_phys(hwaddr addr) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2245 | { |
| 2246 | return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN); |
| 2247 | } |
| 2248 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2249 | uint32_t ldl_be_phys(hwaddr addr) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2250 | { |
| 2251 | return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN); |
| 2252 | } |
| 2253 | |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 2254 | /* warning: addr must be aligned */ |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2255 | static inline uint64_t ldq_phys_internal(hwaddr addr, |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2256 | enum device_endian endian) |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 2257 | { |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 2258 | uint8_t *ptr; |
| 2259 | uint64_t val; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2260 | MemoryRegion *mr; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2261 | hwaddr l = 8; |
| 2262 | hwaddr addr1; |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 2263 | |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2264 | mr = address_space_translate(&address_space_memory, addr, &addr1, &l, |
| 2265 | false); |
| 2266 | if (l < 8 || !memory_access_is_direct(mr, false)) { |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 2267 | /* I/O case */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2268 | io_mem_read(mr, addr1, &val, 8); |
Paolo Bonzini | 968a562 | 2013-05-24 17:58:37 +0200 | [diff] [blame] | 2269 | #if defined(TARGET_WORDS_BIGENDIAN) |
| 2270 | if (endian == DEVICE_LITTLE_ENDIAN) { |
| 2271 | val = bswap64(val); |
| 2272 | } |
| 2273 | #else |
| 2274 | if (endian == DEVICE_BIG_ENDIAN) { |
| 2275 | val = bswap64(val); |
| 2276 | } |
| 2277 | #endif |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 2278 | } else { |
| 2279 | /* RAM case */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2280 | ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr) |
Avi Kivity | 06ef352 | 2012-02-13 16:11:22 +0200 | [diff] [blame] | 2281 | & TARGET_PAGE_MASK) |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2282 | + addr1); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2283 | switch (endian) { |
| 2284 | case DEVICE_LITTLE_ENDIAN: |
| 2285 | val = ldq_le_p(ptr); |
| 2286 | break; |
| 2287 | case DEVICE_BIG_ENDIAN: |
| 2288 | val = ldq_be_p(ptr); |
| 2289 | break; |
| 2290 | default: |
| 2291 | val = ldq_p(ptr); |
| 2292 | break; |
| 2293 | } |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 2294 | } |
| 2295 | return val; |
| 2296 | } |
| 2297 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2298 | uint64_t ldq_phys(hwaddr addr) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2299 | { |
| 2300 | return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN); |
| 2301 | } |
| 2302 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2303 | uint64_t ldq_le_phys(hwaddr addr) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2304 | { |
| 2305 | return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN); |
| 2306 | } |
| 2307 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2308 | uint64_t ldq_be_phys(hwaddr addr) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2309 | { |
| 2310 | return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN); |
| 2311 | } |
| 2312 | |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 2313 | /* XXX: optimize */ |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2314 | uint32_t ldub_phys(hwaddr addr) |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 2315 | { |
| 2316 | uint8_t val; |
| 2317 | cpu_physical_memory_read(addr, &val, 1); |
| 2318 | return val; |
| 2319 | } |
| 2320 | |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2321 | /* warning: addr must be aligned */ |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2322 | static inline uint32_t lduw_phys_internal(hwaddr addr, |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2323 | enum device_endian endian) |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 2324 | { |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2325 | uint8_t *ptr; |
| 2326 | uint64_t val; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2327 | MemoryRegion *mr; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2328 | hwaddr l = 2; |
| 2329 | hwaddr addr1; |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2330 | |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2331 | mr = address_space_translate(&address_space_memory, addr, &addr1, &l, |
| 2332 | false); |
| 2333 | if (l < 2 || !memory_access_is_direct(mr, false)) { |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2334 | /* I/O case */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2335 | io_mem_read(mr, addr1, &val, 2); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2336 | #if defined(TARGET_WORDS_BIGENDIAN) |
| 2337 | if (endian == DEVICE_LITTLE_ENDIAN) { |
| 2338 | val = bswap16(val); |
| 2339 | } |
| 2340 | #else |
| 2341 | if (endian == DEVICE_BIG_ENDIAN) { |
| 2342 | val = bswap16(val); |
| 2343 | } |
| 2344 | #endif |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2345 | } else { |
| 2346 | /* RAM case */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2347 | ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr) |
Avi Kivity | 06ef352 | 2012-02-13 16:11:22 +0200 | [diff] [blame] | 2348 | & TARGET_PAGE_MASK) |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2349 | + addr1); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2350 | switch (endian) { |
| 2351 | case DEVICE_LITTLE_ENDIAN: |
| 2352 | val = lduw_le_p(ptr); |
| 2353 | break; |
| 2354 | case DEVICE_BIG_ENDIAN: |
| 2355 | val = lduw_be_p(ptr); |
| 2356 | break; |
| 2357 | default: |
| 2358 | val = lduw_p(ptr); |
| 2359 | break; |
| 2360 | } |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2361 | } |
| 2362 | return val; |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 2363 | } |
| 2364 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2365 | uint32_t lduw_phys(hwaddr addr) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2366 | { |
| 2367 | return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN); |
| 2368 | } |
| 2369 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2370 | uint32_t lduw_le_phys(hwaddr addr) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2371 | { |
| 2372 | return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN); |
| 2373 | } |
| 2374 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2375 | uint32_t lduw_be_phys(hwaddr addr) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2376 | { |
| 2377 | return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN); |
| 2378 | } |
| 2379 | |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2380 | /* warning: addr must be aligned. The ram page is not masked as dirty |
| 2381 | and the code inside is not invalidated. It is useful if the dirty |
| 2382 | bits are used to track modified PTEs */ |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2383 | void stl_phys_notdirty(hwaddr addr, uint32_t val) |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2384 | { |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2385 | uint8_t *ptr; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2386 | MemoryRegion *mr; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2387 | hwaddr l = 4; |
| 2388 | hwaddr addr1; |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2389 | |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2390 | mr = address_space_translate(&address_space_memory, addr, &addr1, &l, |
| 2391 | true); |
| 2392 | if (l < 4 || !memory_access_is_direct(mr, true)) { |
| 2393 | io_mem_write(mr, addr1, val, 4); |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2394 | } else { |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2395 | addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK; |
pbrook | 5579c7f | 2009-04-11 14:47:08 +0000 | [diff] [blame] | 2396 | ptr = qemu_get_ram_ptr(addr1); |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2397 | stl_p(ptr, val); |
aliguori | 7457619 | 2008-10-06 14:02:03 +0000 | [diff] [blame] | 2398 | |
| 2399 | if (unlikely(in_migration)) { |
| 2400 | if (!cpu_physical_memory_is_dirty(addr1)) { |
| 2401 | /* invalidate code */ |
| 2402 | tb_invalidate_phys_page_range(addr1, addr1 + 4, 0); |
| 2403 | /* set dirty bit */ |
Yoshiaki Tamura | f7c11b5 | 2010-03-23 16:39:53 +0900 | [diff] [blame] | 2404 | cpu_physical_memory_set_dirty_flags( |
| 2405 | addr1, (0xff & ~CODE_DIRTY_FLAG)); |
aliguori | 7457619 | 2008-10-06 14:02:03 +0000 | [diff] [blame] | 2406 | } |
| 2407 | } |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2408 | } |
| 2409 | } |
| 2410 | |
| 2411 | /* warning: addr must be aligned */ |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2412 | static inline void stl_phys_internal(hwaddr addr, uint32_t val, |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2413 | enum device_endian endian) |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2414 | { |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2415 | uint8_t *ptr; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2416 | MemoryRegion *mr; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2417 | hwaddr l = 4; |
| 2418 | hwaddr addr1; |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2419 | |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2420 | mr = address_space_translate(&address_space_memory, addr, &addr1, &l, |
| 2421 | true); |
| 2422 | if (l < 4 || !memory_access_is_direct(mr, true)) { |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2423 | #if defined(TARGET_WORDS_BIGENDIAN) |
| 2424 | if (endian == DEVICE_LITTLE_ENDIAN) { |
| 2425 | val = bswap32(val); |
| 2426 | } |
| 2427 | #else |
| 2428 | if (endian == DEVICE_BIG_ENDIAN) { |
| 2429 | val = bswap32(val); |
| 2430 | } |
| 2431 | #endif |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2432 | io_mem_write(mr, addr1, val, 4); |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2433 | } else { |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2434 | /* RAM case */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2435 | addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK; |
pbrook | 5579c7f | 2009-04-11 14:47:08 +0000 | [diff] [blame] | 2436 | ptr = qemu_get_ram_ptr(addr1); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2437 | switch (endian) { |
| 2438 | case DEVICE_LITTLE_ENDIAN: |
| 2439 | stl_le_p(ptr, val); |
| 2440 | break; |
| 2441 | case DEVICE_BIG_ENDIAN: |
| 2442 | stl_be_p(ptr, val); |
| 2443 | break; |
| 2444 | default: |
| 2445 | stl_p(ptr, val); |
| 2446 | break; |
| 2447 | } |
Anthony PERARD | 51d7a9e | 2012-10-03 13:49:05 +0000 | [diff] [blame] | 2448 | invalidate_and_set_dirty(addr1, 4); |
bellard | 8df1cd0 | 2005-01-28 22:37:22 +0000 | [diff] [blame] | 2449 | } |
| 2450 | } |
| 2451 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2452 | void stl_phys(hwaddr addr, uint32_t val) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2453 | { |
| 2454 | stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN); |
| 2455 | } |
| 2456 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2457 | void stl_le_phys(hwaddr addr, uint32_t val) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2458 | { |
| 2459 | stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN); |
| 2460 | } |
| 2461 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2462 | void stl_be_phys(hwaddr addr, uint32_t val) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2463 | { |
| 2464 | stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN); |
| 2465 | } |
| 2466 | |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 2467 | /* XXX: optimize */ |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2468 | void stb_phys(hwaddr addr, uint32_t val) |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 2469 | { |
| 2470 | uint8_t v = val; |
| 2471 | cpu_physical_memory_write(addr, &v, 1); |
| 2472 | } |
| 2473 | |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2474 | /* warning: addr must be aligned */ |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2475 | static inline void stw_phys_internal(hwaddr addr, uint32_t val, |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2476 | enum device_endian endian) |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 2477 | { |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2478 | uint8_t *ptr; |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2479 | MemoryRegion *mr; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2480 | hwaddr l = 2; |
| 2481 | hwaddr addr1; |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2482 | |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2483 | mr = address_space_translate(&address_space_memory, addr, &addr1, &l, |
| 2484 | true); |
| 2485 | if (l < 2 || !memory_access_is_direct(mr, true)) { |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2486 | #if defined(TARGET_WORDS_BIGENDIAN) |
| 2487 | if (endian == DEVICE_LITTLE_ENDIAN) { |
| 2488 | val = bswap16(val); |
| 2489 | } |
| 2490 | #else |
| 2491 | if (endian == DEVICE_BIG_ENDIAN) { |
| 2492 | val = bswap16(val); |
| 2493 | } |
| 2494 | #endif |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2495 | io_mem_write(mr, addr1, val, 2); |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2496 | } else { |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2497 | /* RAM case */ |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2498 | addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK; |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2499 | ptr = qemu_get_ram_ptr(addr1); |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2500 | switch (endian) { |
| 2501 | case DEVICE_LITTLE_ENDIAN: |
| 2502 | stw_le_p(ptr, val); |
| 2503 | break; |
| 2504 | case DEVICE_BIG_ENDIAN: |
| 2505 | stw_be_p(ptr, val); |
| 2506 | break; |
| 2507 | default: |
| 2508 | stw_p(ptr, val); |
| 2509 | break; |
| 2510 | } |
Anthony PERARD | 51d7a9e | 2012-10-03 13:49:05 +0000 | [diff] [blame] | 2511 | invalidate_and_set_dirty(addr1, 2); |
Michael S. Tsirkin | 733f0b0 | 2010-04-06 14:18:19 +0300 | [diff] [blame] | 2512 | } |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 2513 | } |
| 2514 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2515 | void stw_phys(hwaddr addr, uint32_t val) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2516 | { |
| 2517 | stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN); |
| 2518 | } |
| 2519 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2520 | void stw_le_phys(hwaddr addr, uint32_t val) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2521 | { |
| 2522 | stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN); |
| 2523 | } |
| 2524 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2525 | void stw_be_phys(hwaddr addr, uint32_t val) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2526 | { |
| 2527 | stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN); |
| 2528 | } |
| 2529 | |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 2530 | /* XXX: optimize */ |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2531 | void stq_phys(hwaddr addr, uint64_t val) |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 2532 | { |
| 2533 | val = tswap64(val); |
Stefan Weil | 71d2b72 | 2011-03-26 21:06:56 +0100 | [diff] [blame] | 2534 | cpu_physical_memory_write(addr, &val, 8); |
bellard | aab3309 | 2005-10-30 20:48:42 +0000 | [diff] [blame] | 2535 | } |
| 2536 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2537 | void stq_le_phys(hwaddr addr, uint64_t val) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2538 | { |
| 2539 | val = cpu_to_le64(val); |
| 2540 | cpu_physical_memory_write(addr, &val, 8); |
| 2541 | } |
| 2542 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2543 | void stq_be_phys(hwaddr addr, uint64_t val) |
Alexander Graf | 1e78bcc | 2011-07-06 09:09:23 +0200 | [diff] [blame] | 2544 | { |
| 2545 | val = cpu_to_be64(val); |
| 2546 | cpu_physical_memory_write(addr, &val, 8); |
| 2547 | } |
| 2548 | |
aliguori | 5e2972f | 2009-03-28 17:51:36 +0000 | [diff] [blame] | 2549 | /* virtual memory access for debug (includes writing to ROM) */ |
Andreas Färber | f17ec44 | 2013-06-29 19:40:58 +0200 | [diff] [blame] | 2550 | int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr, |
bellard | b448f2f | 2004-02-25 23:24:04 +0000 | [diff] [blame] | 2551 | uint8_t *buf, int len, int is_write) |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2552 | { |
| 2553 | int l; |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2554 | hwaddr phys_addr; |
j_mayer | 9b3c35e | 2007-04-07 11:21:28 +0000 | [diff] [blame] | 2555 | target_ulong page; |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2556 | |
| 2557 | while (len > 0) { |
| 2558 | page = addr & TARGET_PAGE_MASK; |
Andreas Färber | f17ec44 | 2013-06-29 19:40:58 +0200 | [diff] [blame] | 2559 | phys_addr = cpu_get_phys_page_debug(cpu, page); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2560 | /* if no physical page mapped, return an error */ |
| 2561 | if (phys_addr == -1) |
| 2562 | return -1; |
| 2563 | l = (page + TARGET_PAGE_SIZE) - addr; |
| 2564 | if (l > len) |
| 2565 | l = len; |
aliguori | 5e2972f | 2009-03-28 17:51:36 +0000 | [diff] [blame] | 2566 | phys_addr += (addr & ~TARGET_PAGE_MASK); |
aliguori | 5e2972f | 2009-03-28 17:51:36 +0000 | [diff] [blame] | 2567 | if (is_write) |
| 2568 | cpu_physical_memory_write_rom(phys_addr, buf, l); |
| 2569 | else |
aliguori | 5e2972f | 2009-03-28 17:51:36 +0000 | [diff] [blame] | 2570 | cpu_physical_memory_rw(phys_addr, buf, l, is_write); |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2571 | len -= l; |
| 2572 | buf += l; |
| 2573 | addr += l; |
| 2574 | } |
| 2575 | return 0; |
| 2576 | } |
Paul Brook | a68fe89 | 2010-03-01 00:08:59 +0000 | [diff] [blame] | 2577 | #endif |
bellard | 13eb76e | 2004-01-24 15:23:36 +0000 | [diff] [blame] | 2578 | |
Blue Swirl | 8e4a424 | 2013-01-06 18:30:17 +0000 | [diff] [blame] | 2579 | #if !defined(CONFIG_USER_ONLY) |
| 2580 | |
| 2581 | /* |
| 2582 | * A helper function for the _utterly broken_ virtio device model to find out if |
| 2583 | * it's running on a big endian machine. Don't do this at home kids! |
| 2584 | */ |
| 2585 | bool virtio_is_big_endian(void); |
| 2586 | bool virtio_is_big_endian(void) |
| 2587 | { |
| 2588 | #if defined(TARGET_WORDS_BIGENDIAN) |
| 2589 | return true; |
| 2590 | #else |
| 2591 | return false; |
| 2592 | #endif |
| 2593 | } |
| 2594 | |
| 2595 | #endif |
| 2596 | |
Wen Congyang | 76f3553 | 2012-05-07 12:04:18 +0800 | [diff] [blame] | 2597 | #ifndef CONFIG_USER_ONLY |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2598 | bool cpu_physical_memory_is_io(hwaddr phys_addr) |
Wen Congyang | 76f3553 | 2012-05-07 12:04:18 +0800 | [diff] [blame] | 2599 | { |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2600 | MemoryRegion*mr; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 2601 | hwaddr l = 1; |
Wen Congyang | 76f3553 | 2012-05-07 12:04:18 +0800 | [diff] [blame] | 2602 | |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2603 | mr = address_space_translate(&address_space_memory, |
| 2604 | phys_addr, &phys_addr, &l, false); |
Wen Congyang | 76f3553 | 2012-05-07 12:04:18 +0800 | [diff] [blame] | 2605 | |
Paolo Bonzini | 5c8a00c | 2013-05-29 12:42:00 +0200 | [diff] [blame] | 2606 | return !(memory_region_is_ram(mr) || |
| 2607 | memory_region_is_romd(mr)); |
Wen Congyang | 76f3553 | 2012-05-07 12:04:18 +0800 | [diff] [blame] | 2608 | } |
Michael R. Hines | bd2fa51 | 2013-06-25 21:35:34 -0400 | [diff] [blame] | 2609 | |
| 2610 | void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque) |
| 2611 | { |
| 2612 | RAMBlock *block; |
| 2613 | |
| 2614 | QTAILQ_FOREACH(block, &ram_list.blocks, next) { |
| 2615 | func(block->host, block->offset, block->length, opaque); |
| 2616 | } |
| 2617 | } |
Peter Maydell | ec3f8c9 | 2013-06-27 20:53:38 +0100 | [diff] [blame] | 2618 | #endif |