blob: f2832f9c315a0d84b355160371738c36af108eb8 [file] [log] [blame]
ths5fafdf22007-09-16 21:08:06 +00001/*
pbrookcdbdb642006-04-09 01:32:52 +00002 * ARM PrimeCell Timer modules.
3 *
4 * Copyright (c) 2005-2006 CodeSourcery.
5 * Written by Paul Brook
6 *
Matthew Fernandez8e31bf32011-06-26 12:21:35 +10007 * This code is licensed under the GPL.
pbrookcdbdb642006-04-09 01:32:52 +00008 */
9
Paul Brook6a824ec2009-05-14 22:35:07 +010010#include "sysbus.h"
pbrook87ecb682007-11-17 17:14:51 +000011#include "qemu-timer.h"
pbrookcdbdb642006-04-09 01:32:52 +000012
13/* Common timer implementation. */
14
15#define TIMER_CTRL_ONESHOT (1 << 0)
16#define TIMER_CTRL_32BIT (1 << 1)
17#define TIMER_CTRL_DIV1 (0 << 2)
18#define TIMER_CTRL_DIV16 (1 << 2)
19#define TIMER_CTRL_DIV256 (2 << 2)
20#define TIMER_CTRL_IE (1 << 5)
21#define TIMER_CTRL_PERIODIC (1 << 6)
22#define TIMER_CTRL_ENABLE (1 << 7)
23
24typedef struct {
pbrook423f0742007-05-23 00:06:54 +000025 ptimer_state *timer;
pbrookcdbdb642006-04-09 01:32:52 +000026 uint32_t control;
pbrookcdbdb642006-04-09 01:32:52 +000027 uint32_t limit;
pbrookcdbdb642006-04-09 01:32:52 +000028 int freq;
29 int int_level;
pbrookd537cf62007-04-07 18:14:41 +000030 qemu_irq irq;
pbrookcdbdb642006-04-09 01:32:52 +000031} arm_timer_state;
32
pbrookcdbdb642006-04-09 01:32:52 +000033/* Check all active timers, and schedule the next timer interrupt. */
34
pbrook423f0742007-05-23 00:06:54 +000035static void arm_timer_update(arm_timer_state *s)
pbrookcdbdb642006-04-09 01:32:52 +000036{
pbrookcdbdb642006-04-09 01:32:52 +000037 /* Update interrupts. */
38 if (s->int_level && (s->control & TIMER_CTRL_IE)) {
pbrookd537cf62007-04-07 18:14:41 +000039 qemu_irq_raise(s->irq);
pbrookcdbdb642006-04-09 01:32:52 +000040 } else {
pbrookd537cf62007-04-07 18:14:41 +000041 qemu_irq_lower(s->irq);
pbrookcdbdb642006-04-09 01:32:52 +000042 }
pbrookcdbdb642006-04-09 01:32:52 +000043}
44
Anthony Liguoric227f092009-10-01 16:12:16 -050045static uint32_t arm_timer_read(void *opaque, target_phys_addr_t offset)
pbrookcdbdb642006-04-09 01:32:52 +000046{
47 arm_timer_state *s = (arm_timer_state *)opaque;
48
49 switch (offset >> 2) {
50 case 0: /* TimerLoad */
51 case 6: /* TimerBGLoad */
52 return s->limit;
53 case 1: /* TimerValue */
pbrook423f0742007-05-23 00:06:54 +000054 return ptimer_get_count(s->timer);
pbrookcdbdb642006-04-09 01:32:52 +000055 case 2: /* TimerControl */
56 return s->control;
57 case 4: /* TimerRIS */
58 return s->int_level;
59 case 5: /* TimerMIS */
60 if ((s->control & TIMER_CTRL_IE) == 0)
61 return 0;
62 return s->int_level;
63 default:
Paul Brook2ac71172009-05-08 02:35:15 +010064 hw_error("arm_timer_read: Bad offset %x\n", (int)offset);
pbrookcdbdb642006-04-09 01:32:52 +000065 return 0;
66 }
67}
68
pbrook423f0742007-05-23 00:06:54 +000069/* Reset the timer limit after settings have changed. */
70static void arm_timer_recalibrate(arm_timer_state *s, int reload)
71{
72 uint32_t limit;
73
Rabin Vincenta9cf98d2010-05-02 15:20:52 +053074 if ((s->control & (TIMER_CTRL_PERIODIC | TIMER_CTRL_ONESHOT)) == 0) {
pbrook423f0742007-05-23 00:06:54 +000075 /* Free running. */
76 if (s->control & TIMER_CTRL_32BIT)
77 limit = 0xffffffff;
78 else
79 limit = 0xffff;
80 } else {
81 /* Periodic. */
82 limit = s->limit;
83 }
84 ptimer_set_limit(s->timer, limit, reload);
85}
86
Anthony Liguoric227f092009-10-01 16:12:16 -050087static void arm_timer_write(void *opaque, target_phys_addr_t offset,
pbrookcdbdb642006-04-09 01:32:52 +000088 uint32_t value)
89{
90 arm_timer_state *s = (arm_timer_state *)opaque;
pbrook423f0742007-05-23 00:06:54 +000091 int freq;
pbrookcdbdb642006-04-09 01:32:52 +000092
pbrookcdbdb642006-04-09 01:32:52 +000093 switch (offset >> 2) {
94 case 0: /* TimerLoad */
95 s->limit = value;
pbrook423f0742007-05-23 00:06:54 +000096 arm_timer_recalibrate(s, 1);
pbrookcdbdb642006-04-09 01:32:52 +000097 break;
98 case 1: /* TimerValue */
99 /* ??? Linux seems to want to write to this readonly register.
100 Ignore it. */
101 break;
102 case 2: /* TimerControl */
103 if (s->control & TIMER_CTRL_ENABLE) {
104 /* Pause the timer if it is running. This may cause some
105 inaccuracy dure to rounding, but avoids a whole lot of other
106 messyness. */
pbrook423f0742007-05-23 00:06:54 +0000107 ptimer_stop(s->timer);
pbrookcdbdb642006-04-09 01:32:52 +0000108 }
109 s->control = value;
pbrook423f0742007-05-23 00:06:54 +0000110 freq = s->freq;
pbrookcdbdb642006-04-09 01:32:52 +0000111 /* ??? Need to recalculate expiry time after changing divisor. */
112 switch ((value >> 2) & 3) {
pbrook423f0742007-05-23 00:06:54 +0000113 case 1: freq >>= 4; break;
114 case 2: freq >>= 8; break;
pbrookcdbdb642006-04-09 01:32:52 +0000115 }
Rabin Vincentd6759902010-05-02 15:20:51 +0530116 arm_timer_recalibrate(s, s->control & TIMER_CTRL_ENABLE);
pbrook423f0742007-05-23 00:06:54 +0000117 ptimer_set_freq(s->timer, freq);
pbrookcdbdb642006-04-09 01:32:52 +0000118 if (s->control & TIMER_CTRL_ENABLE) {
119 /* Restart the timer if still enabled. */
pbrook423f0742007-05-23 00:06:54 +0000120 ptimer_run(s->timer, (s->control & TIMER_CTRL_ONESHOT) != 0);
pbrookcdbdb642006-04-09 01:32:52 +0000121 }
122 break;
123 case 3: /* TimerIntClr */
124 s->int_level = 0;
125 break;
126 case 6: /* TimerBGLoad */
127 s->limit = value;
pbrook423f0742007-05-23 00:06:54 +0000128 arm_timer_recalibrate(s, 0);
pbrookcdbdb642006-04-09 01:32:52 +0000129 break;
130 default:
Paul Brook2ac71172009-05-08 02:35:15 +0100131 hw_error("arm_timer_write: Bad offset %x\n", (int)offset);
pbrookcdbdb642006-04-09 01:32:52 +0000132 }
pbrook423f0742007-05-23 00:06:54 +0000133 arm_timer_update(s);
pbrookcdbdb642006-04-09 01:32:52 +0000134}
135
136static void arm_timer_tick(void *opaque)
137{
pbrook423f0742007-05-23 00:06:54 +0000138 arm_timer_state *s = (arm_timer_state *)opaque;
139 s->int_level = 1;
140 arm_timer_update(s);
pbrookcdbdb642006-04-09 01:32:52 +0000141}
142
Juan Quintelaeecd33a2010-12-01 23:15:41 +0100143static const VMStateDescription vmstate_arm_timer = {
144 .name = "arm_timer",
145 .version_id = 1,
146 .minimum_version_id = 1,
147 .minimum_version_id_old = 1,
148 .fields = (VMStateField[]) {
149 VMSTATE_UINT32(control, arm_timer_state),
150 VMSTATE_UINT32(limit, arm_timer_state),
151 VMSTATE_INT32(int_level, arm_timer_state),
152 VMSTATE_PTIMER(timer, arm_timer_state),
153 VMSTATE_END_OF_LIST()
154 }
155};
pbrook23e39292008-07-02 16:48:32 +0000156
Paul Brook6a824ec2009-05-14 22:35:07 +0100157static arm_timer_state *arm_timer_init(uint32_t freq)
pbrookcdbdb642006-04-09 01:32:52 +0000158{
159 arm_timer_state *s;
pbrook423f0742007-05-23 00:06:54 +0000160 QEMUBH *bh;
pbrookcdbdb642006-04-09 01:32:52 +0000161
Anthony Liguori7267c092011-08-20 22:09:37 -0500162 s = (arm_timer_state *)g_malloc0(sizeof(arm_timer_state));
pbrook423f0742007-05-23 00:06:54 +0000163 s->freq = freq;
pbrookcdbdb642006-04-09 01:32:52 +0000164 s->control = TIMER_CTRL_IE;
pbrookcdbdb642006-04-09 01:32:52 +0000165
pbrook423f0742007-05-23 00:06:54 +0000166 bh = qemu_bh_new(arm_timer_tick, s);
167 s->timer = ptimer_init(bh);
Juan Quintelaeecd33a2010-12-01 23:15:41 +0100168 vmstate_register(NULL, -1, &vmstate_arm_timer, s);
pbrookcdbdb642006-04-09 01:32:52 +0000169 return s;
170}
171
172/* ARM PrimeCell SP804 dual timer module.
173 Docs for this device don't seem to be publicly available. This
pbrookd85fb992007-04-06 20:58:25 +0000174 implementation is based on guesswork, the linux kernel sources and the
pbrookcdbdb642006-04-09 01:32:52 +0000175 Integrator/CP timer modules. */
176
177typedef struct {
Paul Brook6a824ec2009-05-14 22:35:07 +0100178 SysBusDevice busdev;
179 arm_timer_state *timer[2];
pbrookcdbdb642006-04-09 01:32:52 +0000180 int level[2];
pbrookd537cf62007-04-07 18:14:41 +0000181 qemu_irq irq;
pbrookcdbdb642006-04-09 01:32:52 +0000182} sp804_state;
183
pbrookd537cf62007-04-07 18:14:41 +0000184/* Merge the IRQs from the two component devices. */
pbrookcdbdb642006-04-09 01:32:52 +0000185static void sp804_set_irq(void *opaque, int irq, int level)
186{
187 sp804_state *s = (sp804_state *)opaque;
188
189 s->level[irq] = level;
pbrookd537cf62007-04-07 18:14:41 +0000190 qemu_set_irq(s->irq, s->level[0] || s->level[1]);
pbrookcdbdb642006-04-09 01:32:52 +0000191}
192
Anthony Liguoric227f092009-10-01 16:12:16 -0500193static uint32_t sp804_read(void *opaque, target_phys_addr_t offset)
pbrookcdbdb642006-04-09 01:32:52 +0000194{
195 sp804_state *s = (sp804_state *)opaque;
196
197 /* ??? Don't know the PrimeCell ID for this device. */
pbrookcdbdb642006-04-09 01:32:52 +0000198 if (offset < 0x20) {
199 return arm_timer_read(s->timer[0], offset);
200 } else {
201 return arm_timer_read(s->timer[1], offset - 0x20);
202 }
203}
204
Anthony Liguoric227f092009-10-01 16:12:16 -0500205static void sp804_write(void *opaque, target_phys_addr_t offset,
pbrookcdbdb642006-04-09 01:32:52 +0000206 uint32_t value)
207{
208 sp804_state *s = (sp804_state *)opaque;
209
pbrookcdbdb642006-04-09 01:32:52 +0000210 if (offset < 0x20) {
211 arm_timer_write(s->timer[0], offset, value);
212 } else {
213 arm_timer_write(s->timer[1], offset - 0x20, value);
214 }
215}
216
Blue Swirld60efc62009-08-25 18:29:31 +0000217static CPUReadMemoryFunc * const sp804_readfn[] = {
pbrookcdbdb642006-04-09 01:32:52 +0000218 sp804_read,
219 sp804_read,
220 sp804_read
221};
222
Blue Swirld60efc62009-08-25 18:29:31 +0000223static CPUWriteMemoryFunc * const sp804_writefn[] = {
pbrookcdbdb642006-04-09 01:32:52 +0000224 sp804_write,
225 sp804_write,
226 sp804_write
227};
228
pbrook23e39292008-07-02 16:48:32 +0000229
Juan Quintela81986ac2010-12-01 23:12:32 +0100230static const VMStateDescription vmstate_sp804 = {
231 .name = "sp804",
232 .version_id = 1,
233 .minimum_version_id = 1,
234 .minimum_version_id_old = 1,
235 .fields = (VMStateField[]) {
236 VMSTATE_INT32_ARRAY(level, sp804_state, 2),
237 VMSTATE_END_OF_LIST()
238 }
239};
pbrook23e39292008-07-02 16:48:32 +0000240
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200241static int sp804_init(SysBusDevice *dev)
pbrookcdbdb642006-04-09 01:32:52 +0000242{
243 int iomemtype;
Paul Brook6a824ec2009-05-14 22:35:07 +0100244 sp804_state *s = FROM_SYSBUS(sp804_state, dev);
pbrookd537cf62007-04-07 18:14:41 +0000245 qemu_irq *qi;
pbrookcdbdb642006-04-09 01:32:52 +0000246
pbrookd537cf62007-04-07 18:14:41 +0000247 qi = qemu_allocate_irqs(sp804_set_irq, s, 2);
Paul Brook6a824ec2009-05-14 22:35:07 +0100248 sysbus_init_irq(dev, &s->irq);
pbrookcdbdb642006-04-09 01:32:52 +0000249 /* ??? The timers are actually configurable between 32kHz and 1MHz, but
250 we don't implement that. */
Paul Brook6a824ec2009-05-14 22:35:07 +0100251 s->timer[0] = arm_timer_init(1000000);
252 s->timer[1] = arm_timer_init(1000000);
253 s->timer[0]->irq = qi[0];
254 s->timer[1]->irq = qi[1];
Avi Kivity1eed09c2009-06-14 11:38:51 +0300255 iomemtype = cpu_register_io_memory(sp804_readfn,
Alexander Graf2507c122010-12-08 12:05:37 +0100256 sp804_writefn, s, DEVICE_NATIVE_ENDIAN);
Paul Brook6a824ec2009-05-14 22:35:07 +0100257 sysbus_init_mmio(dev, 0x1000, iomemtype);
Juan Quintela81986ac2010-12-01 23:12:32 +0100258 vmstate_register(&dev->qdev, -1, &vmstate_sp804, s);
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200259 return 0;
pbrookcdbdb642006-04-09 01:32:52 +0000260}
261
262
263/* Integrator/CP timer module. */
264
265typedef struct {
Paul Brook6a824ec2009-05-14 22:35:07 +0100266 SysBusDevice busdev;
267 arm_timer_state *timer[3];
pbrookcdbdb642006-04-09 01:32:52 +0000268} icp_pit_state;
269
Anthony Liguoric227f092009-10-01 16:12:16 -0500270static uint32_t icp_pit_read(void *opaque, target_phys_addr_t offset)
pbrookcdbdb642006-04-09 01:32:52 +0000271{
272 icp_pit_state *s = (icp_pit_state *)opaque;
273 int n;
274
275 /* ??? Don't know the PrimeCell ID for this device. */
pbrookcdbdb642006-04-09 01:32:52 +0000276 n = offset >> 8;
Paul Brook2ac71172009-05-08 02:35:15 +0100277 if (n > 3) {
278 hw_error("sp804_read: Bad timer %d\n", n);
279 }
pbrookcdbdb642006-04-09 01:32:52 +0000280
281 return arm_timer_read(s->timer[n], offset & 0xff);
282}
283
Anthony Liguoric227f092009-10-01 16:12:16 -0500284static void icp_pit_write(void *opaque, target_phys_addr_t offset,
pbrookcdbdb642006-04-09 01:32:52 +0000285 uint32_t value)
286{
287 icp_pit_state *s = (icp_pit_state *)opaque;
288 int n;
289
pbrookcdbdb642006-04-09 01:32:52 +0000290 n = offset >> 8;
Paul Brook2ac71172009-05-08 02:35:15 +0100291 if (n > 3) {
292 hw_error("sp804_write: Bad timer %d\n", n);
293 }
pbrookcdbdb642006-04-09 01:32:52 +0000294
295 arm_timer_write(s->timer[n], offset & 0xff, value);
296}
297
298
Blue Swirld60efc62009-08-25 18:29:31 +0000299static CPUReadMemoryFunc * const icp_pit_readfn[] = {
pbrookcdbdb642006-04-09 01:32:52 +0000300 icp_pit_read,
301 icp_pit_read,
302 icp_pit_read
303};
304
Blue Swirld60efc62009-08-25 18:29:31 +0000305static CPUWriteMemoryFunc * const icp_pit_writefn[] = {
pbrookcdbdb642006-04-09 01:32:52 +0000306 icp_pit_write,
307 icp_pit_write,
308 icp_pit_write
309};
310
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200311static int icp_pit_init(SysBusDevice *dev)
pbrookcdbdb642006-04-09 01:32:52 +0000312{
313 int iomemtype;
Paul Brook6a824ec2009-05-14 22:35:07 +0100314 icp_pit_state *s = FROM_SYSBUS(icp_pit_state, dev);
pbrookcdbdb642006-04-09 01:32:52 +0000315
pbrookcdbdb642006-04-09 01:32:52 +0000316 /* Timer 0 runs at the system clock speed (40MHz). */
Paul Brook6a824ec2009-05-14 22:35:07 +0100317 s->timer[0] = arm_timer_init(40000000);
pbrookcdbdb642006-04-09 01:32:52 +0000318 /* The other two timers run at 1MHz. */
Paul Brook6a824ec2009-05-14 22:35:07 +0100319 s->timer[1] = arm_timer_init(1000000);
320 s->timer[2] = arm_timer_init(1000000);
321
322 sysbus_init_irq(dev, &s->timer[0]->irq);
323 sysbus_init_irq(dev, &s->timer[1]->irq);
324 sysbus_init_irq(dev, &s->timer[2]->irq);
pbrookcdbdb642006-04-09 01:32:52 +0000325
Avi Kivity1eed09c2009-06-14 11:38:51 +0300326 iomemtype = cpu_register_io_memory(icp_pit_readfn,
Alexander Graf2507c122010-12-08 12:05:37 +0100327 icp_pit_writefn, s,
328 DEVICE_NATIVE_ENDIAN);
Paul Brook6a824ec2009-05-14 22:35:07 +0100329 sysbus_init_mmio(dev, 0x1000, iomemtype);
pbrook23e39292008-07-02 16:48:32 +0000330 /* This device has no state to save/restore. The component timers will
331 save themselves. */
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200332 return 0;
pbrookcdbdb642006-04-09 01:32:52 +0000333}
Paul Brook6a824ec2009-05-14 22:35:07 +0100334
335static void arm_timer_register_devices(void)
336{
337 sysbus_register_dev("integrator_pit", sizeof(icp_pit_state), icp_pit_init);
338 sysbus_register_dev("sp804", sizeof(sp804_state), sp804_init);
339}
340
341device_init(arm_timer_register_devices)