ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1 | /* |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 2 | * ARM PrimeCell Timer modules. |
| 3 | * |
| 4 | * Copyright (c) 2005-2006 CodeSourcery. |
| 5 | * Written by Paul Brook |
| 6 | * |
Matthew Fernandez | 8e31bf3 | 2011-06-26 12:21:35 +1000 | [diff] [blame] | 7 | * This code is licensed under the GPL. |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 8 | */ |
| 9 | |
Paul Brook | 6a824ec | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 10 | #include "sysbus.h" |
pbrook | 87ecb68 | 2007-11-17 17:14:51 +0000 | [diff] [blame] | 11 | #include "qemu-timer.h" |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 12 | |
| 13 | /* Common timer implementation. */ |
| 14 | |
| 15 | #define TIMER_CTRL_ONESHOT (1 << 0) |
| 16 | #define TIMER_CTRL_32BIT (1 << 1) |
| 17 | #define TIMER_CTRL_DIV1 (0 << 2) |
| 18 | #define TIMER_CTRL_DIV16 (1 << 2) |
| 19 | #define TIMER_CTRL_DIV256 (2 << 2) |
| 20 | #define TIMER_CTRL_IE (1 << 5) |
| 21 | #define TIMER_CTRL_PERIODIC (1 << 6) |
| 22 | #define TIMER_CTRL_ENABLE (1 << 7) |
| 23 | |
| 24 | typedef struct { |
pbrook | 423f074 | 2007-05-23 00:06:54 +0000 | [diff] [blame] | 25 | ptimer_state *timer; |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 26 | uint32_t control; |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 27 | uint32_t limit; |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 28 | int freq; |
| 29 | int int_level; |
pbrook | d537cf6 | 2007-04-07 18:14:41 +0000 | [diff] [blame] | 30 | qemu_irq irq; |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 31 | } arm_timer_state; |
| 32 | |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 33 | /* Check all active timers, and schedule the next timer interrupt. */ |
| 34 | |
pbrook | 423f074 | 2007-05-23 00:06:54 +0000 | [diff] [blame] | 35 | static void arm_timer_update(arm_timer_state *s) |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 36 | { |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 37 | /* Update interrupts. */ |
| 38 | if (s->int_level && (s->control & TIMER_CTRL_IE)) { |
pbrook | d537cf6 | 2007-04-07 18:14:41 +0000 | [diff] [blame] | 39 | qemu_irq_raise(s->irq); |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 40 | } else { |
pbrook | d537cf6 | 2007-04-07 18:14:41 +0000 | [diff] [blame] | 41 | qemu_irq_lower(s->irq); |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 42 | } |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 43 | } |
| 44 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 45 | static uint32_t arm_timer_read(void *opaque, target_phys_addr_t offset) |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 46 | { |
| 47 | arm_timer_state *s = (arm_timer_state *)opaque; |
| 48 | |
| 49 | switch (offset >> 2) { |
| 50 | case 0: /* TimerLoad */ |
| 51 | case 6: /* TimerBGLoad */ |
| 52 | return s->limit; |
| 53 | case 1: /* TimerValue */ |
pbrook | 423f074 | 2007-05-23 00:06:54 +0000 | [diff] [blame] | 54 | return ptimer_get_count(s->timer); |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 55 | case 2: /* TimerControl */ |
| 56 | return s->control; |
| 57 | case 4: /* TimerRIS */ |
| 58 | return s->int_level; |
| 59 | case 5: /* TimerMIS */ |
| 60 | if ((s->control & TIMER_CTRL_IE) == 0) |
| 61 | return 0; |
| 62 | return s->int_level; |
| 63 | default: |
Paul Brook | 2ac7117 | 2009-05-08 02:35:15 +0100 | [diff] [blame] | 64 | hw_error("arm_timer_read: Bad offset %x\n", (int)offset); |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 65 | return 0; |
| 66 | } |
| 67 | } |
| 68 | |
pbrook | 423f074 | 2007-05-23 00:06:54 +0000 | [diff] [blame] | 69 | /* Reset the timer limit after settings have changed. */ |
| 70 | static void arm_timer_recalibrate(arm_timer_state *s, int reload) |
| 71 | { |
| 72 | uint32_t limit; |
| 73 | |
Rabin Vincent | a9cf98d | 2010-05-02 15:20:52 +0530 | [diff] [blame] | 74 | if ((s->control & (TIMER_CTRL_PERIODIC | TIMER_CTRL_ONESHOT)) == 0) { |
pbrook | 423f074 | 2007-05-23 00:06:54 +0000 | [diff] [blame] | 75 | /* Free running. */ |
| 76 | if (s->control & TIMER_CTRL_32BIT) |
| 77 | limit = 0xffffffff; |
| 78 | else |
| 79 | limit = 0xffff; |
| 80 | } else { |
| 81 | /* Periodic. */ |
| 82 | limit = s->limit; |
| 83 | } |
| 84 | ptimer_set_limit(s->timer, limit, reload); |
| 85 | } |
| 86 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 87 | static void arm_timer_write(void *opaque, target_phys_addr_t offset, |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 88 | uint32_t value) |
| 89 | { |
| 90 | arm_timer_state *s = (arm_timer_state *)opaque; |
pbrook | 423f074 | 2007-05-23 00:06:54 +0000 | [diff] [blame] | 91 | int freq; |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 92 | |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 93 | switch (offset >> 2) { |
| 94 | case 0: /* TimerLoad */ |
| 95 | s->limit = value; |
pbrook | 423f074 | 2007-05-23 00:06:54 +0000 | [diff] [blame] | 96 | arm_timer_recalibrate(s, 1); |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 97 | break; |
| 98 | case 1: /* TimerValue */ |
| 99 | /* ??? Linux seems to want to write to this readonly register. |
| 100 | Ignore it. */ |
| 101 | break; |
| 102 | case 2: /* TimerControl */ |
| 103 | if (s->control & TIMER_CTRL_ENABLE) { |
| 104 | /* Pause the timer if it is running. This may cause some |
| 105 | inaccuracy dure to rounding, but avoids a whole lot of other |
| 106 | messyness. */ |
pbrook | 423f074 | 2007-05-23 00:06:54 +0000 | [diff] [blame] | 107 | ptimer_stop(s->timer); |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 108 | } |
| 109 | s->control = value; |
pbrook | 423f074 | 2007-05-23 00:06:54 +0000 | [diff] [blame] | 110 | freq = s->freq; |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 111 | /* ??? Need to recalculate expiry time after changing divisor. */ |
| 112 | switch ((value >> 2) & 3) { |
pbrook | 423f074 | 2007-05-23 00:06:54 +0000 | [diff] [blame] | 113 | case 1: freq >>= 4; break; |
| 114 | case 2: freq >>= 8; break; |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 115 | } |
Rabin Vincent | d675990 | 2010-05-02 15:20:51 +0530 | [diff] [blame] | 116 | arm_timer_recalibrate(s, s->control & TIMER_CTRL_ENABLE); |
pbrook | 423f074 | 2007-05-23 00:06:54 +0000 | [diff] [blame] | 117 | ptimer_set_freq(s->timer, freq); |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 118 | if (s->control & TIMER_CTRL_ENABLE) { |
| 119 | /* Restart the timer if still enabled. */ |
pbrook | 423f074 | 2007-05-23 00:06:54 +0000 | [diff] [blame] | 120 | ptimer_run(s->timer, (s->control & TIMER_CTRL_ONESHOT) != 0); |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 121 | } |
| 122 | break; |
| 123 | case 3: /* TimerIntClr */ |
| 124 | s->int_level = 0; |
| 125 | break; |
| 126 | case 6: /* TimerBGLoad */ |
| 127 | s->limit = value; |
pbrook | 423f074 | 2007-05-23 00:06:54 +0000 | [diff] [blame] | 128 | arm_timer_recalibrate(s, 0); |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 129 | break; |
| 130 | default: |
Paul Brook | 2ac7117 | 2009-05-08 02:35:15 +0100 | [diff] [blame] | 131 | hw_error("arm_timer_write: Bad offset %x\n", (int)offset); |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 132 | } |
pbrook | 423f074 | 2007-05-23 00:06:54 +0000 | [diff] [blame] | 133 | arm_timer_update(s); |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 134 | } |
| 135 | |
| 136 | static void arm_timer_tick(void *opaque) |
| 137 | { |
pbrook | 423f074 | 2007-05-23 00:06:54 +0000 | [diff] [blame] | 138 | arm_timer_state *s = (arm_timer_state *)opaque; |
| 139 | s->int_level = 1; |
| 140 | arm_timer_update(s); |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 141 | } |
| 142 | |
Juan Quintela | eecd33a | 2010-12-01 23:15:41 +0100 | [diff] [blame] | 143 | static const VMStateDescription vmstate_arm_timer = { |
| 144 | .name = "arm_timer", |
| 145 | .version_id = 1, |
| 146 | .minimum_version_id = 1, |
| 147 | .minimum_version_id_old = 1, |
| 148 | .fields = (VMStateField[]) { |
| 149 | VMSTATE_UINT32(control, arm_timer_state), |
| 150 | VMSTATE_UINT32(limit, arm_timer_state), |
| 151 | VMSTATE_INT32(int_level, arm_timer_state), |
| 152 | VMSTATE_PTIMER(timer, arm_timer_state), |
| 153 | VMSTATE_END_OF_LIST() |
| 154 | } |
| 155 | }; |
pbrook | 23e3929 | 2008-07-02 16:48:32 +0000 | [diff] [blame] | 156 | |
Paul Brook | 6a824ec | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 157 | static arm_timer_state *arm_timer_init(uint32_t freq) |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 158 | { |
| 159 | arm_timer_state *s; |
pbrook | 423f074 | 2007-05-23 00:06:54 +0000 | [diff] [blame] | 160 | QEMUBH *bh; |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 161 | |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame^] | 162 | s = (arm_timer_state *)g_malloc0(sizeof(arm_timer_state)); |
pbrook | 423f074 | 2007-05-23 00:06:54 +0000 | [diff] [blame] | 163 | s->freq = freq; |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 164 | s->control = TIMER_CTRL_IE; |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 165 | |
pbrook | 423f074 | 2007-05-23 00:06:54 +0000 | [diff] [blame] | 166 | bh = qemu_bh_new(arm_timer_tick, s); |
| 167 | s->timer = ptimer_init(bh); |
Juan Quintela | eecd33a | 2010-12-01 23:15:41 +0100 | [diff] [blame] | 168 | vmstate_register(NULL, -1, &vmstate_arm_timer, s); |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 169 | return s; |
| 170 | } |
| 171 | |
| 172 | /* ARM PrimeCell SP804 dual timer module. |
| 173 | Docs for this device don't seem to be publicly available. This |
pbrook | d85fb99 | 2007-04-06 20:58:25 +0000 | [diff] [blame] | 174 | implementation is based on guesswork, the linux kernel sources and the |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 175 | Integrator/CP timer modules. */ |
| 176 | |
| 177 | typedef struct { |
Paul Brook | 6a824ec | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 178 | SysBusDevice busdev; |
| 179 | arm_timer_state *timer[2]; |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 180 | int level[2]; |
pbrook | d537cf6 | 2007-04-07 18:14:41 +0000 | [diff] [blame] | 181 | qemu_irq irq; |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 182 | } sp804_state; |
| 183 | |
pbrook | d537cf6 | 2007-04-07 18:14:41 +0000 | [diff] [blame] | 184 | /* Merge the IRQs from the two component devices. */ |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 185 | static void sp804_set_irq(void *opaque, int irq, int level) |
| 186 | { |
| 187 | sp804_state *s = (sp804_state *)opaque; |
| 188 | |
| 189 | s->level[irq] = level; |
pbrook | d537cf6 | 2007-04-07 18:14:41 +0000 | [diff] [blame] | 190 | qemu_set_irq(s->irq, s->level[0] || s->level[1]); |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 191 | } |
| 192 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 193 | static uint32_t sp804_read(void *opaque, target_phys_addr_t offset) |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 194 | { |
| 195 | sp804_state *s = (sp804_state *)opaque; |
| 196 | |
| 197 | /* ??? Don't know the PrimeCell ID for this device. */ |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 198 | if (offset < 0x20) { |
| 199 | return arm_timer_read(s->timer[0], offset); |
| 200 | } else { |
| 201 | return arm_timer_read(s->timer[1], offset - 0x20); |
| 202 | } |
| 203 | } |
| 204 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 205 | static void sp804_write(void *opaque, target_phys_addr_t offset, |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 206 | uint32_t value) |
| 207 | { |
| 208 | sp804_state *s = (sp804_state *)opaque; |
| 209 | |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 210 | if (offset < 0x20) { |
| 211 | arm_timer_write(s->timer[0], offset, value); |
| 212 | } else { |
| 213 | arm_timer_write(s->timer[1], offset - 0x20, value); |
| 214 | } |
| 215 | } |
| 216 | |
Blue Swirl | d60efc6 | 2009-08-25 18:29:31 +0000 | [diff] [blame] | 217 | static CPUReadMemoryFunc * const sp804_readfn[] = { |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 218 | sp804_read, |
| 219 | sp804_read, |
| 220 | sp804_read |
| 221 | }; |
| 222 | |
Blue Swirl | d60efc6 | 2009-08-25 18:29:31 +0000 | [diff] [blame] | 223 | static CPUWriteMemoryFunc * const sp804_writefn[] = { |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 224 | sp804_write, |
| 225 | sp804_write, |
| 226 | sp804_write |
| 227 | }; |
| 228 | |
pbrook | 23e3929 | 2008-07-02 16:48:32 +0000 | [diff] [blame] | 229 | |
Juan Quintela | 81986ac | 2010-12-01 23:12:32 +0100 | [diff] [blame] | 230 | static const VMStateDescription vmstate_sp804 = { |
| 231 | .name = "sp804", |
| 232 | .version_id = 1, |
| 233 | .minimum_version_id = 1, |
| 234 | .minimum_version_id_old = 1, |
| 235 | .fields = (VMStateField[]) { |
| 236 | VMSTATE_INT32_ARRAY(level, sp804_state, 2), |
| 237 | VMSTATE_END_OF_LIST() |
| 238 | } |
| 239 | }; |
pbrook | 23e3929 | 2008-07-02 16:48:32 +0000 | [diff] [blame] | 240 | |
Gerd Hoffmann | 81a322d | 2009-08-14 10:36:05 +0200 | [diff] [blame] | 241 | static int sp804_init(SysBusDevice *dev) |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 242 | { |
| 243 | int iomemtype; |
Paul Brook | 6a824ec | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 244 | sp804_state *s = FROM_SYSBUS(sp804_state, dev); |
pbrook | d537cf6 | 2007-04-07 18:14:41 +0000 | [diff] [blame] | 245 | qemu_irq *qi; |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 246 | |
pbrook | d537cf6 | 2007-04-07 18:14:41 +0000 | [diff] [blame] | 247 | qi = qemu_allocate_irqs(sp804_set_irq, s, 2); |
Paul Brook | 6a824ec | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 248 | sysbus_init_irq(dev, &s->irq); |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 249 | /* ??? The timers are actually configurable between 32kHz and 1MHz, but |
| 250 | we don't implement that. */ |
Paul Brook | 6a824ec | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 251 | s->timer[0] = arm_timer_init(1000000); |
| 252 | s->timer[1] = arm_timer_init(1000000); |
| 253 | s->timer[0]->irq = qi[0]; |
| 254 | s->timer[1]->irq = qi[1]; |
Avi Kivity | 1eed09c | 2009-06-14 11:38:51 +0300 | [diff] [blame] | 255 | iomemtype = cpu_register_io_memory(sp804_readfn, |
Alexander Graf | 2507c12 | 2010-12-08 12:05:37 +0100 | [diff] [blame] | 256 | sp804_writefn, s, DEVICE_NATIVE_ENDIAN); |
Paul Brook | 6a824ec | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 257 | sysbus_init_mmio(dev, 0x1000, iomemtype); |
Juan Quintela | 81986ac | 2010-12-01 23:12:32 +0100 | [diff] [blame] | 258 | vmstate_register(&dev->qdev, -1, &vmstate_sp804, s); |
Gerd Hoffmann | 81a322d | 2009-08-14 10:36:05 +0200 | [diff] [blame] | 259 | return 0; |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 260 | } |
| 261 | |
| 262 | |
| 263 | /* Integrator/CP timer module. */ |
| 264 | |
| 265 | typedef struct { |
Paul Brook | 6a824ec | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 266 | SysBusDevice busdev; |
| 267 | arm_timer_state *timer[3]; |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 268 | } icp_pit_state; |
| 269 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 270 | static uint32_t icp_pit_read(void *opaque, target_phys_addr_t offset) |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 271 | { |
| 272 | icp_pit_state *s = (icp_pit_state *)opaque; |
| 273 | int n; |
| 274 | |
| 275 | /* ??? Don't know the PrimeCell ID for this device. */ |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 276 | n = offset >> 8; |
Paul Brook | 2ac7117 | 2009-05-08 02:35:15 +0100 | [diff] [blame] | 277 | if (n > 3) { |
| 278 | hw_error("sp804_read: Bad timer %d\n", n); |
| 279 | } |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 280 | |
| 281 | return arm_timer_read(s->timer[n], offset & 0xff); |
| 282 | } |
| 283 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 284 | static void icp_pit_write(void *opaque, target_phys_addr_t offset, |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 285 | uint32_t value) |
| 286 | { |
| 287 | icp_pit_state *s = (icp_pit_state *)opaque; |
| 288 | int n; |
| 289 | |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 290 | n = offset >> 8; |
Paul Brook | 2ac7117 | 2009-05-08 02:35:15 +0100 | [diff] [blame] | 291 | if (n > 3) { |
| 292 | hw_error("sp804_write: Bad timer %d\n", n); |
| 293 | } |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 294 | |
| 295 | arm_timer_write(s->timer[n], offset & 0xff, value); |
| 296 | } |
| 297 | |
| 298 | |
Blue Swirl | d60efc6 | 2009-08-25 18:29:31 +0000 | [diff] [blame] | 299 | static CPUReadMemoryFunc * const icp_pit_readfn[] = { |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 300 | icp_pit_read, |
| 301 | icp_pit_read, |
| 302 | icp_pit_read |
| 303 | }; |
| 304 | |
Blue Swirl | d60efc6 | 2009-08-25 18:29:31 +0000 | [diff] [blame] | 305 | static CPUWriteMemoryFunc * const icp_pit_writefn[] = { |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 306 | icp_pit_write, |
| 307 | icp_pit_write, |
| 308 | icp_pit_write |
| 309 | }; |
| 310 | |
Gerd Hoffmann | 81a322d | 2009-08-14 10:36:05 +0200 | [diff] [blame] | 311 | static int icp_pit_init(SysBusDevice *dev) |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 312 | { |
| 313 | int iomemtype; |
Paul Brook | 6a824ec | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 314 | icp_pit_state *s = FROM_SYSBUS(icp_pit_state, dev); |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 315 | |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 316 | /* Timer 0 runs at the system clock speed (40MHz). */ |
Paul Brook | 6a824ec | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 317 | s->timer[0] = arm_timer_init(40000000); |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 318 | /* The other two timers run at 1MHz. */ |
Paul Brook | 6a824ec | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 319 | s->timer[1] = arm_timer_init(1000000); |
| 320 | s->timer[2] = arm_timer_init(1000000); |
| 321 | |
| 322 | sysbus_init_irq(dev, &s->timer[0]->irq); |
| 323 | sysbus_init_irq(dev, &s->timer[1]->irq); |
| 324 | sysbus_init_irq(dev, &s->timer[2]->irq); |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 325 | |
Avi Kivity | 1eed09c | 2009-06-14 11:38:51 +0300 | [diff] [blame] | 326 | iomemtype = cpu_register_io_memory(icp_pit_readfn, |
Alexander Graf | 2507c12 | 2010-12-08 12:05:37 +0100 | [diff] [blame] | 327 | icp_pit_writefn, s, |
| 328 | DEVICE_NATIVE_ENDIAN); |
Paul Brook | 6a824ec | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 329 | sysbus_init_mmio(dev, 0x1000, iomemtype); |
pbrook | 23e3929 | 2008-07-02 16:48:32 +0000 | [diff] [blame] | 330 | /* This device has no state to save/restore. The component timers will |
| 331 | save themselves. */ |
Gerd Hoffmann | 81a322d | 2009-08-14 10:36:05 +0200 | [diff] [blame] | 332 | return 0; |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 333 | } |
Paul Brook | 6a824ec | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 334 | |
| 335 | static void arm_timer_register_devices(void) |
| 336 | { |
| 337 | sysbus_register_dev("integrator_pit", sizeof(icp_pit_state), icp_pit_init); |
| 338 | sysbus_register_dev("sp804", sizeof(sp804_state), sp804_init); |
| 339 | } |
| 340 | |
| 341 | device_init(arm_timer_register_devices) |