blob: cb8936a69b2a7b0a12abc6d151ec8a0f5b9fa35c [file] [log] [blame]
bellardd4e81642003-05-25 16:46:15 +00001/*
2 * internal execution defines for qemu
3 *
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20
bellardb346ff42003-06-15 20:05:50 +000021/* allow to see translation results - the slowdown should be negligible, so we leave it */
22#define DEBUG_DISAS
23
bellard33417e72003-08-10 21:47:01 +000024#ifndef glue
25#define xglue(x, y) x ## y
26#define glue(x, y) xglue(x, y)
27#define stringify(s) tostring(s)
28#define tostring(s) #s
29#endif
30
bellardc98baaa2005-07-02 13:31:24 +000031#if __GNUC__ < 3
bellard33417e72003-08-10 21:47:01 +000032#define __builtin_expect(x, n) (x)
33#endif
34
bellarde2222c32003-08-10 23:39:03 +000035#ifdef __i386__
36#define REGPARM(n) __attribute((regparm(n)))
37#else
38#define REGPARM(n)
39#endif
40
bellardb346ff42003-06-15 20:05:50 +000041/* is_jmp field values */
42#define DISAS_NEXT 0 /* next instruction can be analyzed */
43#define DISAS_JUMP 1 /* only pc was modified dynamically */
44#define DISAS_UPDATE 2 /* cpu state was modified dynamically */
45#define DISAS_TB_JUMP 3 /* only pc was modified statically */
46
47struct TranslationBlock;
48
49/* XXX: make safe guess about sizes */
50#define MAX_OP_PER_INSTR 32
51#define OPC_BUF_SIZE 512
52#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)
53
54#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * 3)
55
56extern uint16_t gen_opc_buf[OPC_BUF_SIZE];
57extern uint32_t gen_opparam_buf[OPPARAM_BUF_SIZE];
bellardc27004e2005-01-03 23:35:10 +000058extern long gen_labels[OPC_BUF_SIZE];
59extern int nb_gen_labels;
60extern target_ulong gen_opc_pc[OPC_BUF_SIZE];
61extern target_ulong gen_opc_npc[OPC_BUF_SIZE];
bellard66e85a22003-06-24 13:28:12 +000062extern uint8_t gen_opc_cc_op[OPC_BUF_SIZE];
bellardb346ff42003-06-15 20:05:50 +000063extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
bellardc3278b72005-03-20 12:43:29 +000064extern target_ulong gen_opc_jump_pc[2];
bellard30d6cb82005-12-05 19:56:07 +000065extern uint32_t gen_opc_hflags[OPC_BUF_SIZE];
bellardb346ff42003-06-15 20:05:50 +000066
bellard9886cc12004-01-04 23:53:54 +000067typedef void (GenOpFunc)(void);
68typedef void (GenOpFunc1)(long);
69typedef void (GenOpFunc2)(long, long);
70typedef void (GenOpFunc3)(long, long, long);
71
bellardb346ff42003-06-15 20:05:50 +000072#if defined(TARGET_I386)
73
bellard33417e72003-08-10 21:47:01 +000074void optimize_flags_init(void);
bellardd4e81642003-05-25 16:46:15 +000075
bellardb346ff42003-06-15 20:05:50 +000076#endif
77
78extern FILE *logfile;
79extern int loglevel;
80
bellard4c3a88a2003-07-26 12:06:08 +000081int gen_intermediate_code(CPUState *env, struct TranslationBlock *tb);
82int gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb);
bellardb346ff42003-06-15 20:05:50 +000083void dump_ops(const uint16_t *opc_buf, const uint32_t *opparam_buf);
bellard4c3a88a2003-07-26 12:06:08 +000084int cpu_gen_code(CPUState *env, struct TranslationBlock *tb,
bellardb346ff42003-06-15 20:05:50 +000085 int max_code_size, int *gen_code_size_ptr);
bellard66e85a22003-06-24 13:28:12 +000086int cpu_restore_state(struct TranslationBlock *tb,
bellard58fe2f12004-02-16 22:11:32 +000087 CPUState *env, unsigned long searched_pc,
88 void *puc);
89int cpu_gen_code_copy(CPUState *env, struct TranslationBlock *tb,
90 int max_code_size, int *gen_code_size_ptr);
91int cpu_restore_state_copy(struct TranslationBlock *tb,
92 CPUState *env, unsigned long searched_pc,
93 void *puc);
bellard2e126692004-04-25 21:28:44 +000094void cpu_resume_from_signal(CPUState *env1, void *puc);
bellard6a00d602005-11-21 23:25:50 +000095void cpu_exec_init(CPUState *env);
pbrook53a59602006-03-25 19:31:22 +000096int page_unprotect(target_ulong address, unsigned long pc, void *puc);
bellard2e126692004-04-25 21:28:44 +000097void tb_invalidate_phys_page_range(target_ulong start, target_ulong end,
98 int is_cpu_write_access);
bellard4390df52004-01-04 18:03:10 +000099void tb_invalidate_page_range(target_ulong start, target_ulong end);
bellard2e126692004-04-25 21:28:44 +0000100void tlb_flush_page(CPUState *env, target_ulong addr);
bellardee8b7022004-02-03 23:35:10 +0000101void tlb_flush(CPUState *env, int flush_global);
bellard84b7b8e2005-11-28 21:19:04 +0000102int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
103 target_phys_addr_t paddr, int prot,
104 int is_user, int is_softmmu);
105static inline int tlb_set_page(CPUState *env, target_ulong vaddr,
106 target_phys_addr_t paddr, int prot,
107 int is_user, int is_softmmu)
108{
109 if (prot & PAGE_READ)
110 prot |= PAGE_EXEC;
111 return tlb_set_page_exec(env, vaddr, paddr, prot, is_user, is_softmmu);
112}
bellardd4e81642003-05-25 16:46:15 +0000113
114#define CODE_GEN_MAX_SIZE 65536
115#define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */
116
bellard4390df52004-01-04 18:03:10 +0000117#define CODE_GEN_PHYS_HASH_BITS 15
118#define CODE_GEN_PHYS_HASH_SIZE (1 << CODE_GEN_PHYS_HASH_BITS)
119
bellardd4e81642003-05-25 16:46:15 +0000120/* maximum total translate dcode allocated */
bellard4390df52004-01-04 18:03:10 +0000121
122/* NOTE: the translated code area cannot be too big because on some
bellardc4c7e3e2004-01-18 21:50:28 +0000123 archs the range of "fast" function calls is limited. Here is a
bellard4390df52004-01-04 18:03:10 +0000124 summary of the ranges:
125
126 i386 : signed 32 bits
127 arm : signed 26 bits
128 ppc : signed 24 bits
129 sparc : signed 32 bits
130 alpha : signed 23 bits
131*/
132
133#if defined(__alpha__)
134#define CODE_GEN_BUFFER_SIZE (2 * 1024 * 1024)
bellardb8076a72005-04-07 22:20:31 +0000135#elif defined(__ia64)
136#define CODE_GEN_BUFFER_SIZE (4 * 1024 * 1024) /* range of addl */
bellard4390df52004-01-04 18:03:10 +0000137#elif defined(__powerpc__)
bellardc4c7e3e2004-01-18 21:50:28 +0000138#define CODE_GEN_BUFFER_SIZE (6 * 1024 * 1024)
bellard4390df52004-01-04 18:03:10 +0000139#else
bellardc98baaa2005-07-02 13:31:24 +0000140#define CODE_GEN_BUFFER_SIZE (16 * 1024 * 1024)
bellard4390df52004-01-04 18:03:10 +0000141#endif
142
bellardd4e81642003-05-25 16:46:15 +0000143//#define CODE_GEN_BUFFER_SIZE (128 * 1024)
144
bellard4390df52004-01-04 18:03:10 +0000145/* estimated block size for TB allocation */
146/* XXX: use a per code average code fragment size and modulate it
147 according to the host CPU */
148#if defined(CONFIG_SOFTMMU)
149#define CODE_GEN_AVG_BLOCK_SIZE 128
150#else
151#define CODE_GEN_AVG_BLOCK_SIZE 64
152#endif
153
154#define CODE_GEN_MAX_BLOCKS (CODE_GEN_BUFFER_SIZE / CODE_GEN_AVG_BLOCK_SIZE)
155
156#if defined(__powerpc__)
157#define USE_DIRECT_JUMP
158#endif
bellard67b915a2004-03-31 23:37:16 +0000159#if defined(__i386__) && !defined(_WIN32)
bellardd4e81642003-05-25 16:46:15 +0000160#define USE_DIRECT_JUMP
161#endif
162
163typedef struct TranslationBlock {
bellard2e126692004-04-25 21:28:44 +0000164 target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */
165 target_ulong cs_base; /* CS base for this block */
bellardd4e81642003-05-25 16:46:15 +0000166 unsigned int flags; /* flags defining in which context the code was generated */
167 uint16_t size; /* size of target code for this block (1 <=
168 size <= TARGET_PAGE_SIZE) */
bellard58fe2f12004-02-16 22:11:32 +0000169 uint16_t cflags; /* compile flags */
bellardbf088062004-02-25 23:33:36 +0000170#define CF_CODE_COPY 0x0001 /* block was generated in code copy mode */
171#define CF_TB_FP_USED 0x0002 /* fp ops are used in the TB */
172#define CF_FP_USED 0x0004 /* fp ops are used in the TB or in a chained TB */
bellard2e126692004-04-25 21:28:44 +0000173#define CF_SINGLE_INSN 0x0008 /* compile only a single instruction */
bellard58fe2f12004-02-16 22:11:32 +0000174
bellardd4e81642003-05-25 16:46:15 +0000175 uint8_t *tc_ptr; /* pointer to the translated code */
bellard4390df52004-01-04 18:03:10 +0000176 /* next matching tb for physical address. */
177 struct TranslationBlock *phys_hash_next;
178 /* first and second physical page containing code. The lower bit
179 of the pointer tells the index in page_next[] */
180 struct TranslationBlock *page_next[2];
181 target_ulong page_addr[2];
182
bellardd4e81642003-05-25 16:46:15 +0000183 /* the following data are used to directly call another TB from
184 the code of this one. */
185 uint16_t tb_next_offset[2]; /* offset of original jump target */
186#ifdef USE_DIRECT_JUMP
bellard4cbb86e2003-09-17 22:53:29 +0000187 uint16_t tb_jmp_offset[4]; /* offset of jump instruction */
bellardd4e81642003-05-25 16:46:15 +0000188#else
bellard95f76522003-06-05 00:54:44 +0000189 uint32_t tb_next[2]; /* address of jump generated code */
bellardd4e81642003-05-25 16:46:15 +0000190#endif
191 /* list of TBs jumping to this one. This is a circular list using
192 the two least significant bits of the pointers to tell what is
193 the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
194 jmp_first */
195 struct TranslationBlock *jmp_next[2];
196 struct TranslationBlock *jmp_first;
197} TranslationBlock;
198
pbrookb362e5e2006-11-12 20:40:55 +0000199static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc)
200{
201 target_ulong tmp;
202 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
203 return (tmp >> TB_JMP_PAGE_BITS) & TB_JMP_PAGE_MASK;
204}
205
bellard8a40a182005-11-20 10:35:40 +0000206static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc)
bellardd4e81642003-05-25 16:46:15 +0000207{
pbrookb362e5e2006-11-12 20:40:55 +0000208 target_ulong tmp;
209 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
210 return (((tmp >> TB_JMP_PAGE_BITS) & TB_JMP_PAGE_MASK) |
211 (tmp & TB_JMP_ADDR_MASK));
bellardd4e81642003-05-25 16:46:15 +0000212}
213
bellard4390df52004-01-04 18:03:10 +0000214static inline unsigned int tb_phys_hash_func(unsigned long pc)
215{
216 return pc & (CODE_GEN_PHYS_HASH_SIZE - 1);
217}
218
bellardc27004e2005-01-03 23:35:10 +0000219TranslationBlock *tb_alloc(target_ulong pc);
bellard01243112004-01-04 15:48:17 +0000220void tb_flush(CPUState *env);
bellard4390df52004-01-04 18:03:10 +0000221void tb_link_phys(TranslationBlock *tb,
222 target_ulong phys_pc, target_ulong phys_page2);
bellardd4e81642003-05-25 16:46:15 +0000223
bellard4390df52004-01-04 18:03:10 +0000224extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
bellardd4e81642003-05-25 16:46:15 +0000225
226extern uint8_t code_gen_buffer[CODE_GEN_BUFFER_SIZE];
227extern uint8_t *code_gen_ptr;
228
bellard4390df52004-01-04 18:03:10 +0000229#if defined(USE_DIRECT_JUMP)
230
231#if defined(__powerpc__)
bellard4cbb86e2003-09-17 22:53:29 +0000232static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
bellardd4e81642003-05-25 16:46:15 +0000233{
234 uint32_t val, *ptr;
bellardd4e81642003-05-25 16:46:15 +0000235
236 /* patch the branch destination */
bellard4cbb86e2003-09-17 22:53:29 +0000237 ptr = (uint32_t *)jmp_addr;
bellardd4e81642003-05-25 16:46:15 +0000238 val = *ptr;
bellard4cbb86e2003-09-17 22:53:29 +0000239 val = (val & ~0x03fffffc) | ((addr - jmp_addr) & 0x03fffffc);
bellardd4e81642003-05-25 16:46:15 +0000240 *ptr = val;
241 /* flush icache */
242 asm volatile ("dcbst 0,%0" : : "r"(ptr) : "memory");
243 asm volatile ("sync" : : : "memory");
244 asm volatile ("icbi 0,%0" : : "r"(ptr) : "memory");
245 asm volatile ("sync" : : : "memory");
246 asm volatile ("isync" : : : "memory");
247}
bellard4390df52004-01-04 18:03:10 +0000248#elif defined(__i386__)
249static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
250{
251 /* patch the branch destination */
252 *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
253 /* no need to flush icache explicitely */
254}
255#endif
bellardd4e81642003-05-25 16:46:15 +0000256
bellard4cbb86e2003-09-17 22:53:29 +0000257static inline void tb_set_jmp_target(TranslationBlock *tb,
258 int n, unsigned long addr)
259{
260 unsigned long offset;
261
262 offset = tb->tb_jmp_offset[n];
263 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
264 offset = tb->tb_jmp_offset[n + 2];
265 if (offset != 0xffff)
266 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
267}
268
bellardd4e81642003-05-25 16:46:15 +0000269#else
270
271/* set the jump target */
272static inline void tb_set_jmp_target(TranslationBlock *tb,
273 int n, unsigned long addr)
274{
bellard95f76522003-06-05 00:54:44 +0000275 tb->tb_next[n] = addr;
bellardd4e81642003-05-25 16:46:15 +0000276}
277
278#endif
279
280static inline void tb_add_jump(TranslationBlock *tb, int n,
281 TranslationBlock *tb_next)
282{
bellardcf256292003-05-25 19:20:31 +0000283 /* NOTE: this test is only needed for thread safety */
284 if (!tb->jmp_next[n]) {
285 /* patch the native jump address */
286 tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr);
287
288 /* add in TB jmp circular list */
289 tb->jmp_next[n] = tb_next->jmp_first;
290 tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n));
291 }
bellardd4e81642003-05-25 16:46:15 +0000292}
293
bellarda513fe12003-05-27 23:29:48 +0000294TranslationBlock *tb_find_pc(unsigned long pc_ptr);
295
bellardd4e81642003-05-25 16:46:15 +0000296#ifndef offsetof
297#define offsetof(type, field) ((size_t) &((type *)0)->field)
298#endif
299
bellardd549f7d2004-07-05 21:47:44 +0000300#if defined(_WIN32)
301#define ASM_DATA_SECTION ".section \".data\"\n"
302#define ASM_PREVIOUS_SECTION ".section .text\n"
303#elif defined(__APPLE__)
304#define ASM_DATA_SECTION ".data\n"
305#define ASM_PREVIOUS_SECTION ".text\n"
bellardd549f7d2004-07-05 21:47:44 +0000306#else
307#define ASM_DATA_SECTION ".section \".data\"\n"
308#define ASM_PREVIOUS_SECTION ".previous\n"
bellardd549f7d2004-07-05 21:47:44 +0000309#endif
310
bellard75913b72005-08-21 15:19:36 +0000311#define ASM_OP_LABEL_NAME(n, opname) \
312 ASM_NAME(__op_label) #n "." ASM_NAME(opname)
313
bellardb346ff42003-06-15 20:05:50 +0000314#if defined(__powerpc__)
315
bellard4390df52004-01-04 18:03:10 +0000316/* we patch the jump instruction directly */
bellardae063a62005-01-09 00:07:04 +0000317#define GOTO_TB(opname, tbparam, n)\
bellardb346ff42003-06-15 20:05:50 +0000318do {\
bellardd549f7d2004-07-05 21:47:44 +0000319 asm volatile (ASM_DATA_SECTION\
bellard75913b72005-08-21 15:19:36 +0000320 ASM_OP_LABEL_NAME(n, opname) ":\n"\
bellard9257a9e2003-08-11 22:21:18 +0000321 ".long 1f\n"\
bellardd549f7d2004-07-05 21:47:44 +0000322 ASM_PREVIOUS_SECTION \
323 "b " ASM_NAME(__op_jmp) #n "\n"\
bellard9257a9e2003-08-11 22:21:18 +0000324 "1:\n");\
bellard4390df52004-01-04 18:03:10 +0000325} while (0)
326
327#elif defined(__i386__) && defined(USE_DIRECT_JUMP)
328
329/* we patch the jump instruction directly */
bellardae063a62005-01-09 00:07:04 +0000330#define GOTO_TB(opname, tbparam, n)\
bellardc27004e2005-01-03 23:35:10 +0000331do {\
332 asm volatile (".section .data\n"\
bellard75913b72005-08-21 15:19:36 +0000333 ASM_OP_LABEL_NAME(n, opname) ":\n"\
bellardc27004e2005-01-03 23:35:10 +0000334 ".long 1f\n"\
335 ASM_PREVIOUS_SECTION \
336 "jmp " ASM_NAME(__op_jmp) #n "\n"\
337 "1:\n");\
338} while (0)
339
bellardb346ff42003-06-15 20:05:50 +0000340#else
341
342/* jump to next block operations (more portable code, does not need
343 cache flushing, but slower because of indirect jump) */
bellardae063a62005-01-09 00:07:04 +0000344#define GOTO_TB(opname, tbparam, n)\
bellardb346ff42003-06-15 20:05:50 +0000345do {\
bellard2f62b392003-06-30 23:18:59 +0000346 static void __attribute__((unused)) *dummy ## n = &&dummy_label ## n;\
bellard75913b72005-08-21 15:19:36 +0000347 static void __attribute__((unused)) *__op_label ## n \
348 __asm__(ASM_OP_LABEL_NAME(n, opname)) = &&label ## n;\
bellardb346ff42003-06-15 20:05:50 +0000349 goto *(void *)(((TranslationBlock *)tbparam)->tb_next[n]);\
bellardae063a62005-01-09 00:07:04 +0000350label ## n: ;\
351dummy_label ## n: ;\
bellard4cbb86e2003-09-17 22:53:29 +0000352} while (0)
353
bellardb346ff42003-06-15 20:05:50 +0000354#endif
355
bellard33417e72003-08-10 21:47:01 +0000356extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
357extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000358extern void *io_mem_opaque[IO_MEM_NB_ENTRIES];
bellard33417e72003-08-10 21:47:01 +0000359
bellardd4e81642003-05-25 16:46:15 +0000360#ifdef __powerpc__
361static inline int testandset (int *p)
362{
363 int ret;
364 __asm__ __volatile__ (
bellard02e1ec92004-07-10 15:15:39 +0000365 "0: lwarx %0,0,%1\n"
366 " xor. %0,%3,%0\n"
367 " bne 1f\n"
368 " stwcx. %2,0,%1\n"
369 " bne- 0b\n"
bellardd4e81642003-05-25 16:46:15 +0000370 "1: "
371 : "=&r" (ret)
372 : "r" (p), "r" (1), "r" (0)
373 : "cr0", "memory");
374 return ret;
375}
376#endif
377
378#ifdef __i386__
379static inline int testandset (int *p)
380{
bellard4955a2c2005-02-07 14:09:05 +0000381 long int readval = 0;
bellardd4e81642003-05-25 16:46:15 +0000382
bellard4955a2c2005-02-07 14:09:05 +0000383 __asm__ __volatile__ ("lock; cmpxchgl %2, %0"
384 : "+m" (*p), "+a" (readval)
385 : "r" (1)
386 : "cc");
387 return readval;
bellardd4e81642003-05-25 16:46:15 +0000388}
389#endif
390
bellardbc51c5c2004-03-17 23:46:04 +0000391#ifdef __x86_64__
392static inline int testandset (int *p)
393{
bellard4955a2c2005-02-07 14:09:05 +0000394 long int readval = 0;
bellardbc51c5c2004-03-17 23:46:04 +0000395
bellard4955a2c2005-02-07 14:09:05 +0000396 __asm__ __volatile__ ("lock; cmpxchgl %2, %0"
397 : "+m" (*p), "+a" (readval)
398 : "r" (1)
399 : "cc");
400 return readval;
bellardbc51c5c2004-03-17 23:46:04 +0000401}
402#endif
403
bellardd4e81642003-05-25 16:46:15 +0000404#ifdef __s390__
405static inline int testandset (int *p)
406{
407 int ret;
408
409 __asm__ __volatile__ ("0: cs %0,%1,0(%2)\n"
410 " jl 0b"
411 : "=&d" (ret)
412 : "r" (1), "a" (p), "0" (*p)
413 : "cc", "memory" );
414 return ret;
415}
416#endif
417
418#ifdef __alpha__
bellard2f87c602003-06-02 20:38:09 +0000419static inline int testandset (int *p)
bellardd4e81642003-05-25 16:46:15 +0000420{
421 int ret;
422 unsigned long one;
423
424 __asm__ __volatile__ ("0: mov 1,%2\n"
425 " ldl_l %0,%1\n"
426 " stl_c %2,%1\n"
427 " beq %2,1f\n"
428 ".subsection 2\n"
429 "1: br 0b\n"
430 ".previous"
431 : "=r" (ret), "=m" (*p), "=r" (one)
432 : "m" (*p));
433 return ret;
434}
435#endif
436
437#ifdef __sparc__
438static inline int testandset (int *p)
439{
440 int ret;
441
442 __asm__ __volatile__("ldstub [%1], %0"
443 : "=r" (ret)
444 : "r" (p)
445 : "memory");
446
447 return (ret ? 1 : 0);
448}
449#endif
450
bellarda95c6792003-06-09 15:29:55 +0000451#ifdef __arm__
452static inline int testandset (int *spinlock)
453{
454 register unsigned int ret;
455 __asm__ __volatile__("swp %0, %1, [%2]"
456 : "=r"(ret)
457 : "0"(1), "r"(spinlock));
458
459 return ret;
460}
461#endif
462
bellard38e584a2003-08-10 22:14:22 +0000463#ifdef __mc68000
464static inline int testandset (int *p)
465{
466 char ret;
467 __asm__ __volatile__("tas %1; sne %0"
468 : "=r" (ret)
469 : "m" (p)
470 : "cc","memory");
bellard4955a2c2005-02-07 14:09:05 +0000471 return ret;
bellard38e584a2003-08-10 22:14:22 +0000472}
473#endif
474
bellardb8076a72005-04-07 22:20:31 +0000475#ifdef __ia64
476#include <ia64intrin.h>
477
478static inline int testandset (int *p)
479{
480 return __sync_lock_test_and_set (p, 1);
481}
482#endif
483
bellardd4e81642003-05-25 16:46:15 +0000484typedef int spinlock_t;
485
486#define SPIN_LOCK_UNLOCKED 0
487
bellardaebcb602003-10-30 01:08:17 +0000488#if defined(CONFIG_USER_ONLY)
bellardd4e81642003-05-25 16:46:15 +0000489static inline void spin_lock(spinlock_t *lock)
490{
491 while (testandset(lock));
492}
493
494static inline void spin_unlock(spinlock_t *lock)
495{
496 *lock = 0;
497}
498
499static inline int spin_trylock(spinlock_t *lock)
500{
501 return !testandset(lock);
502}
bellard3c1cf9f2003-07-07 11:30:47 +0000503#else
504static inline void spin_lock(spinlock_t *lock)
505{
506}
507
508static inline void spin_unlock(spinlock_t *lock)
509{
510}
511
512static inline int spin_trylock(spinlock_t *lock)
513{
514 return 1;
515}
516#endif
bellardd4e81642003-05-25 16:46:15 +0000517
518extern spinlock_t tb_lock;
519
bellard36bdbe52003-11-19 22:12:02 +0000520extern int tb_invalidated_flag;
bellard6e59c1d2003-10-27 21:24:54 +0000521
bellarde95c8d52004-09-30 22:22:08 +0000522#if !defined(CONFIG_USER_ONLY)
bellard6e59c1d2003-10-27 21:24:54 +0000523
bellardc27004e2005-01-03 23:35:10 +0000524void tlb_fill(target_ulong addr, int is_write, int is_user,
bellard6e59c1d2003-10-27 21:24:54 +0000525 void *retaddr);
526
527#define ACCESS_TYPE 3
528#define MEMSUFFIX _code
529#define env cpu_single_env
530
531#define DATA_SIZE 1
532#include "softmmu_header.h"
533
534#define DATA_SIZE 2
535#include "softmmu_header.h"
536
537#define DATA_SIZE 4
538#include "softmmu_header.h"
539
bellardc27004e2005-01-03 23:35:10 +0000540#define DATA_SIZE 8
541#include "softmmu_header.h"
542
bellard6e59c1d2003-10-27 21:24:54 +0000543#undef ACCESS_TYPE
544#undef MEMSUFFIX
545#undef env
546
547#endif
bellard4390df52004-01-04 18:03:10 +0000548
549#if defined(CONFIG_USER_ONLY)
550static inline target_ulong get_phys_addr_code(CPUState *env, target_ulong addr)
551{
552 return addr;
553}
554#else
555/* NOTE: this function can trigger an exception */
bellard1ccde1c2004-02-06 19:46:14 +0000556/* NOTE2: the returned address is not exactly the physical address: it
557 is the offset relative to phys_ram_base */
bellard4390df52004-01-04 18:03:10 +0000558static inline target_ulong get_phys_addr_code(CPUState *env, target_ulong addr)
559{
bellardc27004e2005-01-03 23:35:10 +0000560 int is_user, index, pd;
bellard4390df52004-01-04 18:03:10 +0000561
562 index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
bellard3f5dcc32004-01-18 22:44:01 +0000563#if defined(TARGET_I386)
bellard4390df52004-01-04 18:03:10 +0000564 is_user = ((env->hflags & HF_CPL_MASK) == 3);
bellard3f5dcc32004-01-18 22:44:01 +0000565#elif defined (TARGET_PPC)
566 is_user = msr_pr;
bellard6af0bf92005-07-02 14:58:51 +0000567#elif defined (TARGET_MIPS)
568 is_user = ((env->hflags & MIPS_HFLAG_MODE) == MIPS_HFLAG_UM);
bellarde95c8d52004-09-30 22:22:08 +0000569#elif defined (TARGET_SPARC)
570 is_user = (env->psrs == 0);
bellardb5ff1b32005-11-26 10:38:39 +0000571#elif defined (TARGET_ARM)
572 is_user = ((env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_USR);
bellardfdf9b3e2006-04-27 21:07:38 +0000573#elif defined (TARGET_SH4)
574 is_user = ((env->sr & SR_MD) == 0);
j_mayereddf68a2007-04-05 07:22:49 +0000575#elif defined (TARGET_ALPHA)
576 is_user = ((env->ps >> 3) & 3);
bellard3f5dcc32004-01-18 22:44:01 +0000577#else
bellardb5ff1b32005-11-26 10:38:39 +0000578#error unimplemented CPU
bellard3f5dcc32004-01-18 22:44:01 +0000579#endif
bellard84b7b8e2005-11-28 21:19:04 +0000580 if (__builtin_expect(env->tlb_table[is_user][index].addr_code !=
bellard4390df52004-01-04 18:03:10 +0000581 (addr & TARGET_PAGE_MASK), 0)) {
bellardc27004e2005-01-03 23:35:10 +0000582 ldub_code(addr);
583 }
bellard84b7b8e2005-11-28 21:19:04 +0000584 pd = env->tlb_table[is_user][index].addr_code & ~TARGET_PAGE_MASK;
bellard2a4188a2006-06-25 21:54:59 +0000585 if (pd > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
ths36d23952007-02-28 22:37:42 +0000586 cpu_abort(env, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr);
bellard4390df52004-01-04 18:03:10 +0000587 }
bellard84b7b8e2005-11-28 21:19:04 +0000588 return addr + env->tlb_table[is_user][index].addend - (unsigned long)phys_ram_base;
bellard4390df52004-01-04 18:03:10 +0000589}
590#endif
bellard9df217a2005-02-10 22:05:51 +0000591
bellard9df217a2005-02-10 22:05:51 +0000592#ifdef USE_KQEMU
bellardf32fc642006-02-08 22:43:39 +0000593#define KQEMU_MODIFY_PAGE_MASK (0xff & ~(VGA_DIRTY_FLAG | CODE_DIRTY_FLAG))
594
bellard9df217a2005-02-10 22:05:51 +0000595int kqemu_init(CPUState *env);
596int kqemu_cpu_exec(CPUState *env);
597void kqemu_flush_page(CPUState *env, target_ulong addr);
598void kqemu_flush(CPUState *env, int global);
bellard4b7df222005-08-21 09:37:35 +0000599void kqemu_set_notdirty(CPUState *env, ram_addr_t ram_addr);
bellardf32fc642006-02-08 22:43:39 +0000600void kqemu_modify_page(CPUState *env, ram_addr_t ram_addr);
bellarda332e112005-09-03 17:55:47 +0000601void kqemu_cpu_interrupt(CPUState *env);
bellardf32fc642006-02-08 22:43:39 +0000602void kqemu_record_dump(void);
bellard9df217a2005-02-10 22:05:51 +0000603
604static inline int kqemu_is_ok(CPUState *env)
605{
606 return(env->kqemu_enabled &&
bellard9df217a2005-02-10 22:05:51 +0000607 (env->cr[0] & CR0_PE_MASK) &&
bellardf32fc642006-02-08 22:43:39 +0000608 !(env->hflags & HF_INHIBIT_IRQ_MASK) &&
bellard9df217a2005-02-10 22:05:51 +0000609 (env->eflags & IF_MASK) &&
bellardf32fc642006-02-08 22:43:39 +0000610 !(env->eflags & VM_MASK) &&
611 (env->kqemu_enabled == 2 ||
612 ((env->hflags & HF_CPL_MASK) == 3 &&
613 (env->eflags & IOPL_MASK) != IOPL_MASK)));
bellard9df217a2005-02-10 22:05:51 +0000614}
615
616#endif