blob: 0b19ac9e33b8ecd6fd3febc75a33d99f33114fe2 [file] [log] [blame]
bellard5a9fdfe2003-06-15 20:02:25 +00001/*
2 * defines common to all virtual CPUs
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard5a9fdfe2003-06-15 20:02:25 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20#ifndef CPU_ALL_H
21#define CPU_ALL_H
22
aurel32f54b3f92008-04-12 20:14:54 +000023#if defined(__arm__) || defined(__sparc__) || defined(__mips__) || defined(__hppa__)
bellard0ac4bd52004-01-04 15:44:17 +000024#define WORDS_ALIGNED
25#endif
26
ths5fafdf22007-09-16 21:08:06 +000027/* some important defines:
28 *
bellard0ac4bd52004-01-04 15:44:17 +000029 * WORDS_ALIGNED : if defined, the host cpu can only make word aligned
30 * memory accesses.
ths5fafdf22007-09-16 21:08:06 +000031 *
bellard0ac4bd52004-01-04 15:44:17 +000032 * WORDS_BIGENDIAN : if defined, the host cpu is big endian and
33 * otherwise little endian.
ths5fafdf22007-09-16 21:08:06 +000034 *
bellard0ac4bd52004-01-04 15:44:17 +000035 * (TARGET_WORDS_ALIGNED : same for target cpu (not supported yet))
ths5fafdf22007-09-16 21:08:06 +000036 *
bellard0ac4bd52004-01-04 15:44:17 +000037 * TARGET_WORDS_BIGENDIAN : same for target cpu
38 */
39
bellardf193c792004-03-21 17:06:25 +000040#include "bswap.h"
aurel32939ef592008-05-09 18:45:47 +000041#include "softfloat.h"
bellardf193c792004-03-21 17:06:25 +000042
43#if defined(WORDS_BIGENDIAN) != defined(TARGET_WORDS_BIGENDIAN)
44#define BSWAP_NEEDED
45#endif
46
47#ifdef BSWAP_NEEDED
48
49static inline uint16_t tswap16(uint16_t s)
50{
51 return bswap16(s);
52}
53
54static inline uint32_t tswap32(uint32_t s)
55{
56 return bswap32(s);
57}
58
59static inline uint64_t tswap64(uint64_t s)
60{
61 return bswap64(s);
62}
63
64static inline void tswap16s(uint16_t *s)
65{
66 *s = bswap16(*s);
67}
68
69static inline void tswap32s(uint32_t *s)
70{
71 *s = bswap32(*s);
72}
73
74static inline void tswap64s(uint64_t *s)
75{
76 *s = bswap64(*s);
77}
78
79#else
80
81static inline uint16_t tswap16(uint16_t s)
82{
83 return s;
84}
85
86static inline uint32_t tswap32(uint32_t s)
87{
88 return s;
89}
90
91static inline uint64_t tswap64(uint64_t s)
92{
93 return s;
94}
95
96static inline void tswap16s(uint16_t *s)
97{
98}
99
100static inline void tswap32s(uint32_t *s)
101{
102}
103
104static inline void tswap64s(uint64_t *s)
105{
106}
107
108#endif
109
110#if TARGET_LONG_SIZE == 4
111#define tswapl(s) tswap32(s)
112#define tswapls(s) tswap32s((uint32_t *)(s))
bellard0a962c02005-02-10 22:00:27 +0000113#define bswaptls(s) bswap32s(s)
bellardf193c792004-03-21 17:06:25 +0000114#else
115#define tswapl(s) tswap64(s)
116#define tswapls(s) tswap64s((uint64_t *)(s))
bellard0a962c02005-02-10 22:00:27 +0000117#define bswaptls(s) bswap64s(s)
bellardf193c792004-03-21 17:06:25 +0000118#endif
119
aurel320ca9d382008-03-13 19:19:16 +0000120typedef union {
121 float32 f;
122 uint32_t l;
123} CPU_FloatU;
124
bellard832ed0f2005-02-07 12:35:16 +0000125/* NOTE: arm FPA is horrible as double 32 bit words are stored in big
126 endian ! */
bellard0ac4bd52004-01-04 15:44:17 +0000127typedef union {
bellard53cd6632005-03-13 18:50:23 +0000128 float64 d;
bellard9d60cac2005-04-07 19:55:52 +0000129#if defined(WORDS_BIGENDIAN) \
130 || (defined(__arm__) && !defined(__VFP_FP__) && !defined(CONFIG_SOFTFLOAT))
bellard0ac4bd52004-01-04 15:44:17 +0000131 struct {
bellard0ac4bd52004-01-04 15:44:17 +0000132 uint32_t upper;
bellard832ed0f2005-02-07 12:35:16 +0000133 uint32_t lower;
bellard0ac4bd52004-01-04 15:44:17 +0000134 } l;
135#else
136 struct {
bellard0ac4bd52004-01-04 15:44:17 +0000137 uint32_t lower;
bellard832ed0f2005-02-07 12:35:16 +0000138 uint32_t upper;
bellard0ac4bd52004-01-04 15:44:17 +0000139 } l;
140#endif
141 uint64_t ll;
142} CPU_DoubleU;
143
blueswir11f587322007-11-25 18:40:20 +0000144#ifdef TARGET_SPARC
145typedef union {
146 float128 q;
147#if defined(WORDS_BIGENDIAN) \
148 || (defined(__arm__) && !defined(__VFP_FP__) && !defined(CONFIG_SOFTFLOAT))
149 struct {
150 uint32_t upmost;
151 uint32_t upper;
152 uint32_t lower;
153 uint32_t lowest;
154 } l;
155 struct {
156 uint64_t upper;
157 uint64_t lower;
158 } ll;
159#else
160 struct {
161 uint32_t lowest;
162 uint32_t lower;
163 uint32_t upper;
164 uint32_t upmost;
165 } l;
166 struct {
167 uint64_t lower;
168 uint64_t upper;
169 } ll;
170#endif
171} CPU_QuadU;
172#endif
173
bellard61382a52003-10-27 21:22:23 +0000174/* CPU memory access without any memory or io remapping */
175
bellard83d73962004-02-22 11:53:50 +0000176/*
177 * the generic syntax for the memory accesses is:
178 *
179 * load: ld{type}{sign}{size}{endian}_{access_type}(ptr)
180 *
181 * store: st{type}{size}{endian}_{access_type}(ptr, val)
182 *
183 * type is:
184 * (empty): integer access
185 * f : float access
ths5fafdf22007-09-16 21:08:06 +0000186 *
bellard83d73962004-02-22 11:53:50 +0000187 * sign is:
188 * (empty): for floats or 32 bit size
189 * u : unsigned
190 * s : signed
191 *
192 * size is:
193 * b: 8 bits
194 * w: 16 bits
195 * l: 32 bits
196 * q: 64 bits
ths5fafdf22007-09-16 21:08:06 +0000197 *
bellard83d73962004-02-22 11:53:50 +0000198 * endian is:
199 * (empty): target cpu endianness or 8 bit access
200 * r : reversed target cpu endianness (not implemented yet)
201 * be : big endian (not implemented yet)
202 * le : little endian (not implemented yet)
203 *
204 * access_type is:
205 * raw : host memory access
206 * user : user mode access using soft MMU
207 * kernel : kernel mode access using soft MMU
208 */
bellardc27004e2005-01-03 23:35:10 +0000209static inline int ldub_p(void *ptr)
bellard5a9fdfe2003-06-15 20:02:25 +0000210{
211 return *(uint8_t *)ptr;
212}
213
bellardc27004e2005-01-03 23:35:10 +0000214static inline int ldsb_p(void *ptr)
bellard5a9fdfe2003-06-15 20:02:25 +0000215{
216 return *(int8_t *)ptr;
217}
218
bellardc27004e2005-01-03 23:35:10 +0000219static inline void stb_p(void *ptr, int v)
bellard5a9fdfe2003-06-15 20:02:25 +0000220{
221 *(uint8_t *)ptr = v;
222}
223
224/* NOTE: on arm, putting 2 in /proc/sys/debug/alignment so that the
225 kernel handles unaligned load/stores may give better results, but
226 it is a system wide setting : bad */
bellard2df3b952005-11-19 17:47:39 +0000227#if defined(WORDS_BIGENDIAN) || defined(WORDS_ALIGNED)
bellard5a9fdfe2003-06-15 20:02:25 +0000228
229/* conservative code for little endian unaligned accesses */
bellard2df3b952005-11-19 17:47:39 +0000230static inline int lduw_le_p(void *ptr)
bellard5a9fdfe2003-06-15 20:02:25 +0000231{
232#ifdef __powerpc__
233 int val;
234 __asm__ __volatile__ ("lhbrx %0,0,%1" : "=r" (val) : "r" (ptr));
235 return val;
blueswir18384dd62008-05-25 11:19:24 +0000236#elif defined(__sparc__)
237#ifndef ASI_PRIMARY_LITTLE
238#define ASI_PRIMARY_LITTLE 0x88
239#endif
240
241 int val;
242 __asm__ __volatile__ ("lduha [%1] %2, %0" : "=r" (val) : "r" (ptr),
243 "i" (ASI_PRIMARY_LITTLE));
244 return val;
bellard5a9fdfe2003-06-15 20:02:25 +0000245#else
246 uint8_t *p = ptr;
247 return p[0] | (p[1] << 8);
248#endif
249}
250
bellard2df3b952005-11-19 17:47:39 +0000251static inline int ldsw_le_p(void *ptr)
bellard5a9fdfe2003-06-15 20:02:25 +0000252{
253#ifdef __powerpc__
254 int val;
255 __asm__ __volatile__ ("lhbrx %0,0,%1" : "=r" (val) : "r" (ptr));
256 return (int16_t)val;
blueswir18384dd62008-05-25 11:19:24 +0000257#elif defined(__sparc__)
258 int val;
259 __asm__ __volatile__ ("ldsha [%1] %2, %0" : "=r" (val) : "r" (ptr),
260 "i" (ASI_PRIMARY_LITTLE));
261 return val;
bellard5a9fdfe2003-06-15 20:02:25 +0000262#else
263 uint8_t *p = ptr;
264 return (int16_t)(p[0] | (p[1] << 8));
265#endif
266}
267
bellard2df3b952005-11-19 17:47:39 +0000268static inline int ldl_le_p(void *ptr)
bellard5a9fdfe2003-06-15 20:02:25 +0000269{
270#ifdef __powerpc__
271 int val;
272 __asm__ __volatile__ ("lwbrx %0,0,%1" : "=r" (val) : "r" (ptr));
273 return val;
blueswir18384dd62008-05-25 11:19:24 +0000274#elif defined(__sparc__)
275 int val;
276 __asm__ __volatile__ ("lduwa [%1] %2, %0" : "=r" (val) : "r" (ptr),
277 "i" (ASI_PRIMARY_LITTLE));
278 return val;
bellard5a9fdfe2003-06-15 20:02:25 +0000279#else
280 uint8_t *p = ptr;
281 return p[0] | (p[1] << 8) | (p[2] << 16) | (p[3] << 24);
282#endif
283}
284
bellard2df3b952005-11-19 17:47:39 +0000285static inline uint64_t ldq_le_p(void *ptr)
bellard5a9fdfe2003-06-15 20:02:25 +0000286{
blueswir18384dd62008-05-25 11:19:24 +0000287#if defined(__sparc__)
288 uint64_t val;
289 __asm__ __volatile__ ("ldxa [%1] %2, %0" : "=r" (val) : "r" (ptr),
290 "i" (ASI_PRIMARY_LITTLE));
291 return val;
292#else
bellard5a9fdfe2003-06-15 20:02:25 +0000293 uint8_t *p = ptr;
294 uint32_t v1, v2;
bellardf0aca822005-11-21 23:22:06 +0000295 v1 = ldl_le_p(p);
296 v2 = ldl_le_p(p + 4);
bellard5a9fdfe2003-06-15 20:02:25 +0000297 return v1 | ((uint64_t)v2 << 32);
blueswir18384dd62008-05-25 11:19:24 +0000298#endif
bellard5a9fdfe2003-06-15 20:02:25 +0000299}
300
bellard2df3b952005-11-19 17:47:39 +0000301static inline void stw_le_p(void *ptr, int v)
bellard5a9fdfe2003-06-15 20:02:25 +0000302{
303#ifdef __powerpc__
304 __asm__ __volatile__ ("sthbrx %1,0,%2" : "=m" (*(uint16_t *)ptr) : "r" (v), "r" (ptr));
blueswir18384dd62008-05-25 11:19:24 +0000305#elif defined(__sparc__)
306 __asm__ __volatile__ ("stha %1, [%2] %3" : "=m" (*(uint16_t *)ptr) : "r" (v),
307 "r" (ptr), "i" (ASI_PRIMARY_LITTLE));
bellard5a9fdfe2003-06-15 20:02:25 +0000308#else
309 uint8_t *p = ptr;
310 p[0] = v;
311 p[1] = v >> 8;
312#endif
313}
314
bellard2df3b952005-11-19 17:47:39 +0000315static inline void stl_le_p(void *ptr, int v)
bellard5a9fdfe2003-06-15 20:02:25 +0000316{
317#ifdef __powerpc__
318 __asm__ __volatile__ ("stwbrx %1,0,%2" : "=m" (*(uint32_t *)ptr) : "r" (v), "r" (ptr));
blueswir18384dd62008-05-25 11:19:24 +0000319#elif defined(__sparc__)
320 __asm__ __volatile__ ("stwa %1, [%2] %3" : "=m" (*(uint32_t *)ptr) : "r" (v),
321 "r" (ptr), "i" (ASI_PRIMARY_LITTLE));
bellard5a9fdfe2003-06-15 20:02:25 +0000322#else
323 uint8_t *p = ptr;
324 p[0] = v;
325 p[1] = v >> 8;
326 p[2] = v >> 16;
327 p[3] = v >> 24;
328#endif
329}
330
bellard2df3b952005-11-19 17:47:39 +0000331static inline void stq_le_p(void *ptr, uint64_t v)
bellard5a9fdfe2003-06-15 20:02:25 +0000332{
blueswir18384dd62008-05-25 11:19:24 +0000333#if defined(__sparc__)
334 __asm__ __volatile__ ("stxa %1, [%2] %3" : "=m" (*(uint64_t *)ptr) : "r" (v),
335 "r" (ptr), "i" (ASI_PRIMARY_LITTLE));
336#undef ASI_PRIMARY_LITTLE
337#else
bellard5a9fdfe2003-06-15 20:02:25 +0000338 uint8_t *p = ptr;
bellardf0aca822005-11-21 23:22:06 +0000339 stl_le_p(p, (uint32_t)v);
340 stl_le_p(p + 4, v >> 32);
blueswir18384dd62008-05-25 11:19:24 +0000341#endif
bellard5a9fdfe2003-06-15 20:02:25 +0000342}
343
344/* float access */
345
bellard2df3b952005-11-19 17:47:39 +0000346static inline float32 ldfl_le_p(void *ptr)
bellard5a9fdfe2003-06-15 20:02:25 +0000347{
348 union {
bellard53cd6632005-03-13 18:50:23 +0000349 float32 f;
bellard5a9fdfe2003-06-15 20:02:25 +0000350 uint32_t i;
351 } u;
bellard2df3b952005-11-19 17:47:39 +0000352 u.i = ldl_le_p(ptr);
bellard5a9fdfe2003-06-15 20:02:25 +0000353 return u.f;
354}
355
bellard2df3b952005-11-19 17:47:39 +0000356static inline void stfl_le_p(void *ptr, float32 v)
bellard5a9fdfe2003-06-15 20:02:25 +0000357{
358 union {
bellard53cd6632005-03-13 18:50:23 +0000359 float32 f;
bellard5a9fdfe2003-06-15 20:02:25 +0000360 uint32_t i;
361 } u;
362 u.f = v;
bellard2df3b952005-11-19 17:47:39 +0000363 stl_le_p(ptr, u.i);
bellard5a9fdfe2003-06-15 20:02:25 +0000364}
365
bellard2df3b952005-11-19 17:47:39 +0000366static inline float64 ldfq_le_p(void *ptr)
bellard5a9fdfe2003-06-15 20:02:25 +0000367{
bellard0ac4bd52004-01-04 15:44:17 +0000368 CPU_DoubleU u;
bellard2df3b952005-11-19 17:47:39 +0000369 u.l.lower = ldl_le_p(ptr);
370 u.l.upper = ldl_le_p(ptr + 4);
bellard5a9fdfe2003-06-15 20:02:25 +0000371 return u.d;
372}
373
bellard2df3b952005-11-19 17:47:39 +0000374static inline void stfq_le_p(void *ptr, float64 v)
bellard5a9fdfe2003-06-15 20:02:25 +0000375{
bellard0ac4bd52004-01-04 15:44:17 +0000376 CPU_DoubleU u;
bellard5a9fdfe2003-06-15 20:02:25 +0000377 u.d = v;
bellard2df3b952005-11-19 17:47:39 +0000378 stl_le_p(ptr, u.l.lower);
379 stl_le_p(ptr + 4, u.l.upper);
bellard5a9fdfe2003-06-15 20:02:25 +0000380}
381
bellard2df3b952005-11-19 17:47:39 +0000382#else
bellard93ac68b2003-09-30 20:57:29 +0000383
bellard2df3b952005-11-19 17:47:39 +0000384static inline int lduw_le_p(void *ptr)
385{
386 return *(uint16_t *)ptr;
387}
388
389static inline int ldsw_le_p(void *ptr)
390{
391 return *(int16_t *)ptr;
392}
393
394static inline int ldl_le_p(void *ptr)
395{
396 return *(uint32_t *)ptr;
397}
398
399static inline uint64_t ldq_le_p(void *ptr)
400{
401 return *(uint64_t *)ptr;
402}
403
404static inline void stw_le_p(void *ptr, int v)
405{
406 *(uint16_t *)ptr = v;
407}
408
409static inline void stl_le_p(void *ptr, int v)
410{
411 *(uint32_t *)ptr = v;
412}
413
414static inline void stq_le_p(void *ptr, uint64_t v)
415{
416 *(uint64_t *)ptr = v;
417}
418
419/* float access */
420
421static inline float32 ldfl_le_p(void *ptr)
422{
423 return *(float32 *)ptr;
424}
425
426static inline float64 ldfq_le_p(void *ptr)
427{
428 return *(float64 *)ptr;
429}
430
431static inline void stfl_le_p(void *ptr, float32 v)
432{
433 *(float32 *)ptr = v;
434}
435
436static inline void stfq_le_p(void *ptr, float64 v)
437{
438 *(float64 *)ptr = v;
439}
440#endif
441
442#if !defined(WORDS_BIGENDIAN) || defined(WORDS_ALIGNED)
443
444static inline int lduw_be_p(void *ptr)
bellard93ac68b2003-09-30 20:57:29 +0000445{
bellard83d73962004-02-22 11:53:50 +0000446#if defined(__i386__)
447 int val;
448 asm volatile ("movzwl %1, %0\n"
449 "xchgb %b0, %h0\n"
450 : "=q" (val)
451 : "m" (*(uint16_t *)ptr));
452 return val;
453#else
bellard93ac68b2003-09-30 20:57:29 +0000454 uint8_t *b = (uint8_t *) ptr;
bellard83d73962004-02-22 11:53:50 +0000455 return ((b[0] << 8) | b[1]);
456#endif
bellard93ac68b2003-09-30 20:57:29 +0000457}
458
bellard2df3b952005-11-19 17:47:39 +0000459static inline int ldsw_be_p(void *ptr)
bellard93ac68b2003-09-30 20:57:29 +0000460{
bellard83d73962004-02-22 11:53:50 +0000461#if defined(__i386__)
462 int val;
463 asm volatile ("movzwl %1, %0\n"
464 "xchgb %b0, %h0\n"
465 : "=q" (val)
466 : "m" (*(uint16_t *)ptr));
467 return (int16_t)val;
468#else
469 uint8_t *b = (uint8_t *) ptr;
470 return (int16_t)((b[0] << 8) | b[1]);
471#endif
bellard93ac68b2003-09-30 20:57:29 +0000472}
473
bellard2df3b952005-11-19 17:47:39 +0000474static inline int ldl_be_p(void *ptr)
bellard93ac68b2003-09-30 20:57:29 +0000475{
bellard4f2ac232004-04-26 19:44:02 +0000476#if defined(__i386__) || defined(__x86_64__)
bellard83d73962004-02-22 11:53:50 +0000477 int val;
478 asm volatile ("movl %1, %0\n"
479 "bswap %0\n"
480 : "=r" (val)
481 : "m" (*(uint32_t *)ptr));
482 return val;
483#else
bellard93ac68b2003-09-30 20:57:29 +0000484 uint8_t *b = (uint8_t *) ptr;
bellard83d73962004-02-22 11:53:50 +0000485 return (b[0] << 24) | (b[1] << 16) | (b[2] << 8) | b[3];
486#endif
bellard93ac68b2003-09-30 20:57:29 +0000487}
488
bellard2df3b952005-11-19 17:47:39 +0000489static inline uint64_t ldq_be_p(void *ptr)
bellard93ac68b2003-09-30 20:57:29 +0000490{
491 uint32_t a,b;
bellard2df3b952005-11-19 17:47:39 +0000492 a = ldl_be_p(ptr);
blueswir14d7a0882008-05-10 10:14:22 +0000493 b = ldl_be_p((uint8_t *)ptr + 4);
bellard93ac68b2003-09-30 20:57:29 +0000494 return (((uint64_t)a<<32)|b);
495}
496
bellard2df3b952005-11-19 17:47:39 +0000497static inline void stw_be_p(void *ptr, int v)
bellard93ac68b2003-09-30 20:57:29 +0000498{
bellard83d73962004-02-22 11:53:50 +0000499#if defined(__i386__)
500 asm volatile ("xchgb %b0, %h0\n"
501 "movw %w0, %1\n"
502 : "=q" (v)
503 : "m" (*(uint16_t *)ptr), "0" (v));
504#else
bellard93ac68b2003-09-30 20:57:29 +0000505 uint8_t *d = (uint8_t *) ptr;
506 d[0] = v >> 8;
507 d[1] = v;
bellard83d73962004-02-22 11:53:50 +0000508#endif
bellard93ac68b2003-09-30 20:57:29 +0000509}
510
bellard2df3b952005-11-19 17:47:39 +0000511static inline void stl_be_p(void *ptr, int v)
bellard93ac68b2003-09-30 20:57:29 +0000512{
bellard4f2ac232004-04-26 19:44:02 +0000513#if defined(__i386__) || defined(__x86_64__)
bellard83d73962004-02-22 11:53:50 +0000514 asm volatile ("bswap %0\n"
515 "movl %0, %1\n"
516 : "=r" (v)
517 : "m" (*(uint32_t *)ptr), "0" (v));
518#else
bellard93ac68b2003-09-30 20:57:29 +0000519 uint8_t *d = (uint8_t *) ptr;
520 d[0] = v >> 24;
521 d[1] = v >> 16;
522 d[2] = v >> 8;
523 d[3] = v;
bellard83d73962004-02-22 11:53:50 +0000524#endif
bellard93ac68b2003-09-30 20:57:29 +0000525}
526
bellard2df3b952005-11-19 17:47:39 +0000527static inline void stq_be_p(void *ptr, uint64_t v)
bellard93ac68b2003-09-30 20:57:29 +0000528{
bellard2df3b952005-11-19 17:47:39 +0000529 stl_be_p(ptr, v >> 32);
blueswir14d7a0882008-05-10 10:14:22 +0000530 stl_be_p((uint8_t *)ptr + 4, v);
bellard0ac4bd52004-01-04 15:44:17 +0000531}
532
533/* float access */
534
bellard2df3b952005-11-19 17:47:39 +0000535static inline float32 ldfl_be_p(void *ptr)
bellard0ac4bd52004-01-04 15:44:17 +0000536{
537 union {
bellard53cd6632005-03-13 18:50:23 +0000538 float32 f;
bellard0ac4bd52004-01-04 15:44:17 +0000539 uint32_t i;
540 } u;
bellard2df3b952005-11-19 17:47:39 +0000541 u.i = ldl_be_p(ptr);
bellard0ac4bd52004-01-04 15:44:17 +0000542 return u.f;
543}
544
bellard2df3b952005-11-19 17:47:39 +0000545static inline void stfl_be_p(void *ptr, float32 v)
bellard0ac4bd52004-01-04 15:44:17 +0000546{
547 union {
bellard53cd6632005-03-13 18:50:23 +0000548 float32 f;
bellard0ac4bd52004-01-04 15:44:17 +0000549 uint32_t i;
550 } u;
551 u.f = v;
bellard2df3b952005-11-19 17:47:39 +0000552 stl_be_p(ptr, u.i);
bellard0ac4bd52004-01-04 15:44:17 +0000553}
554
bellard2df3b952005-11-19 17:47:39 +0000555static inline float64 ldfq_be_p(void *ptr)
bellard0ac4bd52004-01-04 15:44:17 +0000556{
557 CPU_DoubleU u;
bellard2df3b952005-11-19 17:47:39 +0000558 u.l.upper = ldl_be_p(ptr);
blueswir14d7a0882008-05-10 10:14:22 +0000559 u.l.lower = ldl_be_p((uint8_t *)ptr + 4);
bellard0ac4bd52004-01-04 15:44:17 +0000560 return u.d;
561}
562
bellard2df3b952005-11-19 17:47:39 +0000563static inline void stfq_be_p(void *ptr, float64 v)
bellard0ac4bd52004-01-04 15:44:17 +0000564{
565 CPU_DoubleU u;
566 u.d = v;
bellard2df3b952005-11-19 17:47:39 +0000567 stl_be_p(ptr, u.l.upper);
blueswir14d7a0882008-05-10 10:14:22 +0000568 stl_be_p((uint8_t *)ptr + 4, u.l.lower);
bellard93ac68b2003-09-30 20:57:29 +0000569}
570
bellard5a9fdfe2003-06-15 20:02:25 +0000571#else
572
bellard2df3b952005-11-19 17:47:39 +0000573static inline int lduw_be_p(void *ptr)
bellard5a9fdfe2003-06-15 20:02:25 +0000574{
575 return *(uint16_t *)ptr;
576}
577
bellard2df3b952005-11-19 17:47:39 +0000578static inline int ldsw_be_p(void *ptr)
bellard5a9fdfe2003-06-15 20:02:25 +0000579{
580 return *(int16_t *)ptr;
581}
582
bellard2df3b952005-11-19 17:47:39 +0000583static inline int ldl_be_p(void *ptr)
bellard5a9fdfe2003-06-15 20:02:25 +0000584{
585 return *(uint32_t *)ptr;
586}
587
bellard2df3b952005-11-19 17:47:39 +0000588static inline uint64_t ldq_be_p(void *ptr)
bellard5a9fdfe2003-06-15 20:02:25 +0000589{
590 return *(uint64_t *)ptr;
591}
592
bellard2df3b952005-11-19 17:47:39 +0000593static inline void stw_be_p(void *ptr, int v)
bellard5a9fdfe2003-06-15 20:02:25 +0000594{
595 *(uint16_t *)ptr = v;
596}
597
bellard2df3b952005-11-19 17:47:39 +0000598static inline void stl_be_p(void *ptr, int v)
bellard5a9fdfe2003-06-15 20:02:25 +0000599{
600 *(uint32_t *)ptr = v;
601}
602
bellard2df3b952005-11-19 17:47:39 +0000603static inline void stq_be_p(void *ptr, uint64_t v)
bellard5a9fdfe2003-06-15 20:02:25 +0000604{
605 *(uint64_t *)ptr = v;
606}
607
608/* float access */
609
bellard2df3b952005-11-19 17:47:39 +0000610static inline float32 ldfl_be_p(void *ptr)
bellard5a9fdfe2003-06-15 20:02:25 +0000611{
bellard53cd6632005-03-13 18:50:23 +0000612 return *(float32 *)ptr;
bellard5a9fdfe2003-06-15 20:02:25 +0000613}
614
bellard2df3b952005-11-19 17:47:39 +0000615static inline float64 ldfq_be_p(void *ptr)
bellard5a9fdfe2003-06-15 20:02:25 +0000616{
bellard53cd6632005-03-13 18:50:23 +0000617 return *(float64 *)ptr;
bellard5a9fdfe2003-06-15 20:02:25 +0000618}
619
bellard2df3b952005-11-19 17:47:39 +0000620static inline void stfl_be_p(void *ptr, float32 v)
bellard5a9fdfe2003-06-15 20:02:25 +0000621{
bellard53cd6632005-03-13 18:50:23 +0000622 *(float32 *)ptr = v;
bellard5a9fdfe2003-06-15 20:02:25 +0000623}
624
bellard2df3b952005-11-19 17:47:39 +0000625static inline void stfq_be_p(void *ptr, float64 v)
bellard5a9fdfe2003-06-15 20:02:25 +0000626{
bellard53cd6632005-03-13 18:50:23 +0000627 *(float64 *)ptr = v;
bellard5a9fdfe2003-06-15 20:02:25 +0000628}
bellard2df3b952005-11-19 17:47:39 +0000629
630#endif
631
632/* target CPU memory access functions */
633#if defined(TARGET_WORDS_BIGENDIAN)
634#define lduw_p(p) lduw_be_p(p)
635#define ldsw_p(p) ldsw_be_p(p)
636#define ldl_p(p) ldl_be_p(p)
637#define ldq_p(p) ldq_be_p(p)
638#define ldfl_p(p) ldfl_be_p(p)
639#define ldfq_p(p) ldfq_be_p(p)
640#define stw_p(p, v) stw_be_p(p, v)
641#define stl_p(p, v) stl_be_p(p, v)
642#define stq_p(p, v) stq_be_p(p, v)
643#define stfl_p(p, v) stfl_be_p(p, v)
644#define stfq_p(p, v) stfq_be_p(p, v)
645#else
646#define lduw_p(p) lduw_le_p(p)
647#define ldsw_p(p) ldsw_le_p(p)
648#define ldl_p(p) ldl_le_p(p)
649#define ldq_p(p) ldq_le_p(p)
650#define ldfl_p(p) ldfl_le_p(p)
651#define ldfq_p(p) ldfq_le_p(p)
652#define stw_p(p, v) stw_le_p(p, v)
653#define stl_p(p, v) stl_le_p(p, v)
654#define stq_p(p, v) stq_le_p(p, v)
655#define stfl_p(p, v) stfl_le_p(p, v)
656#define stfq_p(p, v) stfq_le_p(p, v)
bellard5a9fdfe2003-06-15 20:02:25 +0000657#endif
658
bellard61382a52003-10-27 21:22:23 +0000659/* MMU memory access macros */
660
pbrook53a59602006-03-25 19:31:22 +0000661#if defined(CONFIG_USER_ONLY)
662/* On some host systems the guest address space is reserved on the host.
663 * This allows the guest address space to be offset to a convenient location.
664 */
665//#define GUEST_BASE 0x20000000
666#define GUEST_BASE 0
667
668/* All direct uses of g2h and h2g need to go away for usermode softmmu. */
669#define g2h(x) ((void *)((unsigned long)(x) + GUEST_BASE))
670#define h2g(x) ((target_ulong)(x - GUEST_BASE))
671
672#define saddr(x) g2h(x)
673#define laddr(x) g2h(x)
674
675#else /* !CONFIG_USER_ONLY */
bellardc27004e2005-01-03 23:35:10 +0000676/* NOTE: we use double casts if pointers and target_ulong have
677 different sizes */
pbrook53a59602006-03-25 19:31:22 +0000678#define saddr(x) (uint8_t *)(long)(x)
679#define laddr(x) (uint8_t *)(long)(x)
680#endif
681
682#define ldub_raw(p) ldub_p(laddr((p)))
683#define ldsb_raw(p) ldsb_p(laddr((p)))
684#define lduw_raw(p) lduw_p(laddr((p)))
685#define ldsw_raw(p) ldsw_p(laddr((p)))
686#define ldl_raw(p) ldl_p(laddr((p)))
687#define ldq_raw(p) ldq_p(laddr((p)))
688#define ldfl_raw(p) ldfl_p(laddr((p)))
689#define ldfq_raw(p) ldfq_p(laddr((p)))
690#define stb_raw(p, v) stb_p(saddr((p)), v)
691#define stw_raw(p, v) stw_p(saddr((p)), v)
692#define stl_raw(p, v) stl_p(saddr((p)), v)
693#define stq_raw(p, v) stq_p(saddr((p)), v)
694#define stfl_raw(p, v) stfl_p(saddr((p)), v)
695#define stfq_raw(p, v) stfq_p(saddr((p)), v)
bellardc27004e2005-01-03 23:35:10 +0000696
697
ths5fafdf22007-09-16 21:08:06 +0000698#if defined(CONFIG_USER_ONLY)
bellard61382a52003-10-27 21:22:23 +0000699
700/* if user mode, no other memory access functions */
701#define ldub(p) ldub_raw(p)
702#define ldsb(p) ldsb_raw(p)
703#define lduw(p) lduw_raw(p)
704#define ldsw(p) ldsw_raw(p)
705#define ldl(p) ldl_raw(p)
706#define ldq(p) ldq_raw(p)
707#define ldfl(p) ldfl_raw(p)
708#define ldfq(p) ldfq_raw(p)
709#define stb(p, v) stb_raw(p, v)
710#define stw(p, v) stw_raw(p, v)
711#define stl(p, v) stl_raw(p, v)
712#define stq(p, v) stq_raw(p, v)
713#define stfl(p, v) stfl_raw(p, v)
714#define stfq(p, v) stfq_raw(p, v)
715
716#define ldub_code(p) ldub_raw(p)
717#define ldsb_code(p) ldsb_raw(p)
718#define lduw_code(p) lduw_raw(p)
719#define ldsw_code(p) ldsw_raw(p)
720#define ldl_code(p) ldl_raw(p)
j_mayerbc98a7e2007-04-04 07:55:12 +0000721#define ldq_code(p) ldq_raw(p)
bellard61382a52003-10-27 21:22:23 +0000722
723#define ldub_kernel(p) ldub_raw(p)
724#define ldsb_kernel(p) ldsb_raw(p)
725#define lduw_kernel(p) lduw_raw(p)
726#define ldsw_kernel(p) ldsw_raw(p)
727#define ldl_kernel(p) ldl_raw(p)
j_mayerbc98a7e2007-04-04 07:55:12 +0000728#define ldq_kernel(p) ldq_raw(p)
bellard0ac4bd52004-01-04 15:44:17 +0000729#define ldfl_kernel(p) ldfl_raw(p)
730#define ldfq_kernel(p) ldfq_raw(p)
bellard61382a52003-10-27 21:22:23 +0000731#define stb_kernel(p, v) stb_raw(p, v)
732#define stw_kernel(p, v) stw_raw(p, v)
733#define stl_kernel(p, v) stl_raw(p, v)
734#define stq_kernel(p, v) stq_raw(p, v)
bellard0ac4bd52004-01-04 15:44:17 +0000735#define stfl_kernel(p, v) stfl_raw(p, v)
736#define stfq_kernel(p, vt) stfq_raw(p, v)
bellard61382a52003-10-27 21:22:23 +0000737
738#endif /* defined(CONFIG_USER_ONLY) */
739
bellard5a9fdfe2003-06-15 20:02:25 +0000740/* page related stuff */
741
aurel3203875442008-04-22 20:45:18 +0000742#define TARGET_PAGE_SIZE (1 << TARGET_PAGE_BITS)
bellard5a9fdfe2003-06-15 20:02:25 +0000743#define TARGET_PAGE_MASK ~(TARGET_PAGE_SIZE - 1)
744#define TARGET_PAGE_ALIGN(addr) (((addr) + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK)
745
pbrook53a59602006-03-25 19:31:22 +0000746/* ??? These should be the larger of unsigned long and target_ulong. */
bellard83fb7ad2004-07-05 21:25:26 +0000747extern unsigned long qemu_real_host_page_size;
748extern unsigned long qemu_host_page_bits;
749extern unsigned long qemu_host_page_size;
750extern unsigned long qemu_host_page_mask;
bellard5a9fdfe2003-06-15 20:02:25 +0000751
bellard83fb7ad2004-07-05 21:25:26 +0000752#define HOST_PAGE_ALIGN(addr) (((addr) + qemu_host_page_size - 1) & qemu_host_page_mask)
bellard5a9fdfe2003-06-15 20:02:25 +0000753
754/* same as PROT_xxx */
755#define PAGE_READ 0x0001
756#define PAGE_WRITE 0x0002
757#define PAGE_EXEC 0x0004
758#define PAGE_BITS (PAGE_READ | PAGE_WRITE | PAGE_EXEC)
759#define PAGE_VALID 0x0008
760/* original state of the write flag (used when tracking self-modifying
761 code */
ths5fafdf22007-09-16 21:08:06 +0000762#define PAGE_WRITE_ORG 0x0010
balrog50a95692007-12-12 01:16:23 +0000763#define PAGE_RESERVED 0x0020
bellard5a9fdfe2003-06-15 20:02:25 +0000764
765void page_dump(FILE *f);
pbrook53a59602006-03-25 19:31:22 +0000766int page_get_flags(target_ulong address);
767void page_set_flags(target_ulong start, target_ulong end, int flags);
ths3d97b402007-11-02 19:02:07 +0000768int page_check_range(target_ulong start, target_ulong len, int flags);
bellard5a9fdfe2003-06-15 20:02:25 +0000769
bellard26a5f132008-05-28 12:30:31 +0000770void cpu_exec_init_all(unsigned long tb_size);
thsc5be9f02007-02-28 20:20:53 +0000771CPUState *cpu_copy(CPUState *env);
772
ths5fafdf22007-09-16 21:08:06 +0000773void cpu_dump_state(CPUState *env, FILE *f,
bellard7fe48482004-10-09 18:08:01 +0000774 int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
775 int flags);
j_mayer76a66252007-03-07 08:32:30 +0000776void cpu_dump_statistics (CPUState *env, FILE *f,
777 int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
778 int flags);
bellard7fe48482004-10-09 18:08:01 +0000779
balroga90b7312007-05-01 01:28:01 +0000780void cpu_abort(CPUState *env, const char *fmt, ...)
balrogc3d26892007-07-29 17:57:26 +0000781 __attribute__ ((__format__ (__printf__, 2, 3)))
782 __attribute__ ((__noreturn__));
bellardf0aca822005-11-21 23:22:06 +0000783extern CPUState *first_cpu;
bellarde2f22892003-06-25 16:09:48 +0000784extern CPUState *cpu_single_env;
pbrook2e70f6e2008-06-29 01:03:05 +0000785extern int64_t qemu_icount;
786extern int use_icount;
bellard5a9fdfe2003-06-15 20:02:25 +0000787
bellard9acbed02004-02-16 21:57:02 +0000788#define CPU_INTERRUPT_EXIT 0x01 /* wants exit from main loop */
789#define CPU_INTERRUPT_HARD 0x02 /* hardware interrupt pending */
790#define CPU_INTERRUPT_EXITTB 0x04 /* exit the current TB (use for x86 a20 case) */
bellardef792f92004-05-17 20:19:32 +0000791#define CPU_INTERRUPT_TIMER 0x08 /* internal timer exception pending */
bellard98699962005-11-26 10:29:22 +0000792#define CPU_INTERRUPT_FIQ 0x10 /* Fast interrupt pending. */
bellardba3c64f2005-12-05 20:31:52 +0000793#define CPU_INTERRUPT_HALT 0x20 /* CPU halt wanted */
bellard3b21e032006-09-24 18:41:56 +0000794#define CPU_INTERRUPT_SMI 0x40 /* (x86 only) SMI interrupt pending */
pbrook6658ffb2007-03-16 23:58:11 +0000795#define CPU_INTERRUPT_DEBUG 0x80 /* Debug event occured. */
ths0573fbf2007-09-23 15:28:04 +0000796#define CPU_INTERRUPT_VIRQ 0x100 /* virtual interrupt pending. */
aurel32474ea842008-04-13 16:08:15 +0000797#define CPU_INTERRUPT_NMI 0x200 /* NMI pending. */
bellard98699962005-11-26 10:29:22 +0000798
bellard46907642003-07-07 12:17:46 +0000799void cpu_interrupt(CPUState *s, int mask);
bellardb54ad042004-05-20 13:42:52 +0000800void cpu_reset_interrupt(CPUState *env, int mask);
bellard68a79312003-06-30 13:12:32 +0000801
pbrook0f459d12008-06-09 00:20:13 +0000802int cpu_watchpoint_insert(CPUState *env, target_ulong addr, int type);
pbrook6658ffb2007-03-16 23:58:11 +0000803int cpu_watchpoint_remove(CPUState *env, target_ulong addr);
edgar_igl7d03f822008-05-17 18:58:29 +0000804void cpu_watchpoint_remove_all(CPUState *env);
bellard2e126692004-04-25 21:28:44 +0000805int cpu_breakpoint_insert(CPUState *env, target_ulong pc);
806int cpu_breakpoint_remove(CPUState *env, target_ulong pc);
edgar_igl7d03f822008-05-17 18:58:29 +0000807void cpu_breakpoint_remove_all(CPUState *env);
edgar_igl60897d32008-05-09 08:25:14 +0000808
809#define SSTEP_ENABLE 0x1 /* Enable simulated HW single stepping */
810#define SSTEP_NOIRQ 0x2 /* Do not use IRQ while single stepping */
811#define SSTEP_NOTIMER 0x4 /* Do not Timers while single stepping */
812
bellardc33a3462003-07-29 20:50:33 +0000813void cpu_single_step(CPUState *env, int enabled);
bellardd95dc322004-06-20 12:35:26 +0000814void cpu_reset(CPUState *s);
bellard4c3a88a2003-07-26 12:06:08 +0000815
bellard13eb76e2004-01-24 15:23:36 +0000816/* Return the physical page corresponding to a virtual one. Use it
817 only for debugging because no protection checks are done. Return -1
818 if no page found. */
j_mayer9b3c35e2007-04-07 11:21:28 +0000819target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr);
bellard13eb76e2004-01-24 15:23:36 +0000820
ths5fafdf22007-09-16 21:08:06 +0000821#define CPU_LOG_TB_OUT_ASM (1 << 0)
bellard9fddaa02004-05-21 12:59:32 +0000822#define CPU_LOG_TB_IN_ASM (1 << 1)
bellardf193c792004-03-21 17:06:25 +0000823#define CPU_LOG_TB_OP (1 << 2)
824#define CPU_LOG_TB_OP_OPT (1 << 3)
825#define CPU_LOG_INT (1 << 4)
826#define CPU_LOG_EXEC (1 << 5)
827#define CPU_LOG_PCALL (1 << 6)
bellardfd872592004-05-12 19:11:15 +0000828#define CPU_LOG_IOPORT (1 << 7)
bellard9fddaa02004-05-21 12:59:32 +0000829#define CPU_LOG_TB_CPU (1 << 8)
bellardf193c792004-03-21 17:06:25 +0000830
831/* define log items */
832typedef struct CPULogItem {
833 int mask;
834 const char *name;
835 const char *help;
836} CPULogItem;
837
838extern CPULogItem cpu_log_items[];
839
bellard34865132003-10-05 14:28:56 +0000840void cpu_set_log(int log_flags);
841void cpu_set_log_filename(const char *filename);
bellardf193c792004-03-21 17:06:25 +0000842int cpu_str_to_log_mask(const char *str);
bellard34865132003-10-05 14:28:56 +0000843
bellard09683d32004-01-04 23:49:41 +0000844/* IO ports API */
845
846/* NOTE: as these functions may be even used when there is an isa
847 brige on non x86 targets, we always defined them */
848#ifndef NO_CPU_IO_DEFS
849void cpu_outb(CPUState *env, int addr, int val);
850void cpu_outw(CPUState *env, int addr, int val);
851void cpu_outl(CPUState *env, int addr, int val);
852int cpu_inb(CPUState *env, int addr);
853int cpu_inw(CPUState *env, int addr);
854int cpu_inl(CPUState *env, int addr);
855#endif
856
aurel3200f82b82008-04-27 21:12:55 +0000857/* address in the RAM (different from a physical address) */
858#ifdef USE_KQEMU
859typedef uint32_t ram_addr_t;
860#else
861typedef unsigned long ram_addr_t;
862#endif
863
bellard33417e72003-08-10 21:47:01 +0000864/* memory API */
865
aurel3200f82b82008-04-27 21:12:55 +0000866extern ram_addr_t phys_ram_size;
bellardedf75d52004-01-04 17:43:30 +0000867extern int phys_ram_fd;
868extern uint8_t *phys_ram_base;
bellard1ccde1c2004-02-06 19:46:14 +0000869extern uint8_t *phys_ram_dirty;
aurel3200f82b82008-04-27 21:12:55 +0000870extern ram_addr_t ram_size;
bellardedf75d52004-01-04 17:43:30 +0000871
872/* physical memory access */
pbrook0f459d12008-06-09 00:20:13 +0000873
874/* MMIO pages are identified by a combination of an IO device index and
875 3 flags. The ROMD code stores the page ram offset in iotlb entry,
876 so only a limited number of ids are avaiable. */
877
878#define IO_MEM_SHIFT 3
bellard98699962005-11-26 10:29:22 +0000879#define IO_MEM_NB_ENTRIES (1 << (TARGET_PAGE_BITS - IO_MEM_SHIFT))
bellardedf75d52004-01-04 17:43:30 +0000880
881#define IO_MEM_RAM (0 << IO_MEM_SHIFT) /* hardcoded offset */
882#define IO_MEM_ROM (1 << IO_MEM_SHIFT) /* hardcoded offset */
883#define IO_MEM_UNASSIGNED (2 << IO_MEM_SHIFT)
pbrook0f459d12008-06-09 00:20:13 +0000884#define IO_MEM_NOTDIRTY (3 << IO_MEM_SHIFT)
885
886/* Acts like a ROM when read and like a device when written. */
bellard2a4188a2006-06-25 21:54:59 +0000887#define IO_MEM_ROMD (1)
blueswir1db7b5422007-05-26 17:36:03 +0000888#define IO_MEM_SUBPAGE (2)
blueswir14254fab2008-01-01 16:57:19 +0000889#define IO_MEM_SUBWIDTH (4)
bellardedf75d52004-01-04 17:43:30 +0000890
pbrook0f459d12008-06-09 00:20:13 +0000891/* Flags stored in the low bits of the TLB virtual address. These are
892 defined so that fast path ram access is all zeros. */
893/* Zero if TLB entry is valid. */
894#define TLB_INVALID_MASK (1 << 3)
895/* Set if TLB entry references a clean RAM page. The iotlb entry will
896 contain the page physical address. */
897#define TLB_NOTDIRTY (1 << 4)
898/* Set if TLB entry is an IO callback. */
899#define TLB_MMIO (1 << 5)
900
bellard77279942004-06-03 14:08:36 +0000901typedef void CPUWriteMemoryFunc(void *opaque, target_phys_addr_t addr, uint32_t value);
902typedef uint32_t CPUReadMemoryFunc(void *opaque, target_phys_addr_t addr);
bellard33417e72003-08-10 21:47:01 +0000903
ths5fafdf22007-09-16 21:08:06 +0000904void cpu_register_physical_memory(target_phys_addr_t start_addr,
aurel3200f82b82008-04-27 21:12:55 +0000905 ram_addr_t size,
906 ram_addr_t phys_offset);
907ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr);
908ram_addr_t qemu_ram_alloc(ram_addr_t);
bellarde9a1ab12007-02-08 23:08:38 +0000909void qemu_ram_free(ram_addr_t addr);
bellard33417e72003-08-10 21:47:01 +0000910int cpu_register_io_memory(int io_index,
911 CPUReadMemoryFunc **mem_read,
bellard77279942004-06-03 14:08:36 +0000912 CPUWriteMemoryFunc **mem_write,
913 void *opaque);
bellard8926b512004-10-10 15:14:20 +0000914CPUWriteMemoryFunc **cpu_get_io_memory_write(int io_index);
915CPUReadMemoryFunc **cpu_get_io_memory_read(int io_index);
bellard33417e72003-08-10 21:47:01 +0000916
bellard2e126692004-04-25 21:28:44 +0000917void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +0000918 int len, int is_write);
ths5fafdf22007-09-16 21:08:06 +0000919static inline void cpu_physical_memory_read(target_phys_addr_t addr,
bellard2e126692004-04-25 21:28:44 +0000920 uint8_t *buf, int len)
bellard8b1f24b2004-02-25 23:24:38 +0000921{
922 cpu_physical_memory_rw(addr, buf, len, 0);
923}
ths5fafdf22007-09-16 21:08:06 +0000924static inline void cpu_physical_memory_write(target_phys_addr_t addr,
bellard2e126692004-04-25 21:28:44 +0000925 const uint8_t *buf, int len)
bellard8b1f24b2004-02-25 23:24:38 +0000926{
927 cpu_physical_memory_rw(addr, (uint8_t *)buf, len, 1);
928}
bellardaab33092005-10-30 20:48:42 +0000929uint32_t ldub_phys(target_phys_addr_t addr);
930uint32_t lduw_phys(target_phys_addr_t addr);
bellard8df1cd02005-01-28 22:37:22 +0000931uint32_t ldl_phys(target_phys_addr_t addr);
bellardaab33092005-10-30 20:48:42 +0000932uint64_t ldq_phys(target_phys_addr_t addr);
bellard8df1cd02005-01-28 22:37:22 +0000933void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val);
j_mayerbc98a7e2007-04-04 07:55:12 +0000934void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val);
bellardaab33092005-10-30 20:48:42 +0000935void stb_phys(target_phys_addr_t addr, uint32_t val);
936void stw_phys(target_phys_addr_t addr, uint32_t val);
bellard8df1cd02005-01-28 22:37:22 +0000937void stl_phys(target_phys_addr_t addr, uint32_t val);
bellardaab33092005-10-30 20:48:42 +0000938void stq_phys(target_phys_addr_t addr, uint64_t val);
bellard8b1f24b2004-02-25 23:24:38 +0000939
ths5fafdf22007-09-16 21:08:06 +0000940void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +0000941 const uint8_t *buf, int len);
ths5fafdf22007-09-16 21:08:06 +0000942int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
bellard8b1f24b2004-02-25 23:24:38 +0000943 uint8_t *buf, int len, int is_write);
bellard13eb76e2004-01-24 15:23:36 +0000944
bellard04c504c2005-08-21 09:24:50 +0000945#define VGA_DIRTY_FLAG 0x01
946#define CODE_DIRTY_FLAG 0x02
bellard0a962c02005-02-10 22:00:27 +0000947
bellard1ccde1c2004-02-06 19:46:14 +0000948/* read dirty bit (return 0 or 1) */
bellard04c504c2005-08-21 09:24:50 +0000949static inline int cpu_physical_memory_is_dirty(ram_addr_t addr)
bellard1ccde1c2004-02-06 19:46:14 +0000950{
bellard0a962c02005-02-10 22:00:27 +0000951 return phys_ram_dirty[addr >> TARGET_PAGE_BITS] == 0xff;
952}
953
ths5fafdf22007-09-16 21:08:06 +0000954static inline int cpu_physical_memory_get_dirty(ram_addr_t addr,
bellard0a962c02005-02-10 22:00:27 +0000955 int dirty_flags)
956{
957 return phys_ram_dirty[addr >> TARGET_PAGE_BITS] & dirty_flags;
bellard1ccde1c2004-02-06 19:46:14 +0000958}
959
bellard04c504c2005-08-21 09:24:50 +0000960static inline void cpu_physical_memory_set_dirty(ram_addr_t addr)
bellard1ccde1c2004-02-06 19:46:14 +0000961{
bellard0a962c02005-02-10 22:00:27 +0000962 phys_ram_dirty[addr >> TARGET_PAGE_BITS] = 0xff;
bellard1ccde1c2004-02-06 19:46:14 +0000963}
964
bellard04c504c2005-08-21 09:24:50 +0000965void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +0000966 int dirty_flags);
bellard04c504c2005-08-21 09:24:50 +0000967void cpu_tlb_update_dirty(CPUState *env);
bellard1ccde1c2004-02-06 19:46:14 +0000968
bellarde3db7222005-01-26 22:00:47 +0000969void dump_exec_info(FILE *f,
970 int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
971
bellardeffedbc2006-07-13 23:00:40 +0000972/*******************************************/
973/* host CPU ticks (if available) */
974
975#if defined(__powerpc__)
976
ths5fafdf22007-09-16 21:08:06 +0000977static inline uint32_t get_tbl(void)
bellardeffedbc2006-07-13 23:00:40 +0000978{
979 uint32_t tbl;
980 asm volatile("mftb %0" : "=r" (tbl));
981 return tbl;
982}
983
ths5fafdf22007-09-16 21:08:06 +0000984static inline uint32_t get_tbu(void)
bellardeffedbc2006-07-13 23:00:40 +0000985{
986 uint32_t tbl;
987 asm volatile("mftbu %0" : "=r" (tbl));
988 return tbl;
989}
990
991static inline int64_t cpu_get_real_ticks(void)
992{
993 uint32_t l, h, h1;
994 /* NOTE: we test if wrapping has occurred */
995 do {
996 h = get_tbu();
997 l = get_tbl();
998 h1 = get_tbu();
999 } while (h != h1);
1000 return ((int64_t)h << 32) | l;
1001}
1002
1003#elif defined(__i386__)
1004
1005static inline int64_t cpu_get_real_ticks(void)
bellard5f1ce942006-02-08 22:40:15 +00001006{
1007 int64_t val;
1008 asm volatile ("rdtsc" : "=A" (val));
1009 return val;
1010}
1011
bellardeffedbc2006-07-13 23:00:40 +00001012#elif defined(__x86_64__)
1013
1014static inline int64_t cpu_get_real_ticks(void)
1015{
1016 uint32_t low,high;
1017 int64_t val;
1018 asm volatile("rdtsc" : "=a" (low), "=d" (high));
1019 val = high;
1020 val <<= 32;
1021 val |= low;
1022 return val;
1023}
1024
aurel32f54b3f92008-04-12 20:14:54 +00001025#elif defined(__hppa__)
1026
1027static inline int64_t cpu_get_real_ticks(void)
1028{
1029 int val;
1030 asm volatile ("mfctl %%cr16, %0" : "=r"(val));
1031 return val;
1032}
1033
bellardeffedbc2006-07-13 23:00:40 +00001034#elif defined(__ia64)
1035
1036static inline int64_t cpu_get_real_ticks(void)
1037{
1038 int64_t val;
1039 asm volatile ("mov %0 = ar.itc" : "=r"(val) :: "memory");
1040 return val;
1041}
1042
1043#elif defined(__s390__)
1044
1045static inline int64_t cpu_get_real_ticks(void)
1046{
1047 int64_t val;
1048 asm volatile("stck 0(%1)" : "=m" (val) : "a" (&val) : "cc");
1049 return val;
1050}
1051
blueswir131422552007-04-16 18:27:06 +00001052#elif defined(__sparc_v8plus__) || defined(__sparc_v8plusa__) || defined(__sparc_v9__)
bellardeffedbc2006-07-13 23:00:40 +00001053
1054static inline int64_t cpu_get_real_ticks (void)
1055{
1056#if defined(_LP64)
1057 uint64_t rval;
1058 asm volatile("rd %%tick,%0" : "=r"(rval));
1059 return rval;
1060#else
1061 union {
1062 uint64_t i64;
1063 struct {
1064 uint32_t high;
1065 uint32_t low;
1066 } i32;
1067 } rval;
1068 asm volatile("rd %%tick,%1; srlx %1,32,%0"
1069 : "=r"(rval.i32.high), "=r"(rval.i32.low));
1070 return rval.i64;
1071#endif
1072}
thsc4b89d12007-05-05 19:23:11 +00001073
1074#elif defined(__mips__)
1075
1076static inline int64_t cpu_get_real_ticks(void)
1077{
1078#if __mips_isa_rev >= 2
1079 uint32_t count;
1080 static uint32_t cyc_per_count = 0;
1081
1082 if (!cyc_per_count)
1083 __asm__ __volatile__("rdhwr %0, $3" : "=r" (cyc_per_count));
1084
1085 __asm__ __volatile__("rdhwr %1, $2" : "=r" (count));
1086 return (int64_t)(count * cyc_per_count);
1087#else
1088 /* FIXME */
1089 static int64_t ticks = 0;
1090 return ticks++;
1091#endif
1092}
1093
pbrook46152182006-07-30 19:16:29 +00001094#else
1095/* The host CPU doesn't have an easily accessible cycle counter.
ths85028e42007-05-08 22:51:41 +00001096 Just return a monotonically increasing value. This will be
1097 totally wrong, but hopefully better than nothing. */
pbrook46152182006-07-30 19:16:29 +00001098static inline int64_t cpu_get_real_ticks (void)
1099{
1100 static int64_t ticks = 0;
1101 return ticks++;
1102}
bellardeffedbc2006-07-13 23:00:40 +00001103#endif
1104
1105/* profiling */
1106#ifdef CONFIG_PROFILER
1107static inline int64_t profile_getclock(void)
1108{
1109 return cpu_get_real_ticks();
1110}
1111
bellard5f1ce942006-02-08 22:40:15 +00001112extern int64_t kqemu_time, kqemu_time_start;
1113extern int64_t qemu_time, qemu_time_start;
1114extern int64_t tlb_flush_time;
1115extern int64_t kqemu_exec_count;
1116extern int64_t dev_time;
1117extern int64_t kqemu_ret_int_count;
1118extern int64_t kqemu_ret_excp_count;
1119extern int64_t kqemu_ret_intr_count;
bellard5f1ce942006-02-08 22:40:15 +00001120#endif
1121
bellard5a9fdfe2003-06-15 20:02:25 +00001122#endif /* CPU_ALL_H */