blob: be42bc9eb44b94975e242eb238705ebe21c44176 [file] [log] [blame]
bellard5a9fdfe2003-06-15 20:02:25 +00001/*
2 * defines common to all virtual CPUs
3 *
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20#ifndef CPU_ALL_H
21#define CPU_ALL_H
22
bellard0ac4bd52004-01-04 15:44:17 +000023#if defined(__arm__) || defined(__sparc__)
24#define WORDS_ALIGNED
25#endif
26
27/* some important defines:
28 *
29 * WORDS_ALIGNED : if defined, the host cpu can only make word aligned
30 * memory accesses.
31 *
32 * WORDS_BIGENDIAN : if defined, the host cpu is big endian and
33 * otherwise little endian.
34 *
35 * (TARGET_WORDS_ALIGNED : same for target cpu (not supported yet))
36 *
37 * TARGET_WORDS_BIGENDIAN : same for target cpu
38 */
39
bellardf193c792004-03-21 17:06:25 +000040#include "bswap.h"
41
42#if defined(WORDS_BIGENDIAN) != defined(TARGET_WORDS_BIGENDIAN)
43#define BSWAP_NEEDED
44#endif
45
46#ifdef BSWAP_NEEDED
47
48static inline uint16_t tswap16(uint16_t s)
49{
50 return bswap16(s);
51}
52
53static inline uint32_t tswap32(uint32_t s)
54{
55 return bswap32(s);
56}
57
58static inline uint64_t tswap64(uint64_t s)
59{
60 return bswap64(s);
61}
62
63static inline void tswap16s(uint16_t *s)
64{
65 *s = bswap16(*s);
66}
67
68static inline void tswap32s(uint32_t *s)
69{
70 *s = bswap32(*s);
71}
72
73static inline void tswap64s(uint64_t *s)
74{
75 *s = bswap64(*s);
76}
77
78#else
79
80static inline uint16_t tswap16(uint16_t s)
81{
82 return s;
83}
84
85static inline uint32_t tswap32(uint32_t s)
86{
87 return s;
88}
89
90static inline uint64_t tswap64(uint64_t s)
91{
92 return s;
93}
94
95static inline void tswap16s(uint16_t *s)
96{
97}
98
99static inline void tswap32s(uint32_t *s)
100{
101}
102
103static inline void tswap64s(uint64_t *s)
104{
105}
106
107#endif
108
109#if TARGET_LONG_SIZE == 4
110#define tswapl(s) tswap32(s)
111#define tswapls(s) tswap32s((uint32_t *)(s))
bellard0a962c02005-02-10 22:00:27 +0000112#define bswaptls(s) bswap32s(s)
bellardf193c792004-03-21 17:06:25 +0000113#else
114#define tswapl(s) tswap64(s)
115#define tswapls(s) tswap64s((uint64_t *)(s))
bellard0a962c02005-02-10 22:00:27 +0000116#define bswaptls(s) bswap64s(s)
bellardf193c792004-03-21 17:06:25 +0000117#endif
118
bellard832ed0f2005-02-07 12:35:16 +0000119/* NOTE: arm FPA is horrible as double 32 bit words are stored in big
120 endian ! */
bellard0ac4bd52004-01-04 15:44:17 +0000121typedef union {
bellard53cd6632005-03-13 18:50:23 +0000122 float64 d;
bellard9d60cac2005-04-07 19:55:52 +0000123#if defined(WORDS_BIGENDIAN) \
124 || (defined(__arm__) && !defined(__VFP_FP__) && !defined(CONFIG_SOFTFLOAT))
bellard0ac4bd52004-01-04 15:44:17 +0000125 struct {
bellard0ac4bd52004-01-04 15:44:17 +0000126 uint32_t upper;
bellard832ed0f2005-02-07 12:35:16 +0000127 uint32_t lower;
bellard0ac4bd52004-01-04 15:44:17 +0000128 } l;
129#else
130 struct {
bellard0ac4bd52004-01-04 15:44:17 +0000131 uint32_t lower;
bellard832ed0f2005-02-07 12:35:16 +0000132 uint32_t upper;
bellard0ac4bd52004-01-04 15:44:17 +0000133 } l;
134#endif
135 uint64_t ll;
136} CPU_DoubleU;
137
bellard61382a52003-10-27 21:22:23 +0000138/* CPU memory access without any memory or io remapping */
139
bellard83d73962004-02-22 11:53:50 +0000140/*
141 * the generic syntax for the memory accesses is:
142 *
143 * load: ld{type}{sign}{size}{endian}_{access_type}(ptr)
144 *
145 * store: st{type}{size}{endian}_{access_type}(ptr, val)
146 *
147 * type is:
148 * (empty): integer access
149 * f : float access
150 *
151 * sign is:
152 * (empty): for floats or 32 bit size
153 * u : unsigned
154 * s : signed
155 *
156 * size is:
157 * b: 8 bits
158 * w: 16 bits
159 * l: 32 bits
160 * q: 64 bits
161 *
162 * endian is:
163 * (empty): target cpu endianness or 8 bit access
164 * r : reversed target cpu endianness (not implemented yet)
165 * be : big endian (not implemented yet)
166 * le : little endian (not implemented yet)
167 *
168 * access_type is:
169 * raw : host memory access
170 * user : user mode access using soft MMU
171 * kernel : kernel mode access using soft MMU
172 */
bellardc27004e2005-01-03 23:35:10 +0000173static inline int ldub_p(void *ptr)
bellard5a9fdfe2003-06-15 20:02:25 +0000174{
175 return *(uint8_t *)ptr;
176}
177
bellardc27004e2005-01-03 23:35:10 +0000178static inline int ldsb_p(void *ptr)
bellard5a9fdfe2003-06-15 20:02:25 +0000179{
180 return *(int8_t *)ptr;
181}
182
bellardc27004e2005-01-03 23:35:10 +0000183static inline void stb_p(void *ptr, int v)
bellard5a9fdfe2003-06-15 20:02:25 +0000184{
185 *(uint8_t *)ptr = v;
186}
187
188/* NOTE: on arm, putting 2 in /proc/sys/debug/alignment so that the
189 kernel handles unaligned load/stores may give better results, but
190 it is a system wide setting : bad */
bellard0ac4bd52004-01-04 15:44:17 +0000191#if !defined(TARGET_WORDS_BIGENDIAN) && (defined(WORDS_BIGENDIAN) || defined(WORDS_ALIGNED))
bellard5a9fdfe2003-06-15 20:02:25 +0000192
193/* conservative code for little endian unaligned accesses */
bellardc27004e2005-01-03 23:35:10 +0000194static inline int lduw_p(void *ptr)
bellard5a9fdfe2003-06-15 20:02:25 +0000195{
196#ifdef __powerpc__
197 int val;
198 __asm__ __volatile__ ("lhbrx %0,0,%1" : "=r" (val) : "r" (ptr));
199 return val;
200#else
201 uint8_t *p = ptr;
202 return p[0] | (p[1] << 8);
203#endif
204}
205
bellardc27004e2005-01-03 23:35:10 +0000206static inline int ldsw_p(void *ptr)
bellard5a9fdfe2003-06-15 20:02:25 +0000207{
208#ifdef __powerpc__
209 int val;
210 __asm__ __volatile__ ("lhbrx %0,0,%1" : "=r" (val) : "r" (ptr));
211 return (int16_t)val;
212#else
213 uint8_t *p = ptr;
214 return (int16_t)(p[0] | (p[1] << 8));
215#endif
216}
217
bellardc27004e2005-01-03 23:35:10 +0000218static inline int ldl_p(void *ptr)
bellard5a9fdfe2003-06-15 20:02:25 +0000219{
220#ifdef __powerpc__
221 int val;
222 __asm__ __volatile__ ("lwbrx %0,0,%1" : "=r" (val) : "r" (ptr));
223 return val;
224#else
225 uint8_t *p = ptr;
226 return p[0] | (p[1] << 8) | (p[2] << 16) | (p[3] << 24);
227#endif
228}
229
bellardc27004e2005-01-03 23:35:10 +0000230static inline uint64_t ldq_p(void *ptr)
bellard5a9fdfe2003-06-15 20:02:25 +0000231{
232 uint8_t *p = ptr;
233 uint32_t v1, v2;
bellardc27004e2005-01-03 23:35:10 +0000234 v1 = ldl_p(p);
235 v2 = ldl_p(p + 4);
bellard5a9fdfe2003-06-15 20:02:25 +0000236 return v1 | ((uint64_t)v2 << 32);
237}
238
bellardc27004e2005-01-03 23:35:10 +0000239static inline void stw_p(void *ptr, int v)
bellard5a9fdfe2003-06-15 20:02:25 +0000240{
241#ifdef __powerpc__
242 __asm__ __volatile__ ("sthbrx %1,0,%2" : "=m" (*(uint16_t *)ptr) : "r" (v), "r" (ptr));
243#else
244 uint8_t *p = ptr;
245 p[0] = v;
246 p[1] = v >> 8;
247#endif
248}
249
bellardc27004e2005-01-03 23:35:10 +0000250static inline void stl_p(void *ptr, int v)
bellard5a9fdfe2003-06-15 20:02:25 +0000251{
252#ifdef __powerpc__
253 __asm__ __volatile__ ("stwbrx %1,0,%2" : "=m" (*(uint32_t *)ptr) : "r" (v), "r" (ptr));
254#else
255 uint8_t *p = ptr;
256 p[0] = v;
257 p[1] = v >> 8;
258 p[2] = v >> 16;
259 p[3] = v >> 24;
260#endif
261}
262
bellardc27004e2005-01-03 23:35:10 +0000263static inline void stq_p(void *ptr, uint64_t v)
bellard5a9fdfe2003-06-15 20:02:25 +0000264{
265 uint8_t *p = ptr;
bellardc27004e2005-01-03 23:35:10 +0000266 stl_p(p, (uint32_t)v);
267 stl_p(p + 4, v >> 32);
bellard5a9fdfe2003-06-15 20:02:25 +0000268}
269
270/* float access */
271
bellard53cd6632005-03-13 18:50:23 +0000272static inline float32 ldfl_p(void *ptr)
bellard5a9fdfe2003-06-15 20:02:25 +0000273{
274 union {
bellard53cd6632005-03-13 18:50:23 +0000275 float32 f;
bellard5a9fdfe2003-06-15 20:02:25 +0000276 uint32_t i;
277 } u;
bellardc27004e2005-01-03 23:35:10 +0000278 u.i = ldl_p(ptr);
bellard5a9fdfe2003-06-15 20:02:25 +0000279 return u.f;
280}
281
bellard53cd6632005-03-13 18:50:23 +0000282static inline void stfl_p(void *ptr, float32 v)
bellard5a9fdfe2003-06-15 20:02:25 +0000283{
284 union {
bellard53cd6632005-03-13 18:50:23 +0000285 float32 f;
bellard5a9fdfe2003-06-15 20:02:25 +0000286 uint32_t i;
287 } u;
288 u.f = v;
bellardc27004e2005-01-03 23:35:10 +0000289 stl_p(ptr, u.i);
bellard5a9fdfe2003-06-15 20:02:25 +0000290}
291
bellard53cd6632005-03-13 18:50:23 +0000292static inline float64 ldfq_p(void *ptr)
bellard5a9fdfe2003-06-15 20:02:25 +0000293{
bellard0ac4bd52004-01-04 15:44:17 +0000294 CPU_DoubleU u;
bellardc27004e2005-01-03 23:35:10 +0000295 u.l.lower = ldl_p(ptr);
296 u.l.upper = ldl_p(ptr + 4);
bellard5a9fdfe2003-06-15 20:02:25 +0000297 return u.d;
298}
299
bellard53cd6632005-03-13 18:50:23 +0000300static inline void stfq_p(void *ptr, float64 v)
bellard5a9fdfe2003-06-15 20:02:25 +0000301{
bellard0ac4bd52004-01-04 15:44:17 +0000302 CPU_DoubleU u;
bellard5a9fdfe2003-06-15 20:02:25 +0000303 u.d = v;
bellardc27004e2005-01-03 23:35:10 +0000304 stl_p(ptr, u.l.lower);
305 stl_p(ptr + 4, u.l.upper);
bellard5a9fdfe2003-06-15 20:02:25 +0000306}
307
bellard0ac4bd52004-01-04 15:44:17 +0000308#elif defined(TARGET_WORDS_BIGENDIAN) && (!defined(WORDS_BIGENDIAN) || defined(WORDS_ALIGNED))
bellard93ac68b2003-09-30 20:57:29 +0000309
bellardc27004e2005-01-03 23:35:10 +0000310static inline int lduw_p(void *ptr)
bellard93ac68b2003-09-30 20:57:29 +0000311{
bellard83d73962004-02-22 11:53:50 +0000312#if defined(__i386__)
313 int val;
314 asm volatile ("movzwl %1, %0\n"
315 "xchgb %b0, %h0\n"
316 : "=q" (val)
317 : "m" (*(uint16_t *)ptr));
318 return val;
319#else
bellard93ac68b2003-09-30 20:57:29 +0000320 uint8_t *b = (uint8_t *) ptr;
bellard83d73962004-02-22 11:53:50 +0000321 return ((b[0] << 8) | b[1]);
322#endif
bellard93ac68b2003-09-30 20:57:29 +0000323}
324
bellardc27004e2005-01-03 23:35:10 +0000325static inline int ldsw_p(void *ptr)
bellard93ac68b2003-09-30 20:57:29 +0000326{
bellard83d73962004-02-22 11:53:50 +0000327#if defined(__i386__)
328 int val;
329 asm volatile ("movzwl %1, %0\n"
330 "xchgb %b0, %h0\n"
331 : "=q" (val)
332 : "m" (*(uint16_t *)ptr));
333 return (int16_t)val;
334#else
335 uint8_t *b = (uint8_t *) ptr;
336 return (int16_t)((b[0] << 8) | b[1]);
337#endif
bellard93ac68b2003-09-30 20:57:29 +0000338}
339
bellardc27004e2005-01-03 23:35:10 +0000340static inline int ldl_p(void *ptr)
bellard93ac68b2003-09-30 20:57:29 +0000341{
bellard4f2ac232004-04-26 19:44:02 +0000342#if defined(__i386__) || defined(__x86_64__)
bellard83d73962004-02-22 11:53:50 +0000343 int val;
344 asm volatile ("movl %1, %0\n"
345 "bswap %0\n"
346 : "=r" (val)
347 : "m" (*(uint32_t *)ptr));
348 return val;
349#else
bellard93ac68b2003-09-30 20:57:29 +0000350 uint8_t *b = (uint8_t *) ptr;
bellard83d73962004-02-22 11:53:50 +0000351 return (b[0] << 24) | (b[1] << 16) | (b[2] << 8) | b[3];
352#endif
bellard93ac68b2003-09-30 20:57:29 +0000353}
354
bellardc27004e2005-01-03 23:35:10 +0000355static inline uint64_t ldq_p(void *ptr)
bellard93ac68b2003-09-30 20:57:29 +0000356{
357 uint32_t a,b;
bellardc27004e2005-01-03 23:35:10 +0000358 a = ldl_p(ptr);
359 b = ldl_p(ptr+4);
bellard93ac68b2003-09-30 20:57:29 +0000360 return (((uint64_t)a<<32)|b);
361}
362
bellardc27004e2005-01-03 23:35:10 +0000363static inline void stw_p(void *ptr, int v)
bellard93ac68b2003-09-30 20:57:29 +0000364{
bellard83d73962004-02-22 11:53:50 +0000365#if defined(__i386__)
366 asm volatile ("xchgb %b0, %h0\n"
367 "movw %w0, %1\n"
368 : "=q" (v)
369 : "m" (*(uint16_t *)ptr), "0" (v));
370#else
bellard93ac68b2003-09-30 20:57:29 +0000371 uint8_t *d = (uint8_t *) ptr;
372 d[0] = v >> 8;
373 d[1] = v;
bellard83d73962004-02-22 11:53:50 +0000374#endif
bellard93ac68b2003-09-30 20:57:29 +0000375}
376
bellardc27004e2005-01-03 23:35:10 +0000377static inline void stl_p(void *ptr, int v)
bellard93ac68b2003-09-30 20:57:29 +0000378{
bellard4f2ac232004-04-26 19:44:02 +0000379#if defined(__i386__) || defined(__x86_64__)
bellard83d73962004-02-22 11:53:50 +0000380 asm volatile ("bswap %0\n"
381 "movl %0, %1\n"
382 : "=r" (v)
383 : "m" (*(uint32_t *)ptr), "0" (v));
384#else
bellard93ac68b2003-09-30 20:57:29 +0000385 uint8_t *d = (uint8_t *) ptr;
386 d[0] = v >> 24;
387 d[1] = v >> 16;
388 d[2] = v >> 8;
389 d[3] = v;
bellard83d73962004-02-22 11:53:50 +0000390#endif
bellard93ac68b2003-09-30 20:57:29 +0000391}
392
bellardc27004e2005-01-03 23:35:10 +0000393static inline void stq_p(void *ptr, uint64_t v)
bellard93ac68b2003-09-30 20:57:29 +0000394{
bellardc27004e2005-01-03 23:35:10 +0000395 stl_p(ptr, v >> 32);
396 stl_p(ptr + 4, v);
bellard0ac4bd52004-01-04 15:44:17 +0000397}
398
399/* float access */
400
bellard53cd6632005-03-13 18:50:23 +0000401static inline float32 ldfl_p(void *ptr)
bellard0ac4bd52004-01-04 15:44:17 +0000402{
403 union {
bellard53cd6632005-03-13 18:50:23 +0000404 float32 f;
bellard0ac4bd52004-01-04 15:44:17 +0000405 uint32_t i;
406 } u;
bellardc27004e2005-01-03 23:35:10 +0000407 u.i = ldl_p(ptr);
bellard0ac4bd52004-01-04 15:44:17 +0000408 return u.f;
409}
410
bellard53cd6632005-03-13 18:50:23 +0000411static inline void stfl_p(void *ptr, float32 v)
bellard0ac4bd52004-01-04 15:44:17 +0000412{
413 union {
bellard53cd6632005-03-13 18:50:23 +0000414 float32 f;
bellard0ac4bd52004-01-04 15:44:17 +0000415 uint32_t i;
416 } u;
417 u.f = v;
bellardc27004e2005-01-03 23:35:10 +0000418 stl_p(ptr, u.i);
bellard0ac4bd52004-01-04 15:44:17 +0000419}
420
bellard53cd6632005-03-13 18:50:23 +0000421static inline float64 ldfq_p(void *ptr)
bellard0ac4bd52004-01-04 15:44:17 +0000422{
423 CPU_DoubleU u;
bellardc27004e2005-01-03 23:35:10 +0000424 u.l.upper = ldl_p(ptr);
425 u.l.lower = ldl_p(ptr + 4);
bellard0ac4bd52004-01-04 15:44:17 +0000426 return u.d;
427}
428
bellard53cd6632005-03-13 18:50:23 +0000429static inline void stfq_p(void *ptr, float64 v)
bellard0ac4bd52004-01-04 15:44:17 +0000430{
431 CPU_DoubleU u;
432 u.d = v;
bellardc27004e2005-01-03 23:35:10 +0000433 stl_p(ptr, u.l.upper);
434 stl_p(ptr + 4, u.l.lower);
bellard93ac68b2003-09-30 20:57:29 +0000435}
436
bellard5a9fdfe2003-06-15 20:02:25 +0000437#else
438
bellardc27004e2005-01-03 23:35:10 +0000439static inline int lduw_p(void *ptr)
bellard5a9fdfe2003-06-15 20:02:25 +0000440{
441 return *(uint16_t *)ptr;
442}
443
bellardc27004e2005-01-03 23:35:10 +0000444static inline int ldsw_p(void *ptr)
bellard5a9fdfe2003-06-15 20:02:25 +0000445{
446 return *(int16_t *)ptr;
447}
448
bellardc27004e2005-01-03 23:35:10 +0000449static inline int ldl_p(void *ptr)
bellard5a9fdfe2003-06-15 20:02:25 +0000450{
451 return *(uint32_t *)ptr;
452}
453
bellardc27004e2005-01-03 23:35:10 +0000454static inline uint64_t ldq_p(void *ptr)
bellard5a9fdfe2003-06-15 20:02:25 +0000455{
456 return *(uint64_t *)ptr;
457}
458
bellardc27004e2005-01-03 23:35:10 +0000459static inline void stw_p(void *ptr, int v)
bellard5a9fdfe2003-06-15 20:02:25 +0000460{
461 *(uint16_t *)ptr = v;
462}
463
bellardc27004e2005-01-03 23:35:10 +0000464static inline void stl_p(void *ptr, int v)
bellard5a9fdfe2003-06-15 20:02:25 +0000465{
466 *(uint32_t *)ptr = v;
467}
468
bellardc27004e2005-01-03 23:35:10 +0000469static inline void stq_p(void *ptr, uint64_t v)
bellard5a9fdfe2003-06-15 20:02:25 +0000470{
471 *(uint64_t *)ptr = v;
472}
473
474/* float access */
475
bellard53cd6632005-03-13 18:50:23 +0000476static inline float32 ldfl_p(void *ptr)
bellard5a9fdfe2003-06-15 20:02:25 +0000477{
bellard53cd6632005-03-13 18:50:23 +0000478 return *(float32 *)ptr;
bellard5a9fdfe2003-06-15 20:02:25 +0000479}
480
bellard53cd6632005-03-13 18:50:23 +0000481static inline float64 ldfq_p(void *ptr)
bellard5a9fdfe2003-06-15 20:02:25 +0000482{
bellard53cd6632005-03-13 18:50:23 +0000483 return *(float64 *)ptr;
bellard5a9fdfe2003-06-15 20:02:25 +0000484}
485
bellard53cd6632005-03-13 18:50:23 +0000486static inline void stfl_p(void *ptr, float32 v)
bellard5a9fdfe2003-06-15 20:02:25 +0000487{
bellard53cd6632005-03-13 18:50:23 +0000488 *(float32 *)ptr = v;
bellard5a9fdfe2003-06-15 20:02:25 +0000489}
490
bellard53cd6632005-03-13 18:50:23 +0000491static inline void stfq_p(void *ptr, float64 v)
bellard5a9fdfe2003-06-15 20:02:25 +0000492{
bellard53cd6632005-03-13 18:50:23 +0000493 *(float64 *)ptr = v;
bellard5a9fdfe2003-06-15 20:02:25 +0000494}
495#endif
496
bellard61382a52003-10-27 21:22:23 +0000497/* MMU memory access macros */
498
bellardc27004e2005-01-03 23:35:10 +0000499/* NOTE: we use double casts if pointers and target_ulong have
500 different sizes */
501#define ldub_raw(p) ldub_p((uint8_t *)(long)(p))
502#define ldsb_raw(p) ldsb_p((uint8_t *)(long)(p))
503#define lduw_raw(p) lduw_p((uint8_t *)(long)(p))
504#define ldsw_raw(p) ldsw_p((uint8_t *)(long)(p))
505#define ldl_raw(p) ldl_p((uint8_t *)(long)(p))
506#define ldq_raw(p) ldq_p((uint8_t *)(long)(p))
507#define ldfl_raw(p) ldfl_p((uint8_t *)(long)(p))
508#define ldfq_raw(p) ldfq_p((uint8_t *)(long)(p))
509#define stb_raw(p, v) stb_p((uint8_t *)(long)(p), v)
510#define stw_raw(p, v) stw_p((uint8_t *)(long)(p), v)
511#define stl_raw(p, v) stl_p((uint8_t *)(long)(p), v)
512#define stq_raw(p, v) stq_p((uint8_t *)(long)(p), v)
513#define stfl_raw(p, v) stfl_p((uint8_t *)(long)(p), v)
514#define stfq_raw(p, v) stfq_p((uint8_t *)(long)(p), v)
515
516
bellard61382a52003-10-27 21:22:23 +0000517#if defined(CONFIG_USER_ONLY)
518
519/* if user mode, no other memory access functions */
520#define ldub(p) ldub_raw(p)
521#define ldsb(p) ldsb_raw(p)
522#define lduw(p) lduw_raw(p)
523#define ldsw(p) ldsw_raw(p)
524#define ldl(p) ldl_raw(p)
525#define ldq(p) ldq_raw(p)
526#define ldfl(p) ldfl_raw(p)
527#define ldfq(p) ldfq_raw(p)
528#define stb(p, v) stb_raw(p, v)
529#define stw(p, v) stw_raw(p, v)
530#define stl(p, v) stl_raw(p, v)
531#define stq(p, v) stq_raw(p, v)
532#define stfl(p, v) stfl_raw(p, v)
533#define stfq(p, v) stfq_raw(p, v)
534
535#define ldub_code(p) ldub_raw(p)
536#define ldsb_code(p) ldsb_raw(p)
537#define lduw_code(p) lduw_raw(p)
538#define ldsw_code(p) ldsw_raw(p)
539#define ldl_code(p) ldl_raw(p)
540
541#define ldub_kernel(p) ldub_raw(p)
542#define ldsb_kernel(p) ldsb_raw(p)
543#define lduw_kernel(p) lduw_raw(p)
544#define ldsw_kernel(p) ldsw_raw(p)
545#define ldl_kernel(p) ldl_raw(p)
bellard0ac4bd52004-01-04 15:44:17 +0000546#define ldfl_kernel(p) ldfl_raw(p)
547#define ldfq_kernel(p) ldfq_raw(p)
bellard61382a52003-10-27 21:22:23 +0000548#define stb_kernel(p, v) stb_raw(p, v)
549#define stw_kernel(p, v) stw_raw(p, v)
550#define stl_kernel(p, v) stl_raw(p, v)
551#define stq_kernel(p, v) stq_raw(p, v)
bellard0ac4bd52004-01-04 15:44:17 +0000552#define stfl_kernel(p, v) stfl_raw(p, v)
553#define stfq_kernel(p, vt) stfq_raw(p, v)
bellard61382a52003-10-27 21:22:23 +0000554
555#endif /* defined(CONFIG_USER_ONLY) */
556
bellard5a9fdfe2003-06-15 20:02:25 +0000557/* page related stuff */
558
559#define TARGET_PAGE_SIZE (1 << TARGET_PAGE_BITS)
560#define TARGET_PAGE_MASK ~(TARGET_PAGE_SIZE - 1)
561#define TARGET_PAGE_ALIGN(addr) (((addr) + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK)
562
bellard83fb7ad2004-07-05 21:25:26 +0000563extern unsigned long qemu_real_host_page_size;
564extern unsigned long qemu_host_page_bits;
565extern unsigned long qemu_host_page_size;
566extern unsigned long qemu_host_page_mask;
bellard5a9fdfe2003-06-15 20:02:25 +0000567
bellard83fb7ad2004-07-05 21:25:26 +0000568#define HOST_PAGE_ALIGN(addr) (((addr) + qemu_host_page_size - 1) & qemu_host_page_mask)
bellard5a9fdfe2003-06-15 20:02:25 +0000569
570/* same as PROT_xxx */
571#define PAGE_READ 0x0001
572#define PAGE_WRITE 0x0002
573#define PAGE_EXEC 0x0004
574#define PAGE_BITS (PAGE_READ | PAGE_WRITE | PAGE_EXEC)
575#define PAGE_VALID 0x0008
576/* original state of the write flag (used when tracking self-modifying
577 code */
578#define PAGE_WRITE_ORG 0x0010
579
580void page_dump(FILE *f);
581int page_get_flags(unsigned long address);
582void page_set_flags(unsigned long start, unsigned long end, int flags);
583void page_unprotect_range(uint8_t *data, unsigned long data_size);
584
585#define SINGLE_CPU_DEFINES
586#ifdef SINGLE_CPU_DEFINES
587
588#if defined(TARGET_I386)
589
590#define CPUState CPUX86State
591#define cpu_init cpu_x86_init
592#define cpu_exec cpu_x86_exec
593#define cpu_gen_code cpu_x86_gen_code
bellard5a9fdfe2003-06-15 20:02:25 +0000594#define cpu_signal_handler cpu_x86_signal_handler
595
596#elif defined(TARGET_ARM)
597
598#define CPUState CPUARMState
599#define cpu_init cpu_arm_init
600#define cpu_exec cpu_arm_exec
601#define cpu_gen_code cpu_arm_gen_code
bellard5a9fdfe2003-06-15 20:02:25 +0000602#define cpu_signal_handler cpu_arm_signal_handler
603
bellard93ac68b2003-09-30 20:57:29 +0000604#elif defined(TARGET_SPARC)
605
606#define CPUState CPUSPARCState
607#define cpu_init cpu_sparc_init
608#define cpu_exec cpu_sparc_exec
609#define cpu_gen_code cpu_sparc_gen_code
bellard93ac68b2003-09-30 20:57:29 +0000610#define cpu_signal_handler cpu_sparc_signal_handler
611
bellard67867302003-11-23 17:05:30 +0000612#elif defined(TARGET_PPC)
613
614#define CPUState CPUPPCState
615#define cpu_init cpu_ppc_init
616#define cpu_exec cpu_ppc_exec
617#define cpu_gen_code cpu_ppc_gen_code
bellard67867302003-11-23 17:05:30 +0000618#define cpu_signal_handler cpu_ppc_signal_handler
619
bellard6af0bf92005-07-02 14:58:51 +0000620#elif defined(TARGET_MIPS)
621#define CPUState CPUMIPSState
622#define cpu_init cpu_mips_init
623#define cpu_exec cpu_mips_exec
624#define cpu_gen_code cpu_mips_gen_code
625#define cpu_signal_handler cpu_mips_signal_handler
626
bellard5a9fdfe2003-06-15 20:02:25 +0000627#else
628
629#error unsupported target CPU
630
631#endif
632
bellard972ddf72003-06-21 13:08:39 +0000633#endif /* SINGLE_CPU_DEFINES */
634
bellard7fe48482004-10-09 18:08:01 +0000635void cpu_dump_state(CPUState *env, FILE *f,
636 int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
637 int flags);
638
bellard972ddf72003-06-21 13:08:39 +0000639void cpu_abort(CPUState *env, const char *fmt, ...);
bellarde2f22892003-06-25 16:09:48 +0000640extern CPUState *cpu_single_env;
bellard9acbed02004-02-16 21:57:02 +0000641extern int code_copy_enabled;
bellard5a9fdfe2003-06-15 20:02:25 +0000642
bellard9acbed02004-02-16 21:57:02 +0000643#define CPU_INTERRUPT_EXIT 0x01 /* wants exit from main loop */
644#define CPU_INTERRUPT_HARD 0x02 /* hardware interrupt pending */
645#define CPU_INTERRUPT_EXITTB 0x04 /* exit the current TB (use for x86 a20 case) */
bellardef792f92004-05-17 20:19:32 +0000646#define CPU_INTERRUPT_TIMER 0x08 /* internal timer exception pending */
bellard46907642003-07-07 12:17:46 +0000647void cpu_interrupt(CPUState *s, int mask);
bellardb54ad042004-05-20 13:42:52 +0000648void cpu_reset_interrupt(CPUState *env, int mask);
bellard68a79312003-06-30 13:12:32 +0000649
bellard2e126692004-04-25 21:28:44 +0000650int cpu_breakpoint_insert(CPUState *env, target_ulong pc);
651int cpu_breakpoint_remove(CPUState *env, target_ulong pc);
bellardc33a3462003-07-29 20:50:33 +0000652void cpu_single_step(CPUState *env, int enabled);
bellardd95dc322004-06-20 12:35:26 +0000653void cpu_reset(CPUState *s);
bellard4c3a88a2003-07-26 12:06:08 +0000654
bellard13eb76e2004-01-24 15:23:36 +0000655/* Return the physical page corresponding to a virtual one. Use it
656 only for debugging because no protection checks are done. Return -1
657 if no page found. */
658target_ulong cpu_get_phys_page_debug(CPUState *env, target_ulong addr);
659
bellard9fddaa02004-05-21 12:59:32 +0000660#define CPU_LOG_TB_OUT_ASM (1 << 0)
661#define CPU_LOG_TB_IN_ASM (1 << 1)
bellardf193c792004-03-21 17:06:25 +0000662#define CPU_LOG_TB_OP (1 << 2)
663#define CPU_LOG_TB_OP_OPT (1 << 3)
664#define CPU_LOG_INT (1 << 4)
665#define CPU_LOG_EXEC (1 << 5)
666#define CPU_LOG_PCALL (1 << 6)
bellardfd872592004-05-12 19:11:15 +0000667#define CPU_LOG_IOPORT (1 << 7)
bellard9fddaa02004-05-21 12:59:32 +0000668#define CPU_LOG_TB_CPU (1 << 8)
bellardf193c792004-03-21 17:06:25 +0000669
670/* define log items */
671typedef struct CPULogItem {
672 int mask;
673 const char *name;
674 const char *help;
675} CPULogItem;
676
677extern CPULogItem cpu_log_items[];
678
bellard34865132003-10-05 14:28:56 +0000679void cpu_set_log(int log_flags);
680void cpu_set_log_filename(const char *filename);
bellardf193c792004-03-21 17:06:25 +0000681int cpu_str_to_log_mask(const char *str);
bellard34865132003-10-05 14:28:56 +0000682
bellard09683d32004-01-04 23:49:41 +0000683/* IO ports API */
684
685/* NOTE: as these functions may be even used when there is an isa
686 brige on non x86 targets, we always defined them */
687#ifndef NO_CPU_IO_DEFS
688void cpu_outb(CPUState *env, int addr, int val);
689void cpu_outw(CPUState *env, int addr, int val);
690void cpu_outl(CPUState *env, int addr, int val);
691int cpu_inb(CPUState *env, int addr);
692int cpu_inw(CPUState *env, int addr);
693int cpu_inl(CPUState *env, int addr);
694#endif
695
bellard33417e72003-08-10 21:47:01 +0000696/* memory API */
697
bellardedf75d52004-01-04 17:43:30 +0000698extern int phys_ram_size;
699extern int phys_ram_fd;
700extern uint8_t *phys_ram_base;
bellard1ccde1c2004-02-06 19:46:14 +0000701extern uint8_t *phys_ram_dirty;
bellardedf75d52004-01-04 17:43:30 +0000702
703/* physical memory access */
704#define IO_MEM_NB_ENTRIES 256
705#define TLB_INVALID_MASK (1 << 3)
706#define IO_MEM_SHIFT 4
707
708#define IO_MEM_RAM (0 << IO_MEM_SHIFT) /* hardcoded offset */
709#define IO_MEM_ROM (1 << IO_MEM_SHIFT) /* hardcoded offset */
710#define IO_MEM_UNASSIGNED (2 << IO_MEM_SHIFT)
bellard1ccde1c2004-02-06 19:46:14 +0000711#define IO_MEM_NOTDIRTY (4 << IO_MEM_SHIFT) /* used internally, never use directly */
bellardedf75d52004-01-04 17:43:30 +0000712
bellard77279942004-06-03 14:08:36 +0000713typedef void CPUWriteMemoryFunc(void *opaque, target_phys_addr_t addr, uint32_t value);
714typedef uint32_t CPUReadMemoryFunc(void *opaque, target_phys_addr_t addr);
bellard33417e72003-08-10 21:47:01 +0000715
bellard2e126692004-04-25 21:28:44 +0000716void cpu_register_physical_memory(target_phys_addr_t start_addr,
717 unsigned long size,
718 unsigned long phys_offset);
bellard33417e72003-08-10 21:47:01 +0000719int cpu_register_io_memory(int io_index,
720 CPUReadMemoryFunc **mem_read,
bellard77279942004-06-03 14:08:36 +0000721 CPUWriteMemoryFunc **mem_write,
722 void *opaque);
bellard8926b512004-10-10 15:14:20 +0000723CPUWriteMemoryFunc **cpu_get_io_memory_write(int io_index);
724CPUReadMemoryFunc **cpu_get_io_memory_read(int io_index);
bellard33417e72003-08-10 21:47:01 +0000725
bellard2e126692004-04-25 21:28:44 +0000726void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +0000727 int len, int is_write);
bellard2e126692004-04-25 21:28:44 +0000728static inline void cpu_physical_memory_read(target_phys_addr_t addr,
729 uint8_t *buf, int len)
bellard8b1f24b2004-02-25 23:24:38 +0000730{
731 cpu_physical_memory_rw(addr, buf, len, 0);
732}
bellard2e126692004-04-25 21:28:44 +0000733static inline void cpu_physical_memory_write(target_phys_addr_t addr,
734 const uint8_t *buf, int len)
bellard8b1f24b2004-02-25 23:24:38 +0000735{
736 cpu_physical_memory_rw(addr, (uint8_t *)buf, len, 1);
737}
bellardaab33092005-10-30 20:48:42 +0000738uint32_t ldub_phys(target_phys_addr_t addr);
739uint32_t lduw_phys(target_phys_addr_t addr);
bellard8df1cd02005-01-28 22:37:22 +0000740uint32_t ldl_phys(target_phys_addr_t addr);
bellardaab33092005-10-30 20:48:42 +0000741uint64_t ldq_phys(target_phys_addr_t addr);
bellard8df1cd02005-01-28 22:37:22 +0000742void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val);
bellardaab33092005-10-30 20:48:42 +0000743void stb_phys(target_phys_addr_t addr, uint32_t val);
744void stw_phys(target_phys_addr_t addr, uint32_t val);
bellard8df1cd02005-01-28 22:37:22 +0000745void stl_phys(target_phys_addr_t addr, uint32_t val);
bellardaab33092005-10-30 20:48:42 +0000746void stq_phys(target_phys_addr_t addr, uint64_t val);
bellard8b1f24b2004-02-25 23:24:38 +0000747
748int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
749 uint8_t *buf, int len, int is_write);
bellard13eb76e2004-01-24 15:23:36 +0000750
bellard04c504c2005-08-21 09:24:50 +0000751#define VGA_DIRTY_FLAG 0x01
752#define CODE_DIRTY_FLAG 0x02
bellard0a962c02005-02-10 22:00:27 +0000753
bellard1ccde1c2004-02-06 19:46:14 +0000754/* read dirty bit (return 0 or 1) */
bellard04c504c2005-08-21 09:24:50 +0000755static inline int cpu_physical_memory_is_dirty(ram_addr_t addr)
bellard1ccde1c2004-02-06 19:46:14 +0000756{
bellard0a962c02005-02-10 22:00:27 +0000757 return phys_ram_dirty[addr >> TARGET_PAGE_BITS] == 0xff;
758}
759
bellard04c504c2005-08-21 09:24:50 +0000760static inline int cpu_physical_memory_get_dirty(ram_addr_t addr,
bellard0a962c02005-02-10 22:00:27 +0000761 int dirty_flags)
762{
763 return phys_ram_dirty[addr >> TARGET_PAGE_BITS] & dirty_flags;
bellard1ccde1c2004-02-06 19:46:14 +0000764}
765
bellard04c504c2005-08-21 09:24:50 +0000766static inline void cpu_physical_memory_set_dirty(ram_addr_t addr)
bellard1ccde1c2004-02-06 19:46:14 +0000767{
bellard0a962c02005-02-10 22:00:27 +0000768 phys_ram_dirty[addr >> TARGET_PAGE_BITS] = 0xff;
bellard1ccde1c2004-02-06 19:46:14 +0000769}
770
bellard04c504c2005-08-21 09:24:50 +0000771void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +0000772 int dirty_flags);
bellard04c504c2005-08-21 09:24:50 +0000773void cpu_tlb_update_dirty(CPUState *env);
bellard1ccde1c2004-02-06 19:46:14 +0000774
bellarde3db7222005-01-26 22:00:47 +0000775void dump_exec_info(FILE *f,
776 int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
777
bellard5a9fdfe2003-06-15 20:02:25 +0000778#endif /* CPU_ALL_H */